blob: ead6326a91c386e3761ca2ae532e114788f02dc1 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000911 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000983 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002846 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002847 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002848 case X86ISD::VUNPCKLPSY:
2849 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002850 case X86ISD::PUNPCKLWD:
2851 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002852 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002853 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002854 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002855 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002856 case X86ISD::VUNPCKHPSY:
2857 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002858 case X86ISD::PUNPCKHWD:
2859 case X86ISD::PUNPCKHBW:
2860 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002861 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002862 case X86ISD::VPERMILPS:
2863 case X86ISD::VPERMILPSY:
2864 case X86ISD::VPERMILPD:
2865 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002866 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002867 return true;
2868 }
2869 return false;
2870}
2871
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002872static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002873 SDValue V1, SelectionDAG &DAG) {
2874 switch(Opc) {
2875 default: llvm_unreachable("Unknown x86 shuffle node");
2876 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002877 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002878 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002879 return DAG.getNode(Opc, dl, VT, V1);
2880 }
2881
2882 return SDValue();
2883}
2884
2885static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002886 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002887 switch(Opc) {
2888 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002889 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002892 case X86ISD::VPERMILPS:
2893 case X86ISD::VPERMILPSY:
2894 case X86ISD::VPERMILPD:
2895 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002896 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2897 }
2898
2899 return SDValue();
2900}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002901
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2903 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002906 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002907 case X86ISD::SHUFPD:
2908 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002909 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910 return DAG.getNode(Opc, dl, VT, V1, V2,
2911 DAG.getConstant(TargetMask, MVT::i8));
2912 }
2913 return SDValue();
2914}
2915
2916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2917 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
2920 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002921 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002922 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002923 case X86ISD::MOVLPS:
2924 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002925 case X86ISD::MOVSS:
2926 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002927 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002928 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002929 case X86ISD::VUNPCKLPSY:
2930 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002931 case X86ISD::PUNPCKLWD:
2932 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002933 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002934 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002935 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002936 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002937 case X86ISD::VUNPCKHPSY:
2938 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002939 case X86ISD::PUNPCKHWD:
2940 case X86ISD::PUNPCKHBW:
2941 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002942 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 return DAG.getNode(Opc, dl, VT, V1, V2);
2944 }
2945 return SDValue();
2946}
2947
Dan Gohmand858e902010-04-17 15:26:15 +00002948SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002949 MachineFunction &MF = DAG.getMachineFunction();
2950 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2951 int ReturnAddrIndex = FuncInfo->getRAIndex();
2952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002953 if (ReturnAddrIndex == 0) {
2954 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002955 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002956 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002957 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002958 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002959 }
2960
Evan Cheng25ab6902006-09-08 06:48:29 +00002961 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962}
2963
2964
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002965bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2966 bool hasSymbolicDisplacement) {
2967 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002968 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002969 return false;
2970
2971 // If we don't have a symbolic displacement - we don't have any extra
2972 // restrictions.
2973 if (!hasSymbolicDisplacement)
2974 return true;
2975
2976 // FIXME: Some tweaks might be needed for medium code model.
2977 if (M != CodeModel::Small && M != CodeModel::Kernel)
2978 return false;
2979
2980 // For small code model we assume that latest object is 16MB before end of 31
2981 // bits boundary. We may also accept pretty large negative constants knowing
2982 // that all objects are in the positive half of address space.
2983 if (M == CodeModel::Small && Offset < 16*1024*1024)
2984 return true;
2985
2986 // For kernel code model we know that all object resist in the negative half
2987 // of 32bits address space. We may not accept negative offsets, since they may
2988 // be just off and we may accept pretty large positive ones.
2989 if (M == CodeModel::Kernel && Offset > 0)
2990 return true;
2991
2992 return false;
2993}
2994
Evan Chengef41ff62011-06-23 17:54:54 +00002995/// isCalleePop - Determines whether the callee is required to pop its
2996/// own arguments. Callee pop is necessary to support tail calls.
2997bool X86::isCalleePop(CallingConv::ID CallingConv,
2998 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2999 if (IsVarArg)
3000 return false;
3001
3002 switch (CallingConv) {
3003 default:
3004 return false;
3005 case CallingConv::X86_StdCall:
3006 return !is64Bit;
3007 case CallingConv::X86_FastCall:
3008 return !is64Bit;
3009 case CallingConv::X86_ThisCall:
3010 return !is64Bit;
3011 case CallingConv::Fast:
3012 return TailCallOpt;
3013 case CallingConv::GHC:
3014 return TailCallOpt;
3015 }
3016}
3017
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003018/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3019/// specific condition code, returning the condition code and the LHS/RHS of the
3020/// comparison to make.
3021static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3022 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003023 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003024 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3025 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3026 // X > -1 -> X == 0, jump !sign.
3027 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003028 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3030 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003032 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003033 // X < 1 -> X <= 0
3034 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003035 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003036 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003037 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003038
Evan Chengd9558e02006-01-06 00:43:03 +00003039 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003040 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 case ISD::SETEQ: return X86::COND_E;
3042 case ISD::SETGT: return X86::COND_G;
3043 case ISD::SETGE: return X86::COND_GE;
3044 case ISD::SETLT: return X86::COND_L;
3045 case ISD::SETLE: return X86::COND_LE;
3046 case ISD::SETNE: return X86::COND_NE;
3047 case ISD::SETULT: return X86::COND_B;
3048 case ISD::SETUGT: return X86::COND_A;
3049 case ISD::SETULE: return X86::COND_BE;
3050 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003051 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003053
Chris Lattner4c78e022008-12-23 23:42:27 +00003054 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003055
Chris Lattner4c78e022008-12-23 23:42:27 +00003056 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003057 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3058 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3060 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003061 }
3062
Chris Lattner4c78e022008-12-23 23:42:27 +00003063 switch (SetCCOpcode) {
3064 default: break;
3065 case ISD::SETOLT:
3066 case ISD::SETOLE:
3067 case ISD::SETUGT:
3068 case ISD::SETUGE:
3069 std::swap(LHS, RHS);
3070 break;
3071 }
3072
3073 // On a floating point condition, the flags are set as follows:
3074 // ZF PF CF op
3075 // 0 | 0 | 0 | X > Y
3076 // 0 | 0 | 1 | X < Y
3077 // 1 | 0 | 0 | X == Y
3078 // 1 | 1 | 1 | unordered
3079 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003080 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003082 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 case ISD::SETOLT: // flipped
3084 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETOLE: // flipped
3087 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETUGT: // flipped
3090 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETUGE: // flipped
3093 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETNE: return X86::COND_NE;
3097 case ISD::SETUO: return X86::COND_P;
3098 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003099 case ISD::SETOEQ:
3100 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 }
Evan Chengd9558e02006-01-06 00:43:03 +00003102}
3103
Evan Cheng4a460802006-01-11 00:33:36 +00003104/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3105/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003106/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003107static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003108 switch (X86CC) {
3109 default:
3110 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003111 case X86::COND_B:
3112 case X86::COND_BE:
3113 case X86::COND_E:
3114 case X86::COND_P:
3115 case X86::COND_A:
3116 case X86::COND_AE:
3117 case X86::COND_NE:
3118 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003119 return true;
3120 }
3121}
3122
Evan Chengeb2f9692009-10-27 19:56:55 +00003123/// isFPImmLegal - Returns true if the target can instruction select the
3124/// specified FP immediate natively. If false, the legalizer will
3125/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003126bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003127 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3128 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3129 return true;
3130 }
3131 return false;
3132}
3133
Nate Begeman9008ca62009-04-27 18:41:29 +00003134/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3135/// the specified range (L, H].
3136static bool isUndefOrInRange(int Val, int Low, int Hi) {
3137 return (Val < 0) || (Val >= Low && Val < Hi);
3138}
3139
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003140/// isUndefOrInRange - Return true if every element in Mask, begining
3141/// from position Pos and ending in Pos+Size, falls within the specified
3142/// range (L, L+Pos]. or is undef.
3143static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3144 int Pos, int Size, int Low, int Hi) {
3145 for (int i = Pos, e = Pos+Size; i != e; ++i)
3146 if (!isUndefOrInRange(Mask[i], Low, Hi))
3147 return false;
3148 return true;
3149}
3150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3152/// specified value.
3153static bool isUndefOrEqual(int Val, int CmpVal) {
3154 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003157}
3158
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003159/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3160/// from position Pos and ending in Pos+Size, falls within the specified
3161/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003162static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3163 int Pos, int Size, int Low) {
3164 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3165 if (!isUndefOrEqual(Mask[i], Low))
3166 return false;
3167 return true;
3168}
3169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3171/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3172/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003173static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003174 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return (Mask[0] < 2 && Mask[1] < 2);
3178 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179}
3180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003182 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 N->getMask(M);
3184 return ::isPSHUFDMask(M, N->getValueType(0));
3185}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3188/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003189static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 // Lower quadword copied in order or undef.
3194 for (int i = 0; i != 4; ++i)
3195 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 for (int i = 4; i != 8; ++i)
3200 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003207 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 N->getMask(M);
3209 return ::isPSHUFHWMask(M, N->getValueType(0));
3210}
Evan Cheng506d3df2006-03-29 23:07:14 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003214static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 for (int i = 4; i != 8; ++i)
3220 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 0; i != 4; ++i)
3225 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003229}
3230
Nate Begeman9008ca62009-04-27 18:41:29 +00003231bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003232 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 N->getMask(M);
3234 return ::isPSHUFLWMask(M, N->getValueType(0));
3235}
3236
Nate Begemana09008b2009-10-19 02:17:23 +00003237/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3238/// is suitable for input to PALIGNR.
3239static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003240 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003241 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003242 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3243 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Nate Begemana09008b2009-10-19 02:17:23 +00003245 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003246 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003247 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Nate Begemana09008b2009-10-19 02:17:23 +00003249 for (i = 0; i != e; ++i)
3250 if (Mask[i] >= 0)
3251 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Nate Begemana09008b2009-10-19 02:17:23 +00003253 // All undef, not a palignr.
3254 if (i == e)
3255 return false;
3256
Eli Friedman63f8dde2011-07-25 21:36:45 +00003257 // Make sure we're shifting in the right direction.
3258 if (Mask[i] <= i)
3259 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003260
3261 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003262
Nate Begemana09008b2009-10-19 02:17:23 +00003263 // Check the rest of the elements to see if they are consecutive.
3264 for (++i; i != e; ++i) {
3265 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003266 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003267 return false;
3268 }
3269 return true;
3270}
3271
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003272/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3273/// specifies a shuffle of elements that is suitable for input to 256-bit
3274/// VSHUFPSY.
3275static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3276 const X86Subtarget *Subtarget) {
3277 int NumElems = VT.getVectorNumElements();
3278
3279 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3280 return false;
3281
3282 if (NumElems != 8)
3283 return false;
3284
3285 // VSHUFPSY divides the resulting vector into 4 chunks.
3286 // The sources are also splitted into 4 chunks, and each destination
3287 // chunk must come from a different source chunk.
3288 //
3289 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3290 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3291 //
3292 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3293 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3294 //
3295 int QuarterSize = NumElems/4;
3296 int HalfSize = QuarterSize*2;
3297 for (int i = 0; i < QuarterSize; ++i)
3298 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3299 return false;
3300 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3301 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3302 return false;
3303
3304 // The mask of the second half must be the same as the first but with
3305 // the appropriate offsets. This works in the same way as VPERMILPS
3306 // works with masks.
3307 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3308 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3309 return false;
3310 int FstHalfIdx = i-HalfSize;
3311 if (Mask[FstHalfIdx] < 0)
3312 continue;
3313 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3314 return false;
3315 }
3316 for (int i = QuarterSize*3; i < NumElems; ++i) {
3317 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3318 return false;
3319 int FstHalfIdx = i-HalfSize;
3320 if (Mask[FstHalfIdx] < 0)
3321 continue;
3322 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3323 return false;
3324
3325 }
3326
3327 return true;
3328}
3329
3330/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3331/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3332static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3333 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3334 EVT VT = SVOp->getValueType(0);
3335 int NumElems = VT.getVectorNumElements();
3336
3337 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3338 "Only supports v8i32 and v8f32 types");
3339
3340 int HalfSize = NumElems/2;
3341 unsigned Mask = 0;
3342 for (int i = 0; i != NumElems ; ++i) {
3343 if (SVOp->getMaskElt(i) < 0)
3344 continue;
3345 // The mask of the first half must be equal to the second one.
3346 unsigned Shamt = (i%HalfSize)*2;
3347 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3348 Mask |= Elt << Shamt;
3349 }
3350
3351 return Mask;
3352}
3353
3354/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3355/// specifies a shuffle of elements that is suitable for input to 256-bit
3356/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3357/// version and the mask of the second half isn't binded with the first
3358/// one.
3359static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3360 const X86Subtarget *Subtarget) {
3361 int NumElems = VT.getVectorNumElements();
3362
3363 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3364 return false;
3365
3366 if (NumElems != 4)
3367 return false;
3368
3369 // VSHUFPSY divides the resulting vector into 4 chunks.
3370 // The sources are also splitted into 4 chunks, and each destination
3371 // chunk must come from a different source chunk.
3372 //
3373 // SRC1 => X3 X2 X1 X0
3374 // SRC2 => Y3 Y2 Y1 Y0
3375 //
3376 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3377 //
3378 int QuarterSize = NumElems/4;
3379 int HalfSize = QuarterSize*2;
3380 for (int i = 0; i < QuarterSize; ++i)
3381 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3382 return false;
3383 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3384 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3385 return false;
3386 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3387 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3388 return false;
3389 for (int i = QuarterSize*3; i < NumElems; ++i)
3390 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3391 return false;
3392
3393 return true;
3394}
3395
3396/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3397/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3398static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3399 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3400 EVT VT = SVOp->getValueType(0);
3401 int NumElems = VT.getVectorNumElements();
3402
3403 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3404 "Only supports v4i64 and v4f64 types");
3405
3406 int HalfSize = NumElems/2;
3407 unsigned Mask = 0;
3408 for (int i = 0; i != NumElems ; ++i) {
3409 if (SVOp->getMaskElt(i) < 0)
3410 continue;
3411 int Elt = SVOp->getMaskElt(i) % HalfSize;
3412 Mask |= Elt << i;
3413 }
3414
3415 return Mask;
3416}
3417
Evan Cheng14aed5e2006-03-24 01:18:28 +00003418/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003419/// specifies a shuffle of elements that is suitable for input to 128-bit
3420/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003421static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003423
3424 if (VT.getSizeInBits() != 128)
3425 return false;
3426
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 if (NumElems != 2 && NumElems != 4)
3428 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003429
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 int Half = NumElems / 2;
3431 for (int i = 0; i < Half; ++i)
3432 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003433 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 for (int i = Half; i < NumElems; ++i)
3435 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003436 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003437
Evan Cheng14aed5e2006-03-24 01:18:28 +00003438 return true;
3439}
3440
Nate Begeman9008ca62009-04-27 18:41:29 +00003441bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3442 SmallVector<int, 8> M;
3443 N->getMask(M);
3444 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003445}
3446
Evan Cheng213d2cf2007-05-17 18:45:50 +00003447/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003448/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3449/// half elements to come from vector 1 (which would equal the dest.) and
3450/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003451static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003453
3454 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003456
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 int Half = NumElems / 2;
3458 for (int i = 0; i < Half; ++i)
3459 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003460 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 for (int i = Half; i < NumElems; ++i)
3462 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003463 return false;
3464 return true;
3465}
3466
Nate Begeman9008ca62009-04-27 18:41:29 +00003467static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3468 SmallVector<int, 8> M;
3469 N->getMask(M);
3470 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003471}
3472
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003473/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3474/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003475bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003476 EVT VT = N->getValueType(0);
3477 unsigned NumElems = VT.getVectorNumElements();
3478
3479 if (VT.getSizeInBits() != 128)
3480 return false;
3481
3482 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003483 return false;
3484
Evan Cheng2064a2b2006-03-28 06:50:32 +00003485 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3487 isUndefOrEqual(N->getMaskElt(1), 7) &&
3488 isUndefOrEqual(N->getMaskElt(2), 2) &&
3489 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003490}
3491
Nate Begeman0b10b912009-11-07 23:17:15 +00003492/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3493/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3494/// <2, 3, 2, 3>
3495bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003496 EVT VT = N->getValueType(0);
3497 unsigned NumElems = VT.getVectorNumElements();
3498
3499 if (VT.getSizeInBits() != 128)
3500 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003501
Nate Begeman0b10b912009-11-07 23:17:15 +00003502 if (NumElems != 4)
3503 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003504
Nate Begeman0b10b912009-11-07 23:17:15 +00003505 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003506 isUndefOrEqual(N->getMaskElt(1), 3) &&
3507 isUndefOrEqual(N->getMaskElt(2), 2) &&
3508 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003509}
3510
Evan Cheng5ced1d82006-04-06 23:23:56 +00003511/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3512/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003513bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3514 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003515
Evan Cheng5ced1d82006-04-06 23:23:56 +00003516 if (NumElems != 2 && NumElems != 4)
3517 return false;
3518
Evan Chengc5cdff22006-04-07 21:53:05 +00003519 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003521 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003522
Evan Chengc5cdff22006-04-07 21:53:05 +00003523 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003524 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003525 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003526
3527 return true;
3528}
3529
Nate Begeman0b10b912009-11-07 23:17:15 +00003530/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3531/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3532bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003534
David Greenea20244d2011-03-02 17:23:43 +00003535 if ((NumElems != 2 && NumElems != 4)
3536 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003537 return false;
3538
Evan Chengc5cdff22006-04-07 21:53:05 +00003539 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003541 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 for (unsigned i = 0; i < NumElems/2; ++i)
3544 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003545 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003546
3547 return true;
3548}
3549
Evan Cheng0038e592006-03-28 00:39:58 +00003550/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3551/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003552static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003553 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003555
3556 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3557 "Unsupported vector type for unpckh");
3558
3559 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003562 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3563 // independently on 128-bit lanes.
3564 unsigned NumLanes = VT.getSizeInBits()/128;
3565 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003566
3567 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003568 unsigned End = NumLaneElts;
3569 for (unsigned s = 0; s < NumLanes; ++s) {
3570 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003571 i != End;
3572 i += 2, ++j) {
3573 int BitI = Mask[i];
3574 int BitI1 = Mask[i+1];
3575 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003576 return false;
David Greenea20244d2011-03-02 17:23:43 +00003577 if (V2IsSplat) {
3578 if (!isUndefOrEqual(BitI1, NumElts))
3579 return false;
3580 } else {
3581 if (!isUndefOrEqual(BitI1, j + NumElts))
3582 return false;
3583 }
Evan Cheng39623da2006-04-20 08:58:49 +00003584 }
David Greenea20244d2011-03-02 17:23:43 +00003585 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003586 Start += NumLaneElts;
3587 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003588 }
David Greenea20244d2011-03-02 17:23:43 +00003589
Evan Cheng0038e592006-03-28 00:39:58 +00003590 return true;
3591}
3592
Nate Begeman9008ca62009-04-27 18:41:29 +00003593bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3594 SmallVector<int, 8> M;
3595 N->getMask(M);
3596 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003597}
3598
Evan Cheng4fcb9222006-03-28 02:43:26 +00003599/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3600/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003601static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003602 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604
3605 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3606 "Unsupported vector type for unpckh");
3607
3608 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003609 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003610
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003611 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3612 // independently on 128-bit lanes.
3613 unsigned NumLanes = VT.getSizeInBits()/128;
3614 unsigned NumLaneElts = NumElts/NumLanes;
3615
3616 unsigned Start = 0;
3617 unsigned End = NumLaneElts;
3618 for (unsigned l = 0; l != NumLanes; ++l) {
3619 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3620 i != End; i += 2, ++j) {
3621 int BitI = Mask[i];
3622 int BitI1 = Mask[i+1];
3623 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003624 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003625 if (V2IsSplat) {
3626 if (isUndefOrEqual(BitI1, NumElts))
3627 return false;
3628 } else {
3629 if (!isUndefOrEqual(BitI1, j+NumElts))
3630 return false;
3631 }
Evan Cheng39623da2006-04-20 08:58:49 +00003632 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003633 // Process the next 128 bits.
3634 Start += NumLaneElts;
3635 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003636 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003637 return true;
3638}
3639
Nate Begeman9008ca62009-04-27 18:41:29 +00003640bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3641 SmallVector<int, 8> M;
3642 N->getMask(M);
3643 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003644}
3645
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003646/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3647/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3648/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003649static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003651 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003653
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003654 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3655 // FIXME: Need a better way to get rid of this, there's no latency difference
3656 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3657 // the former later. We should also remove the "_undef" special mask.
3658 if (NumElems == 4 && VT.getSizeInBits() == 256)
3659 return false;
3660
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003661 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3662 // independently on 128-bit lanes.
3663 unsigned NumLanes = VT.getSizeInBits() / 128;
3664 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003665
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003666 for (unsigned s = 0; s < NumLanes; ++s) {
3667 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3668 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003669 i += 2, ++j) {
3670 int BitI = Mask[i];
3671 int BitI1 = Mask[i+1];
3672
3673 if (!isUndefOrEqual(BitI, j))
3674 return false;
3675 if (!isUndefOrEqual(BitI1, j))
3676 return false;
3677 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003678 }
David Greenea20244d2011-03-02 17:23:43 +00003679
Rafael Espindola15684b22009-04-24 12:40:33 +00003680 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003681}
3682
Nate Begeman9008ca62009-04-27 18:41:29 +00003683bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3684 SmallVector<int, 8> M;
3685 N->getMask(M);
3686 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3687}
3688
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003689/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3690/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3691/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003692static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003693 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003694 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003696
Nate Begeman9008ca62009-04-27 18:41:29 +00003697 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3698 int BitI = Mask[i];
3699 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003700 if (!isUndefOrEqual(BitI, j))
3701 return false;
3702 if (!isUndefOrEqual(BitI1, j))
3703 return false;
3704 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003705 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003706}
3707
Nate Begeman9008ca62009-04-27 18:41:29 +00003708bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3709 SmallVector<int, 8> M;
3710 N->getMask(M);
3711 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3712}
3713
Evan Cheng017dcc62006-04-21 01:05:10 +00003714/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3715/// specifies a shuffle of elements that is suitable for input to MOVSS,
3716/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003717static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003718 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003719 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003720
3721 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003722
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003725
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 for (int i = 1; i < NumElts; ++i)
3727 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003730 return true;
3731}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003732
Nate Begeman9008ca62009-04-27 18:41:29 +00003733bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3734 SmallVector<int, 8> M;
3735 N->getMask(M);
3736 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003737}
3738
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003739/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3740/// as permutations between 128-bit chunks or halves. As an example: this
3741/// shuffle bellow:
3742/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3743/// The first half comes from the second half of V1 and the second half from the
3744/// the second half of V2.
3745static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3746 const X86Subtarget *Subtarget) {
3747 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3748 return false;
3749
3750 // The shuffle result is divided into half A and half B. In total the two
3751 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3752 // B must come from C, D, E or F.
3753 int HalfSize = VT.getVectorNumElements()/2;
3754 bool MatchA = false, MatchB = false;
3755
3756 // Check if A comes from one of C, D, E, F.
3757 for (int Half = 0; Half < 4; ++Half) {
3758 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3759 MatchA = true;
3760 break;
3761 }
3762 }
3763
3764 // Check if B comes from one of C, D, E, F.
3765 for (int Half = 0; Half < 4; ++Half) {
3766 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3767 MatchB = true;
3768 break;
3769 }
3770 }
3771
3772 return MatchA && MatchB;
3773}
3774
3775/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3776/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3777static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3778 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3779 EVT VT = SVOp->getValueType(0);
3780
3781 int HalfSize = VT.getVectorNumElements()/2;
3782
3783 int FstHalf = 0, SndHalf = 0;
3784 for (int i = 0; i < HalfSize; ++i) {
3785 if (SVOp->getMaskElt(i) > 0) {
3786 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3787 break;
3788 }
3789 }
3790 for (int i = HalfSize; i < HalfSize*2; ++i) {
3791 if (SVOp->getMaskElt(i) > 0) {
3792 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3793 break;
3794 }
3795 }
3796
3797 return (FstHalf | (SndHalf << 4));
3798}
3799
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003800/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3801/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3802/// Note that VPERMIL mask matching is different depending whether theunderlying
3803/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3804/// to the same elements of the low, but to the higher half of the source.
3805/// In VPERMILPD the two lanes could be shuffled independently of each other
3806/// with the same restriction that lanes can't be crossed.
3807static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3808 const X86Subtarget *Subtarget) {
3809 int NumElts = VT.getVectorNumElements();
3810 int NumLanes = VT.getSizeInBits()/128;
3811
3812 if (!Subtarget->hasAVX())
3813 return false;
3814
Eli Friedmandca62d52011-10-10 22:28:47 +00003815 // Only match 256-bit with 64-bit types
3816 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003817 return false;
3818
3819 // The mask on the high lane is independent of the low. Both can match
3820 // any element in inside its own lane, but can't cross.
3821 int LaneSize = NumElts/NumLanes;
3822 for (int l = 0; l < NumLanes; ++l)
3823 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3824 int LaneStart = l*LaneSize;
3825 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3826 return false;
3827 }
3828
3829 return true;
3830}
3831
3832/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3833/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3834/// Note that VPERMIL mask matching is different depending whether theunderlying
3835/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3836/// to the same elements of the low, but to the higher half of the source.
3837/// In VPERMILPD the two lanes could be shuffled independently of each other
3838/// with the same restriction that lanes can't be crossed.
3839static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3840 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003841 unsigned NumElts = VT.getVectorNumElements();
3842 unsigned NumLanes = VT.getSizeInBits()/128;
3843
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003844 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003845 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003846
Eli Friedmandca62d52011-10-10 22:28:47 +00003847 // Only match 256-bit with 32-bit types
3848 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003849 return false;
3850
3851 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003852 // they can differ if any of the corresponding index in a lane is undef
3853 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003854 int LaneSize = NumElts/NumLanes;
3855 for (int i = 0; i < LaneSize; ++i) {
3856 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003857 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3858 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3859
3860 if (!HighValid || !LowValid)
3861 return false;
3862 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003863 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003864 if (Mask[HighElt]-Mask[i] != LaneSize)
3865 return false;
3866 }
3867
3868 return true;
3869}
3870
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003871/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3872/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3873static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003874 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3875 EVT VT = SVOp->getValueType(0);
3876
3877 int NumElts = VT.getVectorNumElements();
3878 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003879 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003880
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003881 // Although the mask is equal for both lanes do it twice to get the cases
3882 // where a mask will match because the same mask element is undef on the
3883 // first half but valid on the second. This would get pathological cases
3884 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003885 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003886 for (int l = 0; l < NumLanes; ++l) {
3887 for (int i = 0; i < LaneSize; ++i) {
3888 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3889 if (MaskElt < 0)
3890 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003891 if (MaskElt >= LaneSize)
3892 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003893 Mask |= MaskElt << (i*2);
3894 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003895 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003896
3897 return Mask;
3898}
3899
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003900/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3901/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3902static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3903 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3904 EVT VT = SVOp->getValueType(0);
3905
3906 int NumElts = VT.getVectorNumElements();
3907 int NumLanes = VT.getSizeInBits()/128;
3908
3909 unsigned Mask = 0;
3910 int LaneSize = NumElts/NumLanes;
3911 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003912 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3913 int MaskElt = SVOp->getMaskElt(i);
3914 if (MaskElt < 0)
3915 continue;
3916 Mask |= (MaskElt-l*LaneSize) << i;
3917 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003918
3919 return Mask;
3920}
3921
Evan Cheng017dcc62006-04-21 01:05:10 +00003922/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3923/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003924/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003925static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 bool V2IsSplat = false, bool V2IsUndef = false) {
3927 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003928 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003929 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003930
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003932 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003933
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 for (int i = 1; i < NumOps; ++i)
3935 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3936 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3937 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003938 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003939
Evan Cheng39623da2006-04-20 08:58:49 +00003940 return true;
3941}
3942
Nate Begeman9008ca62009-04-27 18:41:29 +00003943static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003944 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 SmallVector<int, 8> M;
3946 N->getMask(M);
3947 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003948}
3949
Evan Chengd9539472006-04-14 21:59:03 +00003950/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3951/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003952/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3953bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3954 const X86Subtarget *Subtarget) {
3955 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003956 return false;
3957
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003958 // The second vector must be undef
3959 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3960 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003961
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003962 EVT VT = N->getValueType(0);
3963 unsigned NumElems = VT.getVectorNumElements();
3964
3965 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3966 (VT.getSizeInBits() == 256 && NumElems != 8))
3967 return false;
3968
3969 // "i+1" is the value the indexed mask element must have
3970 for (unsigned i = 0; i < NumElems; i += 2)
3971 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3972 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003974
3975 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003976}
3977
3978/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3979/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003980/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3981bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3982 const X86Subtarget *Subtarget) {
3983 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003984 return false;
3985
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003986 // The second vector must be undef
3987 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3988 return false;
3989
3990 EVT VT = N->getValueType(0);
3991 unsigned NumElems = VT.getVectorNumElements();
3992
3993 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3994 (VT.getSizeInBits() == 256 && NumElems != 8))
3995 return false;
3996
3997 // "i" is the value the indexed mask element must have
3998 for (unsigned i = 0; i < NumElems; i += 2)
3999 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
4000 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004002
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004003 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004004}
4005
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004006/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4007/// specifies a shuffle of elements that is suitable for input to 256-bit
4008/// version of MOVDDUP.
4009static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
4010 const X86Subtarget *Subtarget) {
4011 EVT VT = N->getValueType(0);
4012 int NumElts = VT.getVectorNumElements();
4013 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
4014
4015 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
4016 !V2IsUndef || NumElts != 4)
4017 return false;
4018
4019 for (int i = 0; i != NumElts/2; ++i)
4020 if (!isUndefOrEqual(N->getMaskElt(i), 0))
4021 return false;
4022 for (int i = NumElts/2; i != NumElts; ++i)
4023 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
4024 return false;
4025 return true;
4026}
4027
Evan Cheng0b457f02008-09-25 20:50:48 +00004028/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004029/// specifies a shuffle of elements that is suitable for input to 128-bit
4030/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00004031bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004032 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004033
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004034 if (VT.getSizeInBits() != 128)
4035 return false;
4036
4037 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 for (int i = 0; i < e; ++i)
4039 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004040 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 for (int i = 0; i < e; ++i)
4042 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004043 return false;
4044 return true;
4045}
4046
David Greenec38a03e2011-02-03 15:50:00 +00004047/// isVEXTRACTF128Index - Return true if the specified
4048/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4049/// suitable for input to VEXTRACTF128.
4050bool X86::isVEXTRACTF128Index(SDNode *N) {
4051 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4052 return false;
4053
4054 // The index should be aligned on a 128-bit boundary.
4055 uint64_t Index =
4056 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4057
4058 unsigned VL = N->getValueType(0).getVectorNumElements();
4059 unsigned VBits = N->getValueType(0).getSizeInBits();
4060 unsigned ElSize = VBits / VL;
4061 bool Result = (Index * ElSize) % 128 == 0;
4062
4063 return Result;
4064}
4065
David Greeneccacdc12011-02-04 16:08:29 +00004066/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4067/// operand specifies a subvector insert that is suitable for input to
4068/// VINSERTF128.
4069bool X86::isVINSERTF128Index(SDNode *N) {
4070 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4071 return false;
4072
4073 // The index should be aligned on a 128-bit boundary.
4074 uint64_t Index =
4075 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4076
4077 unsigned VL = N->getValueType(0).getVectorNumElements();
4078 unsigned VBits = N->getValueType(0).getSizeInBits();
4079 unsigned ElSize = VBits / VL;
4080 bool Result = (Index * ElSize) % 128 == 0;
4081
4082 return Result;
4083}
4084
Evan Cheng63d33002006-03-22 08:01:21 +00004085/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004086/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004087unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4089 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4090
Evan Chengb9df0ca2006-03-22 02:53:00 +00004091 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4092 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 for (int i = 0; i < NumOperands; ++i) {
4094 int Val = SVOp->getMaskElt(NumOperands-i-1);
4095 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004096 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004097 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004098 if (i != NumOperands - 1)
4099 Mask <<= Shift;
4100 }
Evan Cheng63d33002006-03-22 08:01:21 +00004101 return Mask;
4102}
4103
Evan Cheng506d3df2006-03-29 23:07:14 +00004104/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004105/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004106unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004108 unsigned Mask = 0;
4109 // 8 nodes, but we only care about the last 4.
4110 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 int Val = SVOp->getMaskElt(i);
4112 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004113 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004114 if (i != 4)
4115 Mask <<= 2;
4116 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004117 return Mask;
4118}
4119
4120/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004121/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004122unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004124 unsigned Mask = 0;
4125 // 8 nodes, but we only care about the first 4.
4126 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 int Val = SVOp->getMaskElt(i);
4128 if (Val >= 0)
4129 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004130 if (i != 0)
4131 Mask <<= 2;
4132 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004133 return Mask;
4134}
4135
Nate Begemana09008b2009-10-19 02:17:23 +00004136/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4137/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4138unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4139 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4140 EVT VVT = N->getValueType(0);
4141 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4142 int Val = 0;
4143
4144 unsigned i, e;
4145 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4146 Val = SVOp->getMaskElt(i);
4147 if (Val >= 0)
4148 break;
4149 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004150 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004151 return (Val - i) * EltSize;
4152}
4153
David Greenec38a03e2011-02-03 15:50:00 +00004154/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4155/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4156/// instructions.
4157unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4158 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4159 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4160
4161 uint64_t Index =
4162 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4163
4164 EVT VecVT = N->getOperand(0).getValueType();
4165 EVT ElVT = VecVT.getVectorElementType();
4166
4167 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004168 return Index / NumElemsPerChunk;
4169}
4170
David Greeneccacdc12011-02-04 16:08:29 +00004171/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4172/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4173/// instructions.
4174unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4175 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4176 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4177
4178 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004179 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004180
4181 EVT VecVT = N->getValueType(0);
4182 EVT ElVT = VecVT.getVectorElementType();
4183
4184 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004185 return Index / NumElemsPerChunk;
4186}
4187
Evan Cheng37b73872009-07-30 08:33:02 +00004188/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4189/// constant +0.0.
4190bool X86::isZeroNode(SDValue Elt) {
4191 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004192 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004193 (isa<ConstantFPSDNode>(Elt) &&
4194 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4195}
4196
Nate Begeman9008ca62009-04-27 18:41:29 +00004197/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4198/// their permute mask.
4199static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4200 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004201 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004202 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004204
Nate Begeman5a5ca152009-04-29 05:20:52 +00004205 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 int idx = SVOp->getMaskElt(i);
4207 if (idx < 0)
4208 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004209 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004211 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004213 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4215 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004216}
4217
Evan Cheng779ccea2007-12-07 21:30:01 +00004218/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
4219/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00004220static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004221 unsigned NumElems = VT.getVectorNumElements();
4222 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 int idx = Mask[i];
4224 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004225 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004226 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004228 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004230 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004231}
4232
Evan Cheng533a0aa2006-04-19 20:35:22 +00004233/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4234/// match movhlps. The lower half elements should come from upper half of
4235/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004236/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004237static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004238 EVT VT = Op->getValueType(0);
4239 if (VT.getSizeInBits() != 128)
4240 return false;
4241 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004242 return false;
4243 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004245 return false;
4246 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004248 return false;
4249 return true;
4250}
4251
Evan Cheng5ced1d82006-04-06 23:23:56 +00004252/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004253/// is promoted to a vector. It also returns the LoadSDNode by reference if
4254/// required.
4255static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004256 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4257 return false;
4258 N = N->getOperand(0).getNode();
4259 if (!ISD::isNON_EXTLoad(N))
4260 return false;
4261 if (LD)
4262 *LD = cast<LoadSDNode>(N);
4263 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004264}
4265
Dan Gohman65fd6562011-11-03 21:49:52 +00004266// Test whether the given value is a vector value which will be legalized
4267// into a load.
4268static bool WillBeConstantPoolLoad(SDNode *N) {
4269 if (N->getOpcode() != ISD::BUILD_VECTOR)
4270 return false;
4271
4272 // Check for any non-constant elements.
4273 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4274 switch (N->getOperand(i).getNode()->getOpcode()) {
4275 case ISD::UNDEF:
4276 case ISD::ConstantFP:
4277 case ISD::Constant:
4278 break;
4279 default:
4280 return false;
4281 }
4282
4283 // Vectors of all-zeros and all-ones are materialized with special
4284 // instructions rather than being loaded.
4285 return !ISD::isBuildVectorAllZeros(N) &&
4286 !ISD::isBuildVectorAllOnes(N);
4287}
4288
Evan Cheng533a0aa2006-04-19 20:35:22 +00004289/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4290/// match movlp{s|d}. The lower half elements should come from lower half of
4291/// V1 (and in order), and the upper half elements should come from the upper
4292/// half of V2 (and in order). And since V1 will become the source of the
4293/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004294static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4295 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004296 EVT VT = Op->getValueType(0);
4297 if (VT.getSizeInBits() != 128)
4298 return false;
4299
Evan Cheng466685d2006-10-09 20:57:25 +00004300 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004301 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004302 // Is V2 is a vector load, don't do this transformation. We will try to use
4303 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004304 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004305 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004306
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004307 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004308
Evan Cheng533a0aa2006-04-19 20:35:22 +00004309 if (NumElems != 2 && NumElems != 4)
4310 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004311 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004313 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004314 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004316 return false;
4317 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004318}
4319
Evan Cheng39623da2006-04-20 08:58:49 +00004320/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4321/// all the same.
4322static bool isSplatVector(SDNode *N) {
4323 if (N->getOpcode() != ISD::BUILD_VECTOR)
4324 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004325
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004327 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4328 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004329 return false;
4330 return true;
4331}
4332
Evan Cheng213d2cf2007-05-17 18:45:50 +00004333/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004334/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004335/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004336static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004337 SDValue V1 = N->getOperand(0);
4338 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004339 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4340 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004342 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004344 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4345 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004346 if (Opc != ISD::BUILD_VECTOR ||
4347 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 return false;
4349 } else if (Idx >= 0) {
4350 unsigned Opc = V1.getOpcode();
4351 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4352 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004353 if (Opc != ISD::BUILD_VECTOR ||
4354 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004355 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004356 }
4357 }
4358 return true;
4359}
4360
4361/// getZeroVector - Returns a vector of specified type with all zero elements.
4362///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004363static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004364 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004365 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Dale Johannesen0488fb62010-09-30 23:57:10 +00004367 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004368 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004369 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004370 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004371 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004372 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4373 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4374 } else { // SSE1
4375 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4376 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4377 }
4378 } else if (VT.getSizeInBits() == 256) { // AVX
4379 // 256-bit logic and arithmetic instructions in AVX are
4380 // all floating-point, no support for integer ops. Default
4381 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004383 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4384 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004385 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004386 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004387}
4388
Chris Lattner8a594482007-11-25 00:24:49 +00004389/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004390/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4391/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4392/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004393static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004394 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004395 assert((VT.is128BitVector() || VT.is256BitVector())
4396 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004397
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004399 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4400 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004401
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004402 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004403 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4404 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4405 Vec = Insert128BitVector(InsV, Vec,
4406 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4407 }
4408
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004409 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004410}
4411
Evan Cheng39623da2006-04-20 08:58:49 +00004412/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4413/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004414static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004415 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004416 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004417
Evan Cheng39623da2006-04-20 08:58:49 +00004418 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 SmallVector<int, 8> MaskVec;
4420 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004421
Nate Begeman5a5ca152009-04-29 05:20:52 +00004422 for (unsigned i = 0; i != NumElems; ++i) {
4423 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 MaskVec[i] = NumElems;
4425 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004426 }
Evan Cheng39623da2006-04-20 08:58:49 +00004427 }
Evan Cheng39623da2006-04-20 08:58:49 +00004428 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4430 SVOp->getOperand(1), &MaskVec[0]);
4431 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004432}
4433
Evan Cheng017dcc62006-04-21 01:05:10 +00004434/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4435/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004436static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 SDValue V2) {
4438 unsigned NumElems = VT.getVectorNumElements();
4439 SmallVector<int, 8> Mask;
4440 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004441 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 Mask.push_back(i);
4443 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004444}
4445
Nate Begeman9008ca62009-04-27 18:41:29 +00004446/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004447static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 SDValue V2) {
4449 unsigned NumElems = VT.getVectorNumElements();
4450 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004451 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 Mask.push_back(i);
4453 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004454 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004456}
4457
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004458/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004459static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 SDValue V2) {
4461 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004462 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004464 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004465 Mask.push_back(i + Half);
4466 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004467 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004469}
4470
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004471// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004472// a generic shuffle instruction because the target has no such instructions.
4473// Generate shuffles which repeat i16 and i8 several times until they can be
4474// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004475static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004476 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004478 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004479
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 while (NumElems > 4) {
4481 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004482 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004484 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 EltNo -= NumElems/2;
4486 }
4487 NumElems >>= 1;
4488 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004489 return V;
4490}
Eric Christopherfd179292009-08-27 18:07:15 +00004491
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004492/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4493static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4494 EVT VT = V.getValueType();
4495 DebugLoc dl = V.getDebugLoc();
4496 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4497 && "Vector size not supported");
4498
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004499 if (VT.getSizeInBits() == 128) {
4500 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004501 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004502 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4503 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004504 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004505 // To use VPERMILPS to splat scalars, the second half of indicies must
4506 // refer to the higher part, which is a duplication of the lower one,
4507 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004508 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4509 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004510
4511 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4512 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4513 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004514 }
4515
4516 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4517}
4518
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004519/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004520static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4521 EVT SrcVT = SV->getValueType(0);
4522 SDValue V1 = SV->getOperand(0);
4523 DebugLoc dl = SV->getDebugLoc();
4524
4525 int EltNo = SV->getSplatIndex();
4526 int NumElems = SrcVT.getVectorNumElements();
4527 unsigned Size = SrcVT.getSizeInBits();
4528
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004529 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4530 "Unknown how to promote splat for type");
4531
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004532 // Extract the 128-bit part containing the splat element and update
4533 // the splat element index when it refers to the higher register.
4534 if (Size == 256) {
4535 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4536 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4537 if (Idx > 0)
4538 EltNo -= NumElems/2;
4539 }
4540
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004541 // All i16 and i8 vector types can't be used directly by a generic shuffle
4542 // instruction because the target has no such instruction. Generate shuffles
4543 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004544 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004545 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004546 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004547 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004548
4549 // Recreate the 256-bit vector and place the same 128-bit vector
4550 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004551 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004552 if (Size == 256) {
4553 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4554 DAG.getConstant(0, MVT::i32), DAG, dl);
4555 V1 = Insert128BitVector(InsV, V1,
4556 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4557 }
4558
4559 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004560}
4561
Evan Chengba05f722006-04-21 23:03:30 +00004562/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004563/// vector of zero or undef vector. This produces a shuffle where the low
4564/// element of V2 is swizzled into the zero/undef vector, landing at element
4565/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004566static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004567 bool isZero, bool HasXMMInt,
4568 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004569 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004571 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004572 unsigned NumElems = VT.getVectorNumElements();
4573 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004574 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004575 // If this is the insertion idx, put the low elt of V2 here.
4576 MaskVec.push_back(i == Idx ? NumElems : i);
4577 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004578}
4579
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4581/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004582static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4583 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004584 if (Depth == 6)
4585 return SDValue(); // Limit search depth.
4586
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587 SDValue V = SDValue(N, 0);
4588 EVT VT = V.getValueType();
4589 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004590
4591 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4592 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4593 Index = SV->getMaskElt(Index);
4594
4595 if (Index < 0)
4596 return DAG.getUNDEF(VT.getVectorElementType());
4597
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004598 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004599 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004600 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004601 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004602
4603 // Recurse into target specific vector shuffles to find scalars.
4604 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004605 int NumElems = VT.getVectorNumElements();
4606 SmallVector<unsigned, 16> ShuffleMask;
4607 SDValue ImmN;
4608
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004610 case X86ISD::SHUFPS:
4611 case X86ISD::SHUFPD:
4612 ImmN = N->getOperand(N->getNumOperands()-1);
4613 DecodeSHUFPSMask(NumElems,
4614 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4615 ShuffleMask);
4616 break;
4617 case X86ISD::PUNPCKHBW:
4618 case X86ISD::PUNPCKHWD:
4619 case X86ISD::PUNPCKHDQ:
4620 case X86ISD::PUNPCKHQDQ:
4621 DecodePUNPCKHMask(NumElems, ShuffleMask);
4622 break;
4623 case X86ISD::UNPCKHPS:
4624 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004625 case X86ISD::VUNPCKHPSY:
4626 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004627 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4628 break;
4629 case X86ISD::PUNPCKLBW:
4630 case X86ISD::PUNPCKLWD:
4631 case X86ISD::PUNPCKLDQ:
4632 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004633 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004634 break;
4635 case X86ISD::UNPCKLPS:
4636 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004637 case X86ISD::VUNPCKLPSY:
4638 case X86ISD::VUNPCKLPDY:
4639 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004640 break;
4641 case X86ISD::MOVHLPS:
4642 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4643 break;
4644 case X86ISD::MOVLHPS:
4645 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4646 break;
4647 case X86ISD::PSHUFD:
4648 ImmN = N->getOperand(N->getNumOperands()-1);
4649 DecodePSHUFMask(NumElems,
4650 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4651 ShuffleMask);
4652 break;
4653 case X86ISD::PSHUFHW:
4654 ImmN = N->getOperand(N->getNumOperands()-1);
4655 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4656 ShuffleMask);
4657 break;
4658 case X86ISD::PSHUFLW:
4659 ImmN = N->getOperand(N->getNumOperands()-1);
4660 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4661 ShuffleMask);
4662 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004663 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004664 case X86ISD::MOVSD: {
4665 // The index 0 always comes from the first element of the second source,
4666 // this is why MOVSS and MOVSD are used in the first place. The other
4667 // elements come from the other positions of the first source vector.
4668 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004669 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4670 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004671 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004672 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004673 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004674 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004675 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004676 break;
4677 case X86ISD::VPERMILPSY:
4678 ImmN = N->getOperand(N->getNumOperands()-1);
4679 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4680 ShuffleMask);
4681 break;
4682 case X86ISD::VPERMILPD:
4683 ImmN = N->getOperand(N->getNumOperands()-1);
4684 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4685 ShuffleMask);
4686 break;
4687 case X86ISD::VPERMILPDY:
4688 ImmN = N->getOperand(N->getNumOperands()-1);
4689 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4690 ShuffleMask);
4691 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004692 case X86ISD::VPERM2F128:
4693 ImmN = N->getOperand(N->getNumOperands()-1);
4694 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4695 ShuffleMask);
4696 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004697 case X86ISD::MOVDDUP:
4698 case X86ISD::MOVLHPD:
4699 case X86ISD::MOVLPD:
4700 case X86ISD::MOVLPS:
4701 case X86ISD::MOVSHDUP:
4702 case X86ISD::MOVSLDUP:
4703 case X86ISD::PALIGN:
4704 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004705 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004706 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004707 return SDValue();
4708 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004709
4710 Index = ShuffleMask[Index];
4711 if (Index < 0)
4712 return DAG.getUNDEF(VT.getVectorElementType());
4713
4714 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4715 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4716 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004717 }
4718
4719 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004720 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004721 V = V.getOperand(0);
4722 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004723 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004724
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004725 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004726 return SDValue();
4727 }
4728
4729 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4730 return (Index == 0) ? V.getOperand(0)
4731 : DAG.getUNDEF(VT.getVectorElementType());
4732
4733 if (V.getOpcode() == ISD::BUILD_VECTOR)
4734 return V.getOperand(Index);
4735
4736 return SDValue();
4737}
4738
4739/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4740/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004741/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004742static
4743unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4744 bool ZerosFromLeft, SelectionDAG &DAG) {
4745 int i = 0;
4746
4747 while (i < NumElems) {
4748 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004749 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004750 if (!(Elt.getNode() &&
4751 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4752 break;
4753 ++i;
4754 }
4755
4756 return i;
4757}
4758
4759/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4760/// MaskE correspond consecutively to elements from one of the vector operands,
4761/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4762static
4763bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4764 int OpIdx, int NumElems, unsigned &OpNum) {
4765 bool SeenV1 = false;
4766 bool SeenV2 = false;
4767
4768 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4769 int Idx = SVOp->getMaskElt(i);
4770 // Ignore undef indicies
4771 if (Idx < 0)
4772 continue;
4773
4774 if (Idx < NumElems)
4775 SeenV1 = true;
4776 else
4777 SeenV2 = true;
4778
4779 // Only accept consecutive elements from the same vector
4780 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4781 return false;
4782 }
4783
4784 OpNum = SeenV1 ? 0 : 1;
4785 return true;
4786}
4787
4788/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4789/// logical left shift of a vector.
4790static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4791 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4792 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4793 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4794 false /* check zeros from right */, DAG);
4795 unsigned OpSrc;
4796
4797 if (!NumZeros)
4798 return false;
4799
4800 // Considering the elements in the mask that are not consecutive zeros,
4801 // check if they consecutively come from only one of the source vectors.
4802 //
4803 // V1 = {X, A, B, C} 0
4804 // \ \ \ /
4805 // vector_shuffle V1, V2 <1, 2, 3, X>
4806 //
4807 if (!isShuffleMaskConsecutive(SVOp,
4808 0, // Mask Start Index
4809 NumElems-NumZeros-1, // Mask End Index
4810 NumZeros, // Where to start looking in the src vector
4811 NumElems, // Number of elements in vector
4812 OpSrc)) // Which source operand ?
4813 return false;
4814
4815 isLeft = false;
4816 ShAmt = NumZeros;
4817 ShVal = SVOp->getOperand(OpSrc);
4818 return true;
4819}
4820
4821/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4822/// logical left shift of a vector.
4823static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4824 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4825 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4826 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4827 true /* check zeros from left */, DAG);
4828 unsigned OpSrc;
4829
4830 if (!NumZeros)
4831 return false;
4832
4833 // Considering the elements in the mask that are not consecutive zeros,
4834 // check if they consecutively come from only one of the source vectors.
4835 //
4836 // 0 { A, B, X, X } = V2
4837 // / \ / /
4838 // vector_shuffle V1, V2 <X, X, 4, 5>
4839 //
4840 if (!isShuffleMaskConsecutive(SVOp,
4841 NumZeros, // Mask Start Index
4842 NumElems-1, // Mask End Index
4843 0, // Where to start looking in the src vector
4844 NumElems, // Number of elements in vector
4845 OpSrc)) // Which source operand ?
4846 return false;
4847
4848 isLeft = true;
4849 ShAmt = NumZeros;
4850 ShVal = SVOp->getOperand(OpSrc);
4851 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004852}
4853
4854/// isVectorShift - Returns true if the shuffle can be implemented as a
4855/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004856static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004857 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004858 // Although the logic below support any bitwidth size, there are no
4859 // shift instructions which handle more than 128-bit vectors.
4860 if (SVOp->getValueType(0).getSizeInBits() > 128)
4861 return false;
4862
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004863 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4864 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4865 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004866
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004867 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004868}
4869
Evan Chengc78d3b42006-04-24 18:01:45 +00004870/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4871///
Dan Gohman475871a2008-07-27 21:46:04 +00004872static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004873 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004874 SelectionDAG &DAG,
4875 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004876 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004877 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004878
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004880 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004881 bool First = true;
4882 for (unsigned i = 0; i < 16; ++i) {
4883 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4884 if (ThisIsNonZero && First) {
4885 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004887 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004889 First = false;
4890 }
4891
4892 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004893 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004894 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4895 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004896 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004898 }
4899 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4901 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4902 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004903 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004905 } else
4906 ThisElt = LastElt;
4907
Gabor Greifba36cb52008-08-28 21:40:38 +00004908 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004909 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004910 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004911 }
4912 }
4913
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004914 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004915}
4916
Bill Wendlinga348c562007-03-22 18:42:45 +00004917/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004918///
Dan Gohman475871a2008-07-27 21:46:04 +00004919static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004920 unsigned NumNonZero, unsigned NumZero,
4921 SelectionDAG &DAG,
4922 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004923 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004924 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004925
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004926 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004927 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004928 bool First = true;
4929 for (unsigned i = 0; i < 8; ++i) {
4930 bool isNonZero = (NonZeros & (1 << i)) != 0;
4931 if (isNonZero) {
4932 if (First) {
4933 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004935 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004937 First = false;
4938 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004939 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004940 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004941 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004942 }
4943 }
4944
4945 return V;
4946}
4947
Evan Chengf26ffe92008-05-29 08:22:04 +00004948/// getVShift - Return a vector logical shift node.
4949///
Owen Andersone50ed302009-08-10 22:56:29 +00004950static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004951 unsigned NumBits, SelectionDAG &DAG,
4952 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004953 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004954 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004955 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004956 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4957 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004958 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004959 DAG.getConstant(NumBits,
4960 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004961}
4962
Dan Gohman475871a2008-07-27 21:46:04 +00004963SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004964X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004965 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004966
Evan Chengc3630942009-12-09 21:00:30 +00004967 // Check if the scalar load can be widened into a vector load. And if
4968 // the address is "base + cst" see if the cst can be "absorbed" into
4969 // the shuffle mask.
4970 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4971 SDValue Ptr = LD->getBasePtr();
4972 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4973 return SDValue();
4974 EVT PVT = LD->getValueType(0);
4975 if (PVT != MVT::i32 && PVT != MVT::f32)
4976 return SDValue();
4977
4978 int FI = -1;
4979 int64_t Offset = 0;
4980 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4981 FI = FINode->getIndex();
4982 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004983 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004984 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4985 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4986 Offset = Ptr.getConstantOperandVal(1);
4987 Ptr = Ptr.getOperand(0);
4988 } else {
4989 return SDValue();
4990 }
4991
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004992 // FIXME: 256-bit vector instructions don't require a strict alignment,
4993 // improve this code to support it better.
4994 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004995 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004996 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004997 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004998 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004999 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005000 // Can't change the alignment. FIXME: It's possible to compute
5001 // the exact stack offset and reference FI + adjust offset instead.
5002 // If someone *really* cares about this. That's the way to implement it.
5003 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005004 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005005 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005006 }
5007 }
5008
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005009 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005010 // Ptr + (Offset & ~15).
5011 if (Offset < 0)
5012 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005013 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005014 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005015 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005016 if (StartOffset)
5017 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
5018 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5019
5020 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005021 int NumElems = VT.getVectorNumElements();
5022
5023 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
5024 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5025 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005026 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005027 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005028
5029 // Canonicalize it to a v4i32 or v8i32 shuffle.
5030 SmallVector<int, 8> Mask;
5031 for (int i = 0; i < NumElems; ++i)
5032 Mask.push_back(EltNo);
5033
5034 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
5035 return DAG.getNode(ISD::BITCAST, dl, NVT,
5036 DAG.getVectorShuffle(CanonVT, dl, V1,
5037 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00005038 }
5039
5040 return SDValue();
5041}
5042
Michael J. Spencerec38de22010-10-10 22:04:20 +00005043/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5044/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005045/// load which has the same value as a build_vector whose operands are 'elts'.
5046///
5047/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005048///
Nate Begeman1449f292010-03-24 22:19:06 +00005049/// FIXME: we'd also like to handle the case where the last elements are zero
5050/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5051/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005052static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005053 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005054 EVT EltVT = VT.getVectorElementType();
5055 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005056
Nate Begemanfdea31a2010-03-24 20:49:50 +00005057 LoadSDNode *LDBase = NULL;
5058 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005059
Nate Begeman1449f292010-03-24 22:19:06 +00005060 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005061 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005062 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005063 for (unsigned i = 0; i < NumElems; ++i) {
5064 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005065
Nate Begemanfdea31a2010-03-24 20:49:50 +00005066 if (!Elt.getNode() ||
5067 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5068 return SDValue();
5069 if (!LDBase) {
5070 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5071 return SDValue();
5072 LDBase = cast<LoadSDNode>(Elt.getNode());
5073 LastLoadedElt = i;
5074 continue;
5075 }
5076 if (Elt.getOpcode() == ISD::UNDEF)
5077 continue;
5078
5079 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5080 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5081 return SDValue();
5082 LastLoadedElt = i;
5083 }
Nate Begeman1449f292010-03-24 22:19:06 +00005084
5085 // If we have found an entire vector of loads and undefs, then return a large
5086 // load of the entire vector width starting at the base pointer. If we found
5087 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005088 if (LastLoadedElt == NumElems - 1) {
5089 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005090 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005091 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005092 LDBase->isVolatile(), LDBase->isNonTemporal(),
5093 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005094 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005095 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005096 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005097 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005098 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5099 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005100 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5101 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005102 SDValue ResNode =
5103 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5104 LDBase->getPointerInfo(),
5105 LDBase->getAlignment(),
5106 false/*isVolatile*/, true/*ReadMem*/,
5107 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005108 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005109 }
5110 return SDValue();
5111}
5112
Evan Chengc3630942009-12-09 21:00:30 +00005113SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005114X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005115 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005116
David Greenef125a292011-02-08 19:04:41 +00005117 EVT VT = Op.getValueType();
5118 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005119 unsigned NumElems = Op.getNumOperands();
5120
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005121 // Vectors containing all zeros can be matched by pxor and xorps later
5122 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5123 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5124 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005125 if (Op.getValueType() == MVT::v4i32 ||
5126 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005127 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005129 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005130 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005132 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
5133 // vectors or broken into v4i32 operations on 256-bit vectors.
5134 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5135 if (Op.getValueType() == MVT::v4i32)
5136 return Op;
5137
5138 return getOnesVector(Op.getValueType(), DAG, dl);
5139 }
5140
Owen Andersone50ed302009-08-10 22:56:29 +00005141 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142
Evan Cheng0db9fe62006-04-25 20:13:52 +00005143 unsigned NumZero = 0;
5144 unsigned NumNonZero = 0;
5145 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005146 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005147 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005149 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005150 if (Elt.getOpcode() == ISD::UNDEF)
5151 continue;
5152 Values.insert(Elt);
5153 if (Elt.getOpcode() != ISD::Constant &&
5154 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005155 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005156 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005157 NumZero++;
5158 else {
5159 NonZeros |= (1 << i);
5160 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 }
5162 }
5163
Chris Lattner97a2a562010-08-26 05:24:29 +00005164 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5165 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005166 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167
Chris Lattner67f453a2008-03-09 05:42:06 +00005168 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005169 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Chris Lattner62098042008-03-09 01:05:04 +00005173 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5174 // the value are obviously zero, truncate the value to i32 and do the
5175 // insertion that way. Only do this if the value is non-constant or if the
5176 // value is a constant being inserted into element 0. It is cheaper to do
5177 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005178 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005179 (!IsAllConstants || Idx == 0)) {
5180 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005181 // Handle SSE only.
5182 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5183 EVT VecVT = MVT::v4i32;
5184 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005185
Chris Lattner62098042008-03-09 01:05:04 +00005186 // Truncate the value (which may itself be a constant) to i32, and
5187 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005189 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005190 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005191 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005192
Chris Lattner62098042008-03-09 01:05:04 +00005193 // Now we have our 32-bit value zero extended in the low element of
5194 // a vector. If Idx != 0, swizzle it into place.
5195 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005196 SmallVector<int, 4> Mask;
5197 Mask.push_back(Idx);
5198 for (unsigned i = 1; i != VecElts; ++i)
5199 Mask.push_back(i);
5200 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005201 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005202 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005203 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005204 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005205 }
5206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Chris Lattner19f79692008-03-08 22:59:52 +00005208 // If we have a constant or non-constant insertion into the low element of
5209 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5210 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005211 // depending on what the source datatype is.
5212 if (Idx == 0) {
5213 if (NumZero == 0) {
5214 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5216 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005217 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5218 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005219 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005220 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5222 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005223 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5224 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005225 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5226 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005227 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005228 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005229 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005230 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005231
5232 // Is it a vector logical left shift?
5233 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005234 X86::isZeroNode(Op.getOperand(0)) &&
5235 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005236 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005237 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005238 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005239 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005240 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005242
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005243 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005244 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245
Chris Lattner19f79692008-03-08 22:59:52 +00005246 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5247 // is a non-constant being inserted into an element other than the low one,
5248 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5249 // movd/movss) to move this into the low element, then shuffle it into
5250 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005251 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005252 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005255 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005256 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 MaskVec.push_back(i == Idx ? 0 : 1);
5260 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005261 }
5262 }
5263
Chris Lattner67f453a2008-03-09 05:42:06 +00005264 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005265 if (Values.size() == 1) {
5266 if (EVTBits == 32) {
5267 // Instead of a shuffle like this:
5268 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5269 // Check if it's possible to issue this instead.
5270 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5271 unsigned Idx = CountTrailingZeros_32(NonZeros);
5272 SDValue Item = Op.getOperand(Idx);
5273 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5274 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5275 }
Dan Gohman475871a2008-07-27 21:46:04 +00005276 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005278
Dan Gohmana3941172007-07-24 22:55:08 +00005279 // A vector full of immediates; various special cases are already
5280 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005281 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005282 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005283
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005284 // For AVX-length vectors, build the individual 128-bit pieces and use
5285 // shuffles to put them in place.
5286 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5287 SmallVector<SDValue, 32> V;
5288 for (unsigned i = 0; i < NumElems; ++i)
5289 V.push_back(Op.getOperand(i));
5290
5291 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5292
5293 // Build both the lower and upper subvector.
5294 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5295 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5296 NumElems/2);
5297
5298 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005299 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5300 DAG.getConstant(0, MVT::i32), DAG, dl);
5301 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005302 DAG, dl);
5303 }
5304
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005305 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005306 if (EVTBits == 64) {
5307 if (NumNonZero == 1) {
5308 // One half is zero or undef.
5309 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005310 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005311 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005312 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005313 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005314 }
Dan Gohman475871a2008-07-27 21:46:04 +00005315 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005316 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005317
5318 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005319 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005320 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005321 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005322 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 }
5324
Bill Wendling826f36f2007-03-28 00:57:11 +00005325 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005326 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005327 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005328 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 }
5330
5331 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005332 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005333 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334 if (NumElems == 4 && NumZero > 0) {
5335 for (unsigned i = 0; i < 4; ++i) {
5336 bool isZero = !(NonZeros & (1 << i));
5337 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005338 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339 else
Dale Johannesenace16102009-02-03 19:33:06 +00005340 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 }
5342
5343 for (unsigned i = 0; i < 2; ++i) {
5344 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5345 default: break;
5346 case 0:
5347 V[i] = V[i*2]; // Must be a zero vector.
5348 break;
5349 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 break;
5352 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005353 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354 break;
5355 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005356 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005357 break;
5358 }
5359 }
5360
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005362 bool Reverse = (NonZeros & 0x3) == 2;
5363 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5366 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5368 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005369 }
5370
Nate Begemanfdea31a2010-03-24 20:49:50 +00005371 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5372 // Check for a build vector of consecutive loads.
5373 for (unsigned i = 0; i < NumElems; ++i)
5374 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005375
Nate Begemanfdea31a2010-03-24 20:49:50 +00005376 // Check for elements which are consecutive loads.
5377 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5378 if (LD.getNode())
5379 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005380
5381 // For SSE 4.1, use insertps to put the high elements into the low element.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005382 if (getSubtarget()->hasSSE41() || getSubtarget()->hasAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005383 SDValue Result;
5384 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5385 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5386 else
5387 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005388
Chris Lattner24faf612010-08-28 17:59:08 +00005389 for (unsigned i = 1; i < NumElems; ++i) {
5390 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5391 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005392 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005393 }
5394 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005395 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005396
Chris Lattner6e80e442010-08-28 17:15:43 +00005397 // Otherwise, expand into a number of unpckl*, start by extending each of
5398 // our (non-undef) elements to the full vector width with the element in the
5399 // bottom slot of the vector (which generates no code for SSE).
5400 for (unsigned i = 0; i < NumElems; ++i) {
5401 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5402 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5403 else
5404 V[i] = DAG.getUNDEF(VT);
5405 }
5406
5407 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005408 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5409 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5410 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005411 unsigned EltStride = NumElems >> 1;
5412 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005413 for (unsigned i = 0; i < EltStride; ++i) {
5414 // If V[i+EltStride] is undef and this is the first round of mixing,
5415 // then it is safe to just drop this shuffle: V[i] is already in the
5416 // right place, the one element (since it's the first round) being
5417 // inserted as undef can be dropped. This isn't safe for successive
5418 // rounds because they will permute elements within both vectors.
5419 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5420 EltStride == NumElems/2)
5421 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005422
Chris Lattner6e80e442010-08-28 17:15:43 +00005423 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005424 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005425 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426 }
5427 return V[0];
5428 }
Dan Gohman475871a2008-07-27 21:46:04 +00005429 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005430}
5431
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005432// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5433// them in a MMX register. This is better than doing a stack convert.
5434static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005435 DebugLoc dl = Op.getDebugLoc();
5436 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005437
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005438 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5439 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5440 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005441 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005442 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5443 InVec = Op.getOperand(1);
5444 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5445 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005446 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005447 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5448 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5449 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005450 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005451 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5452 Mask[0] = 0; Mask[1] = 2;
5453 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5454 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005455 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005456}
5457
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005458// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5459// to create 256-bit vectors from two other 128-bit ones.
5460static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5461 DebugLoc dl = Op.getDebugLoc();
5462 EVT ResVT = Op.getValueType();
5463
5464 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5465
5466 SDValue V1 = Op.getOperand(0);
5467 SDValue V2 = Op.getOperand(1);
5468 unsigned NumElems = ResVT.getVectorNumElements();
5469
5470 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5471 DAG.getConstant(0, MVT::i32), DAG, dl);
5472 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5473 DAG, dl);
5474}
5475
5476SDValue
5477X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005478 EVT ResVT = Op.getValueType();
5479
5480 assert(Op.getNumOperands() == 2);
5481 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5482 "Unsupported CONCAT_VECTORS for value type");
5483
5484 // We support concatenate two MMX registers and place them in a MMX register.
5485 // This is better than doing a stack convert.
5486 if (ResVT.is128BitVector())
5487 return LowerMMXCONCAT_VECTORS(Op, DAG);
5488
5489 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5490 // from two other 128-bit ones.
5491 return LowerAVXCONCAT_VECTORS(Op, DAG);
5492}
5493
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494// v8i16 shuffles - Prefer shuffles in the following order:
5495// 1. [all] pshuflw, pshufhw, optional move
5496// 2. [ssse3] 1 x pshufb
5497// 3. [ssse3] 2 x pshufb + 1 x por
5498// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005499SDValue
5500X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5501 SelectionDAG &DAG) const {
5502 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005503 SDValue V1 = SVOp->getOperand(0);
5504 SDValue V2 = SVOp->getOperand(1);
5505 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005507
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 // Determine if more than 1 of the words in each of the low and high quadwords
5509 // of the result come from the same quadword of one of the two inputs. Undef
5510 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005511 unsigned LoQuad[] = { 0, 0, 0, 0 };
5512 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 BitVector InputQuads(4);
5514 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005515 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005516 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 MaskVals.push_back(EltIdx);
5518 if (EltIdx < 0) {
5519 ++Quad[0];
5520 ++Quad[1];
5521 ++Quad[2];
5522 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 }
5525 ++Quad[EltIdx / 4];
5526 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005527 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005528
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005530 unsigned MaxQuad = 1;
5531 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 if (LoQuad[i] > MaxQuad) {
5533 BestLoQuad = i;
5534 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005535 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005536 }
5537
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005539 MaxQuad = 1;
5540 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 if (HiQuad[i] > MaxQuad) {
5542 BestHiQuad = i;
5543 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005544 }
5545 }
5546
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005548 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 // single pshufb instruction is necessary. If There are more than 2 input
5550 // quads, disable the next transformation since it does not help SSSE3.
5551 bool V1Used = InputQuads[0] || InputQuads[1];
5552 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005553 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 if (InputQuads.count() == 2 && V1Used && V2Used) {
5555 BestLoQuad = InputQuads.find_first();
5556 BestHiQuad = InputQuads.find_next(BestLoQuad);
5557 }
5558 if (InputQuads.count() > 2) {
5559 BestLoQuad = -1;
5560 BestHiQuad = -1;
5561 }
5562 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005563
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5565 // the shuffle mask. If a quad is scored as -1, that means that it contains
5566 // words from all 4 input quadwords.
5567 SDValue NewV;
5568 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005569 SmallVector<int, 8> MaskV;
5570 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5571 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005572 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005573 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5574 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5575 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005576
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5578 // source words for the shuffle, to aid later transformations.
5579 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005580 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005581 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005583 if (idx != (int)i)
5584 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005586 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 AllWordsInNewV = false;
5588 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005589 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005590
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5592 if (AllWordsInNewV) {
5593 for (int i = 0; i != 8; ++i) {
5594 int idx = MaskVals[i];
5595 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005596 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005597 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 if ((idx != i) && idx < 4)
5599 pshufhw = false;
5600 if ((idx != i) && idx > 3)
5601 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005602 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 V1 = NewV;
5604 V2Used = false;
5605 BestLoQuad = 0;
5606 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005607 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005608
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5610 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005611 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005612 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5613 unsigned TargetMask = 0;
5614 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005616 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5617 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5618 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005619 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005621 }
Eric Christopherfd179292009-08-27 18:07:15 +00005622
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 // If we have SSSE3, and all words of the result are from 1 input vector,
5624 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5625 // is present, fall back to case 4.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005626 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005630 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // mask, and elements that come from V1 in the V2 mask, so that the two
5632 // results can be OR'd together.
5633 bool TwoInputs = V1Used && V2Used;
5634 for (unsigned i = 0; i != 8; ++i) {
5635 int EltIdx = MaskVals[i] * 2;
5636 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5638 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 continue;
5640 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5642 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005644 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005645 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005646 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005649 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005650
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 // Calculate the shuffle mask for the second input, shuffle it, and
5652 // OR it with the first shuffled input.
5653 pshufbMask.clear();
5654 for (unsigned i = 0; i != 8; ++i) {
5655 int EltIdx = MaskVals[i] * 2;
5656 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5658 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 continue;
5660 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5662 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005664 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005665 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005666 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 MVT::v16i8, &pshufbMask[0], 16));
5668 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005669 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 }
5671
5672 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5673 // and update MaskVals with new element order.
5674 BitVector InOrder(8);
5675 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005676 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 for (int i = 0; i != 4; ++i) {
5678 int idx = MaskVals[i];
5679 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005680 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 InOrder.set(i);
5682 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 InOrder.set(i);
5685 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005686 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 }
5688 }
5689 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005690 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005692 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005693
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005694 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE &&
5695 (Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005696 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5697 NewV.getOperand(0),
5698 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5699 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 }
Eric Christopherfd179292009-08-27 18:07:15 +00005701
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5703 // and update MaskVals with the new element order.
5704 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005705 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005707 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 for (unsigned i = 4; i != 8; ++i) {
5709 int idx = MaskVals[i];
5710 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005711 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 InOrder.set(i);
5713 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005714 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005715 InOrder.set(i);
5716 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005717 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 }
5719 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005722
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005723 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE &&
5724 (Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005725 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5726 NewV.getOperand(0),
5727 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5728 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 }
Eric Christopherfd179292009-08-27 18:07:15 +00005730
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 // In case BestHi & BestLo were both -1, which means each quadword has a word
5732 // from each of the four input quadwords, calculate the InOrder bitvector now
5733 // before falling through to the insert/extract cleanup.
5734 if (BestLoQuad == -1 && BestHiQuad == -1) {
5735 NewV = V1;
5736 for (int i = 0; i != 8; ++i)
5737 if (MaskVals[i] < 0 || MaskVals[i] == i)
5738 InOrder.set(i);
5739 }
Eric Christopherfd179292009-08-27 18:07:15 +00005740
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 // The other elements are put in the right place using pextrw and pinsrw.
5742 for (unsigned i = 0; i != 8; ++i) {
5743 if (InOrder[i])
5744 continue;
5745 int EltIdx = MaskVals[i];
5746 if (EltIdx < 0)
5747 continue;
5748 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 DAG.getIntPtrConstant(i));
5755 }
5756 return NewV;
5757}
5758
5759// v16i8 shuffles - Prefer shuffles in the following order:
5760// 1. [ssse3] 1 x pshufb
5761// 2. [ssse3] 2 x pshufb + 1 x por
5762// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5763static
Nate Begeman9008ca62009-04-27 18:41:29 +00005764SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005765 SelectionDAG &DAG,
5766 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 SDValue V1 = SVOp->getOperand(0);
5768 SDValue V2 = SVOp->getOperand(1);
5769 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005772
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005774 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 // present, fall back to case 3.
5776 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5777 bool V1Only = true;
5778 bool V2Only = true;
5779 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005780 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 if (EltIdx < 0)
5782 continue;
5783 if (EltIdx < 16)
5784 V2Only = false;
5785 else
5786 V1Only = false;
5787 }
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005790 if (TLI.getSubtarget()->hasSSSE3() || TLI.getSubtarget()->hasAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005792
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005794 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 //
5796 // Otherwise, we have elements from both input vectors, and must zero out
5797 // elements that come from V2 in the first mask, and V1 in the second mask
5798 // so that we can OR them together.
5799 bool TwoInputs = !(V1Only || V2Only);
5800 for (unsigned i = 0; i != 16; ++i) {
5801 int EltIdx = MaskVals[i];
5802 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 continue;
5805 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 }
5808 // If all the elements are from V2, assign it to V1 and return after
5809 // building the first pshufb.
5810 if (V2Only)
5811 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005813 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 if (!TwoInputs)
5816 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005817
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 // Calculate the shuffle mask for the second input, shuffle it, and
5819 // OR it with the first shuffled input.
5820 pshufbMask.clear();
5821 for (unsigned i = 0; i != 16; ++i) {
5822 int EltIdx = MaskVals[i];
5823 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 continue;
5826 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005830 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 MVT::v16i8, &pshufbMask[0], 16));
5832 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 }
Eric Christopherfd179292009-08-27 18:07:15 +00005834
Nate Begemanb9a47b82009-02-23 08:49:38 +00005835 // No SSSE3 - Calculate in place words and then fix all out of place words
5836 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5837 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005838 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5839 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 SDValue NewV = V2Only ? V2 : V1;
5841 for (int i = 0; i != 8; ++i) {
5842 int Elt0 = MaskVals[i*2];
5843 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // This word of the result is all undef, skip it.
5846 if (Elt0 < 0 && Elt1 < 0)
5847 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005848
Nate Begemanb9a47b82009-02-23 08:49:38 +00005849 // This word of the result is already in the correct place, skip it.
5850 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5851 continue;
5852 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5853 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5856 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5857 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005858
5859 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5860 // using a single extract together, load it and store it.
5861 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005865 DAG.getIntPtrConstant(i));
5866 continue;
5867 }
5868
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005870 // source byte is not also odd, shift the extracted word left 8 bits
5871 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 DAG.getIntPtrConstant(Elt1 / 2));
5875 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005877 DAG.getConstant(8,
5878 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005879 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5881 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 }
5883 // If Elt0 is defined, extract it from the appropriate source. If the
5884 // source byte is not also even, shift the extracted word right 8 bits. If
5885 // Elt1 was also defined, OR the extracted values together before
5886 // inserting them in the result.
5887 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005889 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5890 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005892 DAG.getConstant(8,
5893 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005894 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5896 DAG.getConstant(0x00FF, MVT::i16));
5897 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005898 : InsElt0;
5899 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 DAG.getIntPtrConstant(i));
5902 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005903 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005904}
5905
Evan Cheng7a831ce2007-12-15 03:00:47 +00005906/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005907/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005908/// done when every pair / quad of shuffle mask elements point to elements in
5909/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005910/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005911static
Nate Begeman9008ca62009-04-27 18:41:29 +00005912SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005913 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005914 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005915 SDValue V1 = SVOp->getOperand(0);
5916 SDValue V2 = SVOp->getOperand(1);
5917 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005918 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005919 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005920 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005921 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 case MVT::v4f32: NewVT = MVT::v2f64; break;
5923 case MVT::v4i32: NewVT = MVT::v2i64; break;
5924 case MVT::v8i16: NewVT = MVT::v4i32; break;
5925 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005926 }
5927
Nate Begeman9008ca62009-04-27 18:41:29 +00005928 int Scale = NumElems / NewWidth;
5929 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005930 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005931 int StartIdx = -1;
5932 for (int j = 0; j < Scale; ++j) {
5933 int EltIdx = SVOp->getMaskElt(i+j);
5934 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005935 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005936 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005937 StartIdx = EltIdx - (EltIdx % Scale);
5938 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005939 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005940 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005941 if (StartIdx == -1)
5942 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005943 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005944 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005945 }
5946
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005947 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5948 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005949 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005950}
5951
Evan Chengd880b972008-05-09 21:53:03 +00005952/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005953///
Owen Andersone50ed302009-08-10 22:56:29 +00005954static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005955 SDValue SrcOp, SelectionDAG &DAG,
5956 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005958 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005959 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005960 LD = dyn_cast<LoadSDNode>(SrcOp);
5961 if (!LD) {
5962 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5963 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005964 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005965 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005966 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005967 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005968 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005969 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005971 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005972 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5973 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5974 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005975 SrcOp.getOperand(0)
5976 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005977 }
5978 }
5979 }
5980
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005981 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005982 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005983 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005984 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005985}
5986
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005987/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5988/// shuffle node referes to only one lane in the sources.
5989static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5990 EVT VT = SVOp->getValueType(0);
5991 int NumElems = VT.getVectorNumElements();
5992 int HalfSize = NumElems/2;
5993 SmallVector<int, 16> M;
5994 SVOp->getMask(M);
5995 bool MatchA = false, MatchB = false;
5996
5997 for (int l = 0; l < NumElems*2; l += HalfSize) {
5998 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5999 MatchA = true;
6000 break;
6001 }
6002 }
6003
6004 for (int l = 0; l < NumElems*2; l += HalfSize) {
6005 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6006 MatchB = true;
6007 break;
6008 }
6009 }
6010
6011 return MatchA && MatchB;
6012}
6013
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006014/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6015/// which could not be matched by any known target speficic shuffle
6016static SDValue
6017LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006018 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6019 // If each half of a vector shuffle node referes to only one lane in the
6020 // source vectors, extract each used 128-bit lane and shuffle them using
6021 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6022 // the work to the legalizer.
6023 DebugLoc dl = SVOp->getDebugLoc();
6024 EVT VT = SVOp->getValueType(0);
6025 int NumElems = VT.getVectorNumElements();
6026 int HalfSize = NumElems/2;
6027
6028 // Extract the reference for each half
6029 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6030 int FstVecOpNum = 0, SndVecOpNum = 0;
6031 for (int i = 0; i < HalfSize; ++i) {
6032 int Elt = SVOp->getMaskElt(i);
6033 if (SVOp->getMaskElt(i) < 0)
6034 continue;
6035 FstVecOpNum = Elt/NumElems;
6036 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6037 break;
6038 }
6039 for (int i = HalfSize; i < NumElems; ++i) {
6040 int Elt = SVOp->getMaskElt(i);
6041 if (SVOp->getMaskElt(i) < 0)
6042 continue;
6043 SndVecOpNum = Elt/NumElems;
6044 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6045 break;
6046 }
6047
6048 // Extract the subvectors
6049 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6050 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6051 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6052 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6053
6054 // Generate 128-bit shuffles
6055 SmallVector<int, 16> MaskV1, MaskV2;
6056 for (int i = 0; i < HalfSize; ++i) {
6057 int Elt = SVOp->getMaskElt(i);
6058 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6059 }
6060 for (int i = HalfSize; i < NumElems; ++i) {
6061 int Elt = SVOp->getMaskElt(i);
6062 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6063 }
6064
6065 EVT NVT = V1.getValueType();
6066 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6067 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6068
6069 // Concatenate the result back
6070 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6071 DAG.getConstant(0, MVT::i32), DAG, dl);
6072 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6073 DAG, dl);
6074 }
6075
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006076 return SDValue();
6077}
6078
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006079/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6080/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006081static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006082LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006083 SDValue V1 = SVOp->getOperand(0);
6084 SDValue V2 = SVOp->getOperand(1);
6085 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006086 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006087
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006088 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6089
Evan Chengace3c172008-07-22 21:13:36 +00006090 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006091 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006092 SmallVector<int, 8> Mask1(4U, -1);
6093 SmallVector<int, 8> PermMask;
6094 SVOp->getMask(PermMask);
6095
Evan Chengace3c172008-07-22 21:13:36 +00006096 unsigned NumHi = 0;
6097 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006098 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006099 int Idx = PermMask[i];
6100 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006101 Locs[i] = std::make_pair(-1, -1);
6102 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006103 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6104 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006105 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006106 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006107 NumLo++;
6108 } else {
6109 Locs[i] = std::make_pair(1, NumHi);
6110 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006111 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006112 NumHi++;
6113 }
6114 }
6115 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006116
Evan Chengace3c172008-07-22 21:13:36 +00006117 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006118 // If no more than two elements come from either vector. This can be
6119 // implemented with two shuffles. First shuffle gather the elements.
6120 // The second shuffle, which takes the first shuffle as both of its
6121 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006123
Nate Begeman9008ca62009-04-27 18:41:29 +00006124 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006125
Evan Chengace3c172008-07-22 21:13:36 +00006126 for (unsigned i = 0; i != 4; ++i) {
6127 if (Locs[i].first == -1)
6128 continue;
6129 else {
6130 unsigned Idx = (i < 2) ? 0 : 4;
6131 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006132 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006133 }
6134 }
6135
Nate Begeman9008ca62009-04-27 18:41:29 +00006136 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006137 } else if (NumLo == 3 || NumHi == 3) {
6138 // Otherwise, we must have three elements from one vector, call it X, and
6139 // one element from the other, call it Y. First, use a shufps to build an
6140 // intermediate vector with the one element from Y and the element from X
6141 // that will be in the same half in the final destination (the indexes don't
6142 // matter). Then, use a shufps to build the final vector, taking the half
6143 // containing the element from Y from the intermediate, and the other half
6144 // from X.
6145 if (NumHi == 3) {
6146 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006147 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006148 std::swap(V1, V2);
6149 }
6150
6151 // Find the element from V2.
6152 unsigned HiIndex;
6153 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 int Val = PermMask[HiIndex];
6155 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006156 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006157 if (Val >= 4)
6158 break;
6159 }
6160
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 Mask1[0] = PermMask[HiIndex];
6162 Mask1[1] = -1;
6163 Mask1[2] = PermMask[HiIndex^1];
6164 Mask1[3] = -1;
6165 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006166
6167 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006168 Mask1[0] = PermMask[0];
6169 Mask1[1] = PermMask[1];
6170 Mask1[2] = HiIndex & 1 ? 6 : 4;
6171 Mask1[3] = HiIndex & 1 ? 4 : 6;
6172 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006173 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 Mask1[0] = HiIndex & 1 ? 2 : 0;
6175 Mask1[1] = HiIndex & 1 ? 0 : 2;
6176 Mask1[2] = PermMask[2];
6177 Mask1[3] = PermMask[3];
6178 if (Mask1[2] >= 0)
6179 Mask1[2] += 4;
6180 if (Mask1[3] >= 0)
6181 Mask1[3] += 4;
6182 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006183 }
Evan Chengace3c172008-07-22 21:13:36 +00006184 }
6185
6186 // Break it into (shuffle shuffle_hi, shuffle_lo).
6187 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006188 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006189 SmallVector<int,8> LoMask(4U, -1);
6190 SmallVector<int,8> HiMask(4U, -1);
6191
6192 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006193 unsigned MaskIdx = 0;
6194 unsigned LoIdx = 0;
6195 unsigned HiIdx = 2;
6196 for (unsigned i = 0; i != 4; ++i) {
6197 if (i == 2) {
6198 MaskPtr = &HiMask;
6199 MaskIdx = 1;
6200 LoIdx = 0;
6201 HiIdx = 2;
6202 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006203 int Idx = PermMask[i];
6204 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006205 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006206 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006207 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006208 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006209 LoIdx++;
6210 } else {
6211 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006212 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006213 HiIdx++;
6214 }
6215 }
6216
Nate Begeman9008ca62009-04-27 18:41:29 +00006217 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6218 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6219 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006220 for (unsigned i = 0; i != 4; ++i) {
6221 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006222 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006223 } else {
6224 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006225 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006226 }
6227 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006228 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006229}
6230
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006231static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006232 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006233 V = V.getOperand(0);
6234 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6235 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006236 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6237 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6238 // BUILD_VECTOR (load), undef
6239 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006240 if (MayFoldLoad(V))
6241 return true;
6242 return false;
6243}
6244
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006245// FIXME: the version above should always be used. Since there's
6246// a bug where several vector shuffles can't be folded because the
6247// DAG is not updated during lowering and a node claims to have two
6248// uses while it only has one, use this version, and let isel match
6249// another instruction if the load really happens to have more than
6250// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006251// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006252static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006253 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006254 V = V.getOperand(0);
6255 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6256 V = V.getOperand(0);
6257 if (ISD::isNormalLoad(V.getNode()))
6258 return true;
6259 return false;
6260}
6261
6262/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6263/// a vector extract, and if both can be later optimized into a single load.
6264/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6265/// here because otherwise a target specific shuffle node is going to be
6266/// emitted for this shuffle, and the optimization not done.
6267/// FIXME: This is probably not the best approach, but fix the problem
6268/// until the right path is decided.
6269static
6270bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6271 const TargetLowering &TLI) {
6272 EVT VT = V.getValueType();
6273 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6274
6275 // Be sure that the vector shuffle is present in a pattern like this:
6276 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6277 if (!V.hasOneUse())
6278 return false;
6279
6280 SDNode *N = *V.getNode()->use_begin();
6281 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6282 return false;
6283
6284 SDValue EltNo = N->getOperand(1);
6285 if (!isa<ConstantSDNode>(EltNo))
6286 return false;
6287
6288 // If the bit convert changed the number of elements, it is unsafe
6289 // to examine the mask.
6290 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006291 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006292 EVT SrcVT = V.getOperand(0).getValueType();
6293 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6294 return false;
6295 V = V.getOperand(0);
6296 HasShuffleIntoBitcast = true;
6297 }
6298
6299 // Select the input vector, guarding against out of range extract vector.
6300 unsigned NumElems = VT.getVectorNumElements();
6301 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6302 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6303 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6304
6305 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006306 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006307 V = V.getOperand(0);
6308
6309 if (ISD::isNormalLoad(V.getNode())) {
6310 // Is the original load suitable?
6311 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6312
6313 // FIXME: avoid the multi-use bug that is preventing lots of
6314 // of foldings to be detected, this is still wrong of course, but
6315 // give the temporary desired behavior, and if it happens that
6316 // the load has real more uses, during isel it will not fold, and
6317 // will generate poor code.
6318 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6319 return false;
6320
6321 if (!HasShuffleIntoBitcast)
6322 return true;
6323
6324 // If there's a bitcast before the shuffle, check if the load type and
6325 // alignment is valid.
6326 unsigned Align = LN0->getAlignment();
6327 unsigned NewAlign =
6328 TLI.getTargetData()->getABITypeAlignment(
6329 VT.getTypeForEVT(*DAG.getContext()));
6330
6331 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6332 return false;
6333 }
6334
6335 return true;
6336}
6337
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006338static
Evan Cheng835580f2010-10-07 20:50:20 +00006339SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6340 EVT VT = Op.getValueType();
6341
6342 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006343 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6344 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006345 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6346 V1, DAG));
6347}
6348
6349static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006350SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006351 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006352 SDValue V1 = Op.getOperand(0);
6353 SDValue V2 = Op.getOperand(1);
6354 EVT VT = Op.getValueType();
6355
6356 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6357
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006358 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006359 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6360
Evan Cheng0899f5c2011-08-31 02:05:24 +00006361 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6362 return DAG.getNode(ISD::BITCAST, dl, VT,
6363 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6364 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6365 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006366}
6367
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006368static
6369SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6370 SDValue V1 = Op.getOperand(0);
6371 SDValue V2 = Op.getOperand(1);
6372 EVT VT = Op.getValueType();
6373
6374 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6375 "unsupported shuffle type");
6376
6377 if (V2.getOpcode() == ISD::UNDEF)
6378 V2 = V1;
6379
6380 // v4i32 or v4f32
6381 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6382}
6383
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006384static inline unsigned getSHUFPOpcode(EVT VT) {
6385 switch(VT.getSimpleVT().SimpleTy) {
6386 case MVT::v8i32: // Use fp unit for int unpack.
6387 case MVT::v8f32:
6388 case MVT::v4i32: // Use fp unit for int unpack.
6389 case MVT::v4f32: return X86ISD::SHUFPS;
6390 case MVT::v4i64: // Use fp unit for int unpack.
6391 case MVT::v4f64:
6392 case MVT::v2i64: // Use fp unit for int unpack.
6393 case MVT::v2f64: return X86ISD::SHUFPD;
6394 default:
6395 llvm_unreachable("Unknown type for shufp*");
6396 }
6397 return 0;
6398}
6399
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006400static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006401SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006402 SDValue V1 = Op.getOperand(0);
6403 SDValue V2 = Op.getOperand(1);
6404 EVT VT = Op.getValueType();
6405 unsigned NumElems = VT.getVectorNumElements();
6406
6407 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6408 // operand of these instructions is only memory, so check if there's a
6409 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6410 // same masks.
6411 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006412
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006413 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006414 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006415 CanFoldLoad = true;
6416
6417 // When V1 is a load, it can be folded later into a store in isel, example:
6418 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6419 // turns into:
6420 // (MOVLPSmr addr:$src1, VR128:$src2)
6421 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006422 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006423 CanFoldLoad = true;
6424
Dan Gohman65fd6562011-11-03 21:49:52 +00006425 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006426 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006427 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006428 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6429
6430 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006431 // If we don't care about the second element, procede to use movss.
6432 if (SVOp->getMaskElt(1) != -1)
6433 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006434 }
6435
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006436 // movl and movlp will both match v2i64, but v2i64 is never matched by
6437 // movl earlier because we make it strict to avoid messing with the movlp load
6438 // folding logic (see the code above getMOVLP call). Match it here then,
6439 // this is horrible, but will stay like this until we move all shuffle
6440 // matching to x86 specific nodes. Note that for the 1st condition all
6441 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006442 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006443 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6444 // as to remove this logic from here, as much as possible
6445 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006446 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006447 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006448 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006449
6450 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6451
6452 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006453 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006454 X86::getShuffleSHUFImmediate(SVOp), DAG);
6455}
6456
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006457static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006458 switch(VT.getSimpleVT().SimpleTy) {
6459 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6460 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006461 case MVT::v4f32: return X86ISD::UNPCKLPS;
6462 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006463 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006464 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006465 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006466 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006467 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6468 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6469 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006470 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006471 }
6472 return 0;
6473}
6474
6475static inline unsigned getUNPCKHOpcode(EVT VT) {
6476 switch(VT.getSimpleVT().SimpleTy) {
6477 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6478 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6479 case MVT::v4f32: return X86ISD::UNPCKHPS;
6480 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006481 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006482 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006483 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006484 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006485 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6486 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6487 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006488 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006489 }
6490 return 0;
6491}
6492
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006493static inline unsigned getVPERMILOpcode(EVT VT) {
6494 switch(VT.getSimpleVT().SimpleTy) {
6495 case MVT::v4i32:
6496 case MVT::v4f32: return X86ISD::VPERMILPS;
6497 case MVT::v2i64:
6498 case MVT::v2f64: return X86ISD::VPERMILPD;
6499 case MVT::v8i32:
6500 case MVT::v8f32: return X86ISD::VPERMILPSY;
6501 case MVT::v4i64:
6502 case MVT::v4f64: return X86ISD::VPERMILPDY;
6503 default:
6504 llvm_unreachable("Unknown type for vpermil");
6505 }
6506 return 0;
6507}
6508
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006509/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
6510/// a vbroadcast node. The nodes are suitable whenever we can fold a load coming
6511/// from a 32 or 64 bit scalar. Update Op to the desired load to be folded.
6512static bool isVectorBroadcast(SDValue &Op) {
6513 EVT VT = Op.getValueType();
6514 bool Is256 = VT.getSizeInBits() == 256;
6515
6516 assert((VT.getSizeInBits() == 128 || Is256) &&
6517 "Unsupported type for vbroadcast node");
6518
6519 SDValue V = Op;
6520 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6521 V = V.getOperand(0);
6522
6523 if (Is256 && !(V.hasOneUse() &&
6524 V.getOpcode() == ISD::INSERT_SUBVECTOR &&
6525 V.getOperand(0).getOpcode() == ISD::UNDEF))
6526 return false;
6527
6528 if (Is256)
6529 V = V.getOperand(1);
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006530
6531 if (!V.hasOneUse())
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006532 return false;
6533
6534 // Check the source scalar_to_vector type. 256-bit broadcasts are
6535 // supported for 32/64-bit sizes, while 128-bit ones are only supported
6536 // for 32-bit scalars.
Bruno Cardoso Lopesa39ccdb2011-09-01 18:15:06 +00006537 if (V.getOpcode() != ISD::SCALAR_TO_VECTOR)
6538 return false;
6539
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006540 unsigned ScalarSize = V.getOperand(0).getValueType().getSizeInBits();
6541 if (ScalarSize != 32 && ScalarSize != 64)
6542 return false;
6543 if (!Is256 && ScalarSize == 64)
6544 return false;
6545
6546 V = V.getOperand(0);
6547 if (!MayFoldLoad(V))
6548 return false;
6549
6550 // Return the load node
6551 Op = V;
6552 return true;
6553}
6554
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006555static
6556SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006557 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006558 const X86Subtarget *Subtarget) {
6559 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6560 EVT VT = Op.getValueType();
6561 DebugLoc dl = Op.getDebugLoc();
6562 SDValue V1 = Op.getOperand(0);
6563 SDValue V2 = Op.getOperand(1);
6564
6565 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006566 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006567
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006568 // Handle splat operations
6569 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006570 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006571 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006572 // Special case, this is the only place now where it's allowed to return
6573 // a vector_shuffle operation without using a target specific node, because
6574 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6575 // this be moved to DAGCombine instead?
6576 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006577 return Op;
6578
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006579 // Use vbroadcast whenever the splat comes from a foldable load
6580 if (Subtarget->hasAVX() && isVectorBroadcast(V1))
6581 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, V1);
6582
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006583 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006584 if ((Size == 128 && NumElem <= 4) ||
6585 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006586 return SDValue();
6587
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006588 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006589 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006590 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006591
6592 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6593 // do it!
6594 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6595 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6596 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006597 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006598 } else if ((VT == MVT::v4i32 ||
6599 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006600 // FIXME: Figure out a cleaner way to do this.
6601 // Try to make use of movq to zero out the top part.
6602 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6603 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6604 if (NewOp.getNode()) {
6605 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6606 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6607 DAG, Subtarget, dl);
6608 }
6609 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6610 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6611 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6612 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6613 DAG, Subtarget, dl);
6614 }
6615 }
6616 return SDValue();
6617}
6618
Dan Gohman475871a2008-07-27 21:46:04 +00006619SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006620X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006621 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006622 SDValue V1 = Op.getOperand(0);
6623 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006624 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006625 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006626 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006627 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6628 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006629 bool V1IsSplat = false;
6630 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006631 bool HasXMMInt = Subtarget->hasXMMInt();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006632 MachineFunction &MF = DAG.getMachineFunction();
6633 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006634
Craig Topper3426a3e2011-11-14 06:46:21 +00006635 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006636
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006637 // Vector shuffle lowering takes 3 steps:
6638 //
6639 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6640 // narrowing and commutation of operands should be handled.
6641 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6642 // shuffle nodes.
6643 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6644 // so the shuffle can be broken into other shuffles and the legalizer can
6645 // try the lowering again.
6646 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006647 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006648 // be matched during isel, all of them must be converted to a target specific
6649 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006650
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006651 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6652 // narrowing and commutation of operands should be handled. The actual code
6653 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006654 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006655 if (NewOp.getNode())
6656 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006657
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006658 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6659 // unpckh_undef). Only use pshufd if speed is more important than size.
6660 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006661 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006662 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006663 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006664
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006665 if (X86::isMOVDDUPMask(SVOp) &&
6666 (Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
6667 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006668 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006669
Dale Johannesen0488fb62010-09-30 23:57:10 +00006670 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006671 return getMOVHighToLow(Op, dl, DAG);
6672
6673 // Use to match splats
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006674 if (HasXMMInt && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006675 (VT == MVT::v2f64 || VT == MVT::v2i64))
6676 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6677
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006678 if (X86::isPSHUFDMask(SVOp)) {
6679 // The actual implementation will match the mask in the if above and then
6680 // during isel it can match several different instructions, not only pshufd
6681 // as its name says, sad but true, emulate the behavior for now...
6682 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6683 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6684
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006685 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6686
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006687 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006688 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6689
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006690 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6691 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006692 }
Eric Christopherfd179292009-08-27 18:07:15 +00006693
Evan Chengf26ffe92008-05-29 08:22:04 +00006694 // Check if this can be converted into a logical shift.
6695 bool isLeft = false;
6696 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006697 SDValue ShVal;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006698 bool isShift = getSubtarget()->hasXMMInt() &&
6699 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006700 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006702 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006703 EVT EltVT = VT.getVectorElementType();
6704 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006705 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006706 }
Eric Christopherfd179292009-08-27 18:07:15 +00006707
Nate Begeman9008ca62009-04-27 18:41:29 +00006708 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006709 if (V1IsUndef)
6710 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006711 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006712 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006713 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006714 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006715 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6716
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006717 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006718 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6719 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006720 }
Eric Christopherfd179292009-08-27 18:07:15 +00006721
Nate Begeman9008ca62009-04-27 18:41:29 +00006722 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006723 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006724 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006725
Dale Johannesen0488fb62010-09-30 23:57:10 +00006726 if (X86::isMOVHLPSMask(SVOp))
6727 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006728
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006729 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006730 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006731
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006732 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006733 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006734
Dale Johannesen0488fb62010-09-30 23:57:10 +00006735 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006736 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737
Nate Begeman9008ca62009-04-27 18:41:29 +00006738 if (ShouldXformToMOVHLPS(SVOp) ||
6739 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6740 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006741
Evan Chengf26ffe92008-05-29 08:22:04 +00006742 if (isShift) {
6743 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006744 EVT EltVT = VT.getVectorElementType();
6745 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006746 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006747 }
Eric Christopherfd179292009-08-27 18:07:15 +00006748
Evan Cheng9eca5e82006-10-25 21:49:50 +00006749 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006750 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6751 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006752 V1IsSplat = isSplatVector(V1.getNode());
6753 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006754
Chris Lattner8a594482007-11-25 00:24:49 +00006755 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006756 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006757 Op = CommuteVectorShuffle(SVOp, DAG);
6758 SVOp = cast<ShuffleVectorSDNode>(Op);
6759 V1 = SVOp->getOperand(0);
6760 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006761 std::swap(V1IsSplat, V2IsSplat);
6762 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006763 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006764 }
6765
Nate Begeman9008ca62009-04-27 18:41:29 +00006766 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6767 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006768 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006769 return V1;
6770 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6771 // the instruction selector will not match, so get a canonical MOVL with
6772 // swapped operands to undo the commute.
6773 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006774 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006776 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006777 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006778
6779 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006780 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006781
Evan Cheng9bbbb982006-10-25 20:48:19 +00006782 if (V2IsSplat) {
6783 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006784 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006785 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006786 SDValue NewMask = NormalizeMask(SVOp, DAG);
6787 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6788 if (NSVOp != SVOp) {
6789 if (X86::isUNPCKLMask(NSVOp, true)) {
6790 return NewMask;
6791 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6792 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006793 }
6794 }
6795 }
6796
Evan Cheng9eca5e82006-10-25 21:49:50 +00006797 if (Commuted) {
6798 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006799 // FIXME: this seems wrong.
6800 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6801 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006802
6803 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006804 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006805
6806 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006807 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006808 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809
Nate Begeman9008ca62009-04-27 18:41:29 +00006810 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006811 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006812 return CommuteVectorShuffle(SVOp, DAG);
6813
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006814 // The checks below are all present in isShuffleMaskLegal, but they are
6815 // inlined here right now to enable us to directly emit target specific
6816 // nodes, and remove one by one until they don't return Op anymore.
6817 SmallVector<int, 16> M;
6818 SVOp->getMask(M);
6819
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006820 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006821 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6822 X86::getShufflePALIGNRImmediate(SVOp),
6823 DAG);
6824
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006825 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6826 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006827 if (VT == MVT::v2f64)
6828 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006829 if (VT == MVT::v2i64)
6830 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6831 }
6832
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006833 if (isPSHUFHWMask(M, VT))
6834 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6835 X86::getShufflePSHUFHWImmediate(SVOp),
6836 DAG);
6837
6838 if (isPSHUFLWMask(M, VT))
6839 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6840 X86::getShufflePSHUFLWImmediate(SVOp),
6841 DAG);
6842
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006843 if (isSHUFPMask(M, VT))
6844 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6845 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006846
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006847 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006848 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006849 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006850 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006851
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006852 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006853 // Generate target specific nodes for 128 or 256-bit shuffles only
6854 // supported in the AVX instruction set.
6855 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006856
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006857 // Handle VMOVDDUPY permutations
6858 if (isMOVDDUPYMask(SVOp, Subtarget))
6859 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6860
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006861 // Handle VPERMILPS* permutations
6862 if (isVPERMILPSMask(M, VT, Subtarget))
6863 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6864 getShuffleVPERMILPSImmediate(SVOp), DAG);
6865
6866 // Handle VPERMILPD* permutations
6867 if (isVPERMILPDMask(M, VT, Subtarget))
6868 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6869 getShuffleVPERMILPDImmediate(SVOp), DAG);
6870
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006871 // Handle VPERM2F128 permutations
6872 if (isVPERM2F128Mask(M, VT, Subtarget))
6873 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6874 getShuffleVPERM2F128Immediate(SVOp), DAG);
6875
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006876 // Handle VSHUFPSY permutations
6877 if (isVSHUFPSYMask(M, VT, Subtarget))
6878 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6879 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6880
6881 // Handle VSHUFPDY permutations
6882 if (isVSHUFPDYMask(M, VT, Subtarget))
6883 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6884 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6885
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006886 //===--------------------------------------------------------------------===//
6887 // Since no target specific shuffle was selected for this generic one,
6888 // lower it into other known shuffles. FIXME: this isn't true yet, but
6889 // this is the plan.
6890 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006891
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006892 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6893 if (VT == MVT::v8i16) {
6894 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6895 if (NewOp.getNode())
6896 return NewOp;
6897 }
6898
6899 if (VT == MVT::v16i8) {
6900 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6901 if (NewOp.getNode())
6902 return NewOp;
6903 }
6904
6905 // Handle all 128-bit wide vectors with 4 elements, and match them with
6906 // several different shuffle types.
6907 if (NumElems == 4 && VT.getSizeInBits() == 128)
6908 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6909
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006910 // Handle general 256-bit shuffles
6911 if (VT.is256BitVector())
6912 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6913
Dan Gohman475871a2008-07-27 21:46:04 +00006914 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006915}
6916
Dan Gohman475871a2008-07-27 21:46:04 +00006917SDValue
6918X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006919 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006920 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006921 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006922
6923 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6924 return SDValue();
6925
Duncan Sands83ec4b62008-06-06 12:08:01 +00006926 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006927 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006928 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006930 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006931 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006932 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006933 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6934 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6935 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6937 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006938 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006940 Op.getOperand(0)),
6941 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006943 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006944 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006945 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006946 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006948 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6949 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006950 // result has a single use which is a store or a bitcast to i32. And in
6951 // the case of a store, it's not worth it if the index is a constant 0,
6952 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006953 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006954 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006955 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006956 if ((User->getOpcode() != ISD::STORE ||
6957 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6958 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006959 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006960 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006961 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006963 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006964 Op.getOperand(0)),
6965 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006966 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006967 } else if (VT == MVT::i32 || VT == MVT::i64) {
6968 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006969 if (isa<ConstantSDNode>(Op.getOperand(1)))
6970 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006971 }
Dan Gohman475871a2008-07-27 21:46:04 +00006972 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006973}
6974
6975
Dan Gohman475871a2008-07-27 21:46:04 +00006976SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006977X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6978 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006980 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006981
David Greene74a579d2011-02-10 16:57:36 +00006982 SDValue Vec = Op.getOperand(0);
6983 EVT VecVT = Vec.getValueType();
6984
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006985 // If this is a 256-bit vector result, first extract the 128-bit vector and
6986 // then extract the element from the 128-bit vector.
6987 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006988 DebugLoc dl = Op.getNode()->getDebugLoc();
6989 unsigned NumElems = VecVT.getVectorNumElements();
6990 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006991 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6992
6993 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006994 bool Upper = IdxVal >= NumElems/2;
6995 Vec = Extract128BitVector(Vec,
6996 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006997
David Greene74a579d2011-02-10 16:57:36 +00006998 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006999 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007000 }
7001
7002 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7003
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007004 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007005 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007006 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007007 return Res;
7008 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007009
Owen Andersone50ed302009-08-10 22:56:29 +00007010 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007011 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007012 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007013 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007014 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007015 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007016 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7018 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007019 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007021 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007022 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007023 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007024 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007026 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007027 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007028 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007029 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007030 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031 if (Idx == 0)
7032 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007033
Evan Cheng0db9fe62006-04-25 20:13:52 +00007034 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007035 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007036 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007037 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007038 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007039 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007040 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007041 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007042 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7043 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7044 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007045 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 if (Idx == 0)
7047 return Op;
7048
7049 // UNPCKHPD the element to the lowest double word, then movsd.
7050 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7051 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007052 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007053 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007054 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007055 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007056 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007057 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007058 }
7059
Dan Gohman475871a2008-07-27 21:46:04 +00007060 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061}
7062
Dan Gohman475871a2008-07-27 21:46:04 +00007063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007064X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7065 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007066 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007067 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007068 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007069
Dan Gohman475871a2008-07-27 21:46:04 +00007070 SDValue N0 = Op.getOperand(0);
7071 SDValue N1 = Op.getOperand(1);
7072 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007073
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007074 if (VT.getSizeInBits() == 256)
7075 return SDValue();
7076
Dan Gohman8a55ce42009-09-23 21:02:20 +00007077 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007078 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007079 unsigned Opc;
7080 if (VT == MVT::v8i16)
7081 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007082 else if (VT == MVT::v16i8)
7083 Opc = X86ISD::PINSRB;
7084 else
7085 Opc = X86ISD::PINSRB;
7086
Nate Begeman14d12ca2008-02-11 04:19:36 +00007087 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7088 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007089 if (N1.getValueType() != MVT::i32)
7090 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7091 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007092 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007093 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007094 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007095 // Bits [7:6] of the constant are the source select. This will always be
7096 // zero here. The DAG Combiner may combine an extract_elt index into these
7097 // bits. For example (insert (extract, 3), 2) could be matched by putting
7098 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007099 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007100 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007101 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007102 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007103 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007104 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007106 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007107 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7108 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007109 // PINSR* works with constant index.
7110 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007111 }
Dan Gohman475871a2008-07-27 21:46:04 +00007112 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007113}
7114
Dan Gohman475871a2008-07-27 21:46:04 +00007115SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007116X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007117 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007118 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007119
David Greene6b381262011-02-09 15:32:06 +00007120 DebugLoc dl = Op.getDebugLoc();
7121 SDValue N0 = Op.getOperand(0);
7122 SDValue N1 = Op.getOperand(1);
7123 SDValue N2 = Op.getOperand(2);
7124
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007125 // If this is a 256-bit vector result, first extract the 128-bit vector,
7126 // insert the element into the extracted half and then place it back.
7127 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007128 if (!isa<ConstantSDNode>(N2))
7129 return SDValue();
7130
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007131 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007132 unsigned NumElems = VT.getVectorNumElements();
7133 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007134 bool Upper = IdxVal >= NumElems/2;
7135 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7136 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007137
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007138 // Insert the element into the desired half.
7139 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7140 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007141
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007142 // Insert the changed part back to the 256-bit vector
7143 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007144 }
7145
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007146 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007147 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7148
Dan Gohman8a55ce42009-09-23 21:02:20 +00007149 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007150 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007151
Dan Gohman8a55ce42009-09-23 21:02:20 +00007152 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007153 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7154 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 if (N1.getValueType() != MVT::i32)
7156 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7157 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007158 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007159 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007160 }
Dan Gohman475871a2008-07-27 21:46:04 +00007161 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007162}
7163
Dan Gohman475871a2008-07-27 21:46:04 +00007164SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007165X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007166 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007167 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007168 EVT OpVT = Op.getValueType();
7169
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007170 // If this is a 256-bit vector result, first insert into a 128-bit
7171 // vector and then insert into the 256-bit vector.
7172 if (OpVT.getSizeInBits() > 128) {
7173 // Insert into a 128-bit vector.
7174 EVT VT128 = EVT::getVectorVT(*Context,
7175 OpVT.getVectorElementType(),
7176 OpVT.getVectorNumElements() / 2);
7177
7178 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7179
7180 // Insert the 128-bit vector.
7181 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7182 DAG.getConstant(0, MVT::i32),
7183 DAG, dl);
7184 }
7185
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007186 if (Op.getValueType() == MVT::v1i64 &&
7187 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007188 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007189
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007191 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7192 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007193 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007194 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007195}
7196
David Greene91585092011-01-26 15:38:49 +00007197// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7198// a simple subregister reference or explicit instructions to grab
7199// upper bits of a vector.
7200SDValue
7201X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7202 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007203 DebugLoc dl = Op.getNode()->getDebugLoc();
7204 SDValue Vec = Op.getNode()->getOperand(0);
7205 SDValue Idx = Op.getNode()->getOperand(1);
7206
7207 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7208 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7209 return Extract128BitVector(Vec, Idx, DAG, dl);
7210 }
David Greene91585092011-01-26 15:38:49 +00007211 }
7212 return SDValue();
7213}
7214
David Greenecfe33c42011-01-26 19:13:22 +00007215// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7216// simple superregister reference or explicit instructions to insert
7217// the upper bits of a vector.
7218SDValue
7219X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7220 if (Subtarget->hasAVX()) {
7221 DebugLoc dl = Op.getNode()->getDebugLoc();
7222 SDValue Vec = Op.getNode()->getOperand(0);
7223 SDValue SubVec = Op.getNode()->getOperand(1);
7224 SDValue Idx = Op.getNode()->getOperand(2);
7225
7226 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7227 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007228 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007229 }
7230 }
7231 return SDValue();
7232}
7233
Bill Wendling056292f2008-09-16 21:48:12 +00007234// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7235// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7236// one of the above mentioned nodes. It has to be wrapped because otherwise
7237// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7238// be used to form addressing mode. These wrapped nodes will be selected
7239// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007240SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007241X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007242 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007243
Chris Lattner41621a22009-06-26 19:22:52 +00007244 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7245 // global base reg.
7246 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007247 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007248 CodeModel::Model M = getTargetMachine().getCodeModel();
7249
Chris Lattner4f066492009-07-11 20:29:19 +00007250 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007251 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007252 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007253 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007254 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007255 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007256 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007257
Evan Cheng1606e8e2009-03-13 07:51:59 +00007258 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007259 CP->getAlignment(),
7260 CP->getOffset(), OpFlag);
7261 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007262 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007263 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007264 if (OpFlag) {
7265 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007266 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007267 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007268 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007269 }
7270
7271 return Result;
7272}
7273
Dan Gohmand858e902010-04-17 15:26:15 +00007274SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007275 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007276
Chris Lattner18c59872009-06-27 04:16:01 +00007277 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7278 // global base reg.
7279 unsigned char OpFlag = 0;
7280 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007281 CodeModel::Model M = getTargetMachine().getCodeModel();
7282
Chris Lattner4f066492009-07-11 20:29:19 +00007283 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007284 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007285 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007286 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007287 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007288 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007289 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007290
Chris Lattner18c59872009-06-27 04:16:01 +00007291 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7292 OpFlag);
7293 DebugLoc DL = JT->getDebugLoc();
7294 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007295
Chris Lattner18c59872009-06-27 04:16:01 +00007296 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007297 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007298 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7299 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007300 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007301 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007302
Chris Lattner18c59872009-06-27 04:16:01 +00007303 return Result;
7304}
7305
7306SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007307X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007308 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007309
Chris Lattner18c59872009-06-27 04:16:01 +00007310 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7311 // global base reg.
7312 unsigned char OpFlag = 0;
7313 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007314 CodeModel::Model M = getTargetMachine().getCodeModel();
7315
Chris Lattner4f066492009-07-11 20:29:19 +00007316 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007317 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7318 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7319 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007320 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007321 } else if (Subtarget->isPICStyleGOT()) {
7322 OpFlag = X86II::MO_GOT;
7323 } else if (Subtarget->isPICStyleStubPIC()) {
7324 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7325 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7326 OpFlag = X86II::MO_DARWIN_NONLAZY;
7327 }
Eric Christopherfd179292009-08-27 18:07:15 +00007328
Chris Lattner18c59872009-06-27 04:16:01 +00007329 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007330
Chris Lattner18c59872009-06-27 04:16:01 +00007331 DebugLoc DL = Op.getDebugLoc();
7332 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007333
7334
Chris Lattner18c59872009-06-27 04:16:01 +00007335 // With PIC, the address is actually $g + Offset.
7336 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007337 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007338 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7339 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007340 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007341 Result);
7342 }
Eric Christopherfd179292009-08-27 18:07:15 +00007343
Eli Friedman586272d2011-08-11 01:48:05 +00007344 // For symbols that require a load from a stub to get the address, emit the
7345 // load.
7346 if (isGlobalStubReference(OpFlag))
7347 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007348 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007349
Chris Lattner18c59872009-06-27 04:16:01 +00007350 return Result;
7351}
7352
Dan Gohman475871a2008-07-27 21:46:04 +00007353SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007354X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007355 // Create the TargetBlockAddressAddress node.
7356 unsigned char OpFlags =
7357 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007358 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007359 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007360 DebugLoc dl = Op.getDebugLoc();
7361 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7362 /*isTarget=*/true, OpFlags);
7363
Dan Gohmanf705adb2009-10-30 01:28:02 +00007364 if (Subtarget->isPICStyleRIPRel() &&
7365 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007366 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7367 else
7368 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007369
Dan Gohman29cbade2009-11-20 23:18:13 +00007370 // With PIC, the address is actually $g + Offset.
7371 if (isGlobalRelativeToPICBase(OpFlags)) {
7372 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7373 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7374 Result);
7375 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007376
7377 return Result;
7378}
7379
7380SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007381X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007382 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007383 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007384 // Create the TargetGlobalAddress node, folding in the constant
7385 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007386 unsigned char OpFlags =
7387 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007388 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007389 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007390 if (OpFlags == X86II::MO_NO_FLAG &&
7391 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007392 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007393 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007394 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007395 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007396 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007397 }
Eric Christopherfd179292009-08-27 18:07:15 +00007398
Chris Lattner4f066492009-07-11 20:29:19 +00007399 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007400 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007401 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7402 else
7403 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007404
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007405 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007406 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007407 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7408 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007409 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007411
Chris Lattner36c25012009-07-10 07:34:39 +00007412 // For globals that require a load from a stub to get the address, emit the
7413 // load.
7414 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007415 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007416 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007417
Dan Gohman6520e202008-10-18 02:06:02 +00007418 // If there was a non-zero offset that we didn't fold, create an explicit
7419 // addition for it.
7420 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007421 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007422 DAG.getConstant(Offset, getPointerTy()));
7423
Evan Cheng0db9fe62006-04-25 20:13:52 +00007424 return Result;
7425}
7426
Evan Chengda43bcf2008-09-24 00:05:32 +00007427SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007428X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007429 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007430 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007431 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007432}
7433
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007434static SDValue
7435GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007436 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007437 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007438 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007439 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007440 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007441 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007442 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007443 GA->getOffset(),
7444 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007445 if (InFlag) {
7446 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007447 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007448 } else {
7449 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007450 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007451 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007452
7453 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007454 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007455
Rafael Espindola15f1b662009-04-24 12:59:40 +00007456 SDValue Flag = Chain.getValue(1);
7457 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007458}
7459
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007460// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007461static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007462LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007463 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007465 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7466 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007467 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007468 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007469 InFlag = Chain.getValue(1);
7470
Chris Lattnerb903bed2009-06-26 21:20:29 +00007471 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007472}
7473
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007474// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007475static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007476LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007477 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007478 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7479 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007480}
7481
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007482// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7483// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007484static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007485 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007486 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007487 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007488
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007489 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7490 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7491 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007492
Michael J. Spencerec38de22010-10-10 22:04:20 +00007493 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007494 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007495 MachinePointerInfo(Ptr),
7496 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007497
Chris Lattnerb903bed2009-06-26 21:20:29 +00007498 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007499 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7500 // initialexec.
7501 unsigned WrapperKind = X86ISD::Wrapper;
7502 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007503 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007504 } else if (is64Bit) {
7505 assert(model == TLSModel::InitialExec);
7506 OperandFlags = X86II::MO_GOTTPOFF;
7507 WrapperKind = X86ISD::WrapperRIP;
7508 } else {
7509 assert(model == TLSModel::InitialExec);
7510 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007511 }
Eric Christopherfd179292009-08-27 18:07:15 +00007512
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007513 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7514 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007515 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007516 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007517 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007518 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007519
Rafael Espindola9a580232009-02-27 13:37:18 +00007520 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007521 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007522 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007523
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007524 // The address of the thread local variable is the add of the thread
7525 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007526 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007527}
7528
Dan Gohman475871a2008-07-27 21:46:04 +00007529SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007530X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007531
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007532 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007533 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007534
Eric Christopher30ef0e52010-06-03 04:07:48 +00007535 if (Subtarget->isTargetELF()) {
7536 // TODO: implement the "local dynamic" model
7537 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Eric Christopher30ef0e52010-06-03 04:07:48 +00007539 // If GV is an alias then use the aliasee for determining
7540 // thread-localness.
7541 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7542 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007543
7544 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007545 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007546
Eric Christopher30ef0e52010-06-03 04:07:48 +00007547 switch (model) {
7548 case TLSModel::GeneralDynamic:
7549 case TLSModel::LocalDynamic: // not implemented
7550 if (Subtarget->is64Bit())
7551 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7552 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007553
Eric Christopher30ef0e52010-06-03 04:07:48 +00007554 case TLSModel::InitialExec:
7555 case TLSModel::LocalExec:
7556 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7557 Subtarget->is64Bit());
7558 }
7559 } else if (Subtarget->isTargetDarwin()) {
7560 // Darwin only has one model of TLS. Lower to that.
7561 unsigned char OpFlag = 0;
7562 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7563 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007564
Eric Christopher30ef0e52010-06-03 04:07:48 +00007565 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7566 // global base reg.
7567 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7568 !Subtarget->is64Bit();
7569 if (PIC32)
7570 OpFlag = X86II::MO_TLVP_PIC_BASE;
7571 else
7572 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007573 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007574 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007575 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007576 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007577 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007578
Eric Christopher30ef0e52010-06-03 04:07:48 +00007579 // With PIC32, the address is actually $g + Offset.
7580 if (PIC32)
7581 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7582 DAG.getNode(X86ISD::GlobalBaseReg,
7583 DebugLoc(), getPointerTy()),
7584 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007585
Eric Christopher30ef0e52010-06-03 04:07:48 +00007586 // Lowering the machine isd will make sure everything is in the right
7587 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007588 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007589 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007590 SDValue Args[] = { Chain, Offset };
7591 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007592
Eric Christopher30ef0e52010-06-03 04:07:48 +00007593 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7594 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7595 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007596
Eric Christopher30ef0e52010-06-03 04:07:48 +00007597 // And our return value (tls address) is in the standard call return value
7598 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007599 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007600 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7601 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007602 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007603
Eric Christopher30ef0e52010-06-03 04:07:48 +00007604 assert(false &&
7605 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007606
Torok Edwinc23197a2009-07-14 16:55:14 +00007607 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007608 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007609}
7610
Evan Cheng0db9fe62006-04-25 20:13:52 +00007611
Nadav Rotem43012222011-05-11 08:12:09 +00007612/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007613/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007614SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007615 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007616 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007617 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007618 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007619 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007620 SDValue ShOpLo = Op.getOperand(0);
7621 SDValue ShOpHi = Op.getOperand(1);
7622 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007623 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007625 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007626
Dan Gohman475871a2008-07-27 21:46:04 +00007627 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007628 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007629 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7630 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007631 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007632 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7633 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007634 }
Evan Chenge3413162006-01-09 18:33:28 +00007635
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7637 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007638 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007640
Dan Gohman475871a2008-07-27 21:46:04 +00007641 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007643 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7644 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007645
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007646 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007647 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7648 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007649 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007650 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7651 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007652 }
7653
Dan Gohman475871a2008-07-27 21:46:04 +00007654 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007655 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007656}
Evan Chenga3195e82006-01-12 22:54:21 +00007657
Dan Gohmand858e902010-04-17 15:26:15 +00007658SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7659 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007660 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007661
Dale Johannesen0488fb62010-09-30 23:57:10 +00007662 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007663 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007664
Owen Anderson825b72b2009-08-11 20:47:22 +00007665 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007666 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007667
Eli Friedman36df4992009-05-27 00:47:34 +00007668 // These are really Legal; return the operand so the caller accepts it as
7669 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007671 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007673 Subtarget->is64Bit()) {
7674 return Op;
7675 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007676
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007677 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007678 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007679 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007680 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007681 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007682 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007683 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007684 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007685 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007686 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7687}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007688
Owen Andersone50ed302009-08-10 22:56:29 +00007689SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007690 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007691 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007692 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007693 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007694 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007695 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007696 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007697 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007698 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007700
Chris Lattner492a43e2010-09-22 01:28:21 +00007701 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007702
Stuart Hastings84be9582011-06-02 15:57:11 +00007703 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7704 MachineMemOperand *MMO;
7705 if (FI) {
7706 int SSFI = FI->getIndex();
7707 MMO =
7708 DAG.getMachineFunction()
7709 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7710 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7711 } else {
7712 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7713 StackSlot = StackSlot.getOperand(1);
7714 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007715 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007716 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7717 X86ISD::FILD, DL,
7718 Tys, Ops, array_lengthof(Ops),
7719 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007720
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007721 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007722 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007723 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007724
7725 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7726 // shouldn't be necessary except that RFP cannot be live across
7727 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007728 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007729 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7730 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007731 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007733 SDValue Ops[] = {
7734 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7735 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007736 MachineMemOperand *MMO =
7737 DAG.getMachineFunction()
7738 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007739 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007740
Chris Lattner492a43e2010-09-22 01:28:21 +00007741 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7742 Ops, array_lengthof(Ops),
7743 Op.getValueType(), MMO);
7744 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007745 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007746 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007747 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007748
Evan Cheng0db9fe62006-04-25 20:13:52 +00007749 return Result;
7750}
7751
Bill Wendling8b8a6362009-01-17 03:56:04 +00007752// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007753SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7754 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007755 // This algorithm is not obvious. Here it is in C code, more or less:
7756 /*
7757 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7758 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7759 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007760
Bill Wendling8b8a6362009-01-17 03:56:04 +00007761 // Copy ints to xmm registers.
7762 __m128i xh = _mm_cvtsi32_si128( hi );
7763 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007764
Bill Wendling8b8a6362009-01-17 03:56:04 +00007765 // Combine into low half of a single xmm register.
7766 __m128i x = _mm_unpacklo_epi32( xh, xl );
7767 __m128d d;
7768 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007769
Bill Wendling8b8a6362009-01-17 03:56:04 +00007770 // Merge in appropriate exponents to give the integer bits the right
7771 // magnitude.
7772 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007773
Bill Wendling8b8a6362009-01-17 03:56:04 +00007774 // Subtract away the biases to deal with the IEEE-754 double precision
7775 // implicit 1.
7776 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007777
Bill Wendling8b8a6362009-01-17 03:56:04 +00007778 // All conversions up to here are exact. The correctly rounded result is
7779 // calculated using the current rounding mode using the following
7780 // horizontal add.
7781 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7782 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7783 // store doesn't really need to be here (except
7784 // maybe to zero the other double)
7785 return sd;
7786 }
7787 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007788
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007789 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007790 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007791
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007792 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007793 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007794 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7795 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7796 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7797 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007798 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007799 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007800
Bill Wendling8b8a6362009-01-17 03:56:04 +00007801 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007802 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007803 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007804 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007805 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007806 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007807 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007808
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7810 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007811 Op.getOperand(0),
7812 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7814 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007815 Op.getOperand(0),
7816 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007817 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7818 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007819 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007820 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007822 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007823 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007824 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007825 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007827
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007828 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007829 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7831 DAG.getUNDEF(MVT::v2f64), ShufMask);
7832 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7833 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007834 DAG.getIntPtrConstant(0));
7835}
7836
Bill Wendling8b8a6362009-01-17 03:56:04 +00007837// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007838SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7839 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007840 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007841 // FP constant to bias correct the final result.
7842 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007844
7845 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007846 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007847 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007848
Eli Friedmanf3704762011-08-29 21:15:46 +00007849 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007850 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7851 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007852
Owen Anderson825b72b2009-08-11 20:47:22 +00007853 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007854 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007855 DAG.getIntPtrConstant(0));
7856
7857 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007858 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007859 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007860 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007861 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007862 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007863 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007864 MVT::v2f64, Bias)));
7865 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007866 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007867 DAG.getIntPtrConstant(0));
7868
7869 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007870 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007871
7872 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007873 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007874
Owen Anderson825b72b2009-08-11 20:47:22 +00007875 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007876 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007877 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007878 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007879 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007880 }
7881
7882 // Handle final rounding.
7883 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007884}
7885
Dan Gohmand858e902010-04-17 15:26:15 +00007886SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7887 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007888 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007889 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007890
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007891 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007892 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7893 // the optimization here.
7894 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007895 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007896
Owen Andersone50ed302009-08-10 22:56:29 +00007897 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007898 EVT DstVT = Op.getValueType();
7899 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007900 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007901 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007902 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007903
7904 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007905 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007906 if (SrcVT == MVT::i32) {
7907 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7908 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7909 getPointerTy(), StackSlot, WordOff);
7910 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007911 StackSlot, MachinePointerInfo(),
7912 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007913 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007914 OffsetSlot, MachinePointerInfo(),
7915 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007916 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7917 return Fild;
7918 }
7919
7920 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7921 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007922 StackSlot, MachinePointerInfo(),
7923 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007924 // For i64 source, we need to add the appropriate power of 2 if the input
7925 // was negative. This is the same as the optimization in
7926 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7927 // we must be careful to do the computation in x87 extended precision, not
7928 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007929 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7930 MachineMemOperand *MMO =
7931 DAG.getMachineFunction()
7932 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7933 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007934
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007935 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7936 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007937 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7938 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007939
7940 APInt FF(32, 0x5F800000ULL);
7941
7942 // Check whether the sign bit is set.
7943 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7944 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7945 ISD::SETLT);
7946
7947 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7948 SDValue FudgePtr = DAG.getConstantPool(
7949 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7950 getPointerTy());
7951
7952 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7953 SDValue Zero = DAG.getIntPtrConstant(0);
7954 SDValue Four = DAG.getIntPtrConstant(4);
7955 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7956 Zero, Four);
7957 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7958
7959 // Load the value out, extending it from f32 to f80.
7960 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007961 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007962 FudgePtr, MachinePointerInfo::getConstantPool(),
7963 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007964 // Extend everything to 80 bits to force it to be done on x87.
7965 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7966 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007967}
7968
Dan Gohman475871a2008-07-27 21:46:04 +00007969std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007970FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007971 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007972
Owen Andersone50ed302009-08-10 22:56:29 +00007973 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007974
7975 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7977 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007978 }
7979
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7981 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007982 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007983
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007984 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007986 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007987 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007988 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007989 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007990 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007991 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007992
Evan Cheng87c89352007-10-15 20:11:21 +00007993 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7994 // stack slot.
7995 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007996 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007997 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007998 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007999
Michael J. Spencerec38de22010-10-10 22:04:20 +00008000
8001
Evan Cheng0db9fe62006-04-25 20:13:52 +00008002 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008004 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008005 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8006 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8007 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008008 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008009
Dan Gohman475871a2008-07-27 21:46:04 +00008010 SDValue Chain = DAG.getEntryNode();
8011 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008012 EVT TheVT = Op.getOperand(0).getValueType();
8013 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008014 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008015 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008016 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008017 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008018 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008019 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008020 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008021 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008022
Chris Lattner492a43e2010-09-22 01:28:21 +00008023 MachineMemOperand *MMO =
8024 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8025 MachineMemOperand::MOLoad, MemSize, MemSize);
8026 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8027 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008028 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008029 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008030 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8031 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008032
Chris Lattner07290932010-09-22 01:05:16 +00008033 MachineMemOperand *MMO =
8034 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8035 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008036
Evan Cheng0db9fe62006-04-25 20:13:52 +00008037 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008038 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008039 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8040 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008041
Chris Lattner27a6c732007-11-24 07:07:01 +00008042 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008043}
8044
Dan Gohmand858e902010-04-17 15:26:15 +00008045SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8046 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008047 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008048 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008049
Eli Friedman948e95a2009-05-23 09:59:16 +00008050 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008051 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008052 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8053 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008054
Chris Lattner27a6c732007-11-24 07:07:01 +00008055 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008056 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008057 FIST, StackSlot, MachinePointerInfo(),
8058 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008059}
8060
Dan Gohmand858e902010-04-17 15:26:15 +00008061SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8062 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008063 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8064 SDValue FIST = Vals.first, StackSlot = Vals.second;
8065 assert(FIST.getNode() && "Unexpected failure");
8066
8067 // Load the result.
8068 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008069 FIST, StackSlot, MachinePointerInfo(),
8070 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008071}
8072
Dan Gohmand858e902010-04-17 15:26:15 +00008073SDValue X86TargetLowering::LowerFABS(SDValue Op,
8074 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008075 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008076 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008077 EVT VT = Op.getValueType();
8078 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008079 if (VT.isVector())
8080 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008081 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008082 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008083 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008084 CV.push_back(C);
8085 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008086 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008087 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008088 CV.push_back(C);
8089 CV.push_back(C);
8090 CV.push_back(C);
8091 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008092 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008093 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008094 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008095 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008096 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008097 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008098 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008099}
8100
Dan Gohmand858e902010-04-17 15:26:15 +00008101SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008102 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008103 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008104 EVT VT = Op.getValueType();
8105 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008106 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008107 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008108 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008109 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008110 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008111 CV.push_back(C);
8112 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008113 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008114 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008115 CV.push_back(C);
8116 CV.push_back(C);
8117 CV.push_back(C);
8118 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008119 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008120 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008121 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008122 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008123 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008124 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008125 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008126 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008127 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008128 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008129 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008130 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008131 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008132 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008133 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008134}
8135
Dan Gohmand858e902010-04-17 15:26:15 +00008136SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008137 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008138 SDValue Op0 = Op.getOperand(0);
8139 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008140 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008141 EVT VT = Op.getValueType();
8142 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008143
8144 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008145 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008146 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008147 SrcVT = VT;
8148 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008149 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008150 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008151 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008152 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008153 }
8154
8155 // At this point the operands and the result should have the same
8156 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008157
Evan Cheng68c47cb2007-01-05 07:55:56 +00008158 // First get the sign bit of second operand.
8159 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008160 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008161 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8162 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008163 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008164 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008168 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008169 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008170 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008171 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008172 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008173 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008174 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008175
8176 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008177 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008178 // Op0 is MVT::f32, Op1 is MVT::f64.
8179 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8180 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8181 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008182 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008183 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008184 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008185 }
8186
Evan Cheng73d6cf12007-01-05 21:37:56 +00008187 // Clear first operand sign bit.
8188 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008189 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008190 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8191 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008192 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008193 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8195 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008197 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008198 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008199 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008200 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008201 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008202 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008203 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008204
8205 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008206 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008207}
8208
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008209SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8210 SDValue N0 = Op.getOperand(0);
8211 DebugLoc dl = Op.getDebugLoc();
8212 EVT VT = Op.getValueType();
8213
8214 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8215 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8216 DAG.getConstant(1, VT));
8217 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8218}
8219
Dan Gohman076aee32009-03-04 19:44:21 +00008220/// Emit nodes that will be selected as "test Op0,Op0", or something
8221/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008222SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008223 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008224 DebugLoc dl = Op.getDebugLoc();
8225
Dan Gohman31125812009-03-07 01:58:32 +00008226 // CF and OF aren't always set the way we want. Determine which
8227 // of these we need.
8228 bool NeedCF = false;
8229 bool NeedOF = false;
8230 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008231 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008232 case X86::COND_A: case X86::COND_AE:
8233 case X86::COND_B: case X86::COND_BE:
8234 NeedCF = true;
8235 break;
8236 case X86::COND_G: case X86::COND_GE:
8237 case X86::COND_L: case X86::COND_LE:
8238 case X86::COND_O: case X86::COND_NO:
8239 NeedOF = true;
8240 break;
Dan Gohman31125812009-03-07 01:58:32 +00008241 }
8242
Dan Gohman076aee32009-03-04 19:44:21 +00008243 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008244 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8245 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008246 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8247 // Emit a CMP with 0, which is the TEST pattern.
8248 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8249 DAG.getConstant(0, Op.getValueType()));
8250
8251 unsigned Opcode = 0;
8252 unsigned NumOperands = 0;
8253 switch (Op.getNode()->getOpcode()) {
8254 case ISD::ADD:
8255 // Due to an isel shortcoming, be conservative if this add is likely to be
8256 // selected as part of a load-modify-store instruction. When the root node
8257 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8258 // uses of other nodes in the match, such as the ADD in this case. This
8259 // leads to the ADD being left around and reselected, with the result being
8260 // two adds in the output. Alas, even if none our users are stores, that
8261 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8262 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8263 // climbing the DAG back to the root, and it doesn't seem to be worth the
8264 // effort.
8265 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00008266 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008267 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
8268 goto default_case;
8269
8270 if (ConstantSDNode *C =
8271 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8272 // An add of one will be selected as an INC.
8273 if (C->getAPIntValue() == 1) {
8274 Opcode = X86ISD::INC;
8275 NumOperands = 1;
8276 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008277 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008278
8279 // An add of negative one (subtract of one) will be selected as a DEC.
8280 if (C->getAPIntValue().isAllOnesValue()) {
8281 Opcode = X86ISD::DEC;
8282 NumOperands = 1;
8283 break;
8284 }
Dan Gohman076aee32009-03-04 19:44:21 +00008285 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008286
8287 // Otherwise use a regular EFLAGS-setting add.
8288 Opcode = X86ISD::ADD;
8289 NumOperands = 2;
8290 break;
8291 case ISD::AND: {
8292 // If the primary and result isn't used, don't bother using X86ISD::AND,
8293 // because a TEST instruction will be better.
8294 bool NonFlagUse = false;
8295 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8296 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8297 SDNode *User = *UI;
8298 unsigned UOpNo = UI.getOperandNo();
8299 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8300 // Look pass truncate.
8301 UOpNo = User->use_begin().getOperandNo();
8302 User = *User->use_begin();
8303 }
8304
8305 if (User->getOpcode() != ISD::BRCOND &&
8306 User->getOpcode() != ISD::SETCC &&
8307 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8308 NonFlagUse = true;
8309 break;
8310 }
Dan Gohman076aee32009-03-04 19:44:21 +00008311 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008312
8313 if (!NonFlagUse)
8314 break;
8315 }
8316 // FALL THROUGH
8317 case ISD::SUB:
8318 case ISD::OR:
8319 case ISD::XOR:
8320 // Due to the ISEL shortcoming noted above, be conservative if this op is
8321 // likely to be selected as part of a load-modify-store instruction.
8322 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8323 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8324 if (UI->getOpcode() == ISD::STORE)
8325 goto default_case;
8326
8327 // Otherwise use a regular EFLAGS-setting instruction.
8328 switch (Op.getNode()->getOpcode()) {
8329 default: llvm_unreachable("unexpected operator!");
8330 case ISD::SUB: Opcode = X86ISD::SUB; break;
8331 case ISD::OR: Opcode = X86ISD::OR; break;
8332 case ISD::XOR: Opcode = X86ISD::XOR; break;
8333 case ISD::AND: Opcode = X86ISD::AND; break;
8334 }
8335
8336 NumOperands = 2;
8337 break;
8338 case X86ISD::ADD:
8339 case X86ISD::SUB:
8340 case X86ISD::INC:
8341 case X86ISD::DEC:
8342 case X86ISD::OR:
8343 case X86ISD::XOR:
8344 case X86ISD::AND:
8345 return SDValue(Op.getNode(), 1);
8346 default:
8347 default_case:
8348 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008349 }
8350
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008351 if (Opcode == 0)
8352 // Emit a CMP with 0, which is the TEST pattern.
8353 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8354 DAG.getConstant(0, Op.getValueType()));
8355
8356 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8357 SmallVector<SDValue, 4> Ops;
8358 for (unsigned i = 0; i != NumOperands; ++i)
8359 Ops.push_back(Op.getOperand(i));
8360
8361 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8362 DAG.ReplaceAllUsesWith(Op, New);
8363 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008364}
8365
8366/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8367/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008368SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008369 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8371 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008372 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008373
8374 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008375 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008376}
8377
Evan Chengd40d03e2010-01-06 19:38:29 +00008378/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8379/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008380SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8381 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008382 SDValue Op0 = And.getOperand(0);
8383 SDValue Op1 = And.getOperand(1);
8384 if (Op0.getOpcode() == ISD::TRUNCATE)
8385 Op0 = Op0.getOperand(0);
8386 if (Op1.getOpcode() == ISD::TRUNCATE)
8387 Op1 = Op1.getOperand(0);
8388
Evan Chengd40d03e2010-01-06 19:38:29 +00008389 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008390 if (Op1.getOpcode() == ISD::SHL)
8391 std::swap(Op0, Op1);
8392 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008393 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8394 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008395 // If we looked past a truncate, check that it's only truncating away
8396 // known zeros.
8397 unsigned BitWidth = Op0.getValueSizeInBits();
8398 unsigned AndBitWidth = And.getValueSizeInBits();
8399 if (BitWidth > AndBitWidth) {
8400 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8401 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8402 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8403 return SDValue();
8404 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008405 LHS = Op1;
8406 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008407 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008408 } else if (Op1.getOpcode() == ISD::Constant) {
8409 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8410 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00008411 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
8412 LHS = AndLHS.getOperand(0);
8413 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008414 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008415 }
Evan Cheng0488db92007-09-25 01:57:46 +00008416
Evan Chengd40d03e2010-01-06 19:38:29 +00008417 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008418 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008419 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008420 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008421 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008422 // Also promote i16 to i32 for performance / code size reason.
8423 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008424 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008425 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008426
Evan Chengd40d03e2010-01-06 19:38:29 +00008427 // If the operand types disagree, extend the shift amount to match. Since
8428 // BT ignores high bits (like shifts) we can use anyextend.
8429 if (LHS.getValueType() != RHS.getValueType())
8430 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008431
Evan Chengd40d03e2010-01-06 19:38:29 +00008432 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8433 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8434 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8435 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008436 }
8437
Evan Cheng54de3ea2010-01-05 06:52:31 +00008438 return SDValue();
8439}
8440
Dan Gohmand858e902010-04-17 15:26:15 +00008441SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008442
8443 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8444
Evan Cheng54de3ea2010-01-05 06:52:31 +00008445 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8446 SDValue Op0 = Op.getOperand(0);
8447 SDValue Op1 = Op.getOperand(1);
8448 DebugLoc dl = Op.getDebugLoc();
8449 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8450
8451 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008452 // Lower (X & (1 << N)) == 0 to BT(X, N).
8453 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8454 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008455 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008456 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008457 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008458 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8459 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8460 if (NewSetCC.getNode())
8461 return NewSetCC;
8462 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008463
Chris Lattner481eebc2010-12-19 21:23:48 +00008464 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8465 // these.
8466 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008467 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008468 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8469 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008470
Chris Lattner481eebc2010-12-19 21:23:48 +00008471 // If the input is a setcc, then reuse the input setcc or use a new one with
8472 // the inverted condition.
8473 if (Op0.getOpcode() == X86ISD::SETCC) {
8474 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8475 bool Invert = (CC == ISD::SETNE) ^
8476 cast<ConstantSDNode>(Op1)->isNullValue();
8477 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008478
Evan Cheng2c755ba2010-02-27 07:36:59 +00008479 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008480 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8481 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8482 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008483 }
8484
Evan Chenge5b51ac2010-04-17 06:13:15 +00008485 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008486 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008487 if (X86CC == X86::COND_INVALID)
8488 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008489
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008490 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008491 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008492 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008493}
8494
Craig Topper89af15e2011-09-18 08:03:58 +00008495// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008496// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008497static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008498 EVT VT = Op.getValueType();
8499
Duncan Sands28b77e92011-09-06 19:07:46 +00008500 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008501 "Unsupported value type for operation");
8502
8503 int NumElems = VT.getVectorNumElements();
8504 DebugLoc dl = Op.getDebugLoc();
8505 SDValue CC = Op.getOperand(2);
8506 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8507 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8508
8509 // Extract the LHS vectors
8510 SDValue LHS = Op.getOperand(0);
8511 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8512 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8513
8514 // Extract the RHS vectors
8515 SDValue RHS = Op.getOperand(1);
8516 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8517 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8518
8519 // Issue the operation on the smaller types and concatenate the result back
8520 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8521 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8522 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8523 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8524 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8525}
8526
8527
Dan Gohmand858e902010-04-17 15:26:15 +00008528SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008529 SDValue Cond;
8530 SDValue Op0 = Op.getOperand(0);
8531 SDValue Op1 = Op.getOperand(1);
8532 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008533 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008534 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8535 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008536 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008537
8538 if (isFP) {
8539 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008540 EVT EltVT = Op0.getValueType().getVectorElementType();
8541 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8542
8543 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008544 bool Swap = false;
8545
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008546 // SSE Condition code mapping:
8547 // 0 - EQ
8548 // 1 - LT
8549 // 2 - LE
8550 // 3 - UNORD
8551 // 4 - NEQ
8552 // 5 - NLT
8553 // 6 - NLE
8554 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008555 switch (SetCCOpcode) {
8556 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008557 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008558 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008559 case ISD::SETOGT:
8560 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008561 case ISD::SETLT:
8562 case ISD::SETOLT: SSECC = 1; break;
8563 case ISD::SETOGE:
8564 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008565 case ISD::SETLE:
8566 case ISD::SETOLE: SSECC = 2; break;
8567 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008568 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008569 case ISD::SETNE: SSECC = 4; break;
8570 case ISD::SETULE: Swap = true;
8571 case ISD::SETUGE: SSECC = 5; break;
8572 case ISD::SETULT: Swap = true;
8573 case ISD::SETUGT: SSECC = 6; break;
8574 case ISD::SETO: SSECC = 7; break;
8575 }
8576 if (Swap)
8577 std::swap(Op0, Op1);
8578
Nate Begemanfb8ead02008-07-25 19:05:58 +00008579 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008580 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008581 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008582 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008583 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8584 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008585 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008586 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008587 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008588 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8589 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008590 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008591 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008592 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008593 }
8594 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008595 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008597
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008598 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008599 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008600 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008601
Nate Begeman30a0de92008-07-17 16:51:19 +00008602 // We are handling one of the integer comparisons here. Since SSE only has
8603 // GT and EQ comparisons for integer, swapping operands and multiple
8604 // operations may be required for some comparisons.
8605 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8606 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008607
Craig Topper0a150352011-11-09 08:06:13 +00008608 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008610 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8611 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8612 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8613 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008614 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008615
Nate Begeman30a0de92008-07-17 16:51:19 +00008616 switch (SetCCOpcode) {
8617 default: break;
8618 case ISD::SETNE: Invert = true;
8619 case ISD::SETEQ: Opc = EQOpc; break;
8620 case ISD::SETLT: Swap = true;
8621 case ISD::SETGT: Opc = GTOpc; break;
8622 case ISD::SETGE: Swap = true;
8623 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8624 case ISD::SETULT: Swap = true;
8625 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8626 case ISD::SETUGE: Swap = true;
8627 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8628 }
8629 if (Swap)
8630 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008631
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008632 // Check that the operation in question is available (most are plain SSE2,
8633 // but PCMPGTQ and PCMPEQQ have different requirements).
8634 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42() && !Subtarget->hasAVX())
8635 return SDValue();
8636 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41() && !Subtarget->hasAVX())
8637 return SDValue();
8638
Nate Begeman30a0de92008-07-17 16:51:19 +00008639 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8640 // bits of the inputs before performing those operations.
8641 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008642 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008643 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8644 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008645 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008646 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8647 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008648 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8649 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008651
Dale Johannesenace16102009-02-03 19:33:06 +00008652 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008653
8654 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008655 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008656 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008657
Nate Begeman30a0de92008-07-17 16:51:19 +00008658 return Result;
8659}
Evan Cheng0488db92007-09-25 01:57:46 +00008660
Evan Cheng370e5342008-12-03 08:38:43 +00008661// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008662static bool isX86LogicalCmp(SDValue Op) {
8663 unsigned Opc = Op.getNode()->getOpcode();
8664 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8665 return true;
8666 if (Op.getResNo() == 1 &&
8667 (Opc == X86ISD::ADD ||
8668 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008669 Opc == X86ISD::ADC ||
8670 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008671 Opc == X86ISD::SMUL ||
8672 Opc == X86ISD::UMUL ||
8673 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008674 Opc == X86ISD::DEC ||
8675 Opc == X86ISD::OR ||
8676 Opc == X86ISD::XOR ||
8677 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008678 return true;
8679
Chris Lattner9637d5b2010-12-05 07:49:54 +00008680 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8681 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008682
Dan Gohman076aee32009-03-04 19:44:21 +00008683 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008684}
8685
Chris Lattnera2b56002010-12-05 01:23:24 +00008686static bool isZero(SDValue V) {
8687 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8688 return C && C->isNullValue();
8689}
8690
Chris Lattner96908b12010-12-05 02:00:51 +00008691static bool isAllOnes(SDValue V) {
8692 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8693 return C && C->isAllOnesValue();
8694}
8695
Dan Gohmand858e902010-04-17 15:26:15 +00008696SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008697 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008698 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008699 SDValue Op1 = Op.getOperand(1);
8700 SDValue Op2 = Op.getOperand(2);
8701 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008702 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008703
Dan Gohman1a492952009-10-20 16:22:37 +00008704 if (Cond.getOpcode() == ISD::SETCC) {
8705 SDValue NewCond = LowerSETCC(Cond, DAG);
8706 if (NewCond.getNode())
8707 Cond = NewCond;
8708 }
Evan Cheng734503b2006-09-11 02:19:56 +00008709
Chris Lattnera2b56002010-12-05 01:23:24 +00008710 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008711 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008712 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008713 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008714 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008715 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8716 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008717 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008718
Chris Lattnera2b56002010-12-05 01:23:24 +00008719 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008720
8721 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008722 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8723 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008724
8725 SDValue CmpOp0 = Cmp.getOperand(0);
8726 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8727 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008728
Chris Lattner96908b12010-12-05 02:00:51 +00008729 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008730 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8731 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008732
Chris Lattner96908b12010-12-05 02:00:51 +00008733 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8734 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008735
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008736 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008737 if (N2C == 0 || !N2C->isNullValue())
8738 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8739 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008740 }
8741 }
8742
Chris Lattnera2b56002010-12-05 01:23:24 +00008743 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008744 if (Cond.getOpcode() == ISD::AND &&
8745 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8746 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008747 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008748 Cond = Cond.getOperand(0);
8749 }
8750
Evan Cheng3f41d662007-10-08 22:16:29 +00008751 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8752 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008753 unsigned CondOpcode = Cond.getOpcode();
8754 if (CondOpcode == X86ISD::SETCC ||
8755 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008756 CC = Cond.getOperand(0);
8757
Dan Gohman475871a2008-07-27 21:46:04 +00008758 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008759 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008760 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008761
Evan Cheng3f41d662007-10-08 22:16:29 +00008762 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008763 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008764 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008765 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008766
Chris Lattnerd1980a52009-03-12 06:52:53 +00008767 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8768 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008769 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008770 addTest = false;
8771 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008772 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8773 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8774 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8775 Cond.getOperand(0).getValueType() != MVT::i8)) {
8776 SDValue LHS = Cond.getOperand(0);
8777 SDValue RHS = Cond.getOperand(1);
8778 unsigned X86Opcode;
8779 unsigned X86Cond;
8780 SDVTList VTs;
8781 switch (CondOpcode) {
8782 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8783 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8784 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8785 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8786 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8787 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8788 default: llvm_unreachable("unexpected overflowing operator");
8789 }
8790 if (CondOpcode == ISD::UMULO)
8791 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8792 MVT::i32);
8793 else
8794 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8795
8796 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8797
8798 if (CondOpcode == ISD::UMULO)
8799 Cond = X86Op.getValue(2);
8800 else
8801 Cond = X86Op.getValue(1);
8802
8803 CC = DAG.getConstant(X86Cond, MVT::i8);
8804 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008805 }
8806
8807 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008808 // Look pass the truncate.
8809 if (Cond.getOpcode() == ISD::TRUNCATE)
8810 Cond = Cond.getOperand(0);
8811
8812 // We know the result of AND is compared against zero. Try to match
8813 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008814 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008815 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008816 if (NewSetCC.getNode()) {
8817 CC = NewSetCC.getOperand(0);
8818 Cond = NewSetCC.getOperand(1);
8819 addTest = false;
8820 }
8821 }
8822 }
8823
8824 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008825 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008826 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008827 }
8828
Benjamin Kramere915ff32010-12-22 23:09:28 +00008829 // a < b ? -1 : 0 -> RES = ~setcc_carry
8830 // a < b ? 0 : -1 -> RES = setcc_carry
8831 // a >= b ? -1 : 0 -> RES = setcc_carry
8832 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8833 if (Cond.getOpcode() == X86ISD::CMP) {
8834 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8835
8836 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8837 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8838 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8839 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8840 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8841 return DAG.getNOT(DL, Res, Res.getValueType());
8842 return Res;
8843 }
8844 }
8845
Evan Cheng0488db92007-09-25 01:57:46 +00008846 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8847 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008848 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008849 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008850 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008851}
8852
Evan Cheng370e5342008-12-03 08:38:43 +00008853// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8854// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8855// from the AND / OR.
8856static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8857 Opc = Op.getOpcode();
8858 if (Opc != ISD::OR && Opc != ISD::AND)
8859 return false;
8860 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8861 Op.getOperand(0).hasOneUse() &&
8862 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8863 Op.getOperand(1).hasOneUse());
8864}
8865
Evan Cheng961d6d42009-02-02 08:19:07 +00008866// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8867// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008868static bool isXor1OfSetCC(SDValue Op) {
8869 if (Op.getOpcode() != ISD::XOR)
8870 return false;
8871 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8872 if (N1C && N1C->getAPIntValue() == 1) {
8873 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8874 Op.getOperand(0).hasOneUse();
8875 }
8876 return false;
8877}
8878
Dan Gohmand858e902010-04-17 15:26:15 +00008879SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008880 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008881 SDValue Chain = Op.getOperand(0);
8882 SDValue Cond = Op.getOperand(1);
8883 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008884 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008885 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008886 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008887
Dan Gohman1a492952009-10-20 16:22:37 +00008888 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008889 // Check for setcc([su]{add,sub,mul}o == 0).
8890 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8891 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8892 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8893 Cond.getOperand(0).getResNo() == 1 &&
8894 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8895 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8896 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8897 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8898 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8899 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8900 Inverted = true;
8901 Cond = Cond.getOperand(0);
8902 } else {
8903 SDValue NewCond = LowerSETCC(Cond, DAG);
8904 if (NewCond.getNode())
8905 Cond = NewCond;
8906 }
Dan Gohman1a492952009-10-20 16:22:37 +00008907 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008908#if 0
8909 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008910 else if (Cond.getOpcode() == X86ISD::ADD ||
8911 Cond.getOpcode() == X86ISD::SUB ||
8912 Cond.getOpcode() == X86ISD::SMUL ||
8913 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008914 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008915#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008916
Evan Chengad9c0a32009-12-15 00:53:42 +00008917 // Look pass (and (setcc_carry (cmp ...)), 1).
8918 if (Cond.getOpcode() == ISD::AND &&
8919 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8920 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008921 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008922 Cond = Cond.getOperand(0);
8923 }
8924
Evan Cheng3f41d662007-10-08 22:16:29 +00008925 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8926 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008927 unsigned CondOpcode = Cond.getOpcode();
8928 if (CondOpcode == X86ISD::SETCC ||
8929 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008930 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008931
Dan Gohman475871a2008-07-27 21:46:04 +00008932 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008933 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008934 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008935 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008936 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008937 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008938 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008939 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008940 default: break;
8941 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008942 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008943 // These can only come from an arithmetic instruction with overflow,
8944 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008945 Cond = Cond.getNode()->getOperand(1);
8946 addTest = false;
8947 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008948 }
Evan Cheng0488db92007-09-25 01:57:46 +00008949 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008950 }
8951 CondOpcode = Cond.getOpcode();
8952 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8953 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8954 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8955 Cond.getOperand(0).getValueType() != MVT::i8)) {
8956 SDValue LHS = Cond.getOperand(0);
8957 SDValue RHS = Cond.getOperand(1);
8958 unsigned X86Opcode;
8959 unsigned X86Cond;
8960 SDVTList VTs;
8961 switch (CondOpcode) {
8962 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8963 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8964 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8965 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8966 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8967 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8968 default: llvm_unreachable("unexpected overflowing operator");
8969 }
8970 if (Inverted)
8971 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8972 if (CondOpcode == ISD::UMULO)
8973 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8974 MVT::i32);
8975 else
8976 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8977
8978 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8979
8980 if (CondOpcode == ISD::UMULO)
8981 Cond = X86Op.getValue(2);
8982 else
8983 Cond = X86Op.getValue(1);
8984
8985 CC = DAG.getConstant(X86Cond, MVT::i8);
8986 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008987 } else {
8988 unsigned CondOpc;
8989 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8990 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008991 if (CondOpc == ISD::OR) {
8992 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8993 // two branches instead of an explicit OR instruction with a
8994 // separate test.
8995 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008996 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008997 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008998 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008999 Chain, Dest, CC, Cmp);
9000 CC = Cond.getOperand(1).getOperand(0);
9001 Cond = Cmp;
9002 addTest = false;
9003 }
9004 } else { // ISD::AND
9005 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9006 // two branches instead of an explicit AND instruction with a
9007 // separate test. However, we only do this if this block doesn't
9008 // have a fall-through edge, because this requires an explicit
9009 // jmp when the condition is false.
9010 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009011 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009012 Op.getNode()->hasOneUse()) {
9013 X86::CondCode CCode =
9014 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9015 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009017 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009018 // Look for an unconditional branch following this conditional branch.
9019 // We need this because we need to reverse the successors in order
9020 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009021 if (User->getOpcode() == ISD::BR) {
9022 SDValue FalseBB = User->getOperand(1);
9023 SDNode *NewBR =
9024 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009025 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009026 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009027 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009028
Dale Johannesene4d209d2009-02-03 20:21:25 +00009029 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009030 Chain, Dest, CC, Cmp);
9031 X86::CondCode CCode =
9032 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9033 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009034 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009035 Cond = Cmp;
9036 addTest = false;
9037 }
9038 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009039 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009040 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9041 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9042 // It should be transformed during dag combiner except when the condition
9043 // is set by a arithmetics with overflow node.
9044 X86::CondCode CCode =
9045 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9046 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009047 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009048 Cond = Cond.getOperand(0).getOperand(1);
9049 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009050 } else if (Cond.getOpcode() == ISD::SETCC &&
9051 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9052 // For FCMP_OEQ, we can emit
9053 // two branches instead of an explicit AND instruction with a
9054 // separate test. However, we only do this if this block doesn't
9055 // have a fall-through edge, because this requires an explicit
9056 // jmp when the condition is false.
9057 if (Op.getNode()->hasOneUse()) {
9058 SDNode *User = *Op.getNode()->use_begin();
9059 // Look for an unconditional branch following this conditional branch.
9060 // We need this because we need to reverse the successors in order
9061 // to implement FCMP_OEQ.
9062 if (User->getOpcode() == ISD::BR) {
9063 SDValue FalseBB = User->getOperand(1);
9064 SDNode *NewBR =
9065 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9066 assert(NewBR == User);
9067 (void)NewBR;
9068 Dest = FalseBB;
9069
9070 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9071 Cond.getOperand(0), Cond.getOperand(1));
9072 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9073 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9074 Chain, Dest, CC, Cmp);
9075 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9076 Cond = Cmp;
9077 addTest = false;
9078 }
9079 }
9080 } else if (Cond.getOpcode() == ISD::SETCC &&
9081 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9082 // For FCMP_UNE, we can emit
9083 // two branches instead of an explicit AND instruction with a
9084 // separate test. However, we only do this if this block doesn't
9085 // have a fall-through edge, because this requires an explicit
9086 // jmp when the condition is false.
9087 if (Op.getNode()->hasOneUse()) {
9088 SDNode *User = *Op.getNode()->use_begin();
9089 // Look for an unconditional branch following this conditional branch.
9090 // We need this because we need to reverse the successors in order
9091 // to implement FCMP_UNE.
9092 if (User->getOpcode() == ISD::BR) {
9093 SDValue FalseBB = User->getOperand(1);
9094 SDNode *NewBR =
9095 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9096 assert(NewBR == User);
9097 (void)NewBR;
9098
9099 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9100 Cond.getOperand(0), Cond.getOperand(1));
9101 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9102 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9103 Chain, Dest, CC, Cmp);
9104 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9105 Cond = Cmp;
9106 addTest = false;
9107 Dest = FalseBB;
9108 }
9109 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009110 }
Evan Cheng0488db92007-09-25 01:57:46 +00009111 }
9112
9113 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009114 // Look pass the truncate.
9115 if (Cond.getOpcode() == ISD::TRUNCATE)
9116 Cond = Cond.getOperand(0);
9117
9118 // We know the result of AND is compared against zero. Try to match
9119 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009120 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009121 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9122 if (NewSetCC.getNode()) {
9123 CC = NewSetCC.getOperand(0);
9124 Cond = NewSetCC.getOperand(1);
9125 addTest = false;
9126 }
9127 }
9128 }
9129
9130 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009131 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009132 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009133 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009134 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009135 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009136}
9137
Anton Korobeynikove060b532007-04-17 19:34:00 +00009138
9139// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9140// Calls to _alloca is needed to probe the stack when allocating more than 4k
9141// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9142// that the guard pages used by the OS virtual memory manager are allocated in
9143// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009144SDValue
9145X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009146 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009147 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9148 EnableSegmentedStacks) &&
9149 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009150 "are being used");
9151 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009152 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009153
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009154 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009155 SDValue Chain = Op.getOperand(0);
9156 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009157 // FIXME: Ensure alignment here
9158
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009159 bool Is64Bit = Subtarget->is64Bit();
9160 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009161
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009162 if (EnableSegmentedStacks) {
9163 MachineFunction &MF = DAG.getMachineFunction();
9164 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009165
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009166 if (Is64Bit) {
9167 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009168 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009169 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009170
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009171 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9172 I != E; I++)
9173 if (I->hasNestAttr())
9174 report_fatal_error("Cannot use segmented stacks with functions that "
9175 "have nested arguments.");
9176 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009177
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009178 const TargetRegisterClass *AddrRegClass =
9179 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9180 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9181 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9182 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9183 DAG.getRegister(Vreg, SPTy));
9184 SDValue Ops1[2] = { Value, Chain };
9185 return DAG.getMergeValues(Ops1, 2, dl);
9186 } else {
9187 SDValue Flag;
9188 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009189
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009190 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9191 Flag = Chain.getValue(1);
9192 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009193
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009194 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9195 Flag = Chain.getValue(1);
9196
9197 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9198
9199 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9200 return DAG.getMergeValues(Ops1, 2, dl);
9201 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009202}
9203
Dan Gohmand858e902010-04-17 15:26:15 +00009204SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009205 MachineFunction &MF = DAG.getMachineFunction();
9206 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9207
Dan Gohman69de1932008-02-06 22:27:42 +00009208 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009209 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009210
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009211 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009212 // vastart just stores the address of the VarArgsFrameIndex slot into the
9213 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009214 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9215 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009216 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9217 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009218 }
9219
9220 // __va_list_tag:
9221 // gp_offset (0 - 6 * 8)
9222 // fp_offset (48 - 48 + 8 * 16)
9223 // overflow_arg_area (point to parameters coming in memory).
9224 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009225 SmallVector<SDValue, 8> MemOps;
9226 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009227 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009228 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009229 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9230 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009231 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009232 MemOps.push_back(Store);
9233
9234 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009235 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009236 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009237 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009238 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9239 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009240 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009241 MemOps.push_back(Store);
9242
9243 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009244 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009245 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009246 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9247 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009248 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9249 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009250 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009251 MemOps.push_back(Store);
9252
9253 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009254 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009255 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009256 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9257 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009258 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9259 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009260 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009261 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009262 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009263}
9264
Dan Gohmand858e902010-04-17 15:26:15 +00009265SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009266 assert(Subtarget->is64Bit() &&
9267 "LowerVAARG only handles 64-bit va_arg!");
9268 assert((Subtarget->isTargetLinux() ||
9269 Subtarget->isTargetDarwin()) &&
9270 "Unhandled target in LowerVAARG");
9271 assert(Op.getNode()->getNumOperands() == 4);
9272 SDValue Chain = Op.getOperand(0);
9273 SDValue SrcPtr = Op.getOperand(1);
9274 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9275 unsigned Align = Op.getConstantOperandVal(3);
9276 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009277
Dan Gohman320afb82010-10-12 18:00:49 +00009278 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009279 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009280 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9281 uint8_t ArgMode;
9282
9283 // Decide which area this value should be read from.
9284 // TODO: Implement the AMD64 ABI in its entirety. This simple
9285 // selection mechanism works only for the basic types.
9286 if (ArgVT == MVT::f80) {
9287 llvm_unreachable("va_arg for f80 not yet implemented");
9288 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9289 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9290 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9291 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9292 } else {
9293 llvm_unreachable("Unhandled argument type in LowerVAARG");
9294 }
9295
9296 if (ArgMode == 2) {
9297 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009298 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009299 !(DAG.getMachineFunction()
9300 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009301 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009302 }
9303
9304 // Insert VAARG_64 node into the DAG
9305 // VAARG_64 returns two values: Variable Argument Address, Chain
9306 SmallVector<SDValue, 11> InstOps;
9307 InstOps.push_back(Chain);
9308 InstOps.push_back(SrcPtr);
9309 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9310 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9311 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9312 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9313 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9314 VTs, &InstOps[0], InstOps.size(),
9315 MVT::i64,
9316 MachinePointerInfo(SV),
9317 /*Align=*/0,
9318 /*Volatile=*/false,
9319 /*ReadMem=*/true,
9320 /*WriteMem=*/true);
9321 Chain = VAARG.getValue(1);
9322
9323 // Load the next argument and return it
9324 return DAG.getLoad(ArgVT, dl,
9325 Chain,
9326 VAARG,
9327 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009328 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009329}
9330
Dan Gohmand858e902010-04-17 15:26:15 +00009331SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009332 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009333 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009334 SDValue Chain = Op.getOperand(0);
9335 SDValue DstPtr = Op.getOperand(1);
9336 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009337 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9338 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009339 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009340
Chris Lattnere72f2022010-09-21 05:40:29 +00009341 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009342 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009343 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009344 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009345}
9346
Dan Gohman475871a2008-07-27 21:46:04 +00009347SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009348X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009349 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009350 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009351 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009352 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009353 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009354 case Intrinsic::x86_sse_comieq_ss:
9355 case Intrinsic::x86_sse_comilt_ss:
9356 case Intrinsic::x86_sse_comile_ss:
9357 case Intrinsic::x86_sse_comigt_ss:
9358 case Intrinsic::x86_sse_comige_ss:
9359 case Intrinsic::x86_sse_comineq_ss:
9360 case Intrinsic::x86_sse_ucomieq_ss:
9361 case Intrinsic::x86_sse_ucomilt_ss:
9362 case Intrinsic::x86_sse_ucomile_ss:
9363 case Intrinsic::x86_sse_ucomigt_ss:
9364 case Intrinsic::x86_sse_ucomige_ss:
9365 case Intrinsic::x86_sse_ucomineq_ss:
9366 case Intrinsic::x86_sse2_comieq_sd:
9367 case Intrinsic::x86_sse2_comilt_sd:
9368 case Intrinsic::x86_sse2_comile_sd:
9369 case Intrinsic::x86_sse2_comigt_sd:
9370 case Intrinsic::x86_sse2_comige_sd:
9371 case Intrinsic::x86_sse2_comineq_sd:
9372 case Intrinsic::x86_sse2_ucomieq_sd:
9373 case Intrinsic::x86_sse2_ucomilt_sd:
9374 case Intrinsic::x86_sse2_ucomile_sd:
9375 case Intrinsic::x86_sse2_ucomigt_sd:
9376 case Intrinsic::x86_sse2_ucomige_sd:
9377 case Intrinsic::x86_sse2_ucomineq_sd: {
9378 unsigned Opc = 0;
9379 ISD::CondCode CC = ISD::SETCC_INVALID;
9380 switch (IntNo) {
9381 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009382 case Intrinsic::x86_sse_comieq_ss:
9383 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009384 Opc = X86ISD::COMI;
9385 CC = ISD::SETEQ;
9386 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009387 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009388 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009389 Opc = X86ISD::COMI;
9390 CC = ISD::SETLT;
9391 break;
9392 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009393 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009394 Opc = X86ISD::COMI;
9395 CC = ISD::SETLE;
9396 break;
9397 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009398 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009399 Opc = X86ISD::COMI;
9400 CC = ISD::SETGT;
9401 break;
9402 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009403 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009404 Opc = X86ISD::COMI;
9405 CC = ISD::SETGE;
9406 break;
9407 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009408 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009409 Opc = X86ISD::COMI;
9410 CC = ISD::SETNE;
9411 break;
9412 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009413 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009414 Opc = X86ISD::UCOMI;
9415 CC = ISD::SETEQ;
9416 break;
9417 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009418 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009419 Opc = X86ISD::UCOMI;
9420 CC = ISD::SETLT;
9421 break;
9422 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009423 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009424 Opc = X86ISD::UCOMI;
9425 CC = ISD::SETLE;
9426 break;
9427 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009428 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009429 Opc = X86ISD::UCOMI;
9430 CC = ISD::SETGT;
9431 break;
9432 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009433 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009434 Opc = X86ISD::UCOMI;
9435 CC = ISD::SETGE;
9436 break;
9437 case Intrinsic::x86_sse_ucomineq_ss:
9438 case Intrinsic::x86_sse2_ucomineq_sd:
9439 Opc = X86ISD::UCOMI;
9440 CC = ISD::SETNE;
9441 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009442 }
Evan Cheng734503b2006-09-11 02:19:56 +00009443
Dan Gohman475871a2008-07-27 21:46:04 +00009444 SDValue LHS = Op.getOperand(1);
9445 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009446 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009447 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009448 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9449 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9450 DAG.getConstant(X86CC, MVT::i8), Cond);
9451 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009452 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009453 // Arithmetic intrinsics.
9454 case Intrinsic::x86_sse3_hadd_ps:
9455 case Intrinsic::x86_sse3_hadd_pd:
9456 case Intrinsic::x86_avx_hadd_ps_256:
9457 case Intrinsic::x86_avx_hadd_pd_256:
9458 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9459 Op.getOperand(1), Op.getOperand(2));
9460 case Intrinsic::x86_sse3_hsub_ps:
9461 case Intrinsic::x86_sse3_hsub_pd:
9462 case Intrinsic::x86_avx_hsub_ps_256:
9463 case Intrinsic::x86_avx_hsub_pd_256:
9464 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9465 Op.getOperand(1), Op.getOperand(2));
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009466 // ptest and testp intrinsics. The intrinsic these come from are designed to
9467 // return an integer value, not just an instruction so lower it to the ptest
9468 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009469 case Intrinsic::x86_sse41_ptestz:
9470 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009471 case Intrinsic::x86_sse41_ptestnzc:
9472 case Intrinsic::x86_avx_ptestz_256:
9473 case Intrinsic::x86_avx_ptestc_256:
9474 case Intrinsic::x86_avx_ptestnzc_256:
9475 case Intrinsic::x86_avx_vtestz_ps:
9476 case Intrinsic::x86_avx_vtestc_ps:
9477 case Intrinsic::x86_avx_vtestnzc_ps:
9478 case Intrinsic::x86_avx_vtestz_pd:
9479 case Intrinsic::x86_avx_vtestc_pd:
9480 case Intrinsic::x86_avx_vtestnzc_pd:
9481 case Intrinsic::x86_avx_vtestz_ps_256:
9482 case Intrinsic::x86_avx_vtestc_ps_256:
9483 case Intrinsic::x86_avx_vtestnzc_ps_256:
9484 case Intrinsic::x86_avx_vtestz_pd_256:
9485 case Intrinsic::x86_avx_vtestc_pd_256:
9486 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9487 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009488 unsigned X86CC = 0;
9489 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009490 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009491 case Intrinsic::x86_avx_vtestz_ps:
9492 case Intrinsic::x86_avx_vtestz_pd:
9493 case Intrinsic::x86_avx_vtestz_ps_256:
9494 case Intrinsic::x86_avx_vtestz_pd_256:
9495 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009496 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009497 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009498 // ZF = 1
9499 X86CC = X86::COND_E;
9500 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009501 case Intrinsic::x86_avx_vtestc_ps:
9502 case Intrinsic::x86_avx_vtestc_pd:
9503 case Intrinsic::x86_avx_vtestc_ps_256:
9504 case Intrinsic::x86_avx_vtestc_pd_256:
9505 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009506 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009507 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009508 // CF = 1
9509 X86CC = X86::COND_B;
9510 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009511 case Intrinsic::x86_avx_vtestnzc_ps:
9512 case Intrinsic::x86_avx_vtestnzc_pd:
9513 case Intrinsic::x86_avx_vtestnzc_ps_256:
9514 case Intrinsic::x86_avx_vtestnzc_pd_256:
9515 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009516 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009517 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009518 // ZF and CF = 0
9519 X86CC = X86::COND_A;
9520 break;
9521 }
Eric Christopherfd179292009-08-27 18:07:15 +00009522
Eric Christopher71c67532009-07-29 00:28:05 +00009523 SDValue LHS = Op.getOperand(1);
9524 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009525 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9526 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9528 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9529 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009530 }
Evan Cheng5759f972008-05-04 09:15:50 +00009531
9532 // Fix vector shift instructions where the last operand is a non-immediate
9533 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009534 case Intrinsic::x86_avx2_pslli_w:
9535 case Intrinsic::x86_avx2_pslli_d:
9536 case Intrinsic::x86_avx2_pslli_q:
9537 case Intrinsic::x86_avx2_psrli_w:
9538 case Intrinsic::x86_avx2_psrli_d:
9539 case Intrinsic::x86_avx2_psrli_q:
9540 case Intrinsic::x86_avx2_psrai_w:
9541 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009542 case Intrinsic::x86_sse2_pslli_w:
9543 case Intrinsic::x86_sse2_pslli_d:
9544 case Intrinsic::x86_sse2_pslli_q:
9545 case Intrinsic::x86_sse2_psrli_w:
9546 case Intrinsic::x86_sse2_psrli_d:
9547 case Intrinsic::x86_sse2_psrli_q:
9548 case Intrinsic::x86_sse2_psrai_w:
9549 case Intrinsic::x86_sse2_psrai_d:
9550 case Intrinsic::x86_mmx_pslli_w:
9551 case Intrinsic::x86_mmx_pslli_d:
9552 case Intrinsic::x86_mmx_pslli_q:
9553 case Intrinsic::x86_mmx_psrli_w:
9554 case Intrinsic::x86_mmx_psrli_d:
9555 case Intrinsic::x86_mmx_psrli_q:
9556 case Intrinsic::x86_mmx_psrai_w:
9557 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009558 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009559 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009560 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009561
9562 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009563 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009564 switch (IntNo) {
9565 case Intrinsic::x86_sse2_pslli_w:
9566 NewIntNo = Intrinsic::x86_sse2_psll_w;
9567 break;
9568 case Intrinsic::x86_sse2_pslli_d:
9569 NewIntNo = Intrinsic::x86_sse2_psll_d;
9570 break;
9571 case Intrinsic::x86_sse2_pslli_q:
9572 NewIntNo = Intrinsic::x86_sse2_psll_q;
9573 break;
9574 case Intrinsic::x86_sse2_psrli_w:
9575 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9576 break;
9577 case Intrinsic::x86_sse2_psrli_d:
9578 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9579 break;
9580 case Intrinsic::x86_sse2_psrli_q:
9581 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9582 break;
9583 case Intrinsic::x86_sse2_psrai_w:
9584 NewIntNo = Intrinsic::x86_sse2_psra_w;
9585 break;
9586 case Intrinsic::x86_sse2_psrai_d:
9587 NewIntNo = Intrinsic::x86_sse2_psra_d;
9588 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009589 case Intrinsic::x86_avx2_pslli_w:
9590 NewIntNo = Intrinsic::x86_avx2_psll_w;
9591 break;
9592 case Intrinsic::x86_avx2_pslli_d:
9593 NewIntNo = Intrinsic::x86_avx2_psll_d;
9594 break;
9595 case Intrinsic::x86_avx2_pslli_q:
9596 NewIntNo = Intrinsic::x86_avx2_psll_q;
9597 break;
9598 case Intrinsic::x86_avx2_psrli_w:
9599 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9600 break;
9601 case Intrinsic::x86_avx2_psrli_d:
9602 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9603 break;
9604 case Intrinsic::x86_avx2_psrli_q:
9605 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9606 break;
9607 case Intrinsic::x86_avx2_psrai_w:
9608 NewIntNo = Intrinsic::x86_avx2_psra_w;
9609 break;
9610 case Intrinsic::x86_avx2_psrai_d:
9611 NewIntNo = Intrinsic::x86_avx2_psra_d;
9612 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009613 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009614 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009615 switch (IntNo) {
9616 case Intrinsic::x86_mmx_pslli_w:
9617 NewIntNo = Intrinsic::x86_mmx_psll_w;
9618 break;
9619 case Intrinsic::x86_mmx_pslli_d:
9620 NewIntNo = Intrinsic::x86_mmx_psll_d;
9621 break;
9622 case Intrinsic::x86_mmx_pslli_q:
9623 NewIntNo = Intrinsic::x86_mmx_psll_q;
9624 break;
9625 case Intrinsic::x86_mmx_psrli_w:
9626 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9627 break;
9628 case Intrinsic::x86_mmx_psrli_d:
9629 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9630 break;
9631 case Intrinsic::x86_mmx_psrli_q:
9632 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9633 break;
9634 case Intrinsic::x86_mmx_psrai_w:
9635 NewIntNo = Intrinsic::x86_mmx_psra_w;
9636 break;
9637 case Intrinsic::x86_mmx_psrai_d:
9638 NewIntNo = Intrinsic::x86_mmx_psra_d;
9639 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009640 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009641 }
9642 break;
9643 }
9644 }
Mon P Wangefa42202009-09-03 19:56:25 +00009645
9646 // The vector shift intrinsics with scalars uses 32b shift amounts but
9647 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9648 // to be zero.
9649 SDValue ShOps[4];
9650 ShOps[0] = ShAmt;
9651 ShOps[1] = DAG.getConstant(0, MVT::i32);
9652 if (ShAmtVT == MVT::v4i32) {
9653 ShOps[2] = DAG.getUNDEF(MVT::i32);
9654 ShOps[3] = DAG.getUNDEF(MVT::i32);
9655 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9656 } else {
9657 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009658// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009659 }
9660
Owen Andersone50ed302009-08-10 22:56:29 +00009661 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009662 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009663 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009665 Op.getOperand(1), ShAmt);
9666 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009667 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009668}
Evan Cheng72261582005-12-20 06:22:03 +00009669
Dan Gohmand858e902010-04-17 15:26:15 +00009670SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9671 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009672 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9673 MFI->setReturnAddressIsTaken(true);
9674
Bill Wendling64e87322009-01-16 19:25:27 +00009675 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009676 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009677
9678 if (Depth > 0) {
9679 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9680 SDValue Offset =
9681 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009682 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009683 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009684 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009685 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009686 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009687 }
9688
9689 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009690 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009691 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009692 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009693}
9694
Dan Gohmand858e902010-04-17 15:26:15 +00009695SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009696 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9697 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009698
Owen Andersone50ed302009-08-10 22:56:29 +00009699 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009700 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009701 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9702 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009703 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009704 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009705 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9706 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009707 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009708 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009709}
9710
Dan Gohman475871a2008-07-27 21:46:04 +00009711SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009712 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009713 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009714}
9715
Dan Gohmand858e902010-04-17 15:26:15 +00009716SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009717 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009718 SDValue Chain = Op.getOperand(0);
9719 SDValue Offset = Op.getOperand(1);
9720 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009721 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009722
Dan Gohmand8816272010-08-11 18:14:00 +00009723 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9724 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9725 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009726 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009727
Dan Gohmand8816272010-08-11 18:14:00 +00009728 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9729 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009730 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009731 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9732 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009733 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009734 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009735
Dale Johannesene4d209d2009-02-03 20:21:25 +00009736 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009737 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009738 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009739}
9740
Duncan Sands4a544a72011-09-06 13:37:06 +00009741SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9742 SelectionDAG &DAG) const {
9743 return Op.getOperand(0);
9744}
9745
9746SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9747 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009748 SDValue Root = Op.getOperand(0);
9749 SDValue Trmp = Op.getOperand(1); // trampoline
9750 SDValue FPtr = Op.getOperand(2); // nested function
9751 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009752 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009753
Dan Gohman69de1932008-02-06 22:27:42 +00009754 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009755
9756 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009757 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009758
9759 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009760 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9761 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009762
Evan Cheng0e6a0522011-07-18 20:57:22 +00009763 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9764 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009765
9766 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9767
9768 // Load the pointer to the nested function into R11.
9769 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009770 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009772 Addr, MachinePointerInfo(TrmpAddr),
9773 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009774
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9776 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009777 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9778 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009779 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009780
9781 // Load the 'nest' parameter value into R10.
9782 // R10 is specified in X86CallingConv.td
9783 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009784 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9785 DAG.getConstant(10, MVT::i64));
9786 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009787 Addr, MachinePointerInfo(TrmpAddr, 10),
9788 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009789
Owen Anderson825b72b2009-08-11 20:47:22 +00009790 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9791 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009792 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9793 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009794 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009795
9796 // Jump to the nested function.
9797 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9799 DAG.getConstant(20, MVT::i64));
9800 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009801 Addr, MachinePointerInfo(TrmpAddr, 20),
9802 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009803
9804 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009805 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9806 DAG.getConstant(22, MVT::i64));
9807 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009808 MachinePointerInfo(TrmpAddr, 22),
9809 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009810
Duncan Sands4a544a72011-09-06 13:37:06 +00009811 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009812 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009813 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009814 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009815 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009816 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009817
9818 switch (CC) {
9819 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009820 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009821 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009822 case CallingConv::X86_StdCall: {
9823 // Pass 'nest' parameter in ECX.
9824 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009825 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009826
9827 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009828 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009829 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009830
Chris Lattner58d74912008-03-12 17:45:29 +00009831 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009832 unsigned InRegCount = 0;
9833 unsigned Idx = 1;
9834
9835 for (FunctionType::param_iterator I = FTy->param_begin(),
9836 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009837 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009838 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009839 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009840
9841 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009842 report_fatal_error("Nest register in use - reduce number of inreg"
9843 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844 }
9845 }
9846 break;
9847 }
9848 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009849 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009850 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851 // Pass 'nest' parameter in EAX.
9852 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009853 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854 break;
9855 }
9856
Dan Gohman475871a2008-07-27 21:46:04 +00009857 SDValue OutChains[4];
9858 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009859
Owen Anderson825b72b2009-08-11 20:47:22 +00009860 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9861 DAG.getConstant(10, MVT::i32));
9862 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863
Chris Lattnera62fe662010-02-05 19:20:30 +00009864 // This is storing the opcode for MOV32ri.
9865 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009866 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009867 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009868 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009869 Trmp, MachinePointerInfo(TrmpAddr),
9870 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009871
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9873 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009874 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9875 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009876 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877
Chris Lattnera62fe662010-02-05 19:20:30 +00009878 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9880 DAG.getConstant(5, MVT::i32));
9881 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009882 MachinePointerInfo(TrmpAddr, 5),
9883 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009884
Owen Anderson825b72b2009-08-11 20:47:22 +00009885 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9886 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009887 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9888 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009889 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009890
Duncan Sands4a544a72011-09-06 13:37:06 +00009891 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009892 }
9893}
9894
Dan Gohmand858e902010-04-17 15:26:15 +00009895SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9896 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009897 /*
9898 The rounding mode is in bits 11:10 of FPSR, and has the following
9899 settings:
9900 00 Round to nearest
9901 01 Round to -inf
9902 10 Round to +inf
9903 11 Round to 0
9904
9905 FLT_ROUNDS, on the other hand, expects the following:
9906 -1 Undefined
9907 0 Round to 0
9908 1 Round to nearest
9909 2 Round to +inf
9910 3 Round to -inf
9911
9912 To perform the conversion, we do:
9913 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9914 */
9915
9916 MachineFunction &MF = DAG.getMachineFunction();
9917 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009918 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009919 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009920 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009921 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009922
9923 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009924 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009925 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009926
Michael J. Spencerec38de22010-10-10 22:04:20 +00009927
Chris Lattner2156b792010-09-22 01:11:26 +00009928 MachineMemOperand *MMO =
9929 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9930 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009931
Chris Lattner2156b792010-09-22 01:11:26 +00009932 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9933 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9934 DAG.getVTList(MVT::Other),
9935 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009936
9937 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009938 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009939 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009940
9941 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009942 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009943 DAG.getNode(ISD::SRL, DL, MVT::i16,
9944 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009945 CWD, DAG.getConstant(0x800, MVT::i16)),
9946 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009947 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009948 DAG.getNode(ISD::SRL, DL, MVT::i16,
9949 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 CWD, DAG.getConstant(0x400, MVT::i16)),
9951 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009952
Dan Gohman475871a2008-07-27 21:46:04 +00009953 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009954 DAG.getNode(ISD::AND, DL, MVT::i16,
9955 DAG.getNode(ISD::ADD, DL, MVT::i16,
9956 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009957 DAG.getConstant(1, MVT::i16)),
9958 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009959
9960
Duncan Sands83ec4b62008-06-06 12:08:01 +00009961 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009962 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009963}
9964
Dan Gohmand858e902010-04-17 15:26:15 +00009965SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009966 EVT VT = Op.getValueType();
9967 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009968 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009969 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009970
9971 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009973 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009974 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009975 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009976 }
Evan Cheng18efe262007-12-14 02:13:44 +00009977
Evan Cheng152804e2007-12-14 08:30:15 +00009978 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009980 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009981
9982 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009983 SDValue Ops[] = {
9984 Op,
9985 DAG.getConstant(NumBits+NumBits-1, OpVT),
9986 DAG.getConstant(X86::COND_E, MVT::i8),
9987 Op.getValue(1)
9988 };
9989 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009990
9991 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009992 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009993
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 if (VT == MVT::i8)
9995 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009996 return Op;
9997}
9998
Dan Gohmand858e902010-04-17 15:26:15 +00009999SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010000 EVT VT = Op.getValueType();
10001 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010002 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010003 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010004
10005 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010006 if (VT == MVT::i8) {
10007 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010008 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010009 }
Evan Cheng152804e2007-12-14 08:30:15 +000010010
10011 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010013 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010014
10015 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010016 SDValue Ops[] = {
10017 Op,
10018 DAG.getConstant(NumBits, OpVT),
10019 DAG.getConstant(X86::COND_E, MVT::i8),
10020 Op.getValue(1)
10021 };
10022 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010023
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 if (VT == MVT::i8)
10025 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010026 return Op;
10027}
10028
Craig Topper13894fa2011-08-24 06:14:18 +000010029// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10030// ones, and then concatenate the result back.
10031static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010032 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010033
10034 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10035 "Unsupported value type for operation");
10036
10037 int NumElems = VT.getVectorNumElements();
10038 DebugLoc dl = Op.getDebugLoc();
10039 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10040 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10041
10042 // Extract the LHS vectors
10043 SDValue LHS = Op.getOperand(0);
10044 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10045 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10046
10047 // Extract the RHS vectors
10048 SDValue RHS = Op.getOperand(1);
10049 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10050 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10051
10052 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10053 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10054
10055 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10056 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10057 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10058}
10059
10060SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10061 assert(Op.getValueType().getSizeInBits() == 256 &&
10062 Op.getValueType().isInteger() &&
10063 "Only handle AVX 256-bit vector integer operation");
10064 return Lower256IntArith(Op, DAG);
10065}
10066
10067SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10068 assert(Op.getValueType().getSizeInBits() == 256 &&
10069 Op.getValueType().isInteger() &&
10070 "Only handle AVX 256-bit vector integer operation");
10071 return Lower256IntArith(Op, DAG);
10072}
10073
10074SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10075 EVT VT = Op.getValueType();
10076
10077 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010078 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010079 return Lower256IntArith(Op, DAG);
10080
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010081 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010082
Craig Topperaaa643c2011-11-09 07:28:55 +000010083 SDValue A = Op.getOperand(0);
10084 SDValue B = Op.getOperand(1);
10085
10086 if (VT == MVT::v4i64) {
10087 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10088
10089 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10090 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10091 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10092 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10093 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10094 //
10095 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10096 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10097 // return AloBlo + AloBhi + AhiBlo;
10098
10099 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10100 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10101 A, DAG.getConstant(32, MVT::i32));
10102 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10103 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10104 B, DAG.getConstant(32, MVT::i32));
10105 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10106 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10107 A, B);
10108 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10109 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10110 A, Bhi);
10111 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10112 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10113 Ahi, B);
10114 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10115 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10116 AloBhi, DAG.getConstant(32, MVT::i32));
10117 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10118 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10119 AhiBlo, DAG.getConstant(32, MVT::i32));
10120 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10121 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10122 return Res;
10123 }
10124
10125 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10126
Mon P Wangaf9b9522008-12-18 21:42:19 +000010127 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10128 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10129 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10130 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10131 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10132 //
10133 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10134 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10135 // return AloBlo + AloBhi + AhiBlo;
10136
Dale Johannesene4d209d2009-02-03 20:21:25 +000010137 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010138 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10139 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010140 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010141 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10142 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010143 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010144 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010145 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010146 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010147 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010148 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010149 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010151 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010152 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010153 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10154 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010155 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010156 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10157 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010158 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10159 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010160 return Res;
10161}
10162
Nadav Rotem43012222011-05-11 08:12:09 +000010163SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10164
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010165 EVT VT = Op.getValueType();
10166 DebugLoc dl = Op.getDebugLoc();
10167 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010168 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010169 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010170
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010171 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010172 return SDValue();
10173
Nadav Rotem43012222011-05-11 08:12:09 +000010174 // Optimize shl/srl/sra with constant shift amount.
10175 if (isSplatVector(Amt.getNode())) {
10176 SDValue SclrAmt = Amt->getOperand(0);
10177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10178 uint64_t ShiftAmt = C->getZExtValue();
10179
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010180 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10181 // Make a large shift.
10182 SDValue SHL =
10183 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10184 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10185 R, DAG.getConstant(ShiftAmt, MVT::i32));
10186 // Zero out the rightmost bits.
10187 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10188 MVT::i8));
10189 return DAG.getNode(ISD::AND, dl, VT, SHL,
10190 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10191 }
10192
Nadav Rotem43012222011-05-11 08:12:09 +000010193 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10194 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10195 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10196 R, DAG.getConstant(ShiftAmt, MVT::i32));
10197
10198 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10199 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10200 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10201 R, DAG.getConstant(ShiftAmt, MVT::i32));
10202
10203 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10204 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10205 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10206 R, DAG.getConstant(ShiftAmt, MVT::i32));
10207
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010208 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10209 // Make a large shift.
10210 SDValue SRL =
10211 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10212 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10213 R, DAG.getConstant(ShiftAmt, MVT::i32));
10214 // Zero out the leftmost bits.
10215 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10216 MVT::i8));
10217 return DAG.getNode(ISD::AND, dl, VT, SRL,
10218 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10219 }
10220
Nadav Rotem43012222011-05-11 08:12:09 +000010221 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10222 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10223 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10224 R, DAG.getConstant(ShiftAmt, MVT::i32));
10225
10226 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10227 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10228 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10229 R, DAG.getConstant(ShiftAmt, MVT::i32));
10230
10231 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10232 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10233 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10234 R, DAG.getConstant(ShiftAmt, MVT::i32));
10235
10236 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10237 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10238 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10239 R, DAG.getConstant(ShiftAmt, MVT::i32));
10240
10241 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10242 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10243 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10244 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010245
10246 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10247 if (ShiftAmt == 7) {
10248 // R s>> 7 === R s< 0
10249 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10250 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10251 }
10252
10253 // R s>> a === ((R u>> a) ^ m) - m
10254 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10255 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10256 MVT::i8));
10257 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10258 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10259 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10260 return Res;
10261 }
Craig Topper46154eb2011-11-11 07:39:23 +000010262
10263 if (Subtarget->hasAVX2()) {
10264 if (VT == MVT::v4i64 && Op.getOpcode() == ISD::SHL)
10265 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10266 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10267 R, DAG.getConstant(ShiftAmt, MVT::i32));
10268
10269 if (VT == MVT::v8i32 && Op.getOpcode() == ISD::SHL)
10270 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10271 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
10272 R, DAG.getConstant(ShiftAmt, MVT::i32));
10273
10274 if (VT == MVT::v16i16 && Op.getOpcode() == ISD::SHL)
10275 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10276 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10277 R, DAG.getConstant(ShiftAmt, MVT::i32));
10278
10279 if (VT == MVT::v4i64 && Op.getOpcode() == ISD::SRL)
10280 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10281 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10282 R, DAG.getConstant(ShiftAmt, MVT::i32));
10283
10284 if (VT == MVT::v8i32 && Op.getOpcode() == ISD::SRL)
10285 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10286 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
10287 R, DAG.getConstant(ShiftAmt, MVT::i32));
10288
10289 if (VT == MVT::v16i16 && Op.getOpcode() == ISD::SRL)
10290 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10291 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10292 R, DAG.getConstant(ShiftAmt, MVT::i32));
10293
10294 if (VT == MVT::v8i32 && Op.getOpcode() == ISD::SRA)
10295 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10296 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
10297 R, DAG.getConstant(ShiftAmt, MVT::i32));
10298
10299 if (VT == MVT::v16i16 && Op.getOpcode() == ISD::SRA)
10300 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10301 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
10302 R, DAG.getConstant(ShiftAmt, MVT::i32));
10303 }
Nadav Rotem43012222011-05-11 08:12:09 +000010304 }
10305 }
10306
10307 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010308 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010309 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10310 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10311 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10312
10313 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010314
Nate Begeman51409212010-07-28 00:21:48 +000010315 std::vector<Constant*> CV(4, CI);
10316 Constant *C = ConstantVector::get(CV);
10317 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10318 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010319 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010320 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010321
10322 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010323 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010324 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10325 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10326 }
Nadav Rotem43012222011-05-11 08:12:09 +000010327 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010328 // a = a << 5;
10329 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10330 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10331 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10332
10333 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10334 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10335
10336 std::vector<Constant*> CVM1(16, CM1);
10337 std::vector<Constant*> CVM2(16, CM2);
10338 Constant *C = ConstantVector::get(CVM1);
10339 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10340 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010341 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010342 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010343
10344 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10345 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10346 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10347 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10348 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010349 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010350 // a += a
10351 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010352
Nate Begeman51409212010-07-28 00:21:48 +000010353 C = ConstantVector::get(CVM2);
10354 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10355 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010356 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010357 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010358
Nate Begeman51409212010-07-28 00:21:48 +000010359 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10360 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10361 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10362 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10363 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010364 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010365 // a += a
10366 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010367
Nate Begeman51409212010-07-28 00:21:48 +000010368 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010369 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10370 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010371 return R;
10372 }
Craig Topper46154eb2011-11-11 07:39:23 +000010373
10374 // Decompose 256-bit shifts into smaller 128-bit shifts.
10375 if (VT.getSizeInBits() == 256) {
10376 int NumElems = VT.getVectorNumElements();
10377 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10378 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10379
10380 // Extract the two vectors
10381 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10382 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10383 DAG, dl);
10384
10385 // Recreate the shift amount vectors
10386 SDValue Amt1, Amt2;
10387 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10388 // Constant shift amount
10389 SmallVector<SDValue, 4> Amt1Csts;
10390 SmallVector<SDValue, 4> Amt2Csts;
10391 for (int i = 0; i < NumElems/2; ++i)
10392 Amt1Csts.push_back(Amt->getOperand(i));
10393 for (int i = NumElems/2; i < NumElems; ++i)
10394 Amt2Csts.push_back(Amt->getOperand(i));
10395
10396 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10397 &Amt1Csts[0], NumElems/2);
10398 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10399 &Amt2Csts[0], NumElems/2);
10400 } else {
10401 // Variable shift amount
10402 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10403 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10404 DAG, dl);
10405 }
10406
10407 // Issue new vector shifts for the smaller types
10408 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10409 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10410
10411 // Concatenate the result back
10412 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10413 }
10414
Nate Begeman51409212010-07-28 00:21:48 +000010415 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010416}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010417
Dan Gohmand858e902010-04-17 15:26:15 +000010418SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010419 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10420 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010421 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10422 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010423 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010424 SDValue LHS = N->getOperand(0);
10425 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010426 unsigned BaseOp = 0;
10427 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010428 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010429 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010430 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010431 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010432 // A subtract of one will be selected as a INC. Note that INC doesn't
10433 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010434 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10435 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010436 BaseOp = X86ISD::INC;
10437 Cond = X86::COND_O;
10438 break;
10439 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010440 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010441 Cond = X86::COND_O;
10442 break;
10443 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010444 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010445 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010446 break;
10447 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010448 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10449 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010450 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10451 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010452 BaseOp = X86ISD::DEC;
10453 Cond = X86::COND_O;
10454 break;
10455 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010456 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010457 Cond = X86::COND_O;
10458 break;
10459 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010460 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010461 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010462 break;
10463 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010464 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010465 Cond = X86::COND_O;
10466 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010467 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10468 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10469 MVT::i32);
10470 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010471
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010472 SDValue SetCC =
10473 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10474 DAG.getConstant(X86::COND_O, MVT::i32),
10475 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010476
Dan Gohman6e5fda22011-07-22 18:45:15 +000010477 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010478 }
Bill Wendling74c37652008-12-09 22:08:41 +000010479 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010480
Bill Wendling61edeb52008-12-02 01:06:39 +000010481 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010482 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010483 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010484
Bill Wendling61edeb52008-12-02 01:06:39 +000010485 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010486 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10487 DAG.getConstant(Cond, MVT::i32),
10488 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010489
Dan Gohman6e5fda22011-07-22 18:45:15 +000010490 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010491}
10492
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010493SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10494 DebugLoc dl = Op.getDebugLoc();
10495 SDNode* Node = Op.getNode();
10496 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
10497 EVT VT = Node->getValueType(0);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010498 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010499 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10500 ExtraVT.getScalarType().getSizeInBits();
10501 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10502
10503 unsigned SHLIntrinsicsID = 0;
10504 unsigned SRAIntrinsicsID = 0;
10505 switch (VT.getSimpleVT().SimpleTy) {
10506 default:
10507 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010508 case MVT::v4i32: {
10509 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10510 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10511 break;
10512 }
10513 case MVT::v8i16: {
10514 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10515 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10516 break;
10517 }
10518 }
10519
10520 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10521 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
10522 Node->getOperand(0), ShAmt);
10523
Nadav Rotema7934dd2011-10-10 19:31:45 +000010524 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10525 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10526 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010527 }
10528
10529 return SDValue();
10530}
10531
10532
Eric Christopher9a9d2752010-07-22 02:48:34 +000010533SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10534 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010535
Eric Christopher77ed1352011-07-08 00:04:56 +000010536 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10537 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010538 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010539 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010540 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010541 SDValue Ops[] = {
10542 DAG.getRegister(X86::ESP, MVT::i32), // Base
10543 DAG.getTargetConstant(1, MVT::i8), // Scale
10544 DAG.getRegister(0, MVT::i32), // Index
10545 DAG.getTargetConstant(0, MVT::i32), // Disp
10546 DAG.getRegister(0, MVT::i32), // Segment.
10547 Zero,
10548 Chain
10549 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010550 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010551 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10552 array_lengthof(Ops));
10553 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010554 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010555
Eric Christopher9a9d2752010-07-22 02:48:34 +000010556 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010557 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010558 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010559
Chris Lattner132929a2010-08-14 17:26:09 +000010560 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10561 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10562 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10563 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010564
Chris Lattner132929a2010-08-14 17:26:09 +000010565 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10566 if (!Op1 && !Op2 && !Op3 && Op4)
10567 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010568
Chris Lattner132929a2010-08-14 17:26:09 +000010569 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10570 if (Op1 && !Op2 && !Op3 && !Op4)
10571 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010572
10573 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010574 // (MFENCE)>;
10575 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010576}
10577
Eli Friedman14648462011-07-27 22:21:52 +000010578SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10579 SelectionDAG &DAG) const {
10580 DebugLoc dl = Op.getDebugLoc();
10581 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10582 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10583 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10584 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10585
10586 // The only fence that needs an instruction is a sequentially-consistent
10587 // cross-thread fence.
10588 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10589 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10590 // no-sse2). There isn't any reason to disable it if the target processor
10591 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010592 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010593 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10594
10595 SDValue Chain = Op.getOperand(0);
10596 SDValue Zero = DAG.getConstant(0, MVT::i32);
10597 SDValue Ops[] = {
10598 DAG.getRegister(X86::ESP, MVT::i32), // Base
10599 DAG.getTargetConstant(1, MVT::i8), // Scale
10600 DAG.getRegister(0, MVT::i32), // Index
10601 DAG.getTargetConstant(0, MVT::i32), // Disp
10602 DAG.getRegister(0, MVT::i32), // Segment.
10603 Zero,
10604 Chain
10605 };
10606 SDNode *Res =
10607 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10608 array_lengthof(Ops));
10609 return SDValue(Res, 0);
10610 }
10611
10612 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10613 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10614}
10615
10616
Dan Gohmand858e902010-04-17 15:26:15 +000010617SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010618 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010619 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010620 unsigned Reg = 0;
10621 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010622 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010623 default:
10624 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010625 case MVT::i8: Reg = X86::AL; size = 1; break;
10626 case MVT::i16: Reg = X86::AX; size = 2; break;
10627 case MVT::i32: Reg = X86::EAX; size = 4; break;
10628 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010629 assert(Subtarget->is64Bit() && "Node not type legal!");
10630 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010631 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010632 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010633 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010634 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010635 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010636 Op.getOperand(1),
10637 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010638 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010639 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010640 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010641 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10642 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10643 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010644 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010645 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010646 return cpOut;
10647}
10648
Duncan Sands1607f052008-12-01 11:39:25 +000010649SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010650 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010651 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010652 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010653 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010654 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010655 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010656 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10657 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010658 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010659 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10660 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010661 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010662 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010663 rdx.getValue(1)
10664 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010665 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010666}
10667
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010668SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010669 SelectionDAG &DAG) const {
10670 EVT SrcVT = Op.getOperand(0).getValueType();
10671 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010672 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010673 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010674 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010675 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010676 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010677 // i64 <=> MMX conversions are Legal.
10678 if (SrcVT==MVT::i64 && DstVT.isVector())
10679 return Op;
10680 if (DstVT==MVT::i64 && SrcVT.isVector())
10681 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010682 // MMX <=> MMX conversions are Legal.
10683 if (SrcVT.isVector() && DstVT.isVector())
10684 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010685 // All other conversions need to be expanded.
10686 return SDValue();
10687}
Chris Lattner5b856542010-12-20 00:59:46 +000010688
Dan Gohmand858e902010-04-17 15:26:15 +000010689SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010690 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010691 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010692 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010693 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010694 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010695 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010696 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010697 Node->getOperand(0),
10698 Node->getOperand(1), negOp,
10699 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010700 cast<AtomicSDNode>(Node)->getAlignment(),
10701 cast<AtomicSDNode>(Node)->getOrdering(),
10702 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010703}
10704
Eli Friedman327236c2011-08-24 20:50:09 +000010705static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10706 SDNode *Node = Op.getNode();
10707 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010708 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010709
10710 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010711 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10712 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10713 // (The only way to get a 16-byte store is cmpxchg16b)
10714 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10715 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10716 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010717 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10718 cast<AtomicSDNode>(Node)->getMemoryVT(),
10719 Node->getOperand(0),
10720 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010721 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010722 cast<AtomicSDNode>(Node)->getOrdering(),
10723 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010724 return Swap.getValue(1);
10725 }
10726 // Other atomic stores have a simple pattern.
10727 return Op;
10728}
10729
Chris Lattner5b856542010-12-20 00:59:46 +000010730static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10731 EVT VT = Op.getNode()->getValueType(0);
10732
10733 // Let legalize expand this if it isn't a legal type yet.
10734 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10735 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010736
Chris Lattner5b856542010-12-20 00:59:46 +000010737 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010738
Chris Lattner5b856542010-12-20 00:59:46 +000010739 unsigned Opc;
10740 bool ExtraOp = false;
10741 switch (Op.getOpcode()) {
10742 default: assert(0 && "Invalid code");
10743 case ISD::ADDC: Opc = X86ISD::ADD; break;
10744 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10745 case ISD::SUBC: Opc = X86ISD::SUB; break;
10746 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10747 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010748
Chris Lattner5b856542010-12-20 00:59:46 +000010749 if (!ExtraOp)
10750 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10751 Op.getOperand(1));
10752 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10753 Op.getOperand(1), Op.getOperand(2));
10754}
10755
Evan Cheng0db9fe62006-04-25 20:13:52 +000010756/// LowerOperation - Provide custom lowering hooks for some operations.
10757///
Dan Gohmand858e902010-04-17 15:26:15 +000010758SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010759 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010760 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010761 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010762 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010763 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010764 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10765 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010766 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010767 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010768 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010769 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10770 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10771 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010772 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010773 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010774 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10775 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10776 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010777 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010778 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010779 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010780 case ISD::SHL_PARTS:
10781 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010782 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010783 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010784 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010785 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010786 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010787 case ISD::FABS: return LowerFABS(Op, DAG);
10788 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010789 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010790 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010791 case ISD::SETCC: return LowerSETCC(Op, DAG);
10792 case ISD::SELECT: return LowerSELECT(Op, DAG);
10793 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010794 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010795 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010796 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010797 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010798 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010799 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10800 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010801 case ISD::FRAME_TO_ARGS_OFFSET:
10802 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010803 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010804 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010805 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10806 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010807 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010808 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10809 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010810 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010811 case ISD::SRA:
10812 case ISD::SRL:
10813 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010814 case ISD::SADDO:
10815 case ISD::UADDO:
10816 case ISD::SSUBO:
10817 case ISD::USUBO:
10818 case ISD::SMULO:
10819 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010820 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010821 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010822 case ISD::ADDC:
10823 case ISD::ADDE:
10824 case ISD::SUBC:
10825 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010826 case ISD::ADD: return LowerADD(Op, DAG);
10827 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010828 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010829}
10830
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010831static void ReplaceATOMIC_LOAD(SDNode *Node,
10832 SmallVectorImpl<SDValue> &Results,
10833 SelectionDAG &DAG) {
10834 DebugLoc dl = Node->getDebugLoc();
10835 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10836
10837 // Convert wide load -> cmpxchg8b/cmpxchg16b
10838 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10839 // (The only way to get a 16-byte load is cmpxchg16b)
10840 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010841 SDValue Zero = DAG.getConstant(0, VT);
10842 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010843 Node->getOperand(0),
10844 Node->getOperand(1), Zero, Zero,
10845 cast<AtomicSDNode>(Node)->getMemOperand(),
10846 cast<AtomicSDNode>(Node)->getOrdering(),
10847 cast<AtomicSDNode>(Node)->getSynchScope());
10848 Results.push_back(Swap.getValue(0));
10849 Results.push_back(Swap.getValue(1));
10850}
10851
Duncan Sands1607f052008-12-01 11:39:25 +000010852void X86TargetLowering::
10853ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010854 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010855 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010856 assert (Node->getValueType(0) == MVT::i64 &&
10857 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010858
10859 SDValue Chain = Node->getOperand(0);
10860 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010861 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010862 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010864 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010865 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010866 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010867 SDValue Result =
10868 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10869 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010870 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010871 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010872 Results.push_back(Result.getValue(2));
10873}
10874
Duncan Sands126d9072008-07-04 11:47:58 +000010875/// ReplaceNodeResults - Replace a node with an illegal result type
10876/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010877void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10878 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010879 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010880 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010881 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010882 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010883 assert(false && "Do not know how to custom type legalize this operation!");
10884 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010885 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010886 case ISD::ADDC:
10887 case ISD::ADDE:
10888 case ISD::SUBC:
10889 case ISD::SUBE:
10890 // We don't want to expand or promote these.
10891 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010892 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010893 std::pair<SDValue,SDValue> Vals =
10894 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010895 SDValue FIST = Vals.first, StackSlot = Vals.second;
10896 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010897 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010898 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010899 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010900 MachinePointerInfo(),
10901 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010902 }
10903 return;
10904 }
10905 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010906 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010907 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010908 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010909 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010910 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010911 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010912 eax.getValue(2));
10913 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10914 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010915 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010916 Results.push_back(edx.getValue(1));
10917 return;
10918 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010919 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010920 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010921 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010922 bool Regs64bit = T == MVT::i128;
10923 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010924 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010925 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10926 DAG.getConstant(0, HalfT));
10927 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10928 DAG.getConstant(1, HalfT));
10929 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10930 Regs64bit ? X86::RAX : X86::EAX,
10931 cpInL, SDValue());
10932 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10933 Regs64bit ? X86::RDX : X86::EDX,
10934 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010935 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010936 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10937 DAG.getConstant(0, HalfT));
10938 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10939 DAG.getConstant(1, HalfT));
10940 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10941 Regs64bit ? X86::RBX : X86::EBX,
10942 swapInL, cpInH.getValue(1));
10943 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10944 Regs64bit ? X86::RCX : X86::ECX,
10945 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010946 SDValue Ops[] = { swapInH.getValue(0),
10947 N->getOperand(1),
10948 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010949 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010950 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010951 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10952 X86ISD::LCMPXCHG8_DAG;
10953 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010954 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010955 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10956 Regs64bit ? X86::RAX : X86::EAX,
10957 HalfT, Result.getValue(1));
10958 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10959 Regs64bit ? X86::RDX : X86::EDX,
10960 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010961 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010962 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010963 Results.push_back(cpOutH.getValue(1));
10964 return;
10965 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010966 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010967 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10968 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010969 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010970 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10971 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010972 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010973 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10974 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010975 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010976 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10977 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010978 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010979 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10980 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010981 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010982 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10983 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010984 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010985 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10986 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010987 case ISD::ATOMIC_LOAD:
10988 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010989 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010990}
10991
Evan Cheng72261582005-12-20 06:22:03 +000010992const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10993 switch (Opcode) {
10994 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010995 case X86ISD::BSF: return "X86ISD::BSF";
10996 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010997 case X86ISD::SHLD: return "X86ISD::SHLD";
10998 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010999 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011000 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011001 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011002 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011003 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011004 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011005 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11006 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11007 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011008 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011009 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011010 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011011 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011012 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011013 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011014 case X86ISD::COMI: return "X86ISD::COMI";
11015 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011016 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011017 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011018 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11019 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011020 case X86ISD::CMOV: return "X86ISD::CMOV";
11021 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011022 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011023 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11024 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011025 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011026 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011027 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011028 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011029 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011030 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11031 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011032 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011033 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011034 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000011035 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
11036 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
11037 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Craig Toppere6a62772011-11-13 17:31:07 +000011038 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11039 case X86ISD::FHADD: return "X86ISD::FHADD";
11040 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011041 case X86ISD::FMAX: return "X86ISD::FMAX";
11042 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011043 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11044 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011045 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011046 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011047 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011048 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011049 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011050 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11051 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011052 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11053 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11054 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11055 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11056 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11057 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011058 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11059 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011060 case X86ISD::VSHL: return "X86ISD::VSHL";
11061 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011062 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11063 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11064 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11065 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11066 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11067 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11068 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11069 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11070 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11071 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011072 case X86ISD::ADD: return "X86ISD::ADD";
11073 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011074 case X86ISD::ADC: return "X86ISD::ADC";
11075 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011076 case X86ISD::SMUL: return "X86ISD::SMUL";
11077 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011078 case X86ISD::INC: return "X86ISD::INC";
11079 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011080 case X86ISD::OR: return "X86ISD::OR";
11081 case X86ISD::XOR: return "X86ISD::XOR";
11082 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011083 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011084 case X86ISD::BLSI: return "X86ISD::BLSI";
11085 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11086 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011087 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011088 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011089 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011090 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11091 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11092 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11093 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11094 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11095 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11096 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11097 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11098 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011099 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011100 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011101 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011102 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11103 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011104 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11105 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11106 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11107 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11108 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11109 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11110 case X86ISD::MOVSS: return "X86ISD::MOVSS";
11111 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
11112 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000011113 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011114 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
11115 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
11116 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
11117 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
11118 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
11119 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
11120 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
11121 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
11122 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
11123 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011124 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011125 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
11126 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
11127 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
11128 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011129 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011130 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011131 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011132 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011133 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011134 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011135 }
11136}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011137
Chris Lattnerc9addb72007-03-30 23:15:24 +000011138// isLegalAddressingMode - Return true if the addressing mode represented
11139// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011140bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011141 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011142 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011143 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011144 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011145
Chris Lattnerc9addb72007-03-30 23:15:24 +000011146 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011147 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011148 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011149
Chris Lattnerc9addb72007-03-30 23:15:24 +000011150 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011151 unsigned GVFlags =
11152 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011153
Chris Lattnerdfed4132009-07-10 07:38:24 +000011154 // If a reference to this global requires an extra load, we can't fold it.
11155 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011156 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011157
Chris Lattnerdfed4132009-07-10 07:38:24 +000011158 // If BaseGV requires a register for the PIC base, we cannot also have a
11159 // BaseReg specified.
11160 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011161 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011162
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011163 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011164 if ((M != CodeModel::Small || R != Reloc::Static) &&
11165 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011166 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011167 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011168
Chris Lattnerc9addb72007-03-30 23:15:24 +000011169 switch (AM.Scale) {
11170 case 0:
11171 case 1:
11172 case 2:
11173 case 4:
11174 case 8:
11175 // These scales always work.
11176 break;
11177 case 3:
11178 case 5:
11179 case 9:
11180 // These scales are formed with basereg+scalereg. Only accept if there is
11181 // no basereg yet.
11182 if (AM.HasBaseReg)
11183 return false;
11184 break;
11185 default: // Other stuff never works.
11186 return false;
11187 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011188
Chris Lattnerc9addb72007-03-30 23:15:24 +000011189 return true;
11190}
11191
11192
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011193bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011194 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011195 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011196 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11197 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011198 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011199 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011200 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011201}
11202
Owen Andersone50ed302009-08-10 22:56:29 +000011203bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011204 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011205 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011206 unsigned NumBits1 = VT1.getSizeInBits();
11207 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011208 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011209 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011210 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011211}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011212
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011213bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011214 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011215 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011216}
11217
Owen Andersone50ed302009-08-10 22:56:29 +000011218bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011219 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011220 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011221}
11222
Owen Andersone50ed302009-08-10 22:56:29 +000011223bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011224 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011225 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011226}
11227
Evan Cheng60c07e12006-07-05 22:17:51 +000011228/// isShuffleMaskLegal - Targets can use this to indicate that they only
11229/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11230/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11231/// are assumed to be legal.
11232bool
Eric Christopherfd179292009-08-27 18:07:15 +000011233X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011234 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011235 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011236 if (VT.getSizeInBits() == 64)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000011237 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011238
Nate Begemana09008b2009-10-19 02:17:23 +000011239 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011240 return (VT.getVectorNumElements() == 2 ||
11241 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11242 isMOVLMask(M, VT) ||
11243 isSHUFPMask(M, VT) ||
11244 isPSHUFDMask(M, VT) ||
11245 isPSHUFHWMask(M, VT) ||
11246 isPSHUFLWMask(M, VT) ||
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000011247 isPALIGNRMask(M, VT, Subtarget->hasSSSE3() || Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011248 isUNPCKLMask(M, VT) ||
11249 isUNPCKHMask(M, VT) ||
11250 isUNPCKL_v_undef_Mask(M, VT) ||
11251 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011252}
11253
Dan Gohman7d8143f2008-04-09 20:09:42 +000011254bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011255X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011256 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011257 unsigned NumElts = VT.getVectorNumElements();
11258 // FIXME: This collection of masks seems suspect.
11259 if (NumElts == 2)
11260 return true;
11261 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11262 return (isMOVLMask(Mask, VT) ||
11263 isCommutedMOVLMask(Mask, VT, true) ||
11264 isSHUFPMask(Mask, VT) ||
11265 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011266 }
11267 return false;
11268}
11269
11270//===----------------------------------------------------------------------===//
11271// X86 Scheduler Hooks
11272//===----------------------------------------------------------------------===//
11273
Mon P Wang63307c32008-05-05 19:05:59 +000011274// private utility function
11275MachineBasicBlock *
11276X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11277 MachineBasicBlock *MBB,
11278 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011279 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011280 unsigned LoadOpc,
11281 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011282 unsigned notOpc,
11283 unsigned EAXreg,
11284 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011285 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011286 // For the atomic bitwise operator, we generate
11287 // thisMBB:
11288 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011289 // ld t1 = [bitinstr.addr]
11290 // op t2 = t1, [bitinstr.val]
11291 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011292 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11293 // bz newMBB
11294 // fallthrough -->nextMBB
11295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11296 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011297 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011298 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011299
Mon P Wang63307c32008-05-05 19:05:59 +000011300 /// First build the CFG
11301 MachineFunction *F = MBB->getParent();
11302 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011303 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11304 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11305 F->insert(MBBIter, newMBB);
11306 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011307
Dan Gohman14152b42010-07-06 20:24:04 +000011308 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11309 nextMBB->splice(nextMBB->begin(), thisMBB,
11310 llvm::next(MachineBasicBlock::iterator(bInstr)),
11311 thisMBB->end());
11312 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011313
Mon P Wang63307c32008-05-05 19:05:59 +000011314 // Update thisMBB to fall through to newMBB
11315 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011316
Mon P Wang63307c32008-05-05 19:05:59 +000011317 // newMBB jumps to itself and fall through to nextMBB
11318 newMBB->addSuccessor(nextMBB);
11319 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011320
Mon P Wang63307c32008-05-05 19:05:59 +000011321 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011322 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011323 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011324 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011325 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011326 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011327 int numArgs = bInstr->getNumOperands() - 1;
11328 for (int i=0; i < numArgs; ++i)
11329 argOpers[i] = &bInstr->getOperand(i+1);
11330
11331 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011332 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011333 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Dale Johannesen140be2d2008-08-19 18:47:28 +000011335 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011336 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011337 for (int i=0; i <= lastAddrIndx; ++i)
11338 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011339
Dale Johannesen140be2d2008-08-19 18:47:28 +000011340 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011341 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011342 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011343 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011344 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011345 tt = t1;
11346
Dale Johannesen140be2d2008-08-19 18:47:28 +000011347 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011348 assert((argOpers[valArgIndx]->isReg() ||
11349 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011350 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011351 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011353 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011355 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011356 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011357
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011358 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011359 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011360
Dale Johannesene4d209d2009-02-03 20:21:25 +000011361 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011362 for (int i=0; i <= lastAddrIndx; ++i)
11363 (*MIB).addOperand(*argOpers[i]);
11364 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011365 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011366 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11367 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011368
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011369 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011370 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011371
Mon P Wang63307c32008-05-05 19:05:59 +000011372 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011373 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011374
Dan Gohman14152b42010-07-06 20:24:04 +000011375 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011376 return nextMBB;
11377}
11378
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011379// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011380MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011381X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11382 MachineBasicBlock *MBB,
11383 unsigned regOpcL,
11384 unsigned regOpcH,
11385 unsigned immOpcL,
11386 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011387 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 // For the atomic bitwise operator, we generate
11389 // thisMBB (instructions are in pairs, except cmpxchg8b)
11390 // ld t1,t2 = [bitinstr.addr]
11391 // newMBB:
11392 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11393 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011394 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011395 // mov ECX, EBX <- t5, t6
11396 // mov EAX, EDX <- t1, t2
11397 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11398 // mov t3, t4 <- EAX, EDX
11399 // bz newMBB
11400 // result in out1, out2
11401 // fallthrough -->nextMBB
11402
11403 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11404 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011405 const unsigned NotOpc = X86::NOT32r;
11406 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11407 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11408 MachineFunction::iterator MBBIter = MBB;
11409 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 /// First build the CFG
11412 MachineFunction *F = MBB->getParent();
11413 MachineBasicBlock *thisMBB = MBB;
11414 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11415 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11416 F->insert(MBBIter, newMBB);
11417 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011418
Dan Gohman14152b42010-07-06 20:24:04 +000011419 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11420 nextMBB->splice(nextMBB->begin(), thisMBB,
11421 llvm::next(MachineBasicBlock::iterator(bInstr)),
11422 thisMBB->end());
11423 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 // Update thisMBB to fall through to newMBB
11426 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011427
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 // newMBB jumps to itself and fall through to nextMBB
11429 newMBB->addSuccessor(nextMBB);
11430 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011431
Dale Johannesene4d209d2009-02-03 20:21:25 +000011432 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011433 // Insert instructions into newMBB based on incoming instruction
11434 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011435 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011436 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011437 MachineOperand& dest1Oper = bInstr->getOperand(0);
11438 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011439 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11440 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441 argOpers[i] = &bInstr->getOperand(i+2);
11442
Dan Gohman71ea4e52010-05-14 21:01:44 +000011443 // We use some of the operands multiple times, so conservatively just
11444 // clear any kill flags that might be present.
11445 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11446 argOpers[i]->setIsKill(false);
11447 }
11448
Evan Chengad5b52f2010-01-08 19:14:57 +000011449 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011450 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011451
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011453 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 for (int i=0; i <= lastAddrIndx; ++i)
11455 (*MIB).addOperand(*argOpers[i]);
11456 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011457 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011458 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011459 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011460 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011461 MachineOperand newOp3 = *(argOpers[3]);
11462 if (newOp3.isImm())
11463 newOp3.setImm(newOp3.getImm()+4);
11464 else
11465 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011467 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011468
11469 // t3/4 are defined later, at the bottom of the loop
11470 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11471 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011474 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11476
Evan Cheng306b4ca2010-01-08 23:41:50 +000011477 // The subsequent operations should be using the destination registers of
11478 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011479 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011480 t1 = F->getRegInfo().createVirtualRegister(RC);
11481 t2 = F->getRegInfo().createVirtualRegister(RC);
11482 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11483 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011484 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011485 t1 = dest1Oper.getReg();
11486 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 }
11488
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011489 int valArgIndx = lastAddrIndx + 1;
11490 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011491 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011492 "invalid operand");
11493 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11494 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011495 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011496 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011497 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011498 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011499 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011500 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011501 (*MIB).addOperand(*argOpers[valArgIndx]);
11502 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011503 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011504 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011505 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011506 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011508 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011509 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011510 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011511 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011512 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011514 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011516 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 MIB.addReg(t2);
11518
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011519 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011521 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011522 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011523
Dale Johannesene4d209d2009-02-03 20:21:25 +000011524 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525 for (int i=0; i <= lastAddrIndx; ++i)
11526 (*MIB).addOperand(*argOpers[i]);
11527
11528 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011529 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11530 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011532 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011534 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011536
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011538 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011539
Dan Gohman14152b42010-07-06 20:24:04 +000011540 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011541 return nextMBB;
11542}
11543
11544// private utility function
11545MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011546X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11547 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011548 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011549 // For the atomic min/max operator, we generate
11550 // thisMBB:
11551 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011552 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011553 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011554 // cmp t1, t2
11555 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011556 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011557 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11558 // bz newMBB
11559 // fallthrough -->nextMBB
11560 //
11561 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11562 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011563 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011564 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011565
Mon P Wang63307c32008-05-05 19:05:59 +000011566 /// First build the CFG
11567 MachineFunction *F = MBB->getParent();
11568 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011569 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11570 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11571 F->insert(MBBIter, newMBB);
11572 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Dan Gohman14152b42010-07-06 20:24:04 +000011574 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11575 nextMBB->splice(nextMBB->begin(), thisMBB,
11576 llvm::next(MachineBasicBlock::iterator(mInstr)),
11577 thisMBB->end());
11578 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011579
Mon P Wang63307c32008-05-05 19:05:59 +000011580 // Update thisMBB to fall through to newMBB
11581 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011582
Mon P Wang63307c32008-05-05 19:05:59 +000011583 // newMBB jumps to newMBB and fall through to nextMBB
11584 newMBB->addSuccessor(nextMBB);
11585 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Dale Johannesene4d209d2009-02-03 20:21:25 +000011587 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011588 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011589 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011590 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011591 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011592 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011593 int numArgs = mInstr->getNumOperands() - 1;
11594 for (int i=0; i < numArgs; ++i)
11595 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011596
Mon P Wang63307c32008-05-05 19:05:59 +000011597 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011598 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011599 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011600
Mon P Wangab3e7472008-05-05 22:56:23 +000011601 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011602 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011603 for (int i=0; i <= lastAddrIndx; ++i)
11604 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011605
Mon P Wang63307c32008-05-05 19:05:59 +000011606 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011607 assert((argOpers[valArgIndx]->isReg() ||
11608 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011609 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011610
11611 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011612 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011613 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011614 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011615 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011616 (*MIB).addOperand(*argOpers[valArgIndx]);
11617
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011618 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011619 MIB.addReg(t1);
11620
Dale Johannesene4d209d2009-02-03 20:21:25 +000011621 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011622 MIB.addReg(t1);
11623 MIB.addReg(t2);
11624
11625 // Generate movc
11626 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011627 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011628 MIB.addReg(t2);
11629 MIB.addReg(t1);
11630
11631 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011632 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011633 for (int i=0; i <= lastAddrIndx; ++i)
11634 (*MIB).addOperand(*argOpers[i]);
11635 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011636 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011637 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11638 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011639
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011640 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011641 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011642
Mon P Wang63307c32008-05-05 19:05:59 +000011643 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011644 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011645
Dan Gohman14152b42010-07-06 20:24:04 +000011646 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011647 return nextMBB;
11648}
11649
Eric Christopherf83a5de2009-08-27 18:08:16 +000011650// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011651// or XMM0_V32I8 in AVX all of this code can be replaced with that
11652// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011653MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011654X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011655 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011656 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
11657 "Target must have SSE4.2 or AVX features enabled");
11658
Eric Christopherb120ab42009-08-18 22:50:32 +000011659 DebugLoc dl = MI->getDebugLoc();
11660 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011661 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011662 if (!Subtarget->hasAVX()) {
11663 if (memArg)
11664 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11665 else
11666 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11667 } else {
11668 if (memArg)
11669 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11670 else
11671 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11672 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011673
Eric Christopher41c902f2010-11-30 08:20:21 +000011674 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011675 for (unsigned i = 0; i < numArgs; ++i) {
11676 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011677 if (!(Op.isReg() && Op.isImplicit()))
11678 MIB.addOperand(Op);
11679 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011680 BuildMI(*BB, MI, dl,
11681 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11682 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011683 .addReg(X86::XMM0);
11684
Dan Gohman14152b42010-07-06 20:24:04 +000011685 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011686 return BB;
11687}
11688
11689MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011690X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011691 DebugLoc dl = MI->getDebugLoc();
11692 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011693
Eric Christopher228232b2010-11-30 07:20:12 +000011694 // Address into RAX/EAX, other two args into ECX, EDX.
11695 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11696 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11697 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11698 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011699 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011700
Eric Christopher228232b2010-11-30 07:20:12 +000011701 unsigned ValOps = X86::AddrNumOperands;
11702 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11703 .addReg(MI->getOperand(ValOps).getReg());
11704 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11705 .addReg(MI->getOperand(ValOps+1).getReg());
11706
11707 // The instruction doesn't actually take any operands though.
11708 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011709
Eric Christopher228232b2010-11-30 07:20:12 +000011710 MI->eraseFromParent(); // The pseudo is gone now.
11711 return BB;
11712}
11713
11714MachineBasicBlock *
11715X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011716 DebugLoc dl = MI->getDebugLoc();
11717 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011718
Eric Christopher228232b2010-11-30 07:20:12 +000011719 // First arg in ECX, the second in EAX.
11720 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11721 .addReg(MI->getOperand(0).getReg());
11722 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11723 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011724
Eric Christopher228232b2010-11-30 07:20:12 +000011725 // The instruction doesn't actually take any operands though.
11726 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011727
Eric Christopher228232b2010-11-30 07:20:12 +000011728 MI->eraseFromParent(); // The pseudo is gone now.
11729 return BB;
11730}
11731
11732MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011733X86TargetLowering::EmitVAARG64WithCustomInserter(
11734 MachineInstr *MI,
11735 MachineBasicBlock *MBB) const {
11736 // Emit va_arg instruction on X86-64.
11737
11738 // Operands to this pseudo-instruction:
11739 // 0 ) Output : destination address (reg)
11740 // 1-5) Input : va_list address (addr, i64mem)
11741 // 6 ) ArgSize : Size (in bytes) of vararg type
11742 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11743 // 8 ) Align : Alignment of type
11744 // 9 ) EFLAGS (implicit-def)
11745
11746 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11747 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11748
11749 unsigned DestReg = MI->getOperand(0).getReg();
11750 MachineOperand &Base = MI->getOperand(1);
11751 MachineOperand &Scale = MI->getOperand(2);
11752 MachineOperand &Index = MI->getOperand(3);
11753 MachineOperand &Disp = MI->getOperand(4);
11754 MachineOperand &Segment = MI->getOperand(5);
11755 unsigned ArgSize = MI->getOperand(6).getImm();
11756 unsigned ArgMode = MI->getOperand(7).getImm();
11757 unsigned Align = MI->getOperand(8).getImm();
11758
11759 // Memory Reference
11760 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11761 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11762 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11763
11764 // Machine Information
11765 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11766 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11767 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11768 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11769 DebugLoc DL = MI->getDebugLoc();
11770
11771 // struct va_list {
11772 // i32 gp_offset
11773 // i32 fp_offset
11774 // i64 overflow_area (address)
11775 // i64 reg_save_area (address)
11776 // }
11777 // sizeof(va_list) = 24
11778 // alignment(va_list) = 8
11779
11780 unsigned TotalNumIntRegs = 6;
11781 unsigned TotalNumXMMRegs = 8;
11782 bool UseGPOffset = (ArgMode == 1);
11783 bool UseFPOffset = (ArgMode == 2);
11784 unsigned MaxOffset = TotalNumIntRegs * 8 +
11785 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11786
11787 /* Align ArgSize to a multiple of 8 */
11788 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11789 bool NeedsAlign = (Align > 8);
11790
11791 MachineBasicBlock *thisMBB = MBB;
11792 MachineBasicBlock *overflowMBB;
11793 MachineBasicBlock *offsetMBB;
11794 MachineBasicBlock *endMBB;
11795
11796 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11797 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11798 unsigned OffsetReg = 0;
11799
11800 if (!UseGPOffset && !UseFPOffset) {
11801 // If we only pull from the overflow region, we don't create a branch.
11802 // We don't need to alter control flow.
11803 OffsetDestReg = 0; // unused
11804 OverflowDestReg = DestReg;
11805
11806 offsetMBB = NULL;
11807 overflowMBB = thisMBB;
11808 endMBB = thisMBB;
11809 } else {
11810 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11811 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11812 // If not, pull from overflow_area. (branch to overflowMBB)
11813 //
11814 // thisMBB
11815 // | .
11816 // | .
11817 // offsetMBB overflowMBB
11818 // | .
11819 // | .
11820 // endMBB
11821
11822 // Registers for the PHI in endMBB
11823 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11824 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11825
11826 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11827 MachineFunction *MF = MBB->getParent();
11828 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11829 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11830 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11831
11832 MachineFunction::iterator MBBIter = MBB;
11833 ++MBBIter;
11834
11835 // Insert the new basic blocks
11836 MF->insert(MBBIter, offsetMBB);
11837 MF->insert(MBBIter, overflowMBB);
11838 MF->insert(MBBIter, endMBB);
11839
11840 // Transfer the remainder of MBB and its successor edges to endMBB.
11841 endMBB->splice(endMBB->begin(), thisMBB,
11842 llvm::next(MachineBasicBlock::iterator(MI)),
11843 thisMBB->end());
11844 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11845
11846 // Make offsetMBB and overflowMBB successors of thisMBB
11847 thisMBB->addSuccessor(offsetMBB);
11848 thisMBB->addSuccessor(overflowMBB);
11849
11850 // endMBB is a successor of both offsetMBB and overflowMBB
11851 offsetMBB->addSuccessor(endMBB);
11852 overflowMBB->addSuccessor(endMBB);
11853
11854 // Load the offset value into a register
11855 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11856 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11857 .addOperand(Base)
11858 .addOperand(Scale)
11859 .addOperand(Index)
11860 .addDisp(Disp, UseFPOffset ? 4 : 0)
11861 .addOperand(Segment)
11862 .setMemRefs(MMOBegin, MMOEnd);
11863
11864 // Check if there is enough room left to pull this argument.
11865 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11866 .addReg(OffsetReg)
11867 .addImm(MaxOffset + 8 - ArgSizeA8);
11868
11869 // Branch to "overflowMBB" if offset >= max
11870 // Fall through to "offsetMBB" otherwise
11871 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11872 .addMBB(overflowMBB);
11873 }
11874
11875 // In offsetMBB, emit code to use the reg_save_area.
11876 if (offsetMBB) {
11877 assert(OffsetReg != 0);
11878
11879 // Read the reg_save_area address.
11880 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11881 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11882 .addOperand(Base)
11883 .addOperand(Scale)
11884 .addOperand(Index)
11885 .addDisp(Disp, 16)
11886 .addOperand(Segment)
11887 .setMemRefs(MMOBegin, MMOEnd);
11888
11889 // Zero-extend the offset
11890 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11891 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11892 .addImm(0)
11893 .addReg(OffsetReg)
11894 .addImm(X86::sub_32bit);
11895
11896 // Add the offset to the reg_save_area to get the final address.
11897 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11898 .addReg(OffsetReg64)
11899 .addReg(RegSaveReg);
11900
11901 // Compute the offset for the next argument
11902 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11903 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11904 .addReg(OffsetReg)
11905 .addImm(UseFPOffset ? 16 : 8);
11906
11907 // Store it back into the va_list.
11908 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11909 .addOperand(Base)
11910 .addOperand(Scale)
11911 .addOperand(Index)
11912 .addDisp(Disp, UseFPOffset ? 4 : 0)
11913 .addOperand(Segment)
11914 .addReg(NextOffsetReg)
11915 .setMemRefs(MMOBegin, MMOEnd);
11916
11917 // Jump to endMBB
11918 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11919 .addMBB(endMBB);
11920 }
11921
11922 //
11923 // Emit code to use overflow area
11924 //
11925
11926 // Load the overflow_area address into a register.
11927 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11928 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11929 .addOperand(Base)
11930 .addOperand(Scale)
11931 .addOperand(Index)
11932 .addDisp(Disp, 8)
11933 .addOperand(Segment)
11934 .setMemRefs(MMOBegin, MMOEnd);
11935
11936 // If we need to align it, do so. Otherwise, just copy the address
11937 // to OverflowDestReg.
11938 if (NeedsAlign) {
11939 // Align the overflow address
11940 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11941 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11942
11943 // aligned_addr = (addr + (align-1)) & ~(align-1)
11944 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11945 .addReg(OverflowAddrReg)
11946 .addImm(Align-1);
11947
11948 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11949 .addReg(TmpReg)
11950 .addImm(~(uint64_t)(Align-1));
11951 } else {
11952 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11953 .addReg(OverflowAddrReg);
11954 }
11955
11956 // Compute the next overflow address after this argument.
11957 // (the overflow address should be kept 8-byte aligned)
11958 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11959 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11960 .addReg(OverflowDestReg)
11961 .addImm(ArgSizeA8);
11962
11963 // Store the new overflow address.
11964 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11965 .addOperand(Base)
11966 .addOperand(Scale)
11967 .addOperand(Index)
11968 .addDisp(Disp, 8)
11969 .addOperand(Segment)
11970 .addReg(NextAddrReg)
11971 .setMemRefs(MMOBegin, MMOEnd);
11972
11973 // If we branched, emit the PHI to the front of endMBB.
11974 if (offsetMBB) {
11975 BuildMI(*endMBB, endMBB->begin(), DL,
11976 TII->get(X86::PHI), DestReg)
11977 .addReg(OffsetDestReg).addMBB(offsetMBB)
11978 .addReg(OverflowDestReg).addMBB(overflowMBB);
11979 }
11980
11981 // Erase the pseudo instruction
11982 MI->eraseFromParent();
11983
11984 return endMBB;
11985}
11986
11987MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011988X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11989 MachineInstr *MI,
11990 MachineBasicBlock *MBB) const {
11991 // Emit code to save XMM registers to the stack. The ABI says that the
11992 // number of registers to save is given in %al, so it's theoretically
11993 // possible to do an indirect jump trick to avoid saving all of them,
11994 // however this code takes a simpler approach and just executes all
11995 // of the stores if %al is non-zero. It's less code, and it's probably
11996 // easier on the hardware branch predictor, and stores aren't all that
11997 // expensive anyway.
11998
11999 // Create the new basic blocks. One block contains all the XMM stores,
12000 // and one block is the final destination regardless of whether any
12001 // stores were performed.
12002 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12003 MachineFunction *F = MBB->getParent();
12004 MachineFunction::iterator MBBIter = MBB;
12005 ++MBBIter;
12006 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12007 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12008 F->insert(MBBIter, XMMSaveMBB);
12009 F->insert(MBBIter, EndMBB);
12010
Dan Gohman14152b42010-07-06 20:24:04 +000012011 // Transfer the remainder of MBB and its successor edges to EndMBB.
12012 EndMBB->splice(EndMBB->begin(), MBB,
12013 llvm::next(MachineBasicBlock::iterator(MI)),
12014 MBB->end());
12015 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12016
Dan Gohmand6708ea2009-08-15 01:38:56 +000012017 // The original block will now fall through to the XMM save block.
12018 MBB->addSuccessor(XMMSaveMBB);
12019 // The XMMSaveMBB will fall through to the end block.
12020 XMMSaveMBB->addSuccessor(EndMBB);
12021
12022 // Now add the instructions.
12023 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12024 DebugLoc DL = MI->getDebugLoc();
12025
12026 unsigned CountReg = MI->getOperand(0).getReg();
12027 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12028 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12029
12030 if (!Subtarget->isTargetWin64()) {
12031 // If %al is 0, branch around the XMM save block.
12032 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012033 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012034 MBB->addSuccessor(EndMBB);
12035 }
12036
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012037 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012038 // In the XMM save block, save all the XMM argument registers.
12039 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12040 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012041 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012042 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012043 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012044 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012045 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012046 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012047 .addFrameIndex(RegSaveFrameIndex)
12048 .addImm(/*Scale=*/1)
12049 .addReg(/*IndexReg=*/0)
12050 .addImm(/*Disp=*/Offset)
12051 .addReg(/*Segment=*/0)
12052 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012053 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012054 }
12055
Dan Gohman14152b42010-07-06 20:24:04 +000012056 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012057
12058 return EndMBB;
12059}
Mon P Wang63307c32008-05-05 19:05:59 +000012060
Evan Cheng60c07e12006-07-05 22:17:51 +000012061MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012062X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012063 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012064 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12065 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012066
Chris Lattner52600972009-09-02 05:57:00 +000012067 // To "insert" a SELECT_CC instruction, we actually have to insert the
12068 // diamond control-flow pattern. The incoming instruction knows the
12069 // destination vreg to set, the condition code register to branch on, the
12070 // true/false values to select between, and a branch opcode to use.
12071 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12072 MachineFunction::iterator It = BB;
12073 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012074
Chris Lattner52600972009-09-02 05:57:00 +000012075 // thisMBB:
12076 // ...
12077 // TrueVal = ...
12078 // cmpTY ccX, r1, r2
12079 // bCC copy1MBB
12080 // fallthrough --> copy0MBB
12081 MachineBasicBlock *thisMBB = BB;
12082 MachineFunction *F = BB->getParent();
12083 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12084 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012085 F->insert(It, copy0MBB);
12086 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012087
Bill Wendling730c07e2010-06-25 20:48:10 +000012088 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12089 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012090 if (!MI->killsRegister(X86::EFLAGS)) {
12091 copy0MBB->addLiveIn(X86::EFLAGS);
12092 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012093 }
12094
Dan Gohman14152b42010-07-06 20:24:04 +000012095 // Transfer the remainder of BB and its successor edges to sinkMBB.
12096 sinkMBB->splice(sinkMBB->begin(), BB,
12097 llvm::next(MachineBasicBlock::iterator(MI)),
12098 BB->end());
12099 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12100
12101 // Add the true and fallthrough blocks as its successors.
12102 BB->addSuccessor(copy0MBB);
12103 BB->addSuccessor(sinkMBB);
12104
12105 // Create the conditional branch instruction.
12106 unsigned Opc =
12107 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12108 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12109
Chris Lattner52600972009-09-02 05:57:00 +000012110 // copy0MBB:
12111 // %FalseValue = ...
12112 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012113 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012114
Chris Lattner52600972009-09-02 05:57:00 +000012115 // sinkMBB:
12116 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12117 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012118 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12119 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012120 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12121 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12122
Dan Gohman14152b42010-07-06 20:24:04 +000012123 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012124 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012125}
12126
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012127MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012128X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12129 bool Is64Bit) const {
12130 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12131 DebugLoc DL = MI->getDebugLoc();
12132 MachineFunction *MF = BB->getParent();
12133 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12134
12135 assert(EnableSegmentedStacks);
12136
12137 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12138 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12139
12140 // BB:
12141 // ... [Till the alloca]
12142 // If stacklet is not large enough, jump to mallocMBB
12143 //
12144 // bumpMBB:
12145 // Allocate by subtracting from RSP
12146 // Jump to continueMBB
12147 //
12148 // mallocMBB:
12149 // Allocate by call to runtime
12150 //
12151 // continueMBB:
12152 // ...
12153 // [rest of original BB]
12154 //
12155
12156 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12157 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12158 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12159
12160 MachineRegisterInfo &MRI = MF->getRegInfo();
12161 const TargetRegisterClass *AddrRegClass =
12162 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12163
12164 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12165 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12166 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012167 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012168 sizeVReg = MI->getOperand(1).getReg(),
12169 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12170
12171 MachineFunction::iterator MBBIter = BB;
12172 ++MBBIter;
12173
12174 MF->insert(MBBIter, bumpMBB);
12175 MF->insert(MBBIter, mallocMBB);
12176 MF->insert(MBBIter, continueMBB);
12177
12178 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12179 (MachineBasicBlock::iterator(MI)), BB->end());
12180 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12181
12182 // Add code to the main basic block to check if the stack limit has been hit,
12183 // and if so, jump to mallocMBB otherwise to bumpMBB.
12184 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012185 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012186 .addReg(tmpSPVReg).addReg(sizeVReg);
12187 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12188 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012189 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012190 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12191
12192 // bumpMBB simply decreases the stack pointer, since we know the current
12193 // stacklet has enough space.
12194 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012195 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012196 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012197 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012198 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12199
12200 // Calls into a routine in libgcc to allocate more space from the heap.
12201 if (Is64Bit) {
12202 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12203 .addReg(sizeVReg);
12204 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12205 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12206 } else {
12207 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12208 .addImm(12);
12209 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12210 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12211 .addExternalSymbol("__morestack_allocate_stack_space");
12212 }
12213
12214 if (!Is64Bit)
12215 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12216 .addImm(16);
12217
12218 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12219 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12220 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12221
12222 // Set up the CFG correctly.
12223 BB->addSuccessor(bumpMBB);
12224 BB->addSuccessor(mallocMBB);
12225 mallocMBB->addSuccessor(continueMBB);
12226 bumpMBB->addSuccessor(continueMBB);
12227
12228 // Take care of the PHI nodes.
12229 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12230 MI->getOperand(0).getReg())
12231 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12232 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12233
12234 // Delete the original pseudo instruction.
12235 MI->eraseFromParent();
12236
12237 // And we're done.
12238 return continueMBB;
12239}
12240
12241MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012242X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012243 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012244 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12245 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012246
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012247 assert(!Subtarget->isTargetEnvMacho());
12248
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012249 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12250 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012251
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012252 if (Subtarget->isTargetWin64()) {
12253 if (Subtarget->isTargetCygMing()) {
12254 // ___chkstk(Mingw64):
12255 // Clobbers R10, R11, RAX and EFLAGS.
12256 // Updates RSP.
12257 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12258 .addExternalSymbol("___chkstk")
12259 .addReg(X86::RAX, RegState::Implicit)
12260 .addReg(X86::RSP, RegState::Implicit)
12261 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12262 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12263 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12264 } else {
12265 // __chkstk(MSVCRT): does not update stack pointer.
12266 // Clobbers R10, R11 and EFLAGS.
12267 // FIXME: RAX(allocated size) might be reused and not killed.
12268 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12269 .addExternalSymbol("__chkstk")
12270 .addReg(X86::RAX, RegState::Implicit)
12271 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12272 // RAX has the offset to subtracted from RSP.
12273 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12274 .addReg(X86::RSP)
12275 .addReg(X86::RAX);
12276 }
12277 } else {
12278 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012279 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12280
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012281 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12282 .addExternalSymbol(StackProbeSymbol)
12283 .addReg(X86::EAX, RegState::Implicit)
12284 .addReg(X86::ESP, RegState::Implicit)
12285 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12286 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12287 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12288 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012289
Dan Gohman14152b42010-07-06 20:24:04 +000012290 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012291 return BB;
12292}
Chris Lattner52600972009-09-02 05:57:00 +000012293
12294MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012295X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12296 MachineBasicBlock *BB) const {
12297 // This is pretty easy. We're taking the value that we received from
12298 // our load from the relocation, sticking it in either RDI (x86-64)
12299 // or EAX and doing an indirect call. The return value will then
12300 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012301 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012302 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012303 DebugLoc DL = MI->getDebugLoc();
12304 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012305
12306 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012307 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012308
Eric Christopher30ef0e52010-06-03 04:07:48 +000012309 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012310 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12311 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012312 .addReg(X86::RIP)
12313 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012314 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012315 MI->getOperand(3).getTargetFlags())
12316 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012317 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012318 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012319 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012320 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12321 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012322 .addReg(0)
12323 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012324 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012325 MI->getOperand(3).getTargetFlags())
12326 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012327 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012328 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012329 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012330 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12331 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012332 .addReg(TII->getGlobalBaseReg(F))
12333 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012334 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012335 MI->getOperand(3).getTargetFlags())
12336 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012337 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012338 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012339 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012340
Dan Gohman14152b42010-07-06 20:24:04 +000012341 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012342 return BB;
12343}
12344
12345MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012346X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012347 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012349 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012350 case X86::TAILJMPd64:
12351 case X86::TAILJMPr64:
12352 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012353 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012354 case X86::TCRETURNdi64:
12355 case X86::TCRETURNri64:
12356 case X86::TCRETURNmi64:
12357 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12358 // On AMD64, additional defs should be added before register allocation.
12359 if (!Subtarget->isTargetWin64()) {
12360 MI->addRegisterDefined(X86::RSI);
12361 MI->addRegisterDefined(X86::RDI);
12362 MI->addRegisterDefined(X86::XMM6);
12363 MI->addRegisterDefined(X86::XMM7);
12364 MI->addRegisterDefined(X86::XMM8);
12365 MI->addRegisterDefined(X86::XMM9);
12366 MI->addRegisterDefined(X86::XMM10);
12367 MI->addRegisterDefined(X86::XMM11);
12368 MI->addRegisterDefined(X86::XMM12);
12369 MI->addRegisterDefined(X86::XMM13);
12370 MI->addRegisterDefined(X86::XMM14);
12371 MI->addRegisterDefined(X86::XMM15);
12372 }
12373 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012374 case X86::WIN_ALLOCA:
12375 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012376 case X86::SEG_ALLOCA_32:
12377 return EmitLoweredSegAlloca(MI, BB, false);
12378 case X86::SEG_ALLOCA_64:
12379 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012380 case X86::TLSCall_32:
12381 case X86::TLSCall_64:
12382 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012383 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012384 case X86::CMOV_FR32:
12385 case X86::CMOV_FR64:
12386 case X86::CMOV_V4F32:
12387 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012388 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012389 case X86::CMOV_V8F32:
12390 case X86::CMOV_V4F64:
12391 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012392 case X86::CMOV_GR16:
12393 case X86::CMOV_GR32:
12394 case X86::CMOV_RFP32:
12395 case X86::CMOV_RFP64:
12396 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012397 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012398
Dale Johannesen849f2142007-07-03 00:53:03 +000012399 case X86::FP32_TO_INT16_IN_MEM:
12400 case X86::FP32_TO_INT32_IN_MEM:
12401 case X86::FP32_TO_INT64_IN_MEM:
12402 case X86::FP64_TO_INT16_IN_MEM:
12403 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012404 case X86::FP64_TO_INT64_IN_MEM:
12405 case X86::FP80_TO_INT16_IN_MEM:
12406 case X86::FP80_TO_INT32_IN_MEM:
12407 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12409 DebugLoc DL = MI->getDebugLoc();
12410
Evan Cheng60c07e12006-07-05 22:17:51 +000012411 // Change the floating point control register to use "round towards zero"
12412 // mode when truncating to an integer value.
12413 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012414 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012415 addFrameReference(BuildMI(*BB, MI, DL,
12416 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012417
12418 // Load the old value of the high byte of the control word...
12419 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012420 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012421 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012422 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012423
12424 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012425 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012426 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012427
12428 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012429 addFrameReference(BuildMI(*BB, MI, DL,
12430 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012431
12432 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012433 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012434 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012435
12436 // Get the X86 opcode to use.
12437 unsigned Opc;
12438 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012439 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012440 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12441 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12442 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12443 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12444 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12445 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012446 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12447 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12448 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012449 }
12450
12451 X86AddressMode AM;
12452 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012453 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012454 AM.BaseType = X86AddressMode::RegBase;
12455 AM.Base.Reg = Op.getReg();
12456 } else {
12457 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012458 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012459 }
12460 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012461 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012462 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012463 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012464 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012465 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012466 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012467 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012468 AM.GV = Op.getGlobal();
12469 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012470 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012471 }
Dan Gohman14152b42010-07-06 20:24:04 +000012472 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012473 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012474
12475 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012476 addFrameReference(BuildMI(*BB, MI, DL,
12477 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012478
Dan Gohman14152b42010-07-06 20:24:04 +000012479 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012480 return BB;
12481 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012482 // String/text processing lowering.
12483 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012484 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012485 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12486 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012487 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012488 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12489 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012490 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012491 return EmitPCMP(MI, BB, 5, false /* in mem */);
12492 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012493 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012494 return EmitPCMP(MI, BB, 5, true /* in mem */);
12495
Eric Christopher228232b2010-11-30 07:20:12 +000012496 // Thread synchronization.
12497 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012498 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012499 case X86::MWAIT:
12500 return EmitMwait(MI, BB);
12501
Eric Christopherb120ab42009-08-18 22:50:32 +000012502 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012503 case X86::ATOMAND32:
12504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012505 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012506 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012507 X86::NOT32r, X86::EAX,
12508 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012509 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12511 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012512 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012513 X86::NOT32r, X86::EAX,
12514 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012515 case X86::ATOMXOR32:
12516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012517 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012518 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012519 X86::NOT32r, X86::EAX,
12520 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012521 case X86::ATOMNAND32:
12522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012523 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012524 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012525 X86::NOT32r, X86::EAX,
12526 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012527 case X86::ATOMMIN32:
12528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12529 case X86::ATOMMAX32:
12530 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12531 case X86::ATOMUMIN32:
12532 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12533 case X86::ATOMUMAX32:
12534 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012535
12536 case X86::ATOMAND16:
12537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12538 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012539 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012540 X86::NOT16r, X86::AX,
12541 X86::GR16RegisterClass);
12542 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012544 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012545 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012546 X86::NOT16r, X86::AX,
12547 X86::GR16RegisterClass);
12548 case X86::ATOMXOR16:
12549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12550 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012551 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012552 X86::NOT16r, X86::AX,
12553 X86::GR16RegisterClass);
12554 case X86::ATOMNAND16:
12555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12556 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012557 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012558 X86::NOT16r, X86::AX,
12559 X86::GR16RegisterClass, true);
12560 case X86::ATOMMIN16:
12561 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12562 case X86::ATOMMAX16:
12563 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12564 case X86::ATOMUMIN16:
12565 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12566 case X86::ATOMUMAX16:
12567 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12568
12569 case X86::ATOMAND8:
12570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12571 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012572 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012573 X86::NOT8r, X86::AL,
12574 X86::GR8RegisterClass);
12575 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012577 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012578 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012579 X86::NOT8r, X86::AL,
12580 X86::GR8RegisterClass);
12581 case X86::ATOMXOR8:
12582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12583 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012584 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012585 X86::NOT8r, X86::AL,
12586 X86::GR8RegisterClass);
12587 case X86::ATOMNAND8:
12588 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12589 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012590 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012591 X86::NOT8r, X86::AL,
12592 X86::GR8RegisterClass, true);
12593 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012594 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012595 case X86::ATOMAND64:
12596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012597 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012598 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012599 X86::NOT64r, X86::RAX,
12600 X86::GR64RegisterClass);
12601 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012602 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12603 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012604 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012605 X86::NOT64r, X86::RAX,
12606 X86::GR64RegisterClass);
12607 case X86::ATOMXOR64:
12608 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012609 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012610 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012611 X86::NOT64r, X86::RAX,
12612 X86::GR64RegisterClass);
12613 case X86::ATOMNAND64:
12614 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12615 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012616 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012617 X86::NOT64r, X86::RAX,
12618 X86::GR64RegisterClass, true);
12619 case X86::ATOMMIN64:
12620 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12621 case X86::ATOMMAX64:
12622 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12623 case X86::ATOMUMIN64:
12624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12625 case X86::ATOMUMAX64:
12626 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012627
12628 // This group does 64-bit operations on a 32-bit host.
12629 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012630 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012631 X86::AND32rr, X86::AND32rr,
12632 X86::AND32ri, X86::AND32ri,
12633 false);
12634 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012635 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012636 X86::OR32rr, X86::OR32rr,
12637 X86::OR32ri, X86::OR32ri,
12638 false);
12639 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012640 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012641 X86::XOR32rr, X86::XOR32rr,
12642 X86::XOR32ri, X86::XOR32ri,
12643 false);
12644 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012645 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012646 X86::AND32rr, X86::AND32rr,
12647 X86::AND32ri, X86::AND32ri,
12648 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012649 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012650 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012651 X86::ADD32rr, X86::ADC32rr,
12652 X86::ADD32ri, X86::ADC32ri,
12653 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012654 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012655 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012656 X86::SUB32rr, X86::SBB32rr,
12657 X86::SUB32ri, X86::SBB32ri,
12658 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012659 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012660 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012661 X86::MOV32rr, X86::MOV32rr,
12662 X86::MOV32ri, X86::MOV32ri,
12663 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012664 case X86::VASTART_SAVE_XMM_REGS:
12665 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012666
12667 case X86::VAARG_64:
12668 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012669 }
12670}
12671
12672//===----------------------------------------------------------------------===//
12673// X86 Optimization Hooks
12674//===----------------------------------------------------------------------===//
12675
Dan Gohman475871a2008-07-27 21:46:04 +000012676void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012677 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012678 APInt &KnownZero,
12679 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012680 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012681 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012682 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012683 assert((Opc >= ISD::BUILTIN_OP_END ||
12684 Opc == ISD::INTRINSIC_WO_CHAIN ||
12685 Opc == ISD::INTRINSIC_W_CHAIN ||
12686 Opc == ISD::INTRINSIC_VOID) &&
12687 "Should use MaskedValueIsZero if you don't know whether Op"
12688 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012689
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012690 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012691 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012692 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012693 case X86ISD::ADD:
12694 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012695 case X86ISD::ADC:
12696 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012697 case X86ISD::SMUL:
12698 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012699 case X86ISD::INC:
12700 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012701 case X86ISD::OR:
12702 case X86ISD::XOR:
12703 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012704 // These nodes' second result is a boolean.
12705 if (Op.getResNo() == 0)
12706 break;
12707 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012708 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012709 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12710 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012711 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012712 case ISD::INTRINSIC_WO_CHAIN: {
12713 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12714 unsigned NumLoBits = 0;
12715 switch (IntId) {
12716 default: break;
12717 case Intrinsic::x86_sse_movmsk_ps:
12718 case Intrinsic::x86_avx_movmsk_ps_256:
12719 case Intrinsic::x86_sse2_movmsk_pd:
12720 case Intrinsic::x86_avx_movmsk_pd_256:
12721 case Intrinsic::x86_mmx_pmovmskb:
12722 case Intrinsic::x86_sse2_pmovmskb_128: {
12723 // High bits of movmskp{s|d}, pmovmskb are known zero.
12724 switch (IntId) {
12725 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12726 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12727 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12728 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12729 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12730 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12731 }
12732 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12733 Mask.getBitWidth() - NumLoBits);
12734 break;
12735 }
12736 }
12737 break;
12738 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012739 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012740}
Chris Lattner259e97c2006-01-31 19:43:35 +000012741
Owen Andersonbc146b02010-09-21 20:42:50 +000012742unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12743 unsigned Depth) const {
12744 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12745 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12746 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012747
Owen Andersonbc146b02010-09-21 20:42:50 +000012748 // Fallback case.
12749 return 1;
12750}
12751
Evan Cheng206ee9d2006-07-07 08:33:52 +000012752/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012753/// node is a GlobalAddress + offset.
12754bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012755 const GlobalValue* &GA,
12756 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012757 if (N->getOpcode() == X86ISD::Wrapper) {
12758 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012759 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012760 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012761 return true;
12762 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012763 }
Evan Chengad4196b2008-05-12 19:56:52 +000012764 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012765}
12766
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012767/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12768/// same as extracting the high 128-bit part of 256-bit vector and then
12769/// inserting the result into the low part of a new 256-bit vector
12770static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12771 EVT VT = SVOp->getValueType(0);
12772 int NumElems = VT.getVectorNumElements();
12773
12774 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12775 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12776 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12777 SVOp->getMaskElt(j) >= 0)
12778 return false;
12779
12780 return true;
12781}
12782
12783/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12784/// same as extracting the low 128-bit part of 256-bit vector and then
12785/// inserting the result into the high part of a new 256-bit vector
12786static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12787 EVT VT = SVOp->getValueType(0);
12788 int NumElems = VT.getVectorNumElements();
12789
12790 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12791 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12792 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12793 SVOp->getMaskElt(j) >= 0)
12794 return false;
12795
12796 return true;
12797}
12798
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012799/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12800static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12801 TargetLowering::DAGCombinerInfo &DCI) {
12802 DebugLoc dl = N->getDebugLoc();
12803 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12804 SDValue V1 = SVOp->getOperand(0);
12805 SDValue V2 = SVOp->getOperand(1);
12806 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012807 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012808
12809 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12810 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12811 //
12812 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012813 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012814 // V UNDEF BUILD_VECTOR UNDEF
12815 // \ / \ /
12816 // CONCAT_VECTOR CONCAT_VECTOR
12817 // \ /
12818 // \ /
12819 // RESULT: V + zero extended
12820 //
12821 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12822 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12823 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12824 return SDValue();
12825
12826 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12827 return SDValue();
12828
12829 // To match the shuffle mask, the first half of the mask should
12830 // be exactly the first vector, and all the rest a splat with the
12831 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012832 for (int i = 0; i < NumElems/2; ++i)
12833 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12834 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12835 return SDValue();
12836
12837 // Emit a zeroed vector and insert the desired subvector on its
12838 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012839 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012840 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12841 DAG.getConstant(0, MVT::i32), DAG, dl);
12842 return DCI.CombineTo(N, InsV);
12843 }
12844
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012845 //===--------------------------------------------------------------------===//
12846 // Combine some shuffles into subvector extracts and inserts:
12847 //
12848
12849 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12850 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12851 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12852 DAG, dl);
12853 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12854 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12855 return DCI.CombineTo(N, InsV);
12856 }
12857
12858 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12859 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12860 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12861 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12862 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12863 return DCI.CombineTo(N, InsV);
12864 }
12865
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012866 return SDValue();
12867}
12868
12869/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012870static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012871 TargetLowering::DAGCombinerInfo &DCI,
12872 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012873 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012874 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012875
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012876 // Don't create instructions with illegal types after legalize types has run.
12877 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12878 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12879 return SDValue();
12880
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012881 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12882 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12883 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012884 return PerformShuffleCombine256(N, DAG, DCI);
12885
12886 // Only handle 128 wide vector from here on.
12887 if (VT.getSizeInBits() != 128)
12888 return SDValue();
12889
12890 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12891 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12892 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012893 SmallVector<SDValue, 16> Elts;
12894 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012895 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012896
Nate Begemanfdea31a2010-03-24 20:49:50 +000012897 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012898}
Evan Chengd880b972008-05-09 21:53:03 +000012899
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012900/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12901/// generation and convert it from being a bunch of shuffles and extracts
12902/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012903static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12904 const TargetLowering &TLI) {
12905 SDValue InputVector = N->getOperand(0);
12906
12907 // Only operate on vectors of 4 elements, where the alternative shuffling
12908 // gets to be more expensive.
12909 if (InputVector.getValueType() != MVT::v4i32)
12910 return SDValue();
12911
12912 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12913 // single use which is a sign-extend or zero-extend, and all elements are
12914 // used.
12915 SmallVector<SDNode *, 4> Uses;
12916 unsigned ExtractedElements = 0;
12917 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12918 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12919 if (UI.getUse().getResNo() != InputVector.getResNo())
12920 return SDValue();
12921
12922 SDNode *Extract = *UI;
12923 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12924 return SDValue();
12925
12926 if (Extract->getValueType(0) != MVT::i32)
12927 return SDValue();
12928 if (!Extract->hasOneUse())
12929 return SDValue();
12930 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12931 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12932 return SDValue();
12933 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12934 return SDValue();
12935
12936 // Record which element was extracted.
12937 ExtractedElements |=
12938 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12939
12940 Uses.push_back(Extract);
12941 }
12942
12943 // If not all the elements were used, this may not be worthwhile.
12944 if (ExtractedElements != 15)
12945 return SDValue();
12946
12947 // Ok, we've now decided to do the transformation.
12948 DebugLoc dl = InputVector.getDebugLoc();
12949
12950 // Store the value to a temporary stack slot.
12951 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012952 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12953 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012954
12955 // Replace each use (extract) with a load of the appropriate element.
12956 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12957 UE = Uses.end(); UI != UE; ++UI) {
12958 SDNode *Extract = *UI;
12959
Nadav Rotem86694292011-05-17 08:31:57 +000012960 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012961 SDValue Idx = Extract->getOperand(1);
12962 unsigned EltSize =
12963 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12964 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12965 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12966
Nadav Rotem86694292011-05-17 08:31:57 +000012967 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012968 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012969
12970 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012971 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012972 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012973 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012974
12975 // Replace the exact with the load.
12976 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12977 }
12978
12979 // The replacement was made in place; don't return anything.
12980 return SDValue();
12981}
12982
Duncan Sands6bcd2192011-09-17 16:49:39 +000012983/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12984/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012985static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012986 const X86Subtarget *Subtarget) {
12987 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012988 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012989 // Get the LHS/RHS of the select.
12990 SDValue LHS = N->getOperand(1);
12991 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012992 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012993
Dan Gohman670e5392009-09-21 18:03:22 +000012994 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012995 // instructions match the semantics of the common C idiom x<y?x:y but not
12996 // x<=y?x:y, because of how they handle negative zero (which can be
12997 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012998 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12999 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13000 (Subtarget->hasXMMInt() ||
13001 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013002 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013003
Chris Lattner47b4ce82009-03-11 05:48:52 +000013004 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013005 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013006 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13007 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013008 switch (CC) {
13009 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013010 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013011 // Converting this to a min would handle NaNs incorrectly, and swapping
13012 // the operands would cause it to handle comparisons between positive
13013 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013014 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013015 if (!UnsafeFPMath &&
13016 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13017 break;
13018 std::swap(LHS, RHS);
13019 }
Dan Gohman670e5392009-09-21 18:03:22 +000013020 Opcode = X86ISD::FMIN;
13021 break;
13022 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013023 // Converting this to a min would handle comparisons between positive
13024 // and negative zero incorrectly.
13025 if (!UnsafeFPMath &&
13026 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13027 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013028 Opcode = X86ISD::FMIN;
13029 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013030 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013031 // Converting this to a min would handle both negative zeros and NaNs
13032 // incorrectly, but we can swap the operands to fix both.
13033 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013034 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013035 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013036 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013037 Opcode = X86ISD::FMIN;
13038 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013039
Dan Gohman670e5392009-09-21 18:03:22 +000013040 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013041 // Converting this to a max would handle comparisons between positive
13042 // and negative zero incorrectly.
13043 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013044 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013045 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013046 Opcode = X86ISD::FMAX;
13047 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013048 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013049 // Converting this to a max would handle NaNs incorrectly, and swapping
13050 // the operands would cause it to handle comparisons between positive
13051 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013052 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013053 if (!UnsafeFPMath &&
13054 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13055 break;
13056 std::swap(LHS, RHS);
13057 }
Dan Gohman670e5392009-09-21 18:03:22 +000013058 Opcode = X86ISD::FMAX;
13059 break;
13060 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013061 // Converting this to a max would handle both negative zeros and NaNs
13062 // incorrectly, but we can swap the operands to fix both.
13063 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013064 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013065 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013066 case ISD::SETGE:
13067 Opcode = X86ISD::FMAX;
13068 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013069 }
Dan Gohman670e5392009-09-21 18:03:22 +000013070 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013071 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13072 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013073 switch (CC) {
13074 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013075 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013076 // Converting this to a min would handle comparisons between positive
13077 // and negative zero incorrectly, and swapping the operands would
13078 // cause it to handle NaNs incorrectly.
13079 if (!UnsafeFPMath &&
13080 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013081 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013082 break;
13083 std::swap(LHS, RHS);
13084 }
Dan Gohman670e5392009-09-21 18:03:22 +000013085 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013086 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013087 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013088 // Converting this to a min would handle NaNs incorrectly.
13089 if (!UnsafeFPMath &&
13090 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13091 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013092 Opcode = X86ISD::FMIN;
13093 break;
13094 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013095 // Converting this to a min would handle both negative zeros and NaNs
13096 // incorrectly, but we can swap the operands to fix both.
13097 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013098 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013099 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013100 case ISD::SETGE:
13101 Opcode = X86ISD::FMIN;
13102 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013103
Dan Gohman670e5392009-09-21 18:03:22 +000013104 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013105 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013106 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013107 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013108 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013109 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013110 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013111 // Converting this to a max would handle comparisons between positive
13112 // and negative zero incorrectly, and swapping the operands would
13113 // cause it to handle NaNs incorrectly.
13114 if (!UnsafeFPMath &&
13115 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013116 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013117 break;
13118 std::swap(LHS, RHS);
13119 }
Dan Gohman670e5392009-09-21 18:03:22 +000013120 Opcode = X86ISD::FMAX;
13121 break;
13122 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013123 // Converting this to a max would handle both negative zeros and NaNs
13124 // incorrectly, but we can swap the operands to fix both.
13125 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013126 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013127 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013128 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013129 Opcode = X86ISD::FMAX;
13130 break;
13131 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013132 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013133
Chris Lattner47b4ce82009-03-11 05:48:52 +000013134 if (Opcode)
13135 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013136 }
Eric Christopherfd179292009-08-27 18:07:15 +000013137
Chris Lattnerd1980a52009-03-12 06:52:53 +000013138 // If this is a select between two integer constants, try to do some
13139 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013140 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13141 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013142 // Don't do this for crazy integer types.
13143 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13144 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013145 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013146 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013147
Chris Lattnercee56e72009-03-13 05:53:31 +000013148 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013149 // Efficiently invertible.
13150 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13151 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13152 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13153 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013154 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013155 }
Eric Christopherfd179292009-08-27 18:07:15 +000013156
Chris Lattnerd1980a52009-03-12 06:52:53 +000013157 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013158 if (FalseC->getAPIntValue() == 0 &&
13159 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013160 if (NeedsCondInvert) // Invert the condition if needed.
13161 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13162 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013163
Chris Lattnerd1980a52009-03-12 06:52:53 +000013164 // Zero extend the condition if needed.
13165 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013166
Chris Lattnercee56e72009-03-13 05:53:31 +000013167 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013168 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013169 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013170 }
Eric Christopherfd179292009-08-27 18:07:15 +000013171
Chris Lattner97a29a52009-03-13 05:22:11 +000013172 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013173 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013174 if (NeedsCondInvert) // Invert the condition if needed.
13175 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13176 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013177
Chris Lattner97a29a52009-03-13 05:22:11 +000013178 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013179 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13180 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013181 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013182 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013183 }
Eric Christopherfd179292009-08-27 18:07:15 +000013184
Chris Lattnercee56e72009-03-13 05:53:31 +000013185 // Optimize cases that will turn into an LEA instruction. This requires
13186 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013187 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013188 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013189 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013190
Chris Lattnercee56e72009-03-13 05:53:31 +000013191 bool isFastMultiplier = false;
13192 if (Diff < 10) {
13193 switch ((unsigned char)Diff) {
13194 default: break;
13195 case 1: // result = add base, cond
13196 case 2: // result = lea base( , cond*2)
13197 case 3: // result = lea base(cond, cond*2)
13198 case 4: // result = lea base( , cond*4)
13199 case 5: // result = lea base(cond, cond*4)
13200 case 8: // result = lea base( , cond*8)
13201 case 9: // result = lea base(cond, cond*8)
13202 isFastMultiplier = true;
13203 break;
13204 }
13205 }
Eric Christopherfd179292009-08-27 18:07:15 +000013206
Chris Lattnercee56e72009-03-13 05:53:31 +000013207 if (isFastMultiplier) {
13208 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13209 if (NeedsCondInvert) // Invert the condition if needed.
13210 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13211 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013212
Chris Lattnercee56e72009-03-13 05:53:31 +000013213 // Zero extend the condition if needed.
13214 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13215 Cond);
13216 // Scale the condition by the difference.
13217 if (Diff != 1)
13218 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13219 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013220
Chris Lattnercee56e72009-03-13 05:53:31 +000013221 // Add the base if non-zero.
13222 if (FalseC->getAPIntValue() != 0)
13223 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13224 SDValue(FalseC, 0));
13225 return Cond;
13226 }
Eric Christopherfd179292009-08-27 18:07:15 +000013227 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013228 }
13229 }
Eric Christopherfd179292009-08-27 18:07:15 +000013230
Dan Gohman475871a2008-07-27 21:46:04 +000013231 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013232}
13233
Chris Lattnerd1980a52009-03-12 06:52:53 +000013234/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13235static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13236 TargetLowering::DAGCombinerInfo &DCI) {
13237 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013238
Chris Lattnerd1980a52009-03-12 06:52:53 +000013239 // If the flag operand isn't dead, don't touch this CMOV.
13240 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13241 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Evan Chengb5a55d92011-05-24 01:48:22 +000013243 SDValue FalseOp = N->getOperand(0);
13244 SDValue TrueOp = N->getOperand(1);
13245 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13246 SDValue Cond = N->getOperand(3);
13247 if (CC == X86::COND_E || CC == X86::COND_NE) {
13248 switch (Cond.getOpcode()) {
13249 default: break;
13250 case X86ISD::BSR:
13251 case X86ISD::BSF:
13252 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13253 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13254 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13255 }
13256 }
13257
Chris Lattnerd1980a52009-03-12 06:52:53 +000013258 // If this is a select between two integer constants, try to do some
13259 // optimizations. Note that the operands are ordered the opposite of SELECT
13260 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013261 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13262 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013263 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13264 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013265 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13266 CC = X86::GetOppositeBranchCondition(CC);
13267 std::swap(TrueC, FalseC);
13268 }
Eric Christopherfd179292009-08-27 18:07:15 +000013269
Chris Lattnerd1980a52009-03-12 06:52:53 +000013270 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013271 // This is efficient for any integer data type (including i8/i16) and
13272 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013273 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013274 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13275 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013276
Chris Lattnerd1980a52009-03-12 06:52:53 +000013277 // Zero extend the condition if needed.
13278 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnerd1980a52009-03-12 06:52:53 +000013280 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13281 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013282 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013283 if (N->getNumValues() == 2) // Dead flag value?
13284 return DCI.CombineTo(N, Cond, SDValue());
13285 return Cond;
13286 }
Eric Christopherfd179292009-08-27 18:07:15 +000013287
Chris Lattnercee56e72009-03-13 05:53:31 +000013288 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13289 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013290 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013291 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13292 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013293
Chris Lattner97a29a52009-03-13 05:22:11 +000013294 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013295 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13296 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013297 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13298 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattner97a29a52009-03-13 05:22:11 +000013300 if (N->getNumValues() == 2) // Dead flag value?
13301 return DCI.CombineTo(N, Cond, SDValue());
13302 return Cond;
13303 }
Eric Christopherfd179292009-08-27 18:07:15 +000013304
Chris Lattnercee56e72009-03-13 05:53:31 +000013305 // Optimize cases that will turn into an LEA instruction. This requires
13306 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013307 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013308 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013309 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013310
Chris Lattnercee56e72009-03-13 05:53:31 +000013311 bool isFastMultiplier = false;
13312 if (Diff < 10) {
13313 switch ((unsigned char)Diff) {
13314 default: break;
13315 case 1: // result = add base, cond
13316 case 2: // result = lea base( , cond*2)
13317 case 3: // result = lea base(cond, cond*2)
13318 case 4: // result = lea base( , cond*4)
13319 case 5: // result = lea base(cond, cond*4)
13320 case 8: // result = lea base( , cond*8)
13321 case 9: // result = lea base(cond, cond*8)
13322 isFastMultiplier = true;
13323 break;
13324 }
13325 }
Eric Christopherfd179292009-08-27 18:07:15 +000013326
Chris Lattnercee56e72009-03-13 05:53:31 +000013327 if (isFastMultiplier) {
13328 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013329 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13330 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013331 // Zero extend the condition if needed.
13332 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13333 Cond);
13334 // Scale the condition by the difference.
13335 if (Diff != 1)
13336 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13337 DAG.getConstant(Diff, Cond.getValueType()));
13338
13339 // Add the base if non-zero.
13340 if (FalseC->getAPIntValue() != 0)
13341 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13342 SDValue(FalseC, 0));
13343 if (N->getNumValues() == 2) // Dead flag value?
13344 return DCI.CombineTo(N, Cond, SDValue());
13345 return Cond;
13346 }
Eric Christopherfd179292009-08-27 18:07:15 +000013347 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013348 }
13349 }
13350 return SDValue();
13351}
13352
13353
Evan Cheng0b0cd912009-03-28 05:57:29 +000013354/// PerformMulCombine - Optimize a single multiply with constant into two
13355/// in order to implement it with two cheaper instructions, e.g.
13356/// LEA + SHL, LEA + LEA.
13357static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13358 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013359 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13360 return SDValue();
13361
Owen Andersone50ed302009-08-10 22:56:29 +000013362 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013363 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013364 return SDValue();
13365
13366 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13367 if (!C)
13368 return SDValue();
13369 uint64_t MulAmt = C->getZExtValue();
13370 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13371 return SDValue();
13372
13373 uint64_t MulAmt1 = 0;
13374 uint64_t MulAmt2 = 0;
13375 if ((MulAmt % 9) == 0) {
13376 MulAmt1 = 9;
13377 MulAmt2 = MulAmt / 9;
13378 } else if ((MulAmt % 5) == 0) {
13379 MulAmt1 = 5;
13380 MulAmt2 = MulAmt / 5;
13381 } else if ((MulAmt % 3) == 0) {
13382 MulAmt1 = 3;
13383 MulAmt2 = MulAmt / 3;
13384 }
13385 if (MulAmt2 &&
13386 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13387 DebugLoc DL = N->getDebugLoc();
13388
13389 if (isPowerOf2_64(MulAmt2) &&
13390 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13391 // If second multiplifer is pow2, issue it first. We want the multiply by
13392 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13393 // is an add.
13394 std::swap(MulAmt1, MulAmt2);
13395
13396 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013397 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013398 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013399 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013400 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013401 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013402 DAG.getConstant(MulAmt1, VT));
13403
Eric Christopherfd179292009-08-27 18:07:15 +000013404 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013405 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013406 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013407 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013408 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013409 DAG.getConstant(MulAmt2, VT));
13410
13411 // Do not add new nodes to DAG combiner worklist.
13412 DCI.CombineTo(N, NewMul, false);
13413 }
13414 return SDValue();
13415}
13416
Evan Chengad9c0a32009-12-15 00:53:42 +000013417static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13418 SDValue N0 = N->getOperand(0);
13419 SDValue N1 = N->getOperand(1);
13420 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13421 EVT VT = N0.getValueType();
13422
13423 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13424 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013425 if (VT.isInteger() && !VT.isVector() &&
13426 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013427 N0.getOperand(1).getOpcode() == ISD::Constant) {
13428 SDValue N00 = N0.getOperand(0);
13429 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13430 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13431 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13432 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13433 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13434 APInt ShAmt = N1C->getAPIntValue();
13435 Mask = Mask.shl(ShAmt);
13436 if (Mask != 0)
13437 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13438 N00, DAG.getConstant(Mask, VT));
13439 }
13440 }
13441
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013442
13443 // Hardware support for vector shifts is sparse which makes us scalarize the
13444 // vector operations in many cases. Also, on sandybridge ADD is faster than
13445 // shl.
13446 // (shl V, 1) -> add V,V
13447 if (isSplatVector(N1.getNode())) {
13448 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13449 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13450 // We shift all of the values by one. In many cases we do not have
13451 // hardware support for this operation. This is better expressed as an ADD
13452 // of two values.
13453 if (N1C && (1 == N1C->getZExtValue())) {
13454 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13455 }
13456 }
13457
Evan Chengad9c0a32009-12-15 00:53:42 +000013458 return SDValue();
13459}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013460
Nate Begeman740ab032009-01-26 00:52:55 +000013461/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13462/// when possible.
13463static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13464 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013465 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013466 if (N->getOpcode() == ISD::SHL) {
13467 SDValue V = PerformSHLCombine(N, DAG);
13468 if (V.getNode()) return V;
13469 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013470
Nate Begeman740ab032009-01-26 00:52:55 +000013471 // On X86 with SSE2 support, we can transform this to a vector shift if
13472 // all elements are shifted by the same amount. We can't do this in legalize
13473 // because the a constant vector is typically transformed to a constant pool
13474 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013475 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013476 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013477
Craig Topper7be5dfd2011-11-12 09:58:49 +000013478 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13479 (!Subtarget->hasAVX2() ||
13480 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013481 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013482
Mon P Wang3becd092009-01-28 08:12:05 +000013483 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013484 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013485 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013486 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013487 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13488 unsigned NumElts = VT.getVectorNumElements();
13489 unsigned i = 0;
13490 for (; i != NumElts; ++i) {
13491 SDValue Arg = ShAmtOp.getOperand(i);
13492 if (Arg.getOpcode() == ISD::UNDEF) continue;
13493 BaseShAmt = Arg;
13494 break;
13495 }
13496 for (; i != NumElts; ++i) {
13497 SDValue Arg = ShAmtOp.getOperand(i);
13498 if (Arg.getOpcode() == ISD::UNDEF) continue;
13499 if (Arg != BaseShAmt) {
13500 return SDValue();
13501 }
13502 }
13503 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013504 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013505 SDValue InVec = ShAmtOp.getOperand(0);
13506 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13507 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13508 unsigned i = 0;
13509 for (; i != NumElts; ++i) {
13510 SDValue Arg = InVec.getOperand(i);
13511 if (Arg.getOpcode() == ISD::UNDEF) continue;
13512 BaseShAmt = Arg;
13513 break;
13514 }
13515 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13516 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013517 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013518 if (C->getZExtValue() == SplatIdx)
13519 BaseShAmt = InVec.getOperand(1);
13520 }
13521 }
13522 if (BaseShAmt.getNode() == 0)
13523 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13524 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013525 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013526 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013527
Mon P Wangefa42202009-09-03 19:56:25 +000013528 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013529 if (EltVT.bitsGT(MVT::i32))
13530 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13531 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013532 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013533
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013534 // The shift amount is identical so we can do a vector shift.
13535 SDValue ValOp = N->getOperand(0);
13536 switch (N->getOpcode()) {
13537 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013538 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013539 break;
13540 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013541 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013542 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013543 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013544 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013545 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013546 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013547 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013548 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013549 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013550 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013551 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013552 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013553 if (VT == MVT::v4i64)
13554 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13555 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13556 ValOp, BaseShAmt);
13557 if (VT == MVT::v8i32)
13558 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13559 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13560 ValOp, BaseShAmt);
13561 if (VT == MVT::v16i16)
13562 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13563 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13564 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013565 break;
13566 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013567 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013568 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013569 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013570 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013571 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013572 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013573 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013574 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013575 if (VT == MVT::v8i32)
13576 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13577 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13578 ValOp, BaseShAmt);
13579 if (VT == MVT::v16i16)
13580 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13581 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13582 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013583 break;
13584 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013585 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013586 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013587 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013588 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013589 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013590 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013591 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013592 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013593 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013594 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013595 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013596 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013597 if (VT == MVT::v4i64)
13598 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13599 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13600 ValOp, BaseShAmt);
13601 if (VT == MVT::v8i32)
13602 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13603 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13604 ValOp, BaseShAmt);
13605 if (VT == MVT::v16i16)
13606 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13607 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13608 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013609 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013610 }
13611 return SDValue();
13612}
13613
Nate Begemanb65c1752010-12-17 22:55:37 +000013614
Stuart Hastings865f0932011-06-03 23:53:54 +000013615// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13616// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13617// and friends. Likewise for OR -> CMPNEQSS.
13618static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13619 TargetLowering::DAGCombinerInfo &DCI,
13620 const X86Subtarget *Subtarget) {
13621 unsigned opcode;
13622
13623 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13624 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013625 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013626 SDValue N0 = N->getOperand(0);
13627 SDValue N1 = N->getOperand(1);
13628 SDValue CMP0 = N0->getOperand(1);
13629 SDValue CMP1 = N1->getOperand(1);
13630 DebugLoc DL = N->getDebugLoc();
13631
13632 // The SETCCs should both refer to the same CMP.
13633 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13634 return SDValue();
13635
13636 SDValue CMP00 = CMP0->getOperand(0);
13637 SDValue CMP01 = CMP0->getOperand(1);
13638 EVT VT = CMP00.getValueType();
13639
13640 if (VT == MVT::f32 || VT == MVT::f64) {
13641 bool ExpectingFlags = false;
13642 // Check for any users that want flags:
13643 for (SDNode::use_iterator UI = N->use_begin(),
13644 UE = N->use_end();
13645 !ExpectingFlags && UI != UE; ++UI)
13646 switch (UI->getOpcode()) {
13647 default:
13648 case ISD::BR_CC:
13649 case ISD::BRCOND:
13650 case ISD::SELECT:
13651 ExpectingFlags = true;
13652 break;
13653 case ISD::CopyToReg:
13654 case ISD::SIGN_EXTEND:
13655 case ISD::ZERO_EXTEND:
13656 case ISD::ANY_EXTEND:
13657 break;
13658 }
13659
13660 if (!ExpectingFlags) {
13661 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13662 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13663
13664 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13665 X86::CondCode tmp = cc0;
13666 cc0 = cc1;
13667 cc1 = tmp;
13668 }
13669
13670 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13671 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13672 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13673 X86ISD::NodeType NTOperator = is64BitFP ?
13674 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13675 // FIXME: need symbolic constants for these magic numbers.
13676 // See X86ATTInstPrinter.cpp:printSSECC().
13677 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13678 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13679 DAG.getConstant(x86cc, MVT::i8));
13680 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13681 OnesOrZeroesF);
13682 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13683 DAG.getConstant(1, MVT::i32));
13684 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13685 return OneBitOfTruth;
13686 }
13687 }
13688 }
13689 }
13690 return SDValue();
13691}
13692
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013693/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13694/// so it can be folded inside ANDNP.
13695static bool CanFoldXORWithAllOnes(const SDNode *N) {
13696 EVT VT = N->getValueType(0);
13697
13698 // Match direct AllOnes for 128 and 256-bit vectors
13699 if (ISD::isBuildVectorAllOnes(N))
13700 return true;
13701
13702 // Look through a bit convert.
13703 if (N->getOpcode() == ISD::BITCAST)
13704 N = N->getOperand(0).getNode();
13705
13706 // Sometimes the operand may come from a insert_subvector building a 256-bit
13707 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013708 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013709 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13710 SDValue V1 = N->getOperand(0);
13711 SDValue V2 = N->getOperand(1);
13712
13713 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13714 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13715 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13716 ISD::isBuildVectorAllOnes(V2.getNode()))
13717 return true;
13718 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013719
13720 return false;
13721}
13722
Nate Begemanb65c1752010-12-17 22:55:37 +000013723static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13724 TargetLowering::DAGCombinerInfo &DCI,
13725 const X86Subtarget *Subtarget) {
13726 if (DCI.isBeforeLegalizeOps())
13727 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013728
Stuart Hastings865f0932011-06-03 23:53:54 +000013729 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13730 if (R.getNode())
13731 return R;
13732
Craig Topper54a11172011-10-14 07:06:56 +000013733 EVT VT = N->getValueType(0);
13734
Craig Topperb4c94572011-10-21 06:55:01 +000013735 // Create ANDN, BLSI, and BLSR instructions
13736 // BLSI is X & (-X)
13737 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013738 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13739 SDValue N0 = N->getOperand(0);
13740 SDValue N1 = N->getOperand(1);
13741 DebugLoc DL = N->getDebugLoc();
13742
13743 // Check LHS for not
13744 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13745 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13746 // Check RHS for not
13747 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13748 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13749
Craig Topperb4c94572011-10-21 06:55:01 +000013750 // Check LHS for neg
13751 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13752 isZero(N0.getOperand(0)))
13753 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13754
13755 // Check RHS for neg
13756 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13757 isZero(N1.getOperand(0)))
13758 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13759
13760 // Check LHS for X-1
13761 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13762 isAllOnes(N0.getOperand(1)))
13763 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13764
13765 // Check RHS for X-1
13766 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13767 isAllOnes(N1.getOperand(1)))
13768 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13769
Craig Topper54a11172011-10-14 07:06:56 +000013770 return SDValue();
13771 }
13772
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013773 // Want to form ANDNP nodes:
13774 // 1) In the hopes of then easily combining them with OR and AND nodes
13775 // to form PBLEND/PSIGN.
13776 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013777 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013778 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013779
Nate Begemanb65c1752010-12-17 22:55:37 +000013780 SDValue N0 = N->getOperand(0);
13781 SDValue N1 = N->getOperand(1);
13782 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013783
Nate Begemanb65c1752010-12-17 22:55:37 +000013784 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013785 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013786 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13787 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013788 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013789
13790 // Check RHS for vnot
13791 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013792 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13793 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013794 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013795
Nate Begemanb65c1752010-12-17 22:55:37 +000013796 return SDValue();
13797}
13798
Evan Cheng760d1942010-01-04 21:22:48 +000013799static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013800 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013801 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013802 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013803 return SDValue();
13804
Stuart Hastings865f0932011-06-03 23:53:54 +000013805 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13806 if (R.getNode())
13807 return R;
13808
Evan Cheng760d1942010-01-04 21:22:48 +000013809 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000013810 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000013811 return SDValue();
13812
Evan Cheng760d1942010-01-04 21:22:48 +000013813 SDValue N0 = N->getOperand(0);
13814 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013815
Nate Begemanb65c1752010-12-17 22:55:37 +000013816 // look for psign/blend
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013817 if (Subtarget->hasSSSE3() || Subtarget->hasAVX()) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013818 if (VT == MVT::v2i64) {
13819 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013820 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000013821 std::swap(N0, N1);
13822 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013823 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013824 SDValue Mask = N1.getOperand(0);
13825 SDValue X = N1.getOperand(1);
13826 SDValue Y;
13827 if (N0.getOperand(0) == Mask)
13828 Y = N0.getOperand(1);
13829 if (N0.getOperand(1) == Mask)
13830 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013831
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013832 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000013833 if (!Y.getNode())
13834 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013835
Nate Begemanb65c1752010-12-17 22:55:37 +000013836 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13837 if (Mask.getOpcode() != ISD::BITCAST ||
13838 X.getOpcode() != ISD::BITCAST ||
13839 Y.getOpcode() != ISD::BITCAST)
13840 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013841
Nate Begemanb65c1752010-12-17 22:55:37 +000013842 // Look through mask bitcast.
13843 Mask = Mask.getOperand(0);
13844 EVT MaskVT = Mask.getValueType();
13845
13846 // Validate that the Mask operand is a vector sra node. The sra node
13847 // will be an intrinsic.
13848 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13849 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013850
Nate Begemanb65c1752010-12-17 22:55:37 +000013851 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13852 // there is no psrai.b
13853 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13854 case Intrinsic::x86_sse2_psrai_w:
13855 case Intrinsic::x86_sse2_psrai_d:
13856 break;
13857 default: return SDValue();
13858 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013859
Nate Begemanb65c1752010-12-17 22:55:37 +000013860 // Check that the SRA is all signbits.
13861 SDValue SraC = Mask.getOperand(2);
13862 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13863 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13864 if ((SraAmt + 1) != EltBits)
13865 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013866
Nate Begemanb65c1752010-12-17 22:55:37 +000013867 DebugLoc DL = N->getDebugLoc();
13868
13869 // Now we know we at least have a plendvb with the mask val. See if
13870 // we can form a psignb/w/d.
13871 // psign = x.type == y.type == mask.type && y = sub(0, x);
13872 X = X.getOperand(0);
13873 Y = Y.getOperand(0);
13874 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13875 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
13876 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
13877 unsigned Opc = 0;
13878 switch (EltBits) {
13879 case 8: Opc = X86ISD::PSIGNB; break;
13880 case 16: Opc = X86ISD::PSIGNW; break;
13881 case 32: Opc = X86ISD::PSIGND; break;
13882 default: break;
13883 }
13884 if (Opc) {
13885 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
13886 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
13887 }
13888 }
13889 // PBLENDVB only available on SSE 4.1
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013890 if (!(Subtarget->hasSSE41() || Subtarget->hasAVX()))
Nate Begemanb65c1752010-12-17 22:55:37 +000013891 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013892
Nate Begemanb65c1752010-12-17 22:55:37 +000013893 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
13894 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
13895 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000013896 Mask = DAG.getNode(ISD::VSELECT, DL, MVT::v16i8, Mask, X, Y);
Nate Begemanb65c1752010-12-17 22:55:37 +000013897 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
13898 }
13899 }
13900 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013901
Nate Begemanb65c1752010-12-17 22:55:37 +000013902 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013903 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13904 std::swap(N0, N1);
13905 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13906 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013907 if (!N0.hasOneUse() || !N1.hasOneUse())
13908 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013909
13910 SDValue ShAmt0 = N0.getOperand(1);
13911 if (ShAmt0.getValueType() != MVT::i8)
13912 return SDValue();
13913 SDValue ShAmt1 = N1.getOperand(1);
13914 if (ShAmt1.getValueType() != MVT::i8)
13915 return SDValue();
13916 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13917 ShAmt0 = ShAmt0.getOperand(0);
13918 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13919 ShAmt1 = ShAmt1.getOperand(0);
13920
13921 DebugLoc DL = N->getDebugLoc();
13922 unsigned Opc = X86ISD::SHLD;
13923 SDValue Op0 = N0.getOperand(0);
13924 SDValue Op1 = N1.getOperand(0);
13925 if (ShAmt0.getOpcode() == ISD::SUB) {
13926 Opc = X86ISD::SHRD;
13927 std::swap(Op0, Op1);
13928 std::swap(ShAmt0, ShAmt1);
13929 }
13930
Evan Cheng8b1190a2010-04-28 01:18:01 +000013931 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013932 if (ShAmt1.getOpcode() == ISD::SUB) {
13933 SDValue Sum = ShAmt1.getOperand(0);
13934 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013935 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13936 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13937 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13938 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013939 return DAG.getNode(Opc, DL, VT,
13940 Op0, Op1,
13941 DAG.getNode(ISD::TRUNCATE, DL,
13942 MVT::i8, ShAmt0));
13943 }
13944 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13945 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13946 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013947 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013948 return DAG.getNode(Opc, DL, VT,
13949 N0.getOperand(0), N1.getOperand(0),
13950 DAG.getNode(ISD::TRUNCATE, DL,
13951 MVT::i8, ShAmt0));
13952 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013953
Evan Cheng760d1942010-01-04 21:22:48 +000013954 return SDValue();
13955}
13956
Craig Topperb4c94572011-10-21 06:55:01 +000013957static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13958 TargetLowering::DAGCombinerInfo &DCI,
13959 const X86Subtarget *Subtarget) {
13960 if (DCI.isBeforeLegalizeOps())
13961 return SDValue();
13962
13963 EVT VT = N->getValueType(0);
13964
13965 if (VT != MVT::i32 && VT != MVT::i64)
13966 return SDValue();
13967
13968 // Create BLSMSK instructions by finding X ^ (X-1)
13969 SDValue N0 = N->getOperand(0);
13970 SDValue N1 = N->getOperand(1);
13971 DebugLoc DL = N->getDebugLoc();
13972
13973 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13974 isAllOnes(N0.getOperand(1)))
13975 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13976
13977 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13978 isAllOnes(N1.getOperand(1)))
13979 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13980
13981 return SDValue();
13982}
13983
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013984/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13985static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13986 const X86Subtarget *Subtarget) {
13987 LoadSDNode *Ld = cast<LoadSDNode>(N);
13988 EVT RegVT = Ld->getValueType(0);
13989 EVT MemVT = Ld->getMemoryVT();
13990 DebugLoc dl = Ld->getDebugLoc();
13991 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13992
13993 ISD::LoadExtType Ext = Ld->getExtensionType();
13994
Nadav Rotemca6f2962011-09-18 19:00:23 +000013995 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013996 // shuffle. We need SSE4 for the shuffles.
13997 // TODO: It is possible to support ZExt by zeroing the undef values
13998 // during the shuffle phase or after the shuffle.
13999 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14000 assert(MemVT != RegVT && "Cannot extend to the same type");
14001 assert(MemVT.isVector() && "Must load a vector from memory");
14002
14003 unsigned NumElems = RegVT.getVectorNumElements();
14004 unsigned RegSz = RegVT.getSizeInBits();
14005 unsigned MemSz = MemVT.getSizeInBits();
14006 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014007 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014008 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14009
14010 // Attempt to load the original value using a single load op.
14011 // Find a scalar type which is equal to the loaded word size.
14012 MVT SclrLoadTy = MVT::i8;
14013 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14014 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14015 MVT Tp = (MVT::SimpleValueType)tp;
14016 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14017 SclrLoadTy = Tp;
14018 break;
14019 }
14020 }
14021
14022 // Proceed if a load word is found.
14023 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14024
14025 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14026 RegSz/SclrLoadTy.getSizeInBits());
14027
14028 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14029 RegSz/MemVT.getScalarType().getSizeInBits());
14030 // Can't shuffle using an illegal type.
14031 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14032
14033 // Perform a single load.
14034 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14035 Ld->getBasePtr(),
14036 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014037 Ld->isNonTemporal(), Ld->isInvariant(),
14038 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014039
14040 // Insert the word loaded into a vector.
14041 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14042 LoadUnitVecVT, ScalarLoad);
14043
14044 // Bitcast the loaded value to a vector of the original element type, in
14045 // the size of the target vector type.
14046 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14047 unsigned SizeRatio = RegSz/MemSz;
14048
14049 // Redistribute the loaded elements into the different locations.
14050 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14051 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14052
14053 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14054 DAG.getUNDEF(SlicedVec.getValueType()),
14055 ShuffleVec.data());
14056
14057 // Bitcast to the requested type.
14058 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14059 // Replace the original load with the new sequence
14060 // and return the new chain.
14061 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14062 return SDValue(ScalarLoad.getNode(), 1);
14063 }
14064
14065 return SDValue();
14066}
14067
Chris Lattner149a4e52008-02-22 02:09:43 +000014068/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014069static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014070 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014071 StoreSDNode *St = cast<StoreSDNode>(N);
14072 EVT VT = St->getValue().getValueType();
14073 EVT StVT = St->getMemoryVT();
14074 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014075 SDValue StoredVal = St->getOperand(1);
14076 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14077
14078 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014079 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14080 // 128-bit ones. If in the future the cost becomes only one memory access the
14081 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014082 if (VT.getSizeInBits() == 256 &&
14083 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14084 StoredVal.getNumOperands() == 2) {
14085
14086 SDValue Value0 = StoredVal.getOperand(0);
14087 SDValue Value1 = StoredVal.getOperand(1);
14088
14089 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14090 SDValue Ptr0 = St->getBasePtr();
14091 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14092
14093 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14094 St->getPointerInfo(), St->isVolatile(),
14095 St->isNonTemporal(), St->getAlignment());
14096 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14097 St->getPointerInfo(), St->isVolatile(),
14098 St->isNonTemporal(), St->getAlignment());
14099 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14100 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014101
14102 // Optimize trunc store (of multiple scalars) to shuffle and store.
14103 // First, pack all of the elements in one place. Next, store to memory
14104 // in fewer chunks.
14105 if (St->isTruncatingStore() && VT.isVector()) {
14106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14107 unsigned NumElems = VT.getVectorNumElements();
14108 assert(StVT != VT && "Cannot truncate to the same type");
14109 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14110 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14111
14112 // From, To sizes and ElemCount must be pow of two
14113 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014114 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014115 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014116 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014117
Nadav Rotem614061b2011-08-10 19:30:14 +000014118 unsigned SizeRatio = FromSz / ToSz;
14119
14120 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14121
14122 // Create a type on which we perform the shuffle
14123 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14124 StVT.getScalarType(), NumElems*SizeRatio);
14125
14126 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14127
14128 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14129 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14130 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14131
14132 // Can't shuffle using an illegal type
14133 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14134
14135 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14136 DAG.getUNDEF(WideVec.getValueType()),
14137 ShuffleVec.data());
14138 // At this point all of the data is stored at the bottom of the
14139 // register. We now need to save it to mem.
14140
14141 // Find the largest store unit
14142 MVT StoreType = MVT::i8;
14143 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14144 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14145 MVT Tp = (MVT::SimpleValueType)tp;
14146 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14147 StoreType = Tp;
14148 }
14149
14150 // Bitcast the original vector into a vector of store-size units
14151 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14152 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14153 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14154 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14155 SmallVector<SDValue, 8> Chains;
14156 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14157 TLI.getPointerTy());
14158 SDValue Ptr = St->getBasePtr();
14159
14160 // Perform one or more big stores into memory.
14161 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14162 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14163 StoreType, ShuffWide,
14164 DAG.getIntPtrConstant(i));
14165 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14166 St->getPointerInfo(), St->isVolatile(),
14167 St->isNonTemporal(), St->getAlignment());
14168 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14169 Chains.push_back(Ch);
14170 }
14171
14172 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14173 Chains.size());
14174 }
14175
14176
Chris Lattner149a4e52008-02-22 02:09:43 +000014177 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14178 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014179 // A preferable solution to the general problem is to figure out the right
14180 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014181
14182 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014183 if (VT.getSizeInBits() != 64)
14184 return SDValue();
14185
Devang Patel578efa92009-06-05 21:57:13 +000014186 const Function *F = DAG.getMachineFunction().getFunction();
14187 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014188 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014189 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014190 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014191 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014192 isa<LoadSDNode>(St->getValue()) &&
14193 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14194 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014195 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014196 LoadSDNode *Ld = 0;
14197 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014198 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014199 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014200 // Must be a store of a load. We currently handle two cases: the load
14201 // is a direct child, and it's under an intervening TokenFactor. It is
14202 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014203 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014204 Ld = cast<LoadSDNode>(St->getChain());
14205 else if (St->getValue().hasOneUse() &&
14206 ChainVal->getOpcode() == ISD::TokenFactor) {
14207 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014208 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014209 TokenFactorIndex = i;
14210 Ld = cast<LoadSDNode>(St->getValue());
14211 } else
14212 Ops.push_back(ChainVal->getOperand(i));
14213 }
14214 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014215
Evan Cheng536e6672009-03-12 05:59:15 +000014216 if (!Ld || !ISD::isNormalLoad(Ld))
14217 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014218
Evan Cheng536e6672009-03-12 05:59:15 +000014219 // If this is not the MMX case, i.e. we are just turning i64 load/store
14220 // into f64 load/store, avoid the transformation if there are multiple
14221 // uses of the loaded value.
14222 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14223 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014224
Evan Cheng536e6672009-03-12 05:59:15 +000014225 DebugLoc LdDL = Ld->getDebugLoc();
14226 DebugLoc StDL = N->getDebugLoc();
14227 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14228 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14229 // pair instead.
14230 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014231 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014232 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14233 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014234 Ld->isNonTemporal(), Ld->isInvariant(),
14235 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014236 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014237 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014238 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014239 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014240 Ops.size());
14241 }
Evan Cheng536e6672009-03-12 05:59:15 +000014242 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014243 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014244 St->isVolatile(), St->isNonTemporal(),
14245 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014246 }
Evan Cheng536e6672009-03-12 05:59:15 +000014247
14248 // Otherwise, lower to two pairs of 32-bit loads / stores.
14249 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014250 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14251 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014252
Owen Anderson825b72b2009-08-11 20:47:22 +000014253 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014254 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014255 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014256 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014257 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014258 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014259 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014260 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014261 MinAlign(Ld->getAlignment(), 4));
14262
14263 SDValue NewChain = LoLd.getValue(1);
14264 if (TokenFactorIndex != -1) {
14265 Ops.push_back(LoLd);
14266 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014267 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014268 Ops.size());
14269 }
14270
14271 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014272 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14273 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014274
14275 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014276 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014277 St->isVolatile(), St->isNonTemporal(),
14278 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014279 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014280 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014281 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014282 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014283 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014284 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014285 }
Dan Gohman475871a2008-07-27 21:46:04 +000014286 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014287}
14288
Duncan Sands17470be2011-09-22 20:15:48 +000014289/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14290/// and return the operands for the horizontal operation in LHS and RHS. A
14291/// horizontal operation performs the binary operation on successive elements
14292/// of its first operand, then on successive elements of its second operand,
14293/// returning the resulting values in a vector. For example, if
14294/// A = < float a0, float a1, float a2, float a3 >
14295/// and
14296/// B = < float b0, float b1, float b2, float b3 >
14297/// then the result of doing a horizontal operation on A and B is
14298/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14299/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14300/// A horizontal-op B, for some already available A and B, and if so then LHS is
14301/// set to A, RHS to B, and the routine returns 'true'.
14302/// Note that the binary operation should have the property that if one of the
14303/// operands is UNDEF then the result is UNDEF.
14304static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14305 // Look for the following pattern: if
14306 // A = < float a0, float a1, float a2, float a3 >
14307 // B = < float b0, float b1, float b2, float b3 >
14308 // and
14309 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14310 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14311 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14312 // which is A horizontal-op B.
14313
14314 // At least one of the operands should be a vector shuffle.
14315 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14316 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14317 return false;
14318
14319 EVT VT = LHS.getValueType();
14320 unsigned N = VT.getVectorNumElements();
14321
14322 // View LHS in the form
14323 // LHS = VECTOR_SHUFFLE A, B, LMask
14324 // If LHS is not a shuffle then pretend it is the shuffle
14325 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14326 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14327 // type VT.
14328 SDValue A, B;
14329 SmallVector<int, 8> LMask(N);
14330 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14331 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14332 A = LHS.getOperand(0);
14333 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14334 B = LHS.getOperand(1);
14335 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14336 } else {
14337 if (LHS.getOpcode() != ISD::UNDEF)
14338 A = LHS;
14339 for (unsigned i = 0; i != N; ++i)
14340 LMask[i] = i;
14341 }
14342
14343 // Likewise, view RHS in the form
14344 // RHS = VECTOR_SHUFFLE C, D, RMask
14345 SDValue C, D;
14346 SmallVector<int, 8> RMask(N);
14347 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14348 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14349 C = RHS.getOperand(0);
14350 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14351 D = RHS.getOperand(1);
14352 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14353 } else {
14354 if (RHS.getOpcode() != ISD::UNDEF)
14355 C = RHS;
14356 for (unsigned i = 0; i != N; ++i)
14357 RMask[i] = i;
14358 }
14359
14360 // Check that the shuffles are both shuffling the same vectors.
14361 if (!(A == C && B == D) && !(A == D && B == C))
14362 return false;
14363
14364 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14365 if (!A.getNode() && !B.getNode())
14366 return false;
14367
14368 // If A and B occur in reverse order in RHS, then "swap" them (which means
14369 // rewriting the mask).
14370 if (A != C)
14371 for (unsigned i = 0; i != N; ++i) {
14372 unsigned Idx = RMask[i];
14373 if (Idx < N)
14374 RMask[i] += N;
14375 else if (Idx < 2*N)
14376 RMask[i] -= N;
14377 }
14378
14379 // At this point LHS and RHS are equivalent to
14380 // LHS = VECTOR_SHUFFLE A, B, LMask
14381 // RHS = VECTOR_SHUFFLE A, B, RMask
14382 // Check that the masks correspond to performing a horizontal operation.
14383 for (unsigned i = 0; i != N; ++i) {
14384 unsigned LIdx = LMask[i], RIdx = RMask[i];
14385
14386 // Ignore any UNDEF components.
14387 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14388 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14389 continue;
14390
14391 // Check that successive elements are being operated on. If not, this is
14392 // not a horizontal operation.
14393 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14394 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14395 return false;
14396 }
14397
14398 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14399 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14400 return true;
14401}
14402
14403/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14404static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14405 const X86Subtarget *Subtarget) {
14406 EVT VT = N->getValueType(0);
14407 SDValue LHS = N->getOperand(0);
14408 SDValue RHS = N->getOperand(1);
14409
14410 // Try to synthesize horizontal adds from adds of shuffles.
14411 if ((Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
14412 (VT == MVT::v4f32 || VT == MVT::v2f64) &&
14413 isHorizontalBinOp(LHS, RHS, true))
14414 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14415 return SDValue();
14416}
14417
14418/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14419static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14420 const X86Subtarget *Subtarget) {
14421 EVT VT = N->getValueType(0);
14422 SDValue LHS = N->getOperand(0);
14423 SDValue RHS = N->getOperand(1);
14424
14425 // Try to synthesize horizontal subs from subs of shuffles.
14426 if ((Subtarget->hasSSE3() || Subtarget->hasAVX()) &&
14427 (VT == MVT::v4f32 || VT == MVT::v2f64) &&
14428 isHorizontalBinOp(LHS, RHS, false))
14429 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14430 return SDValue();
14431}
14432
Chris Lattner6cf73262008-01-25 06:14:17 +000014433/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14434/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014435static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014436 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14437 // F[X]OR(0.0, x) -> x
14438 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014439 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14440 if (C->getValueAPF().isPosZero())
14441 return N->getOperand(1);
14442 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14443 if (C->getValueAPF().isPosZero())
14444 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014445 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014446}
14447
14448/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014449static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014450 // FAND(0.0, x) -> 0.0
14451 // FAND(x, 0.0) -> 0.0
14452 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14453 if (C->getValueAPF().isPosZero())
14454 return N->getOperand(0);
14455 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14456 if (C->getValueAPF().isPosZero())
14457 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014458 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014459}
14460
Dan Gohmane5af2d32009-01-29 01:59:02 +000014461static SDValue PerformBTCombine(SDNode *N,
14462 SelectionDAG &DAG,
14463 TargetLowering::DAGCombinerInfo &DCI) {
14464 // BT ignores high bits in the bit index operand.
14465 SDValue Op1 = N->getOperand(1);
14466 if (Op1.hasOneUse()) {
14467 unsigned BitWidth = Op1.getValueSizeInBits();
14468 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14469 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014470 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14471 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014472 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014473 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14474 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14475 DCI.CommitTargetLoweringOpt(TLO);
14476 }
14477 return SDValue();
14478}
Chris Lattner83e6c992006-10-04 06:57:07 +000014479
Eli Friedman7a5e5552009-06-07 06:52:44 +000014480static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14481 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014482 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014483 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014484 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014485 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014486 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014487 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014488 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014489 }
14490 return SDValue();
14491}
14492
Evan Cheng2e489c42009-12-16 00:53:11 +000014493static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14494 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14495 // (and (i32 x86isd::setcc_carry), 1)
14496 // This eliminates the zext. This transformation is necessary because
14497 // ISD::SETCC is always legalized to i8.
14498 DebugLoc dl = N->getDebugLoc();
14499 SDValue N0 = N->getOperand(0);
14500 EVT VT = N->getValueType(0);
14501 if (N0.getOpcode() == ISD::AND &&
14502 N0.hasOneUse() &&
14503 N0.getOperand(0).hasOneUse()) {
14504 SDValue N00 = N0.getOperand(0);
14505 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14506 return SDValue();
14507 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14508 if (!C || C->getZExtValue() != 1)
14509 return SDValue();
14510 return DAG.getNode(ISD::AND, dl, VT,
14511 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14512 N00.getOperand(0), N00.getOperand(1)),
14513 DAG.getConstant(1, VT));
14514 }
14515
14516 return SDValue();
14517}
14518
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014519// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14520static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14521 unsigned X86CC = N->getConstantOperandVal(0);
14522 SDValue EFLAG = N->getOperand(1);
14523 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014524
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014525 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14526 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14527 // cases.
14528 if (X86CC == X86::COND_B)
14529 return DAG.getNode(ISD::AND, DL, MVT::i8,
14530 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14531 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14532 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014533
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014534 return SDValue();
14535}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014536
Benjamin Kramer1396c402011-06-18 11:09:41 +000014537static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14538 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014539 SDValue Op0 = N->getOperand(0);
14540 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14541 // a 32-bit target where SSE doesn't support i64->FP operations.
14542 if (Op0.getOpcode() == ISD::LOAD) {
14543 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14544 EVT VT = Ld->getValueType(0);
14545 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14546 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14547 !XTLI->getSubtarget()->is64Bit() &&
14548 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014549 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14550 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014551 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14552 return FILDChain;
14553 }
14554 }
14555 return SDValue();
14556}
14557
Chris Lattner23a01992010-12-20 01:37:09 +000014558// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14559static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14560 X86TargetLowering::DAGCombinerInfo &DCI) {
14561 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14562 // the result is either zero or one (depending on the input carry bit).
14563 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14564 if (X86::isZeroNode(N->getOperand(0)) &&
14565 X86::isZeroNode(N->getOperand(1)) &&
14566 // We don't have a good way to replace an EFLAGS use, so only do this when
14567 // dead right now.
14568 SDValue(N, 1).use_empty()) {
14569 DebugLoc DL = N->getDebugLoc();
14570 EVT VT = N->getValueType(0);
14571 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14572 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14573 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14574 DAG.getConstant(X86::COND_B,MVT::i8),
14575 N->getOperand(2)),
14576 DAG.getConstant(1, VT));
14577 return DCI.CombineTo(N, Res1, CarryOut);
14578 }
14579
14580 return SDValue();
14581}
14582
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014583// fold (add Y, (sete X, 0)) -> adc 0, Y
14584// (add Y, (setne X, 0)) -> sbb -1, Y
14585// (sub (sete X, 0), Y) -> sbb 0, Y
14586// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014587static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014588 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014589
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014590 // Look through ZExts.
14591 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14592 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14593 return SDValue();
14594
14595 SDValue SetCC = Ext.getOperand(0);
14596 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14597 return SDValue();
14598
14599 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14600 if (CC != X86::COND_E && CC != X86::COND_NE)
14601 return SDValue();
14602
14603 SDValue Cmp = SetCC.getOperand(1);
14604 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014605 !X86::isZeroNode(Cmp.getOperand(1)) ||
14606 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014607 return SDValue();
14608
14609 SDValue CmpOp0 = Cmp.getOperand(0);
14610 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14611 DAG.getConstant(1, CmpOp0.getValueType()));
14612
14613 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14614 if (CC == X86::COND_NE)
14615 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14616 DL, OtherVal.getValueType(), OtherVal,
14617 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14618 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14619 DL, OtherVal.getValueType(), OtherVal,
14620 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14621}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014622
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014623static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
14624 SDValue Op0 = N->getOperand(0);
14625 SDValue Op1 = N->getOperand(1);
14626
14627 // X86 can't encode an immediate LHS of a sub. See if we can push the
14628 // negation into a preceding instruction.
14629 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014630 // If the RHS of the sub is a XOR with one use and a constant, invert the
14631 // immediate. Then add one to the LHS of the sub so we can turn
14632 // X-Y -> X+~Y+1, saving one register.
14633 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14634 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014635 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014636 EVT VT = Op0.getValueType();
14637 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14638 Op1.getOperand(0),
14639 DAG.getConstant(~XorC, VT));
14640 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014641 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014642 }
14643 }
14644
14645 return OptimizeConditionalInDecrement(N, DAG);
14646}
14647
Dan Gohman475871a2008-07-27 21:46:04 +000014648SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014649 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014650 SelectionDAG &DAG = DCI.DAG;
14651 switch (N->getOpcode()) {
14652 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014653 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014654 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014655 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014656 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014657 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014658 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
14659 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000014660 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014661 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014662 case ISD::SHL:
14663 case ISD::SRA:
14664 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014665 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014666 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014667 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014668 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014669 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014670 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014671 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14672 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014673 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014674 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14675 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014676 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014677 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014678 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014679 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014680 case X86ISD::SHUFPS: // Handle all target specific shuffles
14681 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014682 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014683 case X86ISD::PUNPCKHBW:
14684 case X86ISD::PUNPCKHWD:
14685 case X86ISD::PUNPCKHDQ:
14686 case X86ISD::PUNPCKHQDQ:
14687 case X86ISD::UNPCKHPS:
14688 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000014689 case X86ISD::VUNPCKHPSY:
14690 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014691 case X86ISD::PUNPCKLBW:
14692 case X86ISD::PUNPCKLWD:
14693 case X86ISD::PUNPCKLDQ:
14694 case X86ISD::PUNPCKLQDQ:
14695 case X86ISD::UNPCKLPS:
14696 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000014697 case X86ISD::VUNPCKLPSY:
14698 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014699 case X86ISD::MOVHLPS:
14700 case X86ISD::MOVLHPS:
14701 case X86ISD::PSHUFD:
14702 case X86ISD::PSHUFHW:
14703 case X86ISD::PSHUFLW:
14704 case X86ISD::MOVSS:
14705 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014706 case X86ISD::VPERMILPS:
14707 case X86ISD::VPERMILPSY:
14708 case X86ISD::VPERMILPD:
14709 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014710 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014711 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014712 }
14713
Dan Gohman475871a2008-07-27 21:46:04 +000014714 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014715}
14716
Evan Chenge5b51ac2010-04-17 06:13:15 +000014717/// isTypeDesirableForOp - Return true if the target has native support for
14718/// the specified value type and it is 'desirable' to use the type for the
14719/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14720/// instruction encodings are longer and some i16 instructions are slow.
14721bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14722 if (!isTypeLegal(VT))
14723 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014724 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014725 return true;
14726
14727 switch (Opc) {
14728 default:
14729 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014730 case ISD::LOAD:
14731 case ISD::SIGN_EXTEND:
14732 case ISD::ZERO_EXTEND:
14733 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014734 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014735 case ISD::SRL:
14736 case ISD::SUB:
14737 case ISD::ADD:
14738 case ISD::MUL:
14739 case ISD::AND:
14740 case ISD::OR:
14741 case ISD::XOR:
14742 return false;
14743 }
14744}
14745
14746/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014747/// beneficial for dag combiner to promote the specified node. If true, it
14748/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014749bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014750 EVT VT = Op.getValueType();
14751 if (VT != MVT::i16)
14752 return false;
14753
Evan Cheng4c26e932010-04-19 19:29:22 +000014754 bool Promote = false;
14755 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014756 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014757 default: break;
14758 case ISD::LOAD: {
14759 LoadSDNode *LD = cast<LoadSDNode>(Op);
14760 // If the non-extending load has a single use and it's not live out, then it
14761 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014762 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14763 Op.hasOneUse()*/) {
14764 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14765 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14766 // The only case where we'd want to promote LOAD (rather then it being
14767 // promoted as an operand is when it's only use is liveout.
14768 if (UI->getOpcode() != ISD::CopyToReg)
14769 return false;
14770 }
14771 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014772 Promote = true;
14773 break;
14774 }
14775 case ISD::SIGN_EXTEND:
14776 case ISD::ZERO_EXTEND:
14777 case ISD::ANY_EXTEND:
14778 Promote = true;
14779 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014780 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014781 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014782 SDValue N0 = Op.getOperand(0);
14783 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014784 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014785 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014786 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014787 break;
14788 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014789 case ISD::ADD:
14790 case ISD::MUL:
14791 case ISD::AND:
14792 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014793 case ISD::XOR:
14794 Commute = true;
14795 // fallthrough
14796 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014797 SDValue N0 = Op.getOperand(0);
14798 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014799 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014800 return false;
14801 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014802 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014803 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014804 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014805 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014806 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014807 }
14808 }
14809
14810 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014811 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014812}
14813
Evan Cheng60c07e12006-07-05 22:17:51 +000014814//===----------------------------------------------------------------------===//
14815// X86 Inline Assembly Support
14816//===----------------------------------------------------------------------===//
14817
Chris Lattnerb8105652009-07-20 17:51:36 +000014818bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14819 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014820
14821 std::string AsmStr = IA->getAsmString();
14822
14823 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014824 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014825 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014826
14827 switch (AsmPieces.size()) {
14828 default: return false;
14829 case 1:
14830 AsmStr = AsmPieces[0];
14831 AsmPieces.clear();
14832 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14833
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014834 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014835 // we will turn this bswap into something that will be lowered to logical ops
14836 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14837 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014838 // bswap $0
14839 if (AsmPieces.size() == 2 &&
14840 (AsmPieces[0] == "bswap" ||
14841 AsmPieces[0] == "bswapq" ||
14842 AsmPieces[0] == "bswapl") &&
14843 (AsmPieces[1] == "$0" ||
14844 AsmPieces[1] == "${0:q}")) {
14845 // No need to check constraints, nothing other than the equivalent of
14846 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014847 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014848 if (!Ty || Ty->getBitWidth() % 16 != 0)
14849 return false;
14850 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014851 }
14852 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014853 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014854 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014855 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014856 AsmPieces[1] == "$$8," &&
14857 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014858 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14859 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014860 const std::string &ConstraintsStr = IA->getConstraintString();
14861 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014862 std::sort(AsmPieces.begin(), AsmPieces.end());
14863 if (AsmPieces.size() == 4 &&
14864 AsmPieces[0] == "~{cc}" &&
14865 AsmPieces[1] == "~{dirflag}" &&
14866 AsmPieces[2] == "~{flags}" &&
14867 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014868 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014869 if (!Ty || Ty->getBitWidth() % 16 != 0)
14870 return false;
14871 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014872 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014873 }
14874 break;
14875 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014876 if (CI->getType()->isIntegerTy(32) &&
14877 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14878 SmallVector<StringRef, 4> Words;
14879 SplitString(AsmPieces[0], Words, " \t,");
14880 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14881 Words[2] == "${0:w}") {
14882 Words.clear();
14883 SplitString(AsmPieces[1], Words, " \t,");
14884 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14885 Words[2] == "$0") {
14886 Words.clear();
14887 SplitString(AsmPieces[2], Words, " \t,");
14888 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14889 Words[2] == "${0:w}") {
14890 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014891 const std::string &ConstraintsStr = IA->getConstraintString();
14892 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014893 std::sort(AsmPieces.begin(), AsmPieces.end());
14894 if (AsmPieces.size() == 4 &&
14895 AsmPieces[0] == "~{cc}" &&
14896 AsmPieces[1] == "~{dirflag}" &&
14897 AsmPieces[2] == "~{flags}" &&
14898 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014899 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014900 if (!Ty || Ty->getBitWidth() % 16 != 0)
14901 return false;
14902 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014903 }
14904 }
14905 }
14906 }
14907 }
Evan Cheng55d42002011-01-08 01:24:27 +000014908
14909 if (CI->getType()->isIntegerTy(64)) {
14910 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14911 if (Constraints.size() >= 2 &&
14912 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14913 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14914 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14915 SmallVector<StringRef, 4> Words;
14916 SplitString(AsmPieces[0], Words, " \t");
14917 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014918 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014919 SplitString(AsmPieces[1], Words, " \t");
14920 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14921 Words.clear();
14922 SplitString(AsmPieces[2], Words, " \t,");
14923 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14924 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014925 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014926 if (!Ty || Ty->getBitWidth() % 16 != 0)
14927 return false;
14928 return IntrinsicLowering::LowerToByteSwap(CI);
14929 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014930 }
14931 }
14932 }
14933 }
14934 break;
14935 }
14936 return false;
14937}
14938
14939
14940
Chris Lattnerf4dff842006-07-11 02:54:03 +000014941/// getConstraintType - Given a constraint letter, return the type of
14942/// constraint it is for this target.
14943X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014944X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14945 if (Constraint.size() == 1) {
14946 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014947 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014948 case 'q':
14949 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014950 case 'f':
14951 case 't':
14952 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014953 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014954 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014955 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014956 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014957 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014958 case 'a':
14959 case 'b':
14960 case 'c':
14961 case 'd':
14962 case 'S':
14963 case 'D':
14964 case 'A':
14965 return C_Register;
14966 case 'I':
14967 case 'J':
14968 case 'K':
14969 case 'L':
14970 case 'M':
14971 case 'N':
14972 case 'G':
14973 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014974 case 'e':
14975 case 'Z':
14976 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014977 default:
14978 break;
14979 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014980 }
Chris Lattner4234f572007-03-25 02:14:49 +000014981 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014982}
14983
John Thompson44ab89e2010-10-29 17:29:13 +000014984/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014985/// This object must already have been set up with the operand type
14986/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014987TargetLowering::ConstraintWeight
14988 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014989 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014990 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014991 Value *CallOperandVal = info.CallOperandVal;
14992 // If we don't have a value, we can't do a match,
14993 // but allow it at the lowest weight.
14994 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014995 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014996 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014997 // Look at the constraint type.
14998 switch (*constraint) {
14999 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015000 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15001 case 'R':
15002 case 'q':
15003 case 'Q':
15004 case 'a':
15005 case 'b':
15006 case 'c':
15007 case 'd':
15008 case 'S':
15009 case 'D':
15010 case 'A':
15011 if (CallOperandVal->getType()->isIntegerTy())
15012 weight = CW_SpecificReg;
15013 break;
15014 case 'f':
15015 case 't':
15016 case 'u':
15017 if (type->isFloatingPointTy())
15018 weight = CW_SpecificReg;
15019 break;
15020 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015021 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015022 weight = CW_SpecificReg;
15023 break;
15024 case 'x':
15025 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015026 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015027 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015028 break;
15029 case 'I':
15030 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15031 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015032 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015033 }
15034 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015035 case 'J':
15036 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15037 if (C->getZExtValue() <= 63)
15038 weight = CW_Constant;
15039 }
15040 break;
15041 case 'K':
15042 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15043 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15044 weight = CW_Constant;
15045 }
15046 break;
15047 case 'L':
15048 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15049 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15050 weight = CW_Constant;
15051 }
15052 break;
15053 case 'M':
15054 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15055 if (C->getZExtValue() <= 3)
15056 weight = CW_Constant;
15057 }
15058 break;
15059 case 'N':
15060 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15061 if (C->getZExtValue() <= 0xff)
15062 weight = CW_Constant;
15063 }
15064 break;
15065 case 'G':
15066 case 'C':
15067 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15068 weight = CW_Constant;
15069 }
15070 break;
15071 case 'e':
15072 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15073 if ((C->getSExtValue() >= -0x80000000LL) &&
15074 (C->getSExtValue() <= 0x7fffffffLL))
15075 weight = CW_Constant;
15076 }
15077 break;
15078 case 'Z':
15079 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15080 if (C->getZExtValue() <= 0xffffffff)
15081 weight = CW_Constant;
15082 }
15083 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015084 }
15085 return weight;
15086}
15087
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015088/// LowerXConstraint - try to replace an X constraint, which matches anything,
15089/// with another that has more specific requirements based on the type of the
15090/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015091const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015092LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015093 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15094 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015095 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015096 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015097 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015098 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015099 return "x";
15100 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015101
Chris Lattner5e764232008-04-26 23:02:14 +000015102 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015103}
15104
Chris Lattner48884cd2007-08-25 00:47:38 +000015105/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15106/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015107void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015108 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015109 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015110 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015111 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015112
Eric Christopher100c8332011-06-02 23:16:42 +000015113 // Only support length 1 constraints for now.
15114 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015115
Eric Christopher100c8332011-06-02 23:16:42 +000015116 char ConstraintLetter = Constraint[0];
15117 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015118 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015119 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015120 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015121 if (C->getZExtValue() <= 31) {
15122 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015123 break;
15124 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015125 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015126 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015127 case 'J':
15128 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015129 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015130 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15131 break;
15132 }
15133 }
15134 return;
15135 case 'K':
15136 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015137 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015138 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15139 break;
15140 }
15141 }
15142 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015143 case 'N':
15144 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015145 if (C->getZExtValue() <= 255) {
15146 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015147 break;
15148 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015149 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015150 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015151 case 'e': {
15152 // 32-bit signed value
15153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015154 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15155 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015156 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015157 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015158 break;
15159 }
15160 // FIXME gcc accepts some relocatable values here too, but only in certain
15161 // memory models; it's complicated.
15162 }
15163 return;
15164 }
15165 case 'Z': {
15166 // 32-bit unsigned value
15167 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015168 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15169 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015170 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15171 break;
15172 }
15173 }
15174 // FIXME gcc accepts some relocatable values here too, but only in certain
15175 // memory models; it's complicated.
15176 return;
15177 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015178 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015179 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015180 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015181 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015182 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015183 break;
15184 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015185
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015186 // In any sort of PIC mode addresses need to be computed at runtime by
15187 // adding in a register or some sort of table lookup. These can't
15188 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015189 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015190 return;
15191
Chris Lattnerdc43a882007-05-03 16:52:29 +000015192 // If we are in non-pic codegen mode, we allow the address of a global (with
15193 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015194 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015195 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015196
Chris Lattner49921962009-05-08 18:23:14 +000015197 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15198 while (1) {
15199 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15200 Offset += GA->getOffset();
15201 break;
15202 } else if (Op.getOpcode() == ISD::ADD) {
15203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15204 Offset += C->getZExtValue();
15205 Op = Op.getOperand(0);
15206 continue;
15207 }
15208 } else if (Op.getOpcode() == ISD::SUB) {
15209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15210 Offset += -C->getZExtValue();
15211 Op = Op.getOperand(0);
15212 continue;
15213 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015214 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015215
Chris Lattner49921962009-05-08 18:23:14 +000015216 // Otherwise, this isn't something we can handle, reject it.
15217 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015218 }
Eric Christopherfd179292009-08-27 18:07:15 +000015219
Dan Gohman46510a72010-04-15 01:51:59 +000015220 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015221 // If we require an extra load to get this address, as in PIC mode, we
15222 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015223 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15224 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015225 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015226
Devang Patel0d881da2010-07-06 22:08:15 +000015227 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15228 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015229 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015230 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015231 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015232
Gabor Greifba36cb52008-08-28 21:40:38 +000015233 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015234 Ops.push_back(Result);
15235 return;
15236 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015237 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015238}
15239
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015240std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015241X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015242 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015243 // First, see if this is a constraint that directly corresponds to an LLVM
15244 // register class.
15245 if (Constraint.size() == 1) {
15246 // GCC Constraint Letters
15247 switch (Constraint[0]) {
15248 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015249 // TODO: Slight differences here in allocation order and leaving
15250 // RIP in the class. Do they matter any more here than they do
15251 // in the normal allocation?
15252 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15253 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015254 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015255 return std::make_pair(0U, X86::GR32RegisterClass);
15256 else if (VT == MVT::i16)
15257 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015258 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015259 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015260 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015261 return std::make_pair(0U, X86::GR64RegisterClass);
15262 break;
15263 }
15264 // 32-bit fallthrough
15265 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015266 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015267 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15268 else if (VT == MVT::i16)
15269 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015270 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015271 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15272 else if (VT == MVT::i64)
15273 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15274 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015275 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015276 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015277 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015278 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015279 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015280 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015281 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015282 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015283 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015284 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015285 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015286 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15287 if (VT == MVT::i16)
15288 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15289 if (VT == MVT::i32 || !Subtarget->is64Bit())
15290 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15291 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015292 case 'f': // FP Stack registers.
15293 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15294 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015295 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015296 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015297 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015298 return std::make_pair(0U, X86::RFP64RegisterClass);
15299 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015300 case 'y': // MMX_REGS if MMX allowed.
15301 if (!Subtarget->hasMMX()) break;
15302 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015303 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015304 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015305 // FALL THROUGH.
15306 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015307 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015308
Owen Anderson825b72b2009-08-11 20:47:22 +000015309 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015310 default: break;
15311 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015312 case MVT::f32:
15313 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015314 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015315 case MVT::f64:
15316 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015317 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015318 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015319 case MVT::v16i8:
15320 case MVT::v8i16:
15321 case MVT::v4i32:
15322 case MVT::v2i64:
15323 case MVT::v4f32:
15324 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015325 return std::make_pair(0U, X86::VR128RegisterClass);
15326 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015327 break;
15328 }
15329 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015330
Chris Lattnerf76d1802006-07-31 23:26:50 +000015331 // Use the default implementation in TargetLowering to convert the register
15332 // constraint into a member of a register class.
15333 std::pair<unsigned, const TargetRegisterClass*> Res;
15334 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015335
15336 // Not found as a standard register?
15337 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015338 // Map st(0) -> st(7) -> ST0
15339 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15340 tolower(Constraint[1]) == 's' &&
15341 tolower(Constraint[2]) == 't' &&
15342 Constraint[3] == '(' &&
15343 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15344 Constraint[5] == ')' &&
15345 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015346
Chris Lattner56d77c72009-09-13 22:41:48 +000015347 Res.first = X86::ST0+Constraint[4]-'0';
15348 Res.second = X86::RFP80RegisterClass;
15349 return Res;
15350 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015351
Chris Lattner56d77c72009-09-13 22:41:48 +000015352 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015353 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015354 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015355 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015356 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015357 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015358
15359 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015360 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015361 Res.first = X86::EFLAGS;
15362 Res.second = X86::CCRRegisterClass;
15363 return Res;
15364 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015365
Dale Johannesen330169f2008-11-13 21:52:36 +000015366 // 'A' means EAX + EDX.
15367 if (Constraint == "A") {
15368 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015369 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015370 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015371 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015372 return Res;
15373 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015374
Chris Lattnerf76d1802006-07-31 23:26:50 +000015375 // Otherwise, check to see if this is a register class of the wrong value
15376 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15377 // turn into {ax},{dx}.
15378 if (Res.second->hasType(VT))
15379 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015380
Chris Lattnerf76d1802006-07-31 23:26:50 +000015381 // All of the single-register GCC register classes map their values onto
15382 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15383 // really want an 8-bit or 32-bit register, map to the appropriate register
15384 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015385 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015386 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015387 unsigned DestReg = 0;
15388 switch (Res.first) {
15389 default: break;
15390 case X86::AX: DestReg = X86::AL; break;
15391 case X86::DX: DestReg = X86::DL; break;
15392 case X86::CX: DestReg = X86::CL; break;
15393 case X86::BX: DestReg = X86::BL; break;
15394 }
15395 if (DestReg) {
15396 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015397 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015398 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015399 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015400 unsigned DestReg = 0;
15401 switch (Res.first) {
15402 default: break;
15403 case X86::AX: DestReg = X86::EAX; break;
15404 case X86::DX: DestReg = X86::EDX; break;
15405 case X86::CX: DestReg = X86::ECX; break;
15406 case X86::BX: DestReg = X86::EBX; break;
15407 case X86::SI: DestReg = X86::ESI; break;
15408 case X86::DI: DestReg = X86::EDI; break;
15409 case X86::BP: DestReg = X86::EBP; break;
15410 case X86::SP: DestReg = X86::ESP; break;
15411 }
15412 if (DestReg) {
15413 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015414 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015415 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015416 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015417 unsigned DestReg = 0;
15418 switch (Res.first) {
15419 default: break;
15420 case X86::AX: DestReg = X86::RAX; break;
15421 case X86::DX: DestReg = X86::RDX; break;
15422 case X86::CX: DestReg = X86::RCX; break;
15423 case X86::BX: DestReg = X86::RBX; break;
15424 case X86::SI: DestReg = X86::RSI; break;
15425 case X86::DI: DestReg = X86::RDI; break;
15426 case X86::BP: DestReg = X86::RBP; break;
15427 case X86::SP: DestReg = X86::RSP; break;
15428 }
15429 if (DestReg) {
15430 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015431 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015432 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015433 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015434 } else if (Res.second == X86::FR32RegisterClass ||
15435 Res.second == X86::FR64RegisterClass ||
15436 Res.second == X86::VR128RegisterClass) {
15437 // Handle references to XMM physical registers that got mapped into the
15438 // wrong class. This can happen with constraints like {xmm0} where the
15439 // target independent register mapper will just pick the first match it can
15440 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015441 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015442 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015443 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015444 Res.second = X86::FR64RegisterClass;
15445 else if (X86::VR128RegisterClass->hasType(VT))
15446 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015447 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015448
Chris Lattnerf76d1802006-07-31 23:26:50 +000015449 return Res;
15450}