blob: eedb1ff71418600740e5827f2bf1b12f4da56e34 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000467 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000468 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000469
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000470 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000471 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
477 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
478 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000479 }
480
Evan Cheng3c992d22006-03-07 02:02:57 +0000481 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000482 if (!Subtarget->isTargetDarwin() &&
483 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000484 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000486 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
490 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
491 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000492 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000493 setExceptionPointerRegister(X86::RAX);
494 setExceptionSelectorRegister(X86::RDX);
495 } else {
496 setExceptionPointerRegister(X86::EAX);
497 setExceptionSelectorRegister(X86::EDX);
498 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
500 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000505
Nate Begemanacc398c2006-01-25 18:21:52 +0000506 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::VASTART , MVT::Other, Custom);
508 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000509 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::VAARG , MVT::Other, Custom);
511 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000512 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::VAARG , MVT::Other, Expand);
514 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000515 }
Evan Chengae642192007-03-02 23:16:35 +0000516
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
518 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000519 setOperationAction(ISD::DYNAMIC_STACKALLOC,
520 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
521 (Subtarget->isTargetCOFF()
522 && !Subtarget->isTargetEnvMacho()
523 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000524
Evan Chengc7ce29b2009-02-13 22:36:38 +0000525 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000526 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000527 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
529 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000530
Evan Cheng223547a2006-01-31 22:28:30 +0000531 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FABS , MVT::f64, Custom);
533 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000534
535 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FNEG , MVT::f64, Custom);
537 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000538
Evan Cheng68c47cb2007-01-05 07:55:56 +0000539 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
541 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000542
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000543 // Lower this to FGETSIGNx86 plus an AND.
544 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
545 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
546
Evan Chengd25e9e82006-02-02 00:28:23 +0000547 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FSIN , MVT::f64, Expand);
549 setOperationAction(ISD::FCOS , MVT::f64, Expand);
550 setOperationAction(ISD::FSIN , MVT::f32, Expand);
551 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Chris Lattnera54aa942006-01-29 06:26:08 +0000553 // Expand FP immediates into loads from the stack, except for the special
554 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000555 addLegalFPImmediate(APFloat(+0.0)); // xorpd
556 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000557 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000558 // Use SSE for f32, x87 for f64.
559 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
561 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000562
563 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000565
566 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570
571 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
573 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000574
575 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FSIN , MVT::f32, Expand);
577 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578
Nate Begemane1795842008-02-14 08:57:00 +0000579 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 addLegalFPImmediate(APFloat(+0.0f)); // xorps
581 addLegalFPImmediate(APFloat(+0.0)); // FLD0
582 addLegalFPImmediate(APFloat(+1.0)); // FLD1
583 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
584 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
585
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000586 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
588 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000590 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000592 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
594 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
597 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
598 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
599 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000600
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000601 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
603 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000604 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000605 addLegalFPImmediate(APFloat(+0.0)); // FLD0
606 addLegalFPImmediate(APFloat(+1.0)); // FLD1
607 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
608 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
610 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
611 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
612 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000613 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000614
Cameron Zwarich33390842011-07-08 21:39:21 +0000615 // We don't support FMA.
616 setOperationAction(ISD::FMA, MVT::f64, Expand);
617 setOperationAction(ISD::FMA, MVT::f32, Expand);
618
Dale Johannesen59a58732007-08-05 18:49:15 +0000619 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000620 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
622 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
623 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000625 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000626 addLegalFPImmediate(TmpFlt); // FLD0
627 TmpFlt.changeSign();
628 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000629
630 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000631 APFloat TmpFlt2(+1.0);
632 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
633 &ignored);
634 addLegalFPImmediate(TmpFlt2); // FLD1
635 TmpFlt2.changeSign();
636 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
637 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000638
Evan Chengc7ce29b2009-02-13 22:36:38 +0000639 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000642 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000643
644 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000645 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000646
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000647 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
649 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
650 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000651
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 setOperationAction(ISD::FLOG, MVT::f80, Expand);
653 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
654 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
655 setOperationAction(ISD::FEXP, MVT::f80, Expand);
656 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000657
Mon P Wangf007a8b2008-11-06 05:31:54 +0000658 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000659 // (for widening) or expand (for scalarization). Then we will selectively
660 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
662 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
663 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
676 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
677 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000679 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
680 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000712 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000713 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
717 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
718 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
719 setTruncStoreAction((MVT::SimpleValueType)VT,
720 (MVT::SimpleValueType)InnerVT, Expand);
721 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
722 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
723 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000724 }
725
Evan Chengc7ce29b2009-02-13 22:36:38 +0000726 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
727 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000728 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000729 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000730 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000731 }
732
Dale Johannesen0488fb62010-09-30 23:57:10 +0000733 // MMX-sized vectors (other than x86mmx) are expected to be expanded
734 // into smaller operations.
735 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
736 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
737 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
738 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
739 setOperationAction(ISD::AND, MVT::v8i8, Expand);
740 setOperationAction(ISD::AND, MVT::v4i16, Expand);
741 setOperationAction(ISD::AND, MVT::v2i32, Expand);
742 setOperationAction(ISD::AND, MVT::v1i64, Expand);
743 setOperationAction(ISD::OR, MVT::v8i8, Expand);
744 setOperationAction(ISD::OR, MVT::v4i16, Expand);
745 setOperationAction(ISD::OR, MVT::v2i32, Expand);
746 setOperationAction(ISD::OR, MVT::v1i64, Expand);
747 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
748 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
749 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
750 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
756 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
757 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
758 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
759 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000760 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
762 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
763 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000764
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000765 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000767
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
769 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
770 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
771 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
772 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
773 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
774 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
775 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
778 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
779 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000780 }
781
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000782 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000784
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000785 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
786 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
789 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
790 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
793 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
794 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
795 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
796 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
797 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
798 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
799 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
800 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
801 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
802 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
803 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
804 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
805 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
806 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
807 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
811 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
812 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
815 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
823 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
824 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
825
Evan Cheng2c3ae372006-04-12 21:21:57 +0000826 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
828 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000830 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000831 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000832 // Do not attempt to custom lower non-128-bit vectors
833 if (!VT.is128BitVector())
834 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::BUILD_VECTOR,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::VECTOR_SHUFFLE,
838 VT.getSimpleVT().SimpleTy, Custom);
839 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
840 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000841 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
844 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
845 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
846 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000849
Nate Begemancdd1eec2008-02-12 22:51:28 +0000850 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000853 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000855 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
857 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000858 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000859
860 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000861 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000862 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000863
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000872 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000874 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000877
Evan Cheng2c3ae372006-04-12 21:21:57 +0000878 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
880 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
881 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
882 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
885 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000886 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000887
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000888 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000889 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
890 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
891 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
892 setOperationAction(ISD::FRINT, MVT::f32, Legal);
893 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
894 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
895 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
896 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
897 setOperationAction(ISD::FRINT, MVT::f64, Legal);
898 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
899
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000902
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000903 // Can turn SHL into an integer multiply.
904 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000905 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000906
Nate Begeman14d12ca2008-02-11 04:19:36 +0000907 // i8 and i16 vectors are custom , because the source register and source
908 // source memory operand types are not the same width. f32 vectors are
909 // custom since the immediate controlling the insert encodes additional
910 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
913 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
914 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000915
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000920
921 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
923 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000924 }
925 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000926
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000927 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000928 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
929 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
930 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000931 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000932
933 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
934 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
935 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
936
937 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
938 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
939 }
940
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000941 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000943
David Greene9b9838d2009-06-29 16:47:10 +0000944 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000945 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
948 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
949 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
950 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000951
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
954 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000955
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
957 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
958 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
959 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
960 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
961 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
964 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
965 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
966 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
967 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
968 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000969
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000970 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
971 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000972 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000973
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
977 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
978 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
979 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
980
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000981 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
982 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
983 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
984 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
985
986 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
987 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
988 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
989 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
990
991 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
992 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
993
Craig Toppera5347802011-08-23 04:36:33 +0000994 setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
995 setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +0000996 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
997 setOperationAction(ISD::VSETCC, MVT::v4i64, Custom);
998
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000999 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1000 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1001 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1002
Craig Topper13894fa2011-08-24 06:14:18 +00001003 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1004 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1005 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1006 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1007
1008 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1009 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1010 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1011 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1012
1013 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1014 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1015 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1016 // Don't lower v32i8 because there is no 128-bit byte mul
1017
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001018 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001019 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001020 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1021 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1022 EVT VT = SVT;
1023
1024 // Extract subvector is special because the value type
1025 // (result) is 128-bit but the source is 256-bit wide.
1026 if (VT.is128BitVector())
1027 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1028
1029 // Do not attempt to custom lower other non-256-bit vectors
1030 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001031 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001032
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001033 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1034 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1035 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1036 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001037 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001038 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001039 }
1040
David Greene54d8eba2011-01-27 22:38:56 +00001041 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001042 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1043 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1044 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001045
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001046 // Do not attempt to promote non-256-bit vectors
1047 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001048 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001049
1050 setOperationAction(ISD::AND, SVT, Promote);
1051 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1052 setOperationAction(ISD::OR, SVT, Promote);
1053 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1054 setOperationAction(ISD::XOR, SVT, Promote);
1055 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1056 setOperationAction(ISD::LOAD, SVT, Promote);
1057 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1058 setOperationAction(ISD::SELECT, SVT, Promote);
1059 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001060 }
David Greene9b9838d2009-06-29 16:47:10 +00001061 }
1062
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001063 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1064 // of this type with custom code.
1065 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1066 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1067 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1068 }
1069
Evan Cheng6be2c582006-04-05 23:38:46 +00001070 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001072
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001073
Eli Friedman962f5492010-06-02 19:35:46 +00001074 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1075 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001076 //
Eli Friedman962f5492010-06-02 19:35:46 +00001077 // FIXME: We really should do custom legalization for addition and
1078 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1079 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001080 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1081 // Add/Sub/Mul with overflow operations are custom lowered.
1082 MVT VT = IntVTs[i];
1083 setOperationAction(ISD::SADDO, VT, Custom);
1084 setOperationAction(ISD::UADDO, VT, Custom);
1085 setOperationAction(ISD::SSUBO, VT, Custom);
1086 setOperationAction(ISD::USUBO, VT, Custom);
1087 setOperationAction(ISD::SMULO, VT, Custom);
1088 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001089 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001090
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001091 // There are no 8-bit 3-address imul/mul instructions
1092 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1093 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001094
Evan Chengd54f2d52009-03-31 19:38:51 +00001095 if (!Subtarget->is64Bit()) {
1096 // These libcalls are not available in 32-bit.
1097 setLibcallName(RTLIB::SHL_I128, 0);
1098 setLibcallName(RTLIB::SRL_I128, 0);
1099 setLibcallName(RTLIB::SRA_I128, 0);
1100 }
1101
Evan Cheng206ee9d2006-07-07 08:33:52 +00001102 // We have target-specific dag combine patterns for the following nodes:
1103 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001104 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001105 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001106 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001107 setTargetDAGCombine(ISD::SHL);
1108 setTargetDAGCombine(ISD::SRA);
1109 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001110 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001111 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001112 setTargetDAGCombine(ISD::ADD);
1113 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001114 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001115 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001116 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001117 if (Subtarget->is64Bit())
1118 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001119
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001120 computeRegisterProperties();
1121
Evan Cheng05219282011-01-06 06:52:41 +00001122 // On Darwin, -Os means optimize for size without hurting performance,
1123 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001124 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001125 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001126 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001127 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1128 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1129 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001130 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001131 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001132
1133 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001134}
1135
Scott Michel5b8f82e2008-03-10 15:42:14 +00001136
Owen Anderson825b72b2009-08-11 20:47:22 +00001137MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1138 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001139}
1140
1141
Evan Cheng29286502008-01-23 23:17:41 +00001142/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1143/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001144static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001145 if (MaxAlign == 16)
1146 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001147 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001148 if (VTy->getBitWidth() == 128)
1149 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001150 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001151 unsigned EltAlign = 0;
1152 getMaxByValAlign(ATy->getElementType(), EltAlign);
1153 if (EltAlign > MaxAlign)
1154 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001155 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001156 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1157 unsigned EltAlign = 0;
1158 getMaxByValAlign(STy->getElementType(i), EltAlign);
1159 if (EltAlign > MaxAlign)
1160 MaxAlign = EltAlign;
1161 if (MaxAlign == 16)
1162 break;
1163 }
1164 }
1165 return;
1166}
1167
1168/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1169/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001170/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1171/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001172unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001173 if (Subtarget->is64Bit()) {
1174 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001175 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001176 if (TyAlign > 8)
1177 return TyAlign;
1178 return 8;
1179 }
1180
Evan Cheng29286502008-01-23 23:17:41 +00001181 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001182 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001183 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001184 return Align;
1185}
Chris Lattner2b02a442007-02-25 08:29:00 +00001186
Evan Chengf0df0312008-05-15 08:39:06 +00001187/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001188/// and store operations as a result of memset, memcpy, and memmove
1189/// lowering. If DstAlign is zero that means it's safe to destination
1190/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1191/// means there isn't a need to check it against alignment requirement,
1192/// probably because the source does not need to be loaded. If
1193/// 'NonScalarIntSafe' is true, that means it's safe to return a
1194/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1195/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1196/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001197/// It returns EVT::Other if the type should be determined using generic
1198/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001199EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001200X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1201 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001202 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001203 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001204 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001205 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1206 // linux. This is because the stack realignment code can't handle certain
1207 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001208 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001209 if (NonScalarIntSafe &&
1210 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001211 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001212 (Subtarget->isUnalignedMemAccessFast() ||
1213 ((DstAlign == 0 || DstAlign >= 16) &&
1214 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001215 Subtarget->getStackAlignment() >= 16) {
1216 if (Subtarget->hasSSE2())
1217 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001218 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001219 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001220 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001221 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001222 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001223 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001224 // Do not use f64 to lower memcpy if source is string constant. It's
1225 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001226 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001227 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001228 }
Evan Chengf0df0312008-05-15 08:39:06 +00001229 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 return MVT::i64;
1231 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001232}
1233
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001234/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1235/// current function. The returned value is a member of the
1236/// MachineJumpTableInfo::JTEntryKind enum.
1237unsigned X86TargetLowering::getJumpTableEncoding() const {
1238 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1239 // symbol.
1240 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1241 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001242 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001243
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001244 // Otherwise, use the normal jump table encoding heuristics.
1245 return TargetLowering::getJumpTableEncoding();
1246}
1247
Chris Lattnerc64daab2010-01-26 05:02:42 +00001248const MCExpr *
1249X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1250 const MachineBasicBlock *MBB,
1251 unsigned uid,MCContext &Ctx) const{
1252 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1253 Subtarget->isPICStyleGOT());
1254 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1255 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001256 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1257 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001258}
1259
Evan Chengcc415862007-11-09 01:32:10 +00001260/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1261/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001262SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001263 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001264 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001265 // This doesn't have DebugLoc associated with it, but is not really the
1266 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001267 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001268 return Table;
1269}
1270
Chris Lattner589c6f62010-01-26 06:28:43 +00001271/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1272/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1273/// MCExpr.
1274const MCExpr *X86TargetLowering::
1275getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1276 MCContext &Ctx) const {
1277 // X86-64 uses RIP relative addressing based on the jump table label.
1278 if (Subtarget->isPICStyleRIPRel())
1279 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1280
1281 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001282 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001283}
1284
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001285// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001286std::pair<const TargetRegisterClass*, uint8_t>
1287X86TargetLowering::findRepresentativeClass(EVT VT) const{
1288 const TargetRegisterClass *RRC = 0;
1289 uint8_t Cost = 1;
1290 switch (VT.getSimpleVT().SimpleTy) {
1291 default:
1292 return TargetLowering::findRepresentativeClass(VT);
1293 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1294 RRC = (Subtarget->is64Bit()
1295 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1296 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001297 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001298 RRC = X86::VR64RegisterClass;
1299 break;
1300 case MVT::f32: case MVT::f64:
1301 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1302 case MVT::v4f32: case MVT::v2f64:
1303 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1304 case MVT::v4f64:
1305 RRC = X86::VR128RegisterClass;
1306 break;
1307 }
1308 return std::make_pair(RRC, Cost);
1309}
1310
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001311bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1312 unsigned &Offset) const {
1313 if (!Subtarget->isTargetLinux())
1314 return false;
1315
1316 if (Subtarget->is64Bit()) {
1317 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1318 Offset = 0x28;
1319 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1320 AddressSpace = 256;
1321 else
1322 AddressSpace = 257;
1323 } else {
1324 // %gs:0x14 on i386
1325 Offset = 0x14;
1326 AddressSpace = 256;
1327 }
1328 return true;
1329}
1330
1331
Chris Lattner2b02a442007-02-25 08:29:00 +00001332//===----------------------------------------------------------------------===//
1333// Return Value Calling Convention Implementation
1334//===----------------------------------------------------------------------===//
1335
Chris Lattner59ed56b2007-02-28 04:55:35 +00001336#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001337
Michael J. Spencerec38de22010-10-10 22:04:20 +00001338bool
Eric Christopher471e4222011-06-08 23:55:35 +00001339X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1340 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001341 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001342 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001343 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001344 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001345 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001346 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001347}
1348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349SDValue
1350X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001351 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001352 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001353 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001354 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001355 MachineFunction &MF = DAG.getMachineFunction();
1356 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner9774c912007-02-27 05:28:59 +00001358 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001359 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 RVLocs, *DAG.getContext());
1361 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001362
Evan Chengdcea1632010-02-04 02:40:39 +00001363 // Add the regs to the liveout set for the function.
1364 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1365 for (unsigned i = 0; i != RVLocs.size(); ++i)
1366 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1367 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001368
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001370
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001372 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1373 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001374 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1375 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001377 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001378 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1379 CCValAssign &VA = RVLocs[i];
1380 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001381 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001382 EVT ValVT = ValToCopy.getValueType();
1383
Dale Johannesenc4510512010-09-24 19:05:48 +00001384 // If this is x86-64, and we disabled SSE, we can't return FP values,
1385 // or SSE or MMX vectors.
1386 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1387 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001388 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001389 report_fatal_error("SSE register return with SSE disabled");
1390 }
1391 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1392 // llvm-gcc has never done it right and no one has noticed, so this
1393 // should be OK for now.
1394 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001395 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001396 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001397
Chris Lattner447ff682008-03-11 03:23:40 +00001398 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1399 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001400 if (VA.getLocReg() == X86::ST0 ||
1401 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001402 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1403 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001404 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001406 RetOps.push_back(ValToCopy);
1407 // Don't emit a copytoreg.
1408 continue;
1409 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001410
Evan Cheng242b38b2009-02-23 09:03:22 +00001411 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1412 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001413 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001414 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001415 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001416 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001417 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1418 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001419 // If we don't have SSE2 available, convert to v4f32 so the generated
1420 // register is legal.
1421 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001422 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001423 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001424 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001425 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426
Dale Johannesendd64c412009-02-04 00:33:20 +00001427 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001428 Flag = Chain.getValue(1);
1429 }
Dan Gohman61a92132008-04-21 23:59:07 +00001430
1431 // The x86-64 ABI for returning structs by value requires that we copy
1432 // the sret argument into %rax for the return. We saved the argument into
1433 // a virtual register in the entry block, so now we copy the value out
1434 // and into %rax.
1435 if (Subtarget->is64Bit() &&
1436 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1437 MachineFunction &MF = DAG.getMachineFunction();
1438 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1439 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001440 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001441 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001442 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001443
Dale Johannesendd64c412009-02-04 00:33:20 +00001444 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001445 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001446
1447 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001448 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Chris Lattner447ff682008-03-11 03:23:40 +00001451 RetOps[0] = Chain; // Update chain.
1452
1453 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001454 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001455 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
1457 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001459}
1460
Evan Cheng3d2125c2010-11-30 23:55:39 +00001461bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1462 if (N->getNumValues() != 1)
1463 return false;
1464 if (!N->hasNUsesOfValue(1, 0))
1465 return false;
1466
1467 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001468 if (Copy->getOpcode() != ISD::CopyToReg &&
1469 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001470 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001471
1472 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001473 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001474 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001475 if (UI->getOpcode() != X86ISD::RET_FLAG)
1476 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001477 HasRet = true;
1478 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001479
Evan Cheng1bf891a2010-12-01 22:59:46 +00001480 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001481}
1482
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001483EVT
1484X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001485 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001486 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001487 // TODO: Is this also valid on 32-bit?
1488 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001489 ReturnMVT = MVT::i8;
1490 else
1491 ReturnMVT = MVT::i32;
1492
1493 EVT MinVT = getRegisterType(Context, ReturnMVT);
1494 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001495}
1496
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497/// LowerCallResult - Lower the result values of a call into the
1498/// appropriate copies out of appropriate physical registers.
1499///
1500SDValue
1501X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001502 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 const SmallVectorImpl<ISD::InputArg> &Ins,
1504 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001505 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001506
Chris Lattnere32bbf62007-02-28 07:09:55 +00001507 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001508 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001509 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001510 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1511 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001513
Chris Lattner3085e152007-02-25 08:59:22 +00001514 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001515 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001516 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001517 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Torok Edwin3f142c32009-02-01 18:15:56 +00001519 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001521 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001522 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001523 }
1524
Evan Cheng79fb3b42009-02-20 20:43:02 +00001525 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001526
1527 // If this is a call to a function that returns an fp value on the floating
1528 // point stack, we must guarantee the the value is popped from the stack, so
1529 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001530 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001531 // instead.
1532 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1533 // If we prefer to use the value in xmm registers, copy it out as f80 and
1534 // use a truncate to move it from fp stack reg to xmm reg.
1535 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001536 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001537 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1538 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001539 Val = Chain.getValue(0);
1540
1541 // Round the f80 to the right size, which also moves it to the appropriate
1542 // xmm register.
1543 if (CopyVT != VA.getValVT())
1544 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1545 // This truncation won't change the value.
1546 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001547 } else {
1548 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1549 CopyVT, InFlag).getValue(1);
1550 Val = Chain.getValue(0);
1551 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001552 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001554 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001555
Dan Gohman98ca4f22009-08-05 01:29:28 +00001556 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001557}
1558
1559
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001560//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001561// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001562//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001563// StdCall calling convention seems to be standard for many Windows' API
1564// routines and around. It differs from C calling convention just a little:
1565// callee should clean up the stack, not caller. Symbols should be also
1566// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001567// For info on fast calling convention see Fast Calling Convention (tail call)
1568// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001569
Dan Gohman98ca4f22009-08-05 01:29:28 +00001570/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001571/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1573 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001575
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001577}
1578
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001579/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001580/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581static bool
1582ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1583 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001584 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001585
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001587}
1588
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001589/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1590/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001591/// the specific parameter attribute. The copy will be passed as a byval
1592/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001593static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001594CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001595 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1596 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001597 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001598
Dale Johannesendd64c412009-02-04 00:33:20 +00001599 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001600 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001601 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001602}
1603
Chris Lattner29689432010-03-11 00:22:57 +00001604/// IsTailCallConvention - Return true if the calling convention is one that
1605/// supports tail call optimization.
1606static bool IsTailCallConvention(CallingConv::ID CC) {
1607 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1608}
1609
Evan Cheng485fafc2011-03-21 01:19:09 +00001610bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1611 if (!CI->isTailCall())
1612 return false;
1613
1614 CallSite CS(CI);
1615 CallingConv::ID CalleeCC = CS.getCallingConv();
1616 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1617 return false;
1618
1619 return true;
1620}
1621
Evan Cheng0c439eb2010-01-27 00:07:07 +00001622/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1623/// a tailcall target by changing its ABI.
1624static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001625 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001626}
1627
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628SDValue
1629X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001630 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 const SmallVectorImpl<ISD::InputArg> &Ins,
1632 DebugLoc dl, SelectionDAG &DAG,
1633 const CCValAssign &VA,
1634 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001636 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001638 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001639 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001640 EVT ValVT;
1641
1642 // If value is passed by pointer we have address passed instead of the value
1643 // itself.
1644 if (VA.getLocInfo() == CCValAssign::Indirect)
1645 ValVT = VA.getLocVT();
1646 else
1647 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001648
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001649 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001650 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001651 // In case of tail call optimization mark all arguments mutable. Since they
1652 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001653 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001654 unsigned Bytes = Flags.getByValSize();
1655 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1656 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001657 return DAG.getFrameIndex(FI, getPointerTy());
1658 } else {
1659 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001660 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001661 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1662 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001663 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001664 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001665 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001666}
1667
Dan Gohman475871a2008-07-27 21:46:04 +00001668SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001670 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 bool isVarArg,
1672 const SmallVectorImpl<ISD::InputArg> &Ins,
1673 DebugLoc dl,
1674 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001675 SmallVectorImpl<SDValue> &InVals)
1676 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001677 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001679
Gordon Henriksen86737662008-01-05 16:56:59 +00001680 const Function* Fn = MF.getFunction();
1681 if (Fn->hasExternalLinkage() &&
1682 Subtarget->isTargetCygMing() &&
1683 Fn->getName() == "main")
1684 FuncInfo->setForceFramePointer(true);
1685
Evan Cheng1bc78042006-04-26 01:20:17 +00001686 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001688 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001689
Chris Lattner29689432010-03-11 00:22:57 +00001690 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1691 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001692
Chris Lattner638402b2007-02-28 07:00:42 +00001693 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001694 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001695 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001697
1698 // Allocate shadow area for Win64
1699 if (IsWin64) {
1700 CCInfo.AllocateStack(32, 8);
1701 }
1702
Duncan Sands45907662010-10-31 13:21:44 +00001703 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattnerf39f7712007-02-28 05:46:49 +00001705 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001706 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001707 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1708 CCValAssign &VA = ArgLocs[i];
1709 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1710 // places.
1711 assert(VA.getValNo() != LastVal &&
1712 "Don't support value assigned to multiple locs yet");
1713 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001714
Chris Lattnerf39f7712007-02-28 05:46:49 +00001715 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001716 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001717 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001726 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1727 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001728 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001729 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001730 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001731 RC = X86::VR64RegisterClass;
1732 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001733 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001734
Devang Patel68e6bee2011-02-21 23:21:26 +00001735 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001737
Chris Lattnerf39f7712007-02-28 05:46:49 +00001738 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1739 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1740 // right size.
1741 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001742 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001743 DAG.getValueType(VA.getValVT()));
1744 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001745 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001746 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001747 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001748 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001749
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001750 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001751 // Handle MMX values passed in XMM regs.
1752 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001753 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1754 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001755 } else
1756 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001757 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001758 } else {
1759 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001761 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001762
1763 // If value is passed via pointer - do a load.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001765 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1766 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001767
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001769 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001770
Dan Gohman61a92132008-04-21 23:59:07 +00001771 // The x86-64 ABI for returning structs by value requires that we copy
1772 // the sret argument into %rax for the return. Save the argument into
1773 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001774 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001775 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1776 unsigned Reg = FuncInfo->getSRetReturnReg();
1777 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001779 FuncInfo->setSRetReturnReg(Reg);
1780 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001783 }
1784
Chris Lattnerf39f7712007-02-28 05:46:49 +00001785 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001786 // Align stack specially for tail calls.
1787 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001788 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001789
Evan Cheng1bc78042006-04-26 01:20:17 +00001790 // If the function takes variable number of arguments, make a frame index for
1791 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001792 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001793 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1794 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001795 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 }
1797 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001798 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1799
1800 // FIXME: We should really autogenerate these arrays
1801 static const unsigned GPR64ArgRegsWin64[] = {
1802 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001803 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001804 static const unsigned GPR64ArgRegs64Bit[] = {
1805 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1806 };
1807 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001808 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1809 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1810 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001811 const unsigned *GPR64ArgRegs;
1812 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001813
1814 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001815 // The XMM registers which might contain var arg parameters are shadowed
1816 // in their paired GPR. So we only need to save the GPR to their home
1817 // slots.
1818 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001819 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001820 } else {
1821 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1822 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001823
1824 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001825 }
1826 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1827 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001828
Devang Patel578efa92009-06-05 21:57:13 +00001829 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001830 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001831 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001832 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001833 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001834 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001835 // Kernel mode asks for SSE to be disabled, so don't push them
1836 // on the stack.
1837 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001838
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001839 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001840 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001841 // Get to the caller-allocated home save location. Add 8 to account
1842 // for the return address.
1843 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001844 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001845 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001846 // Fixup to set vararg frame on shadow area (4 x i64).
1847 if (NumIntRegs < 4)
1848 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001849 } else {
1850 // For X86-64, if there are vararg parameters that are passed via
1851 // registers, then we must store them to their spots on the stack so they
1852 // may be loaded by deferencing the result of va_next.
1853 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1854 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1855 FuncInfo->setRegSaveFrameIndex(
1856 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001857 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001858 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001859
Gordon Henriksen86737662008-01-05 16:56:59 +00001860 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001861 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001862 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1863 getPointerTy());
1864 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001865 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001866 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1867 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001868 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001869 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001872 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001873 MachinePointerInfo::getFixedStack(
1874 FuncInfo->getRegSaveFrameIndex(), Offset),
1875 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001876 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001877 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001878 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001879
Dan Gohmanface41a2009-08-16 21:24:25 +00001880 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1881 // Now store the XMM (fp + vector) parameter registers.
1882 SmallVector<SDValue, 11> SaveXMMOps;
1883 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001884
Devang Patel68e6bee2011-02-21 23:21:26 +00001885 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001886 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1887 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001888
Dan Gohman1e93df62010-04-17 14:41:14 +00001889 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1890 FuncInfo->getRegSaveFrameIndex()));
1891 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1892 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001893
Dan Gohmanface41a2009-08-16 21:24:25 +00001894 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001895 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001896 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001897 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1898 SaveXMMOps.push_back(Val);
1899 }
1900 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1901 MVT::Other,
1902 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001903 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001904
1905 if (!MemOps.empty())
1906 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1907 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001908 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001909 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001910
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001912 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001913 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001914 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001915 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001916 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001917 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001918 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001919 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001920
Gordon Henriksen86737662008-01-05 16:56:59 +00001921 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001922 // RegSaveFrameIndex is X86-64 only.
1923 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001924 if (CallConv == CallingConv::X86_FastCall ||
1925 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001926 // fastcc functions can't have varargs.
1927 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 }
Evan Cheng25caf632006-05-23 21:06:34 +00001929
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001931}
1932
Dan Gohman475871a2008-07-27 21:46:04 +00001933SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001934X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1935 SDValue StackPtr, SDValue Arg,
1936 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001937 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001939 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001941 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001942 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001943 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001944
1945 return DAG.getStore(Chain, dl, Arg, PtrOff,
1946 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001947 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001948}
1949
Bill Wendling64e87322009-01-16 19:25:27 +00001950/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001951/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001952SDValue
1953X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001954 SDValue &OutRetAddr, SDValue Chain,
1955 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001956 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001958 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001959 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001960
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001961 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001962 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1963 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001964 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001965}
1966
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001967/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001968/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001969static SDValue
1970EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001971 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001972 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001973 // Store the return address to the appropriate stack slot.
1974 if (!FPDiff) return Chain;
1975 // Calculate the new stack slot for the return address.
1976 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001977 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001978 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001981 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001982 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001983 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001984 return Chain;
1985}
1986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001988X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001989 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001990 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001992 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 const SmallVectorImpl<ISD::InputArg> &Ins,
1994 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001995 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 MachineFunction &MF = DAG.getMachineFunction();
1997 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001998 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002000 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001
Evan Cheng5f941932010-02-05 02:21:12 +00002002 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002003 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002004 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2005 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002006 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002007
2008 // Sibcalls are automatically detected tailcalls which do not require
2009 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002010 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002011 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002012
2013 if (isTailCall)
2014 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002015 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002016
Chris Lattner29689432010-03-11 00:22:57 +00002017 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2018 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002019
Chris Lattner638402b2007-02-28 07:00:42 +00002020 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002021 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002022 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002023 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002024
2025 // Allocate shadow area for Win64
2026 if (IsWin64) {
2027 CCInfo.AllocateStack(32, 8);
2028 }
2029
Duncan Sands45907662010-10-31 13:21:44 +00002030 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002031
Chris Lattner423c5f42007-02-28 05:31:48 +00002032 // Get a count of how many bytes are to be pushed on the stack.
2033 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002034 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002035 // This is a sibcall. The memory operands are available in caller's
2036 // own caller's stack.
2037 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002038 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002039 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002040
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002042 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2046 FPDiff = NumBytesCallerPushed - NumBytes;
2047
2048 // Set the delta of movement of the returnaddr stackslot.
2049 // But only set if delta is greater than previous delta.
2050 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2051 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2052 }
2053
Evan Chengf22f9b32010-02-06 03:28:46 +00002054 if (!IsSibcall)
2055 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002056
Dan Gohman475871a2008-07-27 21:46:04 +00002057 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002059 if (isTailCall && FPDiff)
2060 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2061 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062
Dan Gohman475871a2008-07-27 21:46:04 +00002063 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2064 SmallVector<SDValue, 8> MemOpChains;
2065 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002066
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002067 // Walk the register/memloc assignments, inserting copies/loads. In the case
2068 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002069 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2070 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002071 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002072 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002074 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002075
Chris Lattner423c5f42007-02-28 05:31:48 +00002076 // Promote the value if needed.
2077 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002078 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002079 case CCValAssign::Full: break;
2080 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002081 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002082 break;
2083 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002084 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002085 break;
2086 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002087 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2088 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002089 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2091 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002092 } else
2093 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2094 break;
2095 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002096 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002097 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002098 case CCValAssign::Indirect: {
2099 // Store the argument.
2100 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002101 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002102 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002103 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002104 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002105 Arg = SpillSlot;
2106 break;
2107 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002108 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002109
Chris Lattner423c5f42007-02-28 05:31:48 +00002110 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002111 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2112 if (isVarArg && IsWin64) {
2113 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2114 // shadow reg if callee is a varargs function.
2115 unsigned ShadowReg = 0;
2116 switch (VA.getLocReg()) {
2117 case X86::XMM0: ShadowReg = X86::RCX; break;
2118 case X86::XMM1: ShadowReg = X86::RDX; break;
2119 case X86::XMM2: ShadowReg = X86::R8; break;
2120 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002121 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002122 if (ShadowReg)
2123 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002124 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002126 assert(VA.isMemLoc());
2127 if (StackPtr.getNode() == 0)
2128 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2129 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2130 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Evan Cheng32fe1032006-05-25 00:59:30 +00002134 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002136 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002137
Evan Cheng347d5f72006-04-28 21:29:37 +00002138 // Build a sequence of copy-to-reg nodes chained together with token chain
2139 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002140 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 // Tail call byval lowering might overwrite argument registers so in case of
2142 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002144 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002145 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002146 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 InFlag = Chain.getValue(1);
2148 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002149
Chris Lattner88e1fd52009-07-09 04:24:46 +00002150 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002151 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2152 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002154 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2155 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002156 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002157 InFlag);
2158 InFlag = Chain.getValue(1);
2159 } else {
2160 // If we are tail calling and generating PIC/GOT style code load the
2161 // address of the callee into ECX. The value in ecx is used as target of
2162 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2163 // for tail calls on PIC/GOT architectures. Normally we would just put the
2164 // address of GOT into ebx and then call target@PLT. But for tail calls
2165 // ebx would be restored (since ebx is callee saved) before jumping to the
2166 // target@PLT.
2167
2168 // Note: The actual moving to ECX is done further down.
2169 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2170 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2171 !G->getGlobal()->hasProtectedVisibility())
2172 Callee = LowerGlobalAddress(Callee, DAG);
2173 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002174 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002175 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002176 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002177
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002178 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 // From AMD64 ABI document:
2180 // For calls that may call functions that use varargs or stdargs
2181 // (prototype-less calls or calls to functions containing ellipsis (...) in
2182 // the declaration) %al is used as hidden argument to specify the number
2183 // of SSE registers used. The contents of %al do not need to match exactly
2184 // the number of registers, but must be an ubound on the number of SSE
2185 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002186
Gordon Henriksen86737662008-01-05 16:56:59 +00002187 // Count the number of XMM registers allocated.
2188 static const unsigned XMMArgRegs[] = {
2189 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2190 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2191 };
2192 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002193 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002194 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002195
Dale Johannesendd64c412009-02-04 00:33:20 +00002196 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002198 InFlag = Chain.getValue(1);
2199 }
2200
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002201
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002202 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 if (isTailCall) {
2204 // Force all the incoming stack arguments to be loaded from the stack
2205 // before any new outgoing arguments are stored to the stack, because the
2206 // outgoing stack slots may alias the incoming argument stack slots, and
2207 // the alias isn't otherwise explicit. This is slightly more conservative
2208 // than necessary, because it means that each store effectively depends
2209 // on every argument instead of just those arguments it would clobber.
2210 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2211
Dan Gohman475871a2008-07-27 21:46:04 +00002212 SmallVector<SDValue, 8> MemOpChains2;
2213 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002215 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002216 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002217 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002218 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2219 CCValAssign &VA = ArgLocs[i];
2220 if (VA.isRegLoc())
2221 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002222 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002223 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002225 // Create frame index.
2226 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002227 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002228 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002229 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002230
Duncan Sands276dcbd2008-03-21 09:14:45 +00002231 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002232 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002234 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002236 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002237 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2240 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002241 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002242 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002243 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002244 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002246 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002247 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002248 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002249 }
2250 }
2251
2252 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002254 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002255
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002256 // Copy arguments to their registers.
2257 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002258 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002259 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260 InFlag = Chain.getValue(1);
2261 }
Dan Gohman475871a2008-07-27 21:46:04 +00002262 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002263
Gordon Henriksen86737662008-01-05 16:56:59 +00002264 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002265 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002266 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 }
2268
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002269 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2270 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2271 // In the 64-bit large code model, we have to make all calls
2272 // through a register, since the call instruction's 32-bit
2273 // pc-relative offset may not be large enough to hold the whole
2274 // address.
2275 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002276 // If the callee is a GlobalAddress node (quite common, every direct call
2277 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2278 // it.
2279
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002280 // We should use extra load for direct calls to dllimported functions in
2281 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002282 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002283 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002284 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002285 bool ExtraLoad = false;
2286 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002287
Chris Lattner48a7d022009-07-09 05:02:21 +00002288 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2289 // external symbols most go through the PLT in PIC mode. If the symbol
2290 // has hidden or protected visibility, or if it is static or local, then
2291 // we don't need to use the PLT - we can directly call it.
2292 if (Subtarget->isTargetELF() &&
2293 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002294 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002295 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002296 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002297 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002298 (!Subtarget->getTargetTriple().isMacOSX() ||
2299 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002300 // PC-relative references to external symbols should go through $stub,
2301 // unless we're building with the leopard linker or later, which
2302 // automatically synthesizes these stubs.
2303 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002304 } else if (Subtarget->isPICStyleRIPRel() &&
2305 isa<Function>(GV) &&
2306 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2307 // If the function is marked as non-lazy, generate an indirect call
2308 // which loads from the GOT directly. This avoids runtime overhead
2309 // at the cost of eager binding (and one extra byte of encoding).
2310 OpFlags = X86II::MO_GOTPCREL;
2311 WrapperKind = X86ISD::WrapperRIP;
2312 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002313 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002314
Devang Patel0d881da2010-07-06 22:08:15 +00002315 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002316 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002317
2318 // Add a wrapper if needed.
2319 if (WrapperKind != ISD::DELETED_NODE)
2320 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2321 // Add extra indirection if needed.
2322 if (ExtraLoad)
2323 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2324 MachinePointerInfo::getGOT(),
2325 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002326 }
Bill Wendling056292f2008-09-16 21:48:12 +00002327 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002328 unsigned char OpFlags = 0;
2329
Evan Cheng1bf891a2010-12-01 22:59:46 +00002330 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2331 // external symbols should go through the PLT.
2332 if (Subtarget->isTargetELF() &&
2333 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2334 OpFlags = X86II::MO_PLT;
2335 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002336 (!Subtarget->getTargetTriple().isMacOSX() ||
2337 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002338 // PC-relative references to external symbols should go through $stub,
2339 // unless we're building with the leopard linker or later, which
2340 // automatically synthesizes these stubs.
2341 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002342 }
Eric Christopherfd179292009-08-27 18:07:15 +00002343
Chris Lattner48a7d022009-07-09 05:02:21 +00002344 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2345 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002346 }
2347
Chris Lattnerd96d0722007-02-25 06:40:16 +00002348 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002349 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002351
Evan Chengf22f9b32010-02-06 03:28:46 +00002352 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002353 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2354 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002357
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002358 Ops.push_back(Chain);
2359 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002360
Dan Gohman98ca4f22009-08-05 01:29:28 +00002361 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002362 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002363
Gordon Henriksen86737662008-01-05 16:56:59 +00002364 // Add argument registers to the end of the list so that they are known live
2365 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002366 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2367 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2368 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002369
Evan Cheng586ccac2008-03-18 23:36:35 +00002370 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002372 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2373
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002374 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002375 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002377
Gabor Greifba36cb52008-08-28 21:40:38 +00002378 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002379 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002380
Dan Gohman98ca4f22009-08-05 01:29:28 +00002381 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002382 // We used to do:
2383 //// If this is the first return lowered for this function, add the regs
2384 //// to the liveout set for the function.
2385 // This isn't right, although it's probably harmless on x86; liveouts
2386 // should be computed from returns not tail calls. Consider a void
2387 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002388 return DAG.getNode(X86ISD::TC_RETURN, dl,
2389 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391
Dale Johannesenace16102009-02-03 19:33:06 +00002392 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002393 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002394
Chris Lattner2d297092006-05-23 18:50:38 +00002395 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002397 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002399 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002400 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002401 // pops the hidden struct pointer, so we have to push it back.
2402 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002403 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002404 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002405 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002406
Gordon Henriksenae636f82008-01-03 16:47:34 +00002407 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002408 if (!IsSibcall) {
2409 Chain = DAG.getCALLSEQ_END(Chain,
2410 DAG.getIntPtrConstant(NumBytes, true),
2411 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2412 true),
2413 InFlag);
2414 InFlag = Chain.getValue(1);
2415 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002416
Chris Lattner3085e152007-02-25 08:59:22 +00002417 // Handle result values, copying them out of physregs into vregs that we
2418 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002419 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2420 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002421}
2422
Evan Cheng25ab6902006-09-08 06:48:29 +00002423
2424//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002425// Fast Calling Convention (tail call) implementation
2426//===----------------------------------------------------------------------===//
2427
2428// Like std call, callee cleans arguments, convention except that ECX is
2429// reserved for storing the tail called function address. Only 2 registers are
2430// free for argument passing (inreg). Tail call optimization is performed
2431// provided:
2432// * tailcallopt is enabled
2433// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002434// On X86_64 architecture with GOT-style position independent code only local
2435// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002436// To keep the stack aligned according to platform abi the function
2437// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2438// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002439// If a tail called function callee has more arguments than the caller the
2440// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002441// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002442// original REtADDR, but before the saved framepointer or the spilled registers
2443// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2444// stack layout:
2445// arg1
2446// arg2
2447// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002448// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002449// move area ]
2450// (possible EBP)
2451// ESI
2452// EDI
2453// local1 ..
2454
2455/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2456/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002457unsigned
2458X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2459 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002460 MachineFunction &MF = DAG.getMachineFunction();
2461 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002462 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002463 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002464 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002465 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002466 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002467 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2468 // Number smaller than 12 so just add the difference.
2469 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2470 } else {
2471 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002472 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002473 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002474 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002475 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002476}
2477
Evan Cheng5f941932010-02-05 02:21:12 +00002478/// MatchingStackOffset - Return true if the given stack call argument is
2479/// already available in the same position (relatively) of the caller's
2480/// incoming argument stack.
2481static
2482bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2483 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2484 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002485 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2486 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002487 if (Arg.getOpcode() == ISD::CopyFromReg) {
2488 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002489 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002490 return false;
2491 MachineInstr *Def = MRI->getVRegDef(VR);
2492 if (!Def)
2493 return false;
2494 if (!Flags.isByVal()) {
2495 if (!TII->isLoadFromStackSlot(Def, FI))
2496 return false;
2497 } else {
2498 unsigned Opcode = Def->getOpcode();
2499 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2500 Def->getOperand(1).isFI()) {
2501 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002502 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002503 } else
2504 return false;
2505 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002506 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2507 if (Flags.isByVal())
2508 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002509 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002510 // define @foo(%struct.X* %A) {
2511 // tail call @bar(%struct.X* byval %A)
2512 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002513 return false;
2514 SDValue Ptr = Ld->getBasePtr();
2515 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2516 if (!FINode)
2517 return false;
2518 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002519 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002520 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002521 FI = FINode->getIndex();
2522 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002523 } else
2524 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002525
Evan Cheng4cae1332010-03-05 08:38:04 +00002526 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002527 if (!MFI->isFixedObjectIndex(FI))
2528 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002529 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002530}
2531
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2533/// for tail call optimization. Targets which want to do tail call
2534/// optimization should implement this function.
2535bool
2536X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002537 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002539 bool isCalleeStructRet,
2540 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002541 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002542 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002543 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002545 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002546 CalleeCC != CallingConv::C)
2547 return false;
2548
Evan Cheng7096ae42010-01-29 06:45:59 +00002549 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002550 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002551 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002552 CallingConv::ID CallerCC = CallerF->getCallingConv();
2553 bool CCMatch = CallerCC == CalleeCC;
2554
Dan Gohman1797ed52010-02-08 20:27:50 +00002555 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002556 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002557 return true;
2558 return false;
2559 }
2560
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002561 // Look for obvious safe cases to perform tail call optimization that do not
2562 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002563
Evan Cheng2c12cb42010-03-26 16:26:03 +00002564 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2565 // emit a special epilogue.
2566 if (RegInfo->needsStackRealignment(MF))
2567 return false;
2568
Evan Chenga375d472010-03-15 18:54:48 +00002569 // Also avoid sibcall optimization if either caller or callee uses struct
2570 // return semantics.
2571 if (isCalleeStructRet || isCallerStructRet)
2572 return false;
2573
Chad Rosier2416da32011-06-24 21:15:36 +00002574 // An stdcall caller is expected to clean up its arguments; the callee
2575 // isn't going to do that.
2576 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2577 return false;
2578
Chad Rosier871f6642011-05-18 19:59:50 +00002579 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002580 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002581 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002582
2583 // Optimizing for varargs on Win64 is unlikely to be safe without
2584 // additional testing.
2585 if (Subtarget->isTargetWin64())
2586 return false;
2587
Chad Rosier871f6642011-05-18 19:59:50 +00002588 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002589 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2590 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002591
Chad Rosier871f6642011-05-18 19:59:50 +00002592 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2593 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2594 if (!ArgLocs[i].isRegLoc())
2595 return false;
2596 }
2597
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002598 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2599 // Therefore if it's not used by the call it is not safe to optimize this into
2600 // a sibcall.
2601 bool Unused = false;
2602 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2603 if (!Ins[i].Used) {
2604 Unused = true;
2605 break;
2606 }
2607 }
2608 if (Unused) {
2609 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002610 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2611 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002612 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002613 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002614 CCValAssign &VA = RVLocs[i];
2615 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2616 return false;
2617 }
2618 }
2619
Evan Cheng13617962010-04-30 01:12:32 +00002620 // If the calling conventions do not match, then we'd better make sure the
2621 // results are returned in the same way as what the caller expects.
2622 if (!CCMatch) {
2623 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002624 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2625 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002626 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2627
2628 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002629 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2630 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002631 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2632
2633 if (RVLocs1.size() != RVLocs2.size())
2634 return false;
2635 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2636 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2637 return false;
2638 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2639 return false;
2640 if (RVLocs1[i].isRegLoc()) {
2641 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2642 return false;
2643 } else {
2644 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2645 return false;
2646 }
2647 }
2648 }
2649
Evan Chenga6bff982010-01-30 01:22:00 +00002650 // If the callee takes no arguments then go on to check the results of the
2651 // call.
2652 if (!Outs.empty()) {
2653 // Check if stack adjustment is needed. For now, do not do this if any
2654 // argument is passed on the stack.
2655 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002656 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2657 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002658
2659 // Allocate shadow area for Win64
2660 if (Subtarget->isTargetWin64()) {
2661 CCInfo.AllocateStack(32, 8);
2662 }
2663
Duncan Sands45907662010-10-31 13:21:44 +00002664 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002665 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002666 MachineFunction &MF = DAG.getMachineFunction();
2667 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2668 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002669
2670 // Check if the arguments are already laid out in the right way as
2671 // the caller's fixed stack objects.
2672 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002673 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2674 const X86InstrInfo *TII =
2675 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002676 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2677 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002678 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002679 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002680 if (VA.getLocInfo() == CCValAssign::Indirect)
2681 return false;
2682 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002683 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2684 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002685 return false;
2686 }
2687 }
2688 }
Evan Cheng9c044672010-05-29 01:35:22 +00002689
2690 // If the tailcall address may be in a register, then make sure it's
2691 // possible to register allocate for it. In 32-bit, the call address can
2692 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002693 // callee-saved registers are restored. These happen to be the same
2694 // registers used to pass 'inreg' arguments so watch out for those.
2695 if (!Subtarget->is64Bit() &&
2696 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002697 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002698 unsigned NumInRegs = 0;
2699 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2700 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002701 if (!VA.isRegLoc())
2702 continue;
2703 unsigned Reg = VA.getLocReg();
2704 switch (Reg) {
2705 default: break;
2706 case X86::EAX: case X86::EDX: case X86::ECX:
2707 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002708 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002709 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002710 }
2711 }
2712 }
Evan Chenga6bff982010-01-30 01:22:00 +00002713 }
Evan Chengb1712452010-01-27 06:25:16 +00002714
Evan Cheng86809cc2010-02-03 03:28:02 +00002715 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002716}
2717
Dan Gohman3df24e62008-09-03 23:12:08 +00002718FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002719X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2720 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002721}
2722
2723
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002724//===----------------------------------------------------------------------===//
2725// Other Lowering Hooks
2726//===----------------------------------------------------------------------===//
2727
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002728static bool MayFoldLoad(SDValue Op) {
2729 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2730}
2731
2732static bool MayFoldIntoStore(SDValue Op) {
2733 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2734}
2735
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002736static bool isTargetShuffle(unsigned Opcode) {
2737 switch(Opcode) {
2738 default: return false;
2739 case X86ISD::PSHUFD:
2740 case X86ISD::PSHUFHW:
2741 case X86ISD::PSHUFLW:
2742 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002743 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002744 case X86ISD::SHUFPS:
2745 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002746 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002747 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002748 case X86ISD::MOVLPS:
2749 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002750 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002751 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002752 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002753 case X86ISD::MOVSS:
2754 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002755 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002756 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002757 case X86ISD::VUNPCKLPSY:
2758 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002759 case X86ISD::PUNPCKLWD:
2760 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002761 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002762 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002763 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002764 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002765 case X86ISD::VUNPCKHPSY:
2766 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002767 case X86ISD::PUNPCKHWD:
2768 case X86ISD::PUNPCKHBW:
2769 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002770 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002771 case X86ISD::VPERMILPS:
2772 case X86ISD::VPERMILPSY:
2773 case X86ISD::VPERMILPD:
2774 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002775 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002776 return true;
2777 }
2778 return false;
2779}
2780
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002781static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002782 SDValue V1, SelectionDAG &DAG) {
2783 switch(Opc) {
2784 default: llvm_unreachable("Unknown x86 shuffle node");
2785 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002786 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002787 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002788 return DAG.getNode(Opc, dl, VT, V1);
2789 }
2790
2791 return SDValue();
2792}
2793
2794static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002795 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002796 switch(Opc) {
2797 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002798 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002799 case X86ISD::PSHUFHW:
2800 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002801 case X86ISD::VPERMILPS:
2802 case X86ISD::VPERMILPSY:
2803 case X86ISD::VPERMILPD:
2804 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002805 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2806 }
2807
2808 return SDValue();
2809}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002810
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002811static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2812 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2813 switch(Opc) {
2814 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002815 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002816 case X86ISD::SHUFPD:
2817 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002818 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002819 return DAG.getNode(Opc, dl, VT, V1, V2,
2820 DAG.getConstant(TargetMask, MVT::i8));
2821 }
2822 return SDValue();
2823}
2824
2825static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2826 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2827 switch(Opc) {
2828 default: llvm_unreachable("Unknown x86 shuffle node");
2829 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002830 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002831 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002832 case X86ISD::MOVLPS:
2833 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002834 case X86ISD::MOVSS:
2835 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002836 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002837 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002838 case X86ISD::VUNPCKLPSY:
2839 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002840 case X86ISD::PUNPCKLWD:
2841 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002842 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002843 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002844 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002845 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002846 case X86ISD::VUNPCKHPSY:
2847 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002848 case X86ISD::PUNPCKHWD:
2849 case X86ISD::PUNPCKHBW:
2850 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002851 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002852 return DAG.getNode(Opc, dl, VT, V1, V2);
2853 }
2854 return SDValue();
2855}
2856
Dan Gohmand858e902010-04-17 15:26:15 +00002857SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002858 MachineFunction &MF = DAG.getMachineFunction();
2859 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2860 int ReturnAddrIndex = FuncInfo->getRAIndex();
2861
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002862 if (ReturnAddrIndex == 0) {
2863 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002864 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002865 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002866 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002867 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002868 }
2869
Evan Cheng25ab6902006-09-08 06:48:29 +00002870 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002871}
2872
2873
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002874bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2875 bool hasSymbolicDisplacement) {
2876 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002877 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002878 return false;
2879
2880 // If we don't have a symbolic displacement - we don't have any extra
2881 // restrictions.
2882 if (!hasSymbolicDisplacement)
2883 return true;
2884
2885 // FIXME: Some tweaks might be needed for medium code model.
2886 if (M != CodeModel::Small && M != CodeModel::Kernel)
2887 return false;
2888
2889 // For small code model we assume that latest object is 16MB before end of 31
2890 // bits boundary. We may also accept pretty large negative constants knowing
2891 // that all objects are in the positive half of address space.
2892 if (M == CodeModel::Small && Offset < 16*1024*1024)
2893 return true;
2894
2895 // For kernel code model we know that all object resist in the negative half
2896 // of 32bits address space. We may not accept negative offsets, since they may
2897 // be just off and we may accept pretty large positive ones.
2898 if (M == CodeModel::Kernel && Offset > 0)
2899 return true;
2900
2901 return false;
2902}
2903
Evan Chengef41ff62011-06-23 17:54:54 +00002904/// isCalleePop - Determines whether the callee is required to pop its
2905/// own arguments. Callee pop is necessary to support tail calls.
2906bool X86::isCalleePop(CallingConv::ID CallingConv,
2907 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2908 if (IsVarArg)
2909 return false;
2910
2911 switch (CallingConv) {
2912 default:
2913 return false;
2914 case CallingConv::X86_StdCall:
2915 return !is64Bit;
2916 case CallingConv::X86_FastCall:
2917 return !is64Bit;
2918 case CallingConv::X86_ThisCall:
2919 return !is64Bit;
2920 case CallingConv::Fast:
2921 return TailCallOpt;
2922 case CallingConv::GHC:
2923 return TailCallOpt;
2924 }
2925}
2926
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002927/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2928/// specific condition code, returning the condition code and the LHS/RHS of the
2929/// comparison to make.
2930static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2931 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002932 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002933 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2934 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2935 // X > -1 -> X == 0, jump !sign.
2936 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002937 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002938 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2939 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002940 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002941 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002942 // X < 1 -> X <= 0
2943 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002944 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002945 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002946 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002947
Evan Chengd9558e02006-01-06 00:43:03 +00002948 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002949 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002950 case ISD::SETEQ: return X86::COND_E;
2951 case ISD::SETGT: return X86::COND_G;
2952 case ISD::SETGE: return X86::COND_GE;
2953 case ISD::SETLT: return X86::COND_L;
2954 case ISD::SETLE: return X86::COND_LE;
2955 case ISD::SETNE: return X86::COND_NE;
2956 case ISD::SETULT: return X86::COND_B;
2957 case ISD::SETUGT: return X86::COND_A;
2958 case ISD::SETULE: return X86::COND_BE;
2959 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002960 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002961 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002962
Chris Lattner4c78e022008-12-23 23:42:27 +00002963 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002964
Chris Lattner4c78e022008-12-23 23:42:27 +00002965 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002966 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2967 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002968 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2969 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002970 }
2971
Chris Lattner4c78e022008-12-23 23:42:27 +00002972 switch (SetCCOpcode) {
2973 default: break;
2974 case ISD::SETOLT:
2975 case ISD::SETOLE:
2976 case ISD::SETUGT:
2977 case ISD::SETUGE:
2978 std::swap(LHS, RHS);
2979 break;
2980 }
2981
2982 // On a floating point condition, the flags are set as follows:
2983 // ZF PF CF op
2984 // 0 | 0 | 0 | X > Y
2985 // 0 | 0 | 1 | X < Y
2986 // 1 | 0 | 0 | X == Y
2987 // 1 | 1 | 1 | unordered
2988 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002989 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002990 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002991 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002992 case ISD::SETOLT: // flipped
2993 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002994 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002995 case ISD::SETOLE: // flipped
2996 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002997 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002998 case ISD::SETUGT: // flipped
2999 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003000 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003001 case ISD::SETUGE: // flipped
3002 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003003 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003004 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003005 case ISD::SETNE: return X86::COND_NE;
3006 case ISD::SETUO: return X86::COND_P;
3007 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003008 case ISD::SETOEQ:
3009 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003010 }
Evan Chengd9558e02006-01-06 00:43:03 +00003011}
3012
Evan Cheng4a460802006-01-11 00:33:36 +00003013/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3014/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003015/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003016static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003017 switch (X86CC) {
3018 default:
3019 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003020 case X86::COND_B:
3021 case X86::COND_BE:
3022 case X86::COND_E:
3023 case X86::COND_P:
3024 case X86::COND_A:
3025 case X86::COND_AE:
3026 case X86::COND_NE:
3027 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003028 return true;
3029 }
3030}
3031
Evan Chengeb2f9692009-10-27 19:56:55 +00003032/// isFPImmLegal - Returns true if the target can instruction select the
3033/// specified FP immediate natively. If false, the legalizer will
3034/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003035bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003036 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3037 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3038 return true;
3039 }
3040 return false;
3041}
3042
Nate Begeman9008ca62009-04-27 18:41:29 +00003043/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3044/// the specified range (L, H].
3045static bool isUndefOrInRange(int Val, int Low, int Hi) {
3046 return (Val < 0) || (Val >= Low && Val < Hi);
3047}
3048
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003049/// isUndefOrInRange - Return true if every element in Mask, begining
3050/// from position Pos and ending in Pos+Size, falls within the specified
3051/// range (L, L+Pos]. or is undef.
3052static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3053 int Pos, int Size, int Low, int Hi) {
3054 for (int i = Pos, e = Pos+Size; i != e; ++i)
3055 if (!isUndefOrInRange(Mask[i], Low, Hi))
3056 return false;
3057 return true;
3058}
3059
Nate Begeman9008ca62009-04-27 18:41:29 +00003060/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3061/// specified value.
3062static bool isUndefOrEqual(int Val, int CmpVal) {
3063 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003064 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003066}
3067
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003068/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3069/// from position Pos and ending in Pos+Size, falls within the specified
3070/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003071static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3072 int Pos, int Size, int Low) {
3073 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3074 if (!isUndefOrEqual(Mask[i], Low))
3075 return false;
3076 return true;
3077}
3078
Nate Begeman9008ca62009-04-27 18:41:29 +00003079/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3080/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3081/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003082static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003083 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003085 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 return (Mask[0] < 2 && Mask[1] < 2);
3087 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003088}
3089
Nate Begeman9008ca62009-04-27 18:41:29 +00003090bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003091 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 N->getMask(M);
3093 return ::isPSHUFDMask(M, N->getValueType(0));
3094}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003095
Nate Begeman9008ca62009-04-27 18:41:29 +00003096/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3097/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003098static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003099 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003100 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003101
Nate Begeman9008ca62009-04-27 18:41:29 +00003102 // Lower quadword copied in order or undef.
3103 for (int i = 0; i != 4; ++i)
3104 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003105 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003106
Evan Cheng506d3df2006-03-29 23:07:14 +00003107 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 for (int i = 4; i != 8; ++i)
3109 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Evan Cheng506d3df2006-03-29 23:07:14 +00003112 return true;
3113}
3114
Nate Begeman9008ca62009-04-27 18:41:29 +00003115bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003116 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 N->getMask(M);
3118 return ::isPSHUFHWMask(M, N->getValueType(0));
3119}
Evan Cheng506d3df2006-03-29 23:07:14 +00003120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3122/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003123static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003125 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003126
Rafael Espindola15684b22009-04-24 12:40:33 +00003127 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 for (int i = 4; i != 8; ++i)
3129 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003130 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003131
Rafael Espindola15684b22009-04-24 12:40:33 +00003132 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 for (int i = 0; i != 4; ++i)
3134 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003135 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003136
Rafael Espindola15684b22009-04-24 12:40:33 +00003137 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003141 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 N->getMask(M);
3143 return ::isPSHUFLWMask(M, N->getValueType(0));
3144}
3145
Nate Begemana09008b2009-10-19 02:17:23 +00003146/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3147/// is suitable for input to PALIGNR.
3148static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3149 bool hasSSSE3) {
3150 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003151 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3152 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003153
Nate Begemana09008b2009-10-19 02:17:23 +00003154 // Do not handle v2i64 / v2f64 shuffles with palignr.
3155 if (e < 4 || !hasSSSE3)
3156 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003157
Nate Begemana09008b2009-10-19 02:17:23 +00003158 for (i = 0; i != e; ++i)
3159 if (Mask[i] >= 0)
3160 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003161
Nate Begemana09008b2009-10-19 02:17:23 +00003162 // All undef, not a palignr.
3163 if (i == e)
3164 return false;
3165
Eli Friedman63f8dde2011-07-25 21:36:45 +00003166 // Make sure we're shifting in the right direction.
3167 if (Mask[i] <= i)
3168 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003169
3170 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003171
Nate Begemana09008b2009-10-19 02:17:23 +00003172 // Check the rest of the elements to see if they are consecutive.
3173 for (++i; i != e; ++i) {
3174 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003175 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003176 return false;
3177 }
3178 return true;
3179}
3180
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003181/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3182/// specifies a shuffle of elements that is suitable for input to 256-bit
3183/// VSHUFPSY.
3184static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3185 const X86Subtarget *Subtarget) {
3186 int NumElems = VT.getVectorNumElements();
3187
3188 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3189 return false;
3190
3191 if (NumElems != 8)
3192 return false;
3193
3194 // VSHUFPSY divides the resulting vector into 4 chunks.
3195 // The sources are also splitted into 4 chunks, and each destination
3196 // chunk must come from a different source chunk.
3197 //
3198 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3199 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3200 //
3201 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3202 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3203 //
3204 int QuarterSize = NumElems/4;
3205 int HalfSize = QuarterSize*2;
3206 for (int i = 0; i < QuarterSize; ++i)
3207 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3208 return false;
3209 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3210 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3211 return false;
3212
3213 // The mask of the second half must be the same as the first but with
3214 // the appropriate offsets. This works in the same way as VPERMILPS
3215 // works with masks.
3216 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3217 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3218 return false;
3219 int FstHalfIdx = i-HalfSize;
3220 if (Mask[FstHalfIdx] < 0)
3221 continue;
3222 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3223 return false;
3224 }
3225 for (int i = QuarterSize*3; i < NumElems; ++i) {
3226 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3227 return false;
3228 int FstHalfIdx = i-HalfSize;
3229 if (Mask[FstHalfIdx] < 0)
3230 continue;
3231 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3232 return false;
3233
3234 }
3235
3236 return true;
3237}
3238
3239/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3240/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3241static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3242 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3243 EVT VT = SVOp->getValueType(0);
3244 int NumElems = VT.getVectorNumElements();
3245
3246 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3247 "Only supports v8i32 and v8f32 types");
3248
3249 int HalfSize = NumElems/2;
3250 unsigned Mask = 0;
3251 for (int i = 0; i != NumElems ; ++i) {
3252 if (SVOp->getMaskElt(i) < 0)
3253 continue;
3254 // The mask of the first half must be equal to the second one.
3255 unsigned Shamt = (i%HalfSize)*2;
3256 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3257 Mask |= Elt << Shamt;
3258 }
3259
3260 return Mask;
3261}
3262
3263/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3264/// specifies a shuffle of elements that is suitable for input to 256-bit
3265/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3266/// version and the mask of the second half isn't binded with the first
3267/// one.
3268static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3269 const X86Subtarget *Subtarget) {
3270 int NumElems = VT.getVectorNumElements();
3271
3272 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3273 return false;
3274
3275 if (NumElems != 4)
3276 return false;
3277
3278 // VSHUFPSY divides the resulting vector into 4 chunks.
3279 // The sources are also splitted into 4 chunks, and each destination
3280 // chunk must come from a different source chunk.
3281 //
3282 // SRC1 => X3 X2 X1 X0
3283 // SRC2 => Y3 Y2 Y1 Y0
3284 //
3285 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3286 //
3287 int QuarterSize = NumElems/4;
3288 int HalfSize = QuarterSize*2;
3289 for (int i = 0; i < QuarterSize; ++i)
3290 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3291 return false;
3292 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3293 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3294 return false;
3295 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3296 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3297 return false;
3298 for (int i = QuarterSize*3; i < NumElems; ++i)
3299 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3300 return false;
3301
3302 return true;
3303}
3304
3305/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3306/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3307static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3308 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3309 EVT VT = SVOp->getValueType(0);
3310 int NumElems = VT.getVectorNumElements();
3311
3312 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3313 "Only supports v4i64 and v4f64 types");
3314
3315 int HalfSize = NumElems/2;
3316 unsigned Mask = 0;
3317 for (int i = 0; i != NumElems ; ++i) {
3318 if (SVOp->getMaskElt(i) < 0)
3319 continue;
3320 int Elt = SVOp->getMaskElt(i) % HalfSize;
3321 Mask |= Elt << i;
3322 }
3323
3324 return Mask;
3325}
3326
Evan Cheng14aed5e2006-03-24 01:18:28 +00003327/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003328/// specifies a shuffle of elements that is suitable for input to 128-bit
3329/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003330static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003332
3333 if (VT.getSizeInBits() != 128)
3334 return false;
3335
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 if (NumElems != 2 && NumElems != 4)
3337 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 int Half = NumElems / 2;
3340 for (int i = 0; i < Half; ++i)
3341 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003342 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 for (int i = Half; i < NumElems; ++i)
3344 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003345 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003346
Evan Cheng14aed5e2006-03-24 01:18:28 +00003347 return true;
3348}
3349
Nate Begeman9008ca62009-04-27 18:41:29 +00003350bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3351 SmallVector<int, 8> M;
3352 N->getMask(M);
3353 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003354}
3355
Evan Cheng213d2cf2007-05-17 18:45:50 +00003356/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003357/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3358/// half elements to come from vector 1 (which would equal the dest.) and
3359/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003360static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003362
3363 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003365
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 int Half = NumElems / 2;
3367 for (int i = 0; i < Half; ++i)
3368 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003369 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 for (int i = Half; i < NumElems; ++i)
3371 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003372 return false;
3373 return true;
3374}
3375
Nate Begeman9008ca62009-04-27 18:41:29 +00003376static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3377 SmallVector<int, 8> M;
3378 N->getMask(M);
3379 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003380}
3381
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003382/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3383/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003384bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003385 EVT VT = N->getValueType(0);
3386 unsigned NumElems = VT.getVectorNumElements();
3387
3388 if (VT.getSizeInBits() != 128)
3389 return false;
3390
3391 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003392 return false;
3393
Evan Cheng2064a2b2006-03-28 06:50:32 +00003394 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3396 isUndefOrEqual(N->getMaskElt(1), 7) &&
3397 isUndefOrEqual(N->getMaskElt(2), 2) &&
3398 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003399}
3400
Nate Begeman0b10b912009-11-07 23:17:15 +00003401/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3402/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3403/// <2, 3, 2, 3>
3404bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003405 EVT VT = N->getValueType(0);
3406 unsigned NumElems = VT.getVectorNumElements();
3407
3408 if (VT.getSizeInBits() != 128)
3409 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003410
Nate Begeman0b10b912009-11-07 23:17:15 +00003411 if (NumElems != 4)
3412 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003413
Nate Begeman0b10b912009-11-07 23:17:15 +00003414 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003415 isUndefOrEqual(N->getMaskElt(1), 3) &&
3416 isUndefOrEqual(N->getMaskElt(2), 2) &&
3417 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003418}
3419
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3421/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003422bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3423 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425 if (NumElems != 2 && NumElems != 4)
3426 return false;
3427
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003430 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431
Evan Chengc5cdff22006-04-07 21:53:05 +00003432 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
3436 return true;
3437}
3438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3440/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3441bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
David Greenea20244d2011-03-02 17:23:43 +00003444 if ((NumElems != 2 && NumElems != 4)
3445 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446 return false;
3447
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003450 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 for (unsigned i = 0; i < NumElems/2; ++i)
3453 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003454 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
3456 return true;
3457}
3458
Evan Cheng0038e592006-03-28 00:39:58 +00003459/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003461static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003462 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003464
3465 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3466 "Unsupported vector type for unpckh");
3467
3468 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003469 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003470
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003471 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3472 // independently on 128-bit lanes.
3473 unsigned NumLanes = VT.getSizeInBits()/128;
3474 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003475
3476 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003477 unsigned End = NumLaneElts;
3478 for (unsigned s = 0; s < NumLanes; ++s) {
3479 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003480 i != End;
3481 i += 2, ++j) {
3482 int BitI = Mask[i];
3483 int BitI1 = Mask[i+1];
3484 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003485 return false;
David Greenea20244d2011-03-02 17:23:43 +00003486 if (V2IsSplat) {
3487 if (!isUndefOrEqual(BitI1, NumElts))
3488 return false;
3489 } else {
3490 if (!isUndefOrEqual(BitI1, j + NumElts))
3491 return false;
3492 }
Evan Cheng39623da2006-04-20 08:58:49 +00003493 }
David Greenea20244d2011-03-02 17:23:43 +00003494 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003495 Start += NumLaneElts;
3496 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003497 }
David Greenea20244d2011-03-02 17:23:43 +00003498
Evan Cheng0038e592006-03-28 00:39:58 +00003499 return true;
3500}
3501
Nate Begeman9008ca62009-04-27 18:41:29 +00003502bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3503 SmallVector<int, 8> M;
3504 N->getMask(M);
3505 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003506}
3507
Evan Cheng4fcb9222006-03-28 02:43:26 +00003508/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3509/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003510static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003511 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003512 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003513
3514 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3515 "Unsupported vector type for unpckh");
3516
3517 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003518 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003519
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003520 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3521 // independently on 128-bit lanes.
3522 unsigned NumLanes = VT.getSizeInBits()/128;
3523 unsigned NumLaneElts = NumElts/NumLanes;
3524
3525 unsigned Start = 0;
3526 unsigned End = NumLaneElts;
3527 for (unsigned l = 0; l != NumLanes; ++l) {
3528 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3529 i != End; i += 2, ++j) {
3530 int BitI = Mask[i];
3531 int BitI1 = Mask[i+1];
3532 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003533 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003534 if (V2IsSplat) {
3535 if (isUndefOrEqual(BitI1, NumElts))
3536 return false;
3537 } else {
3538 if (!isUndefOrEqual(BitI1, j+NumElts))
3539 return false;
3540 }
Evan Cheng39623da2006-04-20 08:58:49 +00003541 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542 // Process the next 128 bits.
3543 Start += NumLaneElts;
3544 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003545 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003546 return true;
3547}
3548
Nate Begeman9008ca62009-04-27 18:41:29 +00003549bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3550 SmallVector<int, 8> M;
3551 N->getMask(M);
3552 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003553}
3554
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003555/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3556/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3557/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003558static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003560 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003561 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003562
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003563 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3564 // independently on 128-bit lanes.
3565 unsigned NumLanes = VT.getSizeInBits() / 128;
3566 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003567
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003568 for (unsigned s = 0; s < NumLanes; ++s) {
3569 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3570 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003571 i += 2, ++j) {
3572 int BitI = Mask[i];
3573 int BitI1 = Mask[i+1];
3574
3575 if (!isUndefOrEqual(BitI, j))
3576 return false;
3577 if (!isUndefOrEqual(BitI1, j))
3578 return false;
3579 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003580 }
David Greenea20244d2011-03-02 17:23:43 +00003581
Rafael Espindola15684b22009-04-24 12:40:33 +00003582 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003583}
3584
Nate Begeman9008ca62009-04-27 18:41:29 +00003585bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3586 SmallVector<int, 8> M;
3587 N->getMask(M);
3588 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3589}
3590
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003591/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3592/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3593/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003594static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003596 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3600 int BitI = Mask[i];
3601 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003602 if (!isUndefOrEqual(BitI, j))
3603 return false;
3604 if (!isUndefOrEqual(BitI1, j))
3605 return false;
3606 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003607 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003608}
3609
Nate Begeman9008ca62009-04-27 18:41:29 +00003610bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3611 SmallVector<int, 8> M;
3612 N->getMask(M);
3613 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3614}
3615
Evan Cheng017dcc62006-04-21 01:05:10 +00003616/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3617/// specifies a shuffle of elements that is suitable for input to MOVSS,
3618/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003619static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003620 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003621 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003622
3623 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003624
Nate Begeman9008ca62009-04-27 18:41:29 +00003625 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003627
Nate Begeman9008ca62009-04-27 18:41:29 +00003628 for (int i = 1; i < NumElts; ++i)
3629 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003630 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003631
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003632 return true;
3633}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003634
Nate Begeman9008ca62009-04-27 18:41:29 +00003635bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3636 SmallVector<int, 8> M;
3637 N->getMask(M);
3638 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003639}
3640
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003641/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3642/// as permutations between 128-bit chunks or halves. As an example: this
3643/// shuffle bellow:
3644/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3645/// The first half comes from the second half of V1 and the second half from the
3646/// the second half of V2.
3647static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3648 const X86Subtarget *Subtarget) {
3649 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3650 return false;
3651
3652 // The shuffle result is divided into half A and half B. In total the two
3653 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3654 // B must come from C, D, E or F.
3655 int HalfSize = VT.getVectorNumElements()/2;
3656 bool MatchA = false, MatchB = false;
3657
3658 // Check if A comes from one of C, D, E, F.
3659 for (int Half = 0; Half < 4; ++Half) {
3660 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3661 MatchA = true;
3662 break;
3663 }
3664 }
3665
3666 // Check if B comes from one of C, D, E, F.
3667 for (int Half = 0; Half < 4; ++Half) {
3668 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3669 MatchB = true;
3670 break;
3671 }
3672 }
3673
3674 return MatchA && MatchB;
3675}
3676
3677/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3678/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3679static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3680 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3681 EVT VT = SVOp->getValueType(0);
3682
3683 int HalfSize = VT.getVectorNumElements()/2;
3684
3685 int FstHalf = 0, SndHalf = 0;
3686 for (int i = 0; i < HalfSize; ++i) {
3687 if (SVOp->getMaskElt(i) > 0) {
3688 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3689 break;
3690 }
3691 }
3692 for (int i = HalfSize; i < HalfSize*2; ++i) {
3693 if (SVOp->getMaskElt(i) > 0) {
3694 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3695 break;
3696 }
3697 }
3698
3699 return (FstHalf | (SndHalf << 4));
3700}
3701
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003702/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3703/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3704/// Note that VPERMIL mask matching is different depending whether theunderlying
3705/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3706/// to the same elements of the low, but to the higher half of the source.
3707/// In VPERMILPD the two lanes could be shuffled independently of each other
3708/// with the same restriction that lanes can't be crossed.
3709static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3710 const X86Subtarget *Subtarget) {
3711 int NumElts = VT.getVectorNumElements();
3712 int NumLanes = VT.getSizeInBits()/128;
3713
3714 if (!Subtarget->hasAVX())
3715 return false;
3716
3717 // Match any permutation of 128-bit vector with 64-bit types
3718 if (NumLanes == 1 && NumElts != 2)
3719 return false;
3720
3721 // Only match 256-bit with 32 types
3722 if (VT.getSizeInBits() == 256 && NumElts != 4)
3723 return false;
3724
3725 // The mask on the high lane is independent of the low. Both can match
3726 // any element in inside its own lane, but can't cross.
3727 int LaneSize = NumElts/NumLanes;
3728 for (int l = 0; l < NumLanes; ++l)
3729 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3730 int LaneStart = l*LaneSize;
3731 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3732 return false;
3733 }
3734
3735 return true;
3736}
3737
3738/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3739/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3740/// Note that VPERMIL mask matching is different depending whether theunderlying
3741/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3742/// to the same elements of the low, but to the higher half of the source.
3743/// In VPERMILPD the two lanes could be shuffled independently of each other
3744/// with the same restriction that lanes can't be crossed.
3745static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3746 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003747 unsigned NumElts = VT.getVectorNumElements();
3748 unsigned NumLanes = VT.getSizeInBits()/128;
3749
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003750 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003751 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003752
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003753 // Match any permutation of 128-bit vector with 32-bit types
3754 if (NumLanes == 1 && NumElts != 4)
3755 return false;
3756
3757 // Only match 256-bit with 32 types
3758 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003759 return false;
3760
3761 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003762 // they can differ if any of the corresponding index in a lane is undef
3763 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003764 int LaneSize = NumElts/NumLanes;
3765 for (int i = 0; i < LaneSize; ++i) {
3766 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003767 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3768 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3769
3770 if (!HighValid || !LowValid)
3771 return false;
3772 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003773 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003774 if (Mask[HighElt]-Mask[i] != LaneSize)
3775 return false;
3776 }
3777
3778 return true;
3779}
3780
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003781/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3782/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3783static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003784 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3785 EVT VT = SVOp->getValueType(0);
3786
3787 int NumElts = VT.getVectorNumElements();
3788 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003789 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003790
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003791 // Although the mask is equal for both lanes do it twice to get the cases
3792 // where a mask will match because the same mask element is undef on the
3793 // first half but valid on the second. This would get pathological cases
3794 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003795 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003796 for (int l = 0; l < NumLanes; ++l) {
3797 for (int i = 0; i < LaneSize; ++i) {
3798 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3799 if (MaskElt < 0)
3800 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003801 if (MaskElt >= LaneSize)
3802 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003803 Mask |= MaskElt << (i*2);
3804 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003805 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003806
3807 return Mask;
3808}
3809
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003810/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3811/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3812static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3813 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3814 EVT VT = SVOp->getValueType(0);
3815
3816 int NumElts = VT.getVectorNumElements();
3817 int NumLanes = VT.getSizeInBits()/128;
3818
3819 unsigned Mask = 0;
3820 int LaneSize = NumElts/NumLanes;
3821 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003822 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3823 int MaskElt = SVOp->getMaskElt(i);
3824 if (MaskElt < 0)
3825 continue;
3826 Mask |= (MaskElt-l*LaneSize) << i;
3827 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003828
3829 return Mask;
3830}
3831
Evan Cheng017dcc62006-04-21 01:05:10 +00003832/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3833/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003834/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003835static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 bool V2IsSplat = false, bool V2IsUndef = false) {
3837 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003838 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003839 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003840
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003842 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003843
Nate Begeman9008ca62009-04-27 18:41:29 +00003844 for (int i = 1; i < NumOps; ++i)
3845 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3846 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3847 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003848 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003849
Evan Cheng39623da2006-04-20 08:58:49 +00003850 return true;
3851}
3852
Nate Begeman9008ca62009-04-27 18:41:29 +00003853static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003854 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 SmallVector<int, 8> M;
3856 N->getMask(M);
3857 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003858}
3859
Evan Chengd9539472006-04-14 21:59:03 +00003860/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3861/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003862/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3863bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3864 const X86Subtarget *Subtarget) {
3865 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003866 return false;
3867
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003868 // The second vector must be undef
3869 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3870 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003871
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003872 EVT VT = N->getValueType(0);
3873 unsigned NumElems = VT.getVectorNumElements();
3874
3875 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3876 (VT.getSizeInBits() == 256 && NumElems != 8))
3877 return false;
3878
3879 // "i+1" is the value the indexed mask element must have
3880 for (unsigned i = 0; i < NumElems; i += 2)
3881 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3882 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003884
3885 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003886}
3887
3888/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3889/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003890/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3891bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3892 const X86Subtarget *Subtarget) {
3893 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003894 return false;
3895
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003896 // The second vector must be undef
3897 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3898 return false;
3899
3900 EVT VT = N->getValueType(0);
3901 unsigned NumElems = VT.getVectorNumElements();
3902
3903 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3904 (VT.getSizeInBits() == 256 && NumElems != 8))
3905 return false;
3906
3907 // "i" is the value the indexed mask element must have
3908 for (unsigned i = 0; i < NumElems; i += 2)
3909 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3910 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003912
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003913 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003914}
3915
Evan Cheng0b457f02008-09-25 20:50:48 +00003916/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3917/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003918bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3919 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003920
Nate Begeman9008ca62009-04-27 18:41:29 +00003921 for (int i = 0; i < e; ++i)
3922 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003923 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003924 for (int i = 0; i < e; ++i)
3925 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003926 return false;
3927 return true;
3928}
3929
David Greenec38a03e2011-02-03 15:50:00 +00003930/// isVEXTRACTF128Index - Return true if the specified
3931/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3932/// suitable for input to VEXTRACTF128.
3933bool X86::isVEXTRACTF128Index(SDNode *N) {
3934 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3935 return false;
3936
3937 // The index should be aligned on a 128-bit boundary.
3938 uint64_t Index =
3939 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3940
3941 unsigned VL = N->getValueType(0).getVectorNumElements();
3942 unsigned VBits = N->getValueType(0).getSizeInBits();
3943 unsigned ElSize = VBits / VL;
3944 bool Result = (Index * ElSize) % 128 == 0;
3945
3946 return Result;
3947}
3948
David Greeneccacdc12011-02-04 16:08:29 +00003949/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3950/// operand specifies a subvector insert that is suitable for input to
3951/// VINSERTF128.
3952bool X86::isVINSERTF128Index(SDNode *N) {
3953 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3954 return false;
3955
3956 // The index should be aligned on a 128-bit boundary.
3957 uint64_t Index =
3958 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3959
3960 unsigned VL = N->getValueType(0).getVectorNumElements();
3961 unsigned VBits = N->getValueType(0).getSizeInBits();
3962 unsigned ElSize = VBits / VL;
3963 bool Result = (Index * ElSize) % 128 == 0;
3964
3965 return Result;
3966}
3967
Evan Cheng63d33002006-03-22 08:01:21 +00003968/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003969/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003970unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3972 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3973
Evan Chengb9df0ca2006-03-22 02:53:00 +00003974 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3975 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003976 for (int i = 0; i < NumOperands; ++i) {
3977 int Val = SVOp->getMaskElt(NumOperands-i-1);
3978 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003979 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003980 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003981 if (i != NumOperands - 1)
3982 Mask <<= Shift;
3983 }
Evan Cheng63d33002006-03-22 08:01:21 +00003984 return Mask;
3985}
3986
Evan Cheng506d3df2006-03-29 23:07:14 +00003987/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003988/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003989unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003991 unsigned Mask = 0;
3992 // 8 nodes, but we only care about the last 4.
3993 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 int Val = SVOp->getMaskElt(i);
3995 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003996 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003997 if (i != 4)
3998 Mask <<= 2;
3999 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004000 return Mask;
4001}
4002
4003/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004004/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004005unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 unsigned Mask = 0;
4008 // 8 nodes, but we only care about the first 4.
4009 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 int Val = SVOp->getMaskElt(i);
4011 if (Val >= 0)
4012 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004013 if (i != 0)
4014 Mask <<= 2;
4015 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004016 return Mask;
4017}
4018
Nate Begemana09008b2009-10-19 02:17:23 +00004019/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4020/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4021unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4022 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4023 EVT VVT = N->getValueType(0);
4024 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4025 int Val = 0;
4026
4027 unsigned i, e;
4028 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4029 Val = SVOp->getMaskElt(i);
4030 if (Val >= 0)
4031 break;
4032 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004033 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004034 return (Val - i) * EltSize;
4035}
4036
David Greenec38a03e2011-02-03 15:50:00 +00004037/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4038/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4039/// instructions.
4040unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4041 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4042 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4043
4044 uint64_t Index =
4045 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4046
4047 EVT VecVT = N->getOperand(0).getValueType();
4048 EVT ElVT = VecVT.getVectorElementType();
4049
4050 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004051 return Index / NumElemsPerChunk;
4052}
4053
David Greeneccacdc12011-02-04 16:08:29 +00004054/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4055/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4056/// instructions.
4057unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4058 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4059 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4060
4061 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004062 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004063
4064 EVT VecVT = N->getValueType(0);
4065 EVT ElVT = VecVT.getVectorElementType();
4066
4067 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004068 return Index / NumElemsPerChunk;
4069}
4070
Evan Cheng37b73872009-07-30 08:33:02 +00004071/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4072/// constant +0.0.
4073bool X86::isZeroNode(SDValue Elt) {
4074 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004075 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004076 (isa<ConstantFPSDNode>(Elt) &&
4077 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4078}
4079
Nate Begeman9008ca62009-04-27 18:41:29 +00004080/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4081/// their permute mask.
4082static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4083 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004084 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004085 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004087
Nate Begeman5a5ca152009-04-29 05:20:52 +00004088 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 int idx = SVOp->getMaskElt(i);
4090 if (idx < 0)
4091 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004092 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004094 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004096 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4098 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004099}
4100
Evan Cheng779ccea2007-12-07 21:30:01 +00004101/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
4102/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00004103static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004104 unsigned NumElems = VT.getVectorNumElements();
4105 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 int idx = Mask[i];
4107 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004108 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004109 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004111 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004113 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004114}
4115
Evan Cheng533a0aa2006-04-19 20:35:22 +00004116/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4117/// match movhlps. The lower half elements should come from upper half of
4118/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004119/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004120static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004121 EVT VT = Op->getValueType(0);
4122 if (VT.getSizeInBits() != 128)
4123 return false;
4124 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004125 return false;
4126 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004128 return false;
4129 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004131 return false;
4132 return true;
4133}
4134
Evan Cheng5ced1d82006-04-06 23:23:56 +00004135/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004136/// is promoted to a vector. It also returns the LoadSDNode by reference if
4137/// required.
4138static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004139 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4140 return false;
4141 N = N->getOperand(0).getNode();
4142 if (!ISD::isNON_EXTLoad(N))
4143 return false;
4144 if (LD)
4145 *LD = cast<LoadSDNode>(N);
4146 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004147}
4148
Evan Cheng533a0aa2006-04-19 20:35:22 +00004149/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4150/// match movlp{s|d}. The lower half elements should come from lower half of
4151/// V1 (and in order), and the upper half elements should come from the upper
4152/// half of V2 (and in order). And since V1 will become the source of the
4153/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004154static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4155 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004156 EVT VT = Op->getValueType(0);
4157 if (VT.getSizeInBits() != 128)
4158 return false;
4159
Evan Cheng466685d2006-10-09 20:57:25 +00004160 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004161 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004162 // Is V2 is a vector load, don't do this transformation. We will try to use
4163 // load folding shufps op.
4164 if (ISD::isNON_EXTLoad(V2))
4165 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004166
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004167 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004168
Evan Cheng533a0aa2006-04-19 20:35:22 +00004169 if (NumElems != 2 && NumElems != 4)
4170 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004171 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004173 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004174 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004176 return false;
4177 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004178}
4179
Evan Cheng39623da2006-04-20 08:58:49 +00004180/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4181/// all the same.
4182static bool isSplatVector(SDNode *N) {
4183 if (N->getOpcode() != ISD::BUILD_VECTOR)
4184 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004185
Dan Gohman475871a2008-07-27 21:46:04 +00004186 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004187 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4188 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004189 return false;
4190 return true;
4191}
4192
Evan Cheng213d2cf2007-05-17 18:45:50 +00004193/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004194/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004195/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004196static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004197 SDValue V1 = N->getOperand(0);
4198 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004199 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4200 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004202 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004204 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4205 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004206 if (Opc != ISD::BUILD_VECTOR ||
4207 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 return false;
4209 } else if (Idx >= 0) {
4210 unsigned Opc = V1.getOpcode();
4211 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4212 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004213 if (Opc != ISD::BUILD_VECTOR ||
4214 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004215 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004216 }
4217 }
4218 return true;
4219}
4220
4221/// getZeroVector - Returns a vector of specified type with all zero elements.
4222///
Owen Andersone50ed302009-08-10 22:56:29 +00004223static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004224 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004225 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
Dale Johannesen0488fb62010-09-30 23:57:10 +00004227 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004228 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004229 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004230 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004231 if (HasSSE2) { // SSE2
4232 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4234 } else { // SSE1
4235 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4237 }
4238 } else if (VT.getSizeInBits() == 256) { // AVX
4239 // 256-bit logic and arithmetic instructions in AVX are
4240 // all floating-point, no support for integer ops. Default
4241 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004243 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4244 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004245 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004246 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004247}
4248
Chris Lattner8a594482007-11-25 00:24:49 +00004249/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004250/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4251/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4252/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004253static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004254 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004255 assert((VT.is128BitVector() || VT.is256BitVector())
4256 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004257
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004259 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4260 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004261
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004262 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004263 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4264 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4265 Vec = Insert128BitVector(InsV, Vec,
4266 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4267 }
4268
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004269 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004270}
4271
Evan Cheng39623da2006-04-20 08:58:49 +00004272/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4273/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004274static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004275 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004276 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004277
Evan Cheng39623da2006-04-20 08:58:49 +00004278 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 SmallVector<int, 8> MaskVec;
4280 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004281
Nate Begeman5a5ca152009-04-29 05:20:52 +00004282 for (unsigned i = 0; i != NumElems; ++i) {
4283 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 MaskVec[i] = NumElems;
4285 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004286 }
Evan Cheng39623da2006-04-20 08:58:49 +00004287 }
Evan Cheng39623da2006-04-20 08:58:49 +00004288 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4290 SVOp->getOperand(1), &MaskVec[0]);
4291 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004292}
4293
Evan Cheng017dcc62006-04-21 01:05:10 +00004294/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4295/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004296static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 SDValue V2) {
4298 unsigned NumElems = VT.getVectorNumElements();
4299 SmallVector<int, 8> Mask;
4300 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004301 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 Mask.push_back(i);
4303 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004304}
4305
Nate Begeman9008ca62009-04-27 18:41:29 +00004306/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004307static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 SDValue V2) {
4309 unsigned NumElems = VT.getVectorNumElements();
4310 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004311 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 Mask.push_back(i);
4313 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004314 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004316}
4317
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004319static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 SDValue V2) {
4321 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004322 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004324 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 Mask.push_back(i + Half);
4326 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004327 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004329}
4330
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004331// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332// a generic shuffle instruction because the target has no such instructions.
4333// Generate shuffles which repeat i16 and i8 several times until they can be
4334// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004335static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004336 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004338 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004339
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 while (NumElems > 4) {
4341 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004342 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 EltNo -= NumElems/2;
4346 }
4347 NumElems >>= 1;
4348 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004349 return V;
4350}
Eric Christopherfd179292009-08-27 18:07:15 +00004351
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4353static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4354 EVT VT = V.getValueType();
4355 DebugLoc dl = V.getDebugLoc();
4356 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4357 && "Vector size not supported");
4358
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004359 if (VT.getSizeInBits() == 128) {
4360 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004361 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004362 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4363 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004365 // To use VPERMILPS to splat scalars, the second half of indicies must
4366 // refer to the higher part, which is a duplication of the lower one,
4367 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004368 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4369 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004370
4371 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4372 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4373 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004374 }
4375
4376 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4377}
4378
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004379/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004380static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4381 EVT SrcVT = SV->getValueType(0);
4382 SDValue V1 = SV->getOperand(0);
4383 DebugLoc dl = SV->getDebugLoc();
4384
4385 int EltNo = SV->getSplatIndex();
4386 int NumElems = SrcVT.getVectorNumElements();
4387 unsigned Size = SrcVT.getSizeInBits();
4388
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004389 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4390 "Unknown how to promote splat for type");
4391
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 // Extract the 128-bit part containing the splat element and update
4393 // the splat element index when it refers to the higher register.
4394 if (Size == 256) {
4395 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4396 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4397 if (Idx > 0)
4398 EltNo -= NumElems/2;
4399 }
4400
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004401 // All i16 and i8 vector types can't be used directly by a generic shuffle
4402 // instruction because the target has no such instruction. Generate shuffles
4403 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004404 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004405 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004406 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004407 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004408
4409 // Recreate the 256-bit vector and place the same 128-bit vector
4410 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004411 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004412 if (Size == 256) {
4413 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4414 DAG.getConstant(0, MVT::i32), DAG, dl);
4415 V1 = Insert128BitVector(InsV, V1,
4416 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4417 }
4418
4419 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004420}
4421
Evan Chengba05f722006-04-21 23:03:30 +00004422/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004423/// vector of zero or undef vector. This produces a shuffle where the low
4424/// element of V2 is swizzled into the zero/undef vector, landing at element
4425/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004426static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004427 bool isZero, bool HasSSE2,
4428 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004429 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004430 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004431 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4432 unsigned NumElems = VT.getVectorNumElements();
4433 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004434 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 // If this is the insertion idx, put the low elt of V2 here.
4436 MaskVec.push_back(i == Idx ? NumElems : i);
4437 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004438}
4439
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004440/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4441/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004442static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4443 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004444 if (Depth == 6)
4445 return SDValue(); // Limit search depth.
4446
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004447 SDValue V = SDValue(N, 0);
4448 EVT VT = V.getValueType();
4449 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004450
4451 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4452 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4453 Index = SV->getMaskElt(Index);
4454
4455 if (Index < 0)
4456 return DAG.getUNDEF(VT.getVectorElementType());
4457
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004458 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004460 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004461 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462
4463 // Recurse into target specific vector shuffles to find scalars.
4464 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 int NumElems = VT.getVectorNumElements();
4466 SmallVector<unsigned, 16> ShuffleMask;
4467 SDValue ImmN;
4468
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004469 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 case X86ISD::SHUFPS:
4471 case X86ISD::SHUFPD:
4472 ImmN = N->getOperand(N->getNumOperands()-1);
4473 DecodeSHUFPSMask(NumElems,
4474 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4475 ShuffleMask);
4476 break;
4477 case X86ISD::PUNPCKHBW:
4478 case X86ISD::PUNPCKHWD:
4479 case X86ISD::PUNPCKHDQ:
4480 case X86ISD::PUNPCKHQDQ:
4481 DecodePUNPCKHMask(NumElems, ShuffleMask);
4482 break;
4483 case X86ISD::UNPCKHPS:
4484 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004485 case X86ISD::VUNPCKHPSY:
4486 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004487 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4488 break;
4489 case X86ISD::PUNPCKLBW:
4490 case X86ISD::PUNPCKLWD:
4491 case X86ISD::PUNPCKLDQ:
4492 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004493 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004494 break;
4495 case X86ISD::UNPCKLPS:
4496 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004497 case X86ISD::VUNPCKLPSY:
4498 case X86ISD::VUNPCKLPDY:
4499 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004500 break;
4501 case X86ISD::MOVHLPS:
4502 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4503 break;
4504 case X86ISD::MOVLHPS:
4505 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4506 break;
4507 case X86ISD::PSHUFD:
4508 ImmN = N->getOperand(N->getNumOperands()-1);
4509 DecodePSHUFMask(NumElems,
4510 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4511 ShuffleMask);
4512 break;
4513 case X86ISD::PSHUFHW:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
4515 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4516 ShuffleMask);
4517 break;
4518 case X86ISD::PSHUFLW:
4519 ImmN = N->getOperand(N->getNumOperands()-1);
4520 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4521 ShuffleMask);
4522 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004523 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004524 case X86ISD::MOVSD: {
4525 // The index 0 always comes from the first element of the second source,
4526 // this is why MOVSS and MOVSD are used in the first place. The other
4527 // elements come from the other positions of the first source vector.
4528 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004529 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4530 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004531 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004532 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004533 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004534 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004535 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004536 break;
4537 case X86ISD::VPERMILPSY:
4538 ImmN = N->getOperand(N->getNumOperands()-1);
4539 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4540 ShuffleMask);
4541 break;
4542 case X86ISD::VPERMILPD:
4543 ImmN = N->getOperand(N->getNumOperands()-1);
4544 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4545 ShuffleMask);
4546 break;
4547 case X86ISD::VPERMILPDY:
4548 ImmN = N->getOperand(N->getNumOperands()-1);
4549 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4550 ShuffleMask);
4551 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004552 case X86ISD::VPERM2F128:
4553 ImmN = N->getOperand(N->getNumOperands()-1);
4554 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4555 ShuffleMask);
4556 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004557 default:
4558 assert("not implemented for target shuffle node");
4559 return SDValue();
4560 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004561
4562 Index = ShuffleMask[Index];
4563 if (Index < 0)
4564 return DAG.getUNDEF(VT.getVectorElementType());
4565
4566 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4567 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4568 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004569 }
4570
4571 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004572 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004573 V = V.getOperand(0);
4574 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004575 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004576
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004577 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578 return SDValue();
4579 }
4580
4581 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4582 return (Index == 0) ? V.getOperand(0)
4583 : DAG.getUNDEF(VT.getVectorElementType());
4584
4585 if (V.getOpcode() == ISD::BUILD_VECTOR)
4586 return V.getOperand(Index);
4587
4588 return SDValue();
4589}
4590
4591/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4592/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004593/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004594static
4595unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4596 bool ZerosFromLeft, SelectionDAG &DAG) {
4597 int i = 0;
4598
4599 while (i < NumElems) {
4600 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004601 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004602 if (!(Elt.getNode() &&
4603 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4604 break;
4605 ++i;
4606 }
4607
4608 return i;
4609}
4610
4611/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4612/// MaskE correspond consecutively to elements from one of the vector operands,
4613/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4614static
4615bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4616 int OpIdx, int NumElems, unsigned &OpNum) {
4617 bool SeenV1 = false;
4618 bool SeenV2 = false;
4619
4620 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4621 int Idx = SVOp->getMaskElt(i);
4622 // Ignore undef indicies
4623 if (Idx < 0)
4624 continue;
4625
4626 if (Idx < NumElems)
4627 SeenV1 = true;
4628 else
4629 SeenV2 = true;
4630
4631 // Only accept consecutive elements from the same vector
4632 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4633 return false;
4634 }
4635
4636 OpNum = SeenV1 ? 0 : 1;
4637 return true;
4638}
4639
4640/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4641/// logical left shift of a vector.
4642static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4643 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4644 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4645 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4646 false /* check zeros from right */, DAG);
4647 unsigned OpSrc;
4648
4649 if (!NumZeros)
4650 return false;
4651
4652 // Considering the elements in the mask that are not consecutive zeros,
4653 // check if they consecutively come from only one of the source vectors.
4654 //
4655 // V1 = {X, A, B, C} 0
4656 // \ \ \ /
4657 // vector_shuffle V1, V2 <1, 2, 3, X>
4658 //
4659 if (!isShuffleMaskConsecutive(SVOp,
4660 0, // Mask Start Index
4661 NumElems-NumZeros-1, // Mask End Index
4662 NumZeros, // Where to start looking in the src vector
4663 NumElems, // Number of elements in vector
4664 OpSrc)) // Which source operand ?
4665 return false;
4666
4667 isLeft = false;
4668 ShAmt = NumZeros;
4669 ShVal = SVOp->getOperand(OpSrc);
4670 return true;
4671}
4672
4673/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4674/// logical left shift of a vector.
4675static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4676 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4677 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4678 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4679 true /* check zeros from left */, DAG);
4680 unsigned OpSrc;
4681
4682 if (!NumZeros)
4683 return false;
4684
4685 // Considering the elements in the mask that are not consecutive zeros,
4686 // check if they consecutively come from only one of the source vectors.
4687 //
4688 // 0 { A, B, X, X } = V2
4689 // / \ / /
4690 // vector_shuffle V1, V2 <X, X, 4, 5>
4691 //
4692 if (!isShuffleMaskConsecutive(SVOp,
4693 NumZeros, // Mask Start Index
4694 NumElems-1, // Mask End Index
4695 0, // Where to start looking in the src vector
4696 NumElems, // Number of elements in vector
4697 OpSrc)) // Which source operand ?
4698 return false;
4699
4700 isLeft = true;
4701 ShAmt = NumZeros;
4702 ShVal = SVOp->getOperand(OpSrc);
4703 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004704}
4705
4706/// isVectorShift - Returns true if the shuffle can be implemented as a
4707/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004708static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004709 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004710 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4711 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4712 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004713
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004714 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004715}
4716
Evan Chengc78d3b42006-04-24 18:01:45 +00004717/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4718///
Dan Gohman475871a2008-07-27 21:46:04 +00004719static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004721 SelectionDAG &DAG,
4722 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004723 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004724 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004725
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004726 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004727 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004728 bool First = true;
4729 for (unsigned i = 0; i < 16; ++i) {
4730 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4731 if (ThisIsNonZero && First) {
4732 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 First = false;
4737 }
4738
4739 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004740 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4742 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004743 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004745 }
4746 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4748 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4749 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004752 } else
4753 ThisElt = LastElt;
4754
Gabor Greifba36cb52008-08-28 21:40:38 +00004755 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004757 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004758 }
4759 }
4760
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004761 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004762}
4763
Bill Wendlinga348c562007-03-22 18:42:45 +00004764/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004765///
Dan Gohman475871a2008-07-27 21:46:04 +00004766static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004767 unsigned NumNonZero, unsigned NumZero,
4768 SelectionDAG &DAG,
4769 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004771 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004772
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004773 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004775 bool First = true;
4776 for (unsigned i = 0; i < 8; ++i) {
4777 bool isNonZero = (NonZeros & (1 << i)) != 0;
4778 if (isNonZero) {
4779 if (First) {
4780 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 First = false;
4785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004786 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004788 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 }
4790 }
4791
4792 return V;
4793}
4794
Evan Chengf26ffe92008-05-29 08:22:04 +00004795/// getVShift - Return a vector logical shift node.
4796///
Owen Andersone50ed302009-08-10 22:56:29 +00004797static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 unsigned NumBits, SelectionDAG &DAG,
4799 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004800 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004801 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004802 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4803 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004804 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004805 DAG.getConstant(NumBits,
4806 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004807}
4808
Dan Gohman475871a2008-07-27 21:46:04 +00004809SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004810X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004811 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004812
Evan Chengc3630942009-12-09 21:00:30 +00004813 // Check if the scalar load can be widened into a vector load. And if
4814 // the address is "base + cst" see if the cst can be "absorbed" into
4815 // the shuffle mask.
4816 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4817 SDValue Ptr = LD->getBasePtr();
4818 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4819 return SDValue();
4820 EVT PVT = LD->getValueType(0);
4821 if (PVT != MVT::i32 && PVT != MVT::f32)
4822 return SDValue();
4823
4824 int FI = -1;
4825 int64_t Offset = 0;
4826 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4827 FI = FINode->getIndex();
4828 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004829 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004830 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4831 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4832 Offset = Ptr.getConstantOperandVal(1);
4833 Ptr = Ptr.getOperand(0);
4834 } else {
4835 return SDValue();
4836 }
4837
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004838 // FIXME: 256-bit vector instructions don't require a strict alignment,
4839 // improve this code to support it better.
4840 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004841 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004842 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004843 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004844 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004845 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004846 // Can't change the alignment. FIXME: It's possible to compute
4847 // the exact stack offset and reference FI + adjust offset instead.
4848 // If someone *really* cares about this. That's the way to implement it.
4849 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004850 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004852 }
4853 }
4854
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004856 // Ptr + (Offset & ~15).
4857 if (Offset < 0)
4858 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004860 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004861 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004862 if (StartOffset)
4863 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4864 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4865
4866 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004867 int NumElems = VT.getVectorNumElements();
4868
4869 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4870 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4871 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004872 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004873 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004874
4875 // Canonicalize it to a v4i32 or v8i32 shuffle.
4876 SmallVector<int, 8> Mask;
4877 for (int i = 0; i < NumElems; ++i)
4878 Mask.push_back(EltNo);
4879
4880 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4881 return DAG.getNode(ISD::BITCAST, dl, NVT,
4882 DAG.getVectorShuffle(CanonVT, dl, V1,
4883 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004884 }
4885
4886 return SDValue();
4887}
4888
Michael J. Spencerec38de22010-10-10 22:04:20 +00004889/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4890/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004891/// load which has the same value as a build_vector whose operands are 'elts'.
4892///
4893/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004894///
Nate Begeman1449f292010-03-24 22:19:06 +00004895/// FIXME: we'd also like to handle the case where the last elements are zero
4896/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4897/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004898static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004899 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004900 EVT EltVT = VT.getVectorElementType();
4901 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004902
Nate Begemanfdea31a2010-03-24 20:49:50 +00004903 LoadSDNode *LDBase = NULL;
4904 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004905
Nate Begeman1449f292010-03-24 22:19:06 +00004906 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004907 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004908 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004909 for (unsigned i = 0; i < NumElems; ++i) {
4910 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004911
Nate Begemanfdea31a2010-03-24 20:49:50 +00004912 if (!Elt.getNode() ||
4913 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4914 return SDValue();
4915 if (!LDBase) {
4916 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4917 return SDValue();
4918 LDBase = cast<LoadSDNode>(Elt.getNode());
4919 LastLoadedElt = i;
4920 continue;
4921 }
4922 if (Elt.getOpcode() == ISD::UNDEF)
4923 continue;
4924
4925 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4926 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4927 return SDValue();
4928 LastLoadedElt = i;
4929 }
Nate Begeman1449f292010-03-24 22:19:06 +00004930
4931 // If we have found an entire vector of loads and undefs, then return a large
4932 // load of the entire vector width starting at the base pointer. If we found
4933 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004934 if (LastLoadedElt == NumElems - 1) {
4935 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004936 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004937 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004938 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004939 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004940 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004941 LDBase->isVolatile(), LDBase->isNonTemporal(),
4942 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004943 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4944 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004945 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4946 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004947 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4948 Ops, 2, MVT::i32,
4949 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004950 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004951 }
4952 return SDValue();
4953}
4954
Evan Chengc3630942009-12-09 21:00:30 +00004955SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004956X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004957 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004958
David Greenef125a292011-02-08 19:04:41 +00004959 EVT VT = Op.getValueType();
4960 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004961 unsigned NumElems = Op.getNumOperands();
4962
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004963 // Vectors containing all zeros can be matched by pxor and xorps later
4964 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4965 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4966 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004967 if (Op.getValueType() == MVT::v4i32 ||
4968 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004969 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004970
Dale Johannesenace16102009-02-03 19:33:06 +00004971 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004972 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004974 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4975 // vectors or broken into v4i32 operations on 256-bit vectors.
4976 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4977 if (Op.getValueType() == MVT::v4i32)
4978 return Op;
4979
4980 return getOnesVector(Op.getValueType(), DAG, dl);
4981 }
4982
Owen Andersone50ed302009-08-10 22:56:29 +00004983 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 unsigned NumZero = 0;
4986 unsigned NumNonZero = 0;
4987 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004988 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004990 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004992 if (Elt.getOpcode() == ISD::UNDEF)
4993 continue;
4994 Values.insert(Elt);
4995 if (Elt.getOpcode() != ISD::Constant &&
4996 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004997 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004998 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004999 NumZero++;
5000 else {
5001 NonZeros |= (1 << i);
5002 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003 }
5004 }
5005
Chris Lattner97a2a562010-08-26 05:24:29 +00005006 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5007 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005008 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005009
Chris Lattner67f453a2008-03-09 05:42:06 +00005010 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005011 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005012 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005014
Chris Lattner62098042008-03-09 01:05:04 +00005015 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5016 // the value are obviously zero, truncate the value to i32 and do the
5017 // insertion that way. Only do this if the value is non-constant or if the
5018 // value is a constant being inserted into element 0. It is cheaper to do
5019 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005020 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005021 (!IsAllConstants || Idx == 0)) {
5022 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005023 // Handle SSE only.
5024 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5025 EVT VecVT = MVT::v4i32;
5026 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005027
Chris Lattner62098042008-03-09 01:05:04 +00005028 // Truncate the value (which may itself be a constant) to i32, and
5029 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005030 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005031 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005032 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5033 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Chris Lattner62098042008-03-09 01:05:04 +00005035 // Now we have our 32-bit value zero extended in the low element of
5036 // a vector. If Idx != 0, swizzle it into place.
5037 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005038 SmallVector<int, 4> Mask;
5039 Mask.push_back(Idx);
5040 for (unsigned i = 1; i != VecElts; ++i)
5041 Mask.push_back(i);
5042 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005043 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005044 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005045 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005046 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005047 }
5048 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
Chris Lattner19f79692008-03-08 22:59:52 +00005050 // If we have a constant or non-constant insertion into the low element of
5051 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5052 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005053 // depending on what the source datatype is.
5054 if (Idx == 0) {
5055 if (NumZero == 0) {
5056 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5058 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005059 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5060 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
5061 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
5062 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5064 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005065 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5066 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005067 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5068 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
5069 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005070 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005071 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005072 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005073
5074 // Is it a vector logical left shift?
5075 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005076 X86::isZeroNode(Op.getOperand(0)) &&
5077 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005078 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005079 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005080 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005081 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005082 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005084
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005085 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005086 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087
Chris Lattner19f79692008-03-08 22:59:52 +00005088 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5089 // is a non-constant being inserted into an element other than the low one,
5090 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5091 // movd/movss) to move this into the low element, then shuffle it into
5092 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005093 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005094 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005097 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
5098 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005099 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 MaskVec.push_back(i == Idx ? 0 : 1);
5102 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103 }
5104 }
5105
Chris Lattner67f453a2008-03-09 05:42:06 +00005106 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005107 if (Values.size() == 1) {
5108 if (EVTBits == 32) {
5109 // Instead of a shuffle like this:
5110 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5111 // Check if it's possible to issue this instead.
5112 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5113 unsigned Idx = CountTrailingZeros_32(NonZeros);
5114 SDValue Item = Op.getOperand(Idx);
5115 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5116 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5117 }
Dan Gohman475871a2008-07-27 21:46:04 +00005118 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005120
Dan Gohmana3941172007-07-24 22:55:08 +00005121 // A vector full of immediates; various special cases are already
5122 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005123 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005124 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005125
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005126 // For AVX-length vectors, build the individual 128-bit pieces and use
5127 // shuffles to put them in place.
5128 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5129 SmallVector<SDValue, 32> V;
5130 for (unsigned i = 0; i < NumElems; ++i)
5131 V.push_back(Op.getOperand(i));
5132
5133 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5134
5135 // Build both the lower and upper subvector.
5136 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5137 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5138 NumElems/2);
5139
5140 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005141 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5142 DAG.getConstant(0, MVT::i32), DAG, dl);
5143 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005144 DAG, dl);
5145 }
5146
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005147 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005148 if (EVTBits == 64) {
5149 if (NumNonZero == 1) {
5150 // One half is zero or undef.
5151 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005152 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005153 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005154 return getShuffleVectorZeroOrUndef(V2, Idx, true,
5155 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005156 }
Dan Gohman475871a2008-07-27 21:46:04 +00005157 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005158 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159
5160 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005161 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005162 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005163 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005164 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 }
5166
Bill Wendling826f36f2007-03-28 00:57:11 +00005167 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005168 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005169 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005170 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 }
5172
5173 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005174 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005175 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 if (NumElems == 4 && NumZero > 0) {
5177 for (unsigned i = 0; i < 4; ++i) {
5178 bool isZero = !(NonZeros & (1 << i));
5179 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00005180 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 else
Dale Johannesenace16102009-02-03 19:33:06 +00005182 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 }
5184
5185 for (unsigned i = 0; i < 2; ++i) {
5186 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5187 default: break;
5188 case 0:
5189 V[i] = V[i*2]; // Must be a zero vector.
5190 break;
5191 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005192 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 break;
5194 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005195 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 break;
5197 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005198 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 break;
5200 }
5201 }
5202
Nate Begeman9008ca62009-04-27 18:41:29 +00005203 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204 bool Reverse = (NonZeros & 0x3) == 2;
5205 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005206 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5208 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005209 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5210 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 }
5212
Nate Begemanfdea31a2010-03-24 20:49:50 +00005213 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5214 // Check for a build vector of consecutive loads.
5215 for (unsigned i = 0; i < NumElems; ++i)
5216 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005217
Nate Begemanfdea31a2010-03-24 20:49:50 +00005218 // Check for elements which are consecutive loads.
5219 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5220 if (LD.getNode())
5221 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005222
5223 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005224 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005225 SDValue Result;
5226 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5227 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5228 else
5229 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005230
Chris Lattner24faf612010-08-28 17:59:08 +00005231 for (unsigned i = 1; i < NumElems; ++i) {
5232 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5233 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005234 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005235 }
5236 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005237 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005238
Chris Lattner6e80e442010-08-28 17:15:43 +00005239 // Otherwise, expand into a number of unpckl*, start by extending each of
5240 // our (non-undef) elements to the full vector width with the element in the
5241 // bottom slot of the vector (which generates no code for SSE).
5242 for (unsigned i = 0; i < NumElems; ++i) {
5243 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5244 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5245 else
5246 V[i] = DAG.getUNDEF(VT);
5247 }
5248
5249 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5251 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5252 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005253 unsigned EltStride = NumElems >> 1;
5254 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005255 for (unsigned i = 0; i < EltStride; ++i) {
5256 // If V[i+EltStride] is undef and this is the first round of mixing,
5257 // then it is safe to just drop this shuffle: V[i] is already in the
5258 // right place, the one element (since it's the first round) being
5259 // inserted as undef can be dropped. This isn't safe for successive
5260 // rounds because they will permute elements within both vectors.
5261 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5262 EltStride == NumElems/2)
5263 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005264
Chris Lattner6e80e442010-08-28 17:15:43 +00005265 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005266 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005267 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 }
5269 return V[0];
5270 }
Dan Gohman475871a2008-07-27 21:46:04 +00005271 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272}
5273
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005274// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5275// them in a MMX register. This is better than doing a stack convert.
5276static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005277 DebugLoc dl = Op.getDebugLoc();
5278 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005279
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005280 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5281 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5282 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005284 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5285 InVec = Op.getOperand(1);
5286 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5287 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005289 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5290 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5291 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005292 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005293 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5294 Mask[0] = 0; Mask[1] = 2;
5295 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5296 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005297 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005298}
5299
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005300// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5301// to create 256-bit vectors from two other 128-bit ones.
5302static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5303 DebugLoc dl = Op.getDebugLoc();
5304 EVT ResVT = Op.getValueType();
5305
5306 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5307
5308 SDValue V1 = Op.getOperand(0);
5309 SDValue V2 = Op.getOperand(1);
5310 unsigned NumElems = ResVT.getVectorNumElements();
5311
5312 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5313 DAG.getConstant(0, MVT::i32), DAG, dl);
5314 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5315 DAG, dl);
5316}
5317
5318SDValue
5319X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005320 EVT ResVT = Op.getValueType();
5321
5322 assert(Op.getNumOperands() == 2);
5323 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5324 "Unsupported CONCAT_VECTORS for value type");
5325
5326 // We support concatenate two MMX registers and place them in a MMX register.
5327 // This is better than doing a stack convert.
5328 if (ResVT.is128BitVector())
5329 return LowerMMXCONCAT_VECTORS(Op, DAG);
5330
5331 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5332 // from two other 128-bit ones.
5333 return LowerAVXCONCAT_VECTORS(Op, DAG);
5334}
5335
Nate Begemanb9a47b82009-02-23 08:49:38 +00005336// v8i16 shuffles - Prefer shuffles in the following order:
5337// 1. [all] pshuflw, pshufhw, optional move
5338// 2. [ssse3] 1 x pshufb
5339// 3. [ssse3] 2 x pshufb + 1 x por
5340// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005341SDValue
5342X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5343 SelectionDAG &DAG) const {
5344 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005345 SDValue V1 = SVOp->getOperand(0);
5346 SDValue V2 = SVOp->getOperand(1);
5347 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005348 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005349
Nate Begemanb9a47b82009-02-23 08:49:38 +00005350 // Determine if more than 1 of the words in each of the low and high quadwords
5351 // of the result come from the same quadword of one of the two inputs. Undef
5352 // mask values count as coming from any quadword, for better codegen.
5353 SmallVector<unsigned, 4> LoQuad(4);
5354 SmallVector<unsigned, 4> HiQuad(4);
5355 BitVector InputQuads(4);
5356 for (unsigned i = 0; i < 8; ++i) {
5357 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005358 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005359 MaskVals.push_back(EltIdx);
5360 if (EltIdx < 0) {
5361 ++Quad[0];
5362 ++Quad[1];
5363 ++Quad[2];
5364 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005365 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 }
5367 ++Quad[EltIdx / 4];
5368 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005369 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005370
Nate Begemanb9a47b82009-02-23 08:49:38 +00005371 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005372 unsigned MaxQuad = 1;
5373 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005374 if (LoQuad[i] > MaxQuad) {
5375 BestLoQuad = i;
5376 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005377 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005378 }
5379
Nate Begemanb9a47b82009-02-23 08:49:38 +00005380 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005381 MaxQuad = 1;
5382 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005383 if (HiQuad[i] > MaxQuad) {
5384 BestHiQuad = i;
5385 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005386 }
5387 }
5388
Nate Begemanb9a47b82009-02-23 08:49:38 +00005389 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005390 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005391 // single pshufb instruction is necessary. If There are more than 2 input
5392 // quads, disable the next transformation since it does not help SSSE3.
5393 bool V1Used = InputQuads[0] || InputQuads[1];
5394 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005395 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 if (InputQuads.count() == 2 && V1Used && V2Used) {
5397 BestLoQuad = InputQuads.find_first();
5398 BestHiQuad = InputQuads.find_next(BestLoQuad);
5399 }
5400 if (InputQuads.count() > 2) {
5401 BestLoQuad = -1;
5402 BestHiQuad = -1;
5403 }
5404 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005405
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5407 // the shuffle mask. If a quad is scored as -1, that means that it contains
5408 // words from all 4 input quadwords.
5409 SDValue NewV;
5410 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005411 SmallVector<int, 8> MaskV;
5412 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5413 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005414 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005415 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5416 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5417 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005418
Nate Begemanb9a47b82009-02-23 08:49:38 +00005419 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5420 // source words for the shuffle, to aid later transformations.
5421 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005422 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005423 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005424 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005425 if (idx != (int)i)
5426 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005427 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005428 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005429 AllWordsInNewV = false;
5430 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005431 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005432
Nate Begemanb9a47b82009-02-23 08:49:38 +00005433 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5434 if (AllWordsInNewV) {
5435 for (int i = 0; i != 8; ++i) {
5436 int idx = MaskVals[i];
5437 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005438 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005439 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005440 if ((idx != i) && idx < 4)
5441 pshufhw = false;
5442 if ((idx != i) && idx > 3)
5443 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005444 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005445 V1 = NewV;
5446 V2Used = false;
5447 BestLoQuad = 0;
5448 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005449 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005450
Nate Begemanb9a47b82009-02-23 08:49:38 +00005451 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5452 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005453 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005454 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5455 unsigned TargetMask = 0;
5456 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005458 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5459 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5460 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005461 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005462 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005463 }
Eric Christopherfd179292009-08-27 18:07:15 +00005464
Nate Begemanb9a47b82009-02-23 08:49:38 +00005465 // If we have SSSE3, and all words of the result are from 1 input vector,
5466 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5467 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005468 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005470
Nate Begemanb9a47b82009-02-23 08:49:38 +00005471 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005472 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 // mask, and elements that come from V1 in the V2 mask, so that the two
5474 // results can be OR'd together.
5475 bool TwoInputs = V1Used && V2Used;
5476 for (unsigned i = 0; i != 8; ++i) {
5477 int EltIdx = MaskVals[i] * 2;
5478 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5480 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 continue;
5482 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5484 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005485 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005486 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005487 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005488 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005491 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005492
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 // Calculate the shuffle mask for the second input, shuffle it, and
5494 // OR it with the first shuffled input.
5495 pshufbMask.clear();
5496 for (unsigned i = 0; i != 8; ++i) {
5497 int EltIdx = MaskVals[i] * 2;
5498 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5500 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 continue;
5502 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5504 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005506 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005507 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005508 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 MVT::v16i8, &pshufbMask[0], 16));
5510 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005511 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 }
5513
5514 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5515 // and update MaskVals with new element order.
5516 BitVector InOrder(8);
5517 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005518 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 for (int i = 0; i != 4; ++i) {
5520 int idx = MaskVals[i];
5521 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005522 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 InOrder.set(i);
5524 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005525 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 InOrder.set(i);
5527 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005528 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 }
5530 }
5531 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005535
5536 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5537 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5538 NewV.getOperand(0),
5539 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5540 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 }
Eric Christopherfd179292009-08-27 18:07:15 +00005542
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5544 // and update MaskVals with the new element order.
5545 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005546 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005548 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 for (unsigned i = 4; i != 8; ++i) {
5550 int idx = MaskVals[i];
5551 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005552 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 InOrder.set(i);
5554 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005555 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005556 InOrder.set(i);
5557 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005558 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005559 }
5560 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005562 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005563
5564 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5565 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5566 NewV.getOperand(0),
5567 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5568 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 }
Eric Christopherfd179292009-08-27 18:07:15 +00005570
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 // In case BestHi & BestLo were both -1, which means each quadword has a word
5572 // from each of the four input quadwords, calculate the InOrder bitvector now
5573 // before falling through to the insert/extract cleanup.
5574 if (BestLoQuad == -1 && BestHiQuad == -1) {
5575 NewV = V1;
5576 for (int i = 0; i != 8; ++i)
5577 if (MaskVals[i] < 0 || MaskVals[i] == i)
5578 InOrder.set(i);
5579 }
Eric Christopherfd179292009-08-27 18:07:15 +00005580
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 // The other elements are put in the right place using pextrw and pinsrw.
5582 for (unsigned i = 0; i != 8; ++i) {
5583 if (InOrder[i])
5584 continue;
5585 int EltIdx = MaskVals[i];
5586 if (EltIdx < 0)
5587 continue;
5588 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 DAG.getIntPtrConstant(i));
5595 }
5596 return NewV;
5597}
5598
5599// v16i8 shuffles - Prefer shuffles in the following order:
5600// 1. [ssse3] 1 x pshufb
5601// 2. [ssse3] 2 x pshufb + 1 x por
5602// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5603static
Nate Begeman9008ca62009-04-27 18:41:29 +00005604SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005605 SelectionDAG &DAG,
5606 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005607 SDValue V1 = SVOp->getOperand(0);
5608 SDValue V2 = SVOp->getOperand(1);
5609 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005611 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005612
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005614 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 // present, fall back to case 3.
5616 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5617 bool V1Only = true;
5618 bool V2Only = true;
5619 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 if (EltIdx < 0)
5622 continue;
5623 if (EltIdx < 16)
5624 V2Only = false;
5625 else
5626 V1Only = false;
5627 }
Eric Christopherfd179292009-08-27 18:07:15 +00005628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5630 if (TLI.getSubtarget()->hasSSSE3()) {
5631 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005632
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005634 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 //
5636 // Otherwise, we have elements from both input vectors, and must zero out
5637 // elements that come from V2 in the first mask, and V1 in the second mask
5638 // so that we can OR them together.
5639 bool TwoInputs = !(V1Only || V2Only);
5640 for (unsigned i = 0; i != 16; ++i) {
5641 int EltIdx = MaskVals[i];
5642 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 continue;
5645 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 }
5648 // If all the elements are from V2, assign it to V1 and return after
5649 // building the first pshufb.
5650 if (V2Only)
5651 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005653 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 if (!TwoInputs)
5656 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 // Calculate the shuffle mask for the second input, shuffle it, and
5659 // OR it with the first shuffled input.
5660 pshufbMask.clear();
5661 for (unsigned i = 0; i != 16; ++i) {
5662 int EltIdx = MaskVals[i];
5663 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 continue;
5666 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005670 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 MVT::v16i8, &pshufbMask[0], 16));
5672 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 }
Eric Christopherfd179292009-08-27 18:07:15 +00005674
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 // No SSSE3 - Calculate in place words and then fix all out of place words
5676 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5677 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5679 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 SDValue NewV = V2Only ? V2 : V1;
5681 for (int i = 0; i != 8; ++i) {
5682 int Elt0 = MaskVals[i*2];
5683 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 // This word of the result is all undef, skip it.
5686 if (Elt0 < 0 && Elt1 < 0)
5687 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005688
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 // This word of the result is already in the correct place, skip it.
5690 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5691 continue;
5692 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5693 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005694
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5696 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5697 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005698
5699 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5700 // using a single extract together, load it and store it.
5701 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005703 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005705 DAG.getIntPtrConstant(i));
5706 continue;
5707 }
5708
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005710 // source byte is not also odd, shift the extracted word left 8 bits
5711 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 DAG.getIntPtrConstant(Elt1 / 2));
5715 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005717 DAG.getConstant(8,
5718 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005719 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5721 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 }
5723 // If Elt0 is defined, extract it from the appropriate source. If the
5724 // source byte is not also even, shift the extracted word right 8 bits. If
5725 // Elt1 was also defined, OR the extracted values together before
5726 // inserting them in the result.
5727 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5730 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005732 DAG.getConstant(8,
5733 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005734 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5736 DAG.getConstant(0x00FF, MVT::i16));
5737 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005738 : InsElt0;
5739 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 DAG.getIntPtrConstant(i));
5742 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005743 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005744}
5745
Evan Cheng7a831ce2007-12-15 03:00:47 +00005746/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005747/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005748/// done when every pair / quad of shuffle mask elements point to elements in
5749/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005750/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005751static
Nate Begeman9008ca62009-04-27 18:41:29 +00005752SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005753 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005754 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005755 SDValue V1 = SVOp->getOperand(0);
5756 SDValue V2 = SVOp->getOperand(1);
5757 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005758 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005759 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005761 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 case MVT::v4f32: NewVT = MVT::v2f64; break;
5763 case MVT::v4i32: NewVT = MVT::v2i64; break;
5764 case MVT::v8i16: NewVT = MVT::v4i32; break;
5765 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005766 }
5767
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 int Scale = NumElems / NewWidth;
5769 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005770 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 int StartIdx = -1;
5772 for (int j = 0; j < Scale; ++j) {
5773 int EltIdx = SVOp->getMaskElt(i+j);
5774 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005775 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005776 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005777 StartIdx = EltIdx - (EltIdx % Scale);
5778 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005779 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005780 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005781 if (StartIdx == -1)
5782 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005783 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005784 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005785 }
5786
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005787 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5788 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005789 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005790}
5791
Evan Chengd880b972008-05-09 21:53:03 +00005792/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005793///
Owen Andersone50ed302009-08-10 22:56:29 +00005794static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005795 SDValue SrcOp, SelectionDAG &DAG,
5796 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005798 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005799 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005800 LD = dyn_cast<LoadSDNode>(SrcOp);
5801 if (!LD) {
5802 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5803 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005804 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005805 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005806 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005807 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005808 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005809 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005811 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005812 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5813 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5814 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005815 SrcOp.getOperand(0)
5816 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005817 }
5818 }
5819 }
5820
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005821 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005822 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005823 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005824 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005825}
5826
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005827/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5828/// shuffle node referes to only one lane in the sources.
5829static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5830 EVT VT = SVOp->getValueType(0);
5831 int NumElems = VT.getVectorNumElements();
5832 int HalfSize = NumElems/2;
5833 SmallVector<int, 16> M;
5834 SVOp->getMask(M);
5835 bool MatchA = false, MatchB = false;
5836
5837 for (int l = 0; l < NumElems*2; l += HalfSize) {
5838 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5839 MatchA = true;
5840 break;
5841 }
5842 }
5843
5844 for (int l = 0; l < NumElems*2; l += HalfSize) {
5845 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5846 MatchB = true;
5847 break;
5848 }
5849 }
5850
5851 return MatchA && MatchB;
5852}
5853
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005854/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5855/// which could not be matched by any known target speficic shuffle
5856static SDValue
5857LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005858 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5859 // If each half of a vector shuffle node referes to only one lane in the
5860 // source vectors, extract each used 128-bit lane and shuffle them using
5861 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5862 // the work to the legalizer.
5863 DebugLoc dl = SVOp->getDebugLoc();
5864 EVT VT = SVOp->getValueType(0);
5865 int NumElems = VT.getVectorNumElements();
5866 int HalfSize = NumElems/2;
5867
5868 // Extract the reference for each half
5869 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5870 int FstVecOpNum = 0, SndVecOpNum = 0;
5871 for (int i = 0; i < HalfSize; ++i) {
5872 int Elt = SVOp->getMaskElt(i);
5873 if (SVOp->getMaskElt(i) < 0)
5874 continue;
5875 FstVecOpNum = Elt/NumElems;
5876 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5877 break;
5878 }
5879 for (int i = HalfSize; i < NumElems; ++i) {
5880 int Elt = SVOp->getMaskElt(i);
5881 if (SVOp->getMaskElt(i) < 0)
5882 continue;
5883 SndVecOpNum = Elt/NumElems;
5884 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5885 break;
5886 }
5887
5888 // Extract the subvectors
5889 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5890 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5891 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5892 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5893
5894 // Generate 128-bit shuffles
5895 SmallVector<int, 16> MaskV1, MaskV2;
5896 for (int i = 0; i < HalfSize; ++i) {
5897 int Elt = SVOp->getMaskElt(i);
5898 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5899 }
5900 for (int i = HalfSize; i < NumElems; ++i) {
5901 int Elt = SVOp->getMaskElt(i);
5902 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5903 }
5904
5905 EVT NVT = V1.getValueType();
5906 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5907 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5908
5909 // Concatenate the result back
5910 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
5911 DAG.getConstant(0, MVT::i32), DAG, dl);
5912 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5913 DAG, dl);
5914 }
5915
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005916 return SDValue();
5917}
5918
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005919/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5920/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005921static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005922LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005923 SDValue V1 = SVOp->getOperand(0);
5924 SDValue V2 = SVOp->getOperand(1);
5925 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005926 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005927
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005928 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5929
Evan Chengace3c172008-07-22 21:13:36 +00005930 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005931 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005932 SmallVector<int, 8> Mask1(4U, -1);
5933 SmallVector<int, 8> PermMask;
5934 SVOp->getMask(PermMask);
5935
Evan Chengace3c172008-07-22 21:13:36 +00005936 unsigned NumHi = 0;
5937 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005938 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005939 int Idx = PermMask[i];
5940 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005941 Locs[i] = std::make_pair(-1, -1);
5942 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5944 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005945 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005946 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005947 NumLo++;
5948 } else {
5949 Locs[i] = std::make_pair(1, NumHi);
5950 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005951 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005952 NumHi++;
5953 }
5954 }
5955 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005956
Evan Chengace3c172008-07-22 21:13:36 +00005957 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005958 // If no more than two elements come from either vector. This can be
5959 // implemented with two shuffles. First shuffle gather the elements.
5960 // The second shuffle, which takes the first shuffle as both of its
5961 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005962 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005963
Nate Begeman9008ca62009-04-27 18:41:29 +00005964 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005965
Evan Chengace3c172008-07-22 21:13:36 +00005966 for (unsigned i = 0; i != 4; ++i) {
5967 if (Locs[i].first == -1)
5968 continue;
5969 else {
5970 unsigned Idx = (i < 2) ? 0 : 4;
5971 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005972 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005973 }
5974 }
5975
Nate Begeman9008ca62009-04-27 18:41:29 +00005976 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005977 } else if (NumLo == 3 || NumHi == 3) {
5978 // Otherwise, we must have three elements from one vector, call it X, and
5979 // one element from the other, call it Y. First, use a shufps to build an
5980 // intermediate vector with the one element from Y and the element from X
5981 // that will be in the same half in the final destination (the indexes don't
5982 // matter). Then, use a shufps to build the final vector, taking the half
5983 // containing the element from Y from the intermediate, and the other half
5984 // from X.
5985 if (NumHi == 3) {
5986 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005987 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005988 std::swap(V1, V2);
5989 }
5990
5991 // Find the element from V2.
5992 unsigned HiIndex;
5993 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005994 int Val = PermMask[HiIndex];
5995 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005996 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005997 if (Val >= 4)
5998 break;
5999 }
6000
Nate Begeman9008ca62009-04-27 18:41:29 +00006001 Mask1[0] = PermMask[HiIndex];
6002 Mask1[1] = -1;
6003 Mask1[2] = PermMask[HiIndex^1];
6004 Mask1[3] = -1;
6005 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006006
6007 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006008 Mask1[0] = PermMask[0];
6009 Mask1[1] = PermMask[1];
6010 Mask1[2] = HiIndex & 1 ? 6 : 4;
6011 Mask1[3] = HiIndex & 1 ? 4 : 6;
6012 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006013 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006014 Mask1[0] = HiIndex & 1 ? 2 : 0;
6015 Mask1[1] = HiIndex & 1 ? 0 : 2;
6016 Mask1[2] = PermMask[2];
6017 Mask1[3] = PermMask[3];
6018 if (Mask1[2] >= 0)
6019 Mask1[2] += 4;
6020 if (Mask1[3] >= 0)
6021 Mask1[3] += 4;
6022 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006023 }
Evan Chengace3c172008-07-22 21:13:36 +00006024 }
6025
6026 // Break it into (shuffle shuffle_hi, shuffle_lo).
6027 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006028 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006029 SmallVector<int,8> LoMask(4U, -1);
6030 SmallVector<int,8> HiMask(4U, -1);
6031
6032 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006033 unsigned MaskIdx = 0;
6034 unsigned LoIdx = 0;
6035 unsigned HiIdx = 2;
6036 for (unsigned i = 0; i != 4; ++i) {
6037 if (i == 2) {
6038 MaskPtr = &HiMask;
6039 MaskIdx = 1;
6040 LoIdx = 0;
6041 HiIdx = 2;
6042 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 int Idx = PermMask[i];
6044 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006045 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006046 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006047 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006049 LoIdx++;
6050 } else {
6051 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006053 HiIdx++;
6054 }
6055 }
6056
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6058 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6059 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006060 for (unsigned i = 0; i != 4; ++i) {
6061 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006062 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006063 } else {
6064 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006066 }
6067 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006069}
6070
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006071static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006072 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006073 V = V.getOperand(0);
6074 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6075 V = V.getOperand(0);
6076 if (MayFoldLoad(V))
6077 return true;
6078 return false;
6079}
6080
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006081// FIXME: the version above should always be used. Since there's
6082// a bug where several vector shuffles can't be folded because the
6083// DAG is not updated during lowering and a node claims to have two
6084// uses while it only has one, use this version, and let isel match
6085// another instruction if the load really happens to have more than
6086// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006087// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006088static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006089 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006090 V = V.getOperand(0);
6091 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6092 V = V.getOperand(0);
6093 if (ISD::isNormalLoad(V.getNode()))
6094 return true;
6095 return false;
6096}
6097
6098/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6099/// a vector extract, and if both can be later optimized into a single load.
6100/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6101/// here because otherwise a target specific shuffle node is going to be
6102/// emitted for this shuffle, and the optimization not done.
6103/// FIXME: This is probably not the best approach, but fix the problem
6104/// until the right path is decided.
6105static
6106bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6107 const TargetLowering &TLI) {
6108 EVT VT = V.getValueType();
6109 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6110
6111 // Be sure that the vector shuffle is present in a pattern like this:
6112 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6113 if (!V.hasOneUse())
6114 return false;
6115
6116 SDNode *N = *V.getNode()->use_begin();
6117 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6118 return false;
6119
6120 SDValue EltNo = N->getOperand(1);
6121 if (!isa<ConstantSDNode>(EltNo))
6122 return false;
6123
6124 // If the bit convert changed the number of elements, it is unsafe
6125 // to examine the mask.
6126 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006127 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006128 EVT SrcVT = V.getOperand(0).getValueType();
6129 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6130 return false;
6131 V = V.getOperand(0);
6132 HasShuffleIntoBitcast = true;
6133 }
6134
6135 // Select the input vector, guarding against out of range extract vector.
6136 unsigned NumElems = VT.getVectorNumElements();
6137 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6138 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6139 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6140
6141 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006142 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006143 V = V.getOperand(0);
6144
6145 if (ISD::isNormalLoad(V.getNode())) {
6146 // Is the original load suitable?
6147 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6148
6149 // FIXME: avoid the multi-use bug that is preventing lots of
6150 // of foldings to be detected, this is still wrong of course, but
6151 // give the temporary desired behavior, and if it happens that
6152 // the load has real more uses, during isel it will not fold, and
6153 // will generate poor code.
6154 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6155 return false;
6156
6157 if (!HasShuffleIntoBitcast)
6158 return true;
6159
6160 // If there's a bitcast before the shuffle, check if the load type and
6161 // alignment is valid.
6162 unsigned Align = LN0->getAlignment();
6163 unsigned NewAlign =
6164 TLI.getTargetData()->getABITypeAlignment(
6165 VT.getTypeForEVT(*DAG.getContext()));
6166
6167 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6168 return false;
6169 }
6170
6171 return true;
6172}
6173
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006174static
Evan Cheng835580f2010-10-07 20:50:20 +00006175SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6176 EVT VT = Op.getValueType();
6177
6178 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006179 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6180 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006181 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6182 V1, DAG));
6183}
6184
6185static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006186SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
6187 bool HasSSE2) {
6188 SDValue V1 = Op.getOperand(0);
6189 SDValue V2 = Op.getOperand(1);
6190 EVT VT = Op.getValueType();
6191
6192 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6193
6194 if (HasSSE2 && VT == MVT::v2f64)
6195 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6196
6197 // v4f32 or v4i32
6198 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
6199}
6200
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006201static
6202SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6203 SDValue V1 = Op.getOperand(0);
6204 SDValue V2 = Op.getOperand(1);
6205 EVT VT = Op.getValueType();
6206
6207 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6208 "unsupported shuffle type");
6209
6210 if (V2.getOpcode() == ISD::UNDEF)
6211 V2 = V1;
6212
6213 // v4i32 or v4f32
6214 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6215}
6216
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006217static inline unsigned getSHUFPOpcode(EVT VT) {
6218 switch(VT.getSimpleVT().SimpleTy) {
6219 case MVT::v8i32: // Use fp unit for int unpack.
6220 case MVT::v8f32:
6221 case MVT::v4i32: // Use fp unit for int unpack.
6222 case MVT::v4f32: return X86ISD::SHUFPS;
6223 case MVT::v4i64: // Use fp unit for int unpack.
6224 case MVT::v4f64:
6225 case MVT::v2i64: // Use fp unit for int unpack.
6226 case MVT::v2f64: return X86ISD::SHUFPD;
6227 default:
6228 llvm_unreachable("Unknown type for shufp*");
6229 }
6230 return 0;
6231}
6232
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006233static
6234SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
6235 SDValue V1 = Op.getOperand(0);
6236 SDValue V2 = Op.getOperand(1);
6237 EVT VT = Op.getValueType();
6238 unsigned NumElems = VT.getVectorNumElements();
6239
6240 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6241 // operand of these instructions is only memory, so check if there's a
6242 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6243 // same masks.
6244 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006245
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006246 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006247 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006248 CanFoldLoad = true;
6249
6250 // When V1 is a load, it can be folded later into a store in isel, example:
6251 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6252 // turns into:
6253 // (MOVLPSmr addr:$src1, VR128:$src2)
6254 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006255 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006256 CanFoldLoad = true;
6257
Eric Christopher893a8822011-02-20 05:04:42 +00006258 // Both of them can't be memory operations though.
6259 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
6260 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00006261
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006262 if (CanFoldLoad) {
6263 if (HasSSE2 && NumElems == 2)
6264 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6265
6266 if (NumElems == 4)
6267 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6268 }
6269
6270 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6271 // movl and movlp will both match v2i64, but v2i64 is never matched by
6272 // movl earlier because we make it strict to avoid messing with the movlp load
6273 // folding logic (see the code above getMOVLP call). Match it here then,
6274 // this is horrible, but will stay like this until we move all shuffle
6275 // matching to x86 specific nodes. Note that for the 1st condition all
6276 // types are matched with movsd.
6277 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
6278 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6279 else if (HasSSE2)
6280 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6281
6282
6283 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6284
6285 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006286 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006287 X86::getShuffleSHUFImmediate(SVOp), DAG);
6288}
6289
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006290static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006291 switch(VT.getSimpleVT().SimpleTy) {
6292 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6293 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006294 case MVT::v4f32: return X86ISD::UNPCKLPS;
6295 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006296 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006297 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006298 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006299 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006300 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6301 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6302 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006303 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006304 }
6305 return 0;
6306}
6307
6308static inline unsigned getUNPCKHOpcode(EVT VT) {
6309 switch(VT.getSimpleVT().SimpleTy) {
6310 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6311 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6312 case MVT::v4f32: return X86ISD::UNPCKHPS;
6313 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006314 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006315 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006316 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006317 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006318 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6319 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6320 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006321 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006322 }
6323 return 0;
6324}
6325
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006326static inline unsigned getVPERMILOpcode(EVT VT) {
6327 switch(VT.getSimpleVT().SimpleTy) {
6328 case MVT::v4i32:
6329 case MVT::v4f32: return X86ISD::VPERMILPS;
6330 case MVT::v2i64:
6331 case MVT::v2f64: return X86ISD::VPERMILPD;
6332 case MVT::v8i32:
6333 case MVT::v8f32: return X86ISD::VPERMILPSY;
6334 case MVT::v4i64:
6335 case MVT::v4f64: return X86ISD::VPERMILPDY;
6336 default:
6337 llvm_unreachable("Unknown type for vpermil");
6338 }
6339 return 0;
6340}
6341
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006342/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
6343/// a vbroadcast node. The nodes are suitable whenever we can fold a load coming
6344/// from a 32 or 64 bit scalar. Update Op to the desired load to be folded.
6345static bool isVectorBroadcast(SDValue &Op) {
6346 EVT VT = Op.getValueType();
6347 bool Is256 = VT.getSizeInBits() == 256;
6348
6349 assert((VT.getSizeInBits() == 128 || Is256) &&
6350 "Unsupported type for vbroadcast node");
6351
6352 SDValue V = Op;
6353 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
6354 V = V.getOperand(0);
6355
6356 if (Is256 && !(V.hasOneUse() &&
6357 V.getOpcode() == ISD::INSERT_SUBVECTOR &&
6358 V.getOperand(0).getOpcode() == ISD::UNDEF))
6359 return false;
6360
6361 if (Is256)
6362 V = V.getOperand(1);
6363 if (V.hasOneUse() && V.getOpcode() != ISD::SCALAR_TO_VECTOR)
6364 return false;
6365
6366 // Check the source scalar_to_vector type. 256-bit broadcasts are
6367 // supported for 32/64-bit sizes, while 128-bit ones are only supported
6368 // for 32-bit scalars.
6369 unsigned ScalarSize = V.getOperand(0).getValueType().getSizeInBits();
6370 if (ScalarSize != 32 && ScalarSize != 64)
6371 return false;
6372 if (!Is256 && ScalarSize == 64)
6373 return false;
6374
6375 V = V.getOperand(0);
6376 if (!MayFoldLoad(V))
6377 return false;
6378
6379 // Return the load node
6380 Op = V;
6381 return true;
6382}
6383
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006384static
6385SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006386 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006387 const X86Subtarget *Subtarget) {
6388 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6389 EVT VT = Op.getValueType();
6390 DebugLoc dl = Op.getDebugLoc();
6391 SDValue V1 = Op.getOperand(0);
6392 SDValue V2 = Op.getOperand(1);
6393
6394 if (isZeroShuffle(SVOp))
6395 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
6396
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006397 // Handle splat operations
6398 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006399 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006400 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006401 // Special case, this is the only place now where it's allowed to return
6402 // a vector_shuffle operation without using a target specific node, because
6403 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6404 // this be moved to DAGCombine instead?
6405 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006406 return Op;
6407
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006408 // Use vbroadcast whenever the splat comes from a foldable load
6409 if (Subtarget->hasAVX() && isVectorBroadcast(V1))
6410 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, V1);
6411
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006412 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006413 if ((Size == 128 && NumElem <= 4) ||
6414 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006415 return SDValue();
6416
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006417 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006418 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006419 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006420
6421 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6422 // do it!
6423 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6424 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6425 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006426 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006427 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6428 // FIXME: Figure out a cleaner way to do this.
6429 // Try to make use of movq to zero out the top part.
6430 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6431 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6432 if (NewOp.getNode()) {
6433 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6434 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6435 DAG, Subtarget, dl);
6436 }
6437 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6438 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6439 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6440 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6441 DAG, Subtarget, dl);
6442 }
6443 }
6444 return SDValue();
6445}
6446
Dan Gohman475871a2008-07-27 21:46:04 +00006447SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006448X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006449 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006450 SDValue V1 = Op.getOperand(0);
6451 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006452 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006453 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006454 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006455 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006456 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6457 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006458 bool V1IsSplat = false;
6459 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006460 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006461 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006462 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006463 MachineFunction &MF = DAG.getMachineFunction();
6464 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006465
Dale Johannesen0488fb62010-09-30 23:57:10 +00006466 // Shuffle operations on MMX not supported.
6467 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006468 return Op;
6469
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006470 // Vector shuffle lowering takes 3 steps:
6471 //
6472 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6473 // narrowing and commutation of operands should be handled.
6474 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6475 // shuffle nodes.
6476 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6477 // so the shuffle can be broken into other shuffles and the legalizer can
6478 // try the lowering again.
6479 //
6480 // The general ideia is that no vector_shuffle operation should be left to
6481 // be matched during isel, all of them must be converted to a target specific
6482 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006483
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006484 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6485 // narrowing and commutation of operands should be handled. The actual code
6486 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006487 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006488 if (NewOp.getNode())
6489 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006490
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006491 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6492 // unpckh_undef). Only use pshufd if speed is more important than size.
6493 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006494 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006495 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006496 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006497
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006498 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006499 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006500 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006501
Dale Johannesen0488fb62010-09-30 23:57:10 +00006502 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006503 return getMOVHighToLow(Op, dl, DAG);
6504
6505 // Use to match splats
6506 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6507 (VT == MVT::v2f64 || VT == MVT::v2i64))
6508 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6509
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006510 if (X86::isPSHUFDMask(SVOp)) {
6511 // The actual implementation will match the mask in the if above and then
6512 // during isel it can match several different instructions, not only pshufd
6513 // as its name says, sad but true, emulate the behavior for now...
6514 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6515 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6516
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006517 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6518
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006519 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006520 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6521
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006522 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6523 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006524 }
Eric Christopherfd179292009-08-27 18:07:15 +00006525
Evan Chengf26ffe92008-05-29 08:22:04 +00006526 // Check if this can be converted into a logical shift.
6527 bool isLeft = false;
6528 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006529 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006530 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006531 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006532 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006533 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006534 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006535 EVT EltVT = VT.getVectorElementType();
6536 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006537 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006538 }
Eric Christopherfd179292009-08-27 18:07:15 +00006539
Nate Begeman9008ca62009-04-27 18:41:29 +00006540 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006541 if (V1IsUndef)
6542 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006543 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006544 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006545 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006546 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006547 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6548
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006549 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006550 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6551 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006552 }
Eric Christopherfd179292009-08-27 18:07:15 +00006553
Nate Begeman9008ca62009-04-27 18:41:29 +00006554 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006555 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6556 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006557
Dale Johannesen0488fb62010-09-30 23:57:10 +00006558 if (X86::isMOVHLPSMask(SVOp))
6559 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006560
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006561 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006562 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006563
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006564 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006565 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006566
Dale Johannesen0488fb62010-09-30 23:57:10 +00006567 if (X86::isMOVLPMask(SVOp))
6568 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006569
Nate Begeman9008ca62009-04-27 18:41:29 +00006570 if (ShouldXformToMOVHLPS(SVOp) ||
6571 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6572 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006573
Evan Chengf26ffe92008-05-29 08:22:04 +00006574 if (isShift) {
6575 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006576 EVT EltVT = VT.getVectorElementType();
6577 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006578 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006579 }
Eric Christopherfd179292009-08-27 18:07:15 +00006580
Evan Cheng9eca5e82006-10-25 21:49:50 +00006581 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006582 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6583 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006584 V1IsSplat = isSplatVector(V1.getNode());
6585 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006586
Chris Lattner8a594482007-11-25 00:24:49 +00006587 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006588 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006589 Op = CommuteVectorShuffle(SVOp, DAG);
6590 SVOp = cast<ShuffleVectorSDNode>(Op);
6591 V1 = SVOp->getOperand(0);
6592 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006593 std::swap(V1IsSplat, V2IsSplat);
6594 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006595 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006596 }
6597
Nate Begeman9008ca62009-04-27 18:41:29 +00006598 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6599 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006600 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006601 return V1;
6602 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6603 // the instruction selector will not match, so get a canonical MOVL with
6604 // swapped operands to undo the commute.
6605 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006606 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006607
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006608 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006609 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006610
6611 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006612 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006613
Evan Cheng9bbbb982006-10-25 20:48:19 +00006614 if (V2IsSplat) {
6615 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006616 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006617 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006618 SDValue NewMask = NormalizeMask(SVOp, DAG);
6619 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6620 if (NSVOp != SVOp) {
6621 if (X86::isUNPCKLMask(NSVOp, true)) {
6622 return NewMask;
6623 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6624 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625 }
6626 }
6627 }
6628
Evan Cheng9eca5e82006-10-25 21:49:50 +00006629 if (Commuted) {
6630 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006631 // FIXME: this seems wrong.
6632 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6633 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006634
6635 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006636 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006637
6638 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006639 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006640 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641
Nate Begeman9008ca62009-04-27 18:41:29 +00006642 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006643 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006644 return CommuteVectorShuffle(SVOp, DAG);
6645
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006646 // The checks below are all present in isShuffleMaskLegal, but they are
6647 // inlined here right now to enable us to directly emit target specific
6648 // nodes, and remove one by one until they don't return Op anymore.
6649 SmallVector<int, 16> M;
6650 SVOp->getMask(M);
6651
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006652 if (isPALIGNRMask(M, VT, HasSSSE3))
6653 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6654 X86::getShufflePALIGNRImmediate(SVOp),
6655 DAG);
6656
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006657 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6658 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006659 if (VT == MVT::v2f64)
6660 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006661 if (VT == MVT::v2i64)
6662 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6663 }
6664
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006665 if (isPSHUFHWMask(M, VT))
6666 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6667 X86::getShufflePSHUFHWImmediate(SVOp),
6668 DAG);
6669
6670 if (isPSHUFLWMask(M, VT))
6671 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6672 X86::getShufflePSHUFLWImmediate(SVOp),
6673 DAG);
6674
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006675 if (isSHUFPMask(M, VT))
6676 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6677 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006678
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006679 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006680 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006681 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006682 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006683
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006684 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006685 // Generate target specific nodes for 128 or 256-bit shuffles only
6686 // supported in the AVX instruction set.
6687 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006688
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006689 // Handle VPERMILPS* permutations
6690 if (isVPERMILPSMask(M, VT, Subtarget))
6691 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6692 getShuffleVPERMILPSImmediate(SVOp), DAG);
6693
6694 // Handle VPERMILPD* permutations
6695 if (isVPERMILPDMask(M, VT, Subtarget))
6696 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6697 getShuffleVPERMILPDImmediate(SVOp), DAG);
6698
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006699 // Handle VPERM2F128 permutations
6700 if (isVPERM2F128Mask(M, VT, Subtarget))
6701 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6702 getShuffleVPERM2F128Immediate(SVOp), DAG);
6703
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006704 // Handle VSHUFPSY permutations
6705 if (isVSHUFPSYMask(M, VT, Subtarget))
6706 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6707 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6708
6709 // Handle VSHUFPDY permutations
6710 if (isVSHUFPDYMask(M, VT, Subtarget))
6711 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6712 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6713
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006714 //===--------------------------------------------------------------------===//
6715 // Since no target specific shuffle was selected for this generic one,
6716 // lower it into other known shuffles. FIXME: this isn't true yet, but
6717 // this is the plan.
6718 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006719
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006720 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6721 if (VT == MVT::v8i16) {
6722 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6723 if (NewOp.getNode())
6724 return NewOp;
6725 }
6726
6727 if (VT == MVT::v16i8) {
6728 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6729 if (NewOp.getNode())
6730 return NewOp;
6731 }
6732
6733 // Handle all 128-bit wide vectors with 4 elements, and match them with
6734 // several different shuffle types.
6735 if (NumElems == 4 && VT.getSizeInBits() == 128)
6736 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6737
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006738 // Handle general 256-bit shuffles
6739 if (VT.is256BitVector())
6740 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6741
Dan Gohman475871a2008-07-27 21:46:04 +00006742 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006743}
6744
Dan Gohman475871a2008-07-27 21:46:04 +00006745SDValue
6746X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006747 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006748 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006749 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006750
6751 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6752 return SDValue();
6753
Duncan Sands83ec4b62008-06-06 12:08:01 +00006754 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006756 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006758 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006759 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006760 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006761 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6762 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6763 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6765 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006766 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006768 Op.getOperand(0)),
6769 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006770 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006771 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006773 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006774 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006776 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6777 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006778 // result has a single use which is a store or a bitcast to i32. And in
6779 // the case of a store, it's not worth it if the index is a constant 0,
6780 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006781 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006782 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006783 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006784 if ((User->getOpcode() != ISD::STORE ||
6785 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6786 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006787 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006789 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006791 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006792 Op.getOperand(0)),
6793 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006794 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006796 // ExtractPS works with constant index.
6797 if (isa<ConstantSDNode>(Op.getOperand(1)))
6798 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799 }
Dan Gohman475871a2008-07-27 21:46:04 +00006800 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801}
6802
6803
Dan Gohman475871a2008-07-27 21:46:04 +00006804SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006805X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6806 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006808 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809
David Greene74a579d2011-02-10 16:57:36 +00006810 SDValue Vec = Op.getOperand(0);
6811 EVT VecVT = Vec.getValueType();
6812
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006813 // If this is a 256-bit vector result, first extract the 128-bit vector and
6814 // then extract the element from the 128-bit vector.
6815 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006816 DebugLoc dl = Op.getNode()->getDebugLoc();
6817 unsigned NumElems = VecVT.getVectorNumElements();
6818 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006819 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6820
6821 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006822 bool Upper = IdxVal >= NumElems/2;
6823 Vec = Extract128BitVector(Vec,
6824 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006825
David Greene74a579d2011-02-10 16:57:36 +00006826 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006827 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006828 }
6829
6830 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6831
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006832 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006833 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006834 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006835 return Res;
6836 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006837
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006839 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006840 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006841 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006842 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006843 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006844 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6846 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006847 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006849 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006850 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006851 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006852 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006853 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006854 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006856 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006857 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006858 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 if (Idx == 0)
6860 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006861
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006863 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006864 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006865 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006866 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006867 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006868 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006869 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006870 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6871 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6872 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006873 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006874 if (Idx == 0)
6875 return Op;
6876
6877 // UNPCKHPD the element to the lowest double word, then movsd.
6878 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6879 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006880 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006881 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006882 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006883 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006884 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006885 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 }
6887
Dan Gohman475871a2008-07-27 21:46:04 +00006888 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006889}
6890
Dan Gohman475871a2008-07-27 21:46:04 +00006891SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006892X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6893 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006894 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006895 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006896 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897
Dan Gohman475871a2008-07-27 21:46:04 +00006898 SDValue N0 = Op.getOperand(0);
6899 SDValue N1 = Op.getOperand(1);
6900 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006901
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006902 if (VT.getSizeInBits() == 256)
6903 return SDValue();
6904
Dan Gohman8a55ce42009-09-23 21:02:20 +00006905 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006906 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006907 unsigned Opc;
6908 if (VT == MVT::v8i16)
6909 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006910 else if (VT == MVT::v16i8)
6911 Opc = X86ISD::PINSRB;
6912 else
6913 Opc = X86ISD::PINSRB;
6914
Nate Begeman14d12ca2008-02-11 04:19:36 +00006915 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6916 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 if (N1.getValueType() != MVT::i32)
6918 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6919 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006920 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006921 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006922 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006923 // Bits [7:6] of the constant are the source select. This will always be
6924 // zero here. The DAG Combiner may combine an extract_elt index into these
6925 // bits. For example (insert (extract, 3), 2) could be matched by putting
6926 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006927 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006928 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006929 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006930 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006931 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006932 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006934 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006935 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006936 // PINSR* works with constant index.
6937 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006938 }
Dan Gohman475871a2008-07-27 21:46:04 +00006939 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006940}
6941
Dan Gohman475871a2008-07-27 21:46:04 +00006942SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006943X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006944 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006945 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946
David Greene6b381262011-02-09 15:32:06 +00006947 DebugLoc dl = Op.getDebugLoc();
6948 SDValue N0 = Op.getOperand(0);
6949 SDValue N1 = Op.getOperand(1);
6950 SDValue N2 = Op.getOperand(2);
6951
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006952 // If this is a 256-bit vector result, first extract the 128-bit vector,
6953 // insert the element into the extracted half and then place it back.
6954 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006955 if (!isa<ConstantSDNode>(N2))
6956 return SDValue();
6957
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006958 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006959 unsigned NumElems = VT.getVectorNumElements();
6960 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006961 bool Upper = IdxVal >= NumElems/2;
6962 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6963 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006964
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006965 // Insert the element into the desired half.
6966 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6967 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006968
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006969 // Insert the changed part back to the 256-bit vector
6970 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006971 }
6972
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006973 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006974 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6975
Dan Gohman8a55ce42009-09-23 21:02:20 +00006976 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006977 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006978
Dan Gohman8a55ce42009-09-23 21:02:20 +00006979 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006980 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6981 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 if (N1.getValueType() != MVT::i32)
6983 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6984 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006985 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006986 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006987 }
Dan Gohman475871a2008-07-27 21:46:04 +00006988 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006989}
6990
Dan Gohman475871a2008-07-27 21:46:04 +00006991SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006992X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006993 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006994 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006995 EVT OpVT = Op.getValueType();
6996
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006997 // If this is a 256-bit vector result, first insert into a 128-bit
6998 // vector and then insert into the 256-bit vector.
6999 if (OpVT.getSizeInBits() > 128) {
7000 // Insert into a 128-bit vector.
7001 EVT VT128 = EVT::getVectorVT(*Context,
7002 OpVT.getVectorElementType(),
7003 OpVT.getVectorNumElements() / 2);
7004
7005 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7006
7007 // Insert the 128-bit vector.
7008 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7009 DAG.getConstant(0, MVT::i32),
7010 DAG, dl);
7011 }
7012
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007013 if (Op.getValueType() == MVT::v1i64 &&
7014 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007016
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007018 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7019 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007020 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007021 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007022}
7023
David Greene91585092011-01-26 15:38:49 +00007024// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7025// a simple subregister reference or explicit instructions to grab
7026// upper bits of a vector.
7027SDValue
7028X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7029 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007030 DebugLoc dl = Op.getNode()->getDebugLoc();
7031 SDValue Vec = Op.getNode()->getOperand(0);
7032 SDValue Idx = Op.getNode()->getOperand(1);
7033
7034 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7035 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7036 return Extract128BitVector(Vec, Idx, DAG, dl);
7037 }
David Greene91585092011-01-26 15:38:49 +00007038 }
7039 return SDValue();
7040}
7041
David Greenecfe33c42011-01-26 19:13:22 +00007042// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7043// simple superregister reference or explicit instructions to insert
7044// the upper bits of a vector.
7045SDValue
7046X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7047 if (Subtarget->hasAVX()) {
7048 DebugLoc dl = Op.getNode()->getDebugLoc();
7049 SDValue Vec = Op.getNode()->getOperand(0);
7050 SDValue SubVec = Op.getNode()->getOperand(1);
7051 SDValue Idx = Op.getNode()->getOperand(2);
7052
7053 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7054 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007055 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007056 }
7057 }
7058 return SDValue();
7059}
7060
Bill Wendling056292f2008-09-16 21:48:12 +00007061// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7062// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7063// one of the above mentioned nodes. It has to be wrapped because otherwise
7064// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7065// be used to form addressing mode. These wrapped nodes will be selected
7066// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007067SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007068X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007069 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007070
Chris Lattner41621a22009-06-26 19:22:52 +00007071 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7072 // global base reg.
7073 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007074 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007075 CodeModel::Model M = getTargetMachine().getCodeModel();
7076
Chris Lattner4f066492009-07-11 20:29:19 +00007077 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007078 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007079 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007080 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007081 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007082 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007083 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007084
Evan Cheng1606e8e2009-03-13 07:51:59 +00007085 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007086 CP->getAlignment(),
7087 CP->getOffset(), OpFlag);
7088 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007089 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007090 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007091 if (OpFlag) {
7092 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007093 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007094 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007095 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007096 }
7097
7098 return Result;
7099}
7100
Dan Gohmand858e902010-04-17 15:26:15 +00007101SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007102 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007103
Chris Lattner18c59872009-06-27 04:16:01 +00007104 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7105 // global base reg.
7106 unsigned char OpFlag = 0;
7107 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007108 CodeModel::Model M = getTargetMachine().getCodeModel();
7109
Chris Lattner4f066492009-07-11 20:29:19 +00007110 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007111 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007112 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007113 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007114 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007115 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007116 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007117
Chris Lattner18c59872009-06-27 04:16:01 +00007118 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7119 OpFlag);
7120 DebugLoc DL = JT->getDebugLoc();
7121 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007122
Chris Lattner18c59872009-06-27 04:16:01 +00007123 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007124 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007125 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7126 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007127 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007128 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007129
Chris Lattner18c59872009-06-27 04:16:01 +00007130 return Result;
7131}
7132
7133SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007134X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007135 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007136
Chris Lattner18c59872009-06-27 04:16:01 +00007137 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7138 // global base reg.
7139 unsigned char OpFlag = 0;
7140 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007141 CodeModel::Model M = getTargetMachine().getCodeModel();
7142
Chris Lattner4f066492009-07-11 20:29:19 +00007143 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007144 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7145 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7146 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007147 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007148 } else if (Subtarget->isPICStyleGOT()) {
7149 OpFlag = X86II::MO_GOT;
7150 } else if (Subtarget->isPICStyleStubPIC()) {
7151 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7152 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7153 OpFlag = X86II::MO_DARWIN_NONLAZY;
7154 }
Eric Christopherfd179292009-08-27 18:07:15 +00007155
Chris Lattner18c59872009-06-27 04:16:01 +00007156 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007157
Chris Lattner18c59872009-06-27 04:16:01 +00007158 DebugLoc DL = Op.getDebugLoc();
7159 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007160
7161
Chris Lattner18c59872009-06-27 04:16:01 +00007162 // With PIC, the address is actually $g + Offset.
7163 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007164 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007165 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7166 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007167 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007168 Result);
7169 }
Eric Christopherfd179292009-08-27 18:07:15 +00007170
Eli Friedman586272d2011-08-11 01:48:05 +00007171 // For symbols that require a load from a stub to get the address, emit the
7172 // load.
7173 if (isGlobalStubReference(OpFlag))
7174 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
7175 MachinePointerInfo::getGOT(), false, false, 0);
7176
Chris Lattner18c59872009-06-27 04:16:01 +00007177 return Result;
7178}
7179
Dan Gohman475871a2008-07-27 21:46:04 +00007180SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007181X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007182 // Create the TargetBlockAddressAddress node.
7183 unsigned char OpFlags =
7184 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007185 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007186 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007187 DebugLoc dl = Op.getDebugLoc();
7188 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7189 /*isTarget=*/true, OpFlags);
7190
Dan Gohmanf705adb2009-10-30 01:28:02 +00007191 if (Subtarget->isPICStyleRIPRel() &&
7192 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007193 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7194 else
7195 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007196
Dan Gohman29cbade2009-11-20 23:18:13 +00007197 // With PIC, the address is actually $g + Offset.
7198 if (isGlobalRelativeToPICBase(OpFlags)) {
7199 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7200 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7201 Result);
7202 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007203
7204 return Result;
7205}
7206
7207SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007208X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007209 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007210 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007211 // Create the TargetGlobalAddress node, folding in the constant
7212 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007213 unsigned char OpFlags =
7214 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007215 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007216 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007217 if (OpFlags == X86II::MO_NO_FLAG &&
7218 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007219 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007220 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007221 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007222 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007223 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007224 }
Eric Christopherfd179292009-08-27 18:07:15 +00007225
Chris Lattner4f066492009-07-11 20:29:19 +00007226 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007227 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007228 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7229 else
7230 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007231
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007232 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007233 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007234 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7235 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007236 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007238
Chris Lattner36c25012009-07-10 07:34:39 +00007239 // For globals that require a load from a stub to get the address, emit the
7240 // load.
7241 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007242 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007243 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007244
Dan Gohman6520e202008-10-18 02:06:02 +00007245 // If there was a non-zero offset that we didn't fold, create an explicit
7246 // addition for it.
7247 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007248 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007249 DAG.getConstant(Offset, getPointerTy()));
7250
Evan Cheng0db9fe62006-04-25 20:13:52 +00007251 return Result;
7252}
7253
Evan Chengda43bcf2008-09-24 00:05:32 +00007254SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007255X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007256 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007257 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007258 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007259}
7260
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007261static SDValue
7262GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007263 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007264 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007265 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007266 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007267 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007268 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007269 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007270 GA->getOffset(),
7271 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007272 if (InFlag) {
7273 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007274 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007275 } else {
7276 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007277 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007278 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007279
7280 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007281 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007282
Rafael Espindola15f1b662009-04-24 12:59:40 +00007283 SDValue Flag = Chain.getValue(1);
7284 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007285}
7286
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007287// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007288static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007289LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007290 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007291 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007292 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7293 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007294 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007295 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007296 InFlag = Chain.getValue(1);
7297
Chris Lattnerb903bed2009-06-26 21:20:29 +00007298 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007299}
7300
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007301// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007302static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007303LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007304 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007305 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7306 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007307}
7308
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7310// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007311static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007312 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007313 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007314 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007315
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007316 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7317 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7318 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007319
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007321 DAG.getIntPtrConstant(0),
7322 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007323
Chris Lattnerb903bed2009-06-26 21:20:29 +00007324 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007325 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7326 // initialexec.
7327 unsigned WrapperKind = X86ISD::Wrapper;
7328 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007329 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007330 } else if (is64Bit) {
7331 assert(model == TLSModel::InitialExec);
7332 OperandFlags = X86II::MO_GOTTPOFF;
7333 WrapperKind = X86ISD::WrapperRIP;
7334 } else {
7335 assert(model == TLSModel::InitialExec);
7336 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007337 }
Eric Christopherfd179292009-08-27 18:07:15 +00007338
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007339 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7340 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007341 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007342 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007343 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007344 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007345
Rafael Espindola9a580232009-02-27 13:37:18 +00007346 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007347 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007348 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007349
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007350 // The address of the thread local variable is the add of the thread
7351 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007352 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007353}
7354
Dan Gohman475871a2008-07-27 21:46:04 +00007355SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007356X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007357
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007358 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007359 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007360
Eric Christopher30ef0e52010-06-03 04:07:48 +00007361 if (Subtarget->isTargetELF()) {
7362 // TODO: implement the "local dynamic" model
7363 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364
Eric Christopher30ef0e52010-06-03 04:07:48 +00007365 // If GV is an alias then use the aliasee for determining
7366 // thread-localness.
7367 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7368 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
7370 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007371 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007372
Eric Christopher30ef0e52010-06-03 04:07:48 +00007373 switch (model) {
7374 case TLSModel::GeneralDynamic:
7375 case TLSModel::LocalDynamic: // not implemented
7376 if (Subtarget->is64Bit())
7377 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7378 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007379
Eric Christopher30ef0e52010-06-03 04:07:48 +00007380 case TLSModel::InitialExec:
7381 case TLSModel::LocalExec:
7382 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7383 Subtarget->is64Bit());
7384 }
7385 } else if (Subtarget->isTargetDarwin()) {
7386 // Darwin only has one model of TLS. Lower to that.
7387 unsigned char OpFlag = 0;
7388 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7389 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007390
Eric Christopher30ef0e52010-06-03 04:07:48 +00007391 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7392 // global base reg.
7393 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7394 !Subtarget->is64Bit();
7395 if (PIC32)
7396 OpFlag = X86II::MO_TLVP_PIC_BASE;
7397 else
7398 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007399 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007400 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007401 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007402 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007403 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007404
Eric Christopher30ef0e52010-06-03 04:07:48 +00007405 // With PIC32, the address is actually $g + Offset.
7406 if (PIC32)
7407 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7408 DAG.getNode(X86ISD::GlobalBaseReg,
7409 DebugLoc(), getPointerTy()),
7410 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007411
Eric Christopher30ef0e52010-06-03 04:07:48 +00007412 // Lowering the machine isd will make sure everything is in the right
7413 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007414 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007415 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007416 SDValue Args[] = { Chain, Offset };
7417 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007418
Eric Christopher30ef0e52010-06-03 04:07:48 +00007419 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7420 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7421 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007422
Eric Christopher30ef0e52010-06-03 04:07:48 +00007423 // And our return value (tls address) is in the standard call return value
7424 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007425 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7426 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007427 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007428
Eric Christopher30ef0e52010-06-03 04:07:48 +00007429 assert(false &&
7430 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007431
Torok Edwinc23197a2009-07-14 16:55:14 +00007432 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007433 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007434}
7435
Evan Cheng0db9fe62006-04-25 20:13:52 +00007436
Nadav Rotem43012222011-05-11 08:12:09 +00007437/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007438/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007439SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007440 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007441 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007442 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007443 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007444 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007445 SDValue ShOpLo = Op.getOperand(0);
7446 SDValue ShOpHi = Op.getOperand(1);
7447 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007448 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007449 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007450 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007451
Dan Gohman475871a2008-07-27 21:46:04 +00007452 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007453 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007454 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7455 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007456 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007457 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7458 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007459 }
Evan Chenge3413162006-01-09 18:33:28 +00007460
Owen Anderson825b72b2009-08-11 20:47:22 +00007461 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7462 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007463 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007465
Dan Gohman475871a2008-07-27 21:46:04 +00007466 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007468 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7469 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007470
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007471 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007472 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7473 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007474 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007475 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7476 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007477 }
7478
Dan Gohman475871a2008-07-27 21:46:04 +00007479 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007480 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007481}
Evan Chenga3195e82006-01-12 22:54:21 +00007482
Dan Gohmand858e902010-04-17 15:26:15 +00007483SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7484 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007485 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007486
Dale Johannesen0488fb62010-09-30 23:57:10 +00007487 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007488 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007489
Owen Anderson825b72b2009-08-11 20:47:22 +00007490 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007491 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007492
Eli Friedman36df4992009-05-27 00:47:34 +00007493 // These are really Legal; return the operand so the caller accepts it as
7494 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007496 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007498 Subtarget->is64Bit()) {
7499 return Op;
7500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007501
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007502 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007503 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007504 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007505 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007506 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007507 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007508 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007509 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007510 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007511 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7512}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007513
Owen Andersone50ed302009-08-10 22:56:29 +00007514SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007515 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007516 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007518 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007519 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007520 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007521 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007522 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007523 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007525
Chris Lattner492a43e2010-09-22 01:28:21 +00007526 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007527
Stuart Hastings84be9582011-06-02 15:57:11 +00007528 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7529 MachineMemOperand *MMO;
7530 if (FI) {
7531 int SSFI = FI->getIndex();
7532 MMO =
7533 DAG.getMachineFunction()
7534 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7535 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7536 } else {
7537 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7538 StackSlot = StackSlot.getOperand(1);
7539 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007540 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007541 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7542 X86ISD::FILD, DL,
7543 Tys, Ops, array_lengthof(Ops),
7544 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007545
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007546 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007548 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007549
7550 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7551 // shouldn't be necessary except that RFP cannot be live across
7552 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007553 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007554 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7555 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007556 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007558 SDValue Ops[] = {
7559 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7560 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007561 MachineMemOperand *MMO =
7562 DAG.getMachineFunction()
7563 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007564 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007565
Chris Lattner492a43e2010-09-22 01:28:21 +00007566 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7567 Ops, array_lengthof(Ops),
7568 Op.getValueType(), MMO);
7569 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007570 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007571 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007572 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007573
Evan Cheng0db9fe62006-04-25 20:13:52 +00007574 return Result;
7575}
7576
Bill Wendling8b8a6362009-01-17 03:56:04 +00007577// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007578SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7579 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007580 // This algorithm is not obvious. Here it is in C code, more or less:
7581 /*
7582 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7583 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7584 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007585
Bill Wendling8b8a6362009-01-17 03:56:04 +00007586 // Copy ints to xmm registers.
7587 __m128i xh = _mm_cvtsi32_si128( hi );
7588 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007589
Bill Wendling8b8a6362009-01-17 03:56:04 +00007590 // Combine into low half of a single xmm register.
7591 __m128i x = _mm_unpacklo_epi32( xh, xl );
7592 __m128d d;
7593 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007594
Bill Wendling8b8a6362009-01-17 03:56:04 +00007595 // Merge in appropriate exponents to give the integer bits the right
7596 // magnitude.
7597 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007598
Bill Wendling8b8a6362009-01-17 03:56:04 +00007599 // Subtract away the biases to deal with the IEEE-754 double precision
7600 // implicit 1.
7601 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007602
Bill Wendling8b8a6362009-01-17 03:56:04 +00007603 // All conversions up to here are exact. The correctly rounded result is
7604 // calculated using the current rounding mode using the following
7605 // horizontal add.
7606 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7607 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7608 // store doesn't really need to be here (except
7609 // maybe to zero the other double)
7610 return sd;
7611 }
7612 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007613
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007614 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007615 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007616
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007617 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007618 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007619 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7620 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7621 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7622 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007623 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007624 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007625
Bill Wendling8b8a6362009-01-17 03:56:04 +00007626 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007627 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007628 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007629 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007630 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007631 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007632 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007633
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7635 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007636 Op.getOperand(0),
7637 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7639 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007640 Op.getOperand(0),
7641 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7643 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007644 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007645 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007647 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007649 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007650 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007652
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007653 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007654 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007655 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7656 DAG.getUNDEF(MVT::v2f64), ShufMask);
7657 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7658 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007659 DAG.getIntPtrConstant(0));
7660}
7661
Bill Wendling8b8a6362009-01-17 03:56:04 +00007662// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007663SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7664 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007665 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007666 // FP constant to bias correct the final result.
7667 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007669
7670 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007672 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007673
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007675 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007676 DAG.getIntPtrConstant(0));
7677
7678 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007679 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007680 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007681 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007683 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007684 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007685 MVT::v2f64, Bias)));
7686 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007687 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007688 DAG.getIntPtrConstant(0));
7689
7690 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007692
7693 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007694 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007695
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007697 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007698 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007700 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007701 }
7702
7703 // Handle final rounding.
7704 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007705}
7706
Dan Gohmand858e902010-04-17 15:26:15 +00007707SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7708 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007709 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007711
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007712 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007713 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7714 // the optimization here.
7715 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007716 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007717
Owen Andersone50ed302009-08-10 22:56:29 +00007718 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007719 EVT DstVT = Op.getValueType();
7720 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007721 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007722 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007723 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007724
7725 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007727 if (SrcVT == MVT::i32) {
7728 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7729 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7730 getPointerTy(), StackSlot, WordOff);
7731 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007732 StackSlot, MachinePointerInfo(),
7733 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007734 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007735 OffsetSlot, MachinePointerInfo(),
7736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7738 return Fild;
7739 }
7740
7741 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7742 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007743 StackSlot, MachinePointerInfo(),
7744 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007745 // For i64 source, we need to add the appropriate power of 2 if the input
7746 // was negative. This is the same as the optimization in
7747 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7748 // we must be careful to do the computation in x87 extended precision, not
7749 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007750 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7751 MachineMemOperand *MMO =
7752 DAG.getMachineFunction()
7753 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7754 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007755
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007756 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7757 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007758 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7759 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007760
7761 APInt FF(32, 0x5F800000ULL);
7762
7763 // Check whether the sign bit is set.
7764 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7765 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7766 ISD::SETLT);
7767
7768 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7769 SDValue FudgePtr = DAG.getConstantPool(
7770 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7771 getPointerTy());
7772
7773 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7774 SDValue Zero = DAG.getIntPtrConstant(0);
7775 SDValue Four = DAG.getIntPtrConstant(4);
7776 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7777 Zero, Four);
7778 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7779
7780 // Load the value out, extending it from f32 to f80.
7781 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007782 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007783 FudgePtr, MachinePointerInfo::getConstantPool(),
7784 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007785 // Extend everything to 80 bits to force it to be done on x87.
7786 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7787 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007788}
7789
Dan Gohman475871a2008-07-27 21:46:04 +00007790std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007791FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007792 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007793
Owen Andersone50ed302009-08-10 22:56:29 +00007794 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007795
7796 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7798 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007799 }
7800
Owen Anderson825b72b2009-08-11 20:47:22 +00007801 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7802 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007803 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007804
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007805 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007807 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007808 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007809 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007811 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007812 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007813
Evan Cheng87c89352007-10-15 20:11:21 +00007814 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7815 // stack slot.
7816 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007817 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007818 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007819 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007820
Michael J. Spencerec38de22010-10-10 22:04:20 +00007821
7822
Evan Cheng0db9fe62006-04-25 20:13:52 +00007823 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007825 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7827 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7828 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007829 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007830
Dan Gohman475871a2008-07-27 21:46:04 +00007831 SDValue Chain = DAG.getEntryNode();
7832 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007833 EVT TheVT = Op.getOperand(0).getValueType();
7834 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007835 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007836 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007837 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007838 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007839 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007840 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007841 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007842 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007843
Chris Lattner492a43e2010-09-22 01:28:21 +00007844 MachineMemOperand *MMO =
7845 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7846 MachineMemOperand::MOLoad, MemSize, MemSize);
7847 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7848 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007849 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007850 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007851 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7852 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007853
Chris Lattner07290932010-09-22 01:05:16 +00007854 MachineMemOperand *MMO =
7855 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7856 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007857
Evan Cheng0db9fe62006-04-25 20:13:52 +00007858 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007859 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007860 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7861 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007862
Chris Lattner27a6c732007-11-24 07:07:01 +00007863 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007864}
7865
Dan Gohmand858e902010-04-17 15:26:15 +00007866SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7867 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007868 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007869 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007870
Eli Friedman948e95a2009-05-23 09:59:16 +00007871 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007872 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007873 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7874 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007875
Chris Lattner27a6c732007-11-24 07:07:01 +00007876 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007877 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007878 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007879}
7880
Dan Gohmand858e902010-04-17 15:26:15 +00007881SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7882 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007883 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7884 SDValue FIST = Vals.first, StackSlot = Vals.second;
7885 assert(FIST.getNode() && "Unexpected failure");
7886
7887 // Load the result.
7888 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007889 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007890}
7891
Dan Gohmand858e902010-04-17 15:26:15 +00007892SDValue X86TargetLowering::LowerFABS(SDValue Op,
7893 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007894 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007895 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007896 EVT VT = Op.getValueType();
7897 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007898 if (VT.isVector())
7899 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007900 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007901 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007902 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007903 CV.push_back(C);
7904 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007905 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007906 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007907 CV.push_back(C);
7908 CV.push_back(C);
7909 CV.push_back(C);
7910 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007911 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007912 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007913 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007914 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007915 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007916 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007917 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007918}
7919
Dan Gohmand858e902010-04-17 15:26:15 +00007920SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007921 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007922 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007923 EVT VT = Op.getValueType();
7924 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007925 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007926 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007927 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007929 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007930 CV.push_back(C);
7931 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007932 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007933 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007934 CV.push_back(C);
7935 CV.push_back(C);
7936 CV.push_back(C);
7937 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007938 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007939 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007940 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007941 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007942 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007943 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007944 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007945 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007946 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007947 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007948 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007949 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007950 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007951 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007952 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007953}
7954
Dan Gohmand858e902010-04-17 15:26:15 +00007955SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007956 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007957 SDValue Op0 = Op.getOperand(0);
7958 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007959 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007960 EVT VT = Op.getValueType();
7961 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007962
7963 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007964 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007965 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007966 SrcVT = VT;
7967 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007968 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007969 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007970 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007971 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007972 }
7973
7974 // At this point the operands and the result should have the same
7975 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007976
Evan Cheng68c47cb2007-01-05 07:55:56 +00007977 // First get the sign bit of second operand.
7978 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007979 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007980 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7981 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007982 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007983 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7984 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7986 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007987 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007988 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007989 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007990 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007991 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007992 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007993 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007994
7995 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007996 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007997 // Op0 is MVT::f32, Op1 is MVT::f64.
7998 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7999 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8000 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008001 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008003 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008004 }
8005
Evan Cheng73d6cf12007-01-05 21:37:56 +00008006 // Clear first operand sign bit.
8007 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008008 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008011 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008012 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8013 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8015 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008016 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008017 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008018 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008019 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008020 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00008021 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008022 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008023
8024 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008025 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008026}
8027
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008028SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8029 SDValue N0 = Op.getOperand(0);
8030 DebugLoc dl = Op.getDebugLoc();
8031 EVT VT = Op.getValueType();
8032
8033 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8034 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8035 DAG.getConstant(1, VT));
8036 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8037}
8038
Dan Gohman076aee32009-03-04 19:44:21 +00008039/// Emit nodes that will be selected as "test Op0,Op0", or something
8040/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008041SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008042 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008043 DebugLoc dl = Op.getDebugLoc();
8044
Dan Gohman31125812009-03-07 01:58:32 +00008045 // CF and OF aren't always set the way we want. Determine which
8046 // of these we need.
8047 bool NeedCF = false;
8048 bool NeedOF = false;
8049 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008050 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008051 case X86::COND_A: case X86::COND_AE:
8052 case X86::COND_B: case X86::COND_BE:
8053 NeedCF = true;
8054 break;
8055 case X86::COND_G: case X86::COND_GE:
8056 case X86::COND_L: case X86::COND_LE:
8057 case X86::COND_O: case X86::COND_NO:
8058 NeedOF = true;
8059 break;
Dan Gohman31125812009-03-07 01:58:32 +00008060 }
8061
Dan Gohman076aee32009-03-04 19:44:21 +00008062 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008063 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8064 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008065 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8066 // Emit a CMP with 0, which is the TEST pattern.
8067 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8068 DAG.getConstant(0, Op.getValueType()));
8069
8070 unsigned Opcode = 0;
8071 unsigned NumOperands = 0;
8072 switch (Op.getNode()->getOpcode()) {
8073 case ISD::ADD:
8074 // Due to an isel shortcoming, be conservative if this add is likely to be
8075 // selected as part of a load-modify-store instruction. When the root node
8076 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8077 // uses of other nodes in the match, such as the ADD in this case. This
8078 // leads to the ADD being left around and reselected, with the result being
8079 // two adds in the output. Alas, even if none our users are stores, that
8080 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8081 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8082 // climbing the DAG back to the root, and it doesn't seem to be worth the
8083 // effort.
8084 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00008085 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008086 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
8087 goto default_case;
8088
8089 if (ConstantSDNode *C =
8090 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8091 // An add of one will be selected as an INC.
8092 if (C->getAPIntValue() == 1) {
8093 Opcode = X86ISD::INC;
8094 NumOperands = 1;
8095 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008096 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008097
8098 // An add of negative one (subtract of one) will be selected as a DEC.
8099 if (C->getAPIntValue().isAllOnesValue()) {
8100 Opcode = X86ISD::DEC;
8101 NumOperands = 1;
8102 break;
8103 }
Dan Gohman076aee32009-03-04 19:44:21 +00008104 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008105
8106 // Otherwise use a regular EFLAGS-setting add.
8107 Opcode = X86ISD::ADD;
8108 NumOperands = 2;
8109 break;
8110 case ISD::AND: {
8111 // If the primary and result isn't used, don't bother using X86ISD::AND,
8112 // because a TEST instruction will be better.
8113 bool NonFlagUse = false;
8114 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8115 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8116 SDNode *User = *UI;
8117 unsigned UOpNo = UI.getOperandNo();
8118 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8119 // Look pass truncate.
8120 UOpNo = User->use_begin().getOperandNo();
8121 User = *User->use_begin();
8122 }
8123
8124 if (User->getOpcode() != ISD::BRCOND &&
8125 User->getOpcode() != ISD::SETCC &&
8126 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8127 NonFlagUse = true;
8128 break;
8129 }
Dan Gohman076aee32009-03-04 19:44:21 +00008130 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008131
8132 if (!NonFlagUse)
8133 break;
8134 }
8135 // FALL THROUGH
8136 case ISD::SUB:
8137 case ISD::OR:
8138 case ISD::XOR:
8139 // Due to the ISEL shortcoming noted above, be conservative if this op is
8140 // likely to be selected as part of a load-modify-store instruction.
8141 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8142 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8143 if (UI->getOpcode() == ISD::STORE)
8144 goto default_case;
8145
8146 // Otherwise use a regular EFLAGS-setting instruction.
8147 switch (Op.getNode()->getOpcode()) {
8148 default: llvm_unreachable("unexpected operator!");
8149 case ISD::SUB: Opcode = X86ISD::SUB; break;
8150 case ISD::OR: Opcode = X86ISD::OR; break;
8151 case ISD::XOR: Opcode = X86ISD::XOR; break;
8152 case ISD::AND: Opcode = X86ISD::AND; break;
8153 }
8154
8155 NumOperands = 2;
8156 break;
8157 case X86ISD::ADD:
8158 case X86ISD::SUB:
8159 case X86ISD::INC:
8160 case X86ISD::DEC:
8161 case X86ISD::OR:
8162 case X86ISD::XOR:
8163 case X86ISD::AND:
8164 return SDValue(Op.getNode(), 1);
8165 default:
8166 default_case:
8167 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008168 }
8169
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008170 if (Opcode == 0)
8171 // Emit a CMP with 0, which is the TEST pattern.
8172 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8173 DAG.getConstant(0, Op.getValueType()));
8174
8175 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8176 SmallVector<SDValue, 4> Ops;
8177 for (unsigned i = 0; i != NumOperands; ++i)
8178 Ops.push_back(Op.getOperand(i));
8179
8180 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8181 DAG.ReplaceAllUsesWith(Op, New);
8182 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008183}
8184
8185/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8186/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008187SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008188 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8190 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008191 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008192
8193 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008194 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008195}
8196
Evan Chengd40d03e2010-01-06 19:38:29 +00008197/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8198/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008199SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8200 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008201 SDValue Op0 = And.getOperand(0);
8202 SDValue Op1 = And.getOperand(1);
8203 if (Op0.getOpcode() == ISD::TRUNCATE)
8204 Op0 = Op0.getOperand(0);
8205 if (Op1.getOpcode() == ISD::TRUNCATE)
8206 Op1 = Op1.getOperand(0);
8207
Evan Chengd40d03e2010-01-06 19:38:29 +00008208 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008209 if (Op1.getOpcode() == ISD::SHL)
8210 std::swap(Op0, Op1);
8211 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008212 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8213 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008214 // If we looked past a truncate, check that it's only truncating away
8215 // known zeros.
8216 unsigned BitWidth = Op0.getValueSizeInBits();
8217 unsigned AndBitWidth = And.getValueSizeInBits();
8218 if (BitWidth > AndBitWidth) {
8219 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8220 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8221 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8222 return SDValue();
8223 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008224 LHS = Op1;
8225 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008226 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008227 } else if (Op1.getOpcode() == ISD::Constant) {
8228 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
8229 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00008230 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
8231 LHS = AndLHS.getOperand(0);
8232 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008233 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 }
Evan Cheng0488db92007-09-25 01:57:46 +00008235
Evan Chengd40d03e2010-01-06 19:38:29 +00008236 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008237 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008238 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008239 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008240 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008241 // Also promote i16 to i32 for performance / code size reason.
8242 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008243 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008244 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008245
Evan Chengd40d03e2010-01-06 19:38:29 +00008246 // If the operand types disagree, extend the shift amount to match. Since
8247 // BT ignores high bits (like shifts) we can use anyextend.
8248 if (LHS.getValueType() != RHS.getValueType())
8249 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008250
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8252 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8253 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8254 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008255 }
8256
Evan Cheng54de3ea2010-01-05 06:52:31 +00008257 return SDValue();
8258}
8259
Dan Gohmand858e902010-04-17 15:26:15 +00008260SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00008261 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8262 SDValue Op0 = Op.getOperand(0);
8263 SDValue Op1 = Op.getOperand(1);
8264 DebugLoc dl = Op.getDebugLoc();
8265 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8266
8267 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 // Lower (X & (1 << N)) == 0 to BT(X, N).
8269 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8270 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008271 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008272 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008273 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008274 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8275 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8276 if (NewSetCC.getNode())
8277 return NewSetCC;
8278 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008279
Chris Lattner481eebc2010-12-19 21:23:48 +00008280 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8281 // these.
8282 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008283 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008284 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8285 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008286
Chris Lattner481eebc2010-12-19 21:23:48 +00008287 // If the input is a setcc, then reuse the input setcc or use a new one with
8288 // the inverted condition.
8289 if (Op0.getOpcode() == X86ISD::SETCC) {
8290 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8291 bool Invert = (CC == ISD::SETNE) ^
8292 cast<ConstantSDNode>(Op1)->isNullValue();
8293 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008294
Evan Cheng2c755ba2010-02-27 07:36:59 +00008295 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008296 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8297 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8298 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008299 }
8300
Evan Chenge5b51ac2010-04-17 06:13:15 +00008301 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008302 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008303 if (X86CC == X86::COND_INVALID)
8304 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008305
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008306 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008307 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008308 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008309}
8310
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008311// Lower256IntVETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
8312// ones, and then concatenate the result back.
8313static SDValue Lower256IntVETCC(SDValue Op, SelectionDAG &DAG) {
8314 EVT VT = Op.getValueType();
8315
8316 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::VSETCC &&
8317 "Unsupported value type for operation");
8318
8319 int NumElems = VT.getVectorNumElements();
8320 DebugLoc dl = Op.getDebugLoc();
8321 SDValue CC = Op.getOperand(2);
8322 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8323 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8324
8325 // Extract the LHS vectors
8326 SDValue LHS = Op.getOperand(0);
8327 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8328 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8329
8330 // Extract the RHS vectors
8331 SDValue RHS = Op.getOperand(1);
8332 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8333 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8334
8335 // Issue the operation on the smaller types and concatenate the result back
8336 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8337 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8338 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8339 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8340 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8341}
8342
8343
Dan Gohmand858e902010-04-17 15:26:15 +00008344SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008345 SDValue Cond;
8346 SDValue Op0 = Op.getOperand(0);
8347 SDValue Op1 = Op.getOperand(1);
8348 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008349 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008350 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8351 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008352 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008353
8354 if (isFP) {
8355 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008356 EVT EltVT = Op0.getValueType().getVectorElementType();
8357 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8358
8359 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008360 bool Swap = false;
8361
8362 switch (SetCCOpcode) {
8363 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008364 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008365 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00008366 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00008367 case ISD::SETGT: Swap = true; // Fallthrough
8368 case ISD::SETLT:
8369 case ISD::SETOLT: SSECC = 1; break;
8370 case ISD::SETOGE:
8371 case ISD::SETGE: Swap = true; // Fallthrough
8372 case ISD::SETLE:
8373 case ISD::SETOLE: SSECC = 2; break;
8374 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008375 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008376 case ISD::SETNE: SSECC = 4; break;
8377 case ISD::SETULE: Swap = true;
8378 case ISD::SETUGE: SSECC = 5; break;
8379 case ISD::SETULT: Swap = true;
8380 case ISD::SETUGT: SSECC = 6; break;
8381 case ISD::SETO: SSECC = 7; break;
8382 }
8383 if (Swap)
8384 std::swap(Op0, Op1);
8385
Nate Begemanfb8ead02008-07-25 19:05:58 +00008386 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008387 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008388 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008389 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008390 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8391 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008392 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008393 }
8394 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008395 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008396 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8397 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008398 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008399 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008400 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008401 }
8402 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00008403 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008405
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008406 // Break 256-bit integer vector compare into smaller ones.
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008407 if (!isFP && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008408 return Lower256IntVETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008409
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 // We are handling one of the integer comparisons here. Since SSE only has
8411 // GT and EQ comparisons for integer, swapping operands and multiple
8412 // operations may be required for some comparisons.
8413 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8414 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008415
Owen Anderson825b72b2009-08-11 20:47:22 +00008416 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008417 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008418 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008419 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008420 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8421 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008422 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008423
Nate Begeman30a0de92008-07-17 16:51:19 +00008424 switch (SetCCOpcode) {
8425 default: break;
8426 case ISD::SETNE: Invert = true;
8427 case ISD::SETEQ: Opc = EQOpc; break;
8428 case ISD::SETLT: Swap = true;
8429 case ISD::SETGT: Opc = GTOpc; break;
8430 case ISD::SETGE: Swap = true;
8431 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8432 case ISD::SETULT: Swap = true;
8433 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8434 case ISD::SETUGE: Swap = true;
8435 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8436 }
8437 if (Swap)
8438 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008439
Nate Begeman30a0de92008-07-17 16:51:19 +00008440 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8441 // bits of the inputs before performing those operations.
8442 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008443 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008444 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8445 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008446 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008447 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8448 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008449 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8450 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008451 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008452
Dale Johannesenace16102009-02-03 19:33:06 +00008453 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008454
8455 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008456 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008457 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008458
Nate Begeman30a0de92008-07-17 16:51:19 +00008459 return Result;
8460}
Evan Cheng0488db92007-09-25 01:57:46 +00008461
Evan Cheng370e5342008-12-03 08:38:43 +00008462// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008463static bool isX86LogicalCmp(SDValue Op) {
8464 unsigned Opc = Op.getNode()->getOpcode();
8465 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8466 return true;
8467 if (Op.getResNo() == 1 &&
8468 (Opc == X86ISD::ADD ||
8469 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008470 Opc == X86ISD::ADC ||
8471 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008472 Opc == X86ISD::SMUL ||
8473 Opc == X86ISD::UMUL ||
8474 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008475 Opc == X86ISD::DEC ||
8476 Opc == X86ISD::OR ||
8477 Opc == X86ISD::XOR ||
8478 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008479 return true;
8480
Chris Lattner9637d5b2010-12-05 07:49:54 +00008481 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8482 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008483
Dan Gohman076aee32009-03-04 19:44:21 +00008484 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008485}
8486
Chris Lattnera2b56002010-12-05 01:23:24 +00008487static bool isZero(SDValue V) {
8488 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8489 return C && C->isNullValue();
8490}
8491
Chris Lattner96908b12010-12-05 02:00:51 +00008492static bool isAllOnes(SDValue V) {
8493 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8494 return C && C->isAllOnesValue();
8495}
8496
Dan Gohmand858e902010-04-17 15:26:15 +00008497SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008498 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008499 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008500 SDValue Op1 = Op.getOperand(1);
8501 SDValue Op2 = Op.getOperand(2);
8502 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008503 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008504
Dan Gohman1a492952009-10-20 16:22:37 +00008505 if (Cond.getOpcode() == ISD::SETCC) {
8506 SDValue NewCond = LowerSETCC(Cond, DAG);
8507 if (NewCond.getNode())
8508 Cond = NewCond;
8509 }
Evan Cheng734503b2006-09-11 02:19:56 +00008510
Chris Lattnera2b56002010-12-05 01:23:24 +00008511 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008512 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008513 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008514 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008515 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008516 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8517 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008518 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008519
Chris Lattnera2b56002010-12-05 01:23:24 +00008520 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008521
8522 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008523 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8524 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008525
8526 SDValue CmpOp0 = Cmp.getOperand(0);
8527 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8528 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008529
Chris Lattner96908b12010-12-05 02:00:51 +00008530 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008531 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8532 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008533
Chris Lattner96908b12010-12-05 02:00:51 +00008534 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8535 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008536
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008537 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008538 if (N2C == 0 || !N2C->isNullValue())
8539 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8540 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008541 }
8542 }
8543
Chris Lattnera2b56002010-12-05 01:23:24 +00008544 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008545 if (Cond.getOpcode() == ISD::AND &&
8546 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8547 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008548 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008549 Cond = Cond.getOperand(0);
8550 }
8551
Evan Cheng3f41d662007-10-08 22:16:29 +00008552 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8553 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008554 if (Cond.getOpcode() == X86ISD::SETCC ||
8555 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008556 CC = Cond.getOperand(0);
8557
Dan Gohman475871a2008-07-27 21:46:04 +00008558 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008559 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008560 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008561
Evan Cheng3f41d662007-10-08 22:16:29 +00008562 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008563 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008564 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008565 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008566
Chris Lattnerd1980a52009-03-12 06:52:53 +00008567 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8568 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008569 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008570 addTest = false;
8571 }
8572 }
8573
8574 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008575 // Look pass the truncate.
8576 if (Cond.getOpcode() == ISD::TRUNCATE)
8577 Cond = Cond.getOperand(0);
8578
8579 // We know the result of AND is compared against zero. Try to match
8580 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008581 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008582 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008583 if (NewSetCC.getNode()) {
8584 CC = NewSetCC.getOperand(0);
8585 Cond = NewSetCC.getOperand(1);
8586 addTest = false;
8587 }
8588 }
8589 }
8590
8591 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008592 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008593 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008594 }
8595
Benjamin Kramere915ff32010-12-22 23:09:28 +00008596 // a < b ? -1 : 0 -> RES = ~setcc_carry
8597 // a < b ? 0 : -1 -> RES = setcc_carry
8598 // a >= b ? -1 : 0 -> RES = setcc_carry
8599 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8600 if (Cond.getOpcode() == X86ISD::CMP) {
8601 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8602
8603 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8604 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8605 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8606 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8607 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8608 return DAG.getNOT(DL, Res, Res.getValueType());
8609 return Res;
8610 }
8611 }
8612
Evan Cheng0488db92007-09-25 01:57:46 +00008613 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8614 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008615 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008616 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008617 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008618}
8619
Evan Cheng370e5342008-12-03 08:38:43 +00008620// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8621// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8622// from the AND / OR.
8623static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8624 Opc = Op.getOpcode();
8625 if (Opc != ISD::OR && Opc != ISD::AND)
8626 return false;
8627 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8628 Op.getOperand(0).hasOneUse() &&
8629 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8630 Op.getOperand(1).hasOneUse());
8631}
8632
Evan Cheng961d6d42009-02-02 08:19:07 +00008633// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8634// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008635static bool isXor1OfSetCC(SDValue Op) {
8636 if (Op.getOpcode() != ISD::XOR)
8637 return false;
8638 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8639 if (N1C && N1C->getAPIntValue() == 1) {
8640 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8641 Op.getOperand(0).hasOneUse();
8642 }
8643 return false;
8644}
8645
Dan Gohmand858e902010-04-17 15:26:15 +00008646SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008647 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008648 SDValue Chain = Op.getOperand(0);
8649 SDValue Cond = Op.getOperand(1);
8650 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008651 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008652 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008653
Dan Gohman1a492952009-10-20 16:22:37 +00008654 if (Cond.getOpcode() == ISD::SETCC) {
8655 SDValue NewCond = LowerSETCC(Cond, DAG);
8656 if (NewCond.getNode())
8657 Cond = NewCond;
8658 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008659#if 0
8660 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008661 else if (Cond.getOpcode() == X86ISD::ADD ||
8662 Cond.getOpcode() == X86ISD::SUB ||
8663 Cond.getOpcode() == X86ISD::SMUL ||
8664 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008665 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008666#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008667
Evan Chengad9c0a32009-12-15 00:53:42 +00008668 // Look pass (and (setcc_carry (cmp ...)), 1).
8669 if (Cond.getOpcode() == ISD::AND &&
8670 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8671 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008672 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008673 Cond = Cond.getOperand(0);
8674 }
8675
Evan Cheng3f41d662007-10-08 22:16:29 +00008676 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8677 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008678 if (Cond.getOpcode() == X86ISD::SETCC ||
8679 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008680 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008681
Dan Gohman475871a2008-07-27 21:46:04 +00008682 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008683 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008684 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008685 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008686 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008687 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008688 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008689 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008690 default: break;
8691 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008692 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008693 // These can only come from an arithmetic instruction with overflow,
8694 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008695 Cond = Cond.getNode()->getOperand(1);
8696 addTest = false;
8697 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008698 }
Evan Cheng0488db92007-09-25 01:57:46 +00008699 }
Evan Cheng370e5342008-12-03 08:38:43 +00008700 } else {
8701 unsigned CondOpc;
8702 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8703 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008704 if (CondOpc == ISD::OR) {
8705 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8706 // two branches instead of an explicit OR instruction with a
8707 // separate test.
8708 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008709 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008710 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008711 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008712 Chain, Dest, CC, Cmp);
8713 CC = Cond.getOperand(1).getOperand(0);
8714 Cond = Cmp;
8715 addTest = false;
8716 }
8717 } else { // ISD::AND
8718 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8719 // two branches instead of an explicit AND instruction with a
8720 // separate test. However, we only do this if this block doesn't
8721 // have a fall-through edge, because this requires an explicit
8722 // jmp when the condition is false.
8723 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008724 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008725 Op.getNode()->hasOneUse()) {
8726 X86::CondCode CCode =
8727 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8728 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008729 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008730 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008731 // Look for an unconditional branch following this conditional branch.
8732 // We need this because we need to reverse the successors in order
8733 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008734 if (User->getOpcode() == ISD::BR) {
8735 SDValue FalseBB = User->getOperand(1);
8736 SDNode *NewBR =
8737 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008738 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008739 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008740 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008741
Dale Johannesene4d209d2009-02-03 20:21:25 +00008742 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008743 Chain, Dest, CC, Cmp);
8744 X86::CondCode CCode =
8745 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8746 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008747 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008748 Cond = Cmp;
8749 addTest = false;
8750 }
8751 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008752 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008753 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8754 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8755 // It should be transformed during dag combiner except when the condition
8756 // is set by a arithmetics with overflow node.
8757 X86::CondCode CCode =
8758 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8759 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008760 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008761 Cond = Cond.getOperand(0).getOperand(1);
8762 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008763 }
Evan Cheng0488db92007-09-25 01:57:46 +00008764 }
8765
8766 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008767 // Look pass the truncate.
8768 if (Cond.getOpcode() == ISD::TRUNCATE)
8769 Cond = Cond.getOperand(0);
8770
8771 // We know the result of AND is compared against zero. Try to match
8772 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008773 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008774 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8775 if (NewSetCC.getNode()) {
8776 CC = NewSetCC.getOperand(0);
8777 Cond = NewSetCC.getOperand(1);
8778 addTest = false;
8779 }
8780 }
8781 }
8782
8783 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008784 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008785 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008786 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008787 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008788 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008789}
8790
Anton Korobeynikove060b532007-04-17 19:34:00 +00008791
8792// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8793// Calls to _alloca is needed to probe the stack when allocating more than 4k
8794// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8795// that the guard pages used by the OS virtual memory manager are allocated in
8796// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008797SDValue
8798X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008799 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008800 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008801 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008802 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008803 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008804
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008805 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008806 SDValue Chain = Op.getOperand(0);
8807 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008808 // FIXME: Ensure alignment here
8809
Dan Gohman475871a2008-07-27 21:46:04 +00008810 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008811
Owen Anderson825b72b2009-08-11 20:47:22 +00008812 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008813 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008814
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008815 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008816 Flag = Chain.getValue(1);
8817
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008818 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008819
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008820 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008821 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008822
Dale Johannesendd64c412009-02-04 00:33:20 +00008823 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008824
Dan Gohman475871a2008-07-27 21:46:04 +00008825 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008826 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008827}
8828
Dan Gohmand858e902010-04-17 15:26:15 +00008829SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008830 MachineFunction &MF = DAG.getMachineFunction();
8831 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8832
Dan Gohman69de1932008-02-06 22:27:42 +00008833 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008834 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008835
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008836 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008837 // vastart just stores the address of the VarArgsFrameIndex slot into the
8838 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008839 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8840 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008841 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8842 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008843 }
8844
8845 // __va_list_tag:
8846 // gp_offset (0 - 6 * 8)
8847 // fp_offset (48 - 48 + 8 * 16)
8848 // overflow_arg_area (point to parameters coming in memory).
8849 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008850 SmallVector<SDValue, 8> MemOps;
8851 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008852 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008853 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008854 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8855 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008856 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008857 MemOps.push_back(Store);
8858
8859 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008860 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008861 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008862 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008863 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8864 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008865 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008866 MemOps.push_back(Store);
8867
8868 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008869 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008870 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008871 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8872 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008873 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8874 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008875 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008876 MemOps.push_back(Store);
8877
8878 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008879 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008880 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008881 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8882 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008883 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8884 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008885 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008886 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008887 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008888}
8889
Dan Gohmand858e902010-04-17 15:26:15 +00008890SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008891 assert(Subtarget->is64Bit() &&
8892 "LowerVAARG only handles 64-bit va_arg!");
8893 assert((Subtarget->isTargetLinux() ||
8894 Subtarget->isTargetDarwin()) &&
8895 "Unhandled target in LowerVAARG");
8896 assert(Op.getNode()->getNumOperands() == 4);
8897 SDValue Chain = Op.getOperand(0);
8898 SDValue SrcPtr = Op.getOperand(1);
8899 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8900 unsigned Align = Op.getConstantOperandVal(3);
8901 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008902
Dan Gohman320afb82010-10-12 18:00:49 +00008903 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008904 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008905 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8906 uint8_t ArgMode;
8907
8908 // Decide which area this value should be read from.
8909 // TODO: Implement the AMD64 ABI in its entirety. This simple
8910 // selection mechanism works only for the basic types.
8911 if (ArgVT == MVT::f80) {
8912 llvm_unreachable("va_arg for f80 not yet implemented");
8913 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8914 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8915 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8916 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8917 } else {
8918 llvm_unreachable("Unhandled argument type in LowerVAARG");
8919 }
8920
8921 if (ArgMode == 2) {
8922 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008923 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008924 !(DAG.getMachineFunction()
8925 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008926 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008927 }
8928
8929 // Insert VAARG_64 node into the DAG
8930 // VAARG_64 returns two values: Variable Argument Address, Chain
8931 SmallVector<SDValue, 11> InstOps;
8932 InstOps.push_back(Chain);
8933 InstOps.push_back(SrcPtr);
8934 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8935 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8936 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8937 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8938 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8939 VTs, &InstOps[0], InstOps.size(),
8940 MVT::i64,
8941 MachinePointerInfo(SV),
8942 /*Align=*/0,
8943 /*Volatile=*/false,
8944 /*ReadMem=*/true,
8945 /*WriteMem=*/true);
8946 Chain = VAARG.getValue(1);
8947
8948 // Load the next argument and return it
8949 return DAG.getLoad(ArgVT, dl,
8950 Chain,
8951 VAARG,
8952 MachinePointerInfo(),
8953 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008954}
8955
Dan Gohmand858e902010-04-17 15:26:15 +00008956SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008957 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008958 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008959 SDValue Chain = Op.getOperand(0);
8960 SDValue DstPtr = Op.getOperand(1);
8961 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008962 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8963 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008964 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008965
Chris Lattnere72f2022010-09-21 05:40:29 +00008966 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008967 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008968 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008969 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008970}
8971
Dan Gohman475871a2008-07-27 21:46:04 +00008972SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008973X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008974 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008975 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008976 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008977 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008978 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008979 case Intrinsic::x86_sse_comieq_ss:
8980 case Intrinsic::x86_sse_comilt_ss:
8981 case Intrinsic::x86_sse_comile_ss:
8982 case Intrinsic::x86_sse_comigt_ss:
8983 case Intrinsic::x86_sse_comige_ss:
8984 case Intrinsic::x86_sse_comineq_ss:
8985 case Intrinsic::x86_sse_ucomieq_ss:
8986 case Intrinsic::x86_sse_ucomilt_ss:
8987 case Intrinsic::x86_sse_ucomile_ss:
8988 case Intrinsic::x86_sse_ucomigt_ss:
8989 case Intrinsic::x86_sse_ucomige_ss:
8990 case Intrinsic::x86_sse_ucomineq_ss:
8991 case Intrinsic::x86_sse2_comieq_sd:
8992 case Intrinsic::x86_sse2_comilt_sd:
8993 case Intrinsic::x86_sse2_comile_sd:
8994 case Intrinsic::x86_sse2_comigt_sd:
8995 case Intrinsic::x86_sse2_comige_sd:
8996 case Intrinsic::x86_sse2_comineq_sd:
8997 case Intrinsic::x86_sse2_ucomieq_sd:
8998 case Intrinsic::x86_sse2_ucomilt_sd:
8999 case Intrinsic::x86_sse2_ucomile_sd:
9000 case Intrinsic::x86_sse2_ucomigt_sd:
9001 case Intrinsic::x86_sse2_ucomige_sd:
9002 case Intrinsic::x86_sse2_ucomineq_sd: {
9003 unsigned Opc = 0;
9004 ISD::CondCode CC = ISD::SETCC_INVALID;
9005 switch (IntNo) {
9006 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009007 case Intrinsic::x86_sse_comieq_ss:
9008 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009009 Opc = X86ISD::COMI;
9010 CC = ISD::SETEQ;
9011 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009012 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009013 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009014 Opc = X86ISD::COMI;
9015 CC = ISD::SETLT;
9016 break;
9017 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009018 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009019 Opc = X86ISD::COMI;
9020 CC = ISD::SETLE;
9021 break;
9022 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009023 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009024 Opc = X86ISD::COMI;
9025 CC = ISD::SETGT;
9026 break;
9027 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009028 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009029 Opc = X86ISD::COMI;
9030 CC = ISD::SETGE;
9031 break;
9032 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009033 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009034 Opc = X86ISD::COMI;
9035 CC = ISD::SETNE;
9036 break;
9037 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009038 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009039 Opc = X86ISD::UCOMI;
9040 CC = ISD::SETEQ;
9041 break;
9042 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009043 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009044 Opc = X86ISD::UCOMI;
9045 CC = ISD::SETLT;
9046 break;
9047 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009048 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009049 Opc = X86ISD::UCOMI;
9050 CC = ISD::SETLE;
9051 break;
9052 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009053 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009054 Opc = X86ISD::UCOMI;
9055 CC = ISD::SETGT;
9056 break;
9057 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009058 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009059 Opc = X86ISD::UCOMI;
9060 CC = ISD::SETGE;
9061 break;
9062 case Intrinsic::x86_sse_ucomineq_ss:
9063 case Intrinsic::x86_sse2_ucomineq_sd:
9064 Opc = X86ISD::UCOMI;
9065 CC = ISD::SETNE;
9066 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009067 }
Evan Cheng734503b2006-09-11 02:19:56 +00009068
Dan Gohman475871a2008-07-27 21:46:04 +00009069 SDValue LHS = Op.getOperand(1);
9070 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009071 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009072 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009073 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9074 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9075 DAG.getConstant(X86CC, MVT::i8), Cond);
9076 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009077 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009078 // ptest and testp intrinsics. The intrinsic these come from are designed to
9079 // return an integer value, not just an instruction so lower it to the ptest
9080 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009081 case Intrinsic::x86_sse41_ptestz:
9082 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009083 case Intrinsic::x86_sse41_ptestnzc:
9084 case Intrinsic::x86_avx_ptestz_256:
9085 case Intrinsic::x86_avx_ptestc_256:
9086 case Intrinsic::x86_avx_ptestnzc_256:
9087 case Intrinsic::x86_avx_vtestz_ps:
9088 case Intrinsic::x86_avx_vtestc_ps:
9089 case Intrinsic::x86_avx_vtestnzc_ps:
9090 case Intrinsic::x86_avx_vtestz_pd:
9091 case Intrinsic::x86_avx_vtestc_pd:
9092 case Intrinsic::x86_avx_vtestnzc_pd:
9093 case Intrinsic::x86_avx_vtestz_ps_256:
9094 case Intrinsic::x86_avx_vtestc_ps_256:
9095 case Intrinsic::x86_avx_vtestnzc_ps_256:
9096 case Intrinsic::x86_avx_vtestz_pd_256:
9097 case Intrinsic::x86_avx_vtestc_pd_256:
9098 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9099 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009100 unsigned X86CC = 0;
9101 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009102 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009103 case Intrinsic::x86_avx_vtestz_ps:
9104 case Intrinsic::x86_avx_vtestz_pd:
9105 case Intrinsic::x86_avx_vtestz_ps_256:
9106 case Intrinsic::x86_avx_vtestz_pd_256:
9107 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009108 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009109 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009110 // ZF = 1
9111 X86CC = X86::COND_E;
9112 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009113 case Intrinsic::x86_avx_vtestc_ps:
9114 case Intrinsic::x86_avx_vtestc_pd:
9115 case Intrinsic::x86_avx_vtestc_ps_256:
9116 case Intrinsic::x86_avx_vtestc_pd_256:
9117 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009118 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009119 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009120 // CF = 1
9121 X86CC = X86::COND_B;
9122 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009123 case Intrinsic::x86_avx_vtestnzc_ps:
9124 case Intrinsic::x86_avx_vtestnzc_pd:
9125 case Intrinsic::x86_avx_vtestnzc_ps_256:
9126 case Intrinsic::x86_avx_vtestnzc_pd_256:
9127 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009128 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009129 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009130 // ZF and CF = 0
9131 X86CC = X86::COND_A;
9132 break;
9133 }
Eric Christopherfd179292009-08-27 18:07:15 +00009134
Eric Christopher71c67532009-07-29 00:28:05 +00009135 SDValue LHS = Op.getOperand(1);
9136 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009137 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9138 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009139 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9140 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9141 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009142 }
Evan Cheng5759f972008-05-04 09:15:50 +00009143
9144 // Fix vector shift instructions where the last operand is a non-immediate
9145 // i32 value.
9146 case Intrinsic::x86_sse2_pslli_w:
9147 case Intrinsic::x86_sse2_pslli_d:
9148 case Intrinsic::x86_sse2_pslli_q:
9149 case Intrinsic::x86_sse2_psrli_w:
9150 case Intrinsic::x86_sse2_psrli_d:
9151 case Intrinsic::x86_sse2_psrli_q:
9152 case Intrinsic::x86_sse2_psrai_w:
9153 case Intrinsic::x86_sse2_psrai_d:
9154 case Intrinsic::x86_mmx_pslli_w:
9155 case Intrinsic::x86_mmx_pslli_d:
9156 case Intrinsic::x86_mmx_pslli_q:
9157 case Intrinsic::x86_mmx_psrli_w:
9158 case Intrinsic::x86_mmx_psrli_d:
9159 case Intrinsic::x86_mmx_psrli_q:
9160 case Intrinsic::x86_mmx_psrai_w:
9161 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009162 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009163 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009164 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009165
9166 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009168 switch (IntNo) {
9169 case Intrinsic::x86_sse2_pslli_w:
9170 NewIntNo = Intrinsic::x86_sse2_psll_w;
9171 break;
9172 case Intrinsic::x86_sse2_pslli_d:
9173 NewIntNo = Intrinsic::x86_sse2_psll_d;
9174 break;
9175 case Intrinsic::x86_sse2_pslli_q:
9176 NewIntNo = Intrinsic::x86_sse2_psll_q;
9177 break;
9178 case Intrinsic::x86_sse2_psrli_w:
9179 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9180 break;
9181 case Intrinsic::x86_sse2_psrli_d:
9182 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9183 break;
9184 case Intrinsic::x86_sse2_psrli_q:
9185 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9186 break;
9187 case Intrinsic::x86_sse2_psrai_w:
9188 NewIntNo = Intrinsic::x86_sse2_psra_w;
9189 break;
9190 case Intrinsic::x86_sse2_psrai_d:
9191 NewIntNo = Intrinsic::x86_sse2_psra_d;
9192 break;
9193 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009194 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009195 switch (IntNo) {
9196 case Intrinsic::x86_mmx_pslli_w:
9197 NewIntNo = Intrinsic::x86_mmx_psll_w;
9198 break;
9199 case Intrinsic::x86_mmx_pslli_d:
9200 NewIntNo = Intrinsic::x86_mmx_psll_d;
9201 break;
9202 case Intrinsic::x86_mmx_pslli_q:
9203 NewIntNo = Intrinsic::x86_mmx_psll_q;
9204 break;
9205 case Intrinsic::x86_mmx_psrli_w:
9206 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9207 break;
9208 case Intrinsic::x86_mmx_psrli_d:
9209 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9210 break;
9211 case Intrinsic::x86_mmx_psrli_q:
9212 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9213 break;
9214 case Intrinsic::x86_mmx_psrai_w:
9215 NewIntNo = Intrinsic::x86_mmx_psra_w;
9216 break;
9217 case Intrinsic::x86_mmx_psrai_d:
9218 NewIntNo = Intrinsic::x86_mmx_psra_d;
9219 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009220 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009221 }
9222 break;
9223 }
9224 }
Mon P Wangefa42202009-09-03 19:56:25 +00009225
9226 // The vector shift intrinsics with scalars uses 32b shift amounts but
9227 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9228 // to be zero.
9229 SDValue ShOps[4];
9230 ShOps[0] = ShAmt;
9231 ShOps[1] = DAG.getConstant(0, MVT::i32);
9232 if (ShAmtVT == MVT::v4i32) {
9233 ShOps[2] = DAG.getUNDEF(MVT::i32);
9234 ShOps[3] = DAG.getUNDEF(MVT::i32);
9235 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9236 } else {
9237 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009238// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009239 }
9240
Owen Andersone50ed302009-08-10 22:56:29 +00009241 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009242 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009243 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009244 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009245 Op.getOperand(1), ShAmt);
9246 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009247 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009248}
Evan Cheng72261582005-12-20 06:22:03 +00009249
Dan Gohmand858e902010-04-17 15:26:15 +00009250SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9251 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009252 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9253 MFI->setReturnAddressIsTaken(true);
9254
Bill Wendling64e87322009-01-16 19:25:27 +00009255 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009256 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009257
9258 if (Depth > 0) {
9259 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9260 SDValue Offset =
9261 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009262 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009263 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009264 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009265 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00009266 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009267 }
9268
9269 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009270 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009271 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009272 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009273}
9274
Dan Gohmand858e902010-04-17 15:26:15 +00009275SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009276 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9277 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009278
Owen Andersone50ed302009-08-10 22:56:29 +00009279 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009280 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009281 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9282 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009283 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009284 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009285 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9286 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00009287 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009288 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009289}
9290
Dan Gohman475871a2008-07-27 21:46:04 +00009291SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009292 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009293 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009294}
9295
Dan Gohmand858e902010-04-17 15:26:15 +00009296SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009297 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009298 SDValue Chain = Op.getOperand(0);
9299 SDValue Offset = Op.getOperand(1);
9300 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009301 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009302
Dan Gohmand8816272010-08-11 18:14:00 +00009303 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9304 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9305 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009306 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009307
Dan Gohmand8816272010-08-11 18:14:00 +00009308 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9309 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009310 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009311 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9312 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009313 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009314 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009315
Dale Johannesene4d209d2009-02-03 20:21:25 +00009316 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009317 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009318 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009319}
9320
Dan Gohman475871a2008-07-27 21:46:04 +00009321SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009322 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009323 SDValue Root = Op.getOperand(0);
9324 SDValue Trmp = Op.getOperand(1); // trampoline
9325 SDValue FPtr = Op.getOperand(2); // nested function
9326 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009327 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009328
Dan Gohman69de1932008-02-06 22:27:42 +00009329 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009330
9331 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009332 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009333
9334 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009335 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9336 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009337
Evan Cheng0e6a0522011-07-18 20:57:22 +00009338 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9339 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009340
9341 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9342
9343 // Load the pointer to the nested function into R11.
9344 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009345 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009347 Addr, MachinePointerInfo(TrmpAddr),
9348 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009349
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9351 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009352 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9353 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009354 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009355
9356 // Load the 'nest' parameter value into R10.
9357 // R10 is specified in X86CallingConv.td
9358 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9360 DAG.getConstant(10, MVT::i64));
9361 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009362 Addr, MachinePointerInfo(TrmpAddr, 10),
9363 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009364
Owen Anderson825b72b2009-08-11 20:47:22 +00009365 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9366 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009367 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9368 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009369 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009370
9371 // Jump to the nested function.
9372 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009373 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9374 DAG.getConstant(20, MVT::i64));
9375 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009376 Addr, MachinePointerInfo(TrmpAddr, 20),
9377 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009378
9379 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9381 DAG.getConstant(22, MVT::i64));
9382 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009383 MachinePointerInfo(TrmpAddr, 22),
9384 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009385
Dan Gohman475871a2008-07-27 21:46:04 +00009386 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009387 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009388 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009389 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009390 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009391 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009392 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009393 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009394
9395 switch (CC) {
9396 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009397 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009398 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009399 case CallingConv::X86_StdCall: {
9400 // Pass 'nest' parameter in ECX.
9401 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009402 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009403
9404 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009405 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009406 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009407
Chris Lattner58d74912008-03-12 17:45:29 +00009408 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009409 unsigned InRegCount = 0;
9410 unsigned Idx = 1;
9411
9412 for (FunctionType::param_iterator I = FTy->param_begin(),
9413 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009414 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009415 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009416 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009417
9418 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009419 report_fatal_error("Nest register in use - reduce number of inreg"
9420 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009421 }
9422 }
9423 break;
9424 }
9425 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009426 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009427 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009428 // Pass 'nest' parameter in EAX.
9429 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009430 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009431 break;
9432 }
9433
Dan Gohman475871a2008-07-27 21:46:04 +00009434 SDValue OutChains[4];
9435 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009436
Owen Anderson825b72b2009-08-11 20:47:22 +00009437 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9438 DAG.getConstant(10, MVT::i32));
9439 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009440
Chris Lattnera62fe662010-02-05 19:20:30 +00009441 // This is storing the opcode for MOV32ri.
9442 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009443 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009444 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009445 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009446 Trmp, MachinePointerInfo(TrmpAddr),
9447 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009448
Owen Anderson825b72b2009-08-11 20:47:22 +00009449 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9450 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009451 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9452 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009453 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009454
Chris Lattnera62fe662010-02-05 19:20:30 +00009455 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9457 DAG.getConstant(5, MVT::i32));
9458 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009459 MachinePointerInfo(TrmpAddr, 5),
9460 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009461
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9463 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009464 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9465 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009466 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009467
Dan Gohman475871a2008-07-27 21:46:04 +00009468 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009470 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009471 }
9472}
9473
Dan Gohmand858e902010-04-17 15:26:15 +00009474SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9475 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009476 /*
9477 The rounding mode is in bits 11:10 of FPSR, and has the following
9478 settings:
9479 00 Round to nearest
9480 01 Round to -inf
9481 10 Round to +inf
9482 11 Round to 0
9483
9484 FLT_ROUNDS, on the other hand, expects the following:
9485 -1 Undefined
9486 0 Round to 0
9487 1 Round to nearest
9488 2 Round to +inf
9489 3 Round to -inf
9490
9491 To perform the conversion, we do:
9492 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9493 */
9494
9495 MachineFunction &MF = DAG.getMachineFunction();
9496 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009497 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009498 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009499 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009500 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009501
9502 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009503 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009504 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009505
Michael J. Spencerec38de22010-10-10 22:04:20 +00009506
Chris Lattner2156b792010-09-22 01:11:26 +00009507 MachineMemOperand *MMO =
9508 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9509 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009510
Chris Lattner2156b792010-09-22 01:11:26 +00009511 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9512 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9513 DAG.getVTList(MVT::Other),
9514 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009515
9516 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009517 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009518 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009519
9520 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009521 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009522 DAG.getNode(ISD::SRL, DL, MVT::i16,
9523 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 CWD, DAG.getConstant(0x800, MVT::i16)),
9525 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009526 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009527 DAG.getNode(ISD::SRL, DL, MVT::i16,
9528 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 CWD, DAG.getConstant(0x400, MVT::i16)),
9530 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009531
Dan Gohman475871a2008-07-27 21:46:04 +00009532 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009533 DAG.getNode(ISD::AND, DL, MVT::i16,
9534 DAG.getNode(ISD::ADD, DL, MVT::i16,
9535 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009536 DAG.getConstant(1, MVT::i16)),
9537 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009538
9539
Duncan Sands83ec4b62008-06-06 12:08:01 +00009540 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009541 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009542}
9543
Dan Gohmand858e902010-04-17 15:26:15 +00009544SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009545 EVT VT = Op.getValueType();
9546 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009547 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009548 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009549
9550 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009552 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009554 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009555 }
Evan Cheng18efe262007-12-14 02:13:44 +00009556
Evan Cheng152804e2007-12-14 08:30:15 +00009557 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009558 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009559 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009560
9561 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009562 SDValue Ops[] = {
9563 Op,
9564 DAG.getConstant(NumBits+NumBits-1, OpVT),
9565 DAG.getConstant(X86::COND_E, MVT::i8),
9566 Op.getValue(1)
9567 };
9568 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009569
9570 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009571 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009572
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 if (VT == MVT::i8)
9574 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009575 return Op;
9576}
9577
Dan Gohmand858e902010-04-17 15:26:15 +00009578SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009579 EVT VT = Op.getValueType();
9580 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009581 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009582 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009583
9584 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009585 if (VT == MVT::i8) {
9586 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009587 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009588 }
Evan Cheng152804e2007-12-14 08:30:15 +00009589
9590 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009592 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009593
9594 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009595 SDValue Ops[] = {
9596 Op,
9597 DAG.getConstant(NumBits, OpVT),
9598 DAG.getConstant(X86::COND_E, MVT::i8),
9599 Op.getValue(1)
9600 };
9601 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009602
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 if (VT == MVT::i8)
9604 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009605 return Op;
9606}
9607
Craig Topper13894fa2011-08-24 06:14:18 +00009608// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9609// ones, and then concatenate the result back.
9610static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009611 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009612
9613 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9614 "Unsupported value type for operation");
9615
9616 int NumElems = VT.getVectorNumElements();
9617 DebugLoc dl = Op.getDebugLoc();
9618 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9619 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9620
9621 // Extract the LHS vectors
9622 SDValue LHS = Op.getOperand(0);
9623 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9624 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9625
9626 // Extract the RHS vectors
9627 SDValue RHS = Op.getOperand(1);
9628 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9629 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9630
9631 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9632 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9633
9634 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9635 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9636 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9637}
9638
9639SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9640 assert(Op.getValueType().getSizeInBits() == 256 &&
9641 Op.getValueType().isInteger() &&
9642 "Only handle AVX 256-bit vector integer operation");
9643 return Lower256IntArith(Op, DAG);
9644}
9645
9646SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9647 assert(Op.getValueType().getSizeInBits() == 256 &&
9648 Op.getValueType().isInteger() &&
9649 "Only handle AVX 256-bit vector integer operation");
9650 return Lower256IntArith(Op, DAG);
9651}
9652
9653SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9654 EVT VT = Op.getValueType();
9655
9656 // Decompose 256-bit ops into smaller 128-bit ops.
9657 if (VT.getSizeInBits() == 256)
9658 return Lower256IntArith(Op, DAG);
9659
Owen Anderson825b72b2009-08-11 20:47:22 +00009660 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009661 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009662
Mon P Wangaf9b9522008-12-18 21:42:19 +00009663 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9664 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9665 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9666 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9667 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9668 //
9669 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9670 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9671 // return AloBlo + AloBhi + AhiBlo;
9672
9673 SDValue A = Op.getOperand(0);
9674 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009675
Dale Johannesene4d209d2009-02-03 20:21:25 +00009676 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009677 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9678 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009679 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009680 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9681 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009682 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009683 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009684 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009685 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009687 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009688 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009690 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009691 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9693 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009694 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009695 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9696 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009697 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9698 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009699 return Res;
9700}
9701
Nadav Rotem43012222011-05-11 08:12:09 +00009702SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9703
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009704 EVT VT = Op.getValueType();
9705 DebugLoc dl = Op.getDebugLoc();
9706 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009707 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009708 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009709
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009710 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9711 return SDValue();
9712
9713 // Decompose 256-bit shifts into smaller 128-bit shifts.
9714 if (VT.getSizeInBits() == 256) {
9715 int NumElems = VT.getVectorNumElements();
9716 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9717 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9718
9719 // Extract the two vectors
9720 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9721 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9722 DAG, dl);
9723
9724 // Recreate the shift amount vectors
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009725 SDValue Amt1, Amt2;
9726 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
9727 // Constant shift amount
9728 SmallVector<SDValue, 4> Amt1Csts;
9729 SmallVector<SDValue, 4> Amt2Csts;
9730 for (int i = 0; i < NumElems/2; ++i)
9731 Amt1Csts.push_back(Amt->getOperand(i));
9732 for (int i = NumElems/2; i < NumElems; ++i)
9733 Amt2Csts.push_back(Amt->getOperand(i));
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009734
Bruno Cardoso Lopes0dd80b02011-08-17 22:12:20 +00009735 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9736 &Amt1Csts[0], NumElems/2);
9737 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9738 &Amt2Csts[0], NumElems/2);
9739 } else {
9740 // Variable shift amount
9741 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
9742 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
9743 DAG, dl);
9744 }
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009745
9746 // Issue new vector shifts for the smaller types
9747 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9748 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9749
9750 // Concatenate the result back
9751 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9752 }
Nate Begeman51409212010-07-28 00:21:48 +00009753
Nadav Rotem43012222011-05-11 08:12:09 +00009754 // Optimize shl/srl/sra with constant shift amount.
9755 if (isSplatVector(Amt.getNode())) {
9756 SDValue SclrAmt = Amt->getOperand(0);
9757 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9758 uint64_t ShiftAmt = C->getZExtValue();
9759
9760 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9761 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9762 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9763 R, DAG.getConstant(ShiftAmt, MVT::i32));
9764
9765 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9766 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9767 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9768 R, DAG.getConstant(ShiftAmt, MVT::i32));
9769
9770 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9771 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9772 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9773 R, DAG.getConstant(ShiftAmt, MVT::i32));
9774
9775 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9776 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9777 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9778 R, DAG.getConstant(ShiftAmt, MVT::i32));
9779
9780 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9781 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9782 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9783 R, DAG.getConstant(ShiftAmt, MVT::i32));
9784
9785 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9786 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9787 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9788 R, DAG.getConstant(ShiftAmt, MVT::i32));
9789
9790 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9791 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9792 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9793 R, DAG.getConstant(ShiftAmt, MVT::i32));
9794
9795 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9796 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9797 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9798 R, DAG.getConstant(ShiftAmt, MVT::i32));
9799 }
9800 }
9801
9802 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009803 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009804 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9805 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9806 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9807
9808 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009809
Nate Begeman51409212010-07-28 00:21:48 +00009810 std::vector<Constant*> CV(4, CI);
9811 Constant *C = ConstantVector::get(CV);
9812 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9813 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009814 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009815 false, false, 16);
9816
9817 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009818 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009819 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9820 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9821 }
Nadav Rotem43012222011-05-11 08:12:09 +00009822 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009823 // a = a << 5;
9824 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9825 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9826 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9827
9828 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9829 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9830
9831 std::vector<Constant*> CVM1(16, CM1);
9832 std::vector<Constant*> CVM2(16, CM2);
9833 Constant *C = ConstantVector::get(CVM1);
9834 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9835 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009836 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009837 false, false, 16);
9838
9839 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9840 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9841 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9842 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9843 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009844 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009845 // a += a
9846 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009847
Nate Begeman51409212010-07-28 00:21:48 +00009848 C = ConstantVector::get(CVM2);
9849 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9850 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009851 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009852 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009853
Nate Begeman51409212010-07-28 00:21:48 +00009854 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9855 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9856 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9857 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9858 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009859 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009860 // a += a
9861 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009862
Nate Begeman51409212010-07-28 00:21:48 +00009863 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009864 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009865 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9866 return R;
9867 }
9868 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009869}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009870
Dan Gohmand858e902010-04-17 15:26:15 +00009871SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009872 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9873 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009874 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9875 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009876 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009877 SDValue LHS = N->getOperand(0);
9878 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009879 unsigned BaseOp = 0;
9880 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009881 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009882 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009883 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009884 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009885 // A subtract of one will be selected as a INC. Note that INC doesn't
9886 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009887 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9888 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009889 BaseOp = X86ISD::INC;
9890 Cond = X86::COND_O;
9891 break;
9892 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009893 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009894 Cond = X86::COND_O;
9895 break;
9896 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009897 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009898 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009899 break;
9900 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009901 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9902 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009903 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9904 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009905 BaseOp = X86ISD::DEC;
9906 Cond = X86::COND_O;
9907 break;
9908 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009909 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009910 Cond = X86::COND_O;
9911 break;
9912 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009913 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009914 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009915 break;
9916 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009917 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009918 Cond = X86::COND_O;
9919 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009920 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9921 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9922 MVT::i32);
9923 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009924
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009925 SDValue SetCC =
9926 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9927 DAG.getConstant(X86::COND_O, MVT::i32),
9928 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009929
Dan Gohman6e5fda22011-07-22 18:45:15 +00009930 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009931 }
Bill Wendling74c37652008-12-09 22:08:41 +00009932 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009933
Bill Wendling61edeb52008-12-02 01:06:39 +00009934 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009935 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009936 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009937
Bill Wendling61edeb52008-12-02 01:06:39 +00009938 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009939 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9940 DAG.getConstant(Cond, MVT::i32),
9941 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009942
Dan Gohman6e5fda22011-07-22 18:45:15 +00009943 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009944}
9945
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009946SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9947 DebugLoc dl = Op.getDebugLoc();
9948 SDNode* Node = Op.getNode();
9949 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9950 EVT VT = Node->getValueType(0);
9951
9952 if (Subtarget->hasSSE2() && VT.isVector()) {
9953 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9954 ExtraVT.getScalarType().getSizeInBits();
9955 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9956
9957 unsigned SHLIntrinsicsID = 0;
9958 unsigned SRAIntrinsicsID = 0;
9959 switch (VT.getSimpleVT().SimpleTy) {
9960 default:
9961 return SDValue();
9962 case MVT::v2i64: {
9963 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9964 SRAIntrinsicsID = 0;
9965 break;
9966 }
9967 case MVT::v4i32: {
9968 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9969 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9970 break;
9971 }
9972 case MVT::v8i16: {
9973 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9974 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9975 break;
9976 }
9977 }
9978
9979 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9980 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9981 Node->getOperand(0), ShAmt);
9982
9983 // In case of 1 bit sext, no need to shr
9984 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9985
9986 if (SRAIntrinsicsID) {
9987 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9988 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9989 Tmp1, ShAmt);
9990 }
9991 return Tmp1;
9992 }
9993
9994 return SDValue();
9995}
9996
9997
Eric Christopher9a9d2752010-07-22 02:48:34 +00009998SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9999 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010000
Eric Christopher77ed1352011-07-08 00:04:56 +000010001 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10002 // There isn't any reason to disable it if the target processor supports it.
10003 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010004 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010005 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010006 SDValue Ops[] = {
10007 DAG.getRegister(X86::ESP, MVT::i32), // Base
10008 DAG.getTargetConstant(1, MVT::i8), // Scale
10009 DAG.getRegister(0, MVT::i32), // Index
10010 DAG.getTargetConstant(0, MVT::i32), // Disp
10011 DAG.getRegister(0, MVT::i32), // Segment.
10012 Zero,
10013 Chain
10014 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010015 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010016 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10017 array_lengthof(Ops));
10018 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010019 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010020
Eric Christopher9a9d2752010-07-22 02:48:34 +000010021 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010022 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010023 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010024
Chris Lattner132929a2010-08-14 17:26:09 +000010025 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10026 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10027 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10028 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010029
Chris Lattner132929a2010-08-14 17:26:09 +000010030 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10031 if (!Op1 && !Op2 && !Op3 && Op4)
10032 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010033
Chris Lattner132929a2010-08-14 17:26:09 +000010034 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10035 if (Op1 && !Op2 && !Op3 && !Op4)
10036 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010037
10038 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010039 // (MFENCE)>;
10040 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010041}
10042
Eli Friedman14648462011-07-27 22:21:52 +000010043SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10044 SelectionDAG &DAG) const {
10045 DebugLoc dl = Op.getDebugLoc();
10046 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10047 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10048 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10049 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10050
10051 // The only fence that needs an instruction is a sequentially-consistent
10052 // cross-thread fence.
10053 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10054 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10055 // no-sse2). There isn't any reason to disable it if the target processor
10056 // supports it.
10057 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
10058 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10059
10060 SDValue Chain = Op.getOperand(0);
10061 SDValue Zero = DAG.getConstant(0, MVT::i32);
10062 SDValue Ops[] = {
10063 DAG.getRegister(X86::ESP, MVT::i32), // Base
10064 DAG.getTargetConstant(1, MVT::i8), // Scale
10065 DAG.getRegister(0, MVT::i32), // Index
10066 DAG.getTargetConstant(0, MVT::i32), // Disp
10067 DAG.getRegister(0, MVT::i32), // Segment.
10068 Zero,
10069 Chain
10070 };
10071 SDNode *Res =
10072 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10073 array_lengthof(Ops));
10074 return SDValue(Res, 0);
10075 }
10076
10077 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10078 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10079}
10080
10081
Dan Gohmand858e902010-04-17 15:26:15 +000010082SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010083 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010084 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010085 unsigned Reg = 0;
10086 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010087 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010088 default:
10089 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010090 case MVT::i8: Reg = X86::AL; size = 1; break;
10091 case MVT::i16: Reg = X86::AX; size = 2; break;
10092 case MVT::i32: Reg = X86::EAX; size = 4; break;
10093 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010094 assert(Subtarget->is64Bit() && "Node not type legal!");
10095 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010096 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010097 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010098 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010099 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010100 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010101 Op.getOperand(1),
10102 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010103 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010104 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010105 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010106 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10107 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10108 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010109 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010110 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010111 return cpOut;
10112}
10113
Duncan Sands1607f052008-12-01 11:39:25 +000010114SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010115 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010116 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010117 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010118 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010119 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010120 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010121 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10122 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010123 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10125 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010126 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010127 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010128 rdx.getValue(1)
10129 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010130 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010131}
10132
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010133SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010134 SelectionDAG &DAG) const {
10135 EVT SrcVT = Op.getOperand(0).getValueType();
10136 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +000010137 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
10138 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010139 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010140 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010141 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010142 // i64 <=> MMX conversions are Legal.
10143 if (SrcVT==MVT::i64 && DstVT.isVector())
10144 return Op;
10145 if (DstVT==MVT::i64 && SrcVT.isVector())
10146 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010147 // MMX <=> MMX conversions are Legal.
10148 if (SrcVT.isVector() && DstVT.isVector())
10149 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010150 // All other conversions need to be expanded.
10151 return SDValue();
10152}
Chris Lattner5b856542010-12-20 00:59:46 +000010153
Dan Gohmand858e902010-04-17 15:26:15 +000010154SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010155 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010156 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010157 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010158 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010159 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010160 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010161 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010162 Node->getOperand(0),
10163 Node->getOperand(1), negOp,
10164 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010165 cast<AtomicSDNode>(Node)->getAlignment(),
10166 cast<AtomicSDNode>(Node)->getOrdering(),
10167 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010168}
10169
Eli Friedman327236c2011-08-24 20:50:09 +000010170static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10171 SDNode *Node = Op.getNode();
10172 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010173 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010174
10175 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010176 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10177 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10178 // (The only way to get a 16-byte store is cmpxchg16b)
10179 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10180 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10181 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010182 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10183 cast<AtomicSDNode>(Node)->getMemoryVT(),
10184 Node->getOperand(0),
10185 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010186 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010187 cast<AtomicSDNode>(Node)->getOrdering(),
10188 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010189 return Swap.getValue(1);
10190 }
10191 // Other atomic stores have a simple pattern.
10192 return Op;
10193}
10194
Chris Lattner5b856542010-12-20 00:59:46 +000010195static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10196 EVT VT = Op.getNode()->getValueType(0);
10197
10198 // Let legalize expand this if it isn't a legal type yet.
10199 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10200 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010201
Chris Lattner5b856542010-12-20 00:59:46 +000010202 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010203
Chris Lattner5b856542010-12-20 00:59:46 +000010204 unsigned Opc;
10205 bool ExtraOp = false;
10206 switch (Op.getOpcode()) {
10207 default: assert(0 && "Invalid code");
10208 case ISD::ADDC: Opc = X86ISD::ADD; break;
10209 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10210 case ISD::SUBC: Opc = X86ISD::SUB; break;
10211 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10212 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010213
Chris Lattner5b856542010-12-20 00:59:46 +000010214 if (!ExtraOp)
10215 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10216 Op.getOperand(1));
10217 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10218 Op.getOperand(1), Op.getOperand(2));
10219}
10220
Evan Cheng0db9fe62006-04-25 20:13:52 +000010221/// LowerOperation - Provide custom lowering hooks for some operations.
10222///
Dan Gohmand858e902010-04-17 15:26:15 +000010223SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010224 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010225 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010226 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010227 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010228 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010229 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10230 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010231 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010232 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010233 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010234 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10235 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10236 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010237 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010238 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010239 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10240 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10241 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010242 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010243 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010244 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010245 case ISD::SHL_PARTS:
10246 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010247 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010248 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010249 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010250 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010251 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010252 case ISD::FABS: return LowerFABS(Op, DAG);
10253 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010254 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010255 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010256 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +000010257 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010258 case ISD::SELECT: return LowerSELECT(Op, DAG);
10259 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010260 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010261 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010262 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010263 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010264 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010265 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10266 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010267 case ISD::FRAME_TO_ARGS_OFFSET:
10268 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010269 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010270 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010271 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010272 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010273 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10274 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010275 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010276 case ISD::SRA:
10277 case ISD::SRL:
10278 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010279 case ISD::SADDO:
10280 case ISD::UADDO:
10281 case ISD::SSUBO:
10282 case ISD::USUBO:
10283 case ISD::SMULO:
10284 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010285 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010286 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010287 case ISD::ADDC:
10288 case ISD::ADDE:
10289 case ISD::SUBC:
10290 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010291 case ISD::ADD: return LowerADD(Op, DAG);
10292 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010293 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010294}
10295
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010296static void ReplaceATOMIC_LOAD(SDNode *Node,
10297 SmallVectorImpl<SDValue> &Results,
10298 SelectionDAG &DAG) {
10299 DebugLoc dl = Node->getDebugLoc();
10300 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10301
10302 // Convert wide load -> cmpxchg8b/cmpxchg16b
10303 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10304 // (The only way to get a 16-byte load is cmpxchg16b)
10305 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
10306 SDValue Zero = DAG.getConstant(0, cast<AtomicSDNode>(Node)->getMemoryVT());
10307 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
10308 cast<AtomicSDNode>(Node)->getMemoryVT(),
10309 Node->getOperand(0),
10310 Node->getOperand(1), Zero, Zero,
10311 cast<AtomicSDNode>(Node)->getMemOperand(),
10312 cast<AtomicSDNode>(Node)->getOrdering(),
10313 cast<AtomicSDNode>(Node)->getSynchScope());
10314 Results.push_back(Swap.getValue(0));
10315 Results.push_back(Swap.getValue(1));
10316}
10317
Duncan Sands1607f052008-12-01 11:39:25 +000010318void X86TargetLowering::
10319ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010320 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010321 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010322 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +000010323 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010324
10325 SDValue Chain = Node->getOperand(0);
10326 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010327 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010328 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010329 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010330 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010331 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010332 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010333 SDValue Result =
10334 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10335 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010336 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010337 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010338 Results.push_back(Result.getValue(2));
10339}
10340
Duncan Sands126d9072008-07-04 11:47:58 +000010341/// ReplaceNodeResults - Replace a node with an illegal result type
10342/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010343void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10344 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010345 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010346 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010347 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010348 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010349 assert(false && "Do not know how to custom type legalize this operation!");
10350 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010351 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010352 case ISD::ADDC:
10353 case ISD::ADDE:
10354 case ISD::SUBC:
10355 case ISD::SUBE:
10356 // We don't want to expand or promote these.
10357 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010358 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010359 std::pair<SDValue,SDValue> Vals =
10360 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010361 SDValue FIST = Vals.first, StackSlot = Vals.second;
10362 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010363 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010364 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010365 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10366 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010367 }
10368 return;
10369 }
10370 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010371 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010372 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010373 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010374 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010375 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010376 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010377 eax.getValue(2));
10378 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10379 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010380 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010381 Results.push_back(edx.getValue(1));
10382 return;
10383 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010384 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010385 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010386 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +000010387 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
10389 DAG.getConstant(0, MVT::i32));
10390 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
10391 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +000010392 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
10393 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +000010394 cpInL.getValue(1));
10395 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +000010396 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
10397 DAG.getConstant(0, MVT::i32));
10398 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
10399 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +000010400 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +000010401 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +000010402 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +000010403 swapInL.getValue(1));
10404 SDValue Ops[] = { swapInH.getValue(0),
10405 N->getOperand(1),
10406 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010407 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010408 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
10409 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
10410 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +000010411 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +000010412 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +000010413 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +000010414 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010415 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010417 Results.push_back(cpOutH.getValue(1));
10418 return;
10419 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010420 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010421 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10422 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010423 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010424 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10425 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010426 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010427 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10428 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010429 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010430 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10431 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010432 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010433 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10434 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010435 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010436 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10437 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010438 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010439 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10440 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010441 case ISD::ATOMIC_LOAD:
10442 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010443 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010444}
10445
Evan Cheng72261582005-12-20 06:22:03 +000010446const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10447 switch (Opcode) {
10448 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010449 case X86ISD::BSF: return "X86ISD::BSF";
10450 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010451 case X86ISD::SHLD: return "X86ISD::SHLD";
10452 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010453 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010454 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010455 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010456 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010457 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010458 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010459 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10460 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10461 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010462 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010463 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010464 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010465 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010466 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010467 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010468 case X86ISD::COMI: return "X86ISD::COMI";
10469 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010470 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010471 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010472 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10473 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010474 case X86ISD::CMOV: return "X86ISD::CMOV";
10475 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010476 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010477 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10478 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010479 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010480 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010481 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010482 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010483 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010484 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10485 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010486 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010487 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010488 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000010489 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
10490 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
10491 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +000010492 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010493 case X86ISD::FMAX: return "X86ISD::FMAX";
10494 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010495 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10496 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010497 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010498 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010499 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010500 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010501 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010502 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10503 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010504 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10505 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10506 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10507 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10508 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10509 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010510 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10511 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010512 case X86ISD::VSHL: return "X86ISD::VSHL";
10513 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010514 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10515 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10516 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10517 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10518 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10519 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10520 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10521 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10522 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10523 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010524 case X86ISD::ADD: return "X86ISD::ADD";
10525 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010526 case X86ISD::ADC: return "X86ISD::ADC";
10527 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010528 case X86ISD::SMUL: return "X86ISD::SMUL";
10529 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010530 case X86ISD::INC: return "X86ISD::INC";
10531 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010532 case X86ISD::OR: return "X86ISD::OR";
10533 case X86ISD::XOR: return "X86ISD::XOR";
10534 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010535 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010536 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010537 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010538 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10539 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10540 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10541 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10542 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10543 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10544 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10545 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10546 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010547 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010548 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010549 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010550 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10551 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010552 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10553 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10554 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10555 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10556 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10557 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10558 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10559 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10560 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010561 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010562 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10563 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10564 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10565 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10566 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10567 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10568 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10569 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10570 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10571 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000010572 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010573 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10574 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10575 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10576 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000010577 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010578 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010579 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010580 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010581 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +000010582 }
10583}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010584
Chris Lattnerc9addb72007-03-30 23:15:24 +000010585// isLegalAddressingMode - Return true if the addressing mode represented
10586// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010587bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010588 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010589 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010590 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010591 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010592
Chris Lattnerc9addb72007-03-30 23:15:24 +000010593 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010594 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010595 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010596
Chris Lattnerc9addb72007-03-30 23:15:24 +000010597 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010598 unsigned GVFlags =
10599 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010600
Chris Lattnerdfed4132009-07-10 07:38:24 +000010601 // If a reference to this global requires an extra load, we can't fold it.
10602 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010603 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010604
Chris Lattnerdfed4132009-07-10 07:38:24 +000010605 // If BaseGV requires a register for the PIC base, we cannot also have a
10606 // BaseReg specified.
10607 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010608 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010609
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010610 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010611 if ((M != CodeModel::Small || R != Reloc::Static) &&
10612 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010613 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010614 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010615
Chris Lattnerc9addb72007-03-30 23:15:24 +000010616 switch (AM.Scale) {
10617 case 0:
10618 case 1:
10619 case 2:
10620 case 4:
10621 case 8:
10622 // These scales always work.
10623 break;
10624 case 3:
10625 case 5:
10626 case 9:
10627 // These scales are formed with basereg+scalereg. Only accept if there is
10628 // no basereg yet.
10629 if (AM.HasBaseReg)
10630 return false;
10631 break;
10632 default: // Other stuff never works.
10633 return false;
10634 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010635
Chris Lattnerc9addb72007-03-30 23:15:24 +000010636 return true;
10637}
10638
10639
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010640bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010641 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010642 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010643 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10644 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010645 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010646 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010647 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010648}
10649
Owen Andersone50ed302009-08-10 22:56:29 +000010650bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010651 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010652 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010653 unsigned NumBits1 = VT1.getSizeInBits();
10654 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010655 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010656 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010657 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010658}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010659
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010660bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010661 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010662 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010663}
10664
Owen Andersone50ed302009-08-10 22:56:29 +000010665bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010666 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010667 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010668}
10669
Owen Andersone50ed302009-08-10 22:56:29 +000010670bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010671 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010672 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010673}
10674
Evan Cheng60c07e12006-07-05 22:17:51 +000010675/// isShuffleMaskLegal - Targets can use this to indicate that they only
10676/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10677/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10678/// are assumed to be legal.
10679bool
Eric Christopherfd179292009-08-27 18:07:15 +000010680X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010681 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010682 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010683 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010684 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010685
Nate Begemana09008b2009-10-19 02:17:23 +000010686 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010687 return (VT.getVectorNumElements() == 2 ||
10688 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10689 isMOVLMask(M, VT) ||
10690 isSHUFPMask(M, VT) ||
10691 isPSHUFDMask(M, VT) ||
10692 isPSHUFHWMask(M, VT) ||
10693 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010694 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010695 isUNPCKLMask(M, VT) ||
10696 isUNPCKHMask(M, VT) ||
10697 isUNPCKL_v_undef_Mask(M, VT) ||
10698 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010699}
10700
Dan Gohman7d8143f2008-04-09 20:09:42 +000010701bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010702X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010703 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010704 unsigned NumElts = VT.getVectorNumElements();
10705 // FIXME: This collection of masks seems suspect.
10706 if (NumElts == 2)
10707 return true;
10708 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10709 return (isMOVLMask(Mask, VT) ||
10710 isCommutedMOVLMask(Mask, VT, true) ||
10711 isSHUFPMask(Mask, VT) ||
10712 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010713 }
10714 return false;
10715}
10716
10717//===----------------------------------------------------------------------===//
10718// X86 Scheduler Hooks
10719//===----------------------------------------------------------------------===//
10720
Mon P Wang63307c32008-05-05 19:05:59 +000010721// private utility function
10722MachineBasicBlock *
10723X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10724 MachineBasicBlock *MBB,
10725 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010726 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010727 unsigned LoadOpc,
10728 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010729 unsigned notOpc,
10730 unsigned EAXreg,
10731 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010732 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010733 // For the atomic bitwise operator, we generate
10734 // thisMBB:
10735 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010736 // ld t1 = [bitinstr.addr]
10737 // op t2 = t1, [bitinstr.val]
10738 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010739 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10740 // bz newMBB
10741 // fallthrough -->nextMBB
10742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10743 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010744 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010745 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010746
Mon P Wang63307c32008-05-05 19:05:59 +000010747 /// First build the CFG
10748 MachineFunction *F = MBB->getParent();
10749 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010750 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10751 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10752 F->insert(MBBIter, newMBB);
10753 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010754
Dan Gohman14152b42010-07-06 20:24:04 +000010755 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10756 nextMBB->splice(nextMBB->begin(), thisMBB,
10757 llvm::next(MachineBasicBlock::iterator(bInstr)),
10758 thisMBB->end());
10759 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010760
Mon P Wang63307c32008-05-05 19:05:59 +000010761 // Update thisMBB to fall through to newMBB
10762 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010763
Mon P Wang63307c32008-05-05 19:05:59 +000010764 // newMBB jumps to itself and fall through to nextMBB
10765 newMBB->addSuccessor(nextMBB);
10766 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010767
Mon P Wang63307c32008-05-05 19:05:59 +000010768 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010769 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010770 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010771 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010772 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010773 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010774 int numArgs = bInstr->getNumOperands() - 1;
10775 for (int i=0; i < numArgs; ++i)
10776 argOpers[i] = &bInstr->getOperand(i+1);
10777
10778 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010779 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010780 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010781
Dale Johannesen140be2d2008-08-19 18:47:28 +000010782 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010783 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010784 for (int i=0; i <= lastAddrIndx; ++i)
10785 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010786
Dale Johannesen140be2d2008-08-19 18:47:28 +000010787 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010788 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010789 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010790 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010791 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010792 tt = t1;
10793
Dale Johannesen140be2d2008-08-19 18:47:28 +000010794 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010795 assert((argOpers[valArgIndx]->isReg() ||
10796 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010797 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010798 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010799 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010800 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010801 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010802 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010803 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010804
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010805 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010806 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010807
Dale Johannesene4d209d2009-02-03 20:21:25 +000010808 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010809 for (int i=0; i <= lastAddrIndx; ++i)
10810 (*MIB).addOperand(*argOpers[i]);
10811 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010812 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010813 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10814 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010815
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010816 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010817 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010818
Mon P Wang63307c32008-05-05 19:05:59 +000010819 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010820 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010821
Dan Gohman14152b42010-07-06 20:24:04 +000010822 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010823 return nextMBB;
10824}
10825
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010826// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010827MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010828X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10829 MachineBasicBlock *MBB,
10830 unsigned regOpcL,
10831 unsigned regOpcH,
10832 unsigned immOpcL,
10833 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010834 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010835 // For the atomic bitwise operator, we generate
10836 // thisMBB (instructions are in pairs, except cmpxchg8b)
10837 // ld t1,t2 = [bitinstr.addr]
10838 // newMBB:
10839 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10840 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010841 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010842 // mov ECX, EBX <- t5, t6
10843 // mov EAX, EDX <- t1, t2
10844 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10845 // mov t3, t4 <- EAX, EDX
10846 // bz newMBB
10847 // result in out1, out2
10848 // fallthrough -->nextMBB
10849
10850 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10851 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010852 const unsigned NotOpc = X86::NOT32r;
10853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10854 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10855 MachineFunction::iterator MBBIter = MBB;
10856 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010857
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010858 /// First build the CFG
10859 MachineFunction *F = MBB->getParent();
10860 MachineBasicBlock *thisMBB = MBB;
10861 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10862 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10863 F->insert(MBBIter, newMBB);
10864 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010865
Dan Gohman14152b42010-07-06 20:24:04 +000010866 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10867 nextMBB->splice(nextMBB->begin(), thisMBB,
10868 llvm::next(MachineBasicBlock::iterator(bInstr)),
10869 thisMBB->end());
10870 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010871
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010872 // Update thisMBB to fall through to newMBB
10873 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010874
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010875 // newMBB jumps to itself and fall through to nextMBB
10876 newMBB->addSuccessor(nextMBB);
10877 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010878
Dale Johannesene4d209d2009-02-03 20:21:25 +000010879 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010880 // Insert instructions into newMBB based on incoming instruction
10881 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010882 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010883 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010884 MachineOperand& dest1Oper = bInstr->getOperand(0);
10885 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010886 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10887 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010888 argOpers[i] = &bInstr->getOperand(i+2);
10889
Dan Gohman71ea4e52010-05-14 21:01:44 +000010890 // We use some of the operands multiple times, so conservatively just
10891 // clear any kill flags that might be present.
10892 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10893 argOpers[i]->setIsKill(false);
10894 }
10895
Evan Chengad5b52f2010-01-08 19:14:57 +000010896 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010897 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010898
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010899 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010900 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010901 for (int i=0; i <= lastAddrIndx; ++i)
10902 (*MIB).addOperand(*argOpers[i]);
10903 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010904 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010905 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010906 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010907 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010908 MachineOperand newOp3 = *(argOpers[3]);
10909 if (newOp3.isImm())
10910 newOp3.setImm(newOp3.getImm()+4);
10911 else
10912 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010913 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010914 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010915
10916 // t3/4 are defined later, at the bottom of the loop
10917 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10918 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010919 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010920 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010921 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010922 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10923
Evan Cheng306b4ca2010-01-08 23:41:50 +000010924 // The subsequent operations should be using the destination registers of
10925 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010926 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010927 t1 = F->getRegInfo().createVirtualRegister(RC);
10928 t2 = F->getRegInfo().createVirtualRegister(RC);
10929 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10930 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010931 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010932 t1 = dest1Oper.getReg();
10933 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010934 }
10935
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010936 int valArgIndx = lastAddrIndx + 1;
10937 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010938 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010939 "invalid operand");
10940 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10941 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010942 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010943 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010944 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010945 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010946 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010947 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010948 (*MIB).addOperand(*argOpers[valArgIndx]);
10949 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010950 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010951 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010952 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010953 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010954 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010955 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010956 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010957 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010958 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010959 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010960
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010961 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010962 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010963 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010964 MIB.addReg(t2);
10965
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010966 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010967 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010968 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010969 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010970
Dale Johannesene4d209d2009-02-03 20:21:25 +000010971 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010972 for (int i=0; i <= lastAddrIndx; ++i)
10973 (*MIB).addOperand(*argOpers[i]);
10974
10975 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010976 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10977 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010978
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010979 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010980 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010981 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010982 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010983
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010984 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010985 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010986
Dan Gohman14152b42010-07-06 20:24:04 +000010987 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010988 return nextMBB;
10989}
10990
10991// private utility function
10992MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010993X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10994 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010995 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010996 // For the atomic min/max operator, we generate
10997 // thisMBB:
10998 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010999 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011000 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011001 // cmp t1, t2
11002 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011003 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011004 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11005 // bz newMBB
11006 // fallthrough -->nextMBB
11007 //
11008 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11009 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011010 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011011 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011012
Mon P Wang63307c32008-05-05 19:05:59 +000011013 /// First build the CFG
11014 MachineFunction *F = MBB->getParent();
11015 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011016 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11017 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11018 F->insert(MBBIter, newMBB);
11019 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011020
Dan Gohman14152b42010-07-06 20:24:04 +000011021 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11022 nextMBB->splice(nextMBB->begin(), thisMBB,
11023 llvm::next(MachineBasicBlock::iterator(mInstr)),
11024 thisMBB->end());
11025 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011026
Mon P Wang63307c32008-05-05 19:05:59 +000011027 // Update thisMBB to fall through to newMBB
11028 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011029
Mon P Wang63307c32008-05-05 19:05:59 +000011030 // newMBB jumps to newMBB and fall through to nextMBB
11031 newMBB->addSuccessor(nextMBB);
11032 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011033
Dale Johannesene4d209d2009-02-03 20:21:25 +000011034 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011035 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011036 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011037 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011038 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011039 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011040 int numArgs = mInstr->getNumOperands() - 1;
11041 for (int i=0; i < numArgs; ++i)
11042 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011043
Mon P Wang63307c32008-05-05 19:05:59 +000011044 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011045 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011046 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011047
Mon P Wangab3e7472008-05-05 22:56:23 +000011048 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011049 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011050 for (int i=0; i <= lastAddrIndx; ++i)
11051 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011052
Mon P Wang63307c32008-05-05 19:05:59 +000011053 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011054 assert((argOpers[valArgIndx]->isReg() ||
11055 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011056 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011057
11058 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011059 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011060 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011061 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011062 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011063 (*MIB).addOperand(*argOpers[valArgIndx]);
11064
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011065 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011066 MIB.addReg(t1);
11067
Dale Johannesene4d209d2009-02-03 20:21:25 +000011068 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011069 MIB.addReg(t1);
11070 MIB.addReg(t2);
11071
11072 // Generate movc
11073 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011074 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011075 MIB.addReg(t2);
11076 MIB.addReg(t1);
11077
11078 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011079 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011080 for (int i=0; i <= lastAddrIndx; ++i)
11081 (*MIB).addOperand(*argOpers[i]);
11082 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011083 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011084 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11085 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011086
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011087 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011088 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011089
Mon P Wang63307c32008-05-05 19:05:59 +000011090 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011091 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011092
Dan Gohman14152b42010-07-06 20:24:04 +000011093 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011094 return nextMBB;
11095}
11096
Eric Christopherf83a5de2009-08-27 18:08:16 +000011097// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011098// or XMM0_V32I8 in AVX all of this code can be replaced with that
11099// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011100MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011101X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011102 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011103 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
11104 "Target must have SSE4.2 or AVX features enabled");
11105
Eric Christopherb120ab42009-08-18 22:50:32 +000011106 DebugLoc dl = MI->getDebugLoc();
11107 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011108 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011109 if (!Subtarget->hasAVX()) {
11110 if (memArg)
11111 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11112 else
11113 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11114 } else {
11115 if (memArg)
11116 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11117 else
11118 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11119 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011120
Eric Christopher41c902f2010-11-30 08:20:21 +000011121 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011122 for (unsigned i = 0; i < numArgs; ++i) {
11123 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011124 if (!(Op.isReg() && Op.isImplicit()))
11125 MIB.addOperand(Op);
11126 }
Eric Christopher41c902f2010-11-30 08:20:21 +000011127 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011128 .addReg(X86::XMM0);
11129
Dan Gohman14152b42010-07-06 20:24:04 +000011130 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011131 return BB;
11132}
11133
11134MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011135X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011136 DebugLoc dl = MI->getDebugLoc();
11137 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011138
Eric Christopher228232b2010-11-30 07:20:12 +000011139 // Address into RAX/EAX, other two args into ECX, EDX.
11140 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11141 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11142 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11143 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011144 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011145
Eric Christopher228232b2010-11-30 07:20:12 +000011146 unsigned ValOps = X86::AddrNumOperands;
11147 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11148 .addReg(MI->getOperand(ValOps).getReg());
11149 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11150 .addReg(MI->getOperand(ValOps+1).getReg());
11151
11152 // The instruction doesn't actually take any operands though.
11153 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011154
Eric Christopher228232b2010-11-30 07:20:12 +000011155 MI->eraseFromParent(); // The pseudo is gone now.
11156 return BB;
11157}
11158
11159MachineBasicBlock *
11160X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011161 DebugLoc dl = MI->getDebugLoc();
11162 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011163
Eric Christopher228232b2010-11-30 07:20:12 +000011164 // First arg in ECX, the second in EAX.
11165 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11166 .addReg(MI->getOperand(0).getReg());
11167 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11168 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011169
Eric Christopher228232b2010-11-30 07:20:12 +000011170 // The instruction doesn't actually take any operands though.
11171 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011172
Eric Christopher228232b2010-11-30 07:20:12 +000011173 MI->eraseFromParent(); // The pseudo is gone now.
11174 return BB;
11175}
11176
11177MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011178X86TargetLowering::EmitVAARG64WithCustomInserter(
11179 MachineInstr *MI,
11180 MachineBasicBlock *MBB) const {
11181 // Emit va_arg instruction on X86-64.
11182
11183 // Operands to this pseudo-instruction:
11184 // 0 ) Output : destination address (reg)
11185 // 1-5) Input : va_list address (addr, i64mem)
11186 // 6 ) ArgSize : Size (in bytes) of vararg type
11187 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11188 // 8 ) Align : Alignment of type
11189 // 9 ) EFLAGS (implicit-def)
11190
11191 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11192 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11193
11194 unsigned DestReg = MI->getOperand(0).getReg();
11195 MachineOperand &Base = MI->getOperand(1);
11196 MachineOperand &Scale = MI->getOperand(2);
11197 MachineOperand &Index = MI->getOperand(3);
11198 MachineOperand &Disp = MI->getOperand(4);
11199 MachineOperand &Segment = MI->getOperand(5);
11200 unsigned ArgSize = MI->getOperand(6).getImm();
11201 unsigned ArgMode = MI->getOperand(7).getImm();
11202 unsigned Align = MI->getOperand(8).getImm();
11203
11204 // Memory Reference
11205 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11206 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11207 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11208
11209 // Machine Information
11210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11211 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11212 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11213 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11214 DebugLoc DL = MI->getDebugLoc();
11215
11216 // struct va_list {
11217 // i32 gp_offset
11218 // i32 fp_offset
11219 // i64 overflow_area (address)
11220 // i64 reg_save_area (address)
11221 // }
11222 // sizeof(va_list) = 24
11223 // alignment(va_list) = 8
11224
11225 unsigned TotalNumIntRegs = 6;
11226 unsigned TotalNumXMMRegs = 8;
11227 bool UseGPOffset = (ArgMode == 1);
11228 bool UseFPOffset = (ArgMode == 2);
11229 unsigned MaxOffset = TotalNumIntRegs * 8 +
11230 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11231
11232 /* Align ArgSize to a multiple of 8 */
11233 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11234 bool NeedsAlign = (Align > 8);
11235
11236 MachineBasicBlock *thisMBB = MBB;
11237 MachineBasicBlock *overflowMBB;
11238 MachineBasicBlock *offsetMBB;
11239 MachineBasicBlock *endMBB;
11240
11241 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11242 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11243 unsigned OffsetReg = 0;
11244
11245 if (!UseGPOffset && !UseFPOffset) {
11246 // If we only pull from the overflow region, we don't create a branch.
11247 // We don't need to alter control flow.
11248 OffsetDestReg = 0; // unused
11249 OverflowDestReg = DestReg;
11250
11251 offsetMBB = NULL;
11252 overflowMBB = thisMBB;
11253 endMBB = thisMBB;
11254 } else {
11255 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11256 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11257 // If not, pull from overflow_area. (branch to overflowMBB)
11258 //
11259 // thisMBB
11260 // | .
11261 // | .
11262 // offsetMBB overflowMBB
11263 // | .
11264 // | .
11265 // endMBB
11266
11267 // Registers for the PHI in endMBB
11268 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11269 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11270
11271 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11272 MachineFunction *MF = MBB->getParent();
11273 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11274 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11275 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11276
11277 MachineFunction::iterator MBBIter = MBB;
11278 ++MBBIter;
11279
11280 // Insert the new basic blocks
11281 MF->insert(MBBIter, offsetMBB);
11282 MF->insert(MBBIter, overflowMBB);
11283 MF->insert(MBBIter, endMBB);
11284
11285 // Transfer the remainder of MBB and its successor edges to endMBB.
11286 endMBB->splice(endMBB->begin(), thisMBB,
11287 llvm::next(MachineBasicBlock::iterator(MI)),
11288 thisMBB->end());
11289 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11290
11291 // Make offsetMBB and overflowMBB successors of thisMBB
11292 thisMBB->addSuccessor(offsetMBB);
11293 thisMBB->addSuccessor(overflowMBB);
11294
11295 // endMBB is a successor of both offsetMBB and overflowMBB
11296 offsetMBB->addSuccessor(endMBB);
11297 overflowMBB->addSuccessor(endMBB);
11298
11299 // Load the offset value into a register
11300 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11301 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11302 .addOperand(Base)
11303 .addOperand(Scale)
11304 .addOperand(Index)
11305 .addDisp(Disp, UseFPOffset ? 4 : 0)
11306 .addOperand(Segment)
11307 .setMemRefs(MMOBegin, MMOEnd);
11308
11309 // Check if there is enough room left to pull this argument.
11310 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11311 .addReg(OffsetReg)
11312 .addImm(MaxOffset + 8 - ArgSizeA8);
11313
11314 // Branch to "overflowMBB" if offset >= max
11315 // Fall through to "offsetMBB" otherwise
11316 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11317 .addMBB(overflowMBB);
11318 }
11319
11320 // In offsetMBB, emit code to use the reg_save_area.
11321 if (offsetMBB) {
11322 assert(OffsetReg != 0);
11323
11324 // Read the reg_save_area address.
11325 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11326 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11327 .addOperand(Base)
11328 .addOperand(Scale)
11329 .addOperand(Index)
11330 .addDisp(Disp, 16)
11331 .addOperand(Segment)
11332 .setMemRefs(MMOBegin, MMOEnd);
11333
11334 // Zero-extend the offset
11335 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11336 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11337 .addImm(0)
11338 .addReg(OffsetReg)
11339 .addImm(X86::sub_32bit);
11340
11341 // Add the offset to the reg_save_area to get the final address.
11342 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11343 .addReg(OffsetReg64)
11344 .addReg(RegSaveReg);
11345
11346 // Compute the offset for the next argument
11347 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11348 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11349 .addReg(OffsetReg)
11350 .addImm(UseFPOffset ? 16 : 8);
11351
11352 // Store it back into the va_list.
11353 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11354 .addOperand(Base)
11355 .addOperand(Scale)
11356 .addOperand(Index)
11357 .addDisp(Disp, UseFPOffset ? 4 : 0)
11358 .addOperand(Segment)
11359 .addReg(NextOffsetReg)
11360 .setMemRefs(MMOBegin, MMOEnd);
11361
11362 // Jump to endMBB
11363 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11364 .addMBB(endMBB);
11365 }
11366
11367 //
11368 // Emit code to use overflow area
11369 //
11370
11371 // Load the overflow_area address into a register.
11372 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11373 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11374 .addOperand(Base)
11375 .addOperand(Scale)
11376 .addOperand(Index)
11377 .addDisp(Disp, 8)
11378 .addOperand(Segment)
11379 .setMemRefs(MMOBegin, MMOEnd);
11380
11381 // If we need to align it, do so. Otherwise, just copy the address
11382 // to OverflowDestReg.
11383 if (NeedsAlign) {
11384 // Align the overflow address
11385 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11386 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11387
11388 // aligned_addr = (addr + (align-1)) & ~(align-1)
11389 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11390 .addReg(OverflowAddrReg)
11391 .addImm(Align-1);
11392
11393 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11394 .addReg(TmpReg)
11395 .addImm(~(uint64_t)(Align-1));
11396 } else {
11397 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11398 .addReg(OverflowAddrReg);
11399 }
11400
11401 // Compute the next overflow address after this argument.
11402 // (the overflow address should be kept 8-byte aligned)
11403 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11404 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11405 .addReg(OverflowDestReg)
11406 .addImm(ArgSizeA8);
11407
11408 // Store the new overflow address.
11409 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11410 .addOperand(Base)
11411 .addOperand(Scale)
11412 .addOperand(Index)
11413 .addDisp(Disp, 8)
11414 .addOperand(Segment)
11415 .addReg(NextAddrReg)
11416 .setMemRefs(MMOBegin, MMOEnd);
11417
11418 // If we branched, emit the PHI to the front of endMBB.
11419 if (offsetMBB) {
11420 BuildMI(*endMBB, endMBB->begin(), DL,
11421 TII->get(X86::PHI), DestReg)
11422 .addReg(OffsetDestReg).addMBB(offsetMBB)
11423 .addReg(OverflowDestReg).addMBB(overflowMBB);
11424 }
11425
11426 // Erase the pseudo instruction
11427 MI->eraseFromParent();
11428
11429 return endMBB;
11430}
11431
11432MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011433X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11434 MachineInstr *MI,
11435 MachineBasicBlock *MBB) const {
11436 // Emit code to save XMM registers to the stack. The ABI says that the
11437 // number of registers to save is given in %al, so it's theoretically
11438 // possible to do an indirect jump trick to avoid saving all of them,
11439 // however this code takes a simpler approach and just executes all
11440 // of the stores if %al is non-zero. It's less code, and it's probably
11441 // easier on the hardware branch predictor, and stores aren't all that
11442 // expensive anyway.
11443
11444 // Create the new basic blocks. One block contains all the XMM stores,
11445 // and one block is the final destination regardless of whether any
11446 // stores were performed.
11447 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11448 MachineFunction *F = MBB->getParent();
11449 MachineFunction::iterator MBBIter = MBB;
11450 ++MBBIter;
11451 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11452 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11453 F->insert(MBBIter, XMMSaveMBB);
11454 F->insert(MBBIter, EndMBB);
11455
Dan Gohman14152b42010-07-06 20:24:04 +000011456 // Transfer the remainder of MBB and its successor edges to EndMBB.
11457 EndMBB->splice(EndMBB->begin(), MBB,
11458 llvm::next(MachineBasicBlock::iterator(MI)),
11459 MBB->end());
11460 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11461
Dan Gohmand6708ea2009-08-15 01:38:56 +000011462 // The original block will now fall through to the XMM save block.
11463 MBB->addSuccessor(XMMSaveMBB);
11464 // The XMMSaveMBB will fall through to the end block.
11465 XMMSaveMBB->addSuccessor(EndMBB);
11466
11467 // Now add the instructions.
11468 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11469 DebugLoc DL = MI->getDebugLoc();
11470
11471 unsigned CountReg = MI->getOperand(0).getReg();
11472 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11473 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11474
11475 if (!Subtarget->isTargetWin64()) {
11476 // If %al is 0, branch around the XMM save block.
11477 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011478 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011479 MBB->addSuccessor(EndMBB);
11480 }
11481
11482 // In the XMM save block, save all the XMM argument registers.
11483 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11484 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011485 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011486 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011487 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011488 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011489 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011490 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
11491 .addFrameIndex(RegSaveFrameIndex)
11492 .addImm(/*Scale=*/1)
11493 .addReg(/*IndexReg=*/0)
11494 .addImm(/*Disp=*/Offset)
11495 .addReg(/*Segment=*/0)
11496 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011497 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011498 }
11499
Dan Gohman14152b42010-07-06 20:24:04 +000011500 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011501
11502 return EndMBB;
11503}
Mon P Wang63307c32008-05-05 19:05:59 +000011504
Evan Cheng60c07e12006-07-05 22:17:51 +000011505MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011506X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011507 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011508 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11509 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011510
Chris Lattner52600972009-09-02 05:57:00 +000011511 // To "insert" a SELECT_CC instruction, we actually have to insert the
11512 // diamond control-flow pattern. The incoming instruction knows the
11513 // destination vreg to set, the condition code register to branch on, the
11514 // true/false values to select between, and a branch opcode to use.
11515 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11516 MachineFunction::iterator It = BB;
11517 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011518
Chris Lattner52600972009-09-02 05:57:00 +000011519 // thisMBB:
11520 // ...
11521 // TrueVal = ...
11522 // cmpTY ccX, r1, r2
11523 // bCC copy1MBB
11524 // fallthrough --> copy0MBB
11525 MachineBasicBlock *thisMBB = BB;
11526 MachineFunction *F = BB->getParent();
11527 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11528 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011529 F->insert(It, copy0MBB);
11530 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011531
Bill Wendling730c07e2010-06-25 20:48:10 +000011532 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11533 // live into the sink and copy blocks.
11534 const MachineFunction *MF = BB->getParent();
11535 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
11536 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000011537
Dan Gohman14152b42010-07-06 20:24:04 +000011538 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
11539 const MachineOperand &MO = MI->getOperand(I);
11540 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000011541 unsigned Reg = MO.getReg();
11542 if (Reg != X86::EFLAGS) continue;
11543 copy0MBB->addLiveIn(Reg);
11544 sinkMBB->addLiveIn(Reg);
11545 }
11546
Dan Gohman14152b42010-07-06 20:24:04 +000011547 // Transfer the remainder of BB and its successor edges to sinkMBB.
11548 sinkMBB->splice(sinkMBB->begin(), BB,
11549 llvm::next(MachineBasicBlock::iterator(MI)),
11550 BB->end());
11551 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11552
11553 // Add the true and fallthrough blocks as its successors.
11554 BB->addSuccessor(copy0MBB);
11555 BB->addSuccessor(sinkMBB);
11556
11557 // Create the conditional branch instruction.
11558 unsigned Opc =
11559 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11560 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11561
Chris Lattner52600972009-09-02 05:57:00 +000011562 // copy0MBB:
11563 // %FalseValue = ...
11564 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011565 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011566
Chris Lattner52600972009-09-02 05:57:00 +000011567 // sinkMBB:
11568 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11569 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011570 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11571 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011572 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11573 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11574
Dan Gohman14152b42010-07-06 20:24:04 +000011575 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011576 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011577}
11578
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011579MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011580X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011581 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011582 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11583 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011584
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011585 assert(!Subtarget->isTargetEnvMacho());
11586
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011587 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11588 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011589
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011590 if (Subtarget->isTargetWin64()) {
11591 if (Subtarget->isTargetCygMing()) {
11592 // ___chkstk(Mingw64):
11593 // Clobbers R10, R11, RAX and EFLAGS.
11594 // Updates RSP.
11595 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11596 .addExternalSymbol("___chkstk")
11597 .addReg(X86::RAX, RegState::Implicit)
11598 .addReg(X86::RSP, RegState::Implicit)
11599 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11600 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11601 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11602 } else {
11603 // __chkstk(MSVCRT): does not update stack pointer.
11604 // Clobbers R10, R11 and EFLAGS.
11605 // FIXME: RAX(allocated size) might be reused and not killed.
11606 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11607 .addExternalSymbol("__chkstk")
11608 .addReg(X86::RAX, RegState::Implicit)
11609 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11610 // RAX has the offset to subtracted from RSP.
11611 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11612 .addReg(X86::RSP)
11613 .addReg(X86::RAX);
11614 }
11615 } else {
11616 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011617 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11618
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011619 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11620 .addExternalSymbol(StackProbeSymbol)
11621 .addReg(X86::EAX, RegState::Implicit)
11622 .addReg(X86::ESP, RegState::Implicit)
11623 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11624 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11625 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11626 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011627
Dan Gohman14152b42010-07-06 20:24:04 +000011628 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011629 return BB;
11630}
Chris Lattner52600972009-09-02 05:57:00 +000011631
11632MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011633X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11634 MachineBasicBlock *BB) const {
11635 // This is pretty easy. We're taking the value that we received from
11636 // our load from the relocation, sticking it in either RDI (x86-64)
11637 // or EAX and doing an indirect call. The return value will then
11638 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011639 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011640 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011641 DebugLoc DL = MI->getDebugLoc();
11642 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011643
11644 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011645 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011646
Eric Christopher30ef0e52010-06-03 04:07:48 +000011647 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011648 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11649 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011650 .addReg(X86::RIP)
11651 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011652 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011653 MI->getOperand(3).getTargetFlags())
11654 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011655 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011656 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011657 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011658 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11659 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011660 .addReg(0)
11661 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011662 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011663 MI->getOperand(3).getTargetFlags())
11664 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011665 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011666 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011667 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011668 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11669 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011670 .addReg(TII->getGlobalBaseReg(F))
11671 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011672 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011673 MI->getOperand(3).getTargetFlags())
11674 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011675 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011676 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011677 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011678
Dan Gohman14152b42010-07-06 20:24:04 +000011679 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011680 return BB;
11681}
11682
11683MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011684X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011685 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011686 switch (MI->getOpcode()) {
11687 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011688 case X86::TAILJMPd64:
11689 case X86::TAILJMPr64:
11690 case X86::TAILJMPm64:
11691 assert(!"TAILJMP64 would not be touched here.");
11692 case X86::TCRETURNdi64:
11693 case X86::TCRETURNri64:
11694 case X86::TCRETURNmi64:
11695 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11696 // On AMD64, additional defs should be added before register allocation.
11697 if (!Subtarget->isTargetWin64()) {
11698 MI->addRegisterDefined(X86::RSI);
11699 MI->addRegisterDefined(X86::RDI);
11700 MI->addRegisterDefined(X86::XMM6);
11701 MI->addRegisterDefined(X86::XMM7);
11702 MI->addRegisterDefined(X86::XMM8);
11703 MI->addRegisterDefined(X86::XMM9);
11704 MI->addRegisterDefined(X86::XMM10);
11705 MI->addRegisterDefined(X86::XMM11);
11706 MI->addRegisterDefined(X86::XMM12);
11707 MI->addRegisterDefined(X86::XMM13);
11708 MI->addRegisterDefined(X86::XMM14);
11709 MI->addRegisterDefined(X86::XMM15);
11710 }
11711 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011712 case X86::WIN_ALLOCA:
11713 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011714 case X86::TLSCall_32:
11715 case X86::TLSCall_64:
11716 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011717 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011718 case X86::CMOV_FR32:
11719 case X86::CMOV_FR64:
11720 case X86::CMOV_V4F32:
11721 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011722 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000011723 case X86::CMOV_V8F32:
11724 case X86::CMOV_V4F64:
11725 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011726 case X86::CMOV_GR16:
11727 case X86::CMOV_GR32:
11728 case X86::CMOV_RFP32:
11729 case X86::CMOV_RFP64:
11730 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011731 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011732
Dale Johannesen849f2142007-07-03 00:53:03 +000011733 case X86::FP32_TO_INT16_IN_MEM:
11734 case X86::FP32_TO_INT32_IN_MEM:
11735 case X86::FP32_TO_INT64_IN_MEM:
11736 case X86::FP64_TO_INT16_IN_MEM:
11737 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011738 case X86::FP64_TO_INT64_IN_MEM:
11739 case X86::FP80_TO_INT16_IN_MEM:
11740 case X86::FP80_TO_INT32_IN_MEM:
11741 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11743 DebugLoc DL = MI->getDebugLoc();
11744
Evan Cheng60c07e12006-07-05 22:17:51 +000011745 // Change the floating point control register to use "round towards zero"
11746 // mode when truncating to an integer value.
11747 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011748 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011749 addFrameReference(BuildMI(*BB, MI, DL,
11750 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011751
11752 // Load the old value of the high byte of the control word...
11753 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011754 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011755 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011756 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011757
11758 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011759 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011760 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011761
11762 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011763 addFrameReference(BuildMI(*BB, MI, DL,
11764 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011765
11766 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011767 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011768 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011769
11770 // Get the X86 opcode to use.
11771 unsigned Opc;
11772 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011773 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011774 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11775 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11776 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11777 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11778 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11779 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011780 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11781 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11782 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011783 }
11784
11785 X86AddressMode AM;
11786 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011787 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011788 AM.BaseType = X86AddressMode::RegBase;
11789 AM.Base.Reg = Op.getReg();
11790 } else {
11791 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011792 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011793 }
11794 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011795 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011796 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011797 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011798 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011799 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011800 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011801 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011802 AM.GV = Op.getGlobal();
11803 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011804 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011805 }
Dan Gohman14152b42010-07-06 20:24:04 +000011806 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011807 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011808
11809 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011810 addFrameReference(BuildMI(*BB, MI, DL,
11811 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011812
Dan Gohman14152b42010-07-06 20:24:04 +000011813 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011814 return BB;
11815 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011816 // String/text processing lowering.
11817 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011818 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011819 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11820 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011821 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011822 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11823 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011824 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011825 return EmitPCMP(MI, BB, 5, false /* in mem */);
11826 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011827 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011828 return EmitPCMP(MI, BB, 5, true /* in mem */);
11829
Eric Christopher228232b2010-11-30 07:20:12 +000011830 // Thread synchronization.
11831 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011832 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011833 case X86::MWAIT:
11834 return EmitMwait(MI, BB);
11835
Eric Christopherb120ab42009-08-18 22:50:32 +000011836 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011837 case X86::ATOMAND32:
11838 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011839 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011840 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011841 X86::NOT32r, X86::EAX,
11842 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011843 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011844 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11845 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011846 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011847 X86::NOT32r, X86::EAX,
11848 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011849 case X86::ATOMXOR32:
11850 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011851 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011852 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011853 X86::NOT32r, X86::EAX,
11854 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011855 case X86::ATOMNAND32:
11856 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011857 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011858 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011859 X86::NOT32r, X86::EAX,
11860 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011861 case X86::ATOMMIN32:
11862 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11863 case X86::ATOMMAX32:
11864 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11865 case X86::ATOMUMIN32:
11866 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11867 case X86::ATOMUMAX32:
11868 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011869
11870 case X86::ATOMAND16:
11871 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11872 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011873 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011874 X86::NOT16r, X86::AX,
11875 X86::GR16RegisterClass);
11876 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011877 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011878 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011879 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011880 X86::NOT16r, X86::AX,
11881 X86::GR16RegisterClass);
11882 case X86::ATOMXOR16:
11883 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11884 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011885 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011886 X86::NOT16r, X86::AX,
11887 X86::GR16RegisterClass);
11888 case X86::ATOMNAND16:
11889 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11890 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011891 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011892 X86::NOT16r, X86::AX,
11893 X86::GR16RegisterClass, true);
11894 case X86::ATOMMIN16:
11895 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11896 case X86::ATOMMAX16:
11897 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11898 case X86::ATOMUMIN16:
11899 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11900 case X86::ATOMUMAX16:
11901 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11902
11903 case X86::ATOMAND8:
11904 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11905 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011906 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011907 X86::NOT8r, X86::AL,
11908 X86::GR8RegisterClass);
11909 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011910 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011911 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011912 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011913 X86::NOT8r, X86::AL,
11914 X86::GR8RegisterClass);
11915 case X86::ATOMXOR8:
11916 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11917 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011918 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011919 X86::NOT8r, X86::AL,
11920 X86::GR8RegisterClass);
11921 case X86::ATOMNAND8:
11922 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11923 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011924 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011925 X86::NOT8r, X86::AL,
11926 X86::GR8RegisterClass, true);
11927 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011928 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011929 case X86::ATOMAND64:
11930 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011931 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011932 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011933 X86::NOT64r, X86::RAX,
11934 X86::GR64RegisterClass);
11935 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011936 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11937 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011938 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011939 X86::NOT64r, X86::RAX,
11940 X86::GR64RegisterClass);
11941 case X86::ATOMXOR64:
11942 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011943 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011944 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011945 X86::NOT64r, X86::RAX,
11946 X86::GR64RegisterClass);
11947 case X86::ATOMNAND64:
11948 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11949 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011950 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011951 X86::NOT64r, X86::RAX,
11952 X86::GR64RegisterClass, true);
11953 case X86::ATOMMIN64:
11954 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11955 case X86::ATOMMAX64:
11956 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11957 case X86::ATOMUMIN64:
11958 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11959 case X86::ATOMUMAX64:
11960 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011961
11962 // This group does 64-bit operations on a 32-bit host.
11963 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011964 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011965 X86::AND32rr, X86::AND32rr,
11966 X86::AND32ri, X86::AND32ri,
11967 false);
11968 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011969 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011970 X86::OR32rr, X86::OR32rr,
11971 X86::OR32ri, X86::OR32ri,
11972 false);
11973 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011974 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011975 X86::XOR32rr, X86::XOR32rr,
11976 X86::XOR32ri, X86::XOR32ri,
11977 false);
11978 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011979 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011980 X86::AND32rr, X86::AND32rr,
11981 X86::AND32ri, X86::AND32ri,
11982 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011983 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011984 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011985 X86::ADD32rr, X86::ADC32rr,
11986 X86::ADD32ri, X86::ADC32ri,
11987 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011988 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011989 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011990 X86::SUB32rr, X86::SBB32rr,
11991 X86::SUB32ri, X86::SBB32ri,
11992 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011993 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011994 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011995 X86::MOV32rr, X86::MOV32rr,
11996 X86::MOV32ri, X86::MOV32ri,
11997 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011998 case X86::VASTART_SAVE_XMM_REGS:
11999 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012000
12001 case X86::VAARG_64:
12002 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012003 }
12004}
12005
12006//===----------------------------------------------------------------------===//
12007// X86 Optimization Hooks
12008//===----------------------------------------------------------------------===//
12009
Dan Gohman475871a2008-07-27 21:46:04 +000012010void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012011 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012012 APInt &KnownZero,
12013 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012014 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012015 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012016 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012017 assert((Opc >= ISD::BUILTIN_OP_END ||
12018 Opc == ISD::INTRINSIC_WO_CHAIN ||
12019 Opc == ISD::INTRINSIC_W_CHAIN ||
12020 Opc == ISD::INTRINSIC_VOID) &&
12021 "Should use MaskedValueIsZero if you don't know whether Op"
12022 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012023
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012024 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012025 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012026 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012027 case X86ISD::ADD:
12028 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012029 case X86ISD::ADC:
12030 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012031 case X86ISD::SMUL:
12032 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012033 case X86ISD::INC:
12034 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012035 case X86ISD::OR:
12036 case X86ISD::XOR:
12037 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012038 // These nodes' second result is a boolean.
12039 if (Op.getResNo() == 0)
12040 break;
12041 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012042 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012043 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12044 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012045 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012046 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012047}
Chris Lattner259e97c2006-01-31 19:43:35 +000012048
Owen Andersonbc146b02010-09-21 20:42:50 +000012049unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12050 unsigned Depth) const {
12051 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12052 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12053 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012054
Owen Andersonbc146b02010-09-21 20:42:50 +000012055 // Fallback case.
12056 return 1;
12057}
12058
Evan Cheng206ee9d2006-07-07 08:33:52 +000012059/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012060/// node is a GlobalAddress + offset.
12061bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012062 const GlobalValue* &GA,
12063 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012064 if (N->getOpcode() == X86ISD::Wrapper) {
12065 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012066 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012067 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012068 return true;
12069 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012070 }
Evan Chengad4196b2008-05-12 19:56:52 +000012071 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012072}
12073
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012074/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12075/// same as extracting the high 128-bit part of 256-bit vector and then
12076/// inserting the result into the low part of a new 256-bit vector
12077static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12078 EVT VT = SVOp->getValueType(0);
12079 int NumElems = VT.getVectorNumElements();
12080
12081 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12082 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12083 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12084 SVOp->getMaskElt(j) >= 0)
12085 return false;
12086
12087 return true;
12088}
12089
12090/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12091/// same as extracting the low 128-bit part of 256-bit vector and then
12092/// inserting the result into the high part of a new 256-bit vector
12093static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12094 EVT VT = SVOp->getValueType(0);
12095 int NumElems = VT.getVectorNumElements();
12096
12097 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12098 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12099 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12100 SVOp->getMaskElt(j) >= 0)
12101 return false;
12102
12103 return true;
12104}
12105
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012106/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12107static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12108 TargetLowering::DAGCombinerInfo &DCI) {
12109 DebugLoc dl = N->getDebugLoc();
12110 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12111 SDValue V1 = SVOp->getOperand(0);
12112 SDValue V2 = SVOp->getOperand(1);
12113 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012114 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012115
12116 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12117 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12118 //
12119 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012120 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012121 // V UNDEF BUILD_VECTOR UNDEF
12122 // \ / \ /
12123 // CONCAT_VECTOR CONCAT_VECTOR
12124 // \ /
12125 // \ /
12126 // RESULT: V + zero extended
12127 //
12128 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12129 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12130 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12131 return SDValue();
12132
12133 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12134 return SDValue();
12135
12136 // To match the shuffle mask, the first half of the mask should
12137 // be exactly the first vector, and all the rest a splat with the
12138 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012139 for (int i = 0; i < NumElems/2; ++i)
12140 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12141 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12142 return SDValue();
12143
12144 // Emit a zeroed vector and insert the desired subvector on its
12145 // first half.
12146 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
12147 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12148 DAG.getConstant(0, MVT::i32), DAG, dl);
12149 return DCI.CombineTo(N, InsV);
12150 }
12151
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012152 //===--------------------------------------------------------------------===//
12153 // Combine some shuffles into subvector extracts and inserts:
12154 //
12155
12156 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12157 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12158 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12159 DAG, dl);
12160 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12161 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12162 return DCI.CombineTo(N, InsV);
12163 }
12164
12165 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12166 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12167 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12168 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12169 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12170 return DCI.CombineTo(N, InsV);
12171 }
12172
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012173 return SDValue();
12174}
12175
12176/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012177static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012178 TargetLowering::DAGCombinerInfo &DCI,
12179 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012180 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012181 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012182
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012183 // Don't create instructions with illegal types after legalize types has run.
12184 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12185 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12186 return SDValue();
12187
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012188 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12189 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12190 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012191 return PerformShuffleCombine256(N, DAG, DCI);
12192
12193 // Only handle 128 wide vector from here on.
12194 if (VT.getSizeInBits() != 128)
12195 return SDValue();
12196
12197 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12198 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12199 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012200 SmallVector<SDValue, 16> Elts;
12201 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012202 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012203
Nate Begemanfdea31a2010-03-24 20:49:50 +000012204 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012205}
Evan Chengd880b972008-05-09 21:53:03 +000012206
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012207/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12208/// generation and convert it from being a bunch of shuffles and extracts
12209/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012210static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12211 const TargetLowering &TLI) {
12212 SDValue InputVector = N->getOperand(0);
12213
12214 // Only operate on vectors of 4 elements, where the alternative shuffling
12215 // gets to be more expensive.
12216 if (InputVector.getValueType() != MVT::v4i32)
12217 return SDValue();
12218
12219 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12220 // single use which is a sign-extend or zero-extend, and all elements are
12221 // used.
12222 SmallVector<SDNode *, 4> Uses;
12223 unsigned ExtractedElements = 0;
12224 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12225 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12226 if (UI.getUse().getResNo() != InputVector.getResNo())
12227 return SDValue();
12228
12229 SDNode *Extract = *UI;
12230 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12231 return SDValue();
12232
12233 if (Extract->getValueType(0) != MVT::i32)
12234 return SDValue();
12235 if (!Extract->hasOneUse())
12236 return SDValue();
12237 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12238 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12239 return SDValue();
12240 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12241 return SDValue();
12242
12243 // Record which element was extracted.
12244 ExtractedElements |=
12245 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12246
12247 Uses.push_back(Extract);
12248 }
12249
12250 // If not all the elements were used, this may not be worthwhile.
12251 if (ExtractedElements != 15)
12252 return SDValue();
12253
12254 // Ok, we've now decided to do the transformation.
12255 DebugLoc dl = InputVector.getDebugLoc();
12256
12257 // Store the value to a temporary stack slot.
12258 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012259 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12260 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012261
12262 // Replace each use (extract) with a load of the appropriate element.
12263 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12264 UE = Uses.end(); UI != UE; ++UI) {
12265 SDNode *Extract = *UI;
12266
Nadav Rotem86694292011-05-17 08:31:57 +000012267 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012268 SDValue Idx = Extract->getOperand(1);
12269 unsigned EltSize =
12270 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12271 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12272 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12273
Nadav Rotem86694292011-05-17 08:31:57 +000012274 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012275 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012276
12277 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012278 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012279 ScalarAddr, MachinePointerInfo(),
12280 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012281
12282 // Replace the exact with the load.
12283 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12284 }
12285
12286 // The replacement was made in place; don't return anything.
12287 return SDValue();
12288}
12289
Chris Lattner83e6c992006-10-04 06:57:07 +000012290/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012291static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012292 const X86Subtarget *Subtarget) {
12293 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012294 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012295 // Get the LHS/RHS of the select.
12296 SDValue LHS = N->getOperand(1);
12297 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000012298
Dan Gohman670e5392009-09-21 18:03:22 +000012299 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012300 // instructions match the semantics of the common C idiom x<y?x:y but not
12301 // x<=y?x:y, because of how they handle negative zero (which can be
12302 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000012303 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000012304 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000012305 Cond.getOpcode() == ISD::SETCC) {
12306 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012307
Chris Lattner47b4ce82009-03-11 05:48:52 +000012308 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012309 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012310 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12311 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012312 switch (CC) {
12313 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012314 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012315 // Converting this to a min would handle NaNs incorrectly, and swapping
12316 // the operands would cause it to handle comparisons between positive
12317 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012318 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012319 if (!UnsafeFPMath &&
12320 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12321 break;
12322 std::swap(LHS, RHS);
12323 }
Dan Gohman670e5392009-09-21 18:03:22 +000012324 Opcode = X86ISD::FMIN;
12325 break;
12326 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012327 // Converting this to a min would handle comparisons between positive
12328 // and negative zero incorrectly.
12329 if (!UnsafeFPMath &&
12330 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12331 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012332 Opcode = X86ISD::FMIN;
12333 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012334 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012335 // Converting this to a min would handle both negative zeros and NaNs
12336 // incorrectly, but we can swap the operands to fix both.
12337 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012338 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012339 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012340 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012341 Opcode = X86ISD::FMIN;
12342 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012343
Dan Gohman670e5392009-09-21 18:03:22 +000012344 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012345 // Converting this to a max would handle comparisons between positive
12346 // and negative zero incorrectly.
12347 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012348 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012349 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012350 Opcode = X86ISD::FMAX;
12351 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012352 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012353 // Converting this to a max would handle NaNs incorrectly, and swapping
12354 // the operands would cause it to handle comparisons between positive
12355 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012356 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000012357 if (!UnsafeFPMath &&
12358 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12359 break;
12360 std::swap(LHS, RHS);
12361 }
Dan Gohman670e5392009-09-21 18:03:22 +000012362 Opcode = X86ISD::FMAX;
12363 break;
12364 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012365 // Converting this to a max would handle both negative zeros and NaNs
12366 // incorrectly, but we can swap the operands to fix both.
12367 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012368 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012369 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012370 case ISD::SETGE:
12371 Opcode = X86ISD::FMAX;
12372 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012373 }
Dan Gohman670e5392009-09-21 18:03:22 +000012374 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012375 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12376 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012377 switch (CC) {
12378 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012379 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012380 // Converting this to a min would handle comparisons between positive
12381 // and negative zero incorrectly, and swapping the operands would
12382 // cause it to handle NaNs incorrectly.
12383 if (!UnsafeFPMath &&
12384 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012385 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012386 break;
12387 std::swap(LHS, RHS);
12388 }
Dan Gohman670e5392009-09-21 18:03:22 +000012389 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012390 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012391 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012392 // Converting this to a min would handle NaNs incorrectly.
12393 if (!UnsafeFPMath &&
12394 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12395 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012396 Opcode = X86ISD::FMIN;
12397 break;
12398 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012399 // Converting this to a min would handle both negative zeros and NaNs
12400 // incorrectly, but we can swap the operands to fix both.
12401 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012402 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012403 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012404 case ISD::SETGE:
12405 Opcode = X86ISD::FMIN;
12406 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012407
Dan Gohman670e5392009-09-21 18:03:22 +000012408 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012409 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012410 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012411 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012412 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012413 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012414 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012415 // Converting this to a max would handle comparisons between positive
12416 // and negative zero incorrectly, and swapping the operands would
12417 // cause it to handle NaNs incorrectly.
12418 if (!UnsafeFPMath &&
12419 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012420 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012421 break;
12422 std::swap(LHS, RHS);
12423 }
Dan Gohman670e5392009-09-21 18:03:22 +000012424 Opcode = X86ISD::FMAX;
12425 break;
12426 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012427 // Converting this to a max would handle both negative zeros and NaNs
12428 // incorrectly, but we can swap the operands to fix both.
12429 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012430 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012431 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012432 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012433 Opcode = X86ISD::FMAX;
12434 break;
12435 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012436 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012437
Chris Lattner47b4ce82009-03-11 05:48:52 +000012438 if (Opcode)
12439 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012440 }
Eric Christopherfd179292009-08-27 18:07:15 +000012441
Chris Lattnerd1980a52009-03-12 06:52:53 +000012442 // If this is a select between two integer constants, try to do some
12443 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012444 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12445 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012446 // Don't do this for crazy integer types.
12447 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12448 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012449 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012450 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012451
Chris Lattnercee56e72009-03-13 05:53:31 +000012452 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000012453 // Efficiently invertible.
12454 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
12455 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
12456 isa<ConstantSDNode>(Cond.getOperand(1))))) {
12457 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000012458 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012459 }
Eric Christopherfd179292009-08-27 18:07:15 +000012460
Chris Lattnerd1980a52009-03-12 06:52:53 +000012461 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012462 if (FalseC->getAPIntValue() == 0 &&
12463 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012464 if (NeedsCondInvert) // Invert the condition if needed.
12465 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12466 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012467
Chris Lattnerd1980a52009-03-12 06:52:53 +000012468 // Zero extend the condition if needed.
12469 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012470
Chris Lattnercee56e72009-03-13 05:53:31 +000012471 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000012472 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012473 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012474 }
Eric Christopherfd179292009-08-27 18:07:15 +000012475
Chris Lattner97a29a52009-03-13 05:22:11 +000012476 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000012477 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000012478 if (NeedsCondInvert) // Invert the condition if needed.
12479 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12480 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012481
Chris Lattner97a29a52009-03-13 05:22:11 +000012482 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012483 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12484 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012485 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000012486 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000012487 }
Eric Christopherfd179292009-08-27 18:07:15 +000012488
Chris Lattnercee56e72009-03-13 05:53:31 +000012489 // Optimize cases that will turn into an LEA instruction. This requires
12490 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012491 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012492 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012493 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012494
Chris Lattnercee56e72009-03-13 05:53:31 +000012495 bool isFastMultiplier = false;
12496 if (Diff < 10) {
12497 switch ((unsigned char)Diff) {
12498 default: break;
12499 case 1: // result = add base, cond
12500 case 2: // result = lea base( , cond*2)
12501 case 3: // result = lea base(cond, cond*2)
12502 case 4: // result = lea base( , cond*4)
12503 case 5: // result = lea base(cond, cond*4)
12504 case 8: // result = lea base( , cond*8)
12505 case 9: // result = lea base(cond, cond*8)
12506 isFastMultiplier = true;
12507 break;
12508 }
12509 }
Eric Christopherfd179292009-08-27 18:07:15 +000012510
Chris Lattnercee56e72009-03-13 05:53:31 +000012511 if (isFastMultiplier) {
12512 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
12513 if (NeedsCondInvert) // Invert the condition if needed.
12514 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12515 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012516
Chris Lattnercee56e72009-03-13 05:53:31 +000012517 // Zero extend the condition if needed.
12518 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12519 Cond);
12520 // Scale the condition by the difference.
12521 if (Diff != 1)
12522 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12523 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012524
Chris Lattnercee56e72009-03-13 05:53:31 +000012525 // Add the base if non-zero.
12526 if (FalseC->getAPIntValue() != 0)
12527 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12528 SDValue(FalseC, 0));
12529 return Cond;
12530 }
Eric Christopherfd179292009-08-27 18:07:15 +000012531 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012532 }
12533 }
Eric Christopherfd179292009-08-27 18:07:15 +000012534
Dan Gohman475871a2008-07-27 21:46:04 +000012535 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012536}
12537
Chris Lattnerd1980a52009-03-12 06:52:53 +000012538/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12539static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12540 TargetLowering::DAGCombinerInfo &DCI) {
12541 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012542
Chris Lattnerd1980a52009-03-12 06:52:53 +000012543 // If the flag operand isn't dead, don't touch this CMOV.
12544 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12545 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012546
Evan Chengb5a55d92011-05-24 01:48:22 +000012547 SDValue FalseOp = N->getOperand(0);
12548 SDValue TrueOp = N->getOperand(1);
12549 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12550 SDValue Cond = N->getOperand(3);
12551 if (CC == X86::COND_E || CC == X86::COND_NE) {
12552 switch (Cond.getOpcode()) {
12553 default: break;
12554 case X86ISD::BSR:
12555 case X86ISD::BSF:
12556 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12557 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12558 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12559 }
12560 }
12561
Chris Lattnerd1980a52009-03-12 06:52:53 +000012562 // If this is a select between two integer constants, try to do some
12563 // optimizations. Note that the operands are ordered the opposite of SELECT
12564 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012565 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12566 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012567 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12568 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012569 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12570 CC = X86::GetOppositeBranchCondition(CC);
12571 std::swap(TrueC, FalseC);
12572 }
Eric Christopherfd179292009-08-27 18:07:15 +000012573
Chris Lattnerd1980a52009-03-12 06:52:53 +000012574 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012575 // This is efficient for any integer data type (including i8/i16) and
12576 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012577 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012578 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12579 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012580
Chris Lattnerd1980a52009-03-12 06:52:53 +000012581 // Zero extend the condition if needed.
12582 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012583
Chris Lattnerd1980a52009-03-12 06:52:53 +000012584 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12585 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012586 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012587 if (N->getNumValues() == 2) // Dead flag value?
12588 return DCI.CombineTo(N, Cond, SDValue());
12589 return Cond;
12590 }
Eric Christopherfd179292009-08-27 18:07:15 +000012591
Chris Lattnercee56e72009-03-13 05:53:31 +000012592 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12593 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012594 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012595 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12596 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012597
Chris Lattner97a29a52009-03-13 05:22:11 +000012598 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012599 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12600 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012601 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12602 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012603
Chris Lattner97a29a52009-03-13 05:22:11 +000012604 if (N->getNumValues() == 2) // Dead flag value?
12605 return DCI.CombineTo(N, Cond, SDValue());
12606 return Cond;
12607 }
Eric Christopherfd179292009-08-27 18:07:15 +000012608
Chris Lattnercee56e72009-03-13 05:53:31 +000012609 // Optimize cases that will turn into an LEA instruction. This requires
12610 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012611 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012612 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012613 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012614
Chris Lattnercee56e72009-03-13 05:53:31 +000012615 bool isFastMultiplier = false;
12616 if (Diff < 10) {
12617 switch ((unsigned char)Diff) {
12618 default: break;
12619 case 1: // result = add base, cond
12620 case 2: // result = lea base( , cond*2)
12621 case 3: // result = lea base(cond, cond*2)
12622 case 4: // result = lea base( , cond*4)
12623 case 5: // result = lea base(cond, cond*4)
12624 case 8: // result = lea base( , cond*8)
12625 case 9: // result = lea base(cond, cond*8)
12626 isFastMultiplier = true;
12627 break;
12628 }
12629 }
Eric Christopherfd179292009-08-27 18:07:15 +000012630
Chris Lattnercee56e72009-03-13 05:53:31 +000012631 if (isFastMultiplier) {
12632 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012633 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12634 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012635 // Zero extend the condition if needed.
12636 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12637 Cond);
12638 // Scale the condition by the difference.
12639 if (Diff != 1)
12640 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12641 DAG.getConstant(Diff, Cond.getValueType()));
12642
12643 // Add the base if non-zero.
12644 if (FalseC->getAPIntValue() != 0)
12645 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12646 SDValue(FalseC, 0));
12647 if (N->getNumValues() == 2) // Dead flag value?
12648 return DCI.CombineTo(N, Cond, SDValue());
12649 return Cond;
12650 }
Eric Christopherfd179292009-08-27 18:07:15 +000012651 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012652 }
12653 }
12654 return SDValue();
12655}
12656
12657
Evan Cheng0b0cd912009-03-28 05:57:29 +000012658/// PerformMulCombine - Optimize a single multiply with constant into two
12659/// in order to implement it with two cheaper instructions, e.g.
12660/// LEA + SHL, LEA + LEA.
12661static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12662 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012663 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12664 return SDValue();
12665
Owen Andersone50ed302009-08-10 22:56:29 +000012666 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012667 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012668 return SDValue();
12669
12670 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12671 if (!C)
12672 return SDValue();
12673 uint64_t MulAmt = C->getZExtValue();
12674 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12675 return SDValue();
12676
12677 uint64_t MulAmt1 = 0;
12678 uint64_t MulAmt2 = 0;
12679 if ((MulAmt % 9) == 0) {
12680 MulAmt1 = 9;
12681 MulAmt2 = MulAmt / 9;
12682 } else if ((MulAmt % 5) == 0) {
12683 MulAmt1 = 5;
12684 MulAmt2 = MulAmt / 5;
12685 } else if ((MulAmt % 3) == 0) {
12686 MulAmt1 = 3;
12687 MulAmt2 = MulAmt / 3;
12688 }
12689 if (MulAmt2 &&
12690 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12691 DebugLoc DL = N->getDebugLoc();
12692
12693 if (isPowerOf2_64(MulAmt2) &&
12694 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12695 // If second multiplifer is pow2, issue it first. We want the multiply by
12696 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12697 // is an add.
12698 std::swap(MulAmt1, MulAmt2);
12699
12700 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012701 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012702 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012703 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012704 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012705 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012706 DAG.getConstant(MulAmt1, VT));
12707
Eric Christopherfd179292009-08-27 18:07:15 +000012708 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012709 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012710 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012711 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012712 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012713 DAG.getConstant(MulAmt2, VT));
12714
12715 // Do not add new nodes to DAG combiner worklist.
12716 DCI.CombineTo(N, NewMul, false);
12717 }
12718 return SDValue();
12719}
12720
Evan Chengad9c0a32009-12-15 00:53:42 +000012721static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12722 SDValue N0 = N->getOperand(0);
12723 SDValue N1 = N->getOperand(1);
12724 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12725 EVT VT = N0.getValueType();
12726
12727 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12728 // since the result of setcc_c is all zero's or all ones.
12729 if (N1C && N0.getOpcode() == ISD::AND &&
12730 N0.getOperand(1).getOpcode() == ISD::Constant) {
12731 SDValue N00 = N0.getOperand(0);
12732 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12733 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12734 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12735 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12736 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12737 APInt ShAmt = N1C->getAPIntValue();
12738 Mask = Mask.shl(ShAmt);
12739 if (Mask != 0)
12740 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12741 N00, DAG.getConstant(Mask, VT));
12742 }
12743 }
12744
12745 return SDValue();
12746}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012747
Nate Begeman740ab032009-01-26 00:52:55 +000012748/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12749/// when possible.
12750static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12751 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012752 EVT VT = N->getValueType(0);
12753 if (!VT.isVector() && VT.isInteger() &&
12754 N->getOpcode() == ISD::SHL)
12755 return PerformSHLCombine(N, DAG);
12756
Nate Begeman740ab032009-01-26 00:52:55 +000012757 // On X86 with SSE2 support, we can transform this to a vector shift if
12758 // all elements are shifted by the same amount. We can't do this in legalize
12759 // because the a constant vector is typically transformed to a constant pool
12760 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000012761 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012762 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012763
Owen Anderson825b72b2009-08-11 20:47:22 +000012764 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012765 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012766
Mon P Wang3becd092009-01-28 08:12:05 +000012767 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012768 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012769 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012770 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012771 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12772 unsigned NumElts = VT.getVectorNumElements();
12773 unsigned i = 0;
12774 for (; i != NumElts; ++i) {
12775 SDValue Arg = ShAmtOp.getOperand(i);
12776 if (Arg.getOpcode() == ISD::UNDEF) continue;
12777 BaseShAmt = Arg;
12778 break;
12779 }
12780 for (; i != NumElts; ++i) {
12781 SDValue Arg = ShAmtOp.getOperand(i);
12782 if (Arg.getOpcode() == ISD::UNDEF) continue;
12783 if (Arg != BaseShAmt) {
12784 return SDValue();
12785 }
12786 }
12787 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012788 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012789 SDValue InVec = ShAmtOp.getOperand(0);
12790 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12791 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12792 unsigned i = 0;
12793 for (; i != NumElts; ++i) {
12794 SDValue Arg = InVec.getOperand(i);
12795 if (Arg.getOpcode() == ISD::UNDEF) continue;
12796 BaseShAmt = Arg;
12797 break;
12798 }
12799 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12800 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012801 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012802 if (C->getZExtValue() == SplatIdx)
12803 BaseShAmt = InVec.getOperand(1);
12804 }
12805 }
12806 if (BaseShAmt.getNode() == 0)
12807 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12808 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012809 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012810 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012811
Mon P Wangefa42202009-09-03 19:56:25 +000012812 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012813 if (EltVT.bitsGT(MVT::i32))
12814 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12815 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012816 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012817
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012818 // The shift amount is identical so we can do a vector shift.
12819 SDValue ValOp = N->getOperand(0);
12820 switch (N->getOpcode()) {
12821 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012822 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012823 break;
12824 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012825 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012826 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012827 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012828 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012829 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012830 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012831 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012832 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012833 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012834 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012835 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012836 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012837 break;
12838 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012839 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012840 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012841 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012842 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012843 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012844 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012845 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012846 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012847 break;
12848 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012849 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012850 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012851 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012852 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012853 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012854 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012855 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012856 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012857 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012858 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012859 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012860 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012861 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012862 }
12863 return SDValue();
12864}
12865
Nate Begemanb65c1752010-12-17 22:55:37 +000012866
Stuart Hastings865f0932011-06-03 23:53:54 +000012867// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12868// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12869// and friends. Likewise for OR -> CMPNEQSS.
12870static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12871 TargetLowering::DAGCombinerInfo &DCI,
12872 const X86Subtarget *Subtarget) {
12873 unsigned opcode;
12874
12875 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12876 // we're requiring SSE2 for both.
12877 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12878 SDValue N0 = N->getOperand(0);
12879 SDValue N1 = N->getOperand(1);
12880 SDValue CMP0 = N0->getOperand(1);
12881 SDValue CMP1 = N1->getOperand(1);
12882 DebugLoc DL = N->getDebugLoc();
12883
12884 // The SETCCs should both refer to the same CMP.
12885 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12886 return SDValue();
12887
12888 SDValue CMP00 = CMP0->getOperand(0);
12889 SDValue CMP01 = CMP0->getOperand(1);
12890 EVT VT = CMP00.getValueType();
12891
12892 if (VT == MVT::f32 || VT == MVT::f64) {
12893 bool ExpectingFlags = false;
12894 // Check for any users that want flags:
12895 for (SDNode::use_iterator UI = N->use_begin(),
12896 UE = N->use_end();
12897 !ExpectingFlags && UI != UE; ++UI)
12898 switch (UI->getOpcode()) {
12899 default:
12900 case ISD::BR_CC:
12901 case ISD::BRCOND:
12902 case ISD::SELECT:
12903 ExpectingFlags = true;
12904 break;
12905 case ISD::CopyToReg:
12906 case ISD::SIGN_EXTEND:
12907 case ISD::ZERO_EXTEND:
12908 case ISD::ANY_EXTEND:
12909 break;
12910 }
12911
12912 if (!ExpectingFlags) {
12913 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12914 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12915
12916 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12917 X86::CondCode tmp = cc0;
12918 cc0 = cc1;
12919 cc1 = tmp;
12920 }
12921
12922 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12923 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12924 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12925 X86ISD::NodeType NTOperator = is64BitFP ?
12926 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12927 // FIXME: need symbolic constants for these magic numbers.
12928 // See X86ATTInstPrinter.cpp:printSSECC().
12929 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12930 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12931 DAG.getConstant(x86cc, MVT::i8));
12932 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12933 OnesOrZeroesF);
12934 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12935 DAG.getConstant(1, MVT::i32));
12936 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12937 return OneBitOfTruth;
12938 }
12939 }
12940 }
12941 }
12942 return SDValue();
12943}
12944
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012945/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12946/// so it can be folded inside ANDNP.
12947static bool CanFoldXORWithAllOnes(const SDNode *N) {
12948 EVT VT = N->getValueType(0);
12949
12950 // Match direct AllOnes for 128 and 256-bit vectors
12951 if (ISD::isBuildVectorAllOnes(N))
12952 return true;
12953
12954 // Look through a bit convert.
12955 if (N->getOpcode() == ISD::BITCAST)
12956 N = N->getOperand(0).getNode();
12957
12958 // Sometimes the operand may come from a insert_subvector building a 256-bit
12959 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012960 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000012961 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
12962 SDValue V1 = N->getOperand(0);
12963 SDValue V2 = N->getOperand(1);
12964
12965 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12966 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12967 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12968 ISD::isBuildVectorAllOnes(V2.getNode()))
12969 return true;
12970 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012971
12972 return false;
12973}
12974
Nate Begemanb65c1752010-12-17 22:55:37 +000012975static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12976 TargetLowering::DAGCombinerInfo &DCI,
12977 const X86Subtarget *Subtarget) {
12978 if (DCI.isBeforeLegalizeOps())
12979 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012980
Stuart Hastings865f0932011-06-03 23:53:54 +000012981 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12982 if (R.getNode())
12983 return R;
12984
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012985 // Want to form ANDNP nodes:
12986 // 1) In the hopes of then easily combining them with OR and AND nodes
12987 // to form PBLEND/PSIGN.
12988 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012989 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012990 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012991 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012992
Nate Begemanb65c1752010-12-17 22:55:37 +000012993 SDValue N0 = N->getOperand(0);
12994 SDValue N1 = N->getOperand(1);
12995 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012996
Nate Begemanb65c1752010-12-17 22:55:37 +000012997 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012998 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012999 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13000 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013001 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013002
13003 // Check RHS for vnot
13004 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013005 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13006 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013007 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013008
Nate Begemanb65c1752010-12-17 22:55:37 +000013009 return SDValue();
13010}
13011
Evan Cheng760d1942010-01-04 21:22:48 +000013012static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013013 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013014 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013015 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013016 return SDValue();
13017
Stuart Hastings865f0932011-06-03 23:53:54 +000013018 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13019 if (R.getNode())
13020 return R;
13021
Evan Cheng760d1942010-01-04 21:22:48 +000013022 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000013023 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000013024 return SDValue();
13025
Evan Cheng760d1942010-01-04 21:22:48 +000013026 SDValue N0 = N->getOperand(0);
13027 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013028
Nate Begemanb65c1752010-12-17 22:55:37 +000013029 // look for psign/blend
13030 if (Subtarget->hasSSSE3()) {
13031 if (VT == MVT::v2i64) {
13032 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013033 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000013034 std::swap(N0, N1);
13035 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013036 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000013037 SDValue Mask = N1.getOperand(0);
13038 SDValue X = N1.getOperand(1);
13039 SDValue Y;
13040 if (N0.getOperand(0) == Mask)
13041 Y = N0.getOperand(1);
13042 if (N0.getOperand(1) == Mask)
13043 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013044
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013045 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000013046 if (!Y.getNode())
13047 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013048
Nate Begemanb65c1752010-12-17 22:55:37 +000013049 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13050 if (Mask.getOpcode() != ISD::BITCAST ||
13051 X.getOpcode() != ISD::BITCAST ||
13052 Y.getOpcode() != ISD::BITCAST)
13053 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013054
Nate Begemanb65c1752010-12-17 22:55:37 +000013055 // Look through mask bitcast.
13056 Mask = Mask.getOperand(0);
13057 EVT MaskVT = Mask.getValueType();
13058
13059 // Validate that the Mask operand is a vector sra node. The sra node
13060 // will be an intrinsic.
13061 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13062 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013063
Nate Begemanb65c1752010-12-17 22:55:37 +000013064 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13065 // there is no psrai.b
13066 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13067 case Intrinsic::x86_sse2_psrai_w:
13068 case Intrinsic::x86_sse2_psrai_d:
13069 break;
13070 default: return SDValue();
13071 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013072
Nate Begemanb65c1752010-12-17 22:55:37 +000013073 // Check that the SRA is all signbits.
13074 SDValue SraC = Mask.getOperand(2);
13075 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13076 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13077 if ((SraAmt + 1) != EltBits)
13078 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013079
Nate Begemanb65c1752010-12-17 22:55:37 +000013080 DebugLoc DL = N->getDebugLoc();
13081
13082 // Now we know we at least have a plendvb with the mask val. See if
13083 // we can form a psignb/w/d.
13084 // psign = x.type == y.type == mask.type && y = sub(0, x);
13085 X = X.getOperand(0);
13086 Y = Y.getOperand(0);
13087 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13088 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
13089 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
13090 unsigned Opc = 0;
13091 switch (EltBits) {
13092 case 8: Opc = X86ISD::PSIGNB; break;
13093 case 16: Opc = X86ISD::PSIGNW; break;
13094 case 32: Opc = X86ISD::PSIGND; break;
13095 default: break;
13096 }
13097 if (Opc) {
13098 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
13099 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
13100 }
13101 }
13102 // PBLENDVB only available on SSE 4.1
13103 if (!Subtarget->hasSSE41())
13104 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013105
Nate Begemanb65c1752010-12-17 22:55:37 +000013106 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
13107 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
13108 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000013109 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013110 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
13111 }
13112 }
13113 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013114
Nate Begemanb65c1752010-12-17 22:55:37 +000013115 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013116 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13117 std::swap(N0, N1);
13118 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13119 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013120 if (!N0.hasOneUse() || !N1.hasOneUse())
13121 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013122
13123 SDValue ShAmt0 = N0.getOperand(1);
13124 if (ShAmt0.getValueType() != MVT::i8)
13125 return SDValue();
13126 SDValue ShAmt1 = N1.getOperand(1);
13127 if (ShAmt1.getValueType() != MVT::i8)
13128 return SDValue();
13129 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13130 ShAmt0 = ShAmt0.getOperand(0);
13131 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13132 ShAmt1 = ShAmt1.getOperand(0);
13133
13134 DebugLoc DL = N->getDebugLoc();
13135 unsigned Opc = X86ISD::SHLD;
13136 SDValue Op0 = N0.getOperand(0);
13137 SDValue Op1 = N1.getOperand(0);
13138 if (ShAmt0.getOpcode() == ISD::SUB) {
13139 Opc = X86ISD::SHRD;
13140 std::swap(Op0, Op1);
13141 std::swap(ShAmt0, ShAmt1);
13142 }
13143
Evan Cheng8b1190a2010-04-28 01:18:01 +000013144 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013145 if (ShAmt1.getOpcode() == ISD::SUB) {
13146 SDValue Sum = ShAmt1.getOperand(0);
13147 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013148 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13149 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13150 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13151 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013152 return DAG.getNode(Opc, DL, VT,
13153 Op0, Op1,
13154 DAG.getNode(ISD::TRUNCATE, DL,
13155 MVT::i8, ShAmt0));
13156 }
13157 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13158 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13159 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013160 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013161 return DAG.getNode(Opc, DL, VT,
13162 N0.getOperand(0), N1.getOperand(0),
13163 DAG.getNode(ISD::TRUNCATE, DL,
13164 MVT::i8, ShAmt0));
13165 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013166
Evan Cheng760d1942010-01-04 21:22:48 +000013167 return SDValue();
13168}
13169
Chris Lattner149a4e52008-02-22 02:09:43 +000013170/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013171static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000013172 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000013173 StoreSDNode *St = cast<StoreSDNode>(N);
13174 EVT VT = St->getValue().getValueType();
13175 EVT StVT = St->getMemoryVT();
13176 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000013177 SDValue StoredVal = St->getOperand(1);
13178 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13179
13180 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000013181 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
13182 // 128-bit ones. If in the future the cost becomes only one memory access the
13183 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000013184 if (VT.getSizeInBits() == 256 &&
13185 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
13186 StoredVal.getNumOperands() == 2) {
13187
13188 SDValue Value0 = StoredVal.getOperand(0);
13189 SDValue Value1 = StoredVal.getOperand(1);
13190
13191 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
13192 SDValue Ptr0 = St->getBasePtr();
13193 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
13194
13195 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
13196 St->getPointerInfo(), St->isVolatile(),
13197 St->isNonTemporal(), St->getAlignment());
13198 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
13199 St->getPointerInfo(), St->isVolatile(),
13200 St->isNonTemporal(), St->getAlignment());
13201 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
13202 }
Nadav Rotem614061b2011-08-10 19:30:14 +000013203
13204 // Optimize trunc store (of multiple scalars) to shuffle and store.
13205 // First, pack all of the elements in one place. Next, store to memory
13206 // in fewer chunks.
13207 if (St->isTruncatingStore() && VT.isVector()) {
13208 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13209 unsigned NumElems = VT.getVectorNumElements();
13210 assert(StVT != VT && "Cannot truncate to the same type");
13211 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
13212 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
13213
13214 // From, To sizes and ElemCount must be pow of two
13215 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
13216 // We are going to use the original vector elt for storing.
13217 // accumulated smaller vector elements must be a multiple of bigger size.
13218 if (0 != (NumElems * ToSz) % FromSz) return SDValue();
13219 unsigned SizeRatio = FromSz / ToSz;
13220
13221 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
13222
13223 // Create a type on which we perform the shuffle
13224 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
13225 StVT.getScalarType(), NumElems*SizeRatio);
13226
13227 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
13228
13229 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
13230 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
13231 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
13232
13233 // Can't shuffle using an illegal type
13234 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13235
13236 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
13237 DAG.getUNDEF(WideVec.getValueType()),
13238 ShuffleVec.data());
13239 // At this point all of the data is stored at the bottom of the
13240 // register. We now need to save it to mem.
13241
13242 // Find the largest store unit
13243 MVT StoreType = MVT::i8;
13244 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13245 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13246 MVT Tp = (MVT::SimpleValueType)tp;
13247 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
13248 StoreType = Tp;
13249 }
13250
13251 // Bitcast the original vector into a vector of store-size units
13252 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
13253 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
13254 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
13255 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
13256 SmallVector<SDValue, 8> Chains;
13257 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
13258 TLI.getPointerTy());
13259 SDValue Ptr = St->getBasePtr();
13260
13261 // Perform one or more big stores into memory.
13262 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
13263 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
13264 StoreType, ShuffWide,
13265 DAG.getIntPtrConstant(i));
13266 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
13267 St->getPointerInfo(), St->isVolatile(),
13268 St->isNonTemporal(), St->getAlignment());
13269 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
13270 Chains.push_back(Ch);
13271 }
13272
13273 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
13274 Chains.size());
13275 }
13276
13277
Chris Lattner149a4e52008-02-22 02:09:43 +000013278 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
13279 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000013280 // A preferable solution to the general problem is to figure out the right
13281 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000013282
13283 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000013284 if (VT.getSizeInBits() != 64)
13285 return SDValue();
13286
Devang Patel578efa92009-06-05 21:57:13 +000013287 const Function *F = DAG.getMachineFunction().getFunction();
13288 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000013289 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000013290 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000013291 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000013292 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000013293 isa<LoadSDNode>(St->getValue()) &&
13294 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
13295 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013296 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013297 LoadSDNode *Ld = 0;
13298 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000013299 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000013300 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013301 // Must be a store of a load. We currently handle two cases: the load
13302 // is a direct child, and it's under an intervening TokenFactor. It is
13303 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000013304 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000013305 Ld = cast<LoadSDNode>(St->getChain());
13306 else if (St->getValue().hasOneUse() &&
13307 ChainVal->getOpcode() == ISD::TokenFactor) {
13308 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000013309 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000013310 TokenFactorIndex = i;
13311 Ld = cast<LoadSDNode>(St->getValue());
13312 } else
13313 Ops.push_back(ChainVal->getOperand(i));
13314 }
13315 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000013316
Evan Cheng536e6672009-03-12 05:59:15 +000013317 if (!Ld || !ISD::isNormalLoad(Ld))
13318 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013319
Evan Cheng536e6672009-03-12 05:59:15 +000013320 // If this is not the MMX case, i.e. we are just turning i64 load/store
13321 // into f64 load/store, avoid the transformation if there are multiple
13322 // uses of the loaded value.
13323 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
13324 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000013325
Evan Cheng536e6672009-03-12 05:59:15 +000013326 DebugLoc LdDL = Ld->getDebugLoc();
13327 DebugLoc StDL = N->getDebugLoc();
13328 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
13329 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
13330 // pair instead.
13331 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013332 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000013333 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
13334 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013335 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013336 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000013337 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000013338 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000013339 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000013340 Ops.size());
13341 }
Evan Cheng536e6672009-03-12 05:59:15 +000013342 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013343 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013344 St->isVolatile(), St->isNonTemporal(),
13345 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000013346 }
Evan Cheng536e6672009-03-12 05:59:15 +000013347
13348 // Otherwise, lower to two pairs of 32-bit loads / stores.
13349 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013350 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
13351 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013352
Owen Anderson825b72b2009-08-11 20:47:22 +000013353 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013354 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013355 Ld->isVolatile(), Ld->isNonTemporal(),
13356 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000013357 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000013358 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000013359 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013360 MinAlign(Ld->getAlignment(), 4));
13361
13362 SDValue NewChain = LoLd.getValue(1);
13363 if (TokenFactorIndex != -1) {
13364 Ops.push_back(LoLd);
13365 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000013366 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000013367 Ops.size());
13368 }
13369
13370 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000013371 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
13372 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000013373
13374 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013375 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000013376 St->isVolatile(), St->isNonTemporal(),
13377 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000013378 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000013379 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000013380 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013381 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013382 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000013383 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000013384 }
Dan Gohman475871a2008-07-27 21:46:04 +000013385 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000013386}
13387
Chris Lattner6cf73262008-01-25 06:14:17 +000013388/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
13389/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013390static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000013391 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
13392 // F[X]OR(0.0, x) -> x
13393 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000013394 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13395 if (C->getValueAPF().isPosZero())
13396 return N->getOperand(1);
13397 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13398 if (C->getValueAPF().isPosZero())
13399 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000013400 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013401}
13402
13403/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013404static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000013405 // FAND(0.0, x) -> 0.0
13406 // FAND(x, 0.0) -> 0.0
13407 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13408 if (C->getValueAPF().isPosZero())
13409 return N->getOperand(0);
13410 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13411 if (C->getValueAPF().isPosZero())
13412 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000013413 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013414}
13415
Dan Gohmane5af2d32009-01-29 01:59:02 +000013416static SDValue PerformBTCombine(SDNode *N,
13417 SelectionDAG &DAG,
13418 TargetLowering::DAGCombinerInfo &DCI) {
13419 // BT ignores high bits in the bit index operand.
13420 SDValue Op1 = N->getOperand(1);
13421 if (Op1.hasOneUse()) {
13422 unsigned BitWidth = Op1.getValueSizeInBits();
13423 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
13424 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013425 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
13426 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000013427 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000013428 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
13429 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
13430 DCI.CommitTargetLoweringOpt(TLO);
13431 }
13432 return SDValue();
13433}
Chris Lattner83e6c992006-10-04 06:57:07 +000013434
Eli Friedman7a5e5552009-06-07 06:52:44 +000013435static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
13436 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013437 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000013438 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000013439 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000013440 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000013441 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000013442 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013443 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013444 }
13445 return SDValue();
13446}
13447
Evan Cheng2e489c42009-12-16 00:53:11 +000013448static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
13449 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
13450 // (and (i32 x86isd::setcc_carry), 1)
13451 // This eliminates the zext. This transformation is necessary because
13452 // ISD::SETCC is always legalized to i8.
13453 DebugLoc dl = N->getDebugLoc();
13454 SDValue N0 = N->getOperand(0);
13455 EVT VT = N->getValueType(0);
13456 if (N0.getOpcode() == ISD::AND &&
13457 N0.hasOneUse() &&
13458 N0.getOperand(0).hasOneUse()) {
13459 SDValue N00 = N0.getOperand(0);
13460 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
13461 return SDValue();
13462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
13463 if (!C || C->getZExtValue() != 1)
13464 return SDValue();
13465 return DAG.getNode(ISD::AND, dl, VT,
13466 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
13467 N00.getOperand(0), N00.getOperand(1)),
13468 DAG.getConstant(1, VT));
13469 }
13470
13471 return SDValue();
13472}
13473
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013474// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
13475static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
13476 unsigned X86CC = N->getConstantOperandVal(0);
13477 SDValue EFLAG = N->getOperand(1);
13478 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013479
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013480 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
13481 // a zext and produces an all-ones bit which is more useful than 0/1 in some
13482 // cases.
13483 if (X86CC == X86::COND_B)
13484 return DAG.getNode(ISD::AND, DL, MVT::i8,
13485 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
13486 DAG.getConstant(X86CC, MVT::i8), EFLAG),
13487 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013488
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013489 return SDValue();
13490}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013491
Benjamin Kramer1396c402011-06-18 11:09:41 +000013492static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
13493 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013494 SDValue Op0 = N->getOperand(0);
13495 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
13496 // a 32-bit target where SSE doesn't support i64->FP operations.
13497 if (Op0.getOpcode() == ISD::LOAD) {
13498 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
13499 EVT VT = Ld->getValueType(0);
13500 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
13501 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
13502 !XTLI->getSubtarget()->is64Bit() &&
13503 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000013504 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
13505 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013506 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
13507 return FILDChain;
13508 }
13509 }
13510 return SDValue();
13511}
13512
Chris Lattner23a01992010-12-20 01:37:09 +000013513// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
13514static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
13515 X86TargetLowering::DAGCombinerInfo &DCI) {
13516 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
13517 // the result is either zero or one (depending on the input carry bit).
13518 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
13519 if (X86::isZeroNode(N->getOperand(0)) &&
13520 X86::isZeroNode(N->getOperand(1)) &&
13521 // We don't have a good way to replace an EFLAGS use, so only do this when
13522 // dead right now.
13523 SDValue(N, 1).use_empty()) {
13524 DebugLoc DL = N->getDebugLoc();
13525 EVT VT = N->getValueType(0);
13526 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
13527 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
13528 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
13529 DAG.getConstant(X86::COND_B,MVT::i8),
13530 N->getOperand(2)),
13531 DAG.getConstant(1, VT));
13532 return DCI.CombineTo(N, Res1, CarryOut);
13533 }
13534
13535 return SDValue();
13536}
13537
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013538// fold (add Y, (sete X, 0)) -> adc 0, Y
13539// (add Y, (setne X, 0)) -> sbb -1, Y
13540// (sub (sete X, 0), Y) -> sbb 0, Y
13541// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013542static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013543 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013544
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013545 // Look through ZExts.
13546 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
13547 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
13548 return SDValue();
13549
13550 SDValue SetCC = Ext.getOperand(0);
13551 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
13552 return SDValue();
13553
13554 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
13555 if (CC != X86::COND_E && CC != X86::COND_NE)
13556 return SDValue();
13557
13558 SDValue Cmp = SetCC.getOperand(1);
13559 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000013560 !X86::isZeroNode(Cmp.getOperand(1)) ||
13561 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013562 return SDValue();
13563
13564 SDValue CmpOp0 = Cmp.getOperand(0);
13565 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
13566 DAG.getConstant(1, CmpOp0.getValueType()));
13567
13568 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
13569 if (CC == X86::COND_NE)
13570 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
13571 DL, OtherVal.getValueType(), OtherVal,
13572 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
13573 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
13574 DL, OtherVal.getValueType(), OtherVal,
13575 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
13576}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013577
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013578static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
13579 SDValue Op0 = N->getOperand(0);
13580 SDValue Op1 = N->getOperand(1);
13581
13582 // X86 can't encode an immediate LHS of a sub. See if we can push the
13583 // negation into a preceding instruction.
13584 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013585 // If the RHS of the sub is a XOR with one use and a constant, invert the
13586 // immediate. Then add one to the LHS of the sub so we can turn
13587 // X-Y -> X+~Y+1, saving one register.
13588 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
13589 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000013590 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013591 EVT VT = Op0.getValueType();
13592 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
13593 Op1.getOperand(0),
13594 DAG.getConstant(~XorC, VT));
13595 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000013596 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013597 }
13598 }
13599
13600 return OptimizeConditionalInDecrement(N, DAG);
13601}
13602
Dan Gohman475871a2008-07-27 21:46:04 +000013603SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000013604 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013605 SelectionDAG &DAG = DCI.DAG;
13606 switch (N->getOpcode()) {
13607 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013608 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013609 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000013610 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013611 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013612 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
13613 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000013614 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000013615 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000013616 case ISD::SHL:
13617 case ISD::SRA:
13618 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000013619 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000013620 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000013621 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013622 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000013623 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000013624 case X86ISD::FOR: return PerformFORCombine(N, DAG);
13625 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000013626 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013627 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000013628 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013629 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013630 case X86ISD::SHUFPS: // Handle all target specific shuffles
13631 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000013632 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013633 case X86ISD::PUNPCKHBW:
13634 case X86ISD::PUNPCKHWD:
13635 case X86ISD::PUNPCKHDQ:
13636 case X86ISD::PUNPCKHQDQ:
13637 case X86ISD::UNPCKHPS:
13638 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000013639 case X86ISD::VUNPCKHPSY:
13640 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013641 case X86ISD::PUNPCKLBW:
13642 case X86ISD::PUNPCKLWD:
13643 case X86ISD::PUNPCKLDQ:
13644 case X86ISD::PUNPCKLQDQ:
13645 case X86ISD::UNPCKLPS:
13646 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000013647 case X86ISD::VUNPCKLPSY:
13648 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013649 case X86ISD::MOVHLPS:
13650 case X86ISD::MOVLHPS:
13651 case X86ISD::PSHUFD:
13652 case X86ISD::PSHUFHW:
13653 case X86ISD::PSHUFLW:
13654 case X86ISD::MOVSS:
13655 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000013656 case X86ISD::VPERMILPS:
13657 case X86ISD::VPERMILPSY:
13658 case X86ISD::VPERMILPD:
13659 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000013660 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013661 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013662 }
13663
Dan Gohman475871a2008-07-27 21:46:04 +000013664 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013665}
13666
Evan Chenge5b51ac2010-04-17 06:13:15 +000013667/// isTypeDesirableForOp - Return true if the target has native support for
13668/// the specified value type and it is 'desirable' to use the type for the
13669/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
13670/// instruction encodings are longer and some i16 instructions are slow.
13671bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
13672 if (!isTypeLegal(VT))
13673 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013674 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000013675 return true;
13676
13677 switch (Opc) {
13678 default:
13679 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000013680 case ISD::LOAD:
13681 case ISD::SIGN_EXTEND:
13682 case ISD::ZERO_EXTEND:
13683 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013684 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013685 case ISD::SRL:
13686 case ISD::SUB:
13687 case ISD::ADD:
13688 case ISD::MUL:
13689 case ISD::AND:
13690 case ISD::OR:
13691 case ISD::XOR:
13692 return false;
13693 }
13694}
13695
13696/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000013697/// beneficial for dag combiner to promote the specified node. If true, it
13698/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000013699bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013700 EVT VT = Op.getValueType();
13701 if (VT != MVT::i16)
13702 return false;
13703
Evan Cheng4c26e932010-04-19 19:29:22 +000013704 bool Promote = false;
13705 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013706 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000013707 default: break;
13708 case ISD::LOAD: {
13709 LoadSDNode *LD = cast<LoadSDNode>(Op);
13710 // If the non-extending load has a single use and it's not live out, then it
13711 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013712 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13713 Op.hasOneUse()*/) {
13714 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13715 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13716 // The only case where we'd want to promote LOAD (rather then it being
13717 // promoted as an operand is when it's only use is liveout.
13718 if (UI->getOpcode() != ISD::CopyToReg)
13719 return false;
13720 }
13721 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013722 Promote = true;
13723 break;
13724 }
13725 case ISD::SIGN_EXTEND:
13726 case ISD::ZERO_EXTEND:
13727 case ISD::ANY_EXTEND:
13728 Promote = true;
13729 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013730 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013731 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013732 SDValue N0 = Op.getOperand(0);
13733 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000013734 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000013735 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013736 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013737 break;
13738 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000013739 case ISD::ADD:
13740 case ISD::MUL:
13741 case ISD::AND:
13742 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000013743 case ISD::XOR:
13744 Commute = true;
13745 // fallthrough
13746 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013747 SDValue N0 = Op.getOperand(0);
13748 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000013749 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013750 return false;
13751 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000013752 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013753 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000013754 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013755 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013756 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013757 }
13758 }
13759
13760 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000013761 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013762}
13763
Evan Cheng60c07e12006-07-05 22:17:51 +000013764//===----------------------------------------------------------------------===//
13765// X86 Inline Assembly Support
13766//===----------------------------------------------------------------------===//
13767
Chris Lattnerb8105652009-07-20 17:51:36 +000013768bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13769 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013770
13771 std::string AsmStr = IA->getAsmString();
13772
13773 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013774 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013775 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013776
13777 switch (AsmPieces.size()) {
13778 default: return false;
13779 case 1:
13780 AsmStr = AsmPieces[0];
13781 AsmPieces.clear();
13782 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13783
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013784 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013785 // we will turn this bswap into something that will be lowered to logical ops
13786 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13787 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013788 // bswap $0
13789 if (AsmPieces.size() == 2 &&
13790 (AsmPieces[0] == "bswap" ||
13791 AsmPieces[0] == "bswapq" ||
13792 AsmPieces[0] == "bswapl") &&
13793 (AsmPieces[1] == "$0" ||
13794 AsmPieces[1] == "${0:q}")) {
13795 // No need to check constraints, nothing other than the equivalent of
13796 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013797 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013798 if (!Ty || Ty->getBitWidth() % 16 != 0)
13799 return false;
13800 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013801 }
13802 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013803 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013804 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013805 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013806 AsmPieces[1] == "$$8," &&
13807 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013808 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13809 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013810 const std::string &ConstraintsStr = IA->getConstraintString();
13811 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013812 std::sort(AsmPieces.begin(), AsmPieces.end());
13813 if (AsmPieces.size() == 4 &&
13814 AsmPieces[0] == "~{cc}" &&
13815 AsmPieces[1] == "~{dirflag}" &&
13816 AsmPieces[2] == "~{flags}" &&
13817 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013818 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013819 if (!Ty || Ty->getBitWidth() % 16 != 0)
13820 return false;
13821 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013822 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013823 }
13824 break;
13825 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013826 if (CI->getType()->isIntegerTy(32) &&
13827 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13828 SmallVector<StringRef, 4> Words;
13829 SplitString(AsmPieces[0], Words, " \t,");
13830 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13831 Words[2] == "${0:w}") {
13832 Words.clear();
13833 SplitString(AsmPieces[1], Words, " \t,");
13834 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13835 Words[2] == "$0") {
13836 Words.clear();
13837 SplitString(AsmPieces[2], Words, " \t,");
13838 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13839 Words[2] == "${0:w}") {
13840 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013841 const std::string &ConstraintsStr = IA->getConstraintString();
13842 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013843 std::sort(AsmPieces.begin(), AsmPieces.end());
13844 if (AsmPieces.size() == 4 &&
13845 AsmPieces[0] == "~{cc}" &&
13846 AsmPieces[1] == "~{dirflag}" &&
13847 AsmPieces[2] == "~{flags}" &&
13848 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013849 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013850 if (!Ty || Ty->getBitWidth() % 16 != 0)
13851 return false;
13852 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013853 }
13854 }
13855 }
13856 }
13857 }
Evan Cheng55d42002011-01-08 01:24:27 +000013858
13859 if (CI->getType()->isIntegerTy(64)) {
13860 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13861 if (Constraints.size() >= 2 &&
13862 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13863 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13864 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13865 SmallVector<StringRef, 4> Words;
13866 SplitString(AsmPieces[0], Words, " \t");
13867 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013868 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013869 SplitString(AsmPieces[1], Words, " \t");
13870 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13871 Words.clear();
13872 SplitString(AsmPieces[2], Words, " \t,");
13873 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13874 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013875 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013876 if (!Ty || Ty->getBitWidth() % 16 != 0)
13877 return false;
13878 return IntrinsicLowering::LowerToByteSwap(CI);
13879 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013880 }
13881 }
13882 }
13883 }
13884 break;
13885 }
13886 return false;
13887}
13888
13889
13890
Chris Lattnerf4dff842006-07-11 02:54:03 +000013891/// getConstraintType - Given a constraint letter, return the type of
13892/// constraint it is for this target.
13893X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013894X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13895 if (Constraint.size() == 1) {
13896 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013897 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013898 case 'q':
13899 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013900 case 'f':
13901 case 't':
13902 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013903 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013904 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013905 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013906 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013907 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013908 case 'a':
13909 case 'b':
13910 case 'c':
13911 case 'd':
13912 case 'S':
13913 case 'D':
13914 case 'A':
13915 return C_Register;
13916 case 'I':
13917 case 'J':
13918 case 'K':
13919 case 'L':
13920 case 'M':
13921 case 'N':
13922 case 'G':
13923 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013924 case 'e':
13925 case 'Z':
13926 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013927 default:
13928 break;
13929 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013930 }
Chris Lattner4234f572007-03-25 02:14:49 +000013931 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013932}
13933
John Thompson44ab89e2010-10-29 17:29:13 +000013934/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013935/// This object must already have been set up with the operand type
13936/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013937TargetLowering::ConstraintWeight
13938 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013939 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013940 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013941 Value *CallOperandVal = info.CallOperandVal;
13942 // If we don't have a value, we can't do a match,
13943 // but allow it at the lowest weight.
13944 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013945 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013946 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013947 // Look at the constraint type.
13948 switch (*constraint) {
13949 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013950 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13951 case 'R':
13952 case 'q':
13953 case 'Q':
13954 case 'a':
13955 case 'b':
13956 case 'c':
13957 case 'd':
13958 case 'S':
13959 case 'D':
13960 case 'A':
13961 if (CallOperandVal->getType()->isIntegerTy())
13962 weight = CW_SpecificReg;
13963 break;
13964 case 'f':
13965 case 't':
13966 case 'u':
13967 if (type->isFloatingPointTy())
13968 weight = CW_SpecificReg;
13969 break;
13970 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013971 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013972 weight = CW_SpecificReg;
13973 break;
13974 case 'x':
13975 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013976 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013977 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013978 break;
13979 case 'I':
13980 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13981 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013982 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013983 }
13984 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013985 case 'J':
13986 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13987 if (C->getZExtValue() <= 63)
13988 weight = CW_Constant;
13989 }
13990 break;
13991 case 'K':
13992 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13993 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13994 weight = CW_Constant;
13995 }
13996 break;
13997 case 'L':
13998 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13999 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
14000 weight = CW_Constant;
14001 }
14002 break;
14003 case 'M':
14004 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14005 if (C->getZExtValue() <= 3)
14006 weight = CW_Constant;
14007 }
14008 break;
14009 case 'N':
14010 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14011 if (C->getZExtValue() <= 0xff)
14012 weight = CW_Constant;
14013 }
14014 break;
14015 case 'G':
14016 case 'C':
14017 if (dyn_cast<ConstantFP>(CallOperandVal)) {
14018 weight = CW_Constant;
14019 }
14020 break;
14021 case 'e':
14022 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14023 if ((C->getSExtValue() >= -0x80000000LL) &&
14024 (C->getSExtValue() <= 0x7fffffffLL))
14025 weight = CW_Constant;
14026 }
14027 break;
14028 case 'Z':
14029 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
14030 if (C->getZExtValue() <= 0xffffffff)
14031 weight = CW_Constant;
14032 }
14033 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014034 }
14035 return weight;
14036}
14037
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014038/// LowerXConstraint - try to replace an X constraint, which matches anything,
14039/// with another that has more specific requirements based on the type of the
14040/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000014041const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000014042LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000014043 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
14044 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000014045 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014046 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000014047 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014048 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000014049 return "x";
14050 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014051
Chris Lattner5e764232008-04-26 23:02:14 +000014052 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000014053}
14054
Chris Lattner48884cd2007-08-25 00:47:38 +000014055/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
14056/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000014057void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000014058 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000014059 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000014060 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000014061 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000014062
Eric Christopher100c8332011-06-02 23:16:42 +000014063 // Only support length 1 constraints for now.
14064 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000014065
Eric Christopher100c8332011-06-02 23:16:42 +000014066 char ConstraintLetter = Constraint[0];
14067 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014068 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000014069 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000014070 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014071 if (C->getZExtValue() <= 31) {
14072 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014073 break;
14074 }
Devang Patel84f7fd22007-03-17 00:13:28 +000014075 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014076 return;
Evan Cheng364091e2008-09-22 23:57:37 +000014077 case 'J':
14078 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014079 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000014080 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14081 break;
14082 }
14083 }
14084 return;
14085 case 'K':
14086 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000014087 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000014088 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14089 break;
14090 }
14091 }
14092 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000014093 case 'N':
14094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000014095 if (C->getZExtValue() <= 255) {
14096 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000014097 break;
14098 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000014099 }
Chris Lattner48884cd2007-08-25 00:47:38 +000014100 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000014101 case 'e': {
14102 // 32-bit signed value
14103 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014104 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14105 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014106 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014107 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000014108 break;
14109 }
14110 // FIXME gcc accepts some relocatable values here too, but only in certain
14111 // memory models; it's complicated.
14112 }
14113 return;
14114 }
14115 case 'Z': {
14116 // 32-bit unsigned value
14117 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000014118 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
14119 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014120 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
14121 break;
14122 }
14123 }
14124 // FIXME gcc accepts some relocatable values here too, but only in certain
14125 // memory models; it's complicated.
14126 return;
14127 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014128 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014129 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000014130 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000014131 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000014132 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000014133 break;
14134 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014135
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014136 // In any sort of PIC mode addresses need to be computed at runtime by
14137 // adding in a register or some sort of table lookup. These can't
14138 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000014139 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000014140 return;
14141
Chris Lattnerdc43a882007-05-03 16:52:29 +000014142 // If we are in non-pic codegen mode, we allow the address of a global (with
14143 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000014144 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014145 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000014146
Chris Lattner49921962009-05-08 18:23:14 +000014147 // Match either (GA), (GA+C), (GA+C1+C2), etc.
14148 while (1) {
14149 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
14150 Offset += GA->getOffset();
14151 break;
14152 } else if (Op.getOpcode() == ISD::ADD) {
14153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14154 Offset += C->getZExtValue();
14155 Op = Op.getOperand(0);
14156 continue;
14157 }
14158 } else if (Op.getOpcode() == ISD::SUB) {
14159 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
14160 Offset += -C->getZExtValue();
14161 Op = Op.getOperand(0);
14162 continue;
14163 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014164 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014165
Chris Lattner49921962009-05-08 18:23:14 +000014166 // Otherwise, this isn't something we can handle, reject it.
14167 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000014168 }
Eric Christopherfd179292009-08-27 18:07:15 +000014169
Dan Gohman46510a72010-04-15 01:51:59 +000014170 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014171 // If we require an extra load to get this address, as in PIC mode, we
14172 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000014173 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
14174 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000014175 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000014176
Devang Patel0d881da2010-07-06 22:08:15 +000014177 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
14178 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000014179 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014180 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000014181 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014182
Gabor Greifba36cb52008-08-28 21:40:38 +000014183 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000014184 Ops.push_back(Result);
14185 return;
14186 }
Dale Johannesen1784d162010-06-25 21:55:36 +000014187 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000014188}
14189
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014190std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000014191X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000014192 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000014193 // First, see if this is a constraint that directly corresponds to an LLVM
14194 // register class.
14195 if (Constraint.size() == 1) {
14196 // GCC Constraint Letters
14197 switch (Constraint[0]) {
14198 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000014199 // TODO: Slight differences here in allocation order and leaving
14200 // RIP in the class. Do they matter any more here than they do
14201 // in the normal allocation?
14202 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
14203 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014204 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014205 return std::make_pair(0U, X86::GR32RegisterClass);
14206 else if (VT == MVT::i16)
14207 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014208 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014209 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014210 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000014211 return std::make_pair(0U, X86::GR64RegisterClass);
14212 break;
14213 }
14214 // 32-bit fallthrough
14215 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000014216 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000014217 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
14218 else if (VT == MVT::i16)
14219 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000014220 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000014221 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
14222 else if (VT == MVT::i64)
14223 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
14224 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014225 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000014226 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014227 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000014228 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014229 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000014230 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000014231 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000014232 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000014233 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014234 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000014235 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000014236 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
14237 if (VT == MVT::i16)
14238 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
14239 if (VT == MVT::i32 || !Subtarget->is64Bit())
14240 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
14241 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014242 case 'f': // FP Stack registers.
14243 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
14244 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000014245 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014246 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014247 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000014248 return std::make_pair(0U, X86::RFP64RegisterClass);
14249 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000014250 case 'y': // MMX_REGS if MMX allowed.
14251 if (!Subtarget->hasMMX()) break;
14252 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014253 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014254 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000014255 // FALL THROUGH.
14256 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000014257 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000014258
Owen Anderson825b72b2009-08-11 20:47:22 +000014259 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000014260 default: break;
14261 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014262 case MVT::f32:
14263 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000014264 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000014265 case MVT::f64:
14266 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000014267 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000014268 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000014269 case MVT::v16i8:
14270 case MVT::v8i16:
14271 case MVT::v4i32:
14272 case MVT::v2i64:
14273 case MVT::v4f32:
14274 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000014275 return std::make_pair(0U, X86::VR128RegisterClass);
14276 }
Chris Lattnerad043e82007-04-09 05:11:28 +000014277 break;
14278 }
14279 }
Scott Michelfdc40a02009-02-17 22:15:04 +000014280
Chris Lattnerf76d1802006-07-31 23:26:50 +000014281 // Use the default implementation in TargetLowering to convert the register
14282 // constraint into a member of a register class.
14283 std::pair<unsigned, const TargetRegisterClass*> Res;
14284 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000014285
14286 // Not found as a standard register?
14287 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014288 // Map st(0) -> st(7) -> ST0
14289 if (Constraint.size() == 7 && Constraint[0] == '{' &&
14290 tolower(Constraint[1]) == 's' &&
14291 tolower(Constraint[2]) == 't' &&
14292 Constraint[3] == '(' &&
14293 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
14294 Constraint[5] == ')' &&
14295 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000014296
Chris Lattner56d77c72009-09-13 22:41:48 +000014297 Res.first = X86::ST0+Constraint[4]-'0';
14298 Res.second = X86::RFP80RegisterClass;
14299 return Res;
14300 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014301
Chris Lattner56d77c72009-09-13 22:41:48 +000014302 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014303 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000014304 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000014305 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014306 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000014307 }
Chris Lattner56d77c72009-09-13 22:41:48 +000014308
14309 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000014310 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000014311 Res.first = X86::EFLAGS;
14312 Res.second = X86::CCRRegisterClass;
14313 return Res;
14314 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000014315
Dale Johannesen330169f2008-11-13 21:52:36 +000014316 // 'A' means EAX + EDX.
14317 if (Constraint == "A") {
14318 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000014319 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000014320 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000014321 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000014322 return Res;
14323 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014324
Chris Lattnerf76d1802006-07-31 23:26:50 +000014325 // Otherwise, check to see if this is a register class of the wrong value
14326 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
14327 // turn into {ax},{dx}.
14328 if (Res.second->hasType(VT))
14329 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014330
Chris Lattnerf76d1802006-07-31 23:26:50 +000014331 // All of the single-register GCC register classes map their values onto
14332 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
14333 // really want an 8-bit or 32-bit register, map to the appropriate register
14334 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000014335 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014336 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014337 unsigned DestReg = 0;
14338 switch (Res.first) {
14339 default: break;
14340 case X86::AX: DestReg = X86::AL; break;
14341 case X86::DX: DestReg = X86::DL; break;
14342 case X86::CX: DestReg = X86::CL; break;
14343 case X86::BX: DestReg = X86::BL; break;
14344 }
14345 if (DestReg) {
14346 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014347 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014348 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014349 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014350 unsigned DestReg = 0;
14351 switch (Res.first) {
14352 default: break;
14353 case X86::AX: DestReg = X86::EAX; break;
14354 case X86::DX: DestReg = X86::EDX; break;
14355 case X86::CX: DestReg = X86::ECX; break;
14356 case X86::BX: DestReg = X86::EBX; break;
14357 case X86::SI: DestReg = X86::ESI; break;
14358 case X86::DI: DestReg = X86::EDI; break;
14359 case X86::BP: DestReg = X86::EBP; break;
14360 case X86::SP: DestReg = X86::ESP; break;
14361 }
14362 if (DestReg) {
14363 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014364 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014365 }
Owen Anderson825b72b2009-08-11 20:47:22 +000014366 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000014367 unsigned DestReg = 0;
14368 switch (Res.first) {
14369 default: break;
14370 case X86::AX: DestReg = X86::RAX; break;
14371 case X86::DX: DestReg = X86::RDX; break;
14372 case X86::CX: DestReg = X86::RCX; break;
14373 case X86::BX: DestReg = X86::RBX; break;
14374 case X86::SI: DestReg = X86::RSI; break;
14375 case X86::DI: DestReg = X86::RDI; break;
14376 case X86::BP: DestReg = X86::RBP; break;
14377 case X86::SP: DestReg = X86::RSP; break;
14378 }
14379 if (DestReg) {
14380 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014381 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014382 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000014383 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000014384 } else if (Res.second == X86::FR32RegisterClass ||
14385 Res.second == X86::FR64RegisterClass ||
14386 Res.second == X86::VR128RegisterClass) {
14387 // Handle references to XMM physical registers that got mapped into the
14388 // wrong class. This can happen with constraints like {xmm0} where the
14389 // target independent register mapper will just pick the first match it can
14390 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000014391 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014392 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000014393 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014394 Res.second = X86::FR64RegisterClass;
14395 else if (X86::VR128RegisterClass->hasType(VT))
14396 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000014397 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014398
Chris Lattnerf76d1802006-07-31 23:26:50 +000014399 return Res;
14400}