blob: 6a73803482cb9a816e022b80c086c893214fde37 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter3eebaec2014-10-24 16:45:21 +020058#define DRIVER_DATE "20141024"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Jesse Barnes317c35d2008-08-25 15:11:06 -070060enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020061 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070062 PIPE_A = 0,
63 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020065 _PIPE_EDP,
66 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070067};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080068#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070069
Paulo Zanonia5c961d2012-10-24 15:59:34 -020070enum transcoder {
71 TRANSCODER_A = 0,
72 TRANSCODER_B,
73 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020074 TRANSCODER_EDP,
75 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020076};
77#define transcoder_name(t) ((t) + 'A')
78
Damien Lespiau84139d12014-03-28 00:18:32 +053079/*
80 * This is the maximum (across all platforms) number of planes (primary +
81 * sprites) that can be active at the same time on one pipe.
82 *
83 * This value doesn't count the cursor plane.
84 */
85#define I915_MAX_PLANES 3
86
Jesse Barnes80824002009-09-10 15:28:06 -070087enum plane {
88 PLANE_A = 0,
89 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080090 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070091};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080093
Damien Lespiaud615a162014-03-03 17:31:48 +000094#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030095
Eugeni Dodonov2b139522012-03-29 12:32:22 -030096enum port {
97 PORT_A = 0,
98 PORT_B,
99 PORT_C,
100 PORT_D,
101 PORT_E,
102 I915_MAX_PORTS
103};
104#define port_name(p) ((p) + 'A')
105
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300106#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800107
108enum dpio_channel {
109 DPIO_CH0,
110 DPIO_CH1
111};
112
113enum dpio_phy {
114 DPIO_PHY0,
115 DPIO_PHY1
116};
117
Paulo Zanonib97186f2013-05-03 12:15:36 -0300118enum intel_display_power_domain {
119 POWER_DOMAIN_PIPE_A,
120 POWER_DOMAIN_PIPE_B,
121 POWER_DOMAIN_PIPE_C,
122 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
123 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
124 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
125 POWER_DOMAIN_TRANSCODER_A,
126 POWER_DOMAIN_TRANSCODER_B,
127 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300128 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200129 POWER_DOMAIN_PORT_DDI_A_2_LANES,
130 POWER_DOMAIN_PORT_DDI_A_4_LANES,
131 POWER_DOMAIN_PORT_DDI_B_2_LANES,
132 POWER_DOMAIN_PORT_DDI_B_4_LANES,
133 POWER_DOMAIN_PORT_DDI_C_2_LANES,
134 POWER_DOMAIN_PORT_DDI_C_4_LANES,
135 POWER_DOMAIN_PORT_DDI_D_2_LANES,
136 POWER_DOMAIN_PORT_DDI_D_4_LANES,
137 POWER_DOMAIN_PORT_DSI,
138 POWER_DOMAIN_PORT_CRT,
139 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300140 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200141 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300142 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300143 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300144
145 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300146};
147
148#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
149#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
150 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300151#define POWER_DOMAIN_TRANSCODER(tran) \
152 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
153 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300154
Egbert Eich1d843f92013-02-25 12:06:49 -0500155enum hpd_pin {
156 HPD_NONE = 0,
157 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
158 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
159 HPD_CRT,
160 HPD_SDVO_B,
161 HPD_SDVO_C,
162 HPD_PORT_B,
163 HPD_PORT_C,
164 HPD_PORT_D,
165 HPD_NUM_PINS
166};
167
Chris Wilson2a2d5482012-12-03 11:49:06 +0000168#define I915_GEM_GPU_DOMAINS \
169 (I915_GEM_DOMAIN_RENDER | \
170 I915_GEM_DOMAIN_SAMPLER | \
171 I915_GEM_DOMAIN_COMMAND | \
172 I915_GEM_DOMAIN_INSTRUCTION | \
173 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700174
Damien Lespiau055e3932014-08-18 13:49:10 +0100175#define for_each_pipe(__dev_priv, __p) \
176 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100177#define for_each_plane(pipe, p) \
178 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000179#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800180
Damien Lespiaud79b8142014-05-13 23:32:23 +0100181#define for_each_crtc(dev, crtc) \
182 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
183
Damien Lespiaud063ae42014-05-13 23:32:21 +0100184#define for_each_intel_crtc(dev, intel_crtc) \
185 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
186
Damien Lespiaub2784e12014-08-05 11:29:37 +0100187#define for_each_intel_encoder(dev, intel_encoder) \
188 list_for_each_entry(intel_encoder, \
189 &(dev)->mode_config.encoder_list, \
190 base.head)
191
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200192#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
193 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
194 if ((intel_encoder)->base.crtc == (__crtc))
195
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800196#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
197 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
198 if ((intel_connector)->base.encoder == (__encoder))
199
Borun Fub04c5bd2014-07-12 10:02:27 +0530200#define for_each_power_domain(domain, mask) \
201 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
202 if ((1 << (domain)) & (mask))
203
Daniel Vettere7b903d2013-06-05 13:34:14 +0200204struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100205struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100206struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200207
Daniel Vettere2b78262013-06-07 23:10:03 +0200208enum intel_dpll_id {
209 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
210 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300211 DPLL_ID_PCH_PLL_A = 0,
212 DPLL_ID_PCH_PLL_B = 1,
213 DPLL_ID_WRPLL1 = 0,
214 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200215};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100216#define I915_NUM_PLLS 2
217
Daniel Vetter53589012013-06-05 13:34:16 +0200218struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100219 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200220 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200221 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200222 uint32_t fp0;
223 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100224
225 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300226 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200227};
228
Daniel Vetter46edb022013-06-05 13:34:12 +0200229struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 int refcount; /* count of number of CRTCs sharing this PLL */
231 int active; /* count of number of active CRTCs (i.e. DPMS on) */
232 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200233 const char *name;
234 /* should match the index in the dev_priv->shared_dplls array */
235 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200236 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300237 /* The mode_set hook is optional and should be used together with the
238 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200239 void (*mode_set)(struct drm_i915_private *dev_priv,
240 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200241 void (*enable)(struct drm_i915_private *dev_priv,
242 struct intel_shared_dpll *pll);
243 void (*disable)(struct drm_i915_private *dev_priv,
244 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200245 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
246 struct intel_shared_dpll *pll,
247 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100250/* Used by dp and fdi links */
251struct intel_link_m_n {
252 uint32_t tu;
253 uint32_t gmch_m;
254 uint32_t gmch_n;
255 uint32_t link_m;
256 uint32_t link_n;
257};
258
259void intel_link_compute_m_n(int bpp, int nlanes,
260 int pixel_clock, int link_clock,
261 struct intel_link_m_n *m_n);
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263/* Interface history:
264 *
265 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100266 * 1.2: Add Power Management
267 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100268 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000269 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000270 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
271 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 */
273#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000274#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275#define DRIVER_PATCHLEVEL 0
276
Chris Wilson23bc5982010-09-29 16:10:57 +0100277#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100278#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700279
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700280struct opregion_header;
281struct opregion_acpi;
282struct opregion_swsci;
283struct opregion_asle;
284
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100285struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700286 struct opregion_header __iomem *header;
287 struct opregion_acpi __iomem *acpi;
288 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300289 u32 swsci_gbda_sub_functions;
290 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700291 struct opregion_asle __iomem *asle;
292 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000293 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200294 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100295};
Chris Wilson44834a62010-08-19 16:09:23 +0100296#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100297
Chris Wilson6ef3d422010-08-04 20:26:07 +0100298struct intel_overlay;
299struct intel_overlay_error_state;
300
Daniel Vetterba8286f2014-09-11 07:43:25 +0200301struct drm_local_map;
302
Dave Airlie7c1c2872008-11-28 14:22:24 +1000303struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200304 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000305 struct _drm_i915_sarea *sarea_priv;
306};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800307#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300308#define I915_MAX_NUM_FENCES 32
309/* 32 fences + sign bit for FENCE_REG_NONE */
310#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800311
312struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200313 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000314 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100315 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800316};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000317
yakui_zhao9b9d1722009-05-31 17:17:17 +0800318struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100319 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800320 u8 dvo_port;
321 u8 slave_addr;
322 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100323 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400324 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800325};
326
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000327struct intel_display_error_state;
328
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700329struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200330 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800331 struct timeval time;
332
Mika Kuoppalacb383002014-02-25 17:11:25 +0200333 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200334 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200335 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200336
Ben Widawsky585b0282014-01-30 00:19:37 -0800337 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700338 u32 eir;
339 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700340 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700341 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700342 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000343 u32 derrmr;
344 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800345 u32 error; /* gen6+ */
346 u32 err_int; /* gen7 */
347 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800348 u32 gac_eco;
349 u32 gam_ecochk;
350 u32 gab_ctl;
351 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800352 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800353 u64 fence[I915_MAX_NUM_FENCES];
354 struct intel_overlay_error_state *overlay;
355 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700356 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800357
Chris Wilson52d39a22012-02-15 11:25:37 +0000358 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000359 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800360 /* Software tracked state */
361 bool waiting;
362 int hangcheck_score;
363 enum intel_ring_hangcheck_action hangcheck_action;
364 int num_requests;
365
366 /* our own tracking of ring head and tail */
367 u32 cpu_ring_head;
368 u32 cpu_ring_tail;
369
370 u32 semaphore_seqno[I915_NUM_RINGS - 1];
371
372 /* Register state */
373 u32 tail;
374 u32 head;
375 u32 ctl;
376 u32 hws;
377 u32 ipeir;
378 u32 ipehr;
379 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800380 u32 bbstate;
381 u32 instpm;
382 u32 instps;
383 u32 seqno;
384 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000385 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800386 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700387 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800388 u32 rc_psmi; /* sleep state */
389 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
390
Chris Wilson52d39a22012-02-15 11:25:37 +0000391 struct drm_i915_error_object {
392 int page_count;
393 u32 gtt_offset;
394 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200395 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800396
Chris Wilson52d39a22012-02-15 11:25:37 +0000397 struct drm_i915_error_request {
398 long jiffies;
399 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000400 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000401 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800402
403 struct {
404 u32 gfx_mode;
405 union {
406 u64 pdp[4];
407 u32 pp_dir_base;
408 };
409 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200410
411 pid_t pid;
412 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000413 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100414
Chris Wilson9df30792010-02-18 10:24:56 +0000415 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000416 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000417 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100418 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000419 u32 gtt_offset;
420 u32 read_domains;
421 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200422 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000423 s32 pinned:2;
424 u32 tiling:2;
425 u32 dirty:1;
426 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100427 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100428 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100429 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700430 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800431
Ben Widawsky95f53012013-07-31 17:00:15 -0700432 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100433 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700434};
435
Jani Nikula7bd688c2013-11-08 16:48:56 +0200436struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200437struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100438struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800439struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100440struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200441struct intel_limit;
442struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100443
Jesse Barnese70236a2009-09-21 10:42:27 -0700444struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400445 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200446 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700447 void (*disable_fbc)(struct drm_device *dev);
448 int (*get_display_clock_speed)(struct drm_device *dev);
449 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200450 /**
451 * find_dpll() - Find the best values for the PLL
452 * @limit: limits for the PLL
453 * @crtc: current CRTC
454 * @target: target frequency in kHz
455 * @refclk: reference clock frequency in kHz
456 * @match_clock: if provided, @best_clock P divider must
457 * match the P divider from @match_clock
458 * used for LVDS downclocking
459 * @best_clock: best PLL values found
460 *
461 * Returns true on success, false on failure.
462 */
463 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300464 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200465 int target, int refclk,
466 struct dpll *match_clock,
467 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300468 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300469 void (*update_sprite_wm)(struct drm_plane *plane,
470 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200471 uint32_t sprite_width, uint32_t sprite_height,
472 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200473 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100474 /* Returns the active state of the crtc, and if the crtc is active,
475 * fills out the pipe-config with the hw state. */
476 bool (*get_pipe_config)(struct intel_crtc *,
477 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800478 void (*get_plane_config)(struct intel_crtc *,
479 struct intel_plane_config *);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +0300480 int (*crtc_mode_set)(struct intel_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700481 int x, int y,
482 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200483 void (*crtc_enable)(struct drm_crtc *crtc);
484 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100485 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800486 void (*write_eld)(struct drm_connector *connector,
Jani Nikula820d2d72014-10-27 16:26:47 +0200487 struct intel_encoder *encoder,
Jani Nikula34427052013-10-16 12:34:47 +0300488 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700489 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700490 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700491 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
492 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700493 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100494 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700495 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200496 void (*update_primary_plane)(struct drm_crtc *crtc,
497 struct drm_framebuffer *fb,
498 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100499 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700500 /* clock updates for mode set */
501 /* cursor updates */
502 /* render clock increase/decrease */
503 /* display clock increase/decrease */
504 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200505
506 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200507 uint32_t (*get_backlight)(struct intel_connector *connector);
508 void (*set_backlight)(struct intel_connector *connector,
509 uint32_t level);
510 void (*disable_backlight)(struct intel_connector *connector);
511 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700512};
513
Chris Wilson907b28c2013-07-19 20:36:52 +0100514struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530515 void (*force_wake_get)(struct drm_i915_private *dev_priv,
516 int fw_engine);
517 void (*force_wake_put)(struct drm_i915_private *dev_priv,
518 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700519
520 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
521 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
522 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
523 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
524
525 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
526 uint8_t val, bool trace);
527 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
528 uint16_t val, bool trace);
529 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
530 uint32_t val, bool trace);
531 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
532 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300533};
534
Chris Wilson907b28c2013-07-19 20:36:52 +0100535struct intel_uncore {
536 spinlock_t lock; /** lock is also taken in irq contexts. */
537
538 struct intel_uncore_funcs funcs;
539
540 unsigned fifo_count;
541 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100542
Deepak S940aece2013-11-23 14:55:43 +0530543 unsigned fw_rendercount;
544 unsigned fw_mediacount;
545
Chris Wilson82326442014-03-05 12:00:39 +0000546 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100547};
548
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100549#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
550 func(is_mobile) sep \
551 func(is_i85x) sep \
552 func(is_i915g) sep \
553 func(is_i945gm) sep \
554 func(is_g33) sep \
555 func(need_gfx_hws) sep \
556 func(is_g4x) sep \
557 func(is_pineview) sep \
558 func(is_broadwater) sep \
559 func(is_crestline) sep \
560 func(is_ivybridge) sep \
561 func(is_valleyview) sep \
562 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530563 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700564 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100565 func(has_fbc) sep \
566 func(has_pipe_cxsr) sep \
567 func(has_hotplug) sep \
568 func(cursor_needs_physical) sep \
569 func(has_overlay) sep \
570 func(overlay_needs_physical) sep \
571 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100572 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100573 func(has_ddi) sep \
574 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200575
Damien Lespiaua587f772013-04-22 18:40:38 +0100576#define DEFINE_FLAG(name) u8 name:1
577#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200578
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500579struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200580 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100581 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700582 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000583 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000584 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700585 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100586 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200587 /* Register offsets for the various display pipes and transcoders */
588 int pipe_offsets[I915_MAX_TRANSCODERS];
589 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200590 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300591 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500592};
593
Damien Lespiaua587f772013-04-22 18:40:38 +0100594#undef DEFINE_FLAG
595#undef SEP_SEMICOLON
596
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800597enum i915_cache_level {
598 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100599 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
600 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
601 caches, eg sampler/render caches, and the
602 large Last-Level-Cache. LLC is coherent with
603 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100604 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800605};
606
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300607struct i915_ctx_hang_stats {
608 /* This context had batch pending when hang was declared */
609 unsigned batch_pending;
610
611 /* This context had batch active when hang was declared */
612 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300613
614 /* Time when this context was last blamed for a GPU reset */
615 unsigned long guilty_ts;
616
617 /* This context is banned to submit more work */
618 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300619};
Ben Widawsky40521052012-06-04 14:42:43 -0700620
621/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100622#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100623/**
624 * struct intel_context - as the name implies, represents a context.
625 * @ref: reference count.
626 * @user_handle: userspace tracking identity for this context.
627 * @remap_slice: l3 row remapping information.
628 * @file_priv: filp associated with this context (NULL for global default
629 * context).
630 * @hang_stats: information about the role of this context in possible GPU
631 * hangs.
632 * @vm: virtual memory space used by this context.
633 * @legacy_hw_ctx: render context backing object and whether it is correctly
634 * initialized (legacy ring submission mechanism only).
635 * @link: link in the global list of contexts.
636 *
637 * Contexts are memory images used by the hardware to store copies of their
638 * internal state.
639 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100640struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300641 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100642 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700643 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700644 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300645 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200646 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700647
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100648 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100649 struct {
650 struct drm_i915_gem_object *rcs_state;
651 bool initialized;
652 } legacy_hw_ctx;
653
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100654 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100655 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100656 struct {
657 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100658 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100659 } engine[I915_NUM_RINGS];
660
Ben Widawskya33afea2013-09-17 21:12:45 -0700661 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700662};
663
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700664struct i915_fbc {
665 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700666 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700667 unsigned int fb_id;
668 enum plane plane;
669 int y;
670
Ben Widawskyc4213882014-06-19 12:06:10 -0700671 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700672 struct drm_mm_node *compressed_llb;
673
Rodrigo Vivida46f932014-08-01 02:04:45 -0700674 bool false_color;
675
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300676 /* Tracks whether the HW is actually enabled, not whether the feature is
677 * possible. */
678 bool enabled;
679
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400680 /* On gen8 some rings cannont perform fbc clean operation so for now
681 * we are doing this on SW with mmio.
682 * This variable works in the opposite information direction
683 * of ring->fbc_dirty telling software on frontbuffer tracking
684 * to perform the cache clean on sw side.
685 */
686 bool need_sw_cache_clean;
687
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700688 struct intel_fbc_work {
689 struct delayed_work work;
690 struct drm_crtc *crtc;
691 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700692 } *fbc_work;
693
Chris Wilson29ebf902013-07-27 17:23:55 +0100694 enum no_fbc_reason {
695 FBC_OK, /* FBC is enabled */
696 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700697 FBC_NO_OUTPUT, /* no outputs enabled to compress */
698 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
699 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
700 FBC_MODE_TOO_LARGE, /* mode too large for compression */
701 FBC_BAD_PLANE, /* fbc not supported on plane */
702 FBC_NOT_TILED, /* buffer not tiled */
703 FBC_MULTIPLE_PIPES, /* more than one pipe active */
704 FBC_MODULE_PARAM,
705 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
706 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800707};
708
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530709struct i915_drrs {
710 struct intel_connector *connector;
711};
712
Daniel Vetter2807cf62014-07-11 10:30:11 -0700713struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300714struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700715 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300716 bool sink_support;
717 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700718 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700719 bool active;
720 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700721 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300722};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700723
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800724enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300725 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800726 PCH_IBX, /* Ibexpeak PCH */
727 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300728 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530729 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700730 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800731};
732
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200733enum intel_sbi_destination {
734 SBI_ICLK,
735 SBI_MPHY,
736};
737
Jesse Barnesb690e962010-07-19 13:53:12 -0700738#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700739#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100740#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000741#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300742#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700743
Dave Airlie8be48d92010-03-30 05:34:14 +0000744struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100745struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000746
Daniel Vetterc2b91522012-02-14 22:37:19 +0100747struct intel_gmbus {
748 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000749 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100750 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100751 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100752 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100753 struct drm_i915_private *dev_priv;
754};
755
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100756struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000757 u8 saveLBB;
758 u32 saveDSPACNTR;
759 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000760 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000761 u32 savePIPEACONF;
762 u32 savePIPEBCONF;
763 u32 savePIPEASRC;
764 u32 savePIPEBSRC;
765 u32 saveFPA0;
766 u32 saveFPA1;
767 u32 saveDPLL_A;
768 u32 saveDPLL_A_MD;
769 u32 saveHTOTAL_A;
770 u32 saveHBLANK_A;
771 u32 saveHSYNC_A;
772 u32 saveVTOTAL_A;
773 u32 saveVBLANK_A;
774 u32 saveVSYNC_A;
775 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000776 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800777 u32 saveTRANS_HTOTAL_A;
778 u32 saveTRANS_HBLANK_A;
779 u32 saveTRANS_HSYNC_A;
780 u32 saveTRANS_VTOTAL_A;
781 u32 saveTRANS_VBLANK_A;
782 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000783 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000784 u32 saveDSPASTRIDE;
785 u32 saveDSPASIZE;
786 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700787 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000788 u32 saveDSPASURF;
789 u32 saveDSPATILEOFF;
790 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700791 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000792 u32 saveBLC_PWM_CTL;
793 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200794 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800795 u32 saveBLC_CPU_PWM_CTL;
796 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000797 u32 saveFPB0;
798 u32 saveFPB1;
799 u32 saveDPLL_B;
800 u32 saveDPLL_B_MD;
801 u32 saveHTOTAL_B;
802 u32 saveHBLANK_B;
803 u32 saveHSYNC_B;
804 u32 saveVTOTAL_B;
805 u32 saveVBLANK_B;
806 u32 saveVSYNC_B;
807 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000808 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800809 u32 saveTRANS_HTOTAL_B;
810 u32 saveTRANS_HBLANK_B;
811 u32 saveTRANS_HSYNC_B;
812 u32 saveTRANS_VTOTAL_B;
813 u32 saveTRANS_VBLANK_B;
814 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000815 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000816 u32 saveDSPBSTRIDE;
817 u32 saveDSPBSIZE;
818 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700819 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000820 u32 saveDSPBSURF;
821 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700822 u32 saveVGA0;
823 u32 saveVGA1;
824 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000825 u32 saveVGACNTRL;
826 u32 saveADPA;
827 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700828 u32 savePP_ON_DELAYS;
829 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000830 u32 saveDVOA;
831 u32 saveDVOB;
832 u32 saveDVOC;
833 u32 savePP_ON;
834 u32 savePP_OFF;
835 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700836 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000837 u32 savePFIT_CONTROL;
838 u32 save_palette_a[256];
839 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000840 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000841 u32 saveIER;
842 u32 saveIIR;
843 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800844 u32 saveDEIER;
845 u32 saveDEIMR;
846 u32 saveGTIER;
847 u32 saveGTIMR;
848 u32 saveFDI_RXA_IMR;
849 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800850 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800851 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852 u32 saveSWF0[16];
853 u32 saveSWF1[16];
854 u32 saveSWF2[3];
855 u8 saveMSR;
856 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800857 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000858 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000859 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000860 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000861 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200862 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000863 u32 saveCURACNTR;
864 u32 saveCURAPOS;
865 u32 saveCURABASE;
866 u32 saveCURBCNTR;
867 u32 saveCURBPOS;
868 u32 saveCURBBASE;
869 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870 u32 saveDP_B;
871 u32 saveDP_C;
872 u32 saveDP_D;
873 u32 savePIPEA_GMCH_DATA_M;
874 u32 savePIPEB_GMCH_DATA_M;
875 u32 savePIPEA_GMCH_DATA_N;
876 u32 savePIPEB_GMCH_DATA_N;
877 u32 savePIPEA_DP_LINK_M;
878 u32 savePIPEB_DP_LINK_M;
879 u32 savePIPEA_DP_LINK_N;
880 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800881 u32 saveFDI_RXA_CTL;
882 u32 saveFDI_TXA_CTL;
883 u32 saveFDI_RXB_CTL;
884 u32 saveFDI_TXB_CTL;
885 u32 savePFA_CTL_1;
886 u32 savePFB_CTL_1;
887 u32 savePFA_WIN_SZ;
888 u32 savePFB_WIN_SZ;
889 u32 savePFA_WIN_POS;
890 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000891 u32 savePCH_DREF_CONTROL;
892 u32 saveDISP_ARB_CTL;
893 u32 savePIPEA_DATA_M1;
894 u32 savePIPEA_DATA_N1;
895 u32 savePIPEA_LINK_M1;
896 u32 savePIPEA_LINK_N1;
897 u32 savePIPEB_DATA_M1;
898 u32 savePIPEB_DATA_N1;
899 u32 savePIPEB_LINK_M1;
900 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000901 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400902 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100903};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100904
Imre Deakddeea5b2014-05-05 15:19:56 +0300905struct vlv_s0ix_state {
906 /* GAM */
907 u32 wr_watermark;
908 u32 gfx_prio_ctrl;
909 u32 arb_mode;
910 u32 gfx_pend_tlb0;
911 u32 gfx_pend_tlb1;
912 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
913 u32 media_max_req_count;
914 u32 gfx_max_req_count;
915 u32 render_hwsp;
916 u32 ecochk;
917 u32 bsd_hwsp;
918 u32 blt_hwsp;
919 u32 tlb_rd_addr;
920
921 /* MBC */
922 u32 g3dctl;
923 u32 gsckgctl;
924 u32 mbctl;
925
926 /* GCP */
927 u32 ucgctl1;
928 u32 ucgctl3;
929 u32 rcgctl1;
930 u32 rcgctl2;
931 u32 rstctl;
932 u32 misccpctl;
933
934 /* GPM */
935 u32 gfxpause;
936 u32 rpdeuhwtc;
937 u32 rpdeuc;
938 u32 ecobus;
939 u32 pwrdwnupctl;
940 u32 rp_down_timeout;
941 u32 rp_deucsw;
942 u32 rcubmabdtmr;
943 u32 rcedata;
944 u32 spare2gh;
945
946 /* Display 1 CZ domain */
947 u32 gt_imr;
948 u32 gt_ier;
949 u32 pm_imr;
950 u32 pm_ier;
951 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
952
953 /* GT SA CZ domain */
954 u32 tilectl;
955 u32 gt_fifoctl;
956 u32 gtlc_wake_ctrl;
957 u32 gtlc_survive;
958 u32 pmwgicz;
959
960 /* Display 2 CZ domain */
961 u32 gu_ctl0;
962 u32 gu_ctl1;
963 u32 clock_gate_dis2;
964};
965
Chris Wilsonbf225f22014-07-10 20:31:18 +0100966struct intel_rps_ei {
967 u32 cz_clock;
968 u32 render_c0;
969 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400970};
971
Daniel Vetterc85aa882012-11-02 19:55:03 +0100972struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200973 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100974 struct work_struct work;
975 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200976
Ben Widawskyb39fb292014-03-19 18:31:11 -0700977 /* Frequencies are stored in potentially platform dependent multiples.
978 * In other words, *_freq needs to be multiplied by X to be interesting.
979 * Soft limits are those which are used for the dynamic reclocking done
980 * by the driver (raise frequencies under heavy loads, and lower for
981 * lighter loads). Hard limits are those imposed by the hardware.
982 *
983 * A distinction is made for overclocking, which is never enabled by
984 * default, and is considered to be above the hard limit if it's
985 * possible at all.
986 */
987 u8 cur_freq; /* Current frequency (cached, may not == HW) */
988 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
989 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
990 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
991 u8 min_freq; /* AKA RPn. Minimum frequency */
992 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
993 u8 rp1_freq; /* "less than" RP0 power/freqency */
994 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530995 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700996
Deepak S31685c22014-07-03 17:33:01 -0400997 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700998
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100999 int last_adj;
1000 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1001
Chris Wilsonc0951f02013-10-10 21:58:50 +01001002 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001003 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001004
Chris Wilsonbf225f22014-07-10 20:31:18 +01001005 /* manual wa residency calculations */
1006 struct intel_rps_ei up_ei, down_ei;
1007
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001008 /*
1009 * Protects RPS/RC6 register access and PCU communication.
1010 * Must be taken after struct_mutex if nested.
1011 */
1012 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001013};
1014
Daniel Vetter1a240d42012-11-29 22:18:51 +01001015/* defined intel_pm.c */
1016extern spinlock_t mchdev_lock;
1017
Daniel Vetterc85aa882012-11-02 19:55:03 +01001018struct intel_ilk_power_mgmt {
1019 u8 cur_delay;
1020 u8 min_delay;
1021 u8 max_delay;
1022 u8 fmax;
1023 u8 fstart;
1024
1025 u64 last_count1;
1026 unsigned long last_time1;
1027 unsigned long chipset_power;
1028 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001029 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001030 unsigned long gfx_power;
1031 u8 corr;
1032
1033 int c_m;
1034 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001035
1036 struct drm_i915_gem_object *pwrctx;
1037 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001038};
1039
Imre Deakc6cb5822014-03-04 19:22:55 +02001040struct drm_i915_private;
1041struct i915_power_well;
1042
1043struct i915_power_well_ops {
1044 /*
1045 * Synchronize the well's hw state to match the current sw state, for
1046 * example enable/disable it based on the current refcount. Called
1047 * during driver init and resume time, possibly after first calling
1048 * the enable/disable handlers.
1049 */
1050 void (*sync_hw)(struct drm_i915_private *dev_priv,
1051 struct i915_power_well *power_well);
1052 /*
1053 * Enable the well and resources that depend on it (for example
1054 * interrupts located on the well). Called after the 0->1 refcount
1055 * transition.
1056 */
1057 void (*enable)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059 /*
1060 * Disable the well and resources that depend on it. Called after
1061 * the 1->0 refcount transition.
1062 */
1063 void (*disable)(struct drm_i915_private *dev_priv,
1064 struct i915_power_well *power_well);
1065 /* Returns the hw enabled state. */
1066 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1067 struct i915_power_well *power_well);
1068};
1069
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001070/* Power well structure for haswell */
1071struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001072 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001073 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001074 /* power well enable/disable usage count */
1075 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001076 /* cached hw enabled state */
1077 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001078 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001079 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001080 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001081};
1082
Imre Deak83c00f552013-10-25 17:36:47 +03001083struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001084 /*
1085 * Power wells needed for initialization at driver init and suspend
1086 * time are on. They are kept on until after the first modeset.
1087 */
1088 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001089 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001090 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001091
Imre Deak83c00f552013-10-25 17:36:47 +03001092 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001093 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001094 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001095};
1096
Daniel Vetter231f42a2012-11-02 19:55:05 +01001097struct i915_dri1_state {
1098 unsigned allow_batchbuffer : 1;
1099 u32 __iomem *gfx_hws_cpu_addr;
1100
1101 unsigned int cpp;
1102 int back_offset;
1103 int front_offset;
1104 int current_page;
1105 int page_flipping;
1106
1107 uint32_t counter;
1108};
1109
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001110struct i915_ums_state {
1111 /**
1112 * Flag if the X Server, and thus DRM, is not currently in
1113 * control of the device.
1114 *
1115 * This is set between LeaveVT and EnterVT. It needs to be
1116 * replaced with a semaphore. It also needs to be
1117 * transitioned away from for kernel modesetting.
1118 */
1119 int mm_suspended;
1120};
1121
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001122#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001123struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001124 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001125 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001126 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001127};
1128
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001129struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001130 /** Memory allocator for GTT stolen memory */
1131 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001132 /** List of all objects in gtt_space. Used to restore gtt
1133 * mappings on resume */
1134 struct list_head bound_list;
1135 /**
1136 * List of objects which are not bound to the GTT (thus
1137 * are idle and not used by the GPU) but still have
1138 * (presumably uncached) pages still attached.
1139 */
1140 struct list_head unbound_list;
1141
1142 /** Usable portion of the GTT for GEM */
1143 unsigned long stolen_base; /* limited to low memory (32-bit) */
1144
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001145 /** PPGTT used for aliasing the PPGTT with the GTT */
1146 struct i915_hw_ppgtt *aliasing_ppgtt;
1147
Chris Wilson2cfcd322014-05-20 08:28:43 +01001148 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001149 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001150 bool shrinker_no_lock_stealing;
1151
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001152 /** LRU list of objects with fence regs on them. */
1153 struct list_head fence_list;
1154
1155 /**
1156 * We leave the user IRQ off as much as possible,
1157 * but this means that requests will finish and never
1158 * be retired once the system goes idle. Set a timer to
1159 * fire periodically while the ring is running. When it
1160 * fires, go retire requests.
1161 */
1162 struct delayed_work retire_work;
1163
1164 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001165 * When we detect an idle GPU, we want to turn on
1166 * powersaving features. So once we see that there
1167 * are no more requests outstanding and no more
1168 * arrive within a small period of time, we fire
1169 * off the idle_work.
1170 */
1171 struct delayed_work idle_work;
1172
1173 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001174 * Are we in a non-interruptible section of code like
1175 * modesetting?
1176 */
1177 bool interruptible;
1178
Chris Wilsonf62a0072014-02-21 17:55:39 +00001179 /**
1180 * Is the GPU currently considered idle, or busy executing userspace
1181 * requests? Whilst idle, we attempt to power down the hardware and
1182 * display clocks. In order to reduce the effect on performance, there
1183 * is a slight delay before we do so.
1184 */
1185 bool busy;
1186
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001187 /* the indicator for dispatch video commands on two BSD rings */
1188 int bsd_ring_dispatch_index;
1189
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001190 /** Bit 6 swizzling required for X tiling */
1191 uint32_t bit_6_swizzle_x;
1192 /** Bit 6 swizzling required for Y tiling */
1193 uint32_t bit_6_swizzle_y;
1194
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001195 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001196 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001197 size_t object_memory;
1198 u32 object_count;
1199};
1200
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001201struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001202 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001203 unsigned bytes;
1204 unsigned size;
1205 int err;
1206 u8 *buf;
1207 loff_t start;
1208 loff_t pos;
1209};
1210
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001211struct i915_error_state_file_priv {
1212 struct drm_device *dev;
1213 struct drm_i915_error_state *error;
1214};
1215
Daniel Vetter99584db2012-11-14 17:14:04 +01001216struct i915_gpu_error {
1217 /* For hangcheck timer */
1218#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1219#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001220 /* Hang gpu twice in this window and your context gets banned */
1221#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1222
Daniel Vetter99584db2012-11-14 17:14:04 +01001223 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001224
1225 /* For reset and error_state handling. */
1226 spinlock_t lock;
1227 /* Protected by the above dev->gpu_error.lock. */
1228 struct drm_i915_error_state *first_error;
1229 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001230
Chris Wilson094f9a52013-09-25 17:34:55 +01001231
1232 unsigned long missed_irq_rings;
1233
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001234 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001235 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001236 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001237 * This is a counter which gets incremented when reset is triggered,
1238 * and again when reset has been handled. So odd values (lowest bit set)
1239 * means that reset is in progress and even values that
1240 * (reset_counter >> 1):th reset was successfully completed.
1241 *
1242 * If reset is not completed succesfully, the I915_WEDGE bit is
1243 * set meaning that hardware is terminally sour and there is no
1244 * recovery. All waiters on the reset_queue will be woken when
1245 * that happens.
1246 *
1247 * This counter is used by the wait_seqno code to notice that reset
1248 * event happened and it needs to restart the entire ioctl (since most
1249 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001250 *
1251 * This is important for lock-free wait paths, where no contended lock
1252 * naturally enforces the correct ordering between the bail-out of the
1253 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001254 */
1255 atomic_t reset_counter;
1256
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001257#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001258#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001259
1260 /**
1261 * Waitqueue to signal when the reset has completed. Used by clients
1262 * that wait for dev_priv->mm.wedged to settle.
1263 */
1264 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001265
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001266 /* Userspace knobs for gpu hang simulation;
1267 * combines both a ring mask, and extra flags
1268 */
1269 u32 stop_rings;
1270#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1271#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001272
1273 /* For missed irq/seqno simulation. */
1274 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001275
1276 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1277 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001278};
1279
Zhang Ruib8efb172013-02-05 15:41:53 +08001280enum modeset_restore {
1281 MODESET_ON_LID_OPEN,
1282 MODESET_DONE,
1283 MODESET_SUSPENDED,
1284};
1285
Paulo Zanoni6acab152013-09-12 17:06:24 -03001286struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001287 /*
1288 * This is an index in the HDMI/DVI DDI buffer translation table.
1289 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1290 * populate this field.
1291 */
1292#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001293 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001294
1295 uint8_t supports_dvi:1;
1296 uint8_t supports_hdmi:1;
1297 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001298};
1299
Pradeep Bhat83a72802014-03-28 10:14:57 +05301300enum drrs_support_type {
1301 DRRS_NOT_SUPPORTED = 0,
1302 STATIC_DRRS_SUPPORT = 1,
1303 SEAMLESS_DRRS_SUPPORT = 2
1304};
1305
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001306struct intel_vbt_data {
1307 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1308 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1309
1310 /* Feature bits */
1311 unsigned int int_tv_support:1;
1312 unsigned int lvds_dither:1;
1313 unsigned int lvds_vbt:1;
1314 unsigned int int_crt_support:1;
1315 unsigned int lvds_use_ssc:1;
1316 unsigned int display_clock_mode:1;
1317 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301318 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001319 int lvds_ssc_freq;
1320 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1321
Pradeep Bhat83a72802014-03-28 10:14:57 +05301322 enum drrs_support_type drrs_type;
1323
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001324 /* eDP */
1325 int edp_rate;
1326 int edp_lanes;
1327 int edp_preemphasis;
1328 int edp_vswing;
1329 bool edp_initialized;
1330 bool edp_support;
1331 int edp_bpp;
1332 struct edp_power_seq edp_pps;
1333
Jani Nikulaf00076d2013-12-14 20:38:29 -02001334 struct {
1335 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001336 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001337 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001338 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001339 } backlight;
1340
Shobhit Kumard17c5442013-08-27 15:12:25 +03001341 /* MIPI DSI */
1342 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301343 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001344 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301345 struct mipi_config *config;
1346 struct mipi_pps_data *pps;
1347 u8 seq_version;
1348 u32 size;
1349 u8 *data;
1350 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001351 } dsi;
1352
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001353 int crt_ddc_pin;
1354
1355 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001356 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001357
1358 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001359};
1360
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001361enum intel_ddb_partitioning {
1362 INTEL_DDB_PART_1_2,
1363 INTEL_DDB_PART_5_6, /* IVB+ */
1364};
1365
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001366struct intel_wm_level {
1367 bool enable;
1368 uint32_t pri_val;
1369 uint32_t spr_val;
1370 uint32_t cur_val;
1371 uint32_t fbc_val;
1372};
1373
Imre Deak820c1982013-12-17 14:46:36 +02001374struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001375 uint32_t wm_pipe[3];
1376 uint32_t wm_lp[3];
1377 uint32_t wm_lp_spr[3];
1378 uint32_t wm_linetime[3];
1379 bool enable_fbc_wm;
1380 enum intel_ddb_partitioning partitioning;
1381};
1382
Paulo Zanonic67a4702013-08-19 13:18:09 -03001383/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001384 * This struct helps tracking the state needed for runtime PM, which puts the
1385 * device in PCI D3 state. Notice that when this happens, nothing on the
1386 * graphics device works, even register access, so we don't get interrupts nor
1387 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001388 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001389 * Every piece of our code that needs to actually touch the hardware needs to
1390 * either call intel_runtime_pm_get or call intel_display_power_get with the
1391 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001392 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001393 * Our driver uses the autosuspend delay feature, which means we'll only really
1394 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001395 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001396 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001397 *
1398 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1399 * goes back to false exactly before we reenable the IRQs. We use this variable
1400 * to check if someone is trying to enable/disable IRQs while they're supposed
1401 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001402 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001403 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001404 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001405 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001406struct i915_runtime_pm {
1407 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001408 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001409};
1410
Daniel Vetter926321d2013-10-16 13:30:34 +02001411enum intel_pipe_crc_source {
1412 INTEL_PIPE_CRC_SOURCE_NONE,
1413 INTEL_PIPE_CRC_SOURCE_PLANE1,
1414 INTEL_PIPE_CRC_SOURCE_PLANE2,
1415 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001416 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001417 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1418 INTEL_PIPE_CRC_SOURCE_TV,
1419 INTEL_PIPE_CRC_SOURCE_DP_B,
1420 INTEL_PIPE_CRC_SOURCE_DP_C,
1421 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001422 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001423 INTEL_PIPE_CRC_SOURCE_MAX,
1424};
1425
Shuang He8bf1e9f2013-10-15 18:55:27 +01001426struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001427 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001428 uint32_t crc[5];
1429};
1430
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001431#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001432struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001433 spinlock_t lock;
1434 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001435 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001436 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001437 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001438 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001439};
1440
Daniel Vetterf99d7062014-06-19 16:01:59 +02001441struct i915_frontbuffer_tracking {
1442 struct mutex lock;
1443
1444 /*
1445 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1446 * scheduled flips.
1447 */
1448 unsigned busy_bits;
1449 unsigned flip_bits;
1450};
1451
Mika Kuoppala72253422014-10-07 17:21:26 +03001452struct i915_wa_reg {
1453 u32 addr;
1454 u32 value;
1455 /* bitmask representing WA bits */
1456 u32 mask;
1457};
1458
1459#define I915_MAX_WA_REGS 16
1460
1461struct i915_workarounds {
1462 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1463 u32 count;
1464};
1465
Jani Nikula77fec552014-03-31 14:27:22 +03001466struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001467 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001468 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001469
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001470 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001471
1472 int relative_constants_mode;
1473
1474 void __iomem *regs;
1475
Chris Wilson907b28c2013-07-19 20:36:52 +01001476 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001477
1478 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1479
Daniel Vetter28c70f12012-12-01 13:53:45 +01001480
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001481 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1482 * controller on different i2c buses. */
1483 struct mutex gmbus_mutex;
1484
1485 /**
1486 * Base address of the gmbus and gpio block.
1487 */
1488 uint32_t gpio_mmio_base;
1489
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301490 /* MMIO base address for MIPI regs */
1491 uint32_t mipi_mmio_base;
1492
Daniel Vetter28c70f12012-12-01 13:53:45 +01001493 wait_queue_head_t gmbus_wait_queue;
1494
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001495 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001496 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001497 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001498 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499
Daniel Vetterba8286f2014-09-11 07:43:25 +02001500 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001501 struct resource mch_res;
1502
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001503 /* protects the irq masks */
1504 spinlock_t irq_lock;
1505
Sourab Gupta84c33a62014-06-02 16:47:17 +05301506 /* protects the mmio flip data */
1507 spinlock_t mmio_flip_lock;
1508
Imre Deakf8b79e52014-03-04 19:23:07 +02001509 bool display_irqs_enabled;
1510
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001511 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1512 struct pm_qos_request pm_qos;
1513
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001514 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001515 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001516
1517 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001518 union {
1519 u32 irq_mask;
1520 u32 de_irq_mask[I915_MAX_PIPES];
1521 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001522 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001523 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301524 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001525 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001526
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001527 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001528 struct {
1529 unsigned long hpd_last_jiffies;
1530 int hpd_cnt;
1531 enum {
1532 HPD_ENABLED = 0,
1533 HPD_DISABLED = 1,
1534 HPD_MARK_DISABLED = 2
1535 } hpd_mark;
1536 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001537 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001538 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001539
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001540 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301541 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001542 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001543 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001544
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001545 bool preserve_bios_swizzle;
1546
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001547 /* overlay */
1548 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001549
Jani Nikula58c68772013-11-08 16:48:54 +02001550 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001551 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001552
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001553 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001554 bool no_aux_handshake;
1555
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001556 /* protects panel power sequencer state */
1557 struct mutex pps_mutex;
1558
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001559 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1560 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1561 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1562
1563 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001564 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001565
Daniel Vetter645416f2013-09-02 16:22:25 +02001566 /**
1567 * wq - Driver workqueue for GEM.
1568 *
1569 * NOTE: Work items scheduled here are not allowed to grab any modeset
1570 * locks, for otherwise the flushing done in the pageflip code will
1571 * result in deadlocks.
1572 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001573 struct workqueue_struct *wq;
1574
1575 /* Display functions */
1576 struct drm_i915_display_funcs display;
1577
1578 /* PCH chipset type */
1579 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001580 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001581
1582 unsigned long quirks;
1583
Zhang Ruib8efb172013-02-05 15:41:53 +08001584 enum modeset_restore modeset_restore;
1585 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001586
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001587 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001588 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001589
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001590 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001591 DECLARE_HASHTABLE(mm_structs, 7);
1592 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001593
Daniel Vetter87813422012-05-02 11:49:32 +02001594 /* Kernel Modesetting */
1595
yakui_zhao9b9d1722009-05-31 17:17:17 +08001596 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001597
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001598 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1599 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001600 wait_queue_head_t pending_flip_queue;
1601
Daniel Vetterc4597872013-10-21 21:04:07 +02001602#ifdef CONFIG_DEBUG_FS
1603 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1604#endif
1605
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001606 int num_shared_dpll;
1607 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001608 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609
Mika Kuoppala72253422014-10-07 17:21:26 +03001610 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001611
Jesse Barnes652c3932009-08-17 13:31:43 -07001612 /* Reclocking support */
1613 bool render_reclock_avail;
1614 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001615 /* indicates the reduced downclock for LVDS*/
1616 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001617
1618 struct i915_frontbuffer_tracking fb_tracking;
1619
Jesse Barnes652c3932009-08-17 13:31:43 -07001620 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001621
Zhenyu Wangc48044112009-12-17 14:48:43 +08001622 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001623
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001624 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001625
Ben Widawsky59124502013-07-04 11:02:05 -07001626 /* Cannot be determined by PCIID. You must always read a register. */
1627 size_t ellc_size;
1628
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001629 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001630 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001631
Daniel Vetter20e4d402012-08-08 23:35:39 +02001632 /* ilk-only ips/rps state. Everything in here is protected by the global
1633 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001634 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001635
Imre Deak83c00f552013-10-25 17:36:47 +03001636 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001637
Rodrigo Vivia031d702013-10-03 16:15:06 -03001638 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001639
Daniel Vetter99584db2012-11-14 17:14:04 +01001640 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001641
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001642 struct drm_i915_gem_object *vlv_pctx;
1643
Daniel Vetter4520f532013-10-09 09:18:51 +02001644#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001645 /* list of fbdev register on this device */
1646 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001647 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001648#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001649
1650 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001651 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001652
Ben Widawsky254f9652012-06-04 14:42:42 -07001653 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001654 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001655
Damien Lespiau3e683202012-12-11 18:48:29 +00001656 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001657
Daniel Vetter842f1c82014-03-10 10:01:44 +01001658 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001659 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001660 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001661
Ville Syrjälä53615a52013-08-01 16:18:50 +03001662 struct {
1663 /*
1664 * Raw watermark latency values:
1665 * in 0.1us units for WM0,
1666 * in 0.5us units for WM1+.
1667 */
1668 /* primary */
1669 uint16_t pri_latency[5];
1670 /* sprite */
1671 uint16_t spr_latency[5];
1672 /* cursor */
1673 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001674
1675 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001676 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001677 } wm;
1678
Paulo Zanoni8a187452013-12-06 20:32:13 -02001679 struct i915_runtime_pm pm;
1680
Dave Airlie13cf5502014-06-18 11:29:35 +10001681 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1682 u32 long_hpd_port_mask;
1683 u32 short_hpd_port_mask;
1684 struct work_struct dig_port_work;
1685
Dave Airlie0e32b392014-05-02 14:02:48 +10001686 /*
1687 * if we get a HPD irq from DP and a HPD irq from non-DP
1688 * the non-DP HPD could block the workqueue on a mode config
1689 * mutex getting, that userspace may have taken. However
1690 * userspace is waiting on the DP workqueue to run which is
1691 * blocked behind the non-DP one.
1692 */
1693 struct workqueue_struct *dp_wq;
1694
Ville Syrjälä69769f92014-08-15 01:22:08 +03001695 uint32_t bios_vgacntr;
1696
Daniel Vetter231f42a2012-11-02 19:55:05 +01001697 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1698 * here! */
1699 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001700 /* Old ums support infrastructure, same warning applies. */
1701 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001702
Oscar Mateoa83014d2014-07-24 17:04:21 +01001703 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1704 struct {
1705 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1706 struct intel_engine_cs *ring,
1707 struct intel_context *ctx,
1708 struct drm_i915_gem_execbuffer2 *args,
1709 struct list_head *vmas,
1710 struct drm_i915_gem_object *batch_obj,
1711 u64 exec_start, u32 flags);
1712 int (*init_rings)(struct drm_device *dev);
1713 void (*cleanup_ring)(struct intel_engine_cs *ring);
1714 void (*stop_ring)(struct intel_engine_cs *ring);
1715 } gt;
1716
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001717 /*
1718 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1719 * will be rejected. Instead look for a better place.
1720 */
Jani Nikula77fec552014-03-31 14:27:22 +03001721};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
Chris Wilson2c1792a2013-08-01 18:39:55 +01001723static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1724{
1725 return dev->dev_private;
1726}
1727
Chris Wilsonb4519512012-05-11 14:29:30 +01001728/* Iterate over initialised rings */
1729#define for_each_ring(ring__, dev_priv__, i__) \
1730 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1731 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1732
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001733enum hdmi_force_audio {
1734 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1735 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1736 HDMI_AUDIO_AUTO, /* trust EDID */
1737 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1738};
1739
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001740#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001741
Chris Wilson37e680a2012-06-07 15:38:42 +01001742struct drm_i915_gem_object_ops {
1743 /* Interface between the GEM object and its backing storage.
1744 * get_pages() is called once prior to the use of the associated set
1745 * of pages before to binding them into the GTT, and put_pages() is
1746 * called after we no longer need them. As we expect there to be
1747 * associated cost with migrating pages between the backing storage
1748 * and making them available for the GPU (e.g. clflush), we may hold
1749 * onto the pages after they are no longer referenced by the GPU
1750 * in case they may be used again shortly (for example migrating the
1751 * pages to a different memory domain within the GTT). put_pages()
1752 * will therefore most likely be called when the object itself is
1753 * being released or under memory pressure (where we attempt to
1754 * reap pages for the shrinker).
1755 */
1756 int (*get_pages)(struct drm_i915_gem_object *);
1757 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001758 int (*dmabuf_export)(struct drm_i915_gem_object *);
1759 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001760};
1761
Daniel Vettera071fa02014-06-18 23:28:09 +02001762/*
1763 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1764 * considered to be the frontbuffer for the given plane interface-vise. This
1765 * doesn't mean that the hw necessarily already scans it out, but that any
1766 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1767 *
1768 * We have one bit per pipe and per scanout plane type.
1769 */
1770#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1771#define INTEL_FRONTBUFFER_BITS \
1772 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1773#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1774 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1775#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1776 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1777#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1778 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1779#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1780 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001781#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1782 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001783
Eric Anholt673a3942008-07-30 12:06:12 -07001784struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001785 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001786
Chris Wilson37e680a2012-06-07 15:38:42 +01001787 const struct drm_i915_gem_object_ops *ops;
1788
Ben Widawsky2f633152013-07-17 12:19:03 -07001789 /** List of VMAs backed by this object */
1790 struct list_head vma_list;
1791
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001792 /** Stolen memory for this object, instead of being backed by shmem. */
1793 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001794 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001795
Chris Wilson69dc4982010-10-19 10:36:51 +01001796 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001797 /** Used in execbuf to temporarily hold a ref */
1798 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
1800 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001801 * This is set if the object is on the active lists (has pending
1802 * rendering and so a non-zero seqno), and is not set if it i s on
1803 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001804 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001805 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001806
1807 /**
1808 * This is set if the object has been written to since last bound
1809 * to the GTT
1810 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001811 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001812
1813 /**
1814 * Fence register bits (if any) for this object. Will be set
1815 * as needed when mapped into the GTT.
1816 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001817 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001818 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001819
1820 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001821 * Advice: are the backing pages purgeable?
1822 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001823 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001824
1825 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001826 * Current tiling mode for the object.
1827 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001828 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001829 /**
1830 * Whether the tiling parameters for the currently associated fence
1831 * register have changed. Note that for the purposes of tracking
1832 * tiling changes we also treat the unfenced register, the register
1833 * slot that the object occupies whilst it executes a fenced
1834 * command (such as BLT on gen2/3), as a "fence".
1835 */
1836 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001837
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001838 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001839 * Is the object at the current location in the gtt mappable and
1840 * fenceable? Used to avoid costly recalculations.
1841 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001842 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001843
1844 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001845 * Whether the current gtt mapping needs to be mappable (and isn't just
1846 * mappable by accident). Track pin and fault separate for a more
1847 * accurate mappable working set.
1848 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001849 unsigned int fault_mappable:1;
1850 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001851 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001852
Chris Wilsoncaea7472010-11-12 13:53:37 +00001853 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301854 * Is the object to be mapped as read-only to the GPU
1855 * Only honoured if hardware has relevant pte bit
1856 */
1857 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001858 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001859
Chris Wilson9da3da62012-06-01 15:20:22 +01001860 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001861
Daniel Vettera071fa02014-06-18 23:28:09 +02001862 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1863
Chris Wilson9da3da62012-06-01 15:20:22 +01001864 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001865 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001866
Daniel Vetter1286ff72012-05-10 15:25:09 +02001867 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001868 void *dma_buf_vmapping;
1869 int vmapping_count;
1870
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001871 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001872
Chris Wilson1c293ea2012-04-17 15:31:27 +01001873 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001874 uint32_t last_read_seqno;
1875 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001876 /** Breadcrumb of last fenced GPU access to the buffer. */
1877 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001878
Daniel Vetter778c3542010-05-13 11:49:44 +02001879 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001881
Daniel Vetter80075d42013-10-09 21:23:52 +02001882 /** References from framebuffers, locks out tiling changes. */
1883 unsigned long framebuffer_references;
1884
Eric Anholt280b7132009-03-12 16:56:27 -07001885 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001886 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001887
Jesse Barnes79e53942008-11-07 14:24:08 -08001888 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001889 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001890 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001891
1892 /** for phy allocated objects */
Daniel Vetterba8286f2014-09-11 07:43:25 +02001893 struct drm_dma_handle *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001894
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001895 union {
1896 struct i915_gem_userptr {
1897 uintptr_t ptr;
1898 unsigned read_only :1;
1899 unsigned workers :4;
1900#define I915_GEM_USERPTR_MAX_WORKERS 15
1901
Chris Wilsonad46cb52014-08-07 14:20:40 +01001902 struct i915_mm_struct *mm;
1903 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001904 struct work_struct *work;
1905 } userptr;
1906 };
1907};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001908#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001909
Daniel Vettera071fa02014-06-18 23:28:09 +02001910void i915_gem_track_fb(struct drm_i915_gem_object *old,
1911 struct drm_i915_gem_object *new,
1912 unsigned frontbuffer_bits);
1913
Eric Anholt673a3942008-07-30 12:06:12 -07001914/**
1915 * Request queue structure.
1916 *
1917 * The request queue allows us to note sequence numbers that have been emitted
1918 * and may be associated with active buffers to be retired.
1919 *
1920 * By keeping this list, we can avoid having to do questionable
1921 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1922 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1923 */
1924struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001925 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001926 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001927
Eric Anholt673a3942008-07-30 12:06:12 -07001928 /** GEM sequence number associated with this request. */
1929 uint32_t seqno;
1930
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001931 /** Position in the ringbuffer of the start of the request */
1932 u32 head;
1933
1934 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001935 u32 tail;
1936
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001937 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001938 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001939
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001940 /** Batch buffer related to this request if any */
1941 struct drm_i915_gem_object *batch_obj;
1942
Eric Anholt673a3942008-07-30 12:06:12 -07001943 /** Time at which this request was emitted, in jiffies. */
1944 unsigned long emitted_jiffies;
1945
Eric Anholtb9624422009-06-03 07:27:35 +00001946 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001947 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001948
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001949 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001950 /** file_priv list entry for this request */
1951 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001952};
1953
1954struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001955 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001956 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001957
Eric Anholt673a3942008-07-30 12:06:12 -07001958 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001959 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001960 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001961 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001962 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001963 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001964
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001965 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001966 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001967};
1968
Brad Volkin351e3db2014-02-18 10:15:46 -08001969/*
1970 * A command that requires special handling by the command parser.
1971 */
1972struct drm_i915_cmd_descriptor {
1973 /*
1974 * Flags describing how the command parser processes the command.
1975 *
1976 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1977 * a length mask if not set
1978 * CMD_DESC_SKIP: The command is allowed but does not follow the
1979 * standard length encoding for the opcode range in
1980 * which it falls
1981 * CMD_DESC_REJECT: The command is never allowed
1982 * CMD_DESC_REGISTER: The command should be checked against the
1983 * register whitelist for the appropriate ring
1984 * CMD_DESC_MASTER: The command is allowed if the submitting process
1985 * is the DRM master
1986 */
1987 u32 flags;
1988#define CMD_DESC_FIXED (1<<0)
1989#define CMD_DESC_SKIP (1<<1)
1990#define CMD_DESC_REJECT (1<<2)
1991#define CMD_DESC_REGISTER (1<<3)
1992#define CMD_DESC_BITMASK (1<<4)
1993#define CMD_DESC_MASTER (1<<5)
1994
1995 /*
1996 * The command's unique identification bits and the bitmask to get them.
1997 * This isn't strictly the opcode field as defined in the spec and may
1998 * also include type, subtype, and/or subop fields.
1999 */
2000 struct {
2001 u32 value;
2002 u32 mask;
2003 } cmd;
2004
2005 /*
2006 * The command's length. The command is either fixed length (i.e. does
2007 * not include a length field) or has a length field mask. The flag
2008 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2009 * a length mask. All command entries in a command table must include
2010 * length information.
2011 */
2012 union {
2013 u32 fixed;
2014 u32 mask;
2015 } length;
2016
2017 /*
2018 * Describes where to find a register address in the command to check
2019 * against the ring's register whitelist. Only valid if flags has the
2020 * CMD_DESC_REGISTER bit set.
2021 */
2022 struct {
2023 u32 offset;
2024 u32 mask;
2025 } reg;
2026
2027#define MAX_CMD_DESC_BITMASKS 3
2028 /*
2029 * Describes command checks where a particular dword is masked and
2030 * compared against an expected value. If the command does not match
2031 * the expected value, the parser rejects it. Only valid if flags has
2032 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2033 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002034 *
2035 * If the check specifies a non-zero condition_mask then the parser
2036 * only performs the check when the bits specified by condition_mask
2037 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002038 */
2039 struct {
2040 u32 offset;
2041 u32 mask;
2042 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002043 u32 condition_offset;
2044 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002045 } bits[MAX_CMD_DESC_BITMASKS];
2046};
2047
2048/*
2049 * A table of commands requiring special handling by the command parser.
2050 *
2051 * Each ring has an array of tables. Each table consists of an array of command
2052 * descriptors, which must be sorted with command opcodes in ascending order.
2053 */
2054struct drm_i915_cmd_table {
2055 const struct drm_i915_cmd_descriptor *table;
2056 int count;
2057};
2058
Chris Wilsondbbe9122014-08-09 19:18:43 +01002059/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002060#define __I915__(p) ({ \
2061 struct drm_i915_private *__p; \
2062 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2063 __p = (struct drm_i915_private *)p; \
2064 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2065 __p = to_i915((struct drm_device *)p); \
2066 else \
2067 BUILD_BUG(); \
2068 __p; \
2069})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002070#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002071#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002072
Chris Wilson87f1f462014-08-09 19:18:42 +01002073#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2074#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002075#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002076#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002077#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002078#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2079#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002080#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2081#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2082#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002083#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002084#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002085#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2086#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002087#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2088#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002089#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002090#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002091#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2092 INTEL_DEVID(dev) == 0x0152 || \
2093 INTEL_DEVID(dev) == 0x015a)
2094#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2095 INTEL_DEVID(dev) == 0x0106 || \
2096 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002097#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002098#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002099#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002100#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302101#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002102#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002103#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002104 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002105#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002106 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2107 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2108 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002109#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2110 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002111#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002112 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002113#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002114 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002115/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002116#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2117 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002118#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002119
Jesse Barnes85436692011-04-06 12:11:14 -07002120/*
2121 * The genX designation typically refers to the render engine, so render
2122 * capability related checks should use IS_GEN, while display and other checks
2123 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2124 * chips, etc.).
2125 */
Zou Nan haicae58522010-11-09 17:17:32 +08002126#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2127#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2128#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2129#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2130#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002131#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002132#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002133#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002134
Ben Widawsky73ae4782013-10-15 10:02:57 -07002135#define RENDER_RING (1<<RCS)
2136#define BSD_RING (1<<VCS)
2137#define BLT_RING (1<<BCS)
2138#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002139#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002140#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002141#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002142#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2143#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2144#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2145#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002146 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002147#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2148
Ben Widawsky254f9652012-06-04 14:42:42 -07002149#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002150#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002151#define USES_PPGTT(dev) (i915.enable_ppgtt)
2152#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002153
Chris Wilson05394f32010-11-08 19:18:58 +00002154#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002155#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2156
Daniel Vetterb45305f2012-12-17 16:21:27 +01002157/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2158#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002159/*
2160 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2161 * even when in MSI mode. This results in spurious interrupt warnings if the
2162 * legacy irq no. is shared with another device. The kernel then disables that
2163 * interrupt source and so prevents the other device from working properly.
2164 */
2165#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2166#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002167
Zou Nan haicae58522010-11-09 17:17:32 +08002168/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2169 * rows, which changed the alignment requirements and fence programming.
2170 */
2171#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2172 IS_I915GM(dev)))
2173#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2174#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2175#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002176#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2177#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002178
2179#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2180#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002181#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002182
Damien Lespiaudbf77862014-10-01 20:04:14 +01002183#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002184
Damien Lespiaudd93be52013-04-22 18:40:39 +01002185#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002186#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002187#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002188#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002189 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002190#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2191#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002192
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002193#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2194#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2195#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2196#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2197#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2198#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302199#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2200#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002201
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002202#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302203#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002204#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002205#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2206#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002207#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002208#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002209
Sonika Jindal5fafe292014-07-21 15:23:38 +05302210#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2211
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002212/* DPF == dynamic parity feature */
2213#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2214#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002215
Ben Widawskyc8735b02012-09-07 19:43:39 -07002216#define GT_FREQUENCY_MULTIPLIER 50
2217
Chris Wilson05394f32010-11-08 19:18:58 +00002218#include "i915_trace.h"
2219
Rob Clarkbaa70942013-08-02 13:27:49 -04002220extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002221extern int i915_max_ioctl;
2222
Imre Deakfc49b3d2014-10-23 19:23:27 +03002223extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2224extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002225extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2226extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2227
Jani Nikulad330a952014-01-21 11:24:25 +02002228/* i915_params.c */
2229struct i915_params {
2230 int modeset;
2231 int panel_ignore_lid;
2232 unsigned int powersave;
2233 int semaphores;
2234 unsigned int lvds_downclock;
2235 int lvds_channel_mode;
2236 int panel_use_ssc;
2237 int vbt_sdvo_panel_type;
2238 int enable_rc6;
2239 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002240 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002241 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002242 int enable_psr;
2243 unsigned int preliminary_hw_support;
2244 int disable_power_well;
2245 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002246 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002247 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002248 /* leave bools at the end to not create holes */
2249 bool enable_hangcheck;
2250 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002251 bool prefault_disable;
2252 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002253 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002254 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302255 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002256 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002257};
2258extern struct i915_params i915 __read_mostly;
2259
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002261void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002262extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002263extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002264extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002265extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002266extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002267extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002268 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002269extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002270 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002271extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002272#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002273extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2274 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002275#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002276extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002277 struct drm_clip_rect *box,
2278 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002279extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002280extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002281extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2282extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2283extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2284extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002285int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002286void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002287
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002289void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002290__printf(3, 4)
2291void i915_handle_error(struct drm_device *dev, bool wedged,
2292 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
Deepak S76c3552f2014-01-30 23:08:16 +05302294void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2295 int new_delay);
Daniel Vetterb9632912014-09-30 10:56:44 +02002296extern void intel_irq_init(struct drm_i915_private *dev_priv);
2297extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002298int intel_irq_install(struct drm_i915_private *dev_priv);
2299void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002300
2301extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002302extern void intel_uncore_early_sanitize(struct drm_device *dev,
2303 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002304extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002305extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002306extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002307extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002308
Keith Packard7c463582008-11-04 02:03:27 -08002309void
Jani Nikula50227e12014-03-31 14:27:21 +03002310i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002311 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002312
2313void
Jani Nikula50227e12014-03-31 14:27:21 +03002314i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002315 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002316
Imre Deakf8b79e52014-03-04 19:23:07 +02002317void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2318void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002319void
2320ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2321void
2322ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2323void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2324 uint32_t interrupt_mask,
2325 uint32_t enabled_irq_mask);
2326#define ibx_enable_display_interrupt(dev_priv, bits) \
2327 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2328#define ibx_disable_display_interrupt(dev_priv, bits) \
2329 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002330
Eric Anholt673a3942008-07-30 12:06:12 -07002331/* i915_gem.c */
2332int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2333 struct drm_file *file_priv);
2334int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2335 struct drm_file *file_priv);
2336int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file_priv);
2338int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2339 struct drm_file *file_priv);
2340int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2341 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002342int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2343 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002344int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2345 struct drm_file *file_priv);
2346int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2347 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002348void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2349 struct intel_engine_cs *ring);
2350void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2351 struct drm_file *file,
2352 struct intel_engine_cs *ring,
2353 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002354int i915_gem_ringbuffer_submission(struct drm_device *dev,
2355 struct drm_file *file,
2356 struct intel_engine_cs *ring,
2357 struct intel_context *ctx,
2358 struct drm_i915_gem_execbuffer2 *args,
2359 struct list_head *vmas,
2360 struct drm_i915_gem_object *batch_obj,
2361 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002362int i915_gem_execbuffer(struct drm_device *dev, void *data,
2363 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002364int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2365 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002366int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2367 struct drm_file *file_priv);
2368int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2369 struct drm_file *file_priv);
2370int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002372int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2373 struct drm_file *file);
2374int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2375 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002376int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002378int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2379 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002380int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file_priv);
2382int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file_priv);
2384int i915_gem_set_tiling(struct drm_device *dev, void *data,
2385 struct drm_file *file_priv);
2386int i915_gem_get_tiling(struct drm_device *dev, void *data,
2387 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002388int i915_gem_init_userptr(struct drm_device *dev);
2389int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2390 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002391int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2392 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002393int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2394 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002395void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002396unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2397 long target,
2398 unsigned flags);
2399#define I915_SHRINK_PURGEABLE 0x1
2400#define I915_SHRINK_UNBOUND 0x2
2401#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002402void *i915_gem_object_alloc(struct drm_device *dev);
2403void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002404void i915_gem_object_init(struct drm_i915_gem_object *obj,
2405 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002406struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2407 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002408void i915_init_vm(struct drm_i915_private *dev_priv,
2409 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002410void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002411void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002412
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002413#define PIN_MAPPABLE 0x1
2414#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002415#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002416#define PIN_OFFSET_BIAS 0x8
2417#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002418int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002419 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002420 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002421 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002422int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002423int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002424void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002425void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002426void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002427
Brad Volkin4c914c02014-02-18 10:15:45 -08002428int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2429 int *needs_clflush);
2430
Chris Wilson37e680a2012-06-07 15:38:42 +01002431int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002432static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2433{
Imre Deak67d5a502013-02-18 19:28:02 +02002434 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002435
Imre Deak67d5a502013-02-18 19:28:02 +02002436 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002437 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002438
2439 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002440}
Chris Wilsona5570172012-09-04 21:02:54 +01002441static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2442{
2443 BUG_ON(obj->pages == NULL);
2444 obj->pages_pin_count++;
2445}
2446static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2447{
2448 BUG_ON(obj->pages_pin_count == 0);
2449 obj->pages_pin_count--;
2450}
2451
Chris Wilson54cf91d2010-11-25 18:00:26 +00002452int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002453int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002454 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002455void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002456 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002457int i915_gem_dumb_create(struct drm_file *file_priv,
2458 struct drm_device *dev,
2459 struct drm_mode_create_dumb *args);
2460int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2461 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002462/**
2463 * Returns true if seq1 is later than seq2.
2464 */
2465static inline bool
2466i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2467{
2468 return (int32_t)(seq1 - seq2) >= 0;
2469}
2470
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002471int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2472int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002473int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002474int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002475
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002476bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2477void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002478
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002479struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002480i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002481
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002482bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002483void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002484int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002485 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302486int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2487
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002488static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2489{
2490 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002491 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002492}
2493
2494static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2495{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002496 return atomic_read(&error->reset_counter) & I915_WEDGED;
2497}
2498
2499static inline u32 i915_reset_count(struct i915_gpu_error *error)
2500{
2501 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002502}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002503
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002504static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2505{
2506 return dev_priv->gpu_error.stop_rings == 0 ||
2507 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2508}
2509
2510static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2511{
2512 return dev_priv->gpu_error.stop_rings == 0 ||
2513 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2514}
2515
Chris Wilson069efc12010-09-30 16:53:18 +01002516void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002517bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002518int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002519int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002520int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002521int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002522int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002523void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002524void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002525int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002526int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002527int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002528 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002529 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002530 u32 *seqno);
2531#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002532 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002533int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002534 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002535int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002536int __must_check
2537i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2538 bool write);
2539int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002540i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2541int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002542i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2543 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002544 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002545void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002546int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002547 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002548int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002549void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002550
Chris Wilson467cffb2011-03-07 10:42:03 +00002551uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002552i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2553uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002554i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2555 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002556
Chris Wilsone4ffd172011-04-04 09:44:39 +01002557int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2558 enum i915_cache_level cache_level);
2559
Daniel Vetter1286ff72012-05-10 15:25:09 +02002560struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2561 struct dma_buf *dma_buf);
2562
2563struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2564 struct drm_gem_object *gem_obj, int flags);
2565
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002566void i915_gem_restore_fences(struct drm_device *dev);
2567
Ben Widawskya70a3142013-07-31 16:59:56 -07002568unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2569 struct i915_address_space *vm);
2570bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2571bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2572 struct i915_address_space *vm);
2573unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2574 struct i915_address_space *vm);
2575struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2576 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002577struct i915_vma *
2578i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2579 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002580
2581struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002582static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2583 struct i915_vma *vma;
2584 list_for_each_entry(vma, &obj->vma_list, vma_link)
2585 if (vma->pin_count > 0)
2586 return true;
2587 return false;
2588}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002589
Ben Widawskya70a3142013-07-31 16:59:56 -07002590/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002591#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002592 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2593static inline bool i915_is_ggtt(struct i915_address_space *vm)
2594{
2595 struct i915_address_space *ggtt =
2596 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2597 return vm == ggtt;
2598}
2599
Daniel Vetter841cd772014-08-06 15:04:48 +02002600static inline struct i915_hw_ppgtt *
2601i915_vm_to_ppgtt(struct i915_address_space *vm)
2602{
2603 WARN_ON(i915_is_ggtt(vm));
2604
2605 return container_of(vm, struct i915_hw_ppgtt, base);
2606}
2607
2608
Ben Widawskya70a3142013-07-31 16:59:56 -07002609static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2610{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002611 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002612}
2613
2614static inline unsigned long
2615i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2616{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002617 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002618}
2619
2620static inline unsigned long
2621i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2622{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002623 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002624}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002625
2626static inline int __must_check
2627i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2628 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002629 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002630{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002631 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2632 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002633}
Ben Widawskya70a3142013-07-31 16:59:56 -07002634
Daniel Vetterb2871102014-02-14 14:01:19 +01002635static inline int
2636i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2637{
2638 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2639}
2640
2641void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2642
Ben Widawsky254f9652012-06-04 14:42:42 -07002643/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002644int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002645void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002646void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002647int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002648int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002649void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002650int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002651 struct intel_context *to);
2652struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002653i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002654void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002655struct drm_i915_gem_object *
2656i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002657static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002658{
Chris Wilson691e6412014-04-09 09:07:36 +01002659 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002660}
2661
Oscar Mateo273497e2014-05-22 14:13:37 +01002662static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002663{
Chris Wilson691e6412014-04-09 09:07:36 +01002664 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002665}
2666
Oscar Mateo273497e2014-05-22 14:13:37 +01002667static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002668{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002669 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002670}
2671
Ben Widawsky84624812012-06-04 14:42:54 -07002672int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2673 struct drm_file *file);
2674int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2675 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002676
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002677/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002678int __must_check i915_gem_evict_something(struct drm_device *dev,
2679 struct i915_address_space *vm,
2680 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002681 unsigned alignment,
2682 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002683 unsigned long start,
2684 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002685 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002686int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002687int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002688
Ben Widawsky0260c422014-03-22 22:47:21 -07002689/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002690static inline void i915_gem_chipset_flush(struct drm_device *dev)
2691{
Chris Wilson05394f32010-11-08 19:18:58 +00002692 if (INTEL_INFO(dev)->gen < 6)
2693 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002694}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002695
Chris Wilson9797fbf2012-04-24 15:47:39 +01002696/* i915_gem_stolen.c */
2697int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002698int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002699void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002700void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002701struct drm_i915_gem_object *
2702i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002703struct drm_i915_gem_object *
2704i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2705 u32 stolen_offset,
2706 u32 gtt_offset,
2707 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002708
Eric Anholt673a3942008-07-30 12:06:12 -07002709/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002710static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002711{
Jani Nikula50227e12014-03-31 14:27:21 +03002712 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002713
2714 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2715 obj->tiling_mode != I915_TILING_NONE;
2716}
2717
Eric Anholt673a3942008-07-30 12:06:12 -07002718void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002719void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2720void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002721
2722/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002723#if WATCH_LISTS
2724int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002725#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002726#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002727#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728
Ben Gamari20172632009-02-17 20:08:50 -05002729/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002730int i915_debugfs_init(struct drm_minor *minor);
2731void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002732#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002733void intel_display_crc_init(struct drm_device *dev);
2734#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002735static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002736#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002737
2738/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002739__printf(2, 3)
2740void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002741int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2742 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002743int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002744 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002745 size_t count, loff_t pos);
2746static inline void i915_error_state_buf_release(
2747 struct drm_i915_error_state_buf *eb)
2748{
2749 kfree(eb->buf);
2750}
Mika Kuoppala58174462014-02-25 17:11:26 +02002751void i915_capture_error_state(struct drm_device *dev, bool wedge,
2752 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002753void i915_error_state_get(struct drm_device *dev,
2754 struct i915_error_state_file_priv *error_priv);
2755void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2756void i915_destroy_error_state(struct drm_device *dev);
2757
2758void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002759const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002760
Brad Volkin351e3db2014-02-18 10:15:46 -08002761/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002762int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002763int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2764void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2765bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2766int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002767 struct drm_i915_gem_object *batch_obj,
2768 u32 batch_start_offset,
2769 bool is_master);
2770
Jesse Barnes317c35d2008-08-25 15:11:06 -07002771/* i915_suspend.c */
2772extern int i915_save_state(struct drm_device *dev);
2773extern int i915_restore_state(struct drm_device *dev);
2774
Daniel Vetterd8157a32013-01-25 17:53:20 +01002775/* i915_ums.c */
2776void i915_save_display_reg(struct drm_device *dev);
2777void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002778
Ben Widawsky0136db582012-04-10 21:17:01 -07002779/* i915_sysfs.c */
2780void i915_setup_sysfs(struct drm_device *dev_priv);
2781void i915_teardown_sysfs(struct drm_device *dev_priv);
2782
Chris Wilsonf899fc62010-07-20 15:44:45 -07002783/* intel_i2c.c */
2784extern int intel_setup_gmbus(struct drm_device *dev);
2785extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002786static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002787{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002788 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002789}
2790
2791extern struct i2c_adapter *intel_gmbus_get_adapter(
2792 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002793extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2794extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002795static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002796{
2797 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2798}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002799extern void intel_i2c_reset(struct drm_device *dev);
2800
Chris Wilson3b617962010-08-24 09:02:58 +01002801/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01002802#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002803extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002804extern void intel_opregion_init(struct drm_device *dev);
2805extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002806extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002807extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2808 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002809extern int intel_opregion_notify_adapter(struct drm_device *dev,
2810 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002811#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002812static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002813static inline void intel_opregion_init(struct drm_device *dev) { return; }
2814static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002815static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002816static inline int
2817intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2818{
2819 return 0;
2820}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002821static inline int
2822intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2823{
2824 return 0;
2825}
Len Brown65e082c2008-10-24 17:18:10 -04002826#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002827
Jesse Barnes723bfd72010-10-07 16:01:13 -07002828/* intel_acpi.c */
2829#ifdef CONFIG_ACPI
2830extern void intel_register_dsm_handler(void);
2831extern void intel_unregister_dsm_handler(void);
2832#else
2833static inline void intel_register_dsm_handler(void) { return; }
2834static inline void intel_unregister_dsm_handler(void) { return; }
2835#endif /* CONFIG_ACPI */
2836
Jesse Barnes79e53942008-11-07 14:24:08 -08002837/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002838extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002839extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002840extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002841extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002842extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002843extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002844extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2845 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002846extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002847extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002848extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002849extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002850extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002851extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002852extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002853extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002854extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002855extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2856 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002857extern void intel_detect_pch(struct drm_device *dev);
2858extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002859extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002860
Ben Widawsky2911a352012-04-05 14:47:36 -07002861extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002862int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002864int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002866
Sourab Gupta84c33a62014-06-02 16:47:17 +05302867void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2868
Chris Wilson6ef3d422010-08-04 20:26:07 +01002869/* overlay */
2870extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002871extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2872 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002873
2874extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002875extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002876 struct drm_device *dev,
2877 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002878
Ben Widawskyb7287d82011-04-25 11:22:22 -07002879/* On SNB platform, before reading ring registers forcewake bit
2880 * must be set to prevent GT core from power down and stale values being
2881 * returned.
2882 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302883void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2884void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002885void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002886
Ben Widawsky42c05262012-09-26 10:34:00 -07002887int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2888int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002889
2890/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002891u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2892void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2893u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002894u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2895void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2896u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2897void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2898u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2899void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002900u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2901void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002902u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2903void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002904u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2905void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002906u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2907 enum intel_sbi_destination destination);
2908void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2909 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302910u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2911void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002912
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002913int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2914int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002915
Deepak Sc8d9a592013-11-23 14:55:42 +05302916#define FORCEWAKE_RENDER (1 << 0)
2917#define FORCEWAKE_MEDIA (1 << 1)
2918#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2919
2920
Ben Widawsky0b274482013-10-04 21:22:51 -07002921#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2922#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002923
Ben Widawsky0b274482013-10-04 21:22:51 -07002924#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2925#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2926#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2927#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002928
Ben Widawsky0b274482013-10-04 21:22:51 -07002929#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2930#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2931#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2932#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002933
Chris Wilson698b3132014-03-21 13:16:43 +00002934/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2935 * will be implemented using 2 32-bit writes in an arbitrary order with
2936 * an arbitrary delay between them. This can cause the hardware to
2937 * act upon the intermediate value, possibly leading to corruption and
2938 * machine death. You have been warned.
2939 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002940#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2941#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002942
Chris Wilson50877442014-03-21 12:41:53 +00002943#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2944 u32 upper = I915_READ(upper_reg); \
2945 u32 lower = I915_READ(lower_reg); \
2946 u32 tmp = I915_READ(upper_reg); \
2947 if (upper != tmp) { \
2948 upper = tmp; \
2949 lower = I915_READ(lower_reg); \
2950 WARN_ON(I915_READ(upper_reg) != upper); \
2951 } \
2952 (u64)upper << 32 | lower; })
2953
Zou Nan haicae58522010-11-09 17:17:32 +08002954#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2955#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2956
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002957/* "Broadcast RGB" property */
2958#define INTEL_BROADCAST_RGB_AUTO 0
2959#define INTEL_BROADCAST_RGB_FULL 1
2960#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002961
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002962static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2963{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302964 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002965 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302966 else if (INTEL_INFO(dev)->gen >= 5)
2967 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002968 else
2969 return VGACNTRL;
2970}
2971
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002972static inline void __user *to_user_ptr(u64 address)
2973{
2974 return (void __user *)(uintptr_t)address;
2975}
2976
Imre Deakdf977292013-05-21 20:03:17 +03002977static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2978{
2979 unsigned long j = msecs_to_jiffies(m);
2980
2981 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2982}
2983
2984static inline unsigned long
2985timespec_to_jiffies_timeout(const struct timespec *value)
2986{
2987 unsigned long j = timespec_to_jiffies(value);
2988
2989 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2990}
2991
Paulo Zanonidce56b32013-12-19 14:29:40 -02002992/*
2993 * If you need to wait X milliseconds between events A and B, but event B
2994 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2995 * when event A happened, then just before event B you call this function and
2996 * pass the timestamp as the first argument, and X as the second argument.
2997 */
2998static inline void
2999wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3000{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003001 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003002
3003 /*
3004 * Don't re-read the value of "jiffies" every time since it may change
3005 * behind our back and break the math.
3006 */
3007 tmp_jiffies = jiffies;
3008 target_jiffies = timestamp_jiffies +
3009 msecs_to_jiffies_timeout(to_wait_ms);
3010
3011 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003012 remaining_jiffies = target_jiffies - tmp_jiffies;
3013 while (remaining_jiffies)
3014 remaining_jiffies =
3015 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003016 }
3017}
3018
Linus Torvalds1da177e2005-04-16 15:20:36 -07003019#endif