blob: 087e76b9ee355ece9cb6124c21236a7800485d1b [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338 enum pipe pipe, bool enable)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300342 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200343
344 assert_spin_locked(&dev_priv->irq_lock);
345
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300346 if (enable) {
347 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
348 POSTING_READ(reg);
349 } else {
350 if (pipestat & PIPE_FIFO_UNDERRUN_STATUS)
351 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
352 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200353}
354
Paulo Zanoni86642812013-04-12 17:57:57 -0300355static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
356 enum pipe pipe, bool enable)
357{
358 struct drm_i915_private *dev_priv = dev->dev_private;
359 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
360 DE_PIPEB_FIFO_UNDERRUN;
361
362 if (enable)
363 ironlake_enable_display_irq(dev_priv, bit);
364 else
365 ironlake_disable_display_irq(dev_priv, bit);
366}
367
368static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter7336df62013-07-09 22:59:16 +0200369 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300370{
371 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300372 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200373 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
374
Paulo Zanoni86642812013-04-12 17:57:57 -0300375 if (!ivb_can_enable_err_int(dev))
376 return;
377
Paulo Zanoni86642812013-04-12 17:57:57 -0300378 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
379 } else {
380 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200381
Ville Syrjälä29c6b0c2014-05-16 19:40:24 +0300382 if (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300383 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
384 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200385 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300386 }
387}
388
Daniel Vetter38d83c962013-11-07 11:05:46 +0100389static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
390 enum pipe pipe, bool enable)
391{
392 struct drm_i915_private *dev_priv = dev->dev_private;
393
394 assert_spin_locked(&dev_priv->irq_lock);
395
396 if (enable)
397 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
398 else
399 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
400 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
401 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
402}
403
Daniel Vetterfee884e2013-07-04 23:35:21 +0200404/**
405 * ibx_display_interrupt_update - update SDEIMR
406 * @dev_priv: driver private
407 * @interrupt_mask: mask of interrupt bits to update
408 * @enabled_irq_mask: mask of interrupt bits to enable
409 */
410static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
411 uint32_t interrupt_mask,
412 uint32_t enabled_irq_mask)
413{
414 uint32_t sdeimr = I915_READ(SDEIMR);
415 sdeimr &= ~interrupt_mask;
416 sdeimr |= (~enabled_irq_mask & interrupt_mask);
417
418 assert_spin_locked(&dev_priv->irq_lock);
419
Paulo Zanoni730488b2014-03-07 20:12:32 -0300420 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300421 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422
Daniel Vetterfee884e2013-07-04 23:35:21 +0200423 I915_WRITE(SDEIMR, sdeimr);
424 POSTING_READ(SDEIMR);
425}
426#define ibx_enable_display_interrupt(dev_priv, bits) \
427 ibx_display_interrupt_update((dev_priv), (bits), (bits))
428#define ibx_disable_display_interrupt(dev_priv, bits) \
429 ibx_display_interrupt_update((dev_priv), (bits), 0)
430
Daniel Vetterde280752013-07-04 23:35:24 +0200431static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
432 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300433 bool enable)
434{
Paulo Zanoni86642812013-04-12 17:57:57 -0300435 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200436 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
437 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300438
439 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200440 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300441 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200442 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300443}
444
445static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
446 enum transcoder pch_transcoder,
447 bool enable)
448{
449 struct drm_i915_private *dev_priv = dev->dev_private;
450
451 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200452 I915_WRITE(SERR_INT,
453 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
454
Paulo Zanoni86642812013-04-12 17:57:57 -0300455 if (!cpt_can_enable_serr_int(dev))
456 return;
457
Daniel Vetterfee884e2013-07-04 23:35:21 +0200458 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300459 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200460 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200461
Ville Syrjälä29c6b0c2014-05-16 19:40:24 +0300462 if (I915_READ(SERR_INT) & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300463 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
464 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200465 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300466 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300467}
468
469/**
470 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
471 * @dev: drm device
472 * @pipe: pipe
473 * @enable: true if we want to report FIFO underrun errors, false otherwise
474 *
475 * This function makes us disable or enable CPU fifo underruns for a specific
476 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
477 * reporting for one pipe may also disable all the other CPU error interruts for
478 * the other pipes, due to the fact that there's just one interrupt mask/enable
479 * bit for all the pipes.
480 *
481 * Returns the previous state of underrun reporting.
482 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200483static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
484 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300485{
486 struct drm_i915_private *dev_priv = dev->dev_private;
487 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300489 bool ret;
490
Imre Deak77961eb2014-03-05 16:20:56 +0200491 assert_spin_locked(&dev_priv->irq_lock);
492
Paulo Zanoni86642812013-04-12 17:57:57 -0300493 ret = !intel_crtc->cpu_fifo_underrun_disabled;
494
495 if (enable == ret)
496 goto done;
497
498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter7336df62013-07-09 22:59:16 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
509done:
Imre Deakf88d42f2014-03-04 19:23:09 +0200510 return ret;
511}
512
513bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
514 enum pipe pipe, bool enable)
515{
516 struct drm_i915_private *dev_priv = dev->dev_private;
517 unsigned long flags;
518 bool ret;
519
520 spin_lock_irqsave(&dev_priv->irq_lock, flags);
521 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300522 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200523
Paulo Zanoni86642812013-04-12 17:57:57 -0300524 return ret;
525}
526
Imre Deak91d181d2014-02-10 18:42:49 +0200527static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
528 enum pipe pipe)
529{
530 struct drm_i915_private *dev_priv = dev->dev_private;
531 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
533
534 return !intel_crtc->cpu_fifo_underrun_disabled;
535}
536
Paulo Zanoni86642812013-04-12 17:57:57 -0300537/**
538 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
539 * @dev: drm device
540 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
541 * @enable: true if we want to report FIFO underrun errors, false otherwise
542 *
543 * This function makes us disable or enable PCH fifo underruns for a specific
544 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
545 * underrun reporting for one transcoder may also disable all the other PCH
546 * error interruts for the other transcoders, due to the fact that there's just
547 * one interrupt mask/enable bit for all the transcoders.
548 *
549 * Returns the previous state of underrun reporting.
550 */
551bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
552 enum transcoder pch_transcoder,
553 bool enable)
554{
555 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200556 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300558 unsigned long flags;
559 bool ret;
560
Daniel Vetterde280752013-07-04 23:35:24 +0200561 /*
562 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
563 * has only one pch transcoder A that all pipes can use. To avoid racy
564 * pch transcoder -> pipe lookups from interrupt code simply store the
565 * underrun statistics in crtc A. Since we never expose this anywhere
566 * nor use it outside of the fifo underrun code here using the "wrong"
567 * crtc on LPT won't cause issues.
568 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300569
570 spin_lock_irqsave(&dev_priv->irq_lock, flags);
571
572 ret = !intel_crtc->pch_fifo_underrun_disabled;
573
574 if (enable == ret)
575 goto done;
576
577 intel_crtc->pch_fifo_underrun_disabled = !enable;
578
579 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200580 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300581 else
582 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
583
584done:
585 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
586 return ret;
587}
588
589
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100590static void
Imre Deak755e9012014-02-10 18:42:47 +0200591__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
592 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800593{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200594 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200595 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800596
Daniel Vetterb79480b2013-06-27 17:52:10 +0200597 assert_spin_locked(&dev_priv->irq_lock);
598
Ville Syrjälä04feced2014-04-03 13:28:33 +0300599 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
600 status_mask & ~PIPESTAT_INT_STATUS_MASK,
601 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
602 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200603 return;
604
605 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 return;
607
Imre Deak91d181d2014-02-10 18:42:49 +0200608 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
609
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200610 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200611 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200612 I915_WRITE(reg, pipestat);
613 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800614}
615
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100616static void
Imre Deak755e9012014-02-10 18:42:47 +0200617__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
618 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800619{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200620 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200621 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800622
Daniel Vetterb79480b2013-06-27 17:52:10 +0200623 assert_spin_locked(&dev_priv->irq_lock);
624
Ville Syrjälä04feced2014-04-03 13:28:33 +0300625 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
626 status_mask & ~PIPESTAT_INT_STATUS_MASK,
627 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
628 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200629 return;
630
Imre Deak755e9012014-02-10 18:42:47 +0200631 if ((pipestat & enable_mask) == 0)
632 return;
633
Imre Deak91d181d2014-02-10 18:42:49 +0200634 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
635
Imre Deak755e9012014-02-10 18:42:47 +0200636 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200637 I915_WRITE(reg, pipestat);
638 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800639}
640
Imre Deak10c59c52014-02-10 18:42:48 +0200641static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
642{
643 u32 enable_mask = status_mask << 16;
644
645 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300646 * On pipe A we don't support the PSR interrupt yet,
647 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
650 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300651 /*
652 * On pipe B and C we don't support the PSR interrupt yet, on pipe
653 * A the same bit is for perf counters which we don't use either.
654 */
655 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
656 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200657
658 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
659 SPRITE0_FLIP_DONE_INT_EN_VLV |
660 SPRITE1_FLIP_DONE_INT_EN_VLV);
661 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
662 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
663 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
664 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
665
666 return enable_mask;
667}
668
Imre Deak755e9012014-02-10 18:42:47 +0200669void
670i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
671 u32 status_mask)
672{
673 u32 enable_mask;
674
Imre Deak10c59c52014-02-10 18:42:48 +0200675 if (IS_VALLEYVIEW(dev_priv->dev))
676 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
677 status_mask);
678 else
679 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200680 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
681}
682
683void
684i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
685 u32 status_mask)
686{
687 u32 enable_mask;
688
Imre Deak10c59c52014-02-10 18:42:48 +0200689 if (IS_VALLEYVIEW(dev_priv->dev))
690 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
691 status_mask);
692 else
693 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200694 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
695}
696
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000697/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300698 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000699 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300700static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000701{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300702 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000703 unsigned long irqflags;
704
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300705 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
706 return;
707
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000709
Imre Deak755e9012014-02-10 18:42:47 +0200710 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300711 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200712 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200713 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000714
715 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000716}
717
718/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 * i915_pipe_enabled - check if a pipe is enabled
720 * @dev: DRM device
721 * @pipe: pipe to check
722 *
723 * Reading certain registers when the pipe is disabled can hang the chip.
724 * Use this routine to make sure the PLL is running and the pipe is active
725 * before reading such registers if unsure.
726 */
727static int
728i915_pipe_enabled(struct drm_device *dev, int pipe)
729{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300730 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200731
Daniel Vettera01025a2013-05-22 00:50:23 +0200732 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
733 /* Locking is horribly broken here, but whatever. */
734 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300736
Daniel Vettera01025a2013-05-22 00:50:23 +0200737 return intel_crtc->active;
738 } else {
739 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
740 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700741}
742
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300743/*
744 * This timing diagram depicts the video signal in and
745 * around the vertical blanking period.
746 *
747 * Assumptions about the fictitious mode used in this example:
748 * vblank_start >= 3
749 * vsync_start = vblank_start + 1
750 * vsync_end = vblank_start + 2
751 * vtotal = vblank_start + 3
752 *
753 * start of vblank:
754 * latch double buffered registers
755 * increment frame counter (ctg+)
756 * generate start of vblank interrupt (gen4+)
757 * |
758 * | frame start:
759 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
760 * | may be shifted forward 1-3 extra lines via PIPECONF
761 * | |
762 * | | start of vsync:
763 * | | generate vsync interrupt
764 * | | |
765 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
766 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
767 * ----va---> <-----------------vb--------------------> <--------va-------------
768 * | | <----vs-----> |
769 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
770 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
771 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
772 * | | |
773 * last visible pixel first visible pixel
774 * | increment frame counter (gen3/4)
775 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
776 *
777 * x = horizontal active
778 * _ = horizontal blanking
779 * hs = horizontal sync
780 * va = vertical active
781 * vb = vertical blanking
782 * vs = vertical sync
783 * vbs = vblank_start (number)
784 *
785 * Summary:
786 * - most events happen at the start of horizontal sync
787 * - frame start happens at the start of horizontal blank, 1-4 lines
788 * (depending on PIPECONF settings) after the start of vblank
789 * - gen3/4 pixel and frame counter are synchronized with the start
790 * of horizontal active on the first line of vertical active
791 */
792
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300793static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
794{
795 /* Gen2 doesn't have a hardware frame counter */
796 return 0;
797}
798
Keith Packard42f52ef2008-10-18 19:39:29 -0700799/* Called from drm generic code, passed a 'crtc', which
800 * we use as a pipe index
801 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700802static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700803{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300804 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700805 unsigned long high_frame;
806 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300807 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700808
809 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800810 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800811 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700812 return 0;
813 }
814
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300815 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
816 struct intel_crtc *intel_crtc =
817 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
818 const struct drm_display_mode *mode =
819 &intel_crtc->config.adjusted_mode;
820
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300821 htotal = mode->crtc_htotal;
822 hsync_start = mode->crtc_hsync_start;
823 vbl_start = mode->crtc_vblank_start;
824 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
825 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300826 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100827 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300828
829 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300830 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300831 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300832 if ((I915_READ(PIPECONF(cpu_transcoder)) &
833 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
834 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300835 }
836
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300837 /* Convert to pixel count */
838 vbl_start *= htotal;
839
840 /* Start of vblank event occurs at start of hsync */
841 vbl_start -= htotal - hsync_start;
842
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800843 high_frame = PIPEFRAME(pipe);
844 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100845
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700846 /*
847 * High & low register fields aren't synchronized, so make sure
848 * we get a low value that's stable across two reads of the high
849 * register.
850 */
851 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100852 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300853 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100854 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700855 } while (high1 != high2);
856
Chris Wilson5eddb702010-09-11 13:48:45 +0100857 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300858 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100859 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300860
861 /*
862 * The frame counter increments at beginning of active.
863 * Cook up a vblank counter by also checking the pixel
864 * counter against vblank start.
865 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200866 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700867}
868
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700869static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800870{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300871 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800872 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800873
874 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800875 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800876 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800877 return 0;
878 }
879
880 return I915_READ(reg);
881}
882
Mario Kleinerad3543e2013-10-30 05:13:08 +0100883/* raw reads, only for fast reads of display block, no need for forcewake etc. */
884#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100885
Ville Syrjäläa225f072014-04-29 13:35:45 +0300886static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
887{
888 struct drm_device *dev = crtc->base.dev;
889 struct drm_i915_private *dev_priv = dev->dev_private;
890 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
891 enum pipe pipe = crtc->pipe;
892 int vtotal = mode->crtc_vtotal;
893 int position;
894
895 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
896 vtotal /= 2;
897
898 if (IS_GEN2(dev))
899 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
900 else
901 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
902
903 /*
904 * Scanline counter increments at leading edge of hsync, and
905 * it starts counting from vtotal-1 on the first active line.
906 * That means the scanline counter value is always one less
907 * than what we would expect. Ie. just after start of vblank,
908 * which also occurs at start of hsync (on the last active line),
909 * the scanline counter will read vblank_start-1.
910 */
911 return (position + 1) % vtotal;
912}
913
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700914static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200915 unsigned int flags, int *vpos, int *hpos,
916 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 struct drm_i915_private *dev_priv = dev->dev_private;
919 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
921 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300922 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300923 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100924 bool in_vbl = true;
925 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100926 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100927
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300928 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800930 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100931 return 0;
932 }
933
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300934 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300935 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 vtotal = mode->crtc_vtotal;
937 vbl_start = mode->crtc_vblank_start;
938 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100939
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200940 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
941 vbl_start = DIV_ROUND_UP(vbl_start, 2);
942 vbl_end /= 2;
943 vtotal /= 2;
944 }
945
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300946 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
947
Mario Kleinerad3543e2013-10-30 05:13:08 +0100948 /*
949 * Lock uncore.lock, as we will do multiple timing critical raw
950 * register reads, potentially with preemption disabled, so the
951 * following code must not block on uncore.lock.
952 */
953 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300954
Mario Kleinerad3543e2013-10-30 05:13:08 +0100955 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
956
957 /* Get optional system timestamp before query. */
958 if (stime)
959 *stime = ktime_get();
960
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300961 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962 /* No obvious pixelcount register. Only query vertical
963 * scanout position from Display scan line register.
964 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300965 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 } else {
967 /* Have access to pixelcount since start of frame.
968 * We can split this into vertical and horizontal
969 * scanout position.
970 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100971 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300973 /* convert to pixel counts */
974 vbl_start *= htotal;
975 vbl_end *= htotal;
976 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300977
978 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300979 * In interlaced modes, the pixel counter counts all pixels,
980 * so one field will have htotal more pixels. In order to avoid
981 * the reported position from jumping backwards when the pixel
982 * counter is beyond the length of the shorter field, just
983 * clamp the position the length of the shorter field. This
984 * matches how the scanline counter based position works since
985 * the scanline counter doesn't count the two half lines.
986 */
987 if (position >= vtotal)
988 position = vtotal - 1;
989
990 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300991 * Start of vblank interrupt is triggered at start of hsync,
992 * just prior to the first active line of vblank. However we
993 * consider lines to start at the leading edge of horizontal
994 * active. So, should we get here before we've crossed into
995 * the horizontal active of the first line in vblank, we would
996 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
997 * always add htotal-hsync_start to the current pixel position.
998 */
999 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 }
1001
Mario Kleinerad3543e2013-10-30 05:13:08 +01001002 /* Get optional system timestamp after query. */
1003 if (etime)
1004 *etime = ktime_get();
1005
1006 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1007
1008 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1009
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001010 in_vbl = position >= vbl_start && position < vbl_end;
1011
1012 /*
1013 * While in vblank, position will be negative
1014 * counting up towards 0 at vbl_end. And outside
1015 * vblank, position will be positive counting
1016 * up since vbl_end.
1017 */
1018 if (position >= vbl_start)
1019 position -= vbl_end;
1020 else
1021 position += vtotal - vbl_end;
1022
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001023 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001024 *vpos = position;
1025 *hpos = 0;
1026 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001027 *vpos = position / htotal;
1028 *hpos = position - (*vpos * htotal);
1029 }
1030
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001031 /* In vblank? */
1032 if (in_vbl)
1033 ret |= DRM_SCANOUTPOS_INVBL;
1034
1035 return ret;
1036}
1037
Ville Syrjäläa225f072014-04-29 13:35:45 +03001038int intel_get_crtc_scanline(struct intel_crtc *crtc)
1039{
1040 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1041 unsigned long irqflags;
1042 int position;
1043
1044 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1045 position = __intel_get_crtc_scanline(crtc);
1046 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1047
1048 return position;
1049}
1050
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001051static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001052 int *max_error,
1053 struct timeval *vblank_time,
1054 unsigned flags)
1055{
Chris Wilson4041b852011-01-22 10:07:56 +00001056 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001057
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001058 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001059 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001060 return -EINVAL;
1061 }
1062
1063 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001064 crtc = intel_get_crtc_for_pipe(dev, pipe);
1065 if (crtc == NULL) {
1066 DRM_ERROR("Invalid crtc %d\n", pipe);
1067 return -EINVAL;
1068 }
1069
1070 if (!crtc->enabled) {
1071 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1072 return -EBUSY;
1073 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001074
1075 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001076 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1077 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001078 crtc,
1079 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001080}
1081
Jani Nikula67c347f2013-09-17 14:26:34 +03001082static bool intel_hpd_irq_event(struct drm_device *dev,
1083 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001084{
1085 enum drm_connector_status old_status;
1086
1087 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1088 old_status = connector->status;
1089
1090 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001091 if (old_status == connector->status)
1092 return false;
1093
1094 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001095 connector->base.id,
1096 drm_get_connector_name(connector),
Jani Nikula67c347f2013-09-17 14:26:34 +03001097 drm_get_connector_status_name(old_status),
1098 drm_get_connector_status_name(connector->status));
1099
1100 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001101}
1102
Jesse Barnes5ca58282009-03-31 14:11:15 -07001103/*
1104 * Handle hotplug events outside the interrupt handler proper.
1105 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001106#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1107
Jesse Barnes5ca58282009-03-31 14:11:15 -07001108static void i915_hotplug_work_func(struct work_struct *work)
1109{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001110 struct drm_i915_private *dev_priv =
1111 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001112 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001113 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001114 struct intel_connector *intel_connector;
1115 struct intel_encoder *intel_encoder;
1116 struct drm_connector *connector;
1117 unsigned long irqflags;
1118 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001119 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001120 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001121
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001122 /* HPD irq before everything is fully set up. */
1123 if (!dev_priv->enable_hotplug_processing)
1124 return;
1125
Keith Packarda65e34c2011-07-25 10:04:56 -07001126 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001127 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1128
Egbert Eichcd569ae2013-04-16 13:36:57 +02001129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001130
1131 hpd_event_bits = dev_priv->hpd_event_bits;
1132 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001133 list_for_each_entry(connector, &mode_config->connector_list, head) {
1134 intel_connector = to_intel_connector(connector);
1135 intel_encoder = intel_connector->encoder;
1136 if (intel_encoder->hpd_pin > HPD_NONE &&
1137 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1138 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1139 DRM_INFO("HPD interrupt storm detected on connector %s: "
1140 "switching from hotplug detection to polling\n",
1141 drm_get_connector_name(connector));
1142 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1143 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1144 | DRM_CONNECTOR_POLL_DISCONNECT;
1145 hpd_disabled = true;
1146 }
Egbert Eich142e2392013-04-11 15:57:57 +02001147 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1148 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1149 drm_get_connector_name(connector), intel_encoder->hpd_pin);
1150 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 }
1152 /* if there were no outputs to poll, poll was disabled,
1153 * therefore make sure it's enabled when disabling HPD on
1154 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001155 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001156 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001157 mod_timer(&dev_priv->hotplug_reenable_timer,
1158 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1159 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001160
1161 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1162
Egbert Eich321a1b32013-04-11 16:00:26 +02001163 list_for_each_entry(connector, &mode_config->connector_list, head) {
1164 intel_connector = to_intel_connector(connector);
1165 intel_encoder = intel_connector->encoder;
1166 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1167 if (intel_encoder->hot_plug)
1168 intel_encoder->hot_plug(intel_encoder);
1169 if (intel_hpd_irq_event(dev, connector))
1170 changed = true;
1171 }
1172 }
Keith Packard40ee3382011-07-28 15:31:19 -07001173 mutex_unlock(&mode_config->mutex);
1174
Egbert Eich321a1b32013-04-11 16:00:26 +02001175 if (changed)
1176 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001177}
1178
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001179static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1180{
1181 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1182}
1183
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001184static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001185{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001186 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001187 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001188 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001189
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001190 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001191
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001192 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1193
Daniel Vetter20e4d402012-08-08 23:35:39 +02001194 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001195
Jesse Barnes7648fa92010-05-20 14:28:11 -07001196 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001197 busy_up = I915_READ(RCPREVBSYTUPAVG);
1198 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001199 max_avg = I915_READ(RCBMAXAVG);
1200 min_avg = I915_READ(RCBMINAVG);
1201
1202 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001203 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001204 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1205 new_delay = dev_priv->ips.cur_delay - 1;
1206 if (new_delay < dev_priv->ips.max_delay)
1207 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001208 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001209 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1210 new_delay = dev_priv->ips.cur_delay + 1;
1211 if (new_delay > dev_priv->ips.min_delay)
1212 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001213 }
1214
Jesse Barnes7648fa92010-05-20 14:28:11 -07001215 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001216 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001218 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001219
Jesse Barnesf97108d2010-01-29 11:27:07 -08001220 return;
1221}
1222
Chris Wilson549f7362010-10-19 11:19:32 +01001223static void notify_ring(struct drm_device *dev,
1224 struct intel_ring_buffer *ring)
1225{
Chris Wilson475553d2011-01-20 09:52:56 +00001226 if (ring->obj == NULL)
1227 return;
1228
Chris Wilson814e9b52013-09-23 17:33:19 -03001229 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001230
Chris Wilson549f7362010-10-19 11:19:32 +01001231 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001232 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001233}
1234
Ben Widawsky4912d042011-04-25 11:25:20 -07001235static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001236{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001237 struct drm_i915_private *dev_priv =
1238 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001239 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001240 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241
Daniel Vetter59cdb632013-07-04 23:35:28 +02001242 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001243 pm_iir = dev_priv->rps.pm_iir;
1244 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001245 if (IS_BROADWELL(dev_priv->dev))
1246 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1247 else {
1248 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1249 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1250 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001251 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001252
Paulo Zanoni60611c12013-08-15 11:50:01 -03001253 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301254 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001255
Deepak Sa6706b42014-03-15 20:23:22 +05301256 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001257 return;
1258
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001259 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001260
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001261 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001262 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001263 if (adj > 0)
1264 adj *= 2;
1265 else
1266 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001267 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001268
1269 /*
1270 * For better performance, jump directly
1271 * to RPe if we're below it.
1272 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001273 if (new_delay < dev_priv->rps.efficient_freq)
1274 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001275 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001276 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1277 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001278 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001279 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001280 adj = 0;
1281 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1282 if (adj < 0)
1283 adj *= 2;
1284 else
1285 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001286 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001287 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001288 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001289 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001290
Ben Widawsky79249632012-09-07 19:43:42 -07001291 /* sysfs frequency interfaces may have snuck in while servicing the
1292 * interrupt
1293 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001294 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001295 dev_priv->rps.min_freq_softlimit,
1296 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301297
Ben Widawskyb39fb292014-03-19 18:31:11 -07001298 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001299
1300 if (IS_VALLEYVIEW(dev_priv->dev))
1301 valleyview_set_rps(dev_priv->dev, new_delay);
1302 else
1303 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001304
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001305 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001306}
1307
Ben Widawskye3689192012-05-25 16:56:22 -07001308
1309/**
1310 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1311 * occurred.
1312 * @work: workqueue struct
1313 *
1314 * Doesn't actually do anything except notify userspace. As a consequence of
1315 * this event, userspace should try to remap the bad rows since statistically
1316 * it is likely the same row is more likely to go bad again.
1317 */
1318static void ivybridge_parity_work(struct work_struct *work)
1319{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001320 struct drm_i915_private *dev_priv =
1321 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001322 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001323 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001324 uint32_t misccpctl;
1325 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001326 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001327
1328 /* We must turn off DOP level clock gating to access the L3 registers.
1329 * In order to prevent a get/put style interface, acquire struct mutex
1330 * any time we access those registers.
1331 */
1332 mutex_lock(&dev_priv->dev->struct_mutex);
1333
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001334 /* If we've screwed up tracking, just let the interrupt fire again */
1335 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1336 goto out;
1337
Ben Widawskye3689192012-05-25 16:56:22 -07001338 misccpctl = I915_READ(GEN7_MISCCPCTL);
1339 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1340 POSTING_READ(GEN7_MISCCPCTL);
1341
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001342 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1343 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001344
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001345 slice--;
1346 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1347 break;
1348
1349 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1350
1351 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1352
1353 error_status = I915_READ(reg);
1354 row = GEN7_PARITY_ERROR_ROW(error_status);
1355 bank = GEN7_PARITY_ERROR_BANK(error_status);
1356 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1357
1358 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1359 POSTING_READ(reg);
1360
1361 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1362 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1363 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1364 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1365 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1366 parity_event[5] = NULL;
1367
Dave Airlie5bdebb12013-10-11 14:07:25 +10001368 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001369 KOBJ_CHANGE, parity_event);
1370
1371 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1372 slice, row, bank, subbank);
1373
1374 kfree(parity_event[4]);
1375 kfree(parity_event[3]);
1376 kfree(parity_event[2]);
1377 kfree(parity_event[1]);
1378 }
Ben Widawskye3689192012-05-25 16:56:22 -07001379
1380 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1381
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001382out:
1383 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001384 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001385 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001386 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1387
1388 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001389}
1390
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001391static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001392{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001393 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001394
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001395 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001396 return;
1397
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001398 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001399 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001400 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001401
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001402 iir &= GT_PARITY_ERROR(dev);
1403 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1404 dev_priv->l3_parity.which_slice |= 1 << 1;
1405
1406 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1407 dev_priv->l3_parity.which_slice |= 1 << 0;
1408
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001409 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001410}
1411
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001412static void ilk_gt_irq_handler(struct drm_device *dev,
1413 struct drm_i915_private *dev_priv,
1414 u32 gt_iir)
1415{
1416 if (gt_iir &
1417 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1418 notify_ring(dev, &dev_priv->ring[RCS]);
1419 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1420 notify_ring(dev, &dev_priv->ring[VCS]);
1421}
1422
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001423static void snb_gt_irq_handler(struct drm_device *dev,
1424 struct drm_i915_private *dev_priv,
1425 u32 gt_iir)
1426{
1427
Ben Widawskycc609d52013-05-28 19:22:29 -07001428 if (gt_iir &
1429 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001430 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001431 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001432 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001433 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001434 notify_ring(dev, &dev_priv->ring[BCS]);
1435
Ben Widawskycc609d52013-05-28 19:22:29 -07001436 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1437 GT_BSD_CS_ERROR_INTERRUPT |
1438 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001439 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1440 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001441 }
Ben Widawskye3689192012-05-25 16:56:22 -07001442
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001443 if (gt_iir & GT_PARITY_ERROR(dev))
1444 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001445}
1446
Ben Widawsky09610212014-05-15 20:58:08 +03001447static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1448{
1449 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1450 return;
1451
1452 spin_lock(&dev_priv->irq_lock);
1453 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1454 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1455 spin_unlock(&dev_priv->irq_lock);
1456
1457 queue_work(dev_priv->wq, &dev_priv->rps.work);
1458}
1459
Ben Widawskyabd58f02013-11-02 21:07:09 -07001460static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1461 struct drm_i915_private *dev_priv,
1462 u32 master_ctl)
1463{
1464 u32 rcs, bcs, vcs;
1465 uint32_t tmp = 0;
1466 irqreturn_t ret = IRQ_NONE;
1467
1468 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1469 tmp = I915_READ(GEN8_GT_IIR(0));
1470 if (tmp) {
1471 ret = IRQ_HANDLED;
1472 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1473 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1474 if (rcs & GT_RENDER_USER_INTERRUPT)
1475 notify_ring(dev, &dev_priv->ring[RCS]);
1476 if (bcs & GT_RENDER_USER_INTERRUPT)
1477 notify_ring(dev, &dev_priv->ring[BCS]);
1478 I915_WRITE(GEN8_GT_IIR(0), tmp);
1479 } else
1480 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1481 }
1482
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001483 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001484 tmp = I915_READ(GEN8_GT_IIR(1));
1485 if (tmp) {
1486 ret = IRQ_HANDLED;
1487 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1488 if (vcs & GT_RENDER_USER_INTERRUPT)
1489 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001490 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1491 if (vcs & GT_RENDER_USER_INTERRUPT)
1492 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001493 I915_WRITE(GEN8_GT_IIR(1), tmp);
1494 } else
1495 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1496 }
1497
Ben Widawsky09610212014-05-15 20:58:08 +03001498 if (master_ctl & GEN8_GT_PM_IRQ) {
1499 tmp = I915_READ(GEN8_GT_IIR(2));
1500 if (tmp & dev_priv->pm_rps_events) {
1501 ret = IRQ_HANDLED;
1502 gen8_rps_irq_handler(dev_priv, tmp);
1503 I915_WRITE(GEN8_GT_IIR(2),
1504 tmp & dev_priv->pm_rps_events);
1505 } else
1506 DRM_ERROR("The master control interrupt lied (PM)!\n");
1507 }
1508
Ben Widawskyabd58f02013-11-02 21:07:09 -07001509 if (master_ctl & GEN8_GT_VECS_IRQ) {
1510 tmp = I915_READ(GEN8_GT_IIR(3));
1511 if (tmp) {
1512 ret = IRQ_HANDLED;
1513 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1514 if (vcs & GT_RENDER_USER_INTERRUPT)
1515 notify_ring(dev, &dev_priv->ring[VECS]);
1516 I915_WRITE(GEN8_GT_IIR(3), tmp);
1517 } else
1518 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1519 }
1520
1521 return ret;
1522}
1523
Egbert Eichb543fb02013-04-16 13:36:54 +02001524#define HPD_STORM_DETECT_PERIOD 1000
1525#define HPD_STORM_THRESHOLD 5
1526
Daniel Vetter10a504d2013-06-27 17:52:12 +02001527static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001528 u32 hotplug_trigger,
1529 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001530{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001531 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001532 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001533 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001534
Daniel Vetter91d131d2013-06-27 17:52:14 +02001535 if (!hotplug_trigger)
1536 return;
1537
Imre Deakcc9bd492014-01-16 19:56:54 +02001538 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1539 hotplug_trigger);
1540
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001541 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001542 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001543
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001544 if (hpd[i] & hotplug_trigger &&
1545 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1546 /*
1547 * On GMCH platforms the interrupt mask bits only
1548 * prevent irq generation, not the setting of the
1549 * hotplug bits itself. So only WARN about unexpected
1550 * interrupts on saner platforms.
1551 */
1552 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1553 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1554 hotplug_trigger, i, hpd[i]);
1555
1556 continue;
1557 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001558
Egbert Eichb543fb02013-04-16 13:36:54 +02001559 if (!(hpd[i] & hotplug_trigger) ||
1560 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1561 continue;
1562
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001563 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001564 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1565 dev_priv->hpd_stats[i].hpd_last_jiffies
1566 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1567 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1568 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001569 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001570 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1571 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001572 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001573 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001574 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001575 } else {
1576 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001577 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1578 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001579 }
1580 }
1581
Daniel Vetter10a504d2013-06-27 17:52:12 +02001582 if (storm_detected)
1583 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001584 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001585
Daniel Vetter645416f2013-09-02 16:22:25 +02001586 /*
1587 * Our hotplug handler can grab modeset locks (by calling down into the
1588 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1589 * queue for otherwise the flush_work in the pageflip code will
1590 * deadlock.
1591 */
1592 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001593}
1594
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001595static void gmbus_irq_handler(struct drm_device *dev)
1596{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001598
Daniel Vetter28c70f12012-12-01 13:53:45 +01001599 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001600}
1601
Daniel Vetterce99c252012-12-01 13:53:47 +01001602static void dp_aux_irq_handler(struct drm_device *dev)
1603{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001604 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001605
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001606 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001607}
1608
Shuang He8bf1e9f2013-10-15 18:55:27 +01001609#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001610static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1611 uint32_t crc0, uint32_t crc1,
1612 uint32_t crc2, uint32_t crc3,
1613 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001614{
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1617 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001618 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001619
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001620 spin_lock(&pipe_crc->lock);
1621
Damien Lespiau0c912c72013-10-15 18:55:37 +01001622 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001623 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001624 DRM_ERROR("spurious interrupt\n");
1625 return;
1626 }
1627
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001628 head = pipe_crc->head;
1629 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001630
1631 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001632 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001633 DRM_ERROR("CRC buffer overflowing\n");
1634 return;
1635 }
1636
1637 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001638
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001639 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001640 entry->crc[0] = crc0;
1641 entry->crc[1] = crc1;
1642 entry->crc[2] = crc2;
1643 entry->crc[3] = crc3;
1644 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001645
1646 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001647 pipe_crc->head = head;
1648
1649 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001650
1651 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001652}
Daniel Vetter277de952013-10-18 16:37:07 +02001653#else
1654static inline void
1655display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1656 uint32_t crc0, uint32_t crc1,
1657 uint32_t crc2, uint32_t crc3,
1658 uint32_t crc4) {}
1659#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001660
Daniel Vetter277de952013-10-18 16:37:07 +02001661
1662static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001663{
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665
Daniel Vetter277de952013-10-18 16:37:07 +02001666 display_pipe_crc_irq_handler(dev, pipe,
1667 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1668 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001669}
1670
Daniel Vetter277de952013-10-18 16:37:07 +02001671static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001672{
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674
Daniel Vetter277de952013-10-18 16:37:07 +02001675 display_pipe_crc_irq_handler(dev, pipe,
1676 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1677 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1678 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1679 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1680 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001681}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001682
Daniel Vetter277de952013-10-18 16:37:07 +02001683static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001684{
1685 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001686 uint32_t res1, res2;
1687
1688 if (INTEL_INFO(dev)->gen >= 3)
1689 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1690 else
1691 res1 = 0;
1692
1693 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1694 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1695 else
1696 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001697
Daniel Vetter277de952013-10-18 16:37:07 +02001698 display_pipe_crc_irq_handler(dev, pipe,
1699 I915_READ(PIPE_CRC_RES_RED(pipe)),
1700 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1701 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1702 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001703}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001704
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001705/* The RPS events need forcewake, so we add them to a work queue and mask their
1706 * IMR bits until the work is done. Other interrupts can be processed without
1707 * the work queue. */
1708static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001709{
Deepak Sa6706b42014-03-15 20:23:22 +05301710 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001711 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301712 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1713 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001714 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001715
1716 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001717 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001718
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001719 if (HAS_VEBOX(dev_priv->dev)) {
1720 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1721 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001722
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001723 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001724 i915_handle_error(dev_priv->dev, false,
1725 "VEBOX CS error interrupt 0x%08x",
1726 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001727 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001728 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001729}
1730
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001731static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1732{
1733 struct intel_crtc *crtc;
1734
1735 if (!drm_handle_vblank(dev, pipe))
1736 return false;
1737
1738 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1739 wake_up(&crtc->vbl_wait);
1740
1741 return true;
1742}
1743
Imre Deakc1874ed2014-02-04 21:35:46 +02001744static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1745{
1746 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001747 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001748 int pipe;
1749
Imre Deak58ead0d2014-02-04 21:35:47 +02001750 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001751 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001752 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001753 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001754
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001755 /*
1756 * PIPESTAT bits get signalled even when the interrupt is
1757 * disabled with the mask bits, and some of the status bits do
1758 * not generate interrupts at all (like the underrun bit). Hence
1759 * we need to be careful that we only handle what we want to
1760 * handle.
1761 */
1762 mask = 0;
1763 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1764 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1765
1766 switch (pipe) {
1767 case PIPE_A:
1768 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1769 break;
1770 case PIPE_B:
1771 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1772 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001773 case PIPE_C:
1774 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1775 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001776 }
1777 if (iir & iir_bit)
1778 mask |= dev_priv->pipestat_irq_mask[pipe];
1779
1780 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001781 continue;
1782
1783 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001784 mask |= PIPESTAT_INT_ENABLE_MASK;
1785 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001786
1787 /*
1788 * Clear the PIPE*STAT regs before the IIR
1789 */
Imre Deak91d181d2014-02-10 18:42:49 +02001790 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1791 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001792 I915_WRITE(reg, pipe_stats[pipe]);
1793 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001794 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001795
1796 for_each_pipe(pipe) {
1797 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001798 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001799
Imre Deak579a9b02014-02-04 21:35:48 +02001800 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001801 intel_prepare_page_flip(dev, pipe);
1802 intel_finish_page_flip(dev, pipe);
1803 }
1804
1805 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1806 i9xx_pipe_crc_irq_handler(dev, pipe);
1807
1808 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1809 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1810 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1811 }
1812
1813 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1814 gmbus_irq_handler(dev);
1815}
1816
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001817static void i9xx_hpd_irq_handler(struct drm_device *dev)
1818{
1819 struct drm_i915_private *dev_priv = dev->dev_private;
1820 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1821
1822 if (IS_G4X(dev)) {
1823 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1824
1825 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1826 } else {
1827 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1828
1829 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1830 }
1831
1832 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1833 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1834 dp_aux_irq_handler(dev);
1835
1836 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1837 /*
1838 * Make sure hotplug status is cleared before we clear IIR, or else we
1839 * may miss hotplug events.
1840 */
1841 POSTING_READ(PORT_HOTPLUG_STAT);
1842}
1843
Daniel Vetterff1f5252012-10-02 15:10:55 +02001844static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001845{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001846 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001847 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001848 u32 iir, gt_iir, pm_iir;
1849 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001850
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001851 while (true) {
1852 iir = I915_READ(VLV_IIR);
1853 gt_iir = I915_READ(GTIIR);
1854 pm_iir = I915_READ(GEN6_PMIIR);
1855
1856 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1857 goto out;
1858
1859 ret = IRQ_HANDLED;
1860
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001861 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001862
Imre Deakc1874ed2014-02-04 21:35:46 +02001863 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001864
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001866 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1867 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001868
Paulo Zanoni60611c12013-08-15 11:50:01 -03001869 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001870 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001871
1872 I915_WRITE(GTIIR, gt_iir);
1873 I915_WRITE(GEN6_PMIIR, pm_iir);
1874 I915_WRITE(VLV_IIR, iir);
1875 }
1876
1877out:
1878 return ret;
1879}
1880
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001881static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1882{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001883 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 u32 master_ctl, iir;
1886 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001887
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001888 for (;;) {
1889 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1890 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001891
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001892 if (master_ctl == 0 && iir == 0)
1893 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001894
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001895 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001896
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001897 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001898
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001899 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001900
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001901 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä3278f672014-04-09 13:28:49 +03001902 i9xx_hpd_irq_handler(dev);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001903
1904 I915_WRITE(VLV_IIR, iir);
1905
1906 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1907 POSTING_READ(GEN8_MASTER_IRQ);
1908
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001909 ret = IRQ_HANDLED;
1910 }
1911
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001912 return ret;
1913}
1914
Adam Jackson23e81d62012-06-06 15:45:44 -04001915static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001916{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001917 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001918 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001919 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001920
Daniel Vetter91d131d2013-06-27 17:52:14 +02001921 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1922
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001923 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1924 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1925 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001926 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001927 port_name(port));
1928 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001929
Daniel Vetterce99c252012-12-01 13:53:47 +01001930 if (pch_iir & SDE_AUX_MASK)
1931 dp_aux_irq_handler(dev);
1932
Jesse Barnes776ad802011-01-04 15:09:39 -08001933 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001934 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001935
1936 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1937 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1938
1939 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1940 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1941
1942 if (pch_iir & SDE_POISON)
1943 DRM_ERROR("PCH poison interrupt\n");
1944
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001945 if (pch_iir & SDE_FDI_MASK)
1946 for_each_pipe(pipe)
1947 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1948 pipe_name(pipe),
1949 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001950
1951 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1952 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1953
1954 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1955 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1956
Jesse Barnes776ad802011-01-04 15:09:39 -08001957 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001958 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1959 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001960 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001961
1962 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1963 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1964 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001965 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001966}
1967
1968static void ivb_err_int_handler(struct drm_device *dev)
1969{
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1971 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001972 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001973
Paulo Zanonide032bf2013-04-12 17:57:58 -03001974 if (err_int & ERR_INT_POISON)
1975 DRM_ERROR("Poison interrupt\n");
1976
Daniel Vetter5a69b892013-10-16 22:55:52 +02001977 for_each_pipe(pipe) {
1978 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1979 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1980 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001981 DRM_ERROR("Pipe %c FIFO underrun\n",
1982 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001983 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001984
Daniel Vetter5a69b892013-10-16 22:55:52 +02001985 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1986 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001987 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001988 else
Daniel Vetter277de952013-10-18 16:37:07 +02001989 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001990 }
1991 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001992
Paulo Zanoni86642812013-04-12 17:57:57 -03001993 I915_WRITE(GEN7_ERR_INT, err_int);
1994}
1995
1996static void cpt_serr_int_handler(struct drm_device *dev)
1997{
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 u32 serr_int = I915_READ(SERR_INT);
2000
Paulo Zanonide032bf2013-04-12 17:57:58 -03002001 if (serr_int & SERR_INT_POISON)
2002 DRM_ERROR("PCH poison interrupt\n");
2003
Paulo Zanoni86642812013-04-12 17:57:57 -03002004 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2005 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2006 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002007 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002008
2009 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2010 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2011 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002012 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002013
2014 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2015 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2016 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002017 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002018
2019 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002020}
2021
Adam Jackson23e81d62012-06-06 15:45:44 -04002022static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2023{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002024 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002025 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002026 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002027
Daniel Vetter91d131d2013-06-27 17:52:14 +02002028 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
2029
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002030 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2031 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2032 SDE_AUDIO_POWER_SHIFT_CPT);
2033 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2034 port_name(port));
2035 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002036
2037 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002038 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002039
2040 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002041 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002042
2043 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2044 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2045
2046 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2047 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2048
2049 if (pch_iir & SDE_FDI_MASK_CPT)
2050 for_each_pipe(pipe)
2051 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2052 pipe_name(pipe),
2053 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002054
2055 if (pch_iir & SDE_ERROR_CPT)
2056 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002057}
2058
Paulo Zanonic008bc62013-07-12 16:35:10 -03002059static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2060{
2061 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002062 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002063
2064 if (de_iir & DE_AUX_CHANNEL_A)
2065 dp_aux_irq_handler(dev);
2066
2067 if (de_iir & DE_GSE)
2068 intel_opregion_asle_intr(dev);
2069
Paulo Zanonic008bc62013-07-12 16:35:10 -03002070 if (de_iir & DE_POISON)
2071 DRM_ERROR("Poison interrupt\n");
2072
Daniel Vetter40da17c2013-10-21 18:04:36 +02002073 for_each_pipe(pipe) {
2074 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002075 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002076
Daniel Vetter40da17c2013-10-21 18:04:36 +02002077 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2078 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002079 DRM_ERROR("Pipe %c FIFO underrun\n",
2080 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002081
Daniel Vetter40da17c2013-10-21 18:04:36 +02002082 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2083 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002084
Daniel Vetter40da17c2013-10-21 18:04:36 +02002085 /* plane/pipes map 1:1 on ilk+ */
2086 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2087 intel_prepare_page_flip(dev, pipe);
2088 intel_finish_page_flip_plane(dev, pipe);
2089 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002090 }
2091
2092 /* check event from PCH */
2093 if (de_iir & DE_PCH_EVENT) {
2094 u32 pch_iir = I915_READ(SDEIIR);
2095
2096 if (HAS_PCH_CPT(dev))
2097 cpt_irq_handler(dev, pch_iir);
2098 else
2099 ibx_irq_handler(dev, pch_iir);
2100
2101 /* should clear PCH hotplug event before clear CPU irq */
2102 I915_WRITE(SDEIIR, pch_iir);
2103 }
2104
2105 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2106 ironlake_rps_change_irq_handler(dev);
2107}
2108
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002109static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2110{
2111 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002112 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002113
2114 if (de_iir & DE_ERR_INT_IVB)
2115 ivb_err_int_handler(dev);
2116
2117 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2118 dp_aux_irq_handler(dev);
2119
2120 if (de_iir & DE_GSE_IVB)
2121 intel_opregion_asle_intr(dev);
2122
Damien Lespiau07d27e22014-03-03 17:31:46 +00002123 for_each_pipe(pipe) {
2124 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002125 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002126
2127 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002128 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2129 intel_prepare_page_flip(dev, pipe);
2130 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002131 }
2132 }
2133
2134 /* check event from PCH */
2135 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2136 u32 pch_iir = I915_READ(SDEIIR);
2137
2138 cpt_irq_handler(dev, pch_iir);
2139
2140 /* clear PCH hotplug event before clear CPU irq */
2141 I915_WRITE(SDEIIR, pch_iir);
2142 }
2143}
2144
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002145static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002146{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002147 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002148 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002149 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002150 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002151
Paulo Zanoni86642812013-04-12 17:57:57 -03002152 /* We get interrupts on unclaimed registers, so check for this before we
2153 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002154 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002155
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002156 /* disable master interrupt before clearing iir */
2157 de_ier = I915_READ(DEIER);
2158 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002159 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002160
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002161 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2162 * interrupts will will be stored on its back queue, and then we'll be
2163 * able to process them after we restore SDEIER (as soon as we restore
2164 * it, we'll get an interrupt if SDEIIR still has something to process
2165 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002166 if (!HAS_PCH_NOP(dev)) {
2167 sde_ier = I915_READ(SDEIER);
2168 I915_WRITE(SDEIER, 0);
2169 POSTING_READ(SDEIER);
2170 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002171
Chris Wilson0e434062012-05-09 21:45:44 +01002172 gt_iir = I915_READ(GTIIR);
2173 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002174 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002175 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002176 else
2177 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002178 I915_WRITE(GTIIR, gt_iir);
2179 ret = IRQ_HANDLED;
2180 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002181
2182 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002183 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002184 if (INTEL_INFO(dev)->gen >= 7)
2185 ivb_display_irq_handler(dev, de_iir);
2186 else
2187 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002188 I915_WRITE(DEIIR, de_iir);
2189 ret = IRQ_HANDLED;
2190 }
2191
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002192 if (INTEL_INFO(dev)->gen >= 6) {
2193 u32 pm_iir = I915_READ(GEN6_PMIIR);
2194 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002195 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002196 I915_WRITE(GEN6_PMIIR, pm_iir);
2197 ret = IRQ_HANDLED;
2198 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002199 }
2200
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002201 I915_WRITE(DEIER, de_ier);
2202 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002203 if (!HAS_PCH_NOP(dev)) {
2204 I915_WRITE(SDEIER, sde_ier);
2205 POSTING_READ(SDEIER);
2206 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002207
2208 return ret;
2209}
2210
Ben Widawskyabd58f02013-11-02 21:07:09 -07002211static irqreturn_t gen8_irq_handler(int irq, void *arg)
2212{
2213 struct drm_device *dev = arg;
2214 struct drm_i915_private *dev_priv = dev->dev_private;
2215 u32 master_ctl;
2216 irqreturn_t ret = IRQ_NONE;
2217 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002218 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002219
Ben Widawskyabd58f02013-11-02 21:07:09 -07002220 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2221 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2222 if (!master_ctl)
2223 return IRQ_NONE;
2224
2225 I915_WRITE(GEN8_MASTER_IRQ, 0);
2226 POSTING_READ(GEN8_MASTER_IRQ);
2227
2228 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2229
2230 if (master_ctl & GEN8_DE_MISC_IRQ) {
2231 tmp = I915_READ(GEN8_DE_MISC_IIR);
2232 if (tmp & GEN8_DE_MISC_GSE)
2233 intel_opregion_asle_intr(dev);
2234 else if (tmp)
2235 DRM_ERROR("Unexpected DE Misc interrupt\n");
2236 else
2237 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2238
2239 if (tmp) {
2240 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2241 ret = IRQ_HANDLED;
2242 }
2243 }
2244
Daniel Vetter6d766f02013-11-07 14:49:55 +01002245 if (master_ctl & GEN8_DE_PORT_IRQ) {
2246 tmp = I915_READ(GEN8_DE_PORT_IIR);
2247 if (tmp & GEN8_AUX_CHANNEL_A)
2248 dp_aux_irq_handler(dev);
2249 else if (tmp)
2250 DRM_ERROR("Unexpected DE Port interrupt\n");
2251 else
2252 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2253
2254 if (tmp) {
2255 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2256 ret = IRQ_HANDLED;
2257 }
2258 }
2259
Daniel Vetterc42664c2013-11-07 11:05:40 +01002260 for_each_pipe(pipe) {
2261 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002262
Daniel Vetterc42664c2013-11-07 11:05:40 +01002263 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2264 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002265
Daniel Vetterc42664c2013-11-07 11:05:40 +01002266 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2267 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002268 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002269
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002270 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002271 intel_prepare_page_flip(dev, pipe);
2272 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002273 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002274
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002275 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2276 hsw_pipe_crc_irq_handler(dev, pipe);
2277
Daniel Vetter38d83c962013-11-07 11:05:46 +01002278 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2279 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2280 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002281 DRM_ERROR("Pipe %c FIFO underrun\n",
2282 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002283 }
2284
Daniel Vetter30100f22013-11-07 14:49:24 +01002285 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2286 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2287 pipe_name(pipe),
2288 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2289 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002290
2291 if (pipe_iir) {
2292 ret = IRQ_HANDLED;
2293 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2294 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002295 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2296 }
2297
Daniel Vetter92d03a82013-11-07 11:05:43 +01002298 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2299 /*
2300 * FIXME(BDW): Assume for now that the new interrupt handling
2301 * scheme also closed the SDE interrupt handling race we've seen
2302 * on older pch-split platforms. But this needs testing.
2303 */
2304 u32 pch_iir = I915_READ(SDEIIR);
2305
2306 cpt_irq_handler(dev, pch_iir);
2307
2308 if (pch_iir) {
2309 I915_WRITE(SDEIIR, pch_iir);
2310 ret = IRQ_HANDLED;
2311 }
2312 }
2313
Ben Widawskyabd58f02013-11-02 21:07:09 -07002314 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2315 POSTING_READ(GEN8_MASTER_IRQ);
2316
2317 return ret;
2318}
2319
Daniel Vetter17e1df02013-09-08 21:57:13 +02002320static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2321 bool reset_completed)
2322{
2323 struct intel_ring_buffer *ring;
2324 int i;
2325
2326 /*
2327 * Notify all waiters for GPU completion events that reset state has
2328 * been changed, and that they need to restart their wait after
2329 * checking for potential errors (and bail out to drop locks if there is
2330 * a gpu reset pending so that i915_error_work_func can acquire them).
2331 */
2332
2333 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2334 for_each_ring(ring, dev_priv, i)
2335 wake_up_all(&ring->irq_queue);
2336
2337 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2338 wake_up_all(&dev_priv->pending_flip_queue);
2339
2340 /*
2341 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2342 * reset state is cleared.
2343 */
2344 if (reset_completed)
2345 wake_up_all(&dev_priv->gpu_error.reset_queue);
2346}
2347
Jesse Barnes8a905232009-07-11 16:48:03 -04002348/**
2349 * i915_error_work_func - do process context error handling work
2350 * @work: work struct
2351 *
2352 * Fire an error uevent so userspace can see that a hang or error
2353 * was detected.
2354 */
2355static void i915_error_work_func(struct work_struct *work)
2356{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002357 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2358 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002359 struct drm_i915_private *dev_priv =
2360 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002361 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002362 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2363 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2364 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002365 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002366
Dave Airlie5bdebb12013-10-11 14:07:25 +10002367 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002368
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002369 /*
2370 * Note that there's only one work item which does gpu resets, so we
2371 * need not worry about concurrent gpu resets potentially incrementing
2372 * error->reset_counter twice. We only need to take care of another
2373 * racing irq/hangcheck declaring the gpu dead for a second time. A
2374 * quick check for that is good enough: schedule_work ensures the
2375 * correct ordering between hang detection and this work item, and since
2376 * the reset in-progress bit is only ever set by code outside of this
2377 * work we don't need to worry about any other races.
2378 */
2379 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002380 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002381 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002382 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002383
Daniel Vetter17e1df02013-09-08 21:57:13 +02002384 /*
Imre Deakf454c692014-04-23 01:09:04 +03002385 * In most cases it's guaranteed that we get here with an RPM
2386 * reference held, for example because there is a pending GPU
2387 * request that won't finish until the reset is done. This
2388 * isn't the case at least when we get here by doing a
2389 * simulated reset via debugs, so get an RPM reference.
2390 */
2391 intel_runtime_pm_get(dev_priv);
2392 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002393 * All state reset _must_ be completed before we update the
2394 * reset counter, for otherwise waiters might miss the reset
2395 * pending state and not properly drop locks, resulting in
2396 * deadlocks with the reset work.
2397 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002398 ret = i915_reset(dev);
2399
Daniel Vetter17e1df02013-09-08 21:57:13 +02002400 intel_display_handle_reset(dev);
2401
Imre Deakf454c692014-04-23 01:09:04 +03002402 intel_runtime_pm_put(dev_priv);
2403
Daniel Vetterf69061b2012-12-06 09:01:42 +01002404 if (ret == 0) {
2405 /*
2406 * After all the gem state is reset, increment the reset
2407 * counter and wake up everyone waiting for the reset to
2408 * complete.
2409 *
2410 * Since unlock operations are a one-sided barrier only,
2411 * we need to insert a barrier here to order any seqno
2412 * updates before
2413 * the counter increment.
2414 */
2415 smp_mb__before_atomic_inc();
2416 atomic_inc(&dev_priv->gpu_error.reset_counter);
2417
Dave Airlie5bdebb12013-10-11 14:07:25 +10002418 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002419 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002420 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002421 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002422 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002423
Daniel Vetter17e1df02013-09-08 21:57:13 +02002424 /*
2425 * Note: The wake_up also serves as a memory barrier so that
2426 * waiters see the update value of the reset counter atomic_t.
2427 */
2428 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002429 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002430}
2431
Chris Wilson35aed2e2010-05-27 13:18:12 +01002432static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002433{
2434 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002435 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002436 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002437 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002438
Chris Wilson35aed2e2010-05-27 13:18:12 +01002439 if (!eir)
2440 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002441
Joe Perchesa70491c2012-03-18 13:00:11 -07002442 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002443
Ben Widawskybd9854f2012-08-23 15:18:09 -07002444 i915_get_extra_instdone(dev, instdone);
2445
Jesse Barnes8a905232009-07-11 16:48:03 -04002446 if (IS_G4X(dev)) {
2447 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2448 u32 ipeir = I915_READ(IPEIR_I965);
2449
Joe Perchesa70491c2012-03-18 13:00:11 -07002450 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2451 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002452 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2453 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002454 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002455 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002456 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002457 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002458 }
2459 if (eir & GM45_ERROR_PAGE_TABLE) {
2460 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002461 pr_err("page table error\n");
2462 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002463 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002464 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002465 }
2466 }
2467
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002468 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002469 if (eir & I915_ERROR_PAGE_TABLE) {
2470 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err("page table error\n");
2472 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002473 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002474 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002475 }
2476 }
2477
2478 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002479 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002480 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002481 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002482 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002483 /* pipestat has already been acked */
2484 }
2485 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002486 pr_err("instruction error\n");
2487 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002488 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2489 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002490 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 u32 ipeir = I915_READ(IPEIR);
2492
Joe Perchesa70491c2012-03-18 13:00:11 -07002493 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2494 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002495 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002496 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002497 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002498 } else {
2499 u32 ipeir = I915_READ(IPEIR_I965);
2500
Joe Perchesa70491c2012-03-18 13:00:11 -07002501 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2502 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002503 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002504 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002505 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002506 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 }
2508 }
2509
2510 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002511 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 eir = I915_READ(EIR);
2513 if (eir) {
2514 /*
2515 * some errors might have become stuck,
2516 * mask them.
2517 */
2518 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2519 I915_WRITE(EMR, I915_READ(EMR) | eir);
2520 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2521 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002522}
2523
2524/**
2525 * i915_handle_error - handle an error interrupt
2526 * @dev: drm device
2527 *
2528 * Do some basic checking of regsiter state at error interrupt time and
2529 * dump it to the syslog. Also call i915_capture_error_state() to make
2530 * sure we get a record and make it available in debugfs. Fire a uevent
2531 * so userspace knows something bad happened (should trigger collection
2532 * of a ring dump etc.).
2533 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002534void i915_handle_error(struct drm_device *dev, bool wedged,
2535 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002536{
2537 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002538 va_list args;
2539 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002540
Mika Kuoppala58174462014-02-25 17:11:26 +02002541 va_start(args, fmt);
2542 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2543 va_end(args);
2544
2545 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002546 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002547
Ben Gamariba1234d2009-09-14 17:48:47 -04002548 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002549 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2550 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002551
Ben Gamari11ed50e2009-09-14 17:48:45 -04002552 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002553 * Wakeup waiting processes so that the reset work function
2554 * i915_error_work_func doesn't deadlock trying to grab various
2555 * locks. By bumping the reset counter first, the woken
2556 * processes will see a reset in progress and back off,
2557 * releasing their locks and then wait for the reset completion.
2558 * We must do this for _all_ gpu waiters that might hold locks
2559 * that the reset work needs to acquire.
2560 *
2561 * Note: The wake_up serves as the required memory barrier to
2562 * ensure that the waiters see the updated value of the reset
2563 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002564 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002565 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002566 }
2567
Daniel Vetter122f46b2013-09-04 17:36:14 +02002568 /*
2569 * Our reset work can grab modeset locks (since it needs to reset the
2570 * state of outstanding pagelips). Hence it must not be run on our own
2571 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2572 * code will deadlock.
2573 */
2574 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002575}
2576
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002577static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002578{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002579 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002580 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002582 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002583 struct intel_unpin_work *work;
2584 unsigned long flags;
2585 bool stall_detected;
2586
2587 /* Ignore early vblank irqs */
2588 if (intel_crtc == NULL)
2589 return;
2590
2591 spin_lock_irqsave(&dev->event_lock, flags);
2592 work = intel_crtc->unpin_work;
2593
Chris Wilsone7d841c2012-12-03 11:36:30 +00002594 if (work == NULL ||
2595 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2596 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002597 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2598 spin_unlock_irqrestore(&dev->event_lock, flags);
2599 return;
2600 }
2601
2602 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002603 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002604 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002605 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002606 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002607 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002608 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002609 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002610 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002611 crtc->y * crtc->primary->fb->pitches[0] +
2612 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002613 }
2614
2615 spin_unlock_irqrestore(&dev->event_lock, flags);
2616
2617 if (stall_detected) {
2618 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2619 intel_prepare_page_flip(dev, intel_crtc->plane);
2620 }
2621}
2622
Keith Packard42f52ef2008-10-18 19:39:29 -07002623/* Called from drm generic code, passed 'crtc' which
2624 * we use as a pipe index
2625 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002626static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002627{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002628 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002629 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002630
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002632 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002633
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002634 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002635 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002636 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002637 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002638 else
Keith Packard7c463582008-11-04 02:03:27 -08002639 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002640 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002641
2642 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002643 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002644 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002645 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002646
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002647 return 0;
2648}
2649
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002650static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002651{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002652 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002653 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002654 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002655 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002656
2657 if (!i915_pipe_enabled(dev, pipe))
2658 return -EINVAL;
2659
2660 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002661 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002662 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663
2664 return 0;
2665}
2666
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002667static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2668{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002670 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002671
2672 if (!i915_pipe_enabled(dev, pipe))
2673 return -EINVAL;
2674
2675 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002676 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002677 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002678 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2679
2680 return 0;
2681}
2682
Ben Widawskyabd58f02013-11-02 21:07:09 -07002683static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2684{
2685 struct drm_i915_private *dev_priv = dev->dev_private;
2686 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002687
2688 if (!i915_pipe_enabled(dev, pipe))
2689 return -EINVAL;
2690
2691 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002692 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2693 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2694 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002695 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2696 return 0;
2697}
2698
Keith Packard42f52ef2008-10-18 19:39:29 -07002699/* Called from drm generic code, passed 'crtc' which
2700 * we use as a pipe index
2701 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002702static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002703{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002704 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002705 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002706
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002707 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002708 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002709 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002710
Jesse Barnesf796cf82011-04-07 13:58:17 -07002711 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002712 PIPE_VBLANK_INTERRUPT_STATUS |
2713 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002714 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2715}
2716
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002717static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002718{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002720 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002721 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002722 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002723
2724 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002725 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002726 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2727}
2728
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002729static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2730{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002732 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002733
2734 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002735 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002736 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002737 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2738}
2739
Ben Widawskyabd58f02013-11-02 21:07:09 -07002740static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2741{
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002744
2745 if (!i915_pipe_enabled(dev, pipe))
2746 return;
2747
2748 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002749 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2750 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2751 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2753}
2754
Chris Wilson893eead2010-10-27 14:44:35 +01002755static u32
2756ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002757{
Chris Wilson893eead2010-10-27 14:44:35 +01002758 return list_entry(ring->request_list.prev,
2759 struct drm_i915_gem_request, list)->seqno;
2760}
2761
Chris Wilson9107e9d2013-06-10 11:20:20 +01002762static bool
2763ring_idle(struct intel_ring_buffer *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002764{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002765 return (list_empty(&ring->request_list) ||
2766 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002767}
2768
Daniel Vettera028c4b2014-03-15 00:08:56 +01002769static bool
2770ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2771{
2772 if (INTEL_INFO(dev)->gen >= 8) {
2773 /*
2774 * FIXME: gen8 semaphore support - currently we don't emit
2775 * semaphores on bdw anyway, but this needs to be addressed when
2776 * we merge that code.
2777 */
2778 return false;
2779 } else {
2780 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2781 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2782 MI_SEMAPHORE_REGISTER);
2783 }
2784}
2785
Chris Wilson6274f212013-06-10 11:20:21 +01002786static struct intel_ring_buffer *
Daniel Vetter921d42e2014-03-18 10:26:04 +01002787semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2788{
2789 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2790 struct intel_ring_buffer *signaller;
2791 int i;
2792
2793 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2794 /*
2795 * FIXME: gen8 semaphore support - currently we don't emit
2796 * semaphores on bdw anyway, but this needs to be addressed when
2797 * we merge that code.
2798 */
2799 return NULL;
2800 } else {
2801 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2802
2803 for_each_ring(signaller, dev_priv, i) {
2804 if(ring == signaller)
2805 continue;
2806
Ben Widawskyebc348b2014-04-29 14:52:28 -07002807 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002808 return signaller;
2809 }
2810 }
2811
2812 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2813 ring->id, ipehr);
2814
2815 return NULL;
2816}
2817
Chris Wilson6274f212013-06-10 11:20:21 +01002818static struct intel_ring_buffer *
2819semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002820{
2821 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002822 u32 cmd, ipehr, head;
2823 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002824
2825 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002826 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002827 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828
Daniel Vetter88fe4292014-03-15 00:08:55 +01002829 /*
2830 * HEAD is likely pointing to the dword after the actual command,
2831 * so scan backwards until we find the MBOX. But limit it to just 3
2832 * dwords. Note that we don't care about ACTHD here since that might
2833 * point at at batch, and semaphores are always emitted into the
2834 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002835 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002836 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2837
2838 for (i = 4; i; --i) {
2839 /*
2840 * Be paranoid and presume the hw has gone off into the wild -
2841 * our ring is smaller than what the hardware (and hence
2842 * HEAD_ADDR) allows. Also handles wrap-around.
2843 */
2844 head &= ring->size - 1;
2845
2846 /* This here seems to blow up */
2847 cmd = ioread32(ring->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002848 if (cmd == ipehr)
2849 break;
2850
Daniel Vetter88fe4292014-03-15 00:08:55 +01002851 head -= 4;
2852 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002853
Daniel Vetter88fe4292014-03-15 00:08:55 +01002854 if (!i)
2855 return NULL;
2856
2857 *seqno = ioread32(ring->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002858 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002859}
2860
Chris Wilson6274f212013-06-10 11:20:21 +01002861static int semaphore_passed(struct intel_ring_buffer *ring)
2862{
2863 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2864 struct intel_ring_buffer *signaller;
2865 u32 seqno, ctl;
2866
2867 ring->hangcheck.deadlock = true;
2868
2869 signaller = semaphore_waits_for(ring, &seqno);
2870 if (signaller == NULL || signaller->hangcheck.deadlock)
2871 return -1;
2872
2873 /* cursory check for an unkickable deadlock */
2874 ctl = I915_READ_CTL(signaller);
2875 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2876 return -1;
2877
2878 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2879}
2880
2881static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2882{
2883 struct intel_ring_buffer *ring;
2884 int i;
2885
2886 for_each_ring(ring, dev_priv, i)
2887 ring->hangcheck.deadlock = false;
2888}
2889
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002890static enum intel_ring_hangcheck_action
Chris Wilson50877442014-03-21 12:41:53 +00002891ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002892{
2893 struct drm_device *dev = ring->dev;
2894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002895 u32 tmp;
2896
Chris Wilson6274f212013-06-10 11:20:21 +01002897 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002898 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002899
Chris Wilson9107e9d2013-06-10 11:20:20 +01002900 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002901 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002902
2903 /* Is the chip hanging on a WAIT_FOR_EVENT?
2904 * If so we can simply poke the RB_WAIT bit
2905 * and break the hang. This should work on
2906 * all but the second generation chipsets.
2907 */
2908 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002909 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002910 i915_handle_error(dev, false,
2911 "Kicking stuck wait on %s",
2912 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002913 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002914 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002915 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002916
Chris Wilson6274f212013-06-10 11:20:21 +01002917 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2918 switch (semaphore_passed(ring)) {
2919 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002920 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002921 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002922 i915_handle_error(dev, false,
2923 "Kicking stuck semaphore on %s",
2924 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002925 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002926 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002927 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002928 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002929 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002930 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002931
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002932 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002933}
2934
Ben Gamarif65d9422009-09-14 17:48:44 -04002935/**
2936 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002937 * batchbuffers in a long time. We keep track per ring seqno progress and
2938 * if there are no progress, hangcheck score for that ring is increased.
2939 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2940 * we kick the ring. If we see no progress on three subsequent calls
2941 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002942 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002943static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002944{
2945 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002947 struct intel_ring_buffer *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002948 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002949 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002950 bool stuck[I915_NUM_RINGS] = { 0 };
2951#define BUSY 1
2952#define KICK 5
2953#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002954
Jani Nikulad330a952014-01-21 11:24:25 +02002955 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002956 return;
2957
Chris Wilsonb4519512012-05-11 14:29:30 +01002958 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002959 u64 acthd;
2960 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002961 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002962
Chris Wilson6274f212013-06-10 11:20:21 +01002963 semaphore_clear_deadlocks(dev_priv);
2964
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002965 seqno = ring->get_seqno(ring, false);
2966 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002967
Chris Wilson9107e9d2013-06-10 11:20:20 +01002968 if (ring->hangcheck.seqno == seqno) {
2969 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002970 ring->hangcheck.action = HANGCHECK_IDLE;
2971
Chris Wilson9107e9d2013-06-10 11:20:20 +01002972 if (waitqueue_active(&ring->irq_queue)) {
2973 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002974 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002975 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2976 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2977 ring->name);
2978 else
2979 DRM_INFO("Fake missed irq on %s\n",
2980 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002981 wake_up_all(&ring->irq_queue);
2982 }
2983 /* Safeguard against driver failure */
2984 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002985 } else
2986 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002987 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002988 /* We always increment the hangcheck score
2989 * if the ring is busy and still processing
2990 * the same request, so that no single request
2991 * can run indefinitely (such as a chain of
2992 * batches). The only time we do not increment
2993 * the hangcheck score on this ring, if this
2994 * ring is in a legitimate wait for another
2995 * ring. In that case the waiting ring is a
2996 * victim and we want to be sure we catch the
2997 * right culprit. Then every time we do kick
2998 * the ring, add a small increment to the
2999 * score so that we can catch a batch that is
3000 * being repeatedly kicked and so responsible
3001 * for stalling the machine.
3002 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003003 ring->hangcheck.action = ring_stuck(ring,
3004 acthd);
3005
3006 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003007 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003008 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01003009 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003010 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003011 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003012 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003013 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003014 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003015 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003016 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003017 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003018 stuck[i] = true;
3019 break;
3020 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003021 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003022 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003023 ring->hangcheck.action = HANGCHECK_ACTIVE;
3024
Chris Wilson9107e9d2013-06-10 11:20:20 +01003025 /* Gradually reduce the count so that we catch DoS
3026 * attempts across multiple batches.
3027 */
3028 if (ring->hangcheck.score > 0)
3029 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003030 }
3031
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003032 ring->hangcheck.seqno = seqno;
3033 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003034 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003035 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003036
Mika Kuoppala92cab732013-05-24 17:16:07 +03003037 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003038 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003039 DRM_INFO("%s on %s\n",
3040 stuck[i] ? "stuck" : "no progress",
3041 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003042 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003043 }
3044 }
3045
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003046 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003047 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003048
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003049 if (busy_count)
3050 /* Reset timer case chip hangs without another request
3051 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003052 i915_queue_hangcheck(dev);
3053}
3054
3055void i915_queue_hangcheck(struct drm_device *dev)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003058 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003059 return;
3060
3061 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3062 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003063}
3064
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003065static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003066{
3067 struct drm_i915_private *dev_priv = dev->dev_private;
3068
3069 if (HAS_PCH_NOP(dev))
3070 return;
3071
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003072 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003073
3074 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3075 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003076}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003077
Paulo Zanoni622364b2014-04-01 15:37:22 -03003078/*
3079 * SDEIER is also touched by the interrupt handler to work around missed PCH
3080 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3081 * instead we unconditionally enable all PCH interrupt sources here, but then
3082 * only unmask them as needed with SDEIMR.
3083 *
3084 * This function needs to be called before interrupts are enabled.
3085 */
3086static void ibx_irq_pre_postinstall(struct drm_device *dev)
3087{
3088 struct drm_i915_private *dev_priv = dev->dev_private;
3089
3090 if (HAS_PCH_NOP(dev))
3091 return;
3092
3093 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003094 I915_WRITE(SDEIER, 0xffffffff);
3095 POSTING_READ(SDEIER);
3096}
3097
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003098static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003099{
3100 struct drm_i915_private *dev_priv = dev->dev_private;
3101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003102 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003103 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003104 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003105}
3106
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107/* drm_dma.h hooks
3108*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003109static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003110{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003111 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003112
Paulo Zanoni0c841212014-04-01 15:37:27 -03003113 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003114
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003115 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003116 if (IS_GEN7(dev))
3117 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003118
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003119 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003120
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003121 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003122}
3123
Paulo Zanonibe30b292014-04-01 15:37:25 -03003124static void ironlake_irq_preinstall(struct drm_device *dev)
3125{
Paulo Zanonibe30b292014-04-01 15:37:25 -03003126 ironlake_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003127}
3128
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003129static void valleyview_irq_preinstall(struct drm_device *dev)
3130{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003131 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003132 int pipe;
3133
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003134 /* VLV magic */
3135 I915_WRITE(VLV_IMR, 0);
3136 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3137 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3138 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3139
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003140 /* and GT */
3141 I915_WRITE(GTIIR, I915_READ(GTIIR));
3142 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003143
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003144 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003145
3146 I915_WRITE(DPINVGTT, 0xff);
3147
3148 I915_WRITE(PORT_HOTPLUG_EN, 0);
3149 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3150 for_each_pipe(pipe)
3151 I915_WRITE(PIPESTAT(pipe), 0xffff);
3152 I915_WRITE(VLV_IIR, 0xffffffff);
3153 I915_WRITE(VLV_IMR, 0xffffffff);
3154 I915_WRITE(VLV_IER, 0x0);
3155 POSTING_READ(VLV_IER);
3156}
3157
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003158static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003159{
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 int pipe;
3162
Ben Widawskyabd58f02013-11-02 21:07:09 -07003163 I915_WRITE(GEN8_MASTER_IRQ, 0);
3164 POSTING_READ(GEN8_MASTER_IRQ);
3165
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003166 GEN8_IRQ_RESET_NDX(GT, 0);
3167 GEN8_IRQ_RESET_NDX(GT, 1);
3168 GEN8_IRQ_RESET_NDX(GT, 2);
3169 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003170
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003171 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003172 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003173
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003174 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3175 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3176 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003177
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003178 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003179}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003180
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003181static void gen8_irq_preinstall(struct drm_device *dev)
3182{
3183 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003184}
3185
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003186static void cherryview_irq_preinstall(struct drm_device *dev)
3187{
3188 struct drm_i915_private *dev_priv = dev->dev_private;
3189 int pipe;
3190
3191 I915_WRITE(GEN8_MASTER_IRQ, 0);
3192 POSTING_READ(GEN8_MASTER_IRQ);
3193
3194 GEN8_IRQ_RESET_NDX(GT, 0);
3195 GEN8_IRQ_RESET_NDX(GT, 1);
3196 GEN8_IRQ_RESET_NDX(GT, 2);
3197 GEN8_IRQ_RESET_NDX(GT, 3);
3198
3199 GEN5_IRQ_RESET(GEN8_PCU_);
3200
3201 POSTING_READ(GEN8_PCU_IIR);
3202
3203 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3204
3205 I915_WRITE(PORT_HOTPLUG_EN, 0);
3206 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3207
3208 for_each_pipe(pipe)
3209 I915_WRITE(PIPESTAT(pipe), 0xffff);
3210
3211 I915_WRITE(VLV_IMR, 0xffffffff);
3212 I915_WRITE(VLV_IER, 0x0);
3213 I915_WRITE(VLV_IIR, 0xffffffff);
3214 POSTING_READ(VLV_IIR);
3215}
3216
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003217static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003218{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003219 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003220 struct drm_mode_config *mode_config = &dev->mode_config;
3221 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003222 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003223
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003224 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003225 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003226 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003227 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003228 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003229 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003230 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003231 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003232 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003233 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003234 }
3235
Daniel Vetterfee884e2013-07-04 23:35:21 +02003236 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003237
3238 /*
3239 * Enable digital hotplug on the PCH, and configure the DP short pulse
3240 * duration to 2ms (which is the minimum in the Display Port spec)
3241 *
3242 * This register is the same on all known PCH chips.
3243 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003244 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3245 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3246 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3247 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3248 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3249 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3250}
3251
Paulo Zanonid46da432013-02-08 17:35:15 -02003252static void ibx_irq_postinstall(struct drm_device *dev)
3253{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003254 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003255 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003256
Daniel Vetter692a04c2013-05-29 21:43:05 +02003257 if (HAS_PCH_NOP(dev))
3258 return;
3259
Paulo Zanoni105b1222014-04-01 15:37:17 -03003260 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003261 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003262 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003263 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003264
Paulo Zanoni337ba012014-04-01 15:37:16 -03003265 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003266 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003267}
3268
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003269static void gen5_gt_irq_postinstall(struct drm_device *dev)
3270{
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 u32 pm_irqs, gt_irqs;
3273
3274 pm_irqs = gt_irqs = 0;
3275
3276 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003277 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003278 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003279 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3280 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003281 }
3282
3283 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3284 if (IS_GEN5(dev)) {
3285 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3286 ILK_BSD_USER_INTERRUPT;
3287 } else {
3288 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3289 }
3290
Paulo Zanoni35079892014-04-01 15:37:15 -03003291 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003292
3293 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303294 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003295
3296 if (HAS_VEBOX(dev))
3297 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3298
Paulo Zanoni605cd252013-08-06 18:57:15 -03003299 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003300 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003301 }
3302}
3303
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003304static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003305{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003306 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003307 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003308 u32 display_mask, extra_mask;
3309
3310 if (INTEL_INFO(dev)->gen >= 7) {
3311 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3312 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3313 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003314 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003315 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003316 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003317 } else {
3318 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3319 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003320 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003321 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3322 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003323 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3324 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003325 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003326
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003327 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003328
Paulo Zanoni0c841212014-04-01 15:37:27 -03003329 I915_WRITE(HWSTAM, 0xeffe);
3330
Paulo Zanoni622364b2014-04-01 15:37:22 -03003331 ibx_irq_pre_postinstall(dev);
3332
Paulo Zanoni35079892014-04-01 15:37:15 -03003333 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003334
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003335 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003336
Paulo Zanonid46da432013-02-08 17:35:15 -02003337 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003338
Jesse Barnesf97108d2010-01-29 11:27:07 -08003339 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003340 /* Enable PCU event interrupts
3341 *
3342 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003343 * setup is guaranteed to run in single-threaded context. But we
3344 * need it to make the assert_spin_locked happy. */
3345 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003346 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003347 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003348 }
3349
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003350 return 0;
3351}
3352
Imre Deakf8b79e52014-03-04 19:23:07 +02003353static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3354{
3355 u32 pipestat_mask;
3356 u32 iir_mask;
3357
3358 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3359 PIPE_FIFO_UNDERRUN_STATUS;
3360
3361 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3362 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3363 POSTING_READ(PIPESTAT(PIPE_A));
3364
3365 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3366 PIPE_CRC_DONE_INTERRUPT_STATUS;
3367
3368 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3369 PIPE_GMBUS_INTERRUPT_STATUS);
3370 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3371
3372 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3373 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3374 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3375 dev_priv->irq_mask &= ~iir_mask;
3376
3377 I915_WRITE(VLV_IIR, iir_mask);
3378 I915_WRITE(VLV_IIR, iir_mask);
3379 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3380 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3381 POSTING_READ(VLV_IER);
3382}
3383
3384static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3385{
3386 u32 pipestat_mask;
3387 u32 iir_mask;
3388
3389 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3390 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003391 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003392
3393 dev_priv->irq_mask |= iir_mask;
3394 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3395 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3396 I915_WRITE(VLV_IIR, iir_mask);
3397 I915_WRITE(VLV_IIR, iir_mask);
3398 POSTING_READ(VLV_IIR);
3399
3400 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3401 PIPE_CRC_DONE_INTERRUPT_STATUS;
3402
3403 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3404 PIPE_GMBUS_INTERRUPT_STATUS);
3405 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3406
3407 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3408 PIPE_FIFO_UNDERRUN_STATUS;
3409 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3410 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3411 POSTING_READ(PIPESTAT(PIPE_A));
3412}
3413
3414void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3415{
3416 assert_spin_locked(&dev_priv->irq_lock);
3417
3418 if (dev_priv->display_irqs_enabled)
3419 return;
3420
3421 dev_priv->display_irqs_enabled = true;
3422
3423 if (dev_priv->dev->irq_enabled)
3424 valleyview_display_irqs_install(dev_priv);
3425}
3426
3427void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3428{
3429 assert_spin_locked(&dev_priv->irq_lock);
3430
3431 if (!dev_priv->display_irqs_enabled)
3432 return;
3433
3434 dev_priv->display_irqs_enabled = false;
3435
3436 if (dev_priv->dev->irq_enabled)
3437 valleyview_display_irqs_uninstall(dev_priv);
3438}
3439
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003440static int valleyview_irq_postinstall(struct drm_device *dev)
3441{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003442 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003443 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003444
Imre Deakf8b79e52014-03-04 19:23:07 +02003445 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003446
Daniel Vetter20afbda2012-12-11 14:05:07 +01003447 I915_WRITE(PORT_HOTPLUG_EN, 0);
3448 POSTING_READ(PORT_HOTPLUG_EN);
3449
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003450 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003451 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003452 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003453 POSTING_READ(VLV_IER);
3454
Daniel Vetterb79480b2013-06-27 17:52:10 +02003455 /* Interrupt setup is already guaranteed to be single-threaded, this is
3456 * just to make the assert_spin_locked check happy. */
3457 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003458 if (dev_priv->display_irqs_enabled)
3459 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003460 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003461
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003462 I915_WRITE(VLV_IIR, 0xffffffff);
3463 I915_WRITE(VLV_IIR, 0xffffffff);
3464
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003465 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003466
3467 /* ack & enable invalid PTE error interrupts */
3468#if 0 /* FIXME: add support to irq handler for checking these bits */
3469 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3470 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3471#endif
3472
3473 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003474
3475 return 0;
3476}
3477
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3479{
3480 int i;
3481
3482 /* These are interrupts we'll toggle with the ring mask register */
3483 uint32_t gt_interrupts[] = {
3484 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3485 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3486 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3487 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3488 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3489 0,
3490 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3491 };
3492
Paulo Zanoni337ba012014-04-01 15:37:16 -03003493 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003494 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003495
3496 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003497}
3498
3499static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3500{
3501 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003502 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003503 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003504 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003505 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3506 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003507 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003508 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3509 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3510 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003511
Paulo Zanoni337ba012014-04-01 15:37:16 -03003512 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003513 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3514 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003515
Paulo Zanoni35079892014-04-01 15:37:15 -03003516 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003517}
3518
3519static int gen8_irq_postinstall(struct drm_device *dev)
3520{
3521 struct drm_i915_private *dev_priv = dev->dev_private;
3522
Paulo Zanoni622364b2014-04-01 15:37:22 -03003523 ibx_irq_pre_postinstall(dev);
3524
Ben Widawskyabd58f02013-11-02 21:07:09 -07003525 gen8_gt_irq_postinstall(dev_priv);
3526 gen8_de_irq_postinstall(dev_priv);
3527
3528 ibx_irq_postinstall(dev);
3529
3530 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3531 POSTING_READ(GEN8_MASTER_IRQ);
3532
3533 return 0;
3534}
3535
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003536static int cherryview_irq_postinstall(struct drm_device *dev)
3537{
3538 struct drm_i915_private *dev_priv = dev->dev_private;
3539 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3540 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003541 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003542 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3543 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3544 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003545 unsigned long irqflags;
3546 int pipe;
3547
3548 /*
3549 * Leave vblank interrupts masked initially. enable/disable will
3550 * toggle them based on usage.
3551 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003552 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003553
3554 for_each_pipe(pipe)
3555 I915_WRITE(PIPESTAT(pipe), 0xffff);
3556
3557 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003558 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003559 for_each_pipe(pipe)
3560 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3561 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3562
3563 I915_WRITE(VLV_IIR, 0xffffffff);
3564 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3565 I915_WRITE(VLV_IER, enable_mask);
3566
3567 gen8_gt_irq_postinstall(dev_priv);
3568
3569 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3570 POSTING_READ(GEN8_MASTER_IRQ);
3571
3572 return 0;
3573}
3574
Ben Widawskyabd58f02013-11-02 21:07:09 -07003575static void gen8_irq_uninstall(struct drm_device *dev)
3576{
3577 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003578
3579 if (!dev_priv)
3580 return;
3581
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003582 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003583
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003584 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003585}
3586
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003587static void valleyview_irq_uninstall(struct drm_device *dev)
3588{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003589 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003590 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003591 int pipe;
3592
3593 if (!dev_priv)
3594 return;
3595
Imre Deak843d0e72014-04-14 20:24:23 +03003596 I915_WRITE(VLV_MASTER_IER, 0);
3597
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003598 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003599
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003600 for_each_pipe(pipe)
3601 I915_WRITE(PIPESTAT(pipe), 0xffff);
3602
3603 I915_WRITE(HWSTAM, 0xffffffff);
3604 I915_WRITE(PORT_HOTPLUG_EN, 0);
3605 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003606
3607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3608 if (dev_priv->display_irqs_enabled)
3609 valleyview_display_irqs_uninstall(dev_priv);
3610 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3611
3612 dev_priv->irq_mask = 0;
3613
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003614 I915_WRITE(VLV_IIR, 0xffffffff);
3615 I915_WRITE(VLV_IMR, 0xffffffff);
3616 I915_WRITE(VLV_IER, 0x0);
3617 POSTING_READ(VLV_IER);
3618}
3619
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003620static void cherryview_irq_uninstall(struct drm_device *dev)
3621{
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 int pipe;
3624
3625 if (!dev_priv)
3626 return;
3627
3628 I915_WRITE(GEN8_MASTER_IRQ, 0);
3629 POSTING_READ(GEN8_MASTER_IRQ);
3630
3631#define GEN8_IRQ_FINI_NDX(type, which) \
3632do { \
3633 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3634 I915_WRITE(GEN8_##type##_IER(which), 0); \
3635 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3636 POSTING_READ(GEN8_##type##_IIR(which)); \
3637 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3638} while (0)
3639
3640#define GEN8_IRQ_FINI(type) \
3641do { \
3642 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3643 I915_WRITE(GEN8_##type##_IER, 0); \
3644 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3645 POSTING_READ(GEN8_##type##_IIR); \
3646 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3647} while (0)
3648
3649 GEN8_IRQ_FINI_NDX(GT, 0);
3650 GEN8_IRQ_FINI_NDX(GT, 1);
3651 GEN8_IRQ_FINI_NDX(GT, 2);
3652 GEN8_IRQ_FINI_NDX(GT, 3);
3653
3654 GEN8_IRQ_FINI(PCU);
3655
3656#undef GEN8_IRQ_FINI
3657#undef GEN8_IRQ_FINI_NDX
3658
3659 I915_WRITE(PORT_HOTPLUG_EN, 0);
3660 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3661
3662 for_each_pipe(pipe)
3663 I915_WRITE(PIPESTAT(pipe), 0xffff);
3664
3665 I915_WRITE(VLV_IMR, 0xffffffff);
3666 I915_WRITE(VLV_IER, 0x0);
3667 I915_WRITE(VLV_IIR, 0xffffffff);
3668 POSTING_READ(VLV_IIR);
3669}
3670
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003671static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003672{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003674
3675 if (!dev_priv)
3676 return;
3677
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003678 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003679
Paulo Zanonibe30b292014-04-01 15:37:25 -03003680 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003681}
3682
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683static void i8xx_irq_preinstall(struct drm_device * dev)
3684{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003685 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003686 int pipe;
3687
Chris Wilsonc2798b12012-04-22 21:13:57 +01003688 for_each_pipe(pipe)
3689 I915_WRITE(PIPESTAT(pipe), 0);
3690 I915_WRITE16(IMR, 0xffff);
3691 I915_WRITE16(IER, 0x0);
3692 POSTING_READ16(IER);
3693}
3694
3695static int i8xx_irq_postinstall(struct drm_device *dev)
3696{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003697 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003698 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700 I915_WRITE16(EMR,
3701 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3702
3703 /* Unmask the interrupts that we always want on. */
3704 dev_priv->irq_mask =
3705 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3706 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3707 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3708 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3709 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3710 I915_WRITE16(IMR, dev_priv->irq_mask);
3711
3712 I915_WRITE16(IER,
3713 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3714 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3715 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3716 I915_USER_INTERRUPT);
3717 POSTING_READ16(IER);
3718
Daniel Vetter379ef822013-10-16 22:55:56 +02003719 /* Interrupt setup is already guaranteed to be single-threaded, this is
3720 * just to make the assert_spin_locked check happy. */
3721 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003722 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3723 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003724 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3725
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726 return 0;
3727}
3728
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003729/*
3730 * Returns true when a page flip has completed.
3731 */
3732static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003733 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003734{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003735 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003736 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003737
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003738 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003739 return false;
3740
3741 if ((iir & flip_pending) == 0)
3742 return false;
3743
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003744 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003745
3746 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3747 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3748 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3749 * the flip is completed (no longer pending). Since this doesn't raise
3750 * an interrupt per se, we watch for the change at vblank.
3751 */
3752 if (I915_READ16(ISR) & flip_pending)
3753 return false;
3754
3755 intel_finish_page_flip(dev, pipe);
3756
3757 return true;
3758}
3759
Daniel Vetterff1f5252012-10-02 15:10:55 +02003760static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003761{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003762 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003764 u16 iir, new_iir;
3765 u32 pipe_stats[2];
3766 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003767 int pipe;
3768 u16 flip_mask =
3769 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3770 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3771
Chris Wilsonc2798b12012-04-22 21:13:57 +01003772 iir = I915_READ16(IIR);
3773 if (iir == 0)
3774 return IRQ_NONE;
3775
3776 while (iir & ~flip_mask) {
3777 /* Can't rely on pipestat interrupt bit in iir as it might
3778 * have been cleared after the pipestat interrupt was received.
3779 * It doesn't set the bit in iir again, but it still produces
3780 * interrupts (for non-MSI).
3781 */
3782 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3783 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003784 i915_handle_error(dev, false,
3785 "Command parser error, iir 0x%08x",
3786 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003787
3788 for_each_pipe(pipe) {
3789 int reg = PIPESTAT(pipe);
3790 pipe_stats[pipe] = I915_READ(reg);
3791
3792 /*
3793 * Clear the PIPE*STAT regs before the IIR
3794 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003795 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003796 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003797 }
3798 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3799
3800 I915_WRITE16(IIR, iir & ~flip_mask);
3801 new_iir = I915_READ16(IIR); /* Flush posted writes */
3802
Daniel Vetterd05c6172012-04-26 23:28:09 +02003803 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003804
3805 if (iir & I915_USER_INTERRUPT)
3806 notify_ring(dev, &dev_priv->ring[RCS]);
3807
Daniel Vetter4356d582013-10-16 22:55:55 +02003808 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003809 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003810 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003811 plane = !plane;
3812
Daniel Vetter4356d582013-10-16 22:55:55 +02003813 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003814 i8xx_handle_vblank(dev, plane, pipe, iir))
3815 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003816
Daniel Vetter4356d582013-10-16 22:55:55 +02003817 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003818 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003819
3820 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3821 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003822 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003823 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003824
3825 iir = new_iir;
3826 }
3827
3828 return IRQ_HANDLED;
3829}
3830
3831static void i8xx_irq_uninstall(struct drm_device * dev)
3832{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003833 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003834 int pipe;
3835
Chris Wilsonc2798b12012-04-22 21:13:57 +01003836 for_each_pipe(pipe) {
3837 /* Clear enable bits; then clear status bits */
3838 I915_WRITE(PIPESTAT(pipe), 0);
3839 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3840 }
3841 I915_WRITE16(IMR, 0xffff);
3842 I915_WRITE16(IER, 0x0);
3843 I915_WRITE16(IIR, I915_READ16(IIR));
3844}
3845
Chris Wilsona266c7d2012-04-24 22:59:44 +01003846static void i915_irq_preinstall(struct drm_device * dev)
3847{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849 int pipe;
3850
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851 if (I915_HAS_HOTPLUG(dev)) {
3852 I915_WRITE(PORT_HOTPLUG_EN, 0);
3853 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3854 }
3855
Chris Wilson00d98eb2012-04-24 22:59:48 +01003856 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857 for_each_pipe(pipe)
3858 I915_WRITE(PIPESTAT(pipe), 0);
3859 I915_WRITE(IMR, 0xffffffff);
3860 I915_WRITE(IER, 0x0);
3861 POSTING_READ(IER);
3862}
3863
3864static int i915_irq_postinstall(struct drm_device *dev)
3865{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003866 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003867 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003868 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869
Chris Wilson38bde182012-04-24 22:59:50 +01003870 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3871
3872 /* Unmask the interrupts that we always want on. */
3873 dev_priv->irq_mask =
3874 ~(I915_ASLE_INTERRUPT |
3875 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3876 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3877 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3878 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3879 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3880
3881 enable_mask =
3882 I915_ASLE_INTERRUPT |
3883 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3884 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3885 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3886 I915_USER_INTERRUPT;
3887
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003889 I915_WRITE(PORT_HOTPLUG_EN, 0);
3890 POSTING_READ(PORT_HOTPLUG_EN);
3891
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 /* Enable in IER... */
3893 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3894 /* and unmask in IMR */
3895 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3896 }
3897
Chris Wilsona266c7d2012-04-24 22:59:44 +01003898 I915_WRITE(IMR, dev_priv->irq_mask);
3899 I915_WRITE(IER, enable_mask);
3900 POSTING_READ(IER);
3901
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003902 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003903
Daniel Vetter379ef822013-10-16 22:55:56 +02003904 /* Interrupt setup is already guaranteed to be single-threaded, this is
3905 * just to make the assert_spin_locked check happy. */
3906 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003907 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3908 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003909 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3910
Daniel Vetter20afbda2012-12-11 14:05:07 +01003911 return 0;
3912}
3913
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003914/*
3915 * Returns true when a page flip has completed.
3916 */
3917static bool i915_handle_vblank(struct drm_device *dev,
3918 int plane, int pipe, u32 iir)
3919{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003920 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003921 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3922
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003923 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003924 return false;
3925
3926 if ((iir & flip_pending) == 0)
3927 return false;
3928
3929 intel_prepare_page_flip(dev, plane);
3930
3931 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3932 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3933 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3934 * the flip is completed (no longer pending). Since this doesn't raise
3935 * an interrupt per se, we watch for the change at vblank.
3936 */
3937 if (I915_READ(ISR) & flip_pending)
3938 return false;
3939
3940 intel_finish_page_flip(dev, pipe);
3941
3942 return true;
3943}
3944
Daniel Vetterff1f5252012-10-02 15:10:55 +02003945static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003947 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003948 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003949 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003951 u32 flip_mask =
3952 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3953 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003954 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003955
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003957 do {
3958 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003959 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960
3961 /* Can't rely on pipestat interrupt bit in iir as it might
3962 * have been cleared after the pipestat interrupt was received.
3963 * It doesn't set the bit in iir again, but it still produces
3964 * interrupts (for non-MSI).
3965 */
3966 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3967 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003968 i915_handle_error(dev, false,
3969 "Command parser error, iir 0x%08x",
3970 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971
3972 for_each_pipe(pipe) {
3973 int reg = PIPESTAT(pipe);
3974 pipe_stats[pipe] = I915_READ(reg);
3975
Chris Wilson38bde182012-04-24 22:59:50 +01003976 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003979 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003980 }
3981 }
3982 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3983
3984 if (!irq_received)
3985 break;
3986
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003988 if (I915_HAS_HOTPLUG(dev) &&
3989 iir & I915_DISPLAY_PORT_INTERRUPT)
3990 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003991
Chris Wilson38bde182012-04-24 22:59:50 +01003992 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993 new_iir = I915_READ(IIR); /* Flush posted writes */
3994
Chris Wilsona266c7d2012-04-24 22:59:44 +01003995 if (iir & I915_USER_INTERRUPT)
3996 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003999 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004000 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004001 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004002
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004003 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4004 i915_handle_vblank(dev, plane, pipe, iir))
4005 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006
4007 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4008 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004009
4010 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004011 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004012
4013 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4014 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004015 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 }
4017
Chris Wilsona266c7d2012-04-24 22:59:44 +01004018 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4019 intel_opregion_asle_intr(dev);
4020
4021 /* With MSI, interrupts are only generated when iir
4022 * transitions from zero to nonzero. If another bit got
4023 * set while we were handling the existing iir bits, then
4024 * we would never get another interrupt.
4025 *
4026 * This is fine on non-MSI as well, as if we hit this path
4027 * we avoid exiting the interrupt handler only to generate
4028 * another one.
4029 *
4030 * Note that for MSI this could cause a stray interrupt report
4031 * if an interrupt landed in the time between writing IIR and
4032 * the posting read. This should be rare enough to never
4033 * trigger the 99% of 100,000 interrupts test for disabling
4034 * stray interrupts.
4035 */
Chris Wilson38bde182012-04-24 22:59:50 +01004036 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004037 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004038 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039
Daniel Vetterd05c6172012-04-26 23:28:09 +02004040 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004041
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042 return ret;
4043}
4044
4045static void i915_irq_uninstall(struct drm_device * dev)
4046{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004047 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004048 int pipe;
4049
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004050 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004051
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 if (I915_HAS_HOTPLUG(dev)) {
4053 I915_WRITE(PORT_HOTPLUG_EN, 0);
4054 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4055 }
4056
Chris Wilson00d98eb2012-04-24 22:59:48 +01004057 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004058 for_each_pipe(pipe) {
4059 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004061 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4062 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063 I915_WRITE(IMR, 0xffffffff);
4064 I915_WRITE(IER, 0x0);
4065
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066 I915_WRITE(IIR, I915_READ(IIR));
4067}
4068
4069static void i965_irq_preinstall(struct drm_device * dev)
4070{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004071 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 int pipe;
4073
Chris Wilsonadca4732012-05-11 18:01:31 +01004074 I915_WRITE(PORT_HOTPLUG_EN, 0);
4075 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076
4077 I915_WRITE(HWSTAM, 0xeffe);
4078 for_each_pipe(pipe)
4079 I915_WRITE(PIPESTAT(pipe), 0);
4080 I915_WRITE(IMR, 0xffffffff);
4081 I915_WRITE(IER, 0x0);
4082 POSTING_READ(IER);
4083}
4084
4085static int i965_irq_postinstall(struct drm_device *dev)
4086{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004087 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004088 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004090 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004093 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004094 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004095 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4096 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4097 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4098 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4099 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4100
4101 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004102 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4103 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004104 enable_mask |= I915_USER_INTERRUPT;
4105
4106 if (IS_G4X(dev))
4107 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108
Daniel Vetterb79480b2013-06-27 17:52:10 +02004109 /* Interrupt setup is already guaranteed to be single-threaded, this is
4110 * just to make the assert_spin_locked check happy. */
4111 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004112 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4113 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4114 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004115 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117 /*
4118 * Enable some error detection, note the instruction error mask
4119 * bit is reserved, so we leave it masked.
4120 */
4121 if (IS_G4X(dev)) {
4122 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4123 GM45_ERROR_MEM_PRIV |
4124 GM45_ERROR_CP_PRIV |
4125 I915_ERROR_MEMORY_REFRESH);
4126 } else {
4127 error_mask = ~(I915_ERROR_PAGE_TABLE |
4128 I915_ERROR_MEMORY_REFRESH);
4129 }
4130 I915_WRITE(EMR, error_mask);
4131
4132 I915_WRITE(IMR, dev_priv->irq_mask);
4133 I915_WRITE(IER, enable_mask);
4134 POSTING_READ(IER);
4135
Daniel Vetter20afbda2012-12-11 14:05:07 +01004136 I915_WRITE(PORT_HOTPLUG_EN, 0);
4137 POSTING_READ(PORT_HOTPLUG_EN);
4138
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004139 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004140
4141 return 0;
4142}
4143
Egbert Eichbac56d52013-02-25 12:06:51 -05004144static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004145{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004146 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004147 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004148 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004149 u32 hotplug_en;
4150
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004151 assert_spin_locked(&dev_priv->irq_lock);
4152
Egbert Eichbac56d52013-02-25 12:06:51 -05004153 if (I915_HAS_HOTPLUG(dev)) {
4154 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4155 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4156 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004157 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004158 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4159 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4160 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004161 /* Programming the CRT detection parameters tends
4162 to generate a spurious hotplug event about three
4163 seconds later. So just do it once.
4164 */
4165 if (IS_G4X(dev))
4166 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004167 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004168 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169
Egbert Eichbac56d52013-02-25 12:06:51 -05004170 /* Ignore TV since it's buggy */
4171 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4172 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173}
4174
Daniel Vetterff1f5252012-10-02 15:10:55 +02004175static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004177 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004178 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 u32 iir, new_iir;
4180 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004182 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004183 u32 flip_mask =
4184 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4185 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004186
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187 iir = I915_READ(IIR);
4188
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004190 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004191 bool blc_event = false;
4192
Chris Wilsona266c7d2012-04-24 22:59:44 +01004193 /* Can't rely on pipestat interrupt bit in iir as it might
4194 * have been cleared after the pipestat interrupt was received.
4195 * It doesn't set the bit in iir again, but it still produces
4196 * interrupts (for non-MSI).
4197 */
4198 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4199 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004200 i915_handle_error(dev, false,
4201 "Command parser error, iir 0x%08x",
4202 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203
4204 for_each_pipe(pipe) {
4205 int reg = PIPESTAT(pipe);
4206 pipe_stats[pipe] = I915_READ(reg);
4207
4208 /*
4209 * Clear the PIPE*STAT regs before the IIR
4210 */
4211 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004213 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214 }
4215 }
4216 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4217
4218 if (!irq_received)
4219 break;
4220
4221 ret = IRQ_HANDLED;
4222
4223 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004224 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4225 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004227 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 new_iir = I915_READ(IIR); /* Flush posted writes */
4229
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230 if (iir & I915_USER_INTERRUPT)
4231 notify_ring(dev, &dev_priv->ring[RCS]);
4232 if (iir & I915_BSD_USER_INTERRUPT)
4233 notify_ring(dev, &dev_priv->ring[VCS]);
4234
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004236 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004237 i915_handle_vblank(dev, pipe, pipe, iir))
4238 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239
4240 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4241 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004242
4243 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004244 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004246 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4247 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004248 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004249 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004250
4251 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4252 intel_opregion_asle_intr(dev);
4253
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004254 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4255 gmbus_irq_handler(dev);
4256
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257 /* With MSI, interrupts are only generated when iir
4258 * transitions from zero to nonzero. If another bit got
4259 * set while we were handling the existing iir bits, then
4260 * we would never get another interrupt.
4261 *
4262 * This is fine on non-MSI as well, as if we hit this path
4263 * we avoid exiting the interrupt handler only to generate
4264 * another one.
4265 *
4266 * Note that for MSI this could cause a stray interrupt report
4267 * if an interrupt landed in the time between writing IIR and
4268 * the posting read. This should be rare enough to never
4269 * trigger the 99% of 100,000 interrupts test for disabling
4270 * stray interrupts.
4271 */
4272 iir = new_iir;
4273 }
4274
Daniel Vetterd05c6172012-04-26 23:28:09 +02004275 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004276
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 return ret;
4278}
4279
4280static void i965_irq_uninstall(struct drm_device * dev)
4281{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004282 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283 int pipe;
4284
4285 if (!dev_priv)
4286 return;
4287
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004288 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004289
Chris Wilsonadca4732012-05-11 18:01:31 +01004290 I915_WRITE(PORT_HOTPLUG_EN, 0);
4291 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004292
4293 I915_WRITE(HWSTAM, 0xffffffff);
4294 for_each_pipe(pipe)
4295 I915_WRITE(PIPESTAT(pipe), 0);
4296 I915_WRITE(IMR, 0xffffffff);
4297 I915_WRITE(IER, 0x0);
4298
4299 for_each_pipe(pipe)
4300 I915_WRITE(PIPESTAT(pipe),
4301 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4302 I915_WRITE(IIR, I915_READ(IIR));
4303}
4304
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004305static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004306{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004307 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004308 struct drm_device *dev = dev_priv->dev;
4309 struct drm_mode_config *mode_config = &dev->mode_config;
4310 unsigned long irqflags;
4311 int i;
4312
4313 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4314 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4315 struct drm_connector *connector;
4316
4317 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4318 continue;
4319
4320 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4321
4322 list_for_each_entry(connector, &mode_config->connector_list, head) {
4323 struct intel_connector *intel_connector = to_intel_connector(connector);
4324
4325 if (intel_connector->encoder->hpd_pin == i) {
4326 if (connector->polled != intel_connector->polled)
4327 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4328 drm_get_connector_name(connector));
4329 connector->polled = intel_connector->polled;
4330 if (!connector->polled)
4331 connector->polled = DRM_CONNECTOR_POLL_HPD;
4332 }
4333 }
4334 }
4335 if (dev_priv->display.hpd_irq_setup)
4336 dev_priv->display.hpd_irq_setup(dev);
4337 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4338}
4339
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004340void intel_irq_init(struct drm_device *dev)
4341{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004342 struct drm_i915_private *dev_priv = dev->dev_private;
4343
4344 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004345 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004346 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004347 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004348
Deepak Sa6706b42014-03-15 20:23:22 +05304349 /* Let's track the enabled rps events */
4350 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4351
Daniel Vetter99584db2012-11-14 17:14:04 +01004352 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4353 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004354 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004355 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004356 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004357
Tomas Janousek97a19a22012-12-08 13:48:13 +01004358 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004359
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004360 if (IS_GEN2(dev)) {
4361 dev->max_vblank_count = 0;
4362 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4363 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004364 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4365 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004366 } else {
4367 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4368 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004369 }
4370
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004371 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004372 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004373 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4374 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004375
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004376 if (IS_CHERRYVIEW(dev)) {
4377 dev->driver->irq_handler = cherryview_irq_handler;
4378 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4379 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4380 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4381 dev->driver->enable_vblank = valleyview_enable_vblank;
4382 dev->driver->disable_vblank = valleyview_disable_vblank;
4383 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4384 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004385 dev->driver->irq_handler = valleyview_irq_handler;
4386 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4387 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4388 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4389 dev->driver->enable_vblank = valleyview_enable_vblank;
4390 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004391 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004392 } else if (IS_GEN8(dev)) {
4393 dev->driver->irq_handler = gen8_irq_handler;
4394 dev->driver->irq_preinstall = gen8_irq_preinstall;
4395 dev->driver->irq_postinstall = gen8_irq_postinstall;
4396 dev->driver->irq_uninstall = gen8_irq_uninstall;
4397 dev->driver->enable_vblank = gen8_enable_vblank;
4398 dev->driver->disable_vblank = gen8_disable_vblank;
4399 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004400 } else if (HAS_PCH_SPLIT(dev)) {
4401 dev->driver->irq_handler = ironlake_irq_handler;
4402 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4403 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4404 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4405 dev->driver->enable_vblank = ironlake_enable_vblank;
4406 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004407 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004408 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004409 if (INTEL_INFO(dev)->gen == 2) {
4410 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4411 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4412 dev->driver->irq_handler = i8xx_irq_handler;
4413 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004414 } else if (INTEL_INFO(dev)->gen == 3) {
4415 dev->driver->irq_preinstall = i915_irq_preinstall;
4416 dev->driver->irq_postinstall = i915_irq_postinstall;
4417 dev->driver->irq_uninstall = i915_irq_uninstall;
4418 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004419 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004420 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004421 dev->driver->irq_preinstall = i965_irq_preinstall;
4422 dev->driver->irq_postinstall = i965_irq_postinstall;
4423 dev->driver->irq_uninstall = i965_irq_uninstall;
4424 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004425 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004426 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004427 dev->driver->enable_vblank = i915_enable_vblank;
4428 dev->driver->disable_vblank = i915_disable_vblank;
4429 }
4430}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004431
4432void intel_hpd_init(struct drm_device *dev)
4433{
4434 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004435 struct drm_mode_config *mode_config = &dev->mode_config;
4436 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004437 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004438 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004439
Egbert Eich821450c2013-04-16 13:36:55 +02004440 for (i = 1; i < HPD_NUM_PINS; i++) {
4441 dev_priv->hpd_stats[i].hpd_cnt = 0;
4442 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4443 }
4444 list_for_each_entry(connector, &mode_config->connector_list, head) {
4445 struct intel_connector *intel_connector = to_intel_connector(connector);
4446 connector->polled = intel_connector->polled;
4447 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4448 connector->polled = DRM_CONNECTOR_POLL_HPD;
4449 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004450
4451 /* Interrupt setup is already guaranteed to be single-threaded, this is
4452 * just to make the assert_spin_locked checks happy. */
4453 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004454 if (dev_priv->display.hpd_irq_setup)
4455 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004456 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004457}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004458
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004459/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004460void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004461{
4462 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004463
Paulo Zanoni730488b2014-03-07 20:12:32 -03004464 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004465 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004466}
4467
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004468/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004469void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004470{
4471 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004472
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004473 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004474 dev->driver->irq_preinstall(dev);
4475 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004476}