blob: ff63367938268bb5298725c113b4c973695115bc [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
1517 if (!IS_VALLEYVIEW(dev))
1518 return;
1519
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001520 if (IS_CHERRYVIEW(dev)) {
1521 enum dpio_phy phy;
1522 u32 val;
1523
1524 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1525 /* Poll for phypwrgood signal */
1526 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1527 PHY_POWERGOOD(phy), 1))
1528 DRM_ERROR("Display PHY %d is not power up\n", phy);
1529
1530 /*
1531 * Deassert common lane reset for PHY.
1532 *
1533 * This should only be done on init and resume from S3
1534 * with both PLLs disabled, or we risk losing DPIO and
1535 * PLL synchronization.
1536 */
1537 val = I915_READ(DISPLAY_PHY_CONTROL);
1538 I915_WRITE(DISPLAY_PHY_CONTROL,
1539 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1540 }
1541
1542 } else {
1543 /*
Jesse Barnes57021052014-05-23 13:16:40 -07001544 * If DPIO has already been reset, e.g. by BIOS, just skip all
1545 * this.
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001546 */
Jesse Barnes57021052014-05-23 13:16:40 -07001547 if (I915_READ(DPIO_CTL) & DPIO_CMNRST)
1548 return;
1549
1550 /*
1551 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1552 * Need to assert and de-assert PHY SB reset by gating the
1553 * common lane power, then un-gating it.
1554 * Simply ungating isn't enough to reset the PHY enough to get
1555 * ports and lanes running.
1556 */
1557 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1558 false);
1559 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1560 true);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001561 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001562}
1563
Daniel Vetter426115c2013-07-11 22:13:42 +02001564static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565{
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int reg = DPLL(crtc->pipe);
1569 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001572
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001573 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001574 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1575
1576 /* PLL is protected by panel, make sure we can write it */
1577 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Daniel Vetter426115c2013-07-11 22:13:42 +02001580 I915_WRITE(reg, dpll);
1581 POSTING_READ(reg);
1582 udelay(150);
1583
1584 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1585 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1586
1587 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001589
1590 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001591 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001592 POSTING_READ(reg);
1593 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001594 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001595 POSTING_READ(reg);
1596 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001598 POSTING_READ(reg);
1599 udelay(150); /* wait for warmup */
1600}
1601
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001602static void chv_enable_pll(struct intel_crtc *crtc)
1603{
1604 struct drm_device *dev = crtc->base.dev;
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 int pipe = crtc->pipe;
1607 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 u32 tmp;
1609
1610 assert_pipe_disabled(dev_priv, crtc->pipe);
1611
1612 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1613
1614 mutex_lock(&dev_priv->dpio_lock);
1615
1616 /* Enable back the 10bit clock to display controller */
1617 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1618 tmp |= DPIO_DCLKP_EN;
1619 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1620
1621 /*
1622 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1623 */
1624 udelay(1);
1625
1626 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001628
1629 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001630 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631 DRM_ERROR("PLL %d failed to lock\n", pipe);
1632
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001633 /* not sure when this should be written */
1634 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1635 POSTING_READ(DPLL_MD(pipe));
1636
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637 mutex_unlock(&dev_priv->dpio_lock);
1638}
1639
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001641{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 struct drm_device *dev = crtc->base.dev;
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644 int reg = DPLL(crtc->pipe);
1645 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648
1649 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001650 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651
1652 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 if (IS_MOBILE(dev) && !IS_I830(dev))
1654 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 I915_WRITE(reg, dpll);
1657
1658 /* Wait for the clocks to stabilize. */
1659 POSTING_READ(reg);
1660 udelay(150);
1661
1662 if (INTEL_INFO(dev)->gen >= 4) {
1663 I915_WRITE(DPLL_MD(crtc->pipe),
1664 crtc->config.dpll_hw_state.dpll_md);
1665 } else {
1666 /* The pixel multiplier can only be updated once the
1667 * DPLL is enabled and the clocks are stable.
1668 *
1669 * So write it again.
1670 */
1671 I915_WRITE(reg, dpll);
1672 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673
1674 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001675 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676 POSTING_READ(reg);
1677 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 POSTING_READ(reg);
1680 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 POSTING_READ(reg);
1683 udelay(150); /* wait for warmup */
1684}
1685
1686/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688 * @dev_priv: i915 private structure
1689 * @pipe: pipe PLL to disable
1690 *
1691 * Disable the PLL for @pipe, making sure the pipe is off first.
1692 *
1693 * Note! This is for pre-ILK only.
1694 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001695static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 /* Don't disable pipe A or pipe A PLLs if needed */
1698 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1699 return;
1700
1701 /* Make sure the pipe isn't still relying on us */
1702 assert_pipe_disabled(dev_priv, pipe);
1703
Daniel Vetter50b44a42013-06-05 13:34:33 +02001704 I915_WRITE(DPLL(pipe), 0);
1705 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706}
1707
Jesse Barnesf6071162013-10-01 10:41:38 -07001708static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1709{
1710 u32 val = 0;
1711
1712 /* Make sure the pipe isn't still relying on us */
1713 assert_pipe_disabled(dev_priv, pipe);
1714
Imre Deake5cbfbf2014-01-09 17:08:16 +02001715 /*
1716 * Leave integrated clock source and reference clock enabled for pipe B.
1717 * The latter is needed for VGA hotplug / manual detection.
1718 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001719 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001720 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001723
1724}
1725
1726static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1727{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001728 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001729 u32 val;
1730
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 /* Set PLL en = 0 */
1735 val = DPLL_SSC_REF_CLOCK_CHV;
1736 if (pipe != PIPE_A)
1737 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1738 I915_WRITE(DPLL(pipe), val);
1739 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001740
1741 mutex_lock(&dev_priv->dpio_lock);
1742
1743 /* Disable 10bit clock to display controller */
1744 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1745 val &= ~DPIO_DCLKP_EN;
1746 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1747
Ville Syrjälä61407f62014-05-27 16:32:55 +03001748 /* disable left/right clock distribution */
1749 if (pipe != PIPE_B) {
1750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1751 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1752 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1753 } else {
1754 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1755 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1757 }
1758
Ville Syrjäläd7520482014-04-09 13:28:59 +03001759 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001760}
1761
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001762void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1763 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764{
1765 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001768 switch (dport->port) {
1769 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001772 break;
1773 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001775 dpll_reg = DPLL(0);
1776 break;
1777 case PORT_D:
1778 port_mask = DPLL_PORTD_READY_MASK;
1779 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001780 break;
1781 default:
1782 BUG();
1783 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001785 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001787 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001788}
1789
Daniel Vetterb14b1052014-04-24 23:55:13 +02001790static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1791{
1792 struct drm_device *dev = crtc->base.dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1795
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001796 if (WARN_ON(pll == NULL))
1797 return;
1798
Daniel Vetterb14b1052014-04-24 23:55:13 +02001799 WARN_ON(!pll->refcount);
1800 if (pll->active == 0) {
1801 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1802 WARN_ON(pll->on);
1803 assert_shared_dpll_disabled(dev_priv, pll);
1804
1805 pll->mode_set(dev_priv, pll);
1806 }
1807}
1808
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001809/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001810 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe PLL to enable
1813 *
1814 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1815 * drives the transcoder clock.
1816 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001817static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001818{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001819 struct drm_device *dev = crtc->base.dev;
1820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001822
Daniel Vetter87a875b2013-06-05 13:34:19 +02001823 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001824 return;
1825
1826 if (WARN_ON(pll->refcount == 0))
1827 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828
Daniel Vetter46edb022013-06-05 13:34:12 +02001829 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1830 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001832
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (pll->active++) {
1834 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001835 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836 return;
1837 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001838 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Daniel Vetter46edb022013-06-05 13:34:12 +02001840 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001841 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001843}
1844
Daniel Vettere2b78262013-06-07 23:10:03 +02001845static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001846{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001847 struct drm_device *dev = crtc->base.dev;
1848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001850
Jesse Barnes92f25842011-01-04 15:09:34 -08001851 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001852 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854 return;
1855
Chris Wilson48da64a2012-05-13 20:16:12 +01001856 if (WARN_ON(pll->refcount == 0))
1857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Daniel Vetter46edb022013-06-05 13:34:12 +02001859 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862
Chris Wilson48da64a2012-05-13 20:16:12 +01001863 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001864 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001865 return;
1866 }
1867
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001869 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001870 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001871 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001872
Daniel Vetter46edb022013-06-05 13:34:12 +02001873 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001874 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001875 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Daniel Vetter23670b322012-11-01 09:15:30 +01001881 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001885
1886 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001887 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001888
1889 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001890 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001891 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001892
1893 /* FDI must be feeding us bits for PCH ports */
1894 assert_fdi_tx_enabled(dev_priv, pipe);
1895 assert_fdi_rx_enabled(dev_priv, pipe);
1896
Daniel Vetter23670b322012-11-01 09:15:30 +01001897 if (HAS_PCH_CPT(dev)) {
1898 /* Workaround: Set the timing override bit before enabling the
1899 * pch transcoder. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001904 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001905
Daniel Vetterab9412b2013-05-03 11:49:46 +02001906 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001907 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001909
1910 if (HAS_PCH_IBX(dev_priv->dev)) {
1911 /*
1912 * make the BPC in transcoder be consistent with
1913 * that in pipeconf reg.
1914 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001915 val &= ~PIPECONF_BPC_MASK;
1916 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001917 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001918
1919 val &= ~TRANS_INTERLACE_MASK;
1920 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001921 if (HAS_PCH_IBX(dev_priv->dev) &&
1922 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1923 val |= TRANS_LEGACY_INTERLACED_ILK;
1924 else
1925 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001926 else
1927 val |= TRANS_PROGRESSIVE;
1928
Jesse Barnes040484a2011-01-03 12:14:26 -08001929 I915_WRITE(reg, val | TRANS_ENABLE);
1930 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001931 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001935 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001936{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938
1939 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001943 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001944 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001945
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001946 /* Workaround: set timing override bit. */
1947 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001948 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001949 I915_WRITE(_TRANSA_CHICKEN2, val);
1950
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001951 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1955 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001956 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 else
1958 val |= TRANS_PROGRESSIVE;
1959
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
1961 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001962 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001963}
1964
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001965static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1966 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001967{
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 struct drm_device *dev = dev_priv->dev;
1969 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* FDI relies on the transcoder */
1972 assert_fdi_tx_disabled(dev_priv, pipe);
1973 assert_fdi_rx_disabled(dev_priv, pipe);
1974
Jesse Barnes291906f2011-02-02 12:28:03 -08001975 /* Ports must be off as well */
1976 assert_pch_ports_disabled(dev_priv, pipe);
1977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
1980 val &= ~TRANS_ENABLE;
1981 I915_WRITE(reg, val);
1982 /* wait for PCH transcoder off, transcoder state */
1983 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001984 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001985
1986 if (!HAS_PCH_IBX(dev)) {
1987 /* Workaround: Clear the timing override chicken bit again. */
1988 reg = TRANS_CHICKEN2(pipe);
1989 val = I915_READ(reg);
1990 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1991 I915_WRITE(reg, val);
1992 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001993}
1994
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001995static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997 u32 val;
1998
Daniel Vetterab9412b2013-05-03 11:49:46 +02001999 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002002 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002004 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005
2006 /* Workaround: clear timing override bit. */
2007 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002008 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002009 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002010}
2011
2012/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002013 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002014 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002016 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002019static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020{
Paulo Zanoni03722642014-01-17 13:51:09 -02002021 struct drm_device *dev = crtc->base.dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2025 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 int reg;
2028 u32 val;
2029
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002030 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002031 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002032 assert_sprites_disabled(dev_priv, pipe);
2033
Paulo Zanoni681e5812012-12-06 11:12:38 -02002034 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002035 pch_transcoder = TRANSCODER_A;
2036 else
2037 pch_transcoder = pipe;
2038
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 /*
2040 * A pipe without a PLL won't actually be able to drive bits from
2041 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2042 * need the check.
2043 */
2044 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002045 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002046 assert_dsi_pll_enabled(dev_priv);
2047 else
2048 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002049 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002050 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002051 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002053 assert_fdi_tx_pll_enabled(dev_priv,
2054 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 }
2056 /* FIXME: assert CPU port conditions for SNB+ */
2057 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002059 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002061 if (val & PIPECONF_ENABLE) {
2062 WARN_ON(!(pipe == PIPE_A &&
2063 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002065 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002066
2067 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002068 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 * @dev_priv: i915 private structure
2074 * @pipe: pipe to disable
2075 *
2076 * Disable @pipe, making sure that various hardware specific requirements
2077 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2078 *
2079 * @pipe should be %PIPE_A or %PIPE_B.
2080 *
2081 * Will wait until the pipe has shut down before returning.
2082 */
2083static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2084 enum pipe pipe)
2085{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2087 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 int reg;
2089 u32 val;
2090
2091 /*
2092 * Make sure planes won't keep trying to pump pixels to us,
2093 * or we might hang the display.
2094 */
2095 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002096 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002097 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098
2099 /* Don't disable pipe A or pipe A PLLs if needed */
2100 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2101 return;
2102
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002103 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002105 if ((val & PIPECONF_ENABLE) == 0)
2106 return;
2107
2108 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2110}
2111
Keith Packardd74362c2011-07-28 14:47:14 -07002112/*
2113 * Plane regs are double buffered, going from enabled->disabled needs a
2114 * trigger in order to latch. The display address reg provides this.
2115 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002116void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2117 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002118{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002119 struct drm_device *dev = dev_priv->dev;
2120 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002121
2122 I915_WRITE(reg, I915_READ(reg));
2123 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002124}
2125
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002127 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 * @dev_priv: i915 private structure
2129 * @plane: plane to enable
2130 * @pipe: pipe being fed
2131 *
2132 * Enable @plane on @pipe, making sure that @pipe is running first.
2133 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002134static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2135 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002137 struct intel_crtc *intel_crtc =
2138 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 int reg;
2140 u32 val;
2141
2142 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2143 assert_pipe_enabled(dev_priv, pipe);
2144
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002145 if (intel_crtc->primary_enabled)
2146 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002147
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002148 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002149
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 reg = DSPCNTR(plane);
2151 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002152 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002153
2154 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002155 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156}
2157
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002159 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 * @dev_priv: i915 private structure
2161 * @plane: plane to disable
2162 * @pipe: pipe consuming the data
2163 *
2164 * Disable @plane; should be an independent operation.
2165 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002166static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2167 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002169 struct intel_crtc *intel_crtc =
2170 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 int reg;
2172 u32 val;
2173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 reg = DSPCNTR(plane);
2180 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002181 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002182
2183 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002184 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185}
2186
Chris Wilson693db182013-03-05 14:52:39 +00002187static bool need_vtd_wa(struct drm_device *dev)
2188{
2189#ifdef CONFIG_INTEL_IOMMU
2190 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2191 return true;
2192#endif
2193 return false;
2194}
2195
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2197{
2198 int tile_height;
2199
2200 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2201 return ALIGN(height, tile_height);
2202}
2203
Chris Wilson127bd2a2010-07-23 23:32:05 +01002204int
Chris Wilson48b956c2010-09-14 12:50:34 +01002205intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002206 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002207 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208{
Chris Wilsonce453d82011-02-21 14:43:56 +00002209 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 u32 alignment;
2211 int ret;
2212
Chris Wilson05394f32010-11-08 19:18:58 +00002213 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002214 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002215 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2216 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002217 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002218 alignment = 4 * 1024;
2219 else
2220 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002221 break;
2222 case I915_TILING_X:
2223 /* pin() will align the object as required by fence */
2224 alignment = 0;
2225 break;
2226 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002227 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 return -EINVAL;
2229 default:
2230 BUG();
2231 }
2232
Chris Wilson693db182013-03-05 14:52:39 +00002233 /* Note that the w/a also requires 64 PTE of padding following the
2234 * bo. We currently fill all unused PTE with the shadow page and so
2235 * we should always have valid PTE following the scanout preventing
2236 * the VT-d warning.
2237 */
2238 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2239 alignment = 256 * 1024;
2240
Chris Wilsonce453d82011-02-21 14:43:56 +00002241 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002242 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002243 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002244 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002245
2246 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2247 * fence, whereas 965+ only requires a fence if using
2248 * framebuffer compression. For simplicity, we always install
2249 * a fence as the cost is not that onerous.
2250 */
Chris Wilson06d98132012-04-17 15:31:24 +01002251 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002252 if (ret)
2253 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002254
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002255 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002256
Chris Wilsonce453d82011-02-21 14:43:56 +00002257 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002258 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002259
2260err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002261 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002262err_interruptible:
2263 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002264 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265}
2266
Chris Wilson1690e1e2011-12-14 13:57:08 +01002267void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2268{
2269 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002270 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002271}
2272
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2274 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002275unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2276 unsigned int tiling_mode,
2277 unsigned int cpp,
2278 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279{
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 if (tiling_mode != I915_TILING_NONE) {
2281 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002282
Chris Wilsonbc752862013-02-21 20:04:31 +00002283 tile_rows = *y / 8;
2284 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002285
Chris Wilsonbc752862013-02-21 20:04:31 +00002286 tiles = *x / (512/cpp);
2287 *x %= 512/cpp;
2288
2289 return tile_rows * pitch * 8 + tiles * 4096;
2290 } else {
2291 unsigned int offset;
2292
2293 offset = *y * pitch + *x * cpp;
2294 *y = 0;
2295 *x = (offset & 4095) / cpp;
2296 return offset & -4096;
2297 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298}
2299
Jesse Barnes46f297f2014-03-07 08:57:48 -08002300int intel_format_to_fourcc(int format)
2301{
2302 switch (format) {
2303 case DISPPLANE_8BPP:
2304 return DRM_FORMAT_C8;
2305 case DISPPLANE_BGRX555:
2306 return DRM_FORMAT_XRGB1555;
2307 case DISPPLANE_BGRX565:
2308 return DRM_FORMAT_RGB565;
2309 default:
2310 case DISPPLANE_BGRX888:
2311 return DRM_FORMAT_XRGB8888;
2312 case DISPPLANE_RGBX888:
2313 return DRM_FORMAT_XBGR8888;
2314 case DISPPLANE_BGRX101010:
2315 return DRM_FORMAT_XRGB2101010;
2316 case DISPPLANE_RGBX101010:
2317 return DRM_FORMAT_XBGR2101010;
2318 }
2319}
2320
Jesse Barnes484b41d2014-03-07 08:57:55 -08002321static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002322 struct intel_plane_config *plane_config)
2323{
2324 struct drm_device *dev = crtc->base.dev;
2325 struct drm_i915_gem_object *obj = NULL;
2326 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2327 u32 base = plane_config->base;
2328
Chris Wilsonff2652e2014-03-10 08:07:02 +00002329 if (plane_config->size == 0)
2330 return false;
2331
Jesse Barnes46f297f2014-03-07 08:57:48 -08002332 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2333 plane_config->size);
2334 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002335 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002336
2337 if (plane_config->tiled) {
2338 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002339 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340 }
2341
Dave Airlie66e514c2014-04-03 07:51:54 +10002342 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2343 mode_cmd.width = crtc->base.primary->fb->width;
2344 mode_cmd.height = crtc->base.primary->fb->height;
2345 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002346
2347 mutex_lock(&dev->struct_mutex);
2348
Dave Airlie66e514c2014-04-03 07:51:54 +10002349 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351 DRM_DEBUG_KMS("intel fb init failed\n");
2352 goto out_unref_obj;
2353 }
2354
Daniel Vettera071fa02014-06-18 23:28:09 +02002355 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002356 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002357
2358 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2359 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002360
2361out_unref_obj:
2362 drm_gem_object_unreference(&obj->base);
2363 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002364 return false;
2365}
2366
2367static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2368 struct intel_plane_config *plane_config)
2369{
2370 struct drm_device *dev = intel_crtc->base.dev;
2371 struct drm_crtc *c;
2372 struct intel_crtc *i;
2373 struct intel_framebuffer *fb;
2374
Dave Airlie66e514c2014-04-03 07:51:54 +10002375 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002376 return;
2377
2378 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2379 return;
2380
Dave Airlie66e514c2014-04-03 07:51:54 +10002381 kfree(intel_crtc->base.primary->fb);
2382 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383
2384 /*
2385 * Failed to alloc the obj, check to see if we should share
2386 * an fb with another CRTC instead
2387 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002388 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389 i = to_intel_crtc(c);
2390
2391 if (c == &intel_crtc->base)
2392 continue;
2393
Dave Airlie66e514c2014-04-03 07:51:54 +10002394 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 continue;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002398 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002399 drm_framebuffer_reference(c->primary->fb);
2400 intel_crtc->base.primary->fb = c->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002401 fb->obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402 break;
2403 }
2404 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002405}
2406
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002407static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2408 struct drm_framebuffer *fb,
2409 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002410{
2411 struct drm_device *dev = crtc->dev;
2412 struct drm_i915_private *dev_priv = dev->dev_private;
2413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2414 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002415 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002416 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002418 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002420
Jesse Barnes81255562010-08-02 12:07:50 -07002421 intel_fb = to_intel_framebuffer(fb);
2422 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002423
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 reg = DSPCNTR(plane);
2425 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002426 /* Mask out pixel format bits in case we change it */
2427 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002428 switch (fb->pixel_format) {
2429 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002430 dspcntr |= DISPPLANE_8BPP;
2431 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002432 case DRM_FORMAT_XRGB1555:
2433 case DRM_FORMAT_ARGB1555:
2434 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002435 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002436 case DRM_FORMAT_RGB565:
2437 dspcntr |= DISPPLANE_BGRX565;
2438 break;
2439 case DRM_FORMAT_XRGB8888:
2440 case DRM_FORMAT_ARGB8888:
2441 dspcntr |= DISPPLANE_BGRX888;
2442 break;
2443 case DRM_FORMAT_XBGR8888:
2444 case DRM_FORMAT_ABGR8888:
2445 dspcntr |= DISPPLANE_RGBX888;
2446 break;
2447 case DRM_FORMAT_XRGB2101010:
2448 case DRM_FORMAT_ARGB2101010:
2449 dspcntr |= DISPPLANE_BGRX101010;
2450 break;
2451 case DRM_FORMAT_XBGR2101010:
2452 case DRM_FORMAT_ABGR2101010:
2453 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002454 break;
2455 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002456 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002457 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002458
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002459 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002460 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002461 dspcntr |= DISPPLANE_TILED;
2462 else
2463 dspcntr &= ~DISPPLANE_TILED;
2464 }
2465
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002466 if (IS_G4X(dev))
2467 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2468
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002470
Daniel Vettere506a0c2012-07-05 12:17:29 +02002471 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002472
Daniel Vetterc2c75132012-07-05 12:17:30 +02002473 if (INTEL_INFO(dev)->gen >= 4) {
2474 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2476 fb->bits_per_pixel / 8,
2477 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002478 linear_offset -= intel_crtc->dspaddr_offset;
2479 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002480 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002482
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002483 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2484 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2485 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002486 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002487 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002488 I915_WRITE(DSPSURF(plane),
2489 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002491 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002493 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002495}
2496
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002497static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2498 struct drm_framebuffer *fb,
2499 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002500{
2501 struct drm_device *dev = crtc->dev;
2502 struct drm_i915_private *dev_priv = dev->dev_private;
2503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2504 struct intel_framebuffer *intel_fb;
2505 struct drm_i915_gem_object *obj;
2506 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002507 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002508 u32 dspcntr;
2509 u32 reg;
2510
Jesse Barnes17638cd2011-06-24 12:19:23 -07002511 intel_fb = to_intel_framebuffer(fb);
2512 obj = intel_fb->obj;
2513
2514 reg = DSPCNTR(plane);
2515 dspcntr = I915_READ(reg);
2516 /* Mask out pixel format bits in case we change it */
2517 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002518 switch (fb->pixel_format) {
2519 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002520 dspcntr |= DISPPLANE_8BPP;
2521 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002522 case DRM_FORMAT_RGB565:
2523 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002524 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002525 case DRM_FORMAT_XRGB8888:
2526 case DRM_FORMAT_ARGB8888:
2527 dspcntr |= DISPPLANE_BGRX888;
2528 break;
2529 case DRM_FORMAT_XBGR8888:
2530 case DRM_FORMAT_ABGR8888:
2531 dspcntr |= DISPPLANE_RGBX888;
2532 break;
2533 case DRM_FORMAT_XRGB2101010:
2534 case DRM_FORMAT_ARGB2101010:
2535 dspcntr |= DISPPLANE_BGRX101010;
2536 break;
2537 case DRM_FORMAT_XBGR2101010:
2538 case DRM_FORMAT_ABGR2101010:
2539 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540 break;
2541 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002542 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002543 }
2544
2545 if (obj->tiling_mode != I915_TILING_NONE)
2546 dspcntr |= DISPPLANE_TILED;
2547 else
2548 dspcntr &= ~DISPPLANE_TILED;
2549
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002550 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002551 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2552 else
2553 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002554
2555 I915_WRITE(reg, dspcntr);
2556
Daniel Vettere506a0c2012-07-05 12:17:29 +02002557 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002558 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002559 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2560 fb->bits_per_pixel / 8,
2561 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002562 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002564 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2565 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2566 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002567 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002568 I915_WRITE(DSPSURF(plane),
2569 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002570 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002571 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2572 } else {
2573 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2574 I915_WRITE(DSPLINOFF(plane), linear_offset);
2575 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002576 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002577}
2578
2579/* Assume fb object is pinned & idle & fenced and just update base pointers */
2580static int
2581intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2582 int x, int y, enum mode_set_atomic state)
2583{
2584 struct drm_device *dev = crtc->dev;
2585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002587 if (dev_priv->display.disable_fbc)
2588 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002589 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002590
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002591 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2592
2593 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002594}
2595
Ville Syrjälä96a02912013-02-18 19:08:49 +02002596void intel_display_handle_reset(struct drm_device *dev)
2597{
2598 struct drm_i915_private *dev_priv = dev->dev_private;
2599 struct drm_crtc *crtc;
2600
2601 /*
2602 * Flips in the rings have been nuked by the reset,
2603 * so complete all pending flips so that user space
2604 * will get its events and not get stuck.
2605 *
2606 * Also update the base address of all primary
2607 * planes to the the last fb to make sure we're
2608 * showing the correct fb after a reset.
2609 *
2610 * Need to make two loops over the crtcs so that we
2611 * don't try to grab a crtc mutex before the
2612 * pending_flip_queue really got woken up.
2613 */
2614
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002615 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2617 enum plane plane = intel_crtc->plane;
2618
2619 intel_prepare_page_flip(dev, plane);
2620 intel_finish_page_flip_plane(dev, plane);
2621 }
2622
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002623 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2625
Rob Clark51fd3712013-11-19 12:10:12 -05002626 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002627 /*
2628 * FIXME: Once we have proper support for primary planes (and
2629 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002630 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002631 */
Matt Roperf4510a22014-04-01 15:22:40 -07002632 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002633 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002634 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002635 crtc->x,
2636 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002637 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002638 }
2639}
2640
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002641static int
Chris Wilson14667a42012-04-03 17:58:35 +01002642intel_finish_fb(struct drm_framebuffer *old_fb)
2643{
2644 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2645 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2646 bool was_interruptible = dev_priv->mm.interruptible;
2647 int ret;
2648
Chris Wilson14667a42012-04-03 17:58:35 +01002649 /* Big Hammer, we also need to ensure that any pending
2650 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2651 * current scanout is retired before unpinning the old
2652 * framebuffer.
2653 *
2654 * This should only fail upon a hung GPU, in which case we
2655 * can safely continue.
2656 */
2657 dev_priv->mm.interruptible = false;
2658 ret = i915_gem_object_finish_gpu(obj);
2659 dev_priv->mm.interruptible = was_interruptible;
2660
2661 return ret;
2662}
2663
Chris Wilson7d5e3792014-03-04 13:15:08 +00002664static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2665{
2666 struct drm_device *dev = crtc->dev;
2667 struct drm_i915_private *dev_priv = dev->dev_private;
2668 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2669 unsigned long flags;
2670 bool pending;
2671
2672 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2673 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2674 return false;
2675
2676 spin_lock_irqsave(&dev->event_lock, flags);
2677 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2678 spin_unlock_irqrestore(&dev->event_lock, flags);
2679
2680 return pending;
2681}
2682
Chris Wilson14667a42012-04-03 17:58:35 +01002683static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002684intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002685 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002686{
2687 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002690 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002691 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002692 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002693 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002694
Chris Wilson7d5e3792014-03-04 13:15:08 +00002695 if (intel_crtc_has_pending_flip(crtc)) {
2696 DRM_ERROR("pipe is still busy with an old pageflip\n");
2697 return -EBUSY;
2698 }
2699
Jesse Barnes79e53942008-11-07 14:24:08 -08002700 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002701 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002702 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 return 0;
2704 }
2705
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002706 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002707 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2708 plane_name(intel_crtc->plane),
2709 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002710 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002711 }
2712
Daniel Vettera071fa02014-06-18 23:28:09 +02002713 old_fb = crtc->primary->fb;
2714
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002715 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002716 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2717 if (ret == 0)
2718 i915_gem_track_fb(to_intel_framebuffer(old_fb)->obj, obj,
2719 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002720 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002721 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002722 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002723 return ret;
2724 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002725
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002726 /*
2727 * Update pipe size and adjust fitter if needed: the reason for this is
2728 * that in compute_mode_changes we check the native mode (not the pfit
2729 * mode) to see if we can flip rather than do a full mode set. In the
2730 * fastboot case, we'll flip, but if we don't update the pipesrc and
2731 * pfit state, we'll end up with a big fb scanned out into the wrong
2732 * sized surface.
2733 *
2734 * To fix this properly, we need to hoist the checks up into
2735 * compute_mode_changes (or above), check the actual pfit state and
2736 * whether the platform allows pfit disable with pipe active, and only
2737 * then update the pipesrc and pfit state, even on the flip path.
2738 */
Jani Nikulad330a952014-01-21 11:24:25 +02002739 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002740 const struct drm_display_mode *adjusted_mode =
2741 &intel_crtc->config.adjusted_mode;
2742
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002743 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002744 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2745 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002746 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002747 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2748 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2749 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2750 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2751 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2752 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002753 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2754 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002755 }
2756
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002757 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002758
Daniel Vetterf99d7062014-06-19 16:01:59 +02002759 if (intel_crtc->active)
2760 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2761
Matt Roperf4510a22014-04-01 15:22:40 -07002762 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002763 crtc->x = x;
2764 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002765
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002766 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002767 if (intel_crtc->active && old_fb != fb)
2768 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002769 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002770 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002771 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002772 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002773
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002774 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002775 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002776 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002777
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002778 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002779}
2780
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002781static void intel_fdi_normal_train(struct drm_crtc *crtc)
2782{
2783 struct drm_device *dev = crtc->dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2786 int pipe = intel_crtc->pipe;
2787 u32 reg, temp;
2788
2789 /* enable normal train */
2790 reg = FDI_TX_CTL(pipe);
2791 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002792 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002793 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2794 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002795 } else {
2796 temp &= ~FDI_LINK_TRAIN_NONE;
2797 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002798 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002799 I915_WRITE(reg, temp);
2800
2801 reg = FDI_RX_CTL(pipe);
2802 temp = I915_READ(reg);
2803 if (HAS_PCH_CPT(dev)) {
2804 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2805 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2806 } else {
2807 temp &= ~FDI_LINK_TRAIN_NONE;
2808 temp |= FDI_LINK_TRAIN_NONE;
2809 }
2810 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2811
2812 /* wait one idle pattern time */
2813 POSTING_READ(reg);
2814 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002815
2816 /* IVB wants error correction enabled */
2817 if (IS_IVYBRIDGE(dev))
2818 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2819 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002820}
2821
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002822static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002823{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002824 return crtc->base.enabled && crtc->active &&
2825 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002826}
2827
Daniel Vetter01a415f2012-10-27 15:58:40 +02002828static void ivb_modeset_global_resources(struct drm_device *dev)
2829{
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831 struct intel_crtc *pipe_B_crtc =
2832 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2833 struct intel_crtc *pipe_C_crtc =
2834 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2835 uint32_t temp;
2836
Daniel Vetter1e833f42013-02-19 22:31:57 +01002837 /*
2838 * When everything is off disable fdi C so that we could enable fdi B
2839 * with all lanes. Note that we don't care about enabled pipes without
2840 * an enabled pch encoder.
2841 */
2842 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2843 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002844 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2845 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2846
2847 temp = I915_READ(SOUTH_CHICKEN1);
2848 temp &= ~FDI_BC_BIFURCATION_SELECT;
2849 DRM_DEBUG_KMS("disabling fdi C rx\n");
2850 I915_WRITE(SOUTH_CHICKEN1, temp);
2851 }
2852}
2853
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002854/* The FDI link training functions for ILK/Ibexpeak. */
2855static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2856{
2857 struct drm_device *dev = crtc->dev;
2858 struct drm_i915_private *dev_priv = dev->dev_private;
2859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2860 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002861 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002862
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002863 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002864 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002865
Adam Jacksone1a44742010-06-25 15:32:14 -04002866 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2867 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 reg = FDI_RX_IMR(pipe);
2869 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002870 temp &= ~FDI_RX_SYMBOL_LOCK;
2871 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 I915_WRITE(reg, temp);
2873 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002874 udelay(150);
2875
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002876 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002877 reg = FDI_TX_CTL(pipe);
2878 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002879 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2880 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002881 temp &= ~FDI_LINK_TRAIN_NONE;
2882 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002884
Chris Wilson5eddb702010-09-11 13:48:45 +01002885 reg = FDI_RX_CTL(pipe);
2886 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002887 temp &= ~FDI_LINK_TRAIN_NONE;
2888 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2890
2891 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002892 udelay(150);
2893
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002894 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002895 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2896 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2897 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002898
Chris Wilson5eddb702010-09-11 13:48:45 +01002899 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002900 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002901 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2903
2904 if ((temp & FDI_RX_BIT_LOCK)) {
2905 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002906 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907 break;
2908 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002909 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002910 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002911 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002912
2913 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 reg = FDI_TX_CTL(pipe);
2915 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002916 temp &= ~FDI_LINK_TRAIN_NONE;
2917 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002919
Chris Wilson5eddb702010-09-11 13:48:45 +01002920 reg = FDI_RX_CTL(pipe);
2921 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002922 temp &= ~FDI_LINK_TRAIN_NONE;
2923 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002924 I915_WRITE(reg, temp);
2925
2926 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 udelay(150);
2928
Chris Wilson5eddb702010-09-11 13:48:45 +01002929 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002930 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002931 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002932 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2933
2934 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002936 DRM_DEBUG_KMS("FDI train 2 done.\n");
2937 break;
2938 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002939 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002940 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002941 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002942
2943 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002944
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002945}
2946
Akshay Joshi0206e352011-08-16 15:34:10 -04002947static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002948 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2949 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2950 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2951 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2952};
2953
2954/* The FDI link training functions for SNB/Cougarpoint. */
2955static void gen6_fdi_link_train(struct drm_crtc *crtc)
2956{
2957 struct drm_device *dev = crtc->dev;
2958 struct drm_i915_private *dev_priv = dev->dev_private;
2959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2960 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002961 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962
Adam Jacksone1a44742010-06-25 15:32:14 -04002963 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2964 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002965 reg = FDI_RX_IMR(pipe);
2966 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002967 temp &= ~FDI_RX_SYMBOL_LOCK;
2968 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 I915_WRITE(reg, temp);
2970
2971 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002972 udelay(150);
2973
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 reg = FDI_TX_CTL(pipe);
2976 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002977 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2978 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 temp &= ~FDI_LINK_TRAIN_NONE;
2980 temp |= FDI_LINK_TRAIN_PATTERN_1;
2981 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2982 /* SNB-B */
2983 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002984 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985
Daniel Vetterd74cf322012-10-26 10:58:13 +02002986 I915_WRITE(FDI_RX_MISC(pipe),
2987 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2988
Chris Wilson5eddb702010-09-11 13:48:45 +01002989 reg = FDI_RX_CTL(pipe);
2990 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002991 if (HAS_PCH_CPT(dev)) {
2992 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2993 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2994 } else {
2995 temp &= ~FDI_LINK_TRAIN_NONE;
2996 temp |= FDI_LINK_TRAIN_PATTERN_1;
2997 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002998 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2999
3000 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003001 udelay(150);
3002
Akshay Joshi0206e352011-08-16 15:34:10 -04003003 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 reg = FDI_TX_CTL(pipe);
3005 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003006 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3007 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 I915_WRITE(reg, temp);
3009
3010 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011 udelay(500);
3012
Sean Paulfa37d392012-03-02 12:53:39 -05003013 for (retry = 0; retry < 5; retry++) {
3014 reg = FDI_RX_IIR(pipe);
3015 temp = I915_READ(reg);
3016 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3017 if (temp & FDI_RX_BIT_LOCK) {
3018 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3019 DRM_DEBUG_KMS("FDI train 1 done.\n");
3020 break;
3021 }
3022 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003023 }
Sean Paulfa37d392012-03-02 12:53:39 -05003024 if (retry < 5)
3025 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003026 }
3027 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003029
3030 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 reg = FDI_TX_CTL(pipe);
3032 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033 temp &= ~FDI_LINK_TRAIN_NONE;
3034 temp |= FDI_LINK_TRAIN_PATTERN_2;
3035 if (IS_GEN6(dev)) {
3036 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3037 /* SNB-B */
3038 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3039 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003041
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 reg = FDI_RX_CTL(pipe);
3043 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003044 if (HAS_PCH_CPT(dev)) {
3045 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3046 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3047 } else {
3048 temp &= ~FDI_LINK_TRAIN_NONE;
3049 temp |= FDI_LINK_TRAIN_PATTERN_2;
3050 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
3052
3053 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 udelay(150);
3055
Akshay Joshi0206e352011-08-16 15:34:10 -04003056 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003057 reg = FDI_TX_CTL(pipe);
3058 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3060 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(reg, temp);
3062
3063 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003064 udelay(500);
3065
Sean Paulfa37d392012-03-02 12:53:39 -05003066 for (retry = 0; retry < 5; retry++) {
3067 reg = FDI_RX_IIR(pipe);
3068 temp = I915_READ(reg);
3069 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3070 if (temp & FDI_RX_SYMBOL_LOCK) {
3071 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3072 DRM_DEBUG_KMS("FDI train 2 done.\n");
3073 break;
3074 }
3075 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003076 }
Sean Paulfa37d392012-03-02 12:53:39 -05003077 if (retry < 5)
3078 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003079 }
3080 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003081 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003082
3083 DRM_DEBUG_KMS("FDI train done.\n");
3084}
3085
Jesse Barnes357555c2011-04-28 15:09:55 -07003086/* Manual link training for Ivy Bridge A0 parts */
3087static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3088{
3089 struct drm_device *dev = crtc->dev;
3090 struct drm_i915_private *dev_priv = dev->dev_private;
3091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3092 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003093 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003094
3095 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3096 for train result */
3097 reg = FDI_RX_IMR(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_RX_SYMBOL_LOCK;
3100 temp &= ~FDI_RX_BIT_LOCK;
3101 I915_WRITE(reg, temp);
3102
3103 POSTING_READ(reg);
3104 udelay(150);
3105
Daniel Vetter01a415f2012-10-27 15:58:40 +02003106 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3107 I915_READ(FDI_RX_IIR(pipe)));
3108
Jesse Barnes139ccd32013-08-19 11:04:55 -07003109 /* Try each vswing and preemphasis setting twice before moving on */
3110 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3111 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003112 reg = FDI_TX_CTL(pipe);
3113 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003114 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3115 temp &= ~FDI_TX_ENABLE;
3116 I915_WRITE(reg, temp);
3117
3118 reg = FDI_RX_CTL(pipe);
3119 temp = I915_READ(reg);
3120 temp &= ~FDI_LINK_TRAIN_AUTO;
3121 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3122 temp &= ~FDI_RX_ENABLE;
3123 I915_WRITE(reg, temp);
3124
3125 /* enable CPU FDI TX and PCH FDI RX */
3126 reg = FDI_TX_CTL(pipe);
3127 temp = I915_READ(reg);
3128 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3129 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3130 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003131 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003132 temp |= snb_b_fdi_train_param[j/2];
3133 temp |= FDI_COMPOSITE_SYNC;
3134 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3135
3136 I915_WRITE(FDI_RX_MISC(pipe),
3137 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3138
3139 reg = FDI_RX_CTL(pipe);
3140 temp = I915_READ(reg);
3141 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3142 temp |= FDI_COMPOSITE_SYNC;
3143 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3144
3145 POSTING_READ(reg);
3146 udelay(1); /* should be 0.5us */
3147
3148 for (i = 0; i < 4; i++) {
3149 reg = FDI_RX_IIR(pipe);
3150 temp = I915_READ(reg);
3151 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3152
3153 if (temp & FDI_RX_BIT_LOCK ||
3154 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3155 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3156 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3157 i);
3158 break;
3159 }
3160 udelay(1); /* should be 0.5us */
3161 }
3162 if (i == 4) {
3163 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3164 continue;
3165 }
3166
3167 /* Train 2 */
3168 reg = FDI_TX_CTL(pipe);
3169 temp = I915_READ(reg);
3170 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3171 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3172 I915_WRITE(reg, temp);
3173
3174 reg = FDI_RX_CTL(pipe);
3175 temp = I915_READ(reg);
3176 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3177 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003178 I915_WRITE(reg, temp);
3179
3180 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003181 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003182
Jesse Barnes139ccd32013-08-19 11:04:55 -07003183 for (i = 0; i < 4; i++) {
3184 reg = FDI_RX_IIR(pipe);
3185 temp = I915_READ(reg);
3186 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003187
Jesse Barnes139ccd32013-08-19 11:04:55 -07003188 if (temp & FDI_RX_SYMBOL_LOCK ||
3189 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3190 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3191 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3192 i);
3193 goto train_done;
3194 }
3195 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003196 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003197 if (i == 4)
3198 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003199 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003200
Jesse Barnes139ccd32013-08-19 11:04:55 -07003201train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003202 DRM_DEBUG_KMS("FDI train done.\n");
3203}
3204
Daniel Vetter88cefb62012-08-12 19:27:14 +02003205static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003206{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003207 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003208 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003209 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003211
Jesse Barnesc64e3112010-09-10 11:27:03 -07003212
Jesse Barnes0e23b992010-09-10 11:10:00 -07003213 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003216 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3217 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003218 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3220
3221 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003222 udelay(200);
3223
3224 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 temp = I915_READ(reg);
3226 I915_WRITE(reg, temp | FDI_PCDCLK);
3227
3228 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003229 udelay(200);
3230
Paulo Zanoni20749732012-11-23 15:30:38 -02003231 /* Enable CPU FDI TX PLL, always on for Ironlake */
3232 reg = FDI_TX_CTL(pipe);
3233 temp = I915_READ(reg);
3234 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3235 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003236
Paulo Zanoni20749732012-11-23 15:30:38 -02003237 POSTING_READ(reg);
3238 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003239 }
3240}
3241
Daniel Vetter88cefb62012-08-12 19:27:14 +02003242static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3243{
3244 struct drm_device *dev = intel_crtc->base.dev;
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246 int pipe = intel_crtc->pipe;
3247 u32 reg, temp;
3248
3249 /* Switch from PCDclk to Rawclk */
3250 reg = FDI_RX_CTL(pipe);
3251 temp = I915_READ(reg);
3252 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3253
3254 /* Disable CPU FDI TX PLL */
3255 reg = FDI_TX_CTL(pipe);
3256 temp = I915_READ(reg);
3257 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3258
3259 POSTING_READ(reg);
3260 udelay(100);
3261
3262 reg = FDI_RX_CTL(pipe);
3263 temp = I915_READ(reg);
3264 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3265
3266 /* Wait for the clocks to turn off. */
3267 POSTING_READ(reg);
3268 udelay(100);
3269}
3270
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003271static void ironlake_fdi_disable(struct drm_crtc *crtc)
3272{
3273 struct drm_device *dev = crtc->dev;
3274 struct drm_i915_private *dev_priv = dev->dev_private;
3275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3276 int pipe = intel_crtc->pipe;
3277 u32 reg, temp;
3278
3279 /* disable CPU FDI tx and PCH FDI rx */
3280 reg = FDI_TX_CTL(pipe);
3281 temp = I915_READ(reg);
3282 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3283 POSTING_READ(reg);
3284
3285 reg = FDI_RX_CTL(pipe);
3286 temp = I915_READ(reg);
3287 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003288 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003289 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3290
3291 POSTING_READ(reg);
3292 udelay(100);
3293
3294 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003295 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003296 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003297
3298 /* still set train pattern 1 */
3299 reg = FDI_TX_CTL(pipe);
3300 temp = I915_READ(reg);
3301 temp &= ~FDI_LINK_TRAIN_NONE;
3302 temp |= FDI_LINK_TRAIN_PATTERN_1;
3303 I915_WRITE(reg, temp);
3304
3305 reg = FDI_RX_CTL(pipe);
3306 temp = I915_READ(reg);
3307 if (HAS_PCH_CPT(dev)) {
3308 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3309 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3310 } else {
3311 temp &= ~FDI_LINK_TRAIN_NONE;
3312 temp |= FDI_LINK_TRAIN_PATTERN_1;
3313 }
3314 /* BPC in FDI rx is consistent with that in PIPECONF */
3315 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003316 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003317 I915_WRITE(reg, temp);
3318
3319 POSTING_READ(reg);
3320 udelay(100);
3321}
3322
Chris Wilson5dce5b932014-01-20 10:17:36 +00003323bool intel_has_pending_fb_unpin(struct drm_device *dev)
3324{
3325 struct intel_crtc *crtc;
3326
3327 /* Note that we don't need to be called with mode_config.lock here
3328 * as our list of CRTC objects is static for the lifetime of the
3329 * device and so cannot disappear as we iterate. Similarly, we can
3330 * happily treat the predicates as racy, atomic checks as userspace
3331 * cannot claim and pin a new fb without at least acquring the
3332 * struct_mutex and so serialising with us.
3333 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003334 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003335 if (atomic_read(&crtc->unpin_work_count) == 0)
3336 continue;
3337
3338 if (crtc->unpin_work)
3339 intel_wait_for_vblank(dev, crtc->pipe);
3340
3341 return true;
3342 }
3343
3344 return false;
3345}
3346
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003347void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003348{
Chris Wilson0f911282012-04-17 10:05:38 +01003349 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003351
Matt Roperf4510a22014-04-01 15:22:40 -07003352 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003353 return;
3354
Daniel Vetter2c10d572012-12-20 21:24:07 +01003355 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3356
Daniel Vettereed6d672014-05-19 16:09:35 +02003357 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3358 !intel_crtc_has_pending_flip(crtc),
3359 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003360
Chris Wilson0f911282012-04-17 10:05:38 +01003361 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003362 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003363 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003364}
3365
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003366/* Program iCLKIP clock to the desired frequency */
3367static void lpt_program_iclkip(struct drm_crtc *crtc)
3368{
3369 struct drm_device *dev = crtc->dev;
3370 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003371 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003372 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3373 u32 temp;
3374
Daniel Vetter09153002012-12-12 14:06:44 +01003375 mutex_lock(&dev_priv->dpio_lock);
3376
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003377 /* It is necessary to ungate the pixclk gate prior to programming
3378 * the divisors, and gate it back when it is done.
3379 */
3380 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3381
3382 /* Disable SSCCTL */
3383 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003384 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3385 SBI_SSCCTL_DISABLE,
3386 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003387
3388 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003389 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003390 auxdiv = 1;
3391 divsel = 0x41;
3392 phaseinc = 0x20;
3393 } else {
3394 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003395 * but the adjusted_mode->crtc_clock in in KHz. To get the
3396 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003397 * convert the virtual clock precision to KHz here for higher
3398 * precision.
3399 */
3400 u32 iclk_virtual_root_freq = 172800 * 1000;
3401 u32 iclk_pi_range = 64;
3402 u32 desired_divisor, msb_divisor_value, pi_value;
3403
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003404 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003405 msb_divisor_value = desired_divisor / iclk_pi_range;
3406 pi_value = desired_divisor % iclk_pi_range;
3407
3408 auxdiv = 0;
3409 divsel = msb_divisor_value - 2;
3410 phaseinc = pi_value;
3411 }
3412
3413 /* This should not happen with any sane values */
3414 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3415 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3416 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3417 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3418
3419 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003420 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003421 auxdiv,
3422 divsel,
3423 phasedir,
3424 phaseinc);
3425
3426 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003427 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003428 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3429 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3430 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3431 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3432 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3433 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003434 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003435
3436 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003437 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003438 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3439 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003440 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003441
3442 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003443 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003444 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003445 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003446
3447 /* Wait for initialization time */
3448 udelay(24);
3449
3450 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003451
3452 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003453}
3454
Daniel Vetter275f01b22013-05-03 11:49:47 +02003455static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3456 enum pipe pch_transcoder)
3457{
3458 struct drm_device *dev = crtc->base.dev;
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3461
3462 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3463 I915_READ(HTOTAL(cpu_transcoder)));
3464 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3465 I915_READ(HBLANK(cpu_transcoder)));
3466 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3467 I915_READ(HSYNC(cpu_transcoder)));
3468
3469 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3470 I915_READ(VTOTAL(cpu_transcoder)));
3471 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3472 I915_READ(VBLANK(cpu_transcoder)));
3473 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3474 I915_READ(VSYNC(cpu_transcoder)));
3475 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3476 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3477}
3478
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003479static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3480{
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 uint32_t temp;
3483
3484 temp = I915_READ(SOUTH_CHICKEN1);
3485 if (temp & FDI_BC_BIFURCATION_SELECT)
3486 return;
3487
3488 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3489 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3490
3491 temp |= FDI_BC_BIFURCATION_SELECT;
3492 DRM_DEBUG_KMS("enabling fdi C rx\n");
3493 I915_WRITE(SOUTH_CHICKEN1, temp);
3494 POSTING_READ(SOUTH_CHICKEN1);
3495}
3496
3497static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3498{
3499 struct drm_device *dev = intel_crtc->base.dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501
3502 switch (intel_crtc->pipe) {
3503 case PIPE_A:
3504 break;
3505 case PIPE_B:
3506 if (intel_crtc->config.fdi_lanes > 2)
3507 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3508 else
3509 cpt_enable_fdi_bc_bifurcation(dev);
3510
3511 break;
3512 case PIPE_C:
3513 cpt_enable_fdi_bc_bifurcation(dev);
3514
3515 break;
3516 default:
3517 BUG();
3518 }
3519}
3520
Jesse Barnesf67a5592011-01-05 10:31:48 -08003521/*
3522 * Enable PCH resources required for PCH ports:
3523 * - PCH PLLs
3524 * - FDI training & RX/TX
3525 * - update transcoder timings
3526 * - DP transcoding bits
3527 * - transcoder
3528 */
3529static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003530{
3531 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003532 struct drm_i915_private *dev_priv = dev->dev_private;
3533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3534 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003535 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003536
Daniel Vetterab9412b2013-05-03 11:49:46 +02003537 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003538
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003539 if (IS_IVYBRIDGE(dev))
3540 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3541
Daniel Vettercd986ab2012-10-26 10:58:12 +02003542 /* Write the TU size bits before fdi link training, so that error
3543 * detection works. */
3544 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3545 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3546
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003547 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003548 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003549
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003550 /* We need to program the right clock selection before writing the pixel
3551 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003552 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003553 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003554
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003555 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003556 temp |= TRANS_DPLL_ENABLE(pipe);
3557 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003558 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003559 temp |= sel;
3560 else
3561 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003562 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003563 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003564
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003565 /* XXX: pch pll's can be enabled any time before we enable the PCH
3566 * transcoder, and we actually should do this to not upset any PCH
3567 * transcoder that already use the clock when we share it.
3568 *
3569 * Note that enable_shared_dpll tries to do the right thing, but
3570 * get_shared_dpll unconditionally resets the pll - we need that to have
3571 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003572 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003573
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003574 /* set transcoder timing, panel must allow it */
3575 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003576 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003577
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003578 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003579
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003580 /* For PCH DP, enable TRANS_DP_CTL */
3581 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003582 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3583 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003584 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 reg = TRANS_DP_CTL(pipe);
3586 temp = I915_READ(reg);
3587 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003588 TRANS_DP_SYNC_MASK |
3589 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 temp |= (TRANS_DP_OUTPUT_ENABLE |
3591 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003592 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003593
3594 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003596 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003597 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003598
3599 switch (intel_trans_dp_port_sel(crtc)) {
3600 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003602 break;
3603 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003604 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003605 break;
3606 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003607 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003608 break;
3609 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003610 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003611 }
3612
Chris Wilson5eddb702010-09-11 13:48:45 +01003613 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003614 }
3615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003616 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003617}
3618
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003619static void lpt_pch_enable(struct drm_crtc *crtc)
3620{
3621 struct drm_device *dev = crtc->dev;
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003624 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003625
Daniel Vetterab9412b2013-05-03 11:49:46 +02003626 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003627
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003628 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003629
Paulo Zanoni0540e482012-10-31 18:12:40 -02003630 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003631 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003632
Paulo Zanoni937bb612012-10-31 18:12:47 -02003633 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003634}
3635
Daniel Vettere2b78262013-06-07 23:10:03 +02003636static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637{
Daniel Vettere2b78262013-06-07 23:10:03 +02003638 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003639
3640 if (pll == NULL)
3641 return;
3642
3643 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003644 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645 return;
3646 }
3647
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003648 if (--pll->refcount == 0) {
3649 WARN_ON(pll->on);
3650 WARN_ON(pll->active);
3651 }
3652
Daniel Vettera43f6e02013-06-07 23:10:32 +02003653 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654}
3655
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003656static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003657{
Daniel Vettere2b78262013-06-07 23:10:03 +02003658 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3659 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3660 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003661
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003662 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003663 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3664 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003665 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003666 }
3667
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003668 if (HAS_PCH_IBX(dev_priv->dev)) {
3669 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003670 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003671 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003672
Daniel Vetter46edb022013-06-05 13:34:12 +02003673 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3674 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003675
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003676 WARN_ON(pll->refcount);
3677
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003678 goto found;
3679 }
3680
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003681 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3682 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003683
3684 /* Only want to check enabled timings first */
3685 if (pll->refcount == 0)
3686 continue;
3687
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003688 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3689 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003690 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003691 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003692 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003693
3694 goto found;
3695 }
3696 }
3697
3698 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003699 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3700 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003701 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003702 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3703 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003704 goto found;
3705 }
3706 }
3707
3708 return NULL;
3709
3710found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003711 if (pll->refcount == 0)
3712 pll->hw_state = crtc->config.dpll_hw_state;
3713
Daniel Vettera43f6e02013-06-07 23:10:32 +02003714 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003715 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3716 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003717
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003718 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003719
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003720 return pll;
3721}
3722
Daniel Vettera1520312013-05-03 11:49:50 +02003723static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003724{
3725 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003726 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003727 u32 temp;
3728
3729 temp = I915_READ(dslreg);
3730 udelay(500);
3731 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003732 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003733 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003734 }
3735}
3736
Jesse Barnesb074cec2013-04-25 12:55:02 -07003737static void ironlake_pfit_enable(struct intel_crtc *crtc)
3738{
3739 struct drm_device *dev = crtc->base.dev;
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 int pipe = crtc->pipe;
3742
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003743 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003744 /* Force use of hard-coded filter coefficients
3745 * as some pre-programmed values are broken,
3746 * e.g. x201.
3747 */
3748 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3749 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3750 PF_PIPE_SEL_IVB(pipe));
3751 else
3752 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3753 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3754 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003755 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003756}
3757
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003758static void intel_enable_planes(struct drm_crtc *crtc)
3759{
3760 struct drm_device *dev = crtc->dev;
3761 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003762 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003763 struct intel_plane *intel_plane;
3764
Matt Roperaf2b6532014-04-01 15:22:32 -07003765 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3766 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003767 if (intel_plane->pipe == pipe)
3768 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003769 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003770}
3771
3772static void intel_disable_planes(struct drm_crtc *crtc)
3773{
3774 struct drm_device *dev = crtc->dev;
3775 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003776 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003777 struct intel_plane *intel_plane;
3778
Matt Roperaf2b6532014-04-01 15:22:32 -07003779 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3780 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003781 if (intel_plane->pipe == pipe)
3782 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003783 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003784}
3785
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003786void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003787{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003788 struct drm_device *dev = crtc->base.dev;
3789 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003790
3791 if (!crtc->config.ips_enabled)
3792 return;
3793
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003794 /* We can only enable IPS after we enable a plane and wait for a vblank */
3795 intel_wait_for_vblank(dev, crtc->pipe);
3796
Paulo Zanonid77e4532013-09-24 13:52:55 -03003797 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003798 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003799 mutex_lock(&dev_priv->rps.hw_lock);
3800 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3801 mutex_unlock(&dev_priv->rps.hw_lock);
3802 /* Quoting Art Runyan: "its not safe to expect any particular
3803 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003804 * mailbox." Moreover, the mailbox may return a bogus state,
3805 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003806 */
3807 } else {
3808 I915_WRITE(IPS_CTL, IPS_ENABLE);
3809 /* The bit only becomes 1 in the next vblank, so this wait here
3810 * is essentially intel_wait_for_vblank. If we don't have this
3811 * and don't wait for vblanks until the end of crtc_enable, then
3812 * the HW state readout code will complain that the expected
3813 * IPS_CTL value is not the one we read. */
3814 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3815 DRM_ERROR("Timed out waiting for IPS enable\n");
3816 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003817}
3818
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003819void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003820{
3821 struct drm_device *dev = crtc->base.dev;
3822 struct drm_i915_private *dev_priv = dev->dev_private;
3823
3824 if (!crtc->config.ips_enabled)
3825 return;
3826
3827 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003828 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003829 mutex_lock(&dev_priv->rps.hw_lock);
3830 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3831 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003832 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3833 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3834 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003835 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003836 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003837 POSTING_READ(IPS_CTL);
3838 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003839
3840 /* We need to wait for a vblank before we can disable the plane. */
3841 intel_wait_for_vblank(dev, crtc->pipe);
3842}
3843
3844/** Loads the palette/gamma unit for the CRTC with the prepared values */
3845static void intel_crtc_load_lut(struct drm_crtc *crtc)
3846{
3847 struct drm_device *dev = crtc->dev;
3848 struct drm_i915_private *dev_priv = dev->dev_private;
3849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3850 enum pipe pipe = intel_crtc->pipe;
3851 int palreg = PALETTE(pipe);
3852 int i;
3853 bool reenable_ips = false;
3854
3855 /* The clocks have to be on to load the palette. */
3856 if (!crtc->enabled || !intel_crtc->active)
3857 return;
3858
3859 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3860 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3861 assert_dsi_pll_enabled(dev_priv);
3862 else
3863 assert_pll_enabled(dev_priv, pipe);
3864 }
3865
3866 /* use legacy palette for Ironlake */
3867 if (HAS_PCH_SPLIT(dev))
3868 palreg = LGC_PALETTE(pipe);
3869
3870 /* Workaround : Do not read or write the pipe palette/gamma data while
3871 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3872 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003873 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003874 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3875 GAMMA_MODE_MODE_SPLIT)) {
3876 hsw_disable_ips(intel_crtc);
3877 reenable_ips = true;
3878 }
3879
3880 for (i = 0; i < 256; i++) {
3881 I915_WRITE(palreg + 4 * i,
3882 (intel_crtc->lut_r[i] << 16) |
3883 (intel_crtc->lut_g[i] << 8) |
3884 intel_crtc->lut_b[i]);
3885 }
3886
3887 if (reenable_ips)
3888 hsw_enable_ips(intel_crtc);
3889}
3890
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003891static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3892{
3893 if (!enable && intel_crtc->overlay) {
3894 struct drm_device *dev = intel_crtc->base.dev;
3895 struct drm_i915_private *dev_priv = dev->dev_private;
3896
3897 mutex_lock(&dev->struct_mutex);
3898 dev_priv->mm.interruptible = false;
3899 (void) intel_overlay_switch_off(intel_crtc->overlay);
3900 dev_priv->mm.interruptible = true;
3901 mutex_unlock(&dev->struct_mutex);
3902 }
3903
3904 /* Let userspace switch the overlay on again. In most cases userspace
3905 * has to recompute where to put it anyway.
3906 */
3907}
3908
3909/**
3910 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3911 * cursor plane briefly if not already running after enabling the display
3912 * plane.
3913 * This workaround avoids occasional blank screens when self refresh is
3914 * enabled.
3915 */
3916static void
3917g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3918{
3919 u32 cntl = I915_READ(CURCNTR(pipe));
3920
3921 if ((cntl & CURSOR_MODE) == 0) {
3922 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3923
3924 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3925 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3926 intel_wait_for_vblank(dev_priv->dev, pipe);
3927 I915_WRITE(CURCNTR(pipe), cntl);
3928 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3929 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3930 }
3931}
3932
3933static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003934{
3935 struct drm_device *dev = crtc->dev;
3936 struct drm_i915_private *dev_priv = dev->dev_private;
3937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3938 int pipe = intel_crtc->pipe;
3939 int plane = intel_crtc->plane;
3940
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003941 drm_vblank_on(dev, pipe);
3942
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003943 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3944 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003945 /* The fixup needs to happen before cursor is enabled */
3946 if (IS_G4X(dev))
3947 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003948 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003949 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003950
3951 hsw_enable_ips(intel_crtc);
3952
3953 mutex_lock(&dev->struct_mutex);
3954 intel_update_fbc(dev);
3955 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003956
3957 /*
3958 * FIXME: Once we grow proper nuclear flip support out of this we need
3959 * to compute the mask of flip planes precisely. For the time being
3960 * consider this a flip from a NULL plane.
3961 */
3962 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003963}
3964
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003965static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003966{
3967 struct drm_device *dev = crtc->dev;
3968 struct drm_i915_private *dev_priv = dev->dev_private;
3969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3970 int pipe = intel_crtc->pipe;
3971 int plane = intel_crtc->plane;
3972
3973 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003974
3975 if (dev_priv->fbc.plane == plane)
3976 intel_disable_fbc(dev);
3977
3978 hsw_disable_ips(intel_crtc);
3979
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003980 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003981 intel_crtc_update_cursor(crtc, false);
3982 intel_disable_planes(crtc);
3983 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003984
Daniel Vetterf99d7062014-06-19 16:01:59 +02003985 /*
3986 * FIXME: Once we grow proper nuclear flip support out of this we need
3987 * to compute the mask of flip planes precisely. For the time being
3988 * consider this a flip to a NULL plane.
3989 */
3990 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3991
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003992 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003993}
3994
Jesse Barnesf67a5592011-01-05 10:31:48 -08003995static void ironlake_crtc_enable(struct drm_crtc *crtc)
3996{
3997 struct drm_device *dev = crtc->dev;
3998 struct drm_i915_private *dev_priv = dev->dev_private;
3999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004000 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004001 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02004002 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004003
Daniel Vetter08a48462012-07-02 11:43:47 +02004004 WARN_ON(!crtc->enabled);
4005
Jesse Barnesf67a5592011-01-05 10:31:48 -08004006 if (intel_crtc->active)
4007 return;
4008
Daniel Vetterb14b1052014-04-24 23:55:13 +02004009 if (intel_crtc->config.has_pch_encoder)
4010 intel_prepare_shared_dpll(intel_crtc);
4011
Daniel Vetter29407aa2014-04-24 23:55:08 +02004012 if (intel_crtc->config.has_dp_encoder)
4013 intel_dp_set_m_n(intel_crtc);
4014
4015 intel_set_pipe_timings(intel_crtc);
4016
4017 if (intel_crtc->config.has_pch_encoder) {
4018 intel_cpu_transcoder_set_m_n(intel_crtc,
4019 &intel_crtc->config.fdi_m_n);
4020 }
4021
4022 ironlake_set_pipeconf(crtc);
4023
4024 /* Set up the display plane register */
4025 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
4026 POSTING_READ(DSPCNTR(plane));
4027
4028 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4029 crtc->x, crtc->y);
4030
Jesse Barnesf67a5592011-01-05 10:31:48 -08004031 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004032
4033 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4034 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4035
Daniel Vetterf6736a12013-06-05 13:34:30 +02004036 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004037 if (encoder->pre_enable)
4038 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004039
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004040 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004041 /* Note: FDI PLL enabling _must_ be done before we enable the
4042 * cpu pipes, hence this is separate from all the other fdi/pch
4043 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004044 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004045 } else {
4046 assert_fdi_tx_disabled(dev_priv, pipe);
4047 assert_fdi_rx_disabled(dev_priv, pipe);
4048 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004049
Jesse Barnesb074cec2013-04-25 12:55:02 -07004050 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004051
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004052 /*
4053 * On ILK+ LUT must be loaded before the pipe is running but with
4054 * clocks enabled
4055 */
4056 intel_crtc_load_lut(crtc);
4057
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004058 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004059 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004060
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004061 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004062 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004063
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004064 for_each_encoder_on_crtc(dev, crtc, encoder)
4065 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004066
4067 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004068 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004069
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004070 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004071}
4072
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004073/* IPS only exists on ULT machines and is tied to pipe A. */
4074static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4075{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004076 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004077}
4078
Paulo Zanonie4916942013-09-20 16:21:19 -03004079/*
4080 * This implements the workaround described in the "notes" section of the mode
4081 * set sequence documentation. When going from no pipes or single pipe to
4082 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4083 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4084 */
4085static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4086{
4087 struct drm_device *dev = crtc->base.dev;
4088 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4089
4090 /* We want to get the other_active_crtc only if there's only 1 other
4091 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004092 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004093 if (!crtc_it->active || crtc_it == crtc)
4094 continue;
4095
4096 if (other_active_crtc)
4097 return;
4098
4099 other_active_crtc = crtc_it;
4100 }
4101 if (!other_active_crtc)
4102 return;
4103
4104 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4105 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4106}
4107
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004108static void haswell_crtc_enable(struct drm_crtc *crtc)
4109{
4110 struct drm_device *dev = crtc->dev;
4111 struct drm_i915_private *dev_priv = dev->dev_private;
4112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4113 struct intel_encoder *encoder;
4114 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004115 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004116
4117 WARN_ON(!crtc->enabled);
4118
4119 if (intel_crtc->active)
4120 return;
4121
Daniel Vetter229fca92014-04-24 23:55:09 +02004122 if (intel_crtc->config.has_dp_encoder)
4123 intel_dp_set_m_n(intel_crtc);
4124
4125 intel_set_pipe_timings(intel_crtc);
4126
4127 if (intel_crtc->config.has_pch_encoder) {
4128 intel_cpu_transcoder_set_m_n(intel_crtc,
4129 &intel_crtc->config.fdi_m_n);
4130 }
4131
4132 haswell_set_pipeconf(crtc);
4133
4134 intel_set_pipe_csc(crtc);
4135
4136 /* Set up the display plane register */
4137 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4138 POSTING_READ(DSPCNTR(plane));
4139
4140 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4141 crtc->x, crtc->y);
4142
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004143 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004144
4145 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4146 if (intel_crtc->config.has_pch_encoder)
4147 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4148
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004149 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004150 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004151
4152 for_each_encoder_on_crtc(dev, crtc, encoder)
4153 if (encoder->pre_enable)
4154 encoder->pre_enable(encoder);
4155
Paulo Zanoni1f544382012-10-24 11:32:00 -02004156 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004157
Jesse Barnesb074cec2013-04-25 12:55:02 -07004158 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004159
4160 /*
4161 * On ILK+ LUT must be loaded before the pipe is running but with
4162 * clocks enabled
4163 */
4164 intel_crtc_load_lut(crtc);
4165
Paulo Zanoni1f544382012-10-24 11:32:00 -02004166 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004167 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004168
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004169 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004170 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004171
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004172 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004174
Jani Nikula8807e552013-08-30 19:40:32 +03004175 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004176 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004177 intel_opregion_notify_encoder(encoder, true);
4178 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004179
Paulo Zanonie4916942013-09-20 16:21:19 -03004180 /* If we change the relative order between pipe/planes enabling, we need
4181 * to change the workaround. */
4182 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004183 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004184}
4185
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004186static void ironlake_pfit_disable(struct intel_crtc *crtc)
4187{
4188 struct drm_device *dev = crtc->base.dev;
4189 struct drm_i915_private *dev_priv = dev->dev_private;
4190 int pipe = crtc->pipe;
4191
4192 /* To avoid upsetting the power well on haswell only disable the pfit if
4193 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004194 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004195 I915_WRITE(PF_CTL(pipe), 0);
4196 I915_WRITE(PF_WIN_POS(pipe), 0);
4197 I915_WRITE(PF_WIN_SZ(pipe), 0);
4198 }
4199}
4200
Jesse Barnes6be4a602010-09-10 10:26:01 -07004201static void ironlake_crtc_disable(struct drm_crtc *crtc)
4202{
4203 struct drm_device *dev = crtc->dev;
4204 struct drm_i915_private *dev_priv = dev->dev_private;
4205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004206 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004207 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004208 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004209
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004210 if (!intel_crtc->active)
4211 return;
4212
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004213 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004214
Daniel Vetterea9d7582012-07-10 10:42:52 +02004215 for_each_encoder_on_crtc(dev, crtc, encoder)
4216 encoder->disable(encoder);
4217
Daniel Vetterd925c592013-06-05 13:34:04 +02004218 if (intel_crtc->config.has_pch_encoder)
4219 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4220
Jesse Barnesb24e7172011-01-04 15:09:30 -08004221 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004222
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004223 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004224
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004225 for_each_encoder_on_crtc(dev, crtc, encoder)
4226 if (encoder->post_disable)
4227 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004228
Daniel Vetterd925c592013-06-05 13:34:04 +02004229 if (intel_crtc->config.has_pch_encoder) {
4230 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004231
Daniel Vetterd925c592013-06-05 13:34:04 +02004232 ironlake_disable_pch_transcoder(dev_priv, pipe);
4233 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004234
Daniel Vetterd925c592013-06-05 13:34:04 +02004235 if (HAS_PCH_CPT(dev)) {
4236 /* disable TRANS_DP_CTL */
4237 reg = TRANS_DP_CTL(pipe);
4238 temp = I915_READ(reg);
4239 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4240 TRANS_DP_PORT_SEL_MASK);
4241 temp |= TRANS_DP_PORT_SEL_NONE;
4242 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004243
Daniel Vetterd925c592013-06-05 13:34:04 +02004244 /* disable DPLL_SEL */
4245 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004246 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004247 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004248 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004249
4250 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004251 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004252
4253 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004254 }
4255
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004256 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004257 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004258
4259 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004260 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004261 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004262}
4263
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004264static void haswell_crtc_disable(struct drm_crtc *crtc)
4265{
4266 struct drm_device *dev = crtc->dev;
4267 struct drm_i915_private *dev_priv = dev->dev_private;
4268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4269 struct intel_encoder *encoder;
4270 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004271 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004272
4273 if (!intel_crtc->active)
4274 return;
4275
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004276 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004277
Jani Nikula8807e552013-08-30 19:40:32 +03004278 for_each_encoder_on_crtc(dev, crtc, encoder) {
4279 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004280 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004281 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004282
Paulo Zanoni86642812013-04-12 17:57:57 -03004283 if (intel_crtc->config.has_pch_encoder)
4284 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004285 intel_disable_pipe(dev_priv, pipe);
4286
Paulo Zanoniad80a812012-10-24 16:06:19 -02004287 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004288
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004289 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004290
Paulo Zanoni1f544382012-10-24 11:32:00 -02004291 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004292
4293 for_each_encoder_on_crtc(dev, crtc, encoder)
4294 if (encoder->post_disable)
4295 encoder->post_disable(encoder);
4296
Daniel Vetter88adfff2013-03-28 10:42:01 +01004297 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004298 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004299 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004300 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004301 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004302
4303 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004304 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004305
4306 mutex_lock(&dev->struct_mutex);
4307 intel_update_fbc(dev);
4308 mutex_unlock(&dev->struct_mutex);
4309}
4310
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004311static void ironlake_crtc_off(struct drm_crtc *crtc)
4312{
4313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004314 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004315}
4316
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004317static void haswell_crtc_off(struct drm_crtc *crtc)
4318{
4319 intel_ddi_put_crtc_pll(crtc);
4320}
4321
Jesse Barnes2dd24552013-04-25 12:55:01 -07004322static void i9xx_pfit_enable(struct intel_crtc *crtc)
4323{
4324 struct drm_device *dev = crtc->base.dev;
4325 struct drm_i915_private *dev_priv = dev->dev_private;
4326 struct intel_crtc_config *pipe_config = &crtc->config;
4327
Daniel Vetter328d8e82013-05-08 10:36:31 +02004328 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004329 return;
4330
Daniel Vetterc0b03412013-05-28 12:05:54 +02004331 /*
4332 * The panel fitter should only be adjusted whilst the pipe is disabled,
4333 * according to register description and PRM.
4334 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004335 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4336 assert_pipe_disabled(dev_priv, crtc->pipe);
4337
Jesse Barnesb074cec2013-04-25 12:55:02 -07004338 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4339 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004340
4341 /* Border color in case we don't scale up to the full screen. Black by
4342 * default, change to something else for debugging. */
4343 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004344}
4345
Imre Deak77d22dc2014-03-05 16:20:52 +02004346#define for_each_power_domain(domain, mask) \
4347 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4348 if ((1 << (domain)) & (mask))
4349
Imre Deak319be8a2014-03-04 19:22:57 +02004350enum intel_display_power_domain
4351intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004352{
Imre Deak319be8a2014-03-04 19:22:57 +02004353 struct drm_device *dev = intel_encoder->base.dev;
4354 struct intel_digital_port *intel_dig_port;
4355
4356 switch (intel_encoder->type) {
4357 case INTEL_OUTPUT_UNKNOWN:
4358 /* Only DDI platforms should ever use this output type */
4359 WARN_ON_ONCE(!HAS_DDI(dev));
4360 case INTEL_OUTPUT_DISPLAYPORT:
4361 case INTEL_OUTPUT_HDMI:
4362 case INTEL_OUTPUT_EDP:
4363 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4364 switch (intel_dig_port->port) {
4365 case PORT_A:
4366 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4367 case PORT_B:
4368 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4369 case PORT_C:
4370 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4371 case PORT_D:
4372 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4373 default:
4374 WARN_ON_ONCE(1);
4375 return POWER_DOMAIN_PORT_OTHER;
4376 }
4377 case INTEL_OUTPUT_ANALOG:
4378 return POWER_DOMAIN_PORT_CRT;
4379 case INTEL_OUTPUT_DSI:
4380 return POWER_DOMAIN_PORT_DSI;
4381 default:
4382 return POWER_DOMAIN_PORT_OTHER;
4383 }
4384}
4385
4386static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4387{
4388 struct drm_device *dev = crtc->dev;
4389 struct intel_encoder *intel_encoder;
4390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4391 enum pipe pipe = intel_crtc->pipe;
4392 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004393 unsigned long mask;
4394 enum transcoder transcoder;
4395
4396 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4397
4398 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4399 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4400 if (pfit_enabled)
4401 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4402
Imre Deak319be8a2014-03-04 19:22:57 +02004403 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4404 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4405
Imre Deak77d22dc2014-03-05 16:20:52 +02004406 return mask;
4407}
4408
4409void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4410 bool enable)
4411{
4412 if (dev_priv->power_domains.init_power_on == enable)
4413 return;
4414
4415 if (enable)
4416 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4417 else
4418 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4419
4420 dev_priv->power_domains.init_power_on = enable;
4421}
4422
4423static void modeset_update_crtc_power_domains(struct drm_device *dev)
4424{
4425 struct drm_i915_private *dev_priv = dev->dev_private;
4426 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4427 struct intel_crtc *crtc;
4428
4429 /*
4430 * First get all needed power domains, then put all unneeded, to avoid
4431 * any unnecessary toggling of the power wells.
4432 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004433 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004434 enum intel_display_power_domain domain;
4435
4436 if (!crtc->base.enabled)
4437 continue;
4438
Imre Deak319be8a2014-03-04 19:22:57 +02004439 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004440
4441 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4442 intel_display_power_get(dev_priv, domain);
4443 }
4444
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004445 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004446 enum intel_display_power_domain domain;
4447
4448 for_each_power_domain(domain, crtc->enabled_power_domains)
4449 intel_display_power_put(dev_priv, domain);
4450
4451 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4452 }
4453
4454 intel_display_set_init_power(dev_priv, false);
4455}
4456
Jesse Barnes586f49d2013-11-04 16:06:59 -08004457int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004458{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004459 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004460
Jesse Barnes586f49d2013-11-04 16:06:59 -08004461 /* Obtain SKU information */
4462 mutex_lock(&dev_priv->dpio_lock);
4463 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4464 CCK_FUSE_HPLL_FREQ_MASK;
4465 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466
Jesse Barnes586f49d2013-11-04 16:06:59 -08004467 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004468}
4469
4470/* Adjust CDclk dividers to allow high res or save power if possible */
4471static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4472{
4473 struct drm_i915_private *dev_priv = dev->dev_private;
4474 u32 val, cmd;
4475
Imre Deakd60c4472014-03-27 17:45:10 +02004476 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4477 dev_priv->vlv_cdclk_freq = cdclk;
4478
Jesse Barnes30a970c2013-11-04 13:48:12 -08004479 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4480 cmd = 2;
4481 else if (cdclk == 266)
4482 cmd = 1;
4483 else
4484 cmd = 0;
4485
4486 mutex_lock(&dev_priv->rps.hw_lock);
4487 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4488 val &= ~DSPFREQGUAR_MASK;
4489 val |= (cmd << DSPFREQGUAR_SHIFT);
4490 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4491 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4492 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4493 50)) {
4494 DRM_ERROR("timed out waiting for CDclk change\n");
4495 }
4496 mutex_unlock(&dev_priv->rps.hw_lock);
4497
4498 if (cdclk == 400) {
4499 u32 divider, vco;
4500
4501 vco = valleyview_get_vco(dev_priv);
4502 divider = ((vco << 1) / cdclk) - 1;
4503
4504 mutex_lock(&dev_priv->dpio_lock);
4505 /* adjust cdclk divider */
4506 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4507 val &= ~0xf;
4508 val |= divider;
4509 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4510 mutex_unlock(&dev_priv->dpio_lock);
4511 }
4512
4513 mutex_lock(&dev_priv->dpio_lock);
4514 /* adjust self-refresh exit latency value */
4515 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4516 val &= ~0x7f;
4517
4518 /*
4519 * For high bandwidth configs, we set a higher latency in the bunit
4520 * so that the core display fetch happens in time to avoid underruns.
4521 */
4522 if (cdclk == 400)
4523 val |= 4500 / 250; /* 4.5 usec */
4524 else
4525 val |= 3000 / 250; /* 3.0 usec */
4526 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4527 mutex_unlock(&dev_priv->dpio_lock);
4528
4529 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4530 intel_i2c_reset(dev);
4531}
4532
Imre Deakd60c4472014-03-27 17:45:10 +02004533int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004534{
4535 int cur_cdclk, vco;
4536 int divider;
4537
4538 vco = valleyview_get_vco(dev_priv);
4539
4540 mutex_lock(&dev_priv->dpio_lock);
4541 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4542 mutex_unlock(&dev_priv->dpio_lock);
4543
4544 divider &= 0xf;
4545
4546 cur_cdclk = (vco << 1) / (divider + 1);
4547
4548 return cur_cdclk;
4549}
4550
4551static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4552 int max_pixclk)
4553{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004554 /*
4555 * Really only a few cases to deal with, as only 4 CDclks are supported:
4556 * 200MHz
4557 * 267MHz
4558 * 320MHz
4559 * 400MHz
4560 * So we check to see whether we're above 90% of the lower bin and
4561 * adjust if needed.
4562 */
4563 if (max_pixclk > 288000) {
4564 return 400;
4565 } else if (max_pixclk > 240000) {
4566 return 320;
4567 } else
4568 return 266;
4569 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4570}
4571
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004572/* compute the max pixel clock for new configuration */
4573static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004574{
4575 struct drm_device *dev = dev_priv->dev;
4576 struct intel_crtc *intel_crtc;
4577 int max_pixclk = 0;
4578
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004579 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004580 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004581 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004582 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004583 }
4584
4585 return max_pixclk;
4586}
4587
4588static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004589 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004590{
4591 struct drm_i915_private *dev_priv = dev->dev_private;
4592 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004593 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004594
Imre Deakd60c4472014-03-27 17:45:10 +02004595 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4596 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004597 return;
4598
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004599 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004600 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601 if (intel_crtc->base.enabled)
4602 *prepare_pipes |= (1 << intel_crtc->pipe);
4603}
4604
4605static void valleyview_modeset_global_resources(struct drm_device *dev)
4606{
4607 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004608 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004609 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4610
Imre Deakd60c4472014-03-27 17:45:10 +02004611 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004612 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004613 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004614}
4615
Jesse Barnes89b667f2013-04-18 14:51:36 -07004616static void valleyview_crtc_enable(struct drm_crtc *crtc)
4617{
4618 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004619 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4621 struct intel_encoder *encoder;
4622 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004623 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004624 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004625 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004626
4627 WARN_ON(!crtc->enabled);
4628
4629 if (intel_crtc->active)
4630 return;
4631
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004632 vlv_prepare_pll(intel_crtc);
4633
Daniel Vetter5b18e572014-04-24 23:55:06 +02004634 /* Set up the display plane register */
4635 dspcntr = DISPPLANE_GAMMA_ENABLE;
4636
4637 if (intel_crtc->config.has_dp_encoder)
4638 intel_dp_set_m_n(intel_crtc);
4639
4640 intel_set_pipe_timings(intel_crtc);
4641
4642 /* pipesrc and dspsize control the size that is scaled from,
4643 * which should always be the user's requested size.
4644 */
4645 I915_WRITE(DSPSIZE(plane),
4646 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4647 (intel_crtc->config.pipe_src_w - 1));
4648 I915_WRITE(DSPPOS(plane), 0);
4649
4650 i9xx_set_pipeconf(intel_crtc);
4651
4652 I915_WRITE(DSPCNTR(plane), dspcntr);
4653 POSTING_READ(DSPCNTR(plane));
4654
4655 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4656 crtc->x, crtc->y);
4657
Jesse Barnes89b667f2013-04-18 14:51:36 -07004658 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004659
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004660 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4661
Jesse Barnes89b667f2013-04-18 14:51:36 -07004662 for_each_encoder_on_crtc(dev, crtc, encoder)
4663 if (encoder->pre_pll_enable)
4664 encoder->pre_pll_enable(encoder);
4665
Jani Nikula23538ef2013-08-27 15:12:22 +03004666 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4667
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004668 if (!is_dsi) {
4669 if (IS_CHERRYVIEW(dev))
4670 chv_enable_pll(intel_crtc);
4671 else
4672 vlv_enable_pll(intel_crtc);
4673 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004674
4675 for_each_encoder_on_crtc(dev, crtc, encoder)
4676 if (encoder->pre_enable)
4677 encoder->pre_enable(encoder);
4678
Jesse Barnes2dd24552013-04-25 12:55:01 -07004679 i9xx_pfit_enable(intel_crtc);
4680
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004681 intel_crtc_load_lut(crtc);
4682
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004683 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004684 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004685
Jani Nikula50049452013-07-30 12:20:32 +03004686 for_each_encoder_on_crtc(dev, crtc, encoder)
4687 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004688
4689 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004690
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004691 /* Underruns don't raise interrupts, so check manually. */
4692 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004693}
4694
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004695static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4696{
4697 struct drm_device *dev = crtc->base.dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699
4700 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4701 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4702}
4703
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004704static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004705{
4706 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004709 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004711 int plane = intel_crtc->plane;
4712 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004713
Daniel Vetter08a48462012-07-02 11:43:47 +02004714 WARN_ON(!crtc->enabled);
4715
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004716 if (intel_crtc->active)
4717 return;
4718
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004719 i9xx_set_pll_dividers(intel_crtc);
4720
Daniel Vetter5b18e572014-04-24 23:55:06 +02004721 /* Set up the display plane register */
4722 dspcntr = DISPPLANE_GAMMA_ENABLE;
4723
4724 if (pipe == 0)
4725 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4726 else
4727 dspcntr |= DISPPLANE_SEL_PIPE_B;
4728
4729 if (intel_crtc->config.has_dp_encoder)
4730 intel_dp_set_m_n(intel_crtc);
4731
4732 intel_set_pipe_timings(intel_crtc);
4733
4734 /* pipesrc and dspsize control the size that is scaled from,
4735 * which should always be the user's requested size.
4736 */
4737 I915_WRITE(DSPSIZE(plane),
4738 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4739 (intel_crtc->config.pipe_src_w - 1));
4740 I915_WRITE(DSPPOS(plane), 0);
4741
4742 i9xx_set_pipeconf(intel_crtc);
4743
4744 I915_WRITE(DSPCNTR(plane), dspcntr);
4745 POSTING_READ(DSPCNTR(plane));
4746
4747 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4748 crtc->x, crtc->y);
4749
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004750 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004751
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004752 if (!IS_GEN2(dev))
4753 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4754
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004755 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004756 if (encoder->pre_enable)
4757 encoder->pre_enable(encoder);
4758
Daniel Vetterf6736a12013-06-05 13:34:30 +02004759 i9xx_enable_pll(intel_crtc);
4760
Jesse Barnes2dd24552013-04-25 12:55:01 -07004761 i9xx_pfit_enable(intel_crtc);
4762
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004763 intel_crtc_load_lut(crtc);
4764
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004765 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004766 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004767
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004768 for_each_encoder_on_crtc(dev, crtc, encoder)
4769 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004770
4771 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004772
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004773 /*
4774 * Gen2 reports pipe underruns whenever all planes are disabled.
4775 * So don't enable underrun reporting before at least some planes
4776 * are enabled.
4777 * FIXME: Need to fix the logic to work when we turn off all planes
4778 * but leave the pipe running.
4779 */
4780 if (IS_GEN2(dev))
4781 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4782
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004783 /* Underruns don't raise interrupts, so check manually. */
4784 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004785}
4786
Daniel Vetter87476d62013-04-11 16:29:06 +02004787static void i9xx_pfit_disable(struct intel_crtc *crtc)
4788{
4789 struct drm_device *dev = crtc->base.dev;
4790 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004791
4792 if (!crtc->config.gmch_pfit.control)
4793 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004794
4795 assert_pipe_disabled(dev_priv, crtc->pipe);
4796
Daniel Vetter328d8e82013-05-08 10:36:31 +02004797 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4798 I915_READ(PFIT_CONTROL));
4799 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004800}
4801
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004802static void i9xx_crtc_disable(struct drm_crtc *crtc)
4803{
4804 struct drm_device *dev = crtc->dev;
4805 struct drm_i915_private *dev_priv = dev->dev_private;
4806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004807 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004808 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004809
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004810 if (!intel_crtc->active)
4811 return;
4812
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004813 /*
4814 * Gen2 reports pipe underruns whenever all planes are disabled.
4815 * So diasble underrun reporting before all the planes get disabled.
4816 * FIXME: Need to fix the logic to work when we turn off all planes
4817 * but leave the pipe running.
4818 */
4819 if (IS_GEN2(dev))
4820 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4821
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004822 intel_crtc_disable_planes(crtc);
4823
Daniel Vetterea9d7582012-07-10 10:42:52 +02004824 for_each_encoder_on_crtc(dev, crtc, encoder)
4825 encoder->disable(encoder);
4826
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004827 /*
4828 * On gen2 planes are double buffered but the pipe isn't, so we must
4829 * wait for planes to fully turn off before disabling the pipe.
4830 */
4831 if (IS_GEN2(dev))
4832 intel_wait_for_vblank(dev, pipe);
4833
Jesse Barnesb24e7172011-01-04 15:09:30 -08004834 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004835
Daniel Vetter87476d62013-04-11 16:29:06 +02004836 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004837
Jesse Barnes89b667f2013-04-18 14:51:36 -07004838 for_each_encoder_on_crtc(dev, crtc, encoder)
4839 if (encoder->post_disable)
4840 encoder->post_disable(encoder);
4841
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004842 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4843 if (IS_CHERRYVIEW(dev))
4844 chv_disable_pll(dev_priv, pipe);
4845 else if (IS_VALLEYVIEW(dev))
4846 vlv_disable_pll(dev_priv, pipe);
4847 else
4848 i9xx_disable_pll(dev_priv, pipe);
4849 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004850
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004851 if (!IS_GEN2(dev))
4852 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4853
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004854 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004855 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004856
Daniel Vetterefa96242014-04-24 23:55:02 +02004857 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004858 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004859 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004860}
4861
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004862static void i9xx_crtc_off(struct drm_crtc *crtc)
4863{
4864}
4865
Daniel Vetter976f8a22012-07-08 22:34:21 +02004866static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4867 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004868{
4869 struct drm_device *dev = crtc->dev;
4870 struct drm_i915_master_private *master_priv;
4871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4872 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004873
4874 if (!dev->primary->master)
4875 return;
4876
4877 master_priv = dev->primary->master->driver_priv;
4878 if (!master_priv->sarea_priv)
4879 return;
4880
Jesse Barnes79e53942008-11-07 14:24:08 -08004881 switch (pipe) {
4882 case 0:
4883 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4884 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4885 break;
4886 case 1:
4887 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4888 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4889 break;
4890 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004891 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004892 break;
4893 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004894}
4895
Daniel Vetter976f8a22012-07-08 22:34:21 +02004896/**
4897 * Sets the power management mode of the pipe and plane.
4898 */
4899void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004900{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004901 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004902 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004904 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004905 enum intel_display_power_domain domain;
4906 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004907 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004908
Daniel Vetter976f8a22012-07-08 22:34:21 +02004909 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4910 enable |= intel_encoder->connectors_active;
4911
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004912 if (enable) {
4913 if (!intel_crtc->active) {
4914 /*
4915 * FIXME: DDI plls and relevant code isn't converted
4916 * yet, so do runtime PM for DPMS only for all other
4917 * platforms for now.
4918 */
4919 if (!HAS_DDI(dev)) {
4920 domains = get_crtc_power_domains(crtc);
4921 for_each_power_domain(domain, domains)
4922 intel_display_power_get(dev_priv, domain);
4923 intel_crtc->enabled_power_domains = domains;
4924 }
4925
4926 dev_priv->display.crtc_enable(crtc);
4927 }
4928 } else {
4929 if (intel_crtc->active) {
4930 dev_priv->display.crtc_disable(crtc);
4931
4932 if (!HAS_DDI(dev)) {
4933 domains = intel_crtc->enabled_power_domains;
4934 for_each_power_domain(domain, domains)
4935 intel_display_power_put(dev_priv, domain);
4936 intel_crtc->enabled_power_domains = 0;
4937 }
4938 }
4939 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004940
4941 intel_crtc_update_sarea(crtc, enable);
4942}
4943
Daniel Vetter976f8a22012-07-08 22:34:21 +02004944static void intel_crtc_disable(struct drm_crtc *crtc)
4945{
4946 struct drm_device *dev = crtc->dev;
4947 struct drm_connector *connector;
4948 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettera071fa02014-06-18 23:28:09 +02004949 struct drm_i915_gem_object *old_obj;
4950 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004951
4952 /* crtc should still be enabled when we disable it. */
4953 WARN_ON(!crtc->enabled);
4954
4955 dev_priv->display.crtc_disable(crtc);
4956 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004957 dev_priv->display.off(crtc);
4958
Chris Wilson931872f2012-01-16 23:01:13 +00004959 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004960 assert_cursor_disabled(dev_priv, pipe);
4961 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004962
Matt Roperf4510a22014-04-01 15:22:40 -07004963 if (crtc->primary->fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +02004964 old_obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004965 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004966 intel_unpin_fb_obj(old_obj);
4967 i915_gem_track_fb(old_obj, NULL,
4968 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004969 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004970 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004971 }
4972
4973 /* Update computed state. */
4974 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4975 if (!connector->encoder || !connector->encoder->crtc)
4976 continue;
4977
4978 if (connector->encoder->crtc != crtc)
4979 continue;
4980
4981 connector->dpms = DRM_MODE_DPMS_OFF;
4982 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004983 }
4984}
4985
Chris Wilsonea5b2132010-08-04 13:50:23 +01004986void intel_encoder_destroy(struct drm_encoder *encoder)
4987{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004988 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004989
Chris Wilsonea5b2132010-08-04 13:50:23 +01004990 drm_encoder_cleanup(encoder);
4991 kfree(intel_encoder);
4992}
4993
Damien Lespiau92373292013-08-08 22:28:57 +01004994/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004995 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4996 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004997static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004998{
4999 if (mode == DRM_MODE_DPMS_ON) {
5000 encoder->connectors_active = true;
5001
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005002 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005003 } else {
5004 encoder->connectors_active = false;
5005
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005006 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005007 }
5008}
5009
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005010/* Cross check the actual hw state with our own modeset state tracking (and it's
5011 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005012static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005013{
5014 if (connector->get_hw_state(connector)) {
5015 struct intel_encoder *encoder = connector->encoder;
5016 struct drm_crtc *crtc;
5017 bool encoder_enabled;
5018 enum pipe pipe;
5019
5020 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5021 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005022 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023
5024 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5025 "wrong connector dpms state\n");
5026 WARN(connector->base.encoder != &encoder->base,
5027 "active connector not linked to encoder\n");
5028 WARN(!encoder->connectors_active,
5029 "encoder->connectors_active not set\n");
5030
5031 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5032 WARN(!encoder_enabled, "encoder not enabled\n");
5033 if (WARN_ON(!encoder->base.crtc))
5034 return;
5035
5036 crtc = encoder->base.crtc;
5037
5038 WARN(!crtc->enabled, "crtc not enabled\n");
5039 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5040 WARN(pipe != to_intel_crtc(crtc)->pipe,
5041 "encoder active on the wrong pipe\n");
5042 }
5043}
5044
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005045/* Even simpler default implementation, if there's really no special case to
5046 * consider. */
5047void intel_connector_dpms(struct drm_connector *connector, int mode)
5048{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005049 /* All the simple cases only support two dpms states. */
5050 if (mode != DRM_MODE_DPMS_ON)
5051 mode = DRM_MODE_DPMS_OFF;
5052
5053 if (mode == connector->dpms)
5054 return;
5055
5056 connector->dpms = mode;
5057
5058 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005059 if (connector->encoder)
5060 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005061
Daniel Vetterb9805142012-08-31 17:37:33 +02005062 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005063}
5064
Daniel Vetterf0947c32012-07-02 13:10:34 +02005065/* Simple connector->get_hw_state implementation for encoders that support only
5066 * one connector and no cloning and hence the encoder state determines the state
5067 * of the connector. */
5068bool intel_connector_get_hw_state(struct intel_connector *connector)
5069{
Daniel Vetter24929352012-07-02 20:28:59 +02005070 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005071 struct intel_encoder *encoder = connector->encoder;
5072
5073 return encoder->get_hw_state(encoder, &pipe);
5074}
5075
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005076static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5077 struct intel_crtc_config *pipe_config)
5078{
5079 struct drm_i915_private *dev_priv = dev->dev_private;
5080 struct intel_crtc *pipe_B_crtc =
5081 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5082
5083 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5084 pipe_name(pipe), pipe_config->fdi_lanes);
5085 if (pipe_config->fdi_lanes > 4) {
5086 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5087 pipe_name(pipe), pipe_config->fdi_lanes);
5088 return false;
5089 }
5090
Paulo Zanonibafb6552013-11-02 21:07:44 -07005091 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005092 if (pipe_config->fdi_lanes > 2) {
5093 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5094 pipe_config->fdi_lanes);
5095 return false;
5096 } else {
5097 return true;
5098 }
5099 }
5100
5101 if (INTEL_INFO(dev)->num_pipes == 2)
5102 return true;
5103
5104 /* Ivybridge 3 pipe is really complicated */
5105 switch (pipe) {
5106 case PIPE_A:
5107 return true;
5108 case PIPE_B:
5109 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5110 pipe_config->fdi_lanes > 2) {
5111 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5112 pipe_name(pipe), pipe_config->fdi_lanes);
5113 return false;
5114 }
5115 return true;
5116 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005117 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005118 pipe_B_crtc->config.fdi_lanes <= 2) {
5119 if (pipe_config->fdi_lanes > 2) {
5120 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5121 pipe_name(pipe), pipe_config->fdi_lanes);
5122 return false;
5123 }
5124 } else {
5125 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5126 return false;
5127 }
5128 return true;
5129 default:
5130 BUG();
5131 }
5132}
5133
Daniel Vettere29c22c2013-02-21 00:00:16 +01005134#define RETRY 1
5135static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5136 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005137{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005138 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005139 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005140 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005141 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005142
Daniel Vettere29c22c2013-02-21 00:00:16 +01005143retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005144 /* FDI is a binary signal running at ~2.7GHz, encoding
5145 * each output octet as 10 bits. The actual frequency
5146 * is stored as a divider into a 100MHz clock, and the
5147 * mode pixel clock is stored in units of 1KHz.
5148 * Hence the bw of each lane in terms of the mode signal
5149 * is:
5150 */
5151 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5152
Damien Lespiau241bfc32013-09-25 16:45:37 +01005153 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005154
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005155 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005156 pipe_config->pipe_bpp);
5157
5158 pipe_config->fdi_lanes = lane;
5159
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005160 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005161 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005162
Daniel Vettere29c22c2013-02-21 00:00:16 +01005163 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5164 intel_crtc->pipe, pipe_config);
5165 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5166 pipe_config->pipe_bpp -= 2*3;
5167 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5168 pipe_config->pipe_bpp);
5169 needs_recompute = true;
5170 pipe_config->bw_constrained = true;
5171
5172 goto retry;
5173 }
5174
5175 if (needs_recompute)
5176 return RETRY;
5177
5178 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005179}
5180
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005181static void hsw_compute_ips_config(struct intel_crtc *crtc,
5182 struct intel_crtc_config *pipe_config)
5183{
Jani Nikulad330a952014-01-21 11:24:25 +02005184 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005185 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005186 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005187}
5188
Daniel Vettera43f6e02013-06-07 23:10:32 +02005189static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005190 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005191{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005192 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005193 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005194
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005195 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005196 if (INTEL_INFO(dev)->gen < 4) {
5197 struct drm_i915_private *dev_priv = dev->dev_private;
5198 int clock_limit =
5199 dev_priv->display.get_display_clock_speed(dev);
5200
5201 /*
5202 * Enable pixel doubling when the dot clock
5203 * is > 90% of the (display) core speed.
5204 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005205 * GDG double wide on either pipe,
5206 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005207 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005208 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005209 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005210 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005211 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005212 }
5213
Damien Lespiau241bfc32013-09-25 16:45:37 +01005214 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005215 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005216 }
Chris Wilson89749352010-09-12 18:25:19 +01005217
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005218 /*
5219 * Pipe horizontal size must be even in:
5220 * - DVO ganged mode
5221 * - LVDS dual channel mode
5222 * - Double wide pipe
5223 */
5224 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5225 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5226 pipe_config->pipe_src_w &= ~1;
5227
Damien Lespiau8693a822013-05-03 18:48:11 +01005228 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5229 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005230 */
5231 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5232 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005233 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005234
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005235 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005236 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005237 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005238 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5239 * for lvds. */
5240 pipe_config->pipe_bpp = 8*3;
5241 }
5242
Damien Lespiauf5adf942013-06-24 18:29:34 +01005243 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005244 hsw_compute_ips_config(crtc, pipe_config);
5245
5246 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5247 * clock survives for now. */
5248 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5249 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005250
Daniel Vetter877d48d2013-04-19 11:24:43 +02005251 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005252 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005253
Daniel Vettere29c22c2013-02-21 00:00:16 +01005254 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005255}
5256
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005257static int valleyview_get_display_clock_speed(struct drm_device *dev)
5258{
5259 return 400000; /* FIXME */
5260}
5261
Jesse Barnese70236a2009-09-21 10:42:27 -07005262static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005263{
Jesse Barnese70236a2009-09-21 10:42:27 -07005264 return 400000;
5265}
Jesse Barnes79e53942008-11-07 14:24:08 -08005266
Jesse Barnese70236a2009-09-21 10:42:27 -07005267static int i915_get_display_clock_speed(struct drm_device *dev)
5268{
5269 return 333000;
5270}
Jesse Barnes79e53942008-11-07 14:24:08 -08005271
Jesse Barnese70236a2009-09-21 10:42:27 -07005272static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5273{
5274 return 200000;
5275}
Jesse Barnes79e53942008-11-07 14:24:08 -08005276
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005277static int pnv_get_display_clock_speed(struct drm_device *dev)
5278{
5279 u16 gcfgc = 0;
5280
5281 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5282
5283 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5284 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5285 return 267000;
5286 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5287 return 333000;
5288 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5289 return 444000;
5290 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5291 return 200000;
5292 default:
5293 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5294 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5295 return 133000;
5296 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5297 return 167000;
5298 }
5299}
5300
Jesse Barnese70236a2009-09-21 10:42:27 -07005301static int i915gm_get_display_clock_speed(struct drm_device *dev)
5302{
5303 u16 gcfgc = 0;
5304
5305 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5306
5307 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005308 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005309 else {
5310 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5311 case GC_DISPLAY_CLOCK_333_MHZ:
5312 return 333000;
5313 default:
5314 case GC_DISPLAY_CLOCK_190_200_MHZ:
5315 return 190000;
5316 }
5317 }
5318}
Jesse Barnes79e53942008-11-07 14:24:08 -08005319
Jesse Barnese70236a2009-09-21 10:42:27 -07005320static int i865_get_display_clock_speed(struct drm_device *dev)
5321{
5322 return 266000;
5323}
5324
5325static int i855_get_display_clock_speed(struct drm_device *dev)
5326{
5327 u16 hpllcc = 0;
5328 /* Assume that the hardware is in the high speed state. This
5329 * should be the default.
5330 */
5331 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5332 case GC_CLOCK_133_200:
5333 case GC_CLOCK_100_200:
5334 return 200000;
5335 case GC_CLOCK_166_250:
5336 return 250000;
5337 case GC_CLOCK_100_133:
5338 return 133000;
5339 }
5340
5341 /* Shouldn't happen */
5342 return 0;
5343}
5344
5345static int i830_get_display_clock_speed(struct drm_device *dev)
5346{
5347 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005348}
5349
Zhenyu Wang2c072452009-06-05 15:38:42 +08005350static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005351intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005352{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005353 while (*num > DATA_LINK_M_N_MASK ||
5354 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005355 *num >>= 1;
5356 *den >>= 1;
5357 }
5358}
5359
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005360static void compute_m_n(unsigned int m, unsigned int n,
5361 uint32_t *ret_m, uint32_t *ret_n)
5362{
5363 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5364 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5365 intel_reduce_m_n_ratio(ret_m, ret_n);
5366}
5367
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005368void
5369intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5370 int pixel_clock, int link_clock,
5371 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005372{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005373 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005374
5375 compute_m_n(bits_per_pixel * pixel_clock,
5376 link_clock * nlanes * 8,
5377 &m_n->gmch_m, &m_n->gmch_n);
5378
5379 compute_m_n(pixel_clock, link_clock,
5380 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005381}
5382
Chris Wilsona7615032011-01-12 17:04:08 +00005383static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5384{
Jani Nikulad330a952014-01-21 11:24:25 +02005385 if (i915.panel_use_ssc >= 0)
5386 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005387 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005388 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005389}
5390
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005391static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5392{
5393 struct drm_device *dev = crtc->dev;
5394 struct drm_i915_private *dev_priv = dev->dev_private;
5395 int refclk;
5396
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005397 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005398 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005399 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005400 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005401 refclk = dev_priv->vbt.lvds_ssc_freq;
5402 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005403 } else if (!IS_GEN2(dev)) {
5404 refclk = 96000;
5405 } else {
5406 refclk = 48000;
5407 }
5408
5409 return refclk;
5410}
5411
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005412static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005413{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005414 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005415}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005416
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005417static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5418{
5419 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005420}
5421
Daniel Vetterf47709a2013-03-28 10:42:02 +01005422static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005423 intel_clock_t *reduced_clock)
5424{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005425 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005426 u32 fp, fp2 = 0;
5427
5428 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005429 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005430 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005432 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005433 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005434 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005435 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005436 }
5437
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005438 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005439
Daniel Vetterf47709a2013-03-28 10:42:02 +01005440 crtc->lowfreq_avail = false;
5441 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005442 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005443 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005444 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005445 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005446 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005447 }
5448}
5449
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005450static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5451 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005452{
5453 u32 reg_val;
5454
5455 /*
5456 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5457 * and set it to a reasonable value instead.
5458 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005459 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005460 reg_val &= 0xffffff00;
5461 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005462 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005463
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005464 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005465 reg_val &= 0x8cffffff;
5466 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005467 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005468
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005469 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005470 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005471 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005472
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005473 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005474 reg_val &= 0x00ffffff;
5475 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005476 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005477}
5478
Daniel Vetterb5518422013-05-03 11:49:48 +02005479static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5480 struct intel_link_m_n *m_n)
5481{
5482 struct drm_device *dev = crtc->base.dev;
5483 struct drm_i915_private *dev_priv = dev->dev_private;
5484 int pipe = crtc->pipe;
5485
Daniel Vettere3b95f12013-05-03 11:49:49 +02005486 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5487 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5488 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5489 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005490}
5491
5492static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5493 struct intel_link_m_n *m_n)
5494{
5495 struct drm_device *dev = crtc->base.dev;
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 int pipe = crtc->pipe;
5498 enum transcoder transcoder = crtc->config.cpu_transcoder;
5499
5500 if (INTEL_INFO(dev)->gen >= 5) {
5501 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5502 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5503 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5504 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5505 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005506 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5507 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5508 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5509 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005510 }
5511}
5512
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005513static void intel_dp_set_m_n(struct intel_crtc *crtc)
5514{
5515 if (crtc->config.has_pch_encoder)
5516 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5517 else
5518 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5519}
5520
Daniel Vetterf47709a2013-03-28 10:42:02 +01005521static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005522{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005523 u32 dpll, dpll_md;
5524
5525 /*
5526 * Enable DPIO clock input. We should never disable the reference
5527 * clock for pipe B, since VGA hotplug / manual detection depends
5528 * on it.
5529 */
5530 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5531 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5532 /* We should never disable this, set it here for state tracking */
5533 if (crtc->pipe == PIPE_B)
5534 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5535 dpll |= DPLL_VCO_ENABLE;
5536 crtc->config.dpll_hw_state.dpll = dpll;
5537
5538 dpll_md = (crtc->config.pixel_multiplier - 1)
5539 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5540 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5541}
5542
5543static void vlv_prepare_pll(struct intel_crtc *crtc)
5544{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005545 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005546 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005547 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005548 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005549 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005550 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005551
Daniel Vetter09153002012-12-12 14:06:44 +01005552 mutex_lock(&dev_priv->dpio_lock);
5553
Daniel Vetterf47709a2013-03-28 10:42:02 +01005554 bestn = crtc->config.dpll.n;
5555 bestm1 = crtc->config.dpll.m1;
5556 bestm2 = crtc->config.dpll.m2;
5557 bestp1 = crtc->config.dpll.p1;
5558 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005559
Jesse Barnes89b667f2013-04-18 14:51:36 -07005560 /* See eDP HDMI DPIO driver vbios notes doc */
5561
5562 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005563 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005564 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005565
5566 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005567 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005568
5569 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005570 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005571 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005572 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005573
5574 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005575 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005576
5577 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005578 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5579 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5580 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005581 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005582
5583 /*
5584 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5585 * but we don't support that).
5586 * Note: don't use the DAC post divider as it seems unstable.
5587 */
5588 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005589 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005590
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005591 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005592 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005593
Jesse Barnes89b667f2013-04-18 14:51:36 -07005594 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005595 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005596 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005597 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005598 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005599 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005600 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005601 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005602 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005603
Jesse Barnes89b667f2013-04-18 14:51:36 -07005604 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5605 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5606 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005607 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005608 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005609 0x0df40000);
5610 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005611 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005612 0x0df70000);
5613 } else { /* HDMI or VGA */
5614 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005615 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005616 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005617 0x0df70000);
5618 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005619 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 0x0df40000);
5621 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005622
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005623 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005624 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5625 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5626 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5627 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005628 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005629
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005630 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005631 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005632}
5633
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005634static void chv_update_pll(struct intel_crtc *crtc)
5635{
5636 struct drm_device *dev = crtc->base.dev;
5637 struct drm_i915_private *dev_priv = dev->dev_private;
5638 int pipe = crtc->pipe;
5639 int dpll_reg = DPLL(crtc->pipe);
5640 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005641 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005642 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5643 int refclk;
5644
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005645 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5646 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5647 DPLL_VCO_ENABLE;
5648 if (pipe != PIPE_A)
5649 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5650
5651 crtc->config.dpll_hw_state.dpll_md =
5652 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005653
5654 bestn = crtc->config.dpll.n;
5655 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5656 bestm1 = crtc->config.dpll.m1;
5657 bestm2 = crtc->config.dpll.m2 >> 22;
5658 bestp1 = crtc->config.dpll.p1;
5659 bestp2 = crtc->config.dpll.p2;
5660
5661 /*
5662 * Enable Refclk and SSC
5663 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005664 I915_WRITE(dpll_reg,
5665 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5666
5667 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005668
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005669 /* p1 and p2 divider */
5670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5671 5 << DPIO_CHV_S1_DIV_SHIFT |
5672 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5673 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5674 1 << DPIO_CHV_K_DIV_SHIFT);
5675
5676 /* Feedback post-divider - m2 */
5677 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5678
5679 /* Feedback refclk divider - n and m1 */
5680 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5681 DPIO_CHV_M1_DIV_BY_2 |
5682 1 << DPIO_CHV_N_DIV_SHIFT);
5683
5684 /* M2 fraction division */
5685 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5686
5687 /* M2 fraction division enable */
5688 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5689 DPIO_CHV_FRAC_DIV_EN |
5690 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5691
5692 /* Loop filter */
5693 refclk = i9xx_get_refclk(&crtc->base, 0);
5694 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5695 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5696 if (refclk == 100000)
5697 intcoeff = 11;
5698 else if (refclk == 38400)
5699 intcoeff = 10;
5700 else
5701 intcoeff = 9;
5702 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5703 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5704
5705 /* AFC Recal */
5706 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5707 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5708 DPIO_AFC_RECAL);
5709
5710 mutex_unlock(&dev_priv->dpio_lock);
5711}
5712
Daniel Vetterf47709a2013-03-28 10:42:02 +01005713static void i9xx_update_pll(struct intel_crtc *crtc,
5714 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005715 int num_connectors)
5716{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005717 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005719 u32 dpll;
5720 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005722
Daniel Vetterf47709a2013-03-28 10:42:02 +01005723 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305724
Daniel Vetterf47709a2013-03-28 10:42:02 +01005725 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5726 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005727
5728 dpll = DPLL_VGA_MODE_DIS;
5729
Daniel Vetterf47709a2013-03-28 10:42:02 +01005730 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005731 dpll |= DPLLB_MODE_LVDS;
5732 else
5733 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005734
Daniel Vetteref1b4602013-06-01 17:17:04 +02005735 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005736 dpll |= (crtc->config.pixel_multiplier - 1)
5737 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005738 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005739
5740 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005741 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005742
Daniel Vetterf47709a2013-03-28 10:42:02 +01005743 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005744 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005745
5746 /* compute bitmask from p1 value */
5747 if (IS_PINEVIEW(dev))
5748 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5749 else {
5750 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5751 if (IS_G4X(dev) && reduced_clock)
5752 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5753 }
5754 switch (clock->p2) {
5755 case 5:
5756 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5757 break;
5758 case 7:
5759 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5760 break;
5761 case 10:
5762 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5763 break;
5764 case 14:
5765 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5766 break;
5767 }
5768 if (INTEL_INFO(dev)->gen >= 4)
5769 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5770
Daniel Vetter09ede542013-04-30 14:01:45 +02005771 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005772 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005773 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005774 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5775 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5776 else
5777 dpll |= PLL_REF_INPUT_DREFCLK;
5778
5779 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005780 crtc->config.dpll_hw_state.dpll = dpll;
5781
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005782 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005783 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5784 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005785 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005786 }
5787}
5788
Daniel Vetterf47709a2013-03-28 10:42:02 +01005789static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005790 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005791 int num_connectors)
5792{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005793 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005794 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005795 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005796 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005797
Daniel Vetterf47709a2013-03-28 10:42:02 +01005798 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305799
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005800 dpll = DPLL_VGA_MODE_DIS;
5801
Daniel Vetterf47709a2013-03-28 10:42:02 +01005802 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005803 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5804 } else {
5805 if (clock->p1 == 2)
5806 dpll |= PLL_P1_DIVIDE_BY_TWO;
5807 else
5808 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5809 if (clock->p2 == 4)
5810 dpll |= PLL_P2_DIVIDE_BY_4;
5811 }
5812
Daniel Vetter4a33e482013-07-06 12:52:05 +02005813 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5814 dpll |= DPLL_DVO_2X_MODE;
5815
Daniel Vetterf47709a2013-03-28 10:42:02 +01005816 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005817 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5818 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5819 else
5820 dpll |= PLL_REF_INPUT_DREFCLK;
5821
5822 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005823 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005824}
5825
Daniel Vetter8a654f32013-06-01 17:16:22 +02005826static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005827{
5828 struct drm_device *dev = intel_crtc->base.dev;
5829 struct drm_i915_private *dev_priv = dev->dev_private;
5830 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005831 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005832 struct drm_display_mode *adjusted_mode =
5833 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005834 uint32_t crtc_vtotal, crtc_vblank_end;
5835 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005836
5837 /* We need to be careful not to changed the adjusted mode, for otherwise
5838 * the hw state checker will get angry at the mismatch. */
5839 crtc_vtotal = adjusted_mode->crtc_vtotal;
5840 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005841
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005842 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005843 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005844 crtc_vtotal -= 1;
5845 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005846
5847 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5848 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5849 else
5850 vsyncshift = adjusted_mode->crtc_hsync_start -
5851 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005852 if (vsyncshift < 0)
5853 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005854 }
5855
5856 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005857 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005858
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005859 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005860 (adjusted_mode->crtc_hdisplay - 1) |
5861 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005862 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005863 (adjusted_mode->crtc_hblank_start - 1) |
5864 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005865 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005866 (adjusted_mode->crtc_hsync_start - 1) |
5867 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5868
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005869 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005870 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005871 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005872 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005873 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005874 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005875 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005876 (adjusted_mode->crtc_vsync_start - 1) |
5877 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5878
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005879 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5880 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5881 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5882 * bits. */
5883 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5884 (pipe == PIPE_B || pipe == PIPE_C))
5885 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5886
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005887 /* pipesrc controls the size that is scaled from, which should
5888 * always be the user's requested size.
5889 */
5890 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005891 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5892 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005893}
5894
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005895static void intel_get_pipe_timings(struct intel_crtc *crtc,
5896 struct intel_crtc_config *pipe_config)
5897{
5898 struct drm_device *dev = crtc->base.dev;
5899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5901 uint32_t tmp;
5902
5903 tmp = I915_READ(HTOTAL(cpu_transcoder));
5904 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5905 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5906 tmp = I915_READ(HBLANK(cpu_transcoder));
5907 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5908 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5909 tmp = I915_READ(HSYNC(cpu_transcoder));
5910 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5911 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5912
5913 tmp = I915_READ(VTOTAL(cpu_transcoder));
5914 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5915 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5916 tmp = I915_READ(VBLANK(cpu_transcoder));
5917 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5918 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5919 tmp = I915_READ(VSYNC(cpu_transcoder));
5920 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5921 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5922
5923 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5924 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5925 pipe_config->adjusted_mode.crtc_vtotal += 1;
5926 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5927 }
5928
5929 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005930 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5931 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5932
5933 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5934 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005935}
5936
Daniel Vetterf6a83282014-02-11 15:28:57 -08005937void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5938 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005939{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005940 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5941 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5942 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5943 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005944
Daniel Vetterf6a83282014-02-11 15:28:57 -08005945 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5946 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5947 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5948 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005949
Daniel Vetterf6a83282014-02-11 15:28:57 -08005950 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005951
Daniel Vetterf6a83282014-02-11 15:28:57 -08005952 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5953 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005954}
5955
Daniel Vetter84b046f2013-02-19 18:48:54 +01005956static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5957{
5958 struct drm_device *dev = intel_crtc->base.dev;
5959 struct drm_i915_private *dev_priv = dev->dev_private;
5960 uint32_t pipeconf;
5961
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005962 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005963
Daniel Vetter67c72a12013-09-24 11:46:14 +02005964 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5965 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5966 pipeconf |= PIPECONF_ENABLE;
5967
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005968 if (intel_crtc->config.double_wide)
5969 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005970
Daniel Vetterff9ce462013-04-24 14:57:17 +02005971 /* only g4x and later have fancy bpc/dither controls */
5972 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005973 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5974 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5975 pipeconf |= PIPECONF_DITHER_EN |
5976 PIPECONF_DITHER_TYPE_SP;
5977
5978 switch (intel_crtc->config.pipe_bpp) {
5979 case 18:
5980 pipeconf |= PIPECONF_6BPC;
5981 break;
5982 case 24:
5983 pipeconf |= PIPECONF_8BPC;
5984 break;
5985 case 30:
5986 pipeconf |= PIPECONF_10BPC;
5987 break;
5988 default:
5989 /* Case prevented by intel_choose_pipe_bpp_dither. */
5990 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005991 }
5992 }
5993
5994 if (HAS_PIPE_CXSR(dev)) {
5995 if (intel_crtc->lowfreq_avail) {
5996 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5997 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5998 } else {
5999 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006000 }
6001 }
6002
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006003 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6004 if (INTEL_INFO(dev)->gen < 4 ||
6005 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6006 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6007 else
6008 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6009 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006010 pipeconf |= PIPECONF_PROGRESSIVE;
6011
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006012 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6013 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006014
Daniel Vetter84b046f2013-02-19 18:48:54 +01006015 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6016 POSTING_READ(PIPECONF(intel_crtc->pipe));
6017}
6018
Eric Anholtf564048e2011-03-30 13:01:02 -07006019static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006020 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006021 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006022{
6023 struct drm_device *dev = crtc->dev;
6024 struct drm_i915_private *dev_priv = dev->dev_private;
6025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006026 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006027 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006028 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006029 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006030 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006031 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006032
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006033 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006034 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006035 case INTEL_OUTPUT_LVDS:
6036 is_lvds = true;
6037 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006038 case INTEL_OUTPUT_DSI:
6039 is_dsi = true;
6040 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006041 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006042
Eric Anholtc751ce42010-03-25 11:48:48 -07006043 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006044 }
6045
Jani Nikulaf2335332013-09-13 11:03:09 +03006046 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006047 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006048
Jani Nikulaf2335332013-09-13 11:03:09 +03006049 if (!intel_crtc->config.clock_set) {
6050 refclk = i9xx_get_refclk(crtc, num_connectors);
6051
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006052 /*
6053 * Returns a set of divisors for the desired target clock with
6054 * the given refclk, or FALSE. The returned values represent
6055 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6056 * 2) / p1 / p2.
6057 */
6058 limit = intel_limit(crtc, refclk);
6059 ok = dev_priv->display.find_dpll(limit, crtc,
6060 intel_crtc->config.port_clock,
6061 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006062 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006063 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6064 return -EINVAL;
6065 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006066
Jani Nikulaf2335332013-09-13 11:03:09 +03006067 if (is_lvds && dev_priv->lvds_downclock_avail) {
6068 /*
6069 * Ensure we match the reduced clock's P to the target
6070 * clock. If the clocks don't match, we can't switch
6071 * the display clock by using the FP0/FP1. In such case
6072 * we will disable the LVDS downclock feature.
6073 */
6074 has_reduced_clock =
6075 dev_priv->display.find_dpll(limit, crtc,
6076 dev_priv->lvds_downclock,
6077 refclk, &clock,
6078 &reduced_clock);
6079 }
6080 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006081 intel_crtc->config.dpll.n = clock.n;
6082 intel_crtc->config.dpll.m1 = clock.m1;
6083 intel_crtc->config.dpll.m2 = clock.m2;
6084 intel_crtc->config.dpll.p1 = clock.p1;
6085 intel_crtc->config.dpll.p2 = clock.p2;
6086 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006087
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006088 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006089 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306090 has_reduced_clock ? &reduced_clock : NULL,
6091 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006092 } else if (IS_CHERRYVIEW(dev)) {
6093 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006094 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006095 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006096 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006097 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006098 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006099 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006100 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006101
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006102 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006103}
6104
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006105static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6106 struct intel_crtc_config *pipe_config)
6107{
6108 struct drm_device *dev = crtc->base.dev;
6109 struct drm_i915_private *dev_priv = dev->dev_private;
6110 uint32_t tmp;
6111
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006112 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6113 return;
6114
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006115 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006116 if (!(tmp & PFIT_ENABLE))
6117 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006118
Daniel Vetter06922822013-07-11 13:35:40 +02006119 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006120 if (INTEL_INFO(dev)->gen < 4) {
6121 if (crtc->pipe != PIPE_B)
6122 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006123 } else {
6124 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6125 return;
6126 }
6127
Daniel Vetter06922822013-07-11 13:35:40 +02006128 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006129 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6130 if (INTEL_INFO(dev)->gen < 5)
6131 pipe_config->gmch_pfit.lvds_border_bits =
6132 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6133}
6134
Jesse Barnesacbec812013-09-20 11:29:32 -07006135static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6136 struct intel_crtc_config *pipe_config)
6137{
6138 struct drm_device *dev = crtc->base.dev;
6139 struct drm_i915_private *dev_priv = dev->dev_private;
6140 int pipe = pipe_config->cpu_transcoder;
6141 intel_clock_t clock;
6142 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006143 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006144
6145 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006146 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006147 mutex_unlock(&dev_priv->dpio_lock);
6148
6149 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6150 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6151 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6152 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6153 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6154
Ville Syrjäläf6466282013-10-14 14:50:31 +03006155 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006156
Ville Syrjäläf6466282013-10-14 14:50:31 +03006157 /* clock.dot is the fast clock */
6158 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006159}
6160
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006161static void i9xx_get_plane_config(struct intel_crtc *crtc,
6162 struct intel_plane_config *plane_config)
6163{
6164 struct drm_device *dev = crtc->base.dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 u32 val, base, offset;
6167 int pipe = crtc->pipe, plane = crtc->plane;
6168 int fourcc, pixel_format;
6169 int aligned_height;
6170
Dave Airlie66e514c2014-04-03 07:51:54 +10006171 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6172 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006173 DRM_DEBUG_KMS("failed to alloc fb\n");
6174 return;
6175 }
6176
6177 val = I915_READ(DSPCNTR(plane));
6178
6179 if (INTEL_INFO(dev)->gen >= 4)
6180 if (val & DISPPLANE_TILED)
6181 plane_config->tiled = true;
6182
6183 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6184 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006185 crtc->base.primary->fb->pixel_format = fourcc;
6186 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006187 drm_format_plane_cpp(fourcc, 0) * 8;
6188
6189 if (INTEL_INFO(dev)->gen >= 4) {
6190 if (plane_config->tiled)
6191 offset = I915_READ(DSPTILEOFF(plane));
6192 else
6193 offset = I915_READ(DSPLINOFF(plane));
6194 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6195 } else {
6196 base = I915_READ(DSPADDR(plane));
6197 }
6198 plane_config->base = base;
6199
6200 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006201 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6202 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006203
6204 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006205 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006206
Dave Airlie66e514c2014-04-03 07:51:54 +10006207 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006208 plane_config->tiled);
6209
Dave Airlie66e514c2014-04-03 07:51:54 +10006210 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006211 aligned_height, PAGE_SIZE);
6212
6213 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006214 pipe, plane, crtc->base.primary->fb->width,
6215 crtc->base.primary->fb->height,
6216 crtc->base.primary->fb->bits_per_pixel, base,
6217 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006218 plane_config->size);
6219
6220}
6221
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006222static void chv_crtc_clock_get(struct intel_crtc *crtc,
6223 struct intel_crtc_config *pipe_config)
6224{
6225 struct drm_device *dev = crtc->base.dev;
6226 struct drm_i915_private *dev_priv = dev->dev_private;
6227 int pipe = pipe_config->cpu_transcoder;
6228 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6229 intel_clock_t clock;
6230 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6231 int refclk = 100000;
6232
6233 mutex_lock(&dev_priv->dpio_lock);
6234 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6235 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6236 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6237 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6238 mutex_unlock(&dev_priv->dpio_lock);
6239
6240 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6241 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6242 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6243 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6244 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6245
6246 chv_clock(refclk, &clock);
6247
6248 /* clock.dot is the fast clock */
6249 pipe_config->port_clock = clock.dot / 5;
6250}
6251
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006252static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6253 struct intel_crtc_config *pipe_config)
6254{
6255 struct drm_device *dev = crtc->base.dev;
6256 struct drm_i915_private *dev_priv = dev->dev_private;
6257 uint32_t tmp;
6258
Imre Deakb5482bd2014-03-05 16:20:55 +02006259 if (!intel_display_power_enabled(dev_priv,
6260 POWER_DOMAIN_PIPE(crtc->pipe)))
6261 return false;
6262
Daniel Vettere143a212013-07-04 12:01:15 +02006263 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006264 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006265
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006266 tmp = I915_READ(PIPECONF(crtc->pipe));
6267 if (!(tmp & PIPECONF_ENABLE))
6268 return false;
6269
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006270 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6271 switch (tmp & PIPECONF_BPC_MASK) {
6272 case PIPECONF_6BPC:
6273 pipe_config->pipe_bpp = 18;
6274 break;
6275 case PIPECONF_8BPC:
6276 pipe_config->pipe_bpp = 24;
6277 break;
6278 case PIPECONF_10BPC:
6279 pipe_config->pipe_bpp = 30;
6280 break;
6281 default:
6282 break;
6283 }
6284 }
6285
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006286 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6287 pipe_config->limited_color_range = true;
6288
Ville Syrjälä282740f2013-09-04 18:30:03 +03006289 if (INTEL_INFO(dev)->gen < 4)
6290 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6291
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006292 intel_get_pipe_timings(crtc, pipe_config);
6293
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006294 i9xx_get_pfit_config(crtc, pipe_config);
6295
Daniel Vetter6c49f242013-06-06 12:45:25 +02006296 if (INTEL_INFO(dev)->gen >= 4) {
6297 tmp = I915_READ(DPLL_MD(crtc->pipe));
6298 pipe_config->pixel_multiplier =
6299 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6300 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006301 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006302 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6303 tmp = I915_READ(DPLL(crtc->pipe));
6304 pipe_config->pixel_multiplier =
6305 ((tmp & SDVO_MULTIPLIER_MASK)
6306 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6307 } else {
6308 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6309 * port and will be fixed up in the encoder->get_config
6310 * function. */
6311 pipe_config->pixel_multiplier = 1;
6312 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006313 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6314 if (!IS_VALLEYVIEW(dev)) {
6315 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6316 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006317 } else {
6318 /* Mask out read-only status bits. */
6319 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6320 DPLL_PORTC_READY_MASK |
6321 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006322 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006323
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006324 if (IS_CHERRYVIEW(dev))
6325 chv_crtc_clock_get(crtc, pipe_config);
6326 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006327 vlv_crtc_clock_get(crtc, pipe_config);
6328 else
6329 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006330
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006331 return true;
6332}
6333
Paulo Zanonidde86e22012-12-01 12:04:25 -02006334static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006335{
6336 struct drm_i915_private *dev_priv = dev->dev_private;
6337 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006338 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006339 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006340 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006341 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006342 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006343 bool has_ck505 = false;
6344 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006345
6346 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006347 list_for_each_entry(encoder, &mode_config->encoder_list,
6348 base.head) {
6349 switch (encoder->type) {
6350 case INTEL_OUTPUT_LVDS:
6351 has_panel = true;
6352 has_lvds = true;
6353 break;
6354 case INTEL_OUTPUT_EDP:
6355 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006356 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006357 has_cpu_edp = true;
6358 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006359 }
6360 }
6361
Keith Packard99eb6a02011-09-26 14:29:12 -07006362 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006363 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006364 can_ssc = has_ck505;
6365 } else {
6366 has_ck505 = false;
6367 can_ssc = true;
6368 }
6369
Imre Deak2de69052013-05-08 13:14:04 +03006370 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6371 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006372
6373 /* Ironlake: try to setup display ref clock before DPLL
6374 * enabling. This is only under driver's control after
6375 * PCH B stepping, previous chipset stepping should be
6376 * ignoring this setting.
6377 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006378 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006379
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006380 /* As we must carefully and slowly disable/enable each source in turn,
6381 * compute the final state we want first and check if we need to
6382 * make any changes at all.
6383 */
6384 final = val;
6385 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006386 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006387 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006388 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006389 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6390
6391 final &= ~DREF_SSC_SOURCE_MASK;
6392 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6393 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006394
Keith Packard199e5d72011-09-22 12:01:57 -07006395 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006396 final |= DREF_SSC_SOURCE_ENABLE;
6397
6398 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6399 final |= DREF_SSC1_ENABLE;
6400
6401 if (has_cpu_edp) {
6402 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6403 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6404 else
6405 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6406 } else
6407 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6408 } else {
6409 final |= DREF_SSC_SOURCE_DISABLE;
6410 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6411 }
6412
6413 if (final == val)
6414 return;
6415
6416 /* Always enable nonspread source */
6417 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6418
6419 if (has_ck505)
6420 val |= DREF_NONSPREAD_CK505_ENABLE;
6421 else
6422 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6423
6424 if (has_panel) {
6425 val &= ~DREF_SSC_SOURCE_MASK;
6426 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006427
Keith Packard199e5d72011-09-22 12:01:57 -07006428 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006429 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006430 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006431 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006432 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006433 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006434
6435 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006436 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006437 POSTING_READ(PCH_DREF_CONTROL);
6438 udelay(200);
6439
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006440 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006441
6442 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006443 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006444 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006445 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006446 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006447 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006448 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006449 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006450 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006451
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006452 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006453 POSTING_READ(PCH_DREF_CONTROL);
6454 udelay(200);
6455 } else {
6456 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6457
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006458 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006459
6460 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006461 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006462
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006463 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006464 POSTING_READ(PCH_DREF_CONTROL);
6465 udelay(200);
6466
6467 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006468 val &= ~DREF_SSC_SOURCE_MASK;
6469 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006470
6471 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006472 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006473
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006474 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006475 POSTING_READ(PCH_DREF_CONTROL);
6476 udelay(200);
6477 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006478
6479 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006480}
6481
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006482static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006483{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006484 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006485
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006486 tmp = I915_READ(SOUTH_CHICKEN2);
6487 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6488 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006489
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006490 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6491 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6492 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006494 tmp = I915_READ(SOUTH_CHICKEN2);
6495 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6496 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006498 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6499 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6500 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006501}
6502
6503/* WaMPhyProgramming:hsw */
6504static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6505{
6506 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006507
6508 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6509 tmp &= ~(0xFF << 24);
6510 tmp |= (0x12 << 24);
6511 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6512
Paulo Zanonidde86e22012-12-01 12:04:25 -02006513 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6514 tmp |= (1 << 11);
6515 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6516
6517 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6518 tmp |= (1 << 11);
6519 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6520
Paulo Zanonidde86e22012-12-01 12:04:25 -02006521 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6522 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6523 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6524
6525 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6526 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6527 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6528
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006529 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6530 tmp &= ~(7 << 13);
6531 tmp |= (5 << 13);
6532 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006533
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006534 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6535 tmp &= ~(7 << 13);
6536 tmp |= (5 << 13);
6537 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006538
6539 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6540 tmp &= ~0xFF;
6541 tmp |= 0x1C;
6542 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6543
6544 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6545 tmp &= ~0xFF;
6546 tmp |= 0x1C;
6547 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6548
6549 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6550 tmp &= ~(0xFF << 16);
6551 tmp |= (0x1C << 16);
6552 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6553
6554 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6555 tmp &= ~(0xFF << 16);
6556 tmp |= (0x1C << 16);
6557 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6558
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006559 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6560 tmp |= (1 << 27);
6561 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006562
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006563 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6564 tmp |= (1 << 27);
6565 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006566
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006567 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6568 tmp &= ~(0xF << 28);
6569 tmp |= (4 << 28);
6570 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006571
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006572 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6573 tmp &= ~(0xF << 28);
6574 tmp |= (4 << 28);
6575 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006576}
6577
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006578/* Implements 3 different sequences from BSpec chapter "Display iCLK
6579 * Programming" based on the parameters passed:
6580 * - Sequence to enable CLKOUT_DP
6581 * - Sequence to enable CLKOUT_DP without spread
6582 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6583 */
6584static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6585 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006586{
6587 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006588 uint32_t reg, tmp;
6589
6590 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6591 with_spread = true;
6592 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6593 with_fdi, "LP PCH doesn't have FDI\n"))
6594 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006595
6596 mutex_lock(&dev_priv->dpio_lock);
6597
6598 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6599 tmp &= ~SBI_SSCCTL_DISABLE;
6600 tmp |= SBI_SSCCTL_PATHALT;
6601 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6602
6603 udelay(24);
6604
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006605 if (with_spread) {
6606 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6607 tmp &= ~SBI_SSCCTL_PATHALT;
6608 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006609
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006610 if (with_fdi) {
6611 lpt_reset_fdi_mphy(dev_priv);
6612 lpt_program_fdi_mphy(dev_priv);
6613 }
6614 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006615
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006616 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6617 SBI_GEN0 : SBI_DBUFF0;
6618 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6619 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6620 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006621
6622 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006623}
6624
Paulo Zanoni47701c32013-07-23 11:19:25 -03006625/* Sequence to disable CLKOUT_DP */
6626static void lpt_disable_clkout_dp(struct drm_device *dev)
6627{
6628 struct drm_i915_private *dev_priv = dev->dev_private;
6629 uint32_t reg, tmp;
6630
6631 mutex_lock(&dev_priv->dpio_lock);
6632
6633 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6634 SBI_GEN0 : SBI_DBUFF0;
6635 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6636 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6637 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6638
6639 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6640 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6641 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6642 tmp |= SBI_SSCCTL_PATHALT;
6643 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6644 udelay(32);
6645 }
6646 tmp |= SBI_SSCCTL_DISABLE;
6647 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6648 }
6649
6650 mutex_unlock(&dev_priv->dpio_lock);
6651}
6652
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006653static void lpt_init_pch_refclk(struct drm_device *dev)
6654{
6655 struct drm_mode_config *mode_config = &dev->mode_config;
6656 struct intel_encoder *encoder;
6657 bool has_vga = false;
6658
6659 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6660 switch (encoder->type) {
6661 case INTEL_OUTPUT_ANALOG:
6662 has_vga = true;
6663 break;
6664 }
6665 }
6666
Paulo Zanoni47701c32013-07-23 11:19:25 -03006667 if (has_vga)
6668 lpt_enable_clkout_dp(dev, true, true);
6669 else
6670 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006671}
6672
Paulo Zanonidde86e22012-12-01 12:04:25 -02006673/*
6674 * Initialize reference clocks when the driver loads
6675 */
6676void intel_init_pch_refclk(struct drm_device *dev)
6677{
6678 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6679 ironlake_init_pch_refclk(dev);
6680 else if (HAS_PCH_LPT(dev))
6681 lpt_init_pch_refclk(dev);
6682}
6683
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006684static int ironlake_get_refclk(struct drm_crtc *crtc)
6685{
6686 struct drm_device *dev = crtc->dev;
6687 struct drm_i915_private *dev_priv = dev->dev_private;
6688 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006689 int num_connectors = 0;
6690 bool is_lvds = false;
6691
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006692 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006693 switch (encoder->type) {
6694 case INTEL_OUTPUT_LVDS:
6695 is_lvds = true;
6696 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006697 }
6698 num_connectors++;
6699 }
6700
6701 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006702 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006703 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006704 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006705 }
6706
6707 return 120000;
6708}
6709
Daniel Vetter6ff93602013-04-19 11:24:36 +02006710static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006711{
6712 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6714 int pipe = intel_crtc->pipe;
6715 uint32_t val;
6716
Daniel Vetter78114072013-06-13 00:54:57 +02006717 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006718
Daniel Vetter965e0c42013-03-27 00:44:57 +01006719 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006720 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006721 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006722 break;
6723 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006724 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006725 break;
6726 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006727 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006728 break;
6729 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006730 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006731 break;
6732 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006733 /* Case prevented by intel_choose_pipe_bpp_dither. */
6734 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006735 }
6736
Daniel Vetterd8b32242013-04-25 17:54:44 +02006737 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006738 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6739
Daniel Vetter6ff93602013-04-19 11:24:36 +02006740 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006741 val |= PIPECONF_INTERLACED_ILK;
6742 else
6743 val |= PIPECONF_PROGRESSIVE;
6744
Daniel Vetter50f3b012013-03-27 00:44:56 +01006745 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006746 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006747
Paulo Zanonic8203562012-09-12 10:06:29 -03006748 I915_WRITE(PIPECONF(pipe), val);
6749 POSTING_READ(PIPECONF(pipe));
6750}
6751
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006752/*
6753 * Set up the pipe CSC unit.
6754 *
6755 * Currently only full range RGB to limited range RGB conversion
6756 * is supported, but eventually this should handle various
6757 * RGB<->YCbCr scenarios as well.
6758 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006759static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006760{
6761 struct drm_device *dev = crtc->dev;
6762 struct drm_i915_private *dev_priv = dev->dev_private;
6763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6764 int pipe = intel_crtc->pipe;
6765 uint16_t coeff = 0x7800; /* 1.0 */
6766
6767 /*
6768 * TODO: Check what kind of values actually come out of the pipe
6769 * with these coeff/postoff values and adjust to get the best
6770 * accuracy. Perhaps we even need to take the bpc value into
6771 * consideration.
6772 */
6773
Daniel Vetter50f3b012013-03-27 00:44:56 +01006774 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006775 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6776
6777 /*
6778 * GY/GU and RY/RU should be the other way around according
6779 * to BSpec, but reality doesn't agree. Just set them up in
6780 * a way that results in the correct picture.
6781 */
6782 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6783 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6784
6785 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6786 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6787
6788 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6789 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6790
6791 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6792 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6793 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6794
6795 if (INTEL_INFO(dev)->gen > 6) {
6796 uint16_t postoff = 0;
6797
Daniel Vetter50f3b012013-03-27 00:44:56 +01006798 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006799 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006800
6801 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6802 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6803 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6804
6805 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6806 } else {
6807 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6808
Daniel Vetter50f3b012013-03-27 00:44:56 +01006809 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006810 mode |= CSC_BLACK_SCREEN_OFFSET;
6811
6812 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6813 }
6814}
6815
Daniel Vetter6ff93602013-04-19 11:24:36 +02006816static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006817{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006818 struct drm_device *dev = crtc->dev;
6819 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006821 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006822 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006823 uint32_t val;
6824
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006825 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006826
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006827 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006828 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6829
Daniel Vetter6ff93602013-04-19 11:24:36 +02006830 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006831 val |= PIPECONF_INTERLACED_ILK;
6832 else
6833 val |= PIPECONF_PROGRESSIVE;
6834
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006835 I915_WRITE(PIPECONF(cpu_transcoder), val);
6836 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006837
6838 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6839 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006840
6841 if (IS_BROADWELL(dev)) {
6842 val = 0;
6843
6844 switch (intel_crtc->config.pipe_bpp) {
6845 case 18:
6846 val |= PIPEMISC_DITHER_6_BPC;
6847 break;
6848 case 24:
6849 val |= PIPEMISC_DITHER_8_BPC;
6850 break;
6851 case 30:
6852 val |= PIPEMISC_DITHER_10_BPC;
6853 break;
6854 case 36:
6855 val |= PIPEMISC_DITHER_12_BPC;
6856 break;
6857 default:
6858 /* Case prevented by pipe_config_set_bpp. */
6859 BUG();
6860 }
6861
6862 if (intel_crtc->config.dither)
6863 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6864
6865 I915_WRITE(PIPEMISC(pipe), val);
6866 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006867}
6868
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006869static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006870 intel_clock_t *clock,
6871 bool *has_reduced_clock,
6872 intel_clock_t *reduced_clock)
6873{
6874 struct drm_device *dev = crtc->dev;
6875 struct drm_i915_private *dev_priv = dev->dev_private;
6876 struct intel_encoder *intel_encoder;
6877 int refclk;
6878 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006879 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006880
6881 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6882 switch (intel_encoder->type) {
6883 case INTEL_OUTPUT_LVDS:
6884 is_lvds = true;
6885 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006886 }
6887 }
6888
6889 refclk = ironlake_get_refclk(crtc);
6890
6891 /*
6892 * Returns a set of divisors for the desired target clock with the given
6893 * refclk, or FALSE. The returned values represent the clock equation:
6894 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6895 */
6896 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006897 ret = dev_priv->display.find_dpll(limit, crtc,
6898 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006899 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006900 if (!ret)
6901 return false;
6902
6903 if (is_lvds && dev_priv->lvds_downclock_avail) {
6904 /*
6905 * Ensure we match the reduced clock's P to the target clock.
6906 * If the clocks don't match, we can't switch the display clock
6907 * by using the FP0/FP1. In such case we will disable the LVDS
6908 * downclock feature.
6909 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006910 *has_reduced_clock =
6911 dev_priv->display.find_dpll(limit, crtc,
6912 dev_priv->lvds_downclock,
6913 refclk, clock,
6914 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006915 }
6916
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006917 return true;
6918}
6919
Paulo Zanonid4b19312012-11-29 11:29:32 -02006920int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6921{
6922 /*
6923 * Account for spread spectrum to avoid
6924 * oversubscribing the link. Max center spread
6925 * is 2.5%; use 5% for safety's sake.
6926 */
6927 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006928 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006929}
6930
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006931static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006932{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006933 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006934}
6935
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006936static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006937 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006938 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006939{
6940 struct drm_crtc *crtc = &intel_crtc->base;
6941 struct drm_device *dev = crtc->dev;
6942 struct drm_i915_private *dev_priv = dev->dev_private;
6943 struct intel_encoder *intel_encoder;
6944 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006945 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006946 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006947
6948 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6949 switch (intel_encoder->type) {
6950 case INTEL_OUTPUT_LVDS:
6951 is_lvds = true;
6952 break;
6953 case INTEL_OUTPUT_SDVO:
6954 case INTEL_OUTPUT_HDMI:
6955 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006956 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006957 }
6958
6959 num_connectors++;
6960 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006961
Chris Wilsonc1858122010-12-03 21:35:48 +00006962 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006963 factor = 21;
6964 if (is_lvds) {
6965 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006966 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006967 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006968 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006969 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006970 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006971
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006972 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006973 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006974
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006975 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6976 *fp2 |= FP_CB_TUNE;
6977
Chris Wilson5eddb702010-09-11 13:48:45 +01006978 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006979
Eric Anholta07d6782011-03-30 13:01:08 -07006980 if (is_lvds)
6981 dpll |= DPLLB_MODE_LVDS;
6982 else
6983 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006984
Daniel Vetteref1b4602013-06-01 17:17:04 +02006985 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6986 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006987
6988 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006989 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006990 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006991 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006992
Eric Anholta07d6782011-03-30 13:01:08 -07006993 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006994 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006995 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006996 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006997
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006998 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006999 case 5:
7000 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7001 break;
7002 case 7:
7003 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7004 break;
7005 case 10:
7006 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7007 break;
7008 case 14:
7009 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7010 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007011 }
7012
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007013 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007014 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007015 else
7016 dpll |= PLL_REF_INPUT_DREFCLK;
7017
Daniel Vetter959e16d2013-06-05 13:34:21 +02007018 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007019}
7020
Jesse Barnes79e53942008-11-07 14:24:08 -08007021static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007022 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007023 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007024{
7025 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007027 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007028 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007029 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007030 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007031 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007032 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007033 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007034
7035 for_each_encoder_on_crtc(dev, crtc, encoder) {
7036 switch (encoder->type) {
7037 case INTEL_OUTPUT_LVDS:
7038 is_lvds = true;
7039 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007040 }
7041
7042 num_connectors++;
7043 }
7044
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007045 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7046 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7047
Daniel Vetterff9a6752013-06-01 17:16:21 +02007048 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007049 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007050 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007051 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7052 return -EINVAL;
7053 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007054 /* Compat-code for transition, will disappear. */
7055 if (!intel_crtc->config.clock_set) {
7056 intel_crtc->config.dpll.n = clock.n;
7057 intel_crtc->config.dpll.m1 = clock.m1;
7058 intel_crtc->config.dpll.m2 = clock.m2;
7059 intel_crtc->config.dpll.p1 = clock.p1;
7060 intel_crtc->config.dpll.p2 = clock.p2;
7061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007062
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007063 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007064 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007065 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007066 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007067 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007068
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007069 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007070 &fp, &reduced_clock,
7071 has_reduced_clock ? &fp2 : NULL);
7072
Daniel Vetter959e16d2013-06-05 13:34:21 +02007073 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007074 intel_crtc->config.dpll_hw_state.fp0 = fp;
7075 if (has_reduced_clock)
7076 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7077 else
7078 intel_crtc->config.dpll_hw_state.fp1 = fp;
7079
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007080 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007081 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007082 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007083 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007084 return -EINVAL;
7085 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007086 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007087 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007088
Jani Nikulad330a952014-01-21 11:24:25 +02007089 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007090 intel_crtc->lowfreq_avail = true;
7091 else
7092 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007093
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007094 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007095}
7096
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007097static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7098 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007099{
7100 struct drm_device *dev = crtc->base.dev;
7101 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007102 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007103
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007104 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7105 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7106 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7107 & ~TU_SIZE_MASK;
7108 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7109 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7110 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7111}
7112
7113static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7114 enum transcoder transcoder,
7115 struct intel_link_m_n *m_n)
7116{
7117 struct drm_device *dev = crtc->base.dev;
7118 struct drm_i915_private *dev_priv = dev->dev_private;
7119 enum pipe pipe = crtc->pipe;
7120
7121 if (INTEL_INFO(dev)->gen >= 5) {
7122 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7123 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7124 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7125 & ~TU_SIZE_MASK;
7126 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7127 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7128 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7129 } else {
7130 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7131 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7132 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7133 & ~TU_SIZE_MASK;
7134 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7135 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7136 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7137 }
7138}
7139
7140void intel_dp_get_m_n(struct intel_crtc *crtc,
7141 struct intel_crtc_config *pipe_config)
7142{
7143 if (crtc->config.has_pch_encoder)
7144 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7145 else
7146 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7147 &pipe_config->dp_m_n);
7148}
7149
Daniel Vetter72419202013-04-04 13:28:53 +02007150static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7151 struct intel_crtc_config *pipe_config)
7152{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007153 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7154 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007155}
7156
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007157static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7158 struct intel_crtc_config *pipe_config)
7159{
7160 struct drm_device *dev = crtc->base.dev;
7161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 uint32_t tmp;
7163
7164 tmp = I915_READ(PF_CTL(crtc->pipe));
7165
7166 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007167 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007168 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7169 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007170
7171 /* We currently do not free assignements of panel fitters on
7172 * ivb/hsw (since we don't use the higher upscaling modes which
7173 * differentiates them) so just WARN about this case for now. */
7174 if (IS_GEN7(dev)) {
7175 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7176 PF_PIPE_SEL_IVB(crtc->pipe));
7177 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007178 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007179}
7180
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007181static void ironlake_get_plane_config(struct intel_crtc *crtc,
7182 struct intel_plane_config *plane_config)
7183{
7184 struct drm_device *dev = crtc->base.dev;
7185 struct drm_i915_private *dev_priv = dev->dev_private;
7186 u32 val, base, offset;
7187 int pipe = crtc->pipe, plane = crtc->plane;
7188 int fourcc, pixel_format;
7189 int aligned_height;
7190
Dave Airlie66e514c2014-04-03 07:51:54 +10007191 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7192 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007193 DRM_DEBUG_KMS("failed to alloc fb\n");
7194 return;
7195 }
7196
7197 val = I915_READ(DSPCNTR(plane));
7198
7199 if (INTEL_INFO(dev)->gen >= 4)
7200 if (val & DISPPLANE_TILED)
7201 plane_config->tiled = true;
7202
7203 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7204 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007205 crtc->base.primary->fb->pixel_format = fourcc;
7206 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007207 drm_format_plane_cpp(fourcc, 0) * 8;
7208
7209 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7210 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7211 offset = I915_READ(DSPOFFSET(plane));
7212 } else {
7213 if (plane_config->tiled)
7214 offset = I915_READ(DSPTILEOFF(plane));
7215 else
7216 offset = I915_READ(DSPLINOFF(plane));
7217 }
7218 plane_config->base = base;
7219
7220 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007221 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7222 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007223
7224 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007225 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007226
Dave Airlie66e514c2014-04-03 07:51:54 +10007227 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007228 plane_config->tiled);
7229
Dave Airlie66e514c2014-04-03 07:51:54 +10007230 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007231 aligned_height, PAGE_SIZE);
7232
7233 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007234 pipe, plane, crtc->base.primary->fb->width,
7235 crtc->base.primary->fb->height,
7236 crtc->base.primary->fb->bits_per_pixel, base,
7237 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007238 plane_config->size);
7239}
7240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007241static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7242 struct intel_crtc_config *pipe_config)
7243{
7244 struct drm_device *dev = crtc->base.dev;
7245 struct drm_i915_private *dev_priv = dev->dev_private;
7246 uint32_t tmp;
7247
Daniel Vettere143a212013-07-04 12:01:15 +02007248 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007249 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007250
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007251 tmp = I915_READ(PIPECONF(crtc->pipe));
7252 if (!(tmp & PIPECONF_ENABLE))
7253 return false;
7254
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007255 switch (tmp & PIPECONF_BPC_MASK) {
7256 case PIPECONF_6BPC:
7257 pipe_config->pipe_bpp = 18;
7258 break;
7259 case PIPECONF_8BPC:
7260 pipe_config->pipe_bpp = 24;
7261 break;
7262 case PIPECONF_10BPC:
7263 pipe_config->pipe_bpp = 30;
7264 break;
7265 case PIPECONF_12BPC:
7266 pipe_config->pipe_bpp = 36;
7267 break;
7268 default:
7269 break;
7270 }
7271
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007272 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7273 pipe_config->limited_color_range = true;
7274
Daniel Vetterab9412b2013-05-03 11:49:46 +02007275 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007276 struct intel_shared_dpll *pll;
7277
Daniel Vetter88adfff2013-03-28 10:42:01 +01007278 pipe_config->has_pch_encoder = true;
7279
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007280 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7281 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7282 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007283
7284 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007285
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007286 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007287 pipe_config->shared_dpll =
7288 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007289 } else {
7290 tmp = I915_READ(PCH_DPLL_SEL);
7291 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7292 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7293 else
7294 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7295 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007296
7297 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7298
7299 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7300 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007301
7302 tmp = pipe_config->dpll_hw_state.dpll;
7303 pipe_config->pixel_multiplier =
7304 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7305 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007306
7307 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007308 } else {
7309 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007310 }
7311
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007312 intel_get_pipe_timings(crtc, pipe_config);
7313
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007314 ironlake_get_pfit_config(crtc, pipe_config);
7315
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007316 return true;
7317}
7318
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007319static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7320{
7321 struct drm_device *dev = dev_priv->dev;
7322 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7323 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007324
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007325 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007326 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007327 pipe_name(crtc->pipe));
7328
7329 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7330 WARN(plls->spll_refcount, "SPLL enabled\n");
7331 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7332 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7333 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7334 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7335 "CPU PWM1 enabled\n");
7336 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7337 "CPU PWM2 enabled\n");
7338 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7339 "PCH PWM1 enabled\n");
7340 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7341 "Utility pin enabled\n");
7342 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7343
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007344 /*
7345 * In theory we can still leave IRQs enabled, as long as only the HPD
7346 * interrupts remain enabled. We used to check for that, but since it's
7347 * gen-specific and since we only disable LCPLL after we fully disable
7348 * the interrupts, the check below should be enough.
7349 */
7350 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007351}
7352
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007353static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7354{
7355 struct drm_device *dev = dev_priv->dev;
7356
7357 if (IS_HASWELL(dev)) {
7358 mutex_lock(&dev_priv->rps.hw_lock);
7359 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7360 val))
7361 DRM_ERROR("Failed to disable D_COMP\n");
7362 mutex_unlock(&dev_priv->rps.hw_lock);
7363 } else {
7364 I915_WRITE(D_COMP, val);
7365 }
7366 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007367}
7368
7369/*
7370 * This function implements pieces of two sequences from BSpec:
7371 * - Sequence for display software to disable LCPLL
7372 * - Sequence for display software to allow package C8+
7373 * The steps implemented here are just the steps that actually touch the LCPLL
7374 * register. Callers should take care of disabling all the display engine
7375 * functions, doing the mode unset, fixing interrupts, etc.
7376 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007377static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7378 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007379{
7380 uint32_t val;
7381
7382 assert_can_disable_lcpll(dev_priv);
7383
7384 val = I915_READ(LCPLL_CTL);
7385
7386 if (switch_to_fclk) {
7387 val |= LCPLL_CD_SOURCE_FCLK;
7388 I915_WRITE(LCPLL_CTL, val);
7389
7390 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7391 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7392 DRM_ERROR("Switching to FCLK failed\n");
7393
7394 val = I915_READ(LCPLL_CTL);
7395 }
7396
7397 val |= LCPLL_PLL_DISABLE;
7398 I915_WRITE(LCPLL_CTL, val);
7399 POSTING_READ(LCPLL_CTL);
7400
7401 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7402 DRM_ERROR("LCPLL still locked\n");
7403
7404 val = I915_READ(D_COMP);
7405 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007406 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007407 ndelay(100);
7408
7409 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7410 DRM_ERROR("D_COMP RCOMP still in progress\n");
7411
7412 if (allow_power_down) {
7413 val = I915_READ(LCPLL_CTL);
7414 val |= LCPLL_POWER_DOWN_ALLOW;
7415 I915_WRITE(LCPLL_CTL, val);
7416 POSTING_READ(LCPLL_CTL);
7417 }
7418}
7419
7420/*
7421 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7422 * source.
7423 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007424static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007425{
7426 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007427 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007428
7429 val = I915_READ(LCPLL_CTL);
7430
7431 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7432 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7433 return;
7434
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007435 /*
7436 * Make sure we're not on PC8 state before disabling PC8, otherwise
7437 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7438 *
7439 * The other problem is that hsw_restore_lcpll() is called as part of
7440 * the runtime PM resume sequence, so we can't just call
7441 * gen6_gt_force_wake_get() because that function calls
7442 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7443 * while we are on the resume sequence. So to solve this problem we have
7444 * to call special forcewake code that doesn't touch runtime PM and
7445 * doesn't enable the forcewake delayed work.
7446 */
7447 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7448 if (dev_priv->uncore.forcewake_count++ == 0)
7449 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7450 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007451
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007452 if (val & LCPLL_POWER_DOWN_ALLOW) {
7453 val &= ~LCPLL_POWER_DOWN_ALLOW;
7454 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007455 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007456 }
7457
7458 val = I915_READ(D_COMP);
7459 val |= D_COMP_COMP_FORCE;
7460 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007461 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007462
7463 val = I915_READ(LCPLL_CTL);
7464 val &= ~LCPLL_PLL_DISABLE;
7465 I915_WRITE(LCPLL_CTL, val);
7466
7467 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7468 DRM_ERROR("LCPLL not locked yet\n");
7469
7470 if (val & LCPLL_CD_SOURCE_FCLK) {
7471 val = I915_READ(LCPLL_CTL);
7472 val &= ~LCPLL_CD_SOURCE_FCLK;
7473 I915_WRITE(LCPLL_CTL, val);
7474
7475 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7476 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7477 DRM_ERROR("Switching back to LCPLL failed\n");
7478 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007479
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007480 /* See the big comment above. */
7481 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7482 if (--dev_priv->uncore.forcewake_count == 0)
7483 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7484 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007485}
7486
Paulo Zanoni765dab62014-03-07 20:08:18 -03007487/*
7488 * Package states C8 and deeper are really deep PC states that can only be
7489 * reached when all the devices on the system allow it, so even if the graphics
7490 * device allows PC8+, it doesn't mean the system will actually get to these
7491 * states. Our driver only allows PC8+ when going into runtime PM.
7492 *
7493 * The requirements for PC8+ are that all the outputs are disabled, the power
7494 * well is disabled and most interrupts are disabled, and these are also
7495 * requirements for runtime PM. When these conditions are met, we manually do
7496 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7497 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7498 * hang the machine.
7499 *
7500 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7501 * the state of some registers, so when we come back from PC8+ we need to
7502 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7503 * need to take care of the registers kept by RC6. Notice that this happens even
7504 * if we don't put the device in PCI D3 state (which is what currently happens
7505 * because of the runtime PM support).
7506 *
7507 * For more, read "Display Sequences for Package C8" on the hardware
7508 * documentation.
7509 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007510void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007511{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007512 struct drm_device *dev = dev_priv->dev;
7513 uint32_t val;
7514
Paulo Zanonic67a4702013-08-19 13:18:09 -03007515 DRM_DEBUG_KMS("Enabling package C8+\n");
7516
Paulo Zanonic67a4702013-08-19 13:18:09 -03007517 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7518 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7519 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7520 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7521 }
7522
7523 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007524 hsw_disable_lcpll(dev_priv, true, true);
7525}
7526
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007527void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007528{
7529 struct drm_device *dev = dev_priv->dev;
7530 uint32_t val;
7531
Paulo Zanonic67a4702013-08-19 13:18:09 -03007532 DRM_DEBUG_KMS("Disabling package C8+\n");
7533
7534 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007535 lpt_init_pch_refclk(dev);
7536
7537 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7538 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7539 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7540 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7541 }
7542
7543 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007544}
7545
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007546static void snb_modeset_global_resources(struct drm_device *dev)
7547{
7548 modeset_update_crtc_power_domains(dev);
7549}
7550
Imre Deak4f074122013-10-16 17:25:51 +03007551static void haswell_modeset_global_resources(struct drm_device *dev)
7552{
Paulo Zanonida723562013-12-19 11:54:51 -02007553 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007554}
7555
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007556static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007557 int x, int y,
7558 struct drm_framebuffer *fb)
7559{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007561
Paulo Zanoni566b7342013-11-25 15:27:08 -02007562 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007563 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007564 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007565
Daniel Vetter644cef32014-04-24 23:55:07 +02007566 intel_crtc->lowfreq_avail = false;
7567
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007568 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007569}
7570
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007571static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7572 struct intel_crtc_config *pipe_config)
7573{
7574 struct drm_device *dev = crtc->base.dev;
7575 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007576 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007577 uint32_t tmp;
7578
Imre Deakb5482bd2014-03-05 16:20:55 +02007579 if (!intel_display_power_enabled(dev_priv,
7580 POWER_DOMAIN_PIPE(crtc->pipe)))
7581 return false;
7582
Daniel Vettere143a212013-07-04 12:01:15 +02007583 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007584 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7585
Daniel Vettereccb1402013-05-22 00:50:22 +02007586 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7587 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7588 enum pipe trans_edp_pipe;
7589 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7590 default:
7591 WARN(1, "unknown pipe linked to edp transcoder\n");
7592 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7593 case TRANS_DDI_EDP_INPUT_A_ON:
7594 trans_edp_pipe = PIPE_A;
7595 break;
7596 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7597 trans_edp_pipe = PIPE_B;
7598 break;
7599 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7600 trans_edp_pipe = PIPE_C;
7601 break;
7602 }
7603
7604 if (trans_edp_pipe == crtc->pipe)
7605 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7606 }
7607
Imre Deakda7e29b2014-02-18 00:02:02 +02007608 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007609 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007610 return false;
7611
Daniel Vettereccb1402013-05-22 00:50:22 +02007612 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007613 if (!(tmp & PIPECONF_ENABLE))
7614 return false;
7615
Daniel Vetter88adfff2013-03-28 10:42:01 +01007616 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007617 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007618 * DDI E. So just check whether this pipe is wired to DDI E and whether
7619 * the PCH transcoder is on.
7620 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007621 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007622 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007623 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007624 pipe_config->has_pch_encoder = true;
7625
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007626 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7627 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7628 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007629
7630 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007631 }
7632
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007633 intel_get_pipe_timings(crtc, pipe_config);
7634
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007635 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007636 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007637 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007638
Jesse Barnese59150d2014-01-07 13:30:45 -08007639 if (IS_HASWELL(dev))
7640 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7641 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007642
Daniel Vetter6c49f242013-06-06 12:45:25 +02007643 pipe_config->pixel_multiplier = 1;
7644
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007645 return true;
7646}
7647
Jani Nikula1a915102013-10-16 12:34:48 +03007648static struct {
7649 int clock;
7650 u32 config;
7651} hdmi_audio_clock[] = {
7652 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7653 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7654 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7655 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7656 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7657 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7658 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7659 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7660 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7661 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7662};
7663
7664/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7665static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7666{
7667 int i;
7668
7669 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7670 if (mode->clock == hdmi_audio_clock[i].clock)
7671 break;
7672 }
7673
7674 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7675 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7676 i = 1;
7677 }
7678
7679 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7680 hdmi_audio_clock[i].clock,
7681 hdmi_audio_clock[i].config);
7682
7683 return hdmi_audio_clock[i].config;
7684}
7685
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007686static bool intel_eld_uptodate(struct drm_connector *connector,
7687 int reg_eldv, uint32_t bits_eldv,
7688 int reg_elda, uint32_t bits_elda,
7689 int reg_edid)
7690{
7691 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7692 uint8_t *eld = connector->eld;
7693 uint32_t i;
7694
7695 i = I915_READ(reg_eldv);
7696 i &= bits_eldv;
7697
7698 if (!eld[0])
7699 return !i;
7700
7701 if (!i)
7702 return false;
7703
7704 i = I915_READ(reg_elda);
7705 i &= ~bits_elda;
7706 I915_WRITE(reg_elda, i);
7707
7708 for (i = 0; i < eld[2]; i++)
7709 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7710 return false;
7711
7712 return true;
7713}
7714
Wu Fengguange0dac652011-09-05 14:25:34 +08007715static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007716 struct drm_crtc *crtc,
7717 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007718{
7719 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7720 uint8_t *eld = connector->eld;
7721 uint32_t eldv;
7722 uint32_t len;
7723 uint32_t i;
7724
7725 i = I915_READ(G4X_AUD_VID_DID);
7726
7727 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7728 eldv = G4X_ELDV_DEVCL_DEVBLC;
7729 else
7730 eldv = G4X_ELDV_DEVCTG;
7731
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007732 if (intel_eld_uptodate(connector,
7733 G4X_AUD_CNTL_ST, eldv,
7734 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7735 G4X_HDMIW_HDMIEDID))
7736 return;
7737
Wu Fengguange0dac652011-09-05 14:25:34 +08007738 i = I915_READ(G4X_AUD_CNTL_ST);
7739 i &= ~(eldv | G4X_ELD_ADDR);
7740 len = (i >> 9) & 0x1f; /* ELD buffer size */
7741 I915_WRITE(G4X_AUD_CNTL_ST, i);
7742
7743 if (!eld[0])
7744 return;
7745
7746 len = min_t(uint8_t, eld[2], len);
7747 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7748 for (i = 0; i < len; i++)
7749 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7750
7751 i = I915_READ(G4X_AUD_CNTL_ST);
7752 i |= eldv;
7753 I915_WRITE(G4X_AUD_CNTL_ST, i);
7754}
7755
Wang Xingchao83358c852012-08-16 22:43:37 +08007756static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007757 struct drm_crtc *crtc,
7758 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007759{
7760 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7761 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007762 uint32_t eldv;
7763 uint32_t i;
7764 int len;
7765 int pipe = to_intel_crtc(crtc)->pipe;
7766 int tmp;
7767
7768 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7769 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7770 int aud_config = HSW_AUD_CFG(pipe);
7771 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7772
Wang Xingchao83358c852012-08-16 22:43:37 +08007773 /* Audio output enable */
7774 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7775 tmp = I915_READ(aud_cntrl_st2);
7776 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7777 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007778 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007779
Daniel Vetterc7905792014-04-16 16:56:09 +02007780 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007781
7782 /* Set ELD valid state */
7783 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007784 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007785 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7786 I915_WRITE(aud_cntrl_st2, tmp);
7787 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007788 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007789
7790 /* Enable HDMI mode */
7791 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007792 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007793 /* clear N_programing_enable and N_value_index */
7794 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7795 I915_WRITE(aud_config, tmp);
7796
7797 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7798
7799 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7800
7801 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7802 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7803 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7804 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007805 } else {
7806 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7807 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007808
7809 if (intel_eld_uptodate(connector,
7810 aud_cntrl_st2, eldv,
7811 aud_cntl_st, IBX_ELD_ADDRESS,
7812 hdmiw_hdmiedid))
7813 return;
7814
7815 i = I915_READ(aud_cntrl_st2);
7816 i &= ~eldv;
7817 I915_WRITE(aud_cntrl_st2, i);
7818
7819 if (!eld[0])
7820 return;
7821
7822 i = I915_READ(aud_cntl_st);
7823 i &= ~IBX_ELD_ADDRESS;
7824 I915_WRITE(aud_cntl_st, i);
7825 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7826 DRM_DEBUG_DRIVER("port num:%d\n", i);
7827
7828 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7829 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7830 for (i = 0; i < len; i++)
7831 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7832
7833 i = I915_READ(aud_cntrl_st2);
7834 i |= eldv;
7835 I915_WRITE(aud_cntrl_st2, i);
7836
7837}
7838
Wu Fengguange0dac652011-09-05 14:25:34 +08007839static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007840 struct drm_crtc *crtc,
7841 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007842{
7843 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7844 uint8_t *eld = connector->eld;
7845 uint32_t eldv;
7846 uint32_t i;
7847 int len;
7848 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007849 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007850 int aud_cntl_st;
7851 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007852 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007853
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007854 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007855 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7856 aud_config = IBX_AUD_CFG(pipe);
7857 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007858 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007859 } else if (IS_VALLEYVIEW(connector->dev)) {
7860 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7861 aud_config = VLV_AUD_CFG(pipe);
7862 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7863 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007864 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007865 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7866 aud_config = CPT_AUD_CFG(pipe);
7867 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007868 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007869 }
7870
Wang Xingchao9b138a82012-08-09 16:52:18 +08007871 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007872
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007873 if (IS_VALLEYVIEW(connector->dev)) {
7874 struct intel_encoder *intel_encoder;
7875 struct intel_digital_port *intel_dig_port;
7876
7877 intel_encoder = intel_attached_encoder(connector);
7878 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7879 i = intel_dig_port->port;
7880 } else {
7881 i = I915_READ(aud_cntl_st);
7882 i = (i >> 29) & DIP_PORT_SEL_MASK;
7883 /* DIP_Port_Select, 0x1 = PortB */
7884 }
7885
Wu Fengguange0dac652011-09-05 14:25:34 +08007886 if (!i) {
7887 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7888 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007889 eldv = IBX_ELD_VALIDB;
7890 eldv |= IBX_ELD_VALIDB << 4;
7891 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007892 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007893 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007894 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007895 }
7896
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007897 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7898 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7899 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007900 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007901 } else {
7902 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7903 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007904
7905 if (intel_eld_uptodate(connector,
7906 aud_cntrl_st2, eldv,
7907 aud_cntl_st, IBX_ELD_ADDRESS,
7908 hdmiw_hdmiedid))
7909 return;
7910
Wu Fengguange0dac652011-09-05 14:25:34 +08007911 i = I915_READ(aud_cntrl_st2);
7912 i &= ~eldv;
7913 I915_WRITE(aud_cntrl_st2, i);
7914
7915 if (!eld[0])
7916 return;
7917
Wu Fengguange0dac652011-09-05 14:25:34 +08007918 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007919 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007920 I915_WRITE(aud_cntl_st, i);
7921
7922 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7923 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7924 for (i = 0; i < len; i++)
7925 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7926
7927 i = I915_READ(aud_cntrl_st2);
7928 i |= eldv;
7929 I915_WRITE(aud_cntrl_st2, i);
7930}
7931
7932void intel_write_eld(struct drm_encoder *encoder,
7933 struct drm_display_mode *mode)
7934{
7935 struct drm_crtc *crtc = encoder->crtc;
7936 struct drm_connector *connector;
7937 struct drm_device *dev = encoder->dev;
7938 struct drm_i915_private *dev_priv = dev->dev_private;
7939
7940 connector = drm_select_eld(encoder, mode);
7941 if (!connector)
7942 return;
7943
7944 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7945 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007946 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007947 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03007948 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007949
7950 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7951
7952 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007953 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007954}
7955
Chris Wilson560b85b2010-08-07 11:01:38 +01007956static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7957{
7958 struct drm_device *dev = crtc->dev;
7959 struct drm_i915_private *dev_priv = dev->dev_private;
7960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007961 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007962
Chris Wilson4b0e3332014-05-30 16:35:26 +03007963 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007964 /* On these chipsets we can only modify the base whilst
7965 * the cursor is disabled.
7966 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007967 if (intel_crtc->cursor_cntl) {
7968 I915_WRITE(_CURACNTR, 0);
7969 POSTING_READ(_CURACNTR);
7970 intel_crtc->cursor_cntl = 0;
7971 }
7972
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007973 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007974 POSTING_READ(_CURABASE);
7975 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007976
Chris Wilson4b0e3332014-05-30 16:35:26 +03007977 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7978 cntl = 0;
7979 if (base)
7980 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01007981 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03007982 CURSOR_FORMAT_ARGB);
7983 if (intel_crtc->cursor_cntl != cntl) {
7984 I915_WRITE(_CURACNTR, cntl);
7985 POSTING_READ(_CURACNTR);
7986 intel_crtc->cursor_cntl = cntl;
7987 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007988}
7989
7990static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7991{
7992 struct drm_device *dev = crtc->dev;
7993 struct drm_i915_private *dev_priv = dev->dev_private;
7994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7995 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03007996 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007997
Chris Wilson4b0e3332014-05-30 16:35:26 +03007998 cntl = 0;
7999 if (base) {
8000 cntl = MCURSOR_GAMMA_ENABLE;
8001 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308002 case 64:
8003 cntl |= CURSOR_MODE_64_ARGB_AX;
8004 break;
8005 case 128:
8006 cntl |= CURSOR_MODE_128_ARGB_AX;
8007 break;
8008 case 256:
8009 cntl |= CURSOR_MODE_256_ARGB_AX;
8010 break;
8011 default:
8012 WARN_ON(1);
8013 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008014 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008015 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008016 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008017 if (intel_crtc->cursor_cntl != cntl) {
8018 I915_WRITE(CURCNTR(pipe), cntl);
8019 POSTING_READ(CURCNTR(pipe));
8020 intel_crtc->cursor_cntl = cntl;
8021 }
8022
Chris Wilson560b85b2010-08-07 11:01:38 +01008023 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008024 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008025 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008026}
8027
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008028static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8029{
8030 struct drm_device *dev = crtc->dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8033 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008034 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008035
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 cntl = 0;
8037 if (base) {
8038 cntl = MCURSOR_GAMMA_ENABLE;
8039 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308040 case 64:
8041 cntl |= CURSOR_MODE_64_ARGB_AX;
8042 break;
8043 case 128:
8044 cntl |= CURSOR_MODE_128_ARGB_AX;
8045 break;
8046 case 256:
8047 cntl |= CURSOR_MODE_256_ARGB_AX;
8048 break;
8049 default:
8050 WARN_ON(1);
8051 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008052 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008053 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008054 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8055 cntl |= CURSOR_PIPE_CSC_ENABLE;
8056
8057 if (intel_crtc->cursor_cntl != cntl) {
8058 I915_WRITE(CURCNTR(pipe), cntl);
8059 POSTING_READ(CURCNTR(pipe));
8060 intel_crtc->cursor_cntl = cntl;
8061 }
8062
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008063 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008064 I915_WRITE(CURBASE(pipe), base);
8065 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008066}
8067
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008068/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008069static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8070 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008071{
8072 struct drm_device *dev = crtc->dev;
8073 struct drm_i915_private *dev_priv = dev->dev_private;
8074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8075 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008076 int x = crtc->cursor_x;
8077 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008078 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008079
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008080 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008081 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008082
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008083 if (x >= intel_crtc->config.pipe_src_w)
8084 base = 0;
8085
8086 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008087 base = 0;
8088
8089 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008090 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008091 base = 0;
8092
8093 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8094 x = -x;
8095 }
8096 pos |= x << CURSOR_X_SHIFT;
8097
8098 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008099 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008100 base = 0;
8101
8102 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8103 y = -y;
8104 }
8105 pos |= y << CURSOR_Y_SHIFT;
8106
Chris Wilson4b0e3332014-05-30 16:35:26 +03008107 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008108 return;
8109
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008110 I915_WRITE(CURPOS(pipe), pos);
8111
8112 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008113 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008114 else if (IS_845G(dev) || IS_I865G(dev))
8115 i845_update_cursor(crtc, base);
8116 else
8117 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008118 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008119}
8120
Matt Ropere3287952014-06-10 08:28:12 -07008121/*
8122 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8123 *
8124 * Note that the object's reference will be consumed if the update fails. If
8125 * the update succeeds, the reference of the old object (if any) will be
8126 * consumed.
8127 */
8128static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8129 struct drm_i915_gem_object *obj,
8130 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008131{
8132 struct drm_device *dev = crtc->dev;
8133 struct drm_i915_private *dev_priv = dev->dev_private;
8134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008135 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008136 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008137 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008138 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008139
Jesse Barnes79e53942008-11-07 14:24:08 -08008140 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008141 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008142 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008143 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008144 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008145 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008146 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008147 }
8148
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308149 /* Check for which cursor types we support */
8150 if (!((width == 64 && height == 64) ||
8151 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8152 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8153 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008154 return -EINVAL;
8155 }
8156
Chris Wilson05394f32010-11-08 19:18:58 +00008157 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008158 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008159 ret = -ENOMEM;
8160 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008161 }
8162
Dave Airlie71acb5e2008-12-30 20:31:46 +10008163 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008164 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008165 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008166 unsigned alignment;
8167
Chris Wilsond9e86c02010-11-10 16:40:20 +00008168 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008169 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008170 ret = -EINVAL;
8171 goto fail_locked;
8172 }
8173
Chris Wilson693db182013-03-05 14:52:39 +00008174 /* Note that the w/a also requires 2 PTE of padding following
8175 * the bo. We currently fill all unused PTE with the shadow
8176 * page and so we should always have valid PTE following the
8177 * cursor preventing the VT-d warning.
8178 */
8179 alignment = 0;
8180 if (need_vtd_wa(dev))
8181 alignment = 64*1024;
8182
8183 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008184 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008185 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008186 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008187 }
8188
Chris Wilsond9e86c02010-11-10 16:40:20 +00008189 ret = i915_gem_object_put_fence(obj);
8190 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008191 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008192 goto fail_unpin;
8193 }
8194
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008195 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008196 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008197 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008198 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008199 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008200 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008201 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008202 }
Chris Wilson00731152014-05-21 12:42:56 +01008203 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008204 }
8205
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008206 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008207 I915_WRITE(CURSIZE, (height << 12) | width);
8208
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008209 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008210 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008211 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008212 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008213 }
Jesse Barnes80824002009-09-10 15:28:06 -07008214
Daniel Vettera071fa02014-06-18 23:28:09 +02008215 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8216 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008217 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008218
Chris Wilson64f962e2014-03-26 12:38:15 +00008219 old_width = intel_crtc->cursor_width;
8220
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008221 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008222 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008223 intel_crtc->cursor_width = width;
8224 intel_crtc->cursor_height = height;
8225
Chris Wilson64f962e2014-03-26 12:38:15 +00008226 if (intel_crtc->active) {
8227 if (old_width != width)
8228 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008229 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008230 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008231
Daniel Vetterf99d7062014-06-19 16:01:59 +02008232 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8233
Jesse Barnes79e53942008-11-07 14:24:08 -08008234 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008235fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008236 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008237fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008238 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008239fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008240 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008241 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008242}
8243
Jesse Barnes79e53942008-11-07 14:24:08 -08008244static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008245 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008246{
James Simmons72034252010-08-03 01:33:19 +01008247 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008249
James Simmons72034252010-08-03 01:33:19 +01008250 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008251 intel_crtc->lut_r[i] = red[i] >> 8;
8252 intel_crtc->lut_g[i] = green[i] >> 8;
8253 intel_crtc->lut_b[i] = blue[i] >> 8;
8254 }
8255
8256 intel_crtc_load_lut(crtc);
8257}
8258
Jesse Barnes79e53942008-11-07 14:24:08 -08008259/* VESA 640x480x72Hz mode to set on the pipe */
8260static struct drm_display_mode load_detect_mode = {
8261 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8262 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8263};
8264
Daniel Vettera8bb6812014-02-10 18:00:39 +01008265struct drm_framebuffer *
8266__intel_framebuffer_create(struct drm_device *dev,
8267 struct drm_mode_fb_cmd2 *mode_cmd,
8268 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008269{
8270 struct intel_framebuffer *intel_fb;
8271 int ret;
8272
8273 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8274 if (!intel_fb) {
8275 drm_gem_object_unreference_unlocked(&obj->base);
8276 return ERR_PTR(-ENOMEM);
8277 }
8278
8279 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008280 if (ret)
8281 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008282
8283 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008284err:
8285 drm_gem_object_unreference_unlocked(&obj->base);
8286 kfree(intel_fb);
8287
8288 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008289}
8290
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008291static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008292intel_framebuffer_create(struct drm_device *dev,
8293 struct drm_mode_fb_cmd2 *mode_cmd,
8294 struct drm_i915_gem_object *obj)
8295{
8296 struct drm_framebuffer *fb;
8297 int ret;
8298
8299 ret = i915_mutex_lock_interruptible(dev);
8300 if (ret)
8301 return ERR_PTR(ret);
8302 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8303 mutex_unlock(&dev->struct_mutex);
8304
8305 return fb;
8306}
8307
Chris Wilsond2dff872011-04-19 08:36:26 +01008308static u32
8309intel_framebuffer_pitch_for_width(int width, int bpp)
8310{
8311 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8312 return ALIGN(pitch, 64);
8313}
8314
8315static u32
8316intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8317{
8318 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8319 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8320}
8321
8322static struct drm_framebuffer *
8323intel_framebuffer_create_for_mode(struct drm_device *dev,
8324 struct drm_display_mode *mode,
8325 int depth, int bpp)
8326{
8327 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008328 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008329
8330 obj = i915_gem_alloc_object(dev,
8331 intel_framebuffer_size_for_mode(mode, bpp));
8332 if (obj == NULL)
8333 return ERR_PTR(-ENOMEM);
8334
8335 mode_cmd.width = mode->hdisplay;
8336 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008337 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8338 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008339 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008340
8341 return intel_framebuffer_create(dev, &mode_cmd, obj);
8342}
8343
8344static struct drm_framebuffer *
8345mode_fits_in_fbdev(struct drm_device *dev,
8346 struct drm_display_mode *mode)
8347{
Daniel Vetter4520f532013-10-09 09:18:51 +02008348#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008349 struct drm_i915_private *dev_priv = dev->dev_private;
8350 struct drm_i915_gem_object *obj;
8351 struct drm_framebuffer *fb;
8352
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008353 if (!dev_priv->fbdev)
8354 return NULL;
8355
8356 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008357 return NULL;
8358
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008359 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008360 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008361
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008362 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008363 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8364 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008365 return NULL;
8366
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008367 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008368 return NULL;
8369
8370 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008371#else
8372 return NULL;
8373#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008374}
8375
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008376bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008377 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008378 struct intel_load_detect_pipe *old,
8379 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008380{
8381 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008382 struct intel_encoder *intel_encoder =
8383 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008384 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008385 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008386 struct drm_crtc *crtc = NULL;
8387 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008388 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008389 struct drm_mode_config *config = &dev->mode_config;
8390 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008391
Chris Wilsond2dff872011-04-19 08:36:26 +01008392 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008393 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008394 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008395
Rob Clark51fd3712013-11-19 12:10:12 -05008396 drm_modeset_acquire_init(ctx, 0);
8397
8398retry:
8399 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8400 if (ret)
8401 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008402
Jesse Barnes79e53942008-11-07 14:24:08 -08008403 /*
8404 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008405 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008406 * - if the connector already has an assigned crtc, use it (but make
8407 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008408 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008409 * - try to find the first unused crtc that can drive this connector,
8410 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008411 */
8412
8413 /* See if we already have a CRTC for this connector */
8414 if (encoder->crtc) {
8415 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008416
Rob Clark51fd3712013-11-19 12:10:12 -05008417 ret = drm_modeset_lock(&crtc->mutex, ctx);
8418 if (ret)
8419 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008420
Daniel Vetter24218aa2012-08-12 19:27:11 +02008421 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008422 old->load_detect_temp = false;
8423
8424 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008425 if (connector->dpms != DRM_MODE_DPMS_ON)
8426 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008427
Chris Wilson71731882011-04-19 23:10:58 +01008428 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008429 }
8430
8431 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008432 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008433 i++;
8434 if (!(encoder->possible_crtcs & (1 << i)))
8435 continue;
8436 if (!possible_crtc->enabled) {
8437 crtc = possible_crtc;
8438 break;
8439 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008440 }
8441
8442 /*
8443 * If we didn't find an unused CRTC, don't use any.
8444 */
8445 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008446 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008447 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008448 }
8449
Rob Clark51fd3712013-11-19 12:10:12 -05008450 ret = drm_modeset_lock(&crtc->mutex, ctx);
8451 if (ret)
8452 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008453 intel_encoder->new_crtc = to_intel_crtc(crtc);
8454 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008455
8456 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008457 intel_crtc->new_enabled = true;
8458 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008459 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008460 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008461 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008462
Chris Wilson64927112011-04-20 07:25:26 +01008463 if (!mode)
8464 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008465
Chris Wilsond2dff872011-04-19 08:36:26 +01008466 /* We need a framebuffer large enough to accommodate all accesses
8467 * that the plane may generate whilst we perform load detection.
8468 * We can not rely on the fbcon either being present (we get called
8469 * during its initialisation to detect all boot displays, or it may
8470 * not even exist) or that it is large enough to satisfy the
8471 * requested mode.
8472 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008473 fb = mode_fits_in_fbdev(dev, mode);
8474 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008475 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008476 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8477 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008478 } else
8479 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008480 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008481 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008482 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008483 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008484
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008485 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008486 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008487 if (old->release_fb)
8488 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008489 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008490 }
Chris Wilson71731882011-04-19 23:10:58 +01008491
Jesse Barnes79e53942008-11-07 14:24:08 -08008492 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008493 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008494 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008495
8496 fail:
8497 intel_crtc->new_enabled = crtc->enabled;
8498 if (intel_crtc->new_enabled)
8499 intel_crtc->new_config = &intel_crtc->config;
8500 else
8501 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008502fail_unlock:
8503 if (ret == -EDEADLK) {
8504 drm_modeset_backoff(ctx);
8505 goto retry;
8506 }
8507
8508 drm_modeset_drop_locks(ctx);
8509 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008510
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008511 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008512}
8513
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008514void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008515 struct intel_load_detect_pipe *old,
8516 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008517{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008518 struct intel_encoder *intel_encoder =
8519 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008520 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008521 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008522 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008523
Chris Wilsond2dff872011-04-19 08:36:26 +01008524 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008525 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008526 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008527
Chris Wilson8261b192011-04-19 23:18:09 +01008528 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008529 to_intel_connector(connector)->new_encoder = NULL;
8530 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008531 intel_crtc->new_enabled = false;
8532 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008533 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008534
Daniel Vetter36206362012-12-10 20:42:17 +01008535 if (old->release_fb) {
8536 drm_framebuffer_unregister_private(old->release_fb);
8537 drm_framebuffer_unreference(old->release_fb);
8538 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008539
Rob Clark51fd3712013-11-19 12:10:12 -05008540 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008541 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008542 }
8543
Eric Anholtc751ce42010-03-25 11:48:48 -07008544 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008545 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8546 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008547
Rob Clark51fd3712013-11-19 12:10:12 -05008548unlock:
8549 drm_modeset_drop_locks(ctx);
8550 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008551}
8552
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008553static int i9xx_pll_refclk(struct drm_device *dev,
8554 const struct intel_crtc_config *pipe_config)
8555{
8556 struct drm_i915_private *dev_priv = dev->dev_private;
8557 u32 dpll = pipe_config->dpll_hw_state.dpll;
8558
8559 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008560 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008561 else if (HAS_PCH_SPLIT(dev))
8562 return 120000;
8563 else if (!IS_GEN2(dev))
8564 return 96000;
8565 else
8566 return 48000;
8567}
8568
Jesse Barnes79e53942008-11-07 14:24:08 -08008569/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008570static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8571 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008572{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008573 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008575 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008576 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008577 u32 fp;
8578 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008579 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008580
8581 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008582 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008583 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008584 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008585
8586 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008587 if (IS_PINEVIEW(dev)) {
8588 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8589 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008590 } else {
8591 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8592 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8593 }
8594
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008595 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008596 if (IS_PINEVIEW(dev))
8597 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8598 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008599 else
8600 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008601 DPLL_FPA01_P1_POST_DIV_SHIFT);
8602
8603 switch (dpll & DPLL_MODE_MASK) {
8604 case DPLLB_MODE_DAC_SERIAL:
8605 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8606 5 : 10;
8607 break;
8608 case DPLLB_MODE_LVDS:
8609 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8610 7 : 14;
8611 break;
8612 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008613 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008614 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008615 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008616 }
8617
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008618 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008619 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008620 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008621 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008622 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008623 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008624 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008625
8626 if (is_lvds) {
8627 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8628 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008629
8630 if (lvds & LVDS_CLKB_POWER_UP)
8631 clock.p2 = 7;
8632 else
8633 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008634 } else {
8635 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8636 clock.p1 = 2;
8637 else {
8638 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8639 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8640 }
8641 if (dpll & PLL_P2_DIVIDE_BY_4)
8642 clock.p2 = 4;
8643 else
8644 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008645 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008646
8647 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008648 }
8649
Ville Syrjälä18442d02013-09-13 16:00:08 +03008650 /*
8651 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008652 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008653 * encoder's get_config() function.
8654 */
8655 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008656}
8657
Ville Syrjälä6878da02013-09-13 15:59:11 +03008658int intel_dotclock_calculate(int link_freq,
8659 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008660{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008661 /*
8662 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008663 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008664 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008665 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008666 *
8667 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008668 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008669 */
8670
Ville Syrjälä6878da02013-09-13 15:59:11 +03008671 if (!m_n->link_n)
8672 return 0;
8673
8674 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8675}
8676
Ville Syrjälä18442d02013-09-13 16:00:08 +03008677static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8678 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008679{
8680 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008681
8682 /* read out port_clock from the DPLL */
8683 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008684
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008685 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008686 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008687 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008688 * agree once we know their relationship in the encoder's
8689 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008690 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008691 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008692 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8693 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008694}
8695
8696/** Returns the currently programmed mode of the given pipe. */
8697struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8698 struct drm_crtc *crtc)
8699{
Jesse Barnes548f2452011-02-17 10:40:53 -08008700 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008702 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008704 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008705 int htot = I915_READ(HTOTAL(cpu_transcoder));
8706 int hsync = I915_READ(HSYNC(cpu_transcoder));
8707 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8708 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008709 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008710
8711 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8712 if (!mode)
8713 return NULL;
8714
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008715 /*
8716 * Construct a pipe_config sufficient for getting the clock info
8717 * back out of crtc_clock_get.
8718 *
8719 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8720 * to use a real value here instead.
8721 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008722 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008723 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008724 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8725 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8726 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008727 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8728
Ville Syrjälä773ae032013-09-23 17:48:20 +03008729 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008730 mode->hdisplay = (htot & 0xffff) + 1;
8731 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8732 mode->hsync_start = (hsync & 0xffff) + 1;
8733 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8734 mode->vdisplay = (vtot & 0xffff) + 1;
8735 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8736 mode->vsync_start = (vsync & 0xffff) + 1;
8737 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8738
8739 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008740
8741 return mode;
8742}
8743
Daniel Vettercc365132014-06-18 13:59:13 +02008744static void intel_increase_pllclock(struct drm_device *dev,
8745 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008746{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008748 int dpll_reg = DPLL(pipe);
8749 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008750
Eric Anholtbad720f2009-10-22 16:11:14 -07008751 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008752 return;
8753
8754 if (!dev_priv->lvds_downclock_avail)
8755 return;
8756
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008757 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008758 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008759 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008760
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008761 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008762
8763 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8764 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008765 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008766
Jesse Barnes652c3932009-08-17 13:31:43 -07008767 dpll = I915_READ(dpll_reg);
8768 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008769 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008770 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008771}
8772
8773static void intel_decrease_pllclock(struct drm_crtc *crtc)
8774{
8775 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008778
Eric Anholtbad720f2009-10-22 16:11:14 -07008779 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008780 return;
8781
8782 if (!dev_priv->lvds_downclock_avail)
8783 return;
8784
8785 /*
8786 * Since this is called by a timer, we should never get here in
8787 * the manual case.
8788 */
8789 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008790 int pipe = intel_crtc->pipe;
8791 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008792 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008793
Zhao Yakui44d98a62009-10-09 11:39:40 +08008794 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008795
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008796 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008797
Chris Wilson074b5e12012-05-02 12:07:06 +01008798 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008799 dpll |= DISPLAY_RATE_SELECT_FPA1;
8800 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008801 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008802 dpll = I915_READ(dpll_reg);
8803 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008804 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008805 }
8806
8807}
8808
Chris Wilsonf047e392012-07-21 12:31:41 +01008809void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008810{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008811 struct drm_i915_private *dev_priv = dev->dev_private;
8812
Chris Wilsonf62a0072014-02-21 17:55:39 +00008813 if (dev_priv->mm.busy)
8814 return;
8815
Paulo Zanoni43694d62014-03-07 20:08:08 -03008816 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008817 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008818 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008819}
8820
8821void intel_mark_idle(struct drm_device *dev)
8822{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008824 struct drm_crtc *crtc;
8825
Chris Wilsonf62a0072014-02-21 17:55:39 +00008826 if (!dev_priv->mm.busy)
8827 return;
8828
8829 dev_priv->mm.busy = false;
8830
Jani Nikulad330a952014-01-21 11:24:25 +02008831 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008832 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008833
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008834 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008835 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008836 continue;
8837
8838 intel_decrease_pllclock(crtc);
8839 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008840
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008841 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008842 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008843
8844out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008845 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008846}
8847
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008848
Daniel Vetterf99d7062014-06-19 16:01:59 +02008849/**
8850 * intel_mark_fb_busy - mark given planes as busy
8851 * @dev: DRM device
8852 * @frontbuffer_bits: bits for the affected planes
8853 * @ring: optional ring for asynchronous commands
8854 *
8855 * This function gets called every time the screen contents change. It can be
8856 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8857 */
8858static void intel_mark_fb_busy(struct drm_device *dev,
8859 unsigned frontbuffer_bits,
8860 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008861{
Daniel Vettercc365132014-06-18 13:59:13 +02008862 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008863
Jani Nikulad330a952014-01-21 11:24:25 +02008864 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008865 return;
8866
Daniel Vettercc365132014-06-18 13:59:13 +02008867 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008868 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008869 continue;
8870
Daniel Vettercc365132014-06-18 13:59:13 +02008871 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008872 if (ring && intel_fbc_enabled(dev))
8873 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008874 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008875}
8876
Daniel Vetterf99d7062014-06-19 16:01:59 +02008877/**
8878 * intel_fb_obj_invalidate - invalidate frontbuffer object
8879 * @obj: GEM object to invalidate
8880 * @ring: set for asynchronous rendering
8881 *
8882 * This function gets called every time rendering on the given object starts and
8883 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8884 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8885 * until the rendering completes or a flip on this frontbuffer plane is
8886 * scheduled.
8887 */
8888void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8889 struct intel_engine_cs *ring)
8890{
8891 struct drm_device *dev = obj->base.dev;
8892 struct drm_i915_private *dev_priv = dev->dev_private;
8893
8894 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8895
8896 if (!obj->frontbuffer_bits)
8897 return;
8898
8899 if (ring) {
8900 mutex_lock(&dev_priv->fb_tracking.lock);
8901 dev_priv->fb_tracking.busy_bits
8902 |= obj->frontbuffer_bits;
8903 dev_priv->fb_tracking.flip_bits
8904 &= ~obj->frontbuffer_bits;
8905 mutex_unlock(&dev_priv->fb_tracking.lock);
8906 }
8907
8908 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8909
8910 intel_edp_psr_exit(dev);
8911}
8912
8913/**
8914 * intel_frontbuffer_flush - flush frontbuffer
8915 * @dev: DRM device
8916 * @frontbuffer_bits: frontbuffer plane tracking bits
8917 *
8918 * This function gets called every time rendering on the given planes has
8919 * completed and frontbuffer caching can be started again. Flushes will get
8920 * delayed if they're blocked by some oustanding asynchronous rendering.
8921 *
8922 * Can be called without any locks held.
8923 */
8924void intel_frontbuffer_flush(struct drm_device *dev,
8925 unsigned frontbuffer_bits)
8926{
8927 struct drm_i915_private *dev_priv = dev->dev_private;
8928
8929 /* Delay flushing when rings are still busy.*/
8930 mutex_lock(&dev_priv->fb_tracking.lock);
8931 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8932 mutex_unlock(&dev_priv->fb_tracking.lock);
8933
8934 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8935
8936 intel_edp_psr_exit(dev);
8937}
8938
8939/**
8940 * intel_fb_obj_flush - flush frontbuffer object
8941 * @obj: GEM object to flush
8942 * @retire: set when retiring asynchronous rendering
8943 *
8944 * This function gets called every time rendering on the given object has
8945 * completed and frontbuffer caching can be started again. If @retire is true
8946 * then any delayed flushes will be unblocked.
8947 */
8948void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8949 bool retire)
8950{
8951 struct drm_device *dev = obj->base.dev;
8952 struct drm_i915_private *dev_priv = dev->dev_private;
8953 unsigned frontbuffer_bits;
8954
8955 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8956
8957 if (!obj->frontbuffer_bits)
8958 return;
8959
8960 frontbuffer_bits = obj->frontbuffer_bits;
8961
8962 if (retire) {
8963 mutex_lock(&dev_priv->fb_tracking.lock);
8964 /* Filter out new bits since rendering started. */
8965 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8966
8967 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8968 mutex_unlock(&dev_priv->fb_tracking.lock);
8969 }
8970
8971 intel_frontbuffer_flush(dev, frontbuffer_bits);
8972}
8973
8974/**
8975 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
8976 * @dev: DRM device
8977 * @frontbuffer_bits: frontbuffer plane tracking bits
8978 *
8979 * This function gets called after scheduling a flip on @obj. The actual
8980 * frontbuffer flushing will be delayed until completion is signalled with
8981 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
8982 * flush will be cancelled.
8983 *
8984 * Can be called without any locks held.
8985 */
8986void intel_frontbuffer_flip_prepare(struct drm_device *dev,
8987 unsigned frontbuffer_bits)
8988{
8989 struct drm_i915_private *dev_priv = dev->dev_private;
8990
8991 mutex_lock(&dev_priv->fb_tracking.lock);
8992 dev_priv->fb_tracking.flip_bits
8993 |= frontbuffer_bits;
8994 mutex_unlock(&dev_priv->fb_tracking.lock);
8995}
8996
8997/**
8998 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
8999 * @dev: DRM device
9000 * @frontbuffer_bits: frontbuffer plane tracking bits
9001 *
9002 * This function gets called after the flip has been latched and will complete
9003 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9004 *
9005 * Can be called without any locks held.
9006 */
9007void intel_frontbuffer_flip_complete(struct drm_device *dev,
9008 unsigned frontbuffer_bits)
9009{
9010 struct drm_i915_private *dev_priv = dev->dev_private;
9011
9012 mutex_lock(&dev_priv->fb_tracking.lock);
9013 /* Mask any cancelled flips. */
9014 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9015 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9016 mutex_unlock(&dev_priv->fb_tracking.lock);
9017
9018 intel_frontbuffer_flush(dev, frontbuffer_bits);
9019}
9020
Jesse Barnes79e53942008-11-07 14:24:08 -08009021static void intel_crtc_destroy(struct drm_crtc *crtc)
9022{
9023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009024 struct drm_device *dev = crtc->dev;
9025 struct intel_unpin_work *work;
9026 unsigned long flags;
9027
9028 spin_lock_irqsave(&dev->event_lock, flags);
9029 work = intel_crtc->unpin_work;
9030 intel_crtc->unpin_work = NULL;
9031 spin_unlock_irqrestore(&dev->event_lock, flags);
9032
9033 if (work) {
9034 cancel_work_sync(&work->work);
9035 kfree(work);
9036 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009037
9038 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009039
Jesse Barnes79e53942008-11-07 14:24:08 -08009040 kfree(intel_crtc);
9041}
9042
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009043static void intel_unpin_work_fn(struct work_struct *__work)
9044{
9045 struct intel_unpin_work *work =
9046 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009047 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009048 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009049
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009050 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009051 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009052 drm_gem_object_unreference(&work->pending_flip_obj->base);
9053 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009054
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009055 intel_update_fbc(dev);
9056 mutex_unlock(&dev->struct_mutex);
9057
Daniel Vetterf99d7062014-06-19 16:01:59 +02009058 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9059
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009060 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9061 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9062
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009063 kfree(work);
9064}
9065
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009066static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009067 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009068{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009069 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9071 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009072 unsigned long flags;
9073
9074 /* Ignore early vblank irqs */
9075 if (intel_crtc == NULL)
9076 return;
9077
9078 spin_lock_irqsave(&dev->event_lock, flags);
9079 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009080
9081 /* Ensure we don't miss a work->pending update ... */
9082 smp_rmb();
9083
9084 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009085 spin_unlock_irqrestore(&dev->event_lock, flags);
9086 return;
9087 }
9088
Chris Wilsone7d841c2012-12-03 11:36:30 +00009089 /* and that the unpin work is consistent wrt ->pending. */
9090 smp_rmb();
9091
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009092 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009093
Rob Clark45a066e2012-10-08 14:50:40 -05009094 if (work->event)
9095 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009096
Daniel Vetter87b6b102014-05-15 15:33:46 +02009097 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009098
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009099 spin_unlock_irqrestore(&dev->event_lock, flags);
9100
Daniel Vetter2c10d572012-12-20 21:24:07 +01009101 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009102
9103 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009104
9105 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009106}
9107
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009108void intel_finish_page_flip(struct drm_device *dev, int pipe)
9109{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009110 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009111 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9112
Mario Kleiner49b14a52010-12-09 07:00:07 +01009113 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009114}
9115
9116void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9117{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009118 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009119 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9120
Mario Kleiner49b14a52010-12-09 07:00:07 +01009121 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009122}
9123
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009124/* Is 'a' after or equal to 'b'? */
9125static bool g4x_flip_count_after_eq(u32 a, u32 b)
9126{
9127 return !((a - b) & 0x80000000);
9128}
9129
9130static bool page_flip_finished(struct intel_crtc *crtc)
9131{
9132 struct drm_device *dev = crtc->base.dev;
9133 struct drm_i915_private *dev_priv = dev->dev_private;
9134
9135 /*
9136 * The relevant registers doen't exist on pre-ctg.
9137 * As the flip done interrupt doesn't trigger for mmio
9138 * flips on gmch platforms, a flip count check isn't
9139 * really needed there. But since ctg has the registers,
9140 * include it in the check anyway.
9141 */
9142 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9143 return true;
9144
9145 /*
9146 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9147 * used the same base address. In that case the mmio flip might
9148 * have completed, but the CS hasn't even executed the flip yet.
9149 *
9150 * A flip count check isn't enough as the CS might have updated
9151 * the base address just after start of vblank, but before we
9152 * managed to process the interrupt. This means we'd complete the
9153 * CS flip too soon.
9154 *
9155 * Combining both checks should get us a good enough result. It may
9156 * still happen that the CS flip has been executed, but has not
9157 * yet actually completed. But in case the base address is the same
9158 * anyway, we don't really care.
9159 */
9160 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9161 crtc->unpin_work->gtt_offset &&
9162 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9163 crtc->unpin_work->flip_count);
9164}
9165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009166void intel_prepare_page_flip(struct drm_device *dev, int plane)
9167{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009168 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009169 struct intel_crtc *intel_crtc =
9170 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9171 unsigned long flags;
9172
Chris Wilsone7d841c2012-12-03 11:36:30 +00009173 /* NB: An MMIO update of the plane base pointer will also
9174 * generate a page-flip completion irq, i.e. every modeset
9175 * is also accompanied by a spurious intel_prepare_page_flip().
9176 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009177 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009178 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009179 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009180 spin_unlock_irqrestore(&dev->event_lock, flags);
9181}
9182
Robin Schroereba905b2014-05-18 02:24:50 +02009183static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009184{
9185 /* Ensure that the work item is consistent when activating it ... */
9186 smp_wmb();
9187 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9188 /* and that it is marked active as soon as the irq could fire. */
9189 smp_wmb();
9190}
9191
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009192static int intel_gen2_queue_flip(struct drm_device *dev,
9193 struct drm_crtc *crtc,
9194 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009195 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009196 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009197 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009198{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009200 u32 flip_mask;
9201 int ret;
9202
Daniel Vetter6d90c952012-04-26 23:28:05 +02009203 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009204 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009205 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009206
9207 /* Can't queue multiple flips, so wait for the previous
9208 * one to finish before executing the next.
9209 */
9210 if (intel_crtc->plane)
9211 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9212 else
9213 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009214 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9215 intel_ring_emit(ring, MI_NOOP);
9216 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9217 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9218 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009219 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009220 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009221
9222 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009223 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009224 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009225}
9226
9227static int intel_gen3_queue_flip(struct drm_device *dev,
9228 struct drm_crtc *crtc,
9229 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009230 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009231 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009232 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009233{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009235 u32 flip_mask;
9236 int ret;
9237
Daniel Vetter6d90c952012-04-26 23:28:05 +02009238 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009239 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009240 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009241
9242 if (intel_crtc->plane)
9243 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9244 else
9245 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009246 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9247 intel_ring_emit(ring, MI_NOOP);
9248 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9249 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9250 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009251 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009252 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009253
Chris Wilsone7d841c2012-12-03 11:36:30 +00009254 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009255 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009256 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009257}
9258
9259static int intel_gen4_queue_flip(struct drm_device *dev,
9260 struct drm_crtc *crtc,
9261 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009262 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009263 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009264 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009265{
9266 struct drm_i915_private *dev_priv = dev->dev_private;
9267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9268 uint32_t pf, pipesrc;
9269 int ret;
9270
Daniel Vetter6d90c952012-04-26 23:28:05 +02009271 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009272 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009273 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009274
9275 /* i965+ uses the linear or tiled offsets from the
9276 * Display Registers (which do not change across a page-flip)
9277 * so we need only reprogram the base address.
9278 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009279 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9280 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9281 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009282 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009283 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009284
9285 /* XXX Enabling the panel-fitter across page-flip is so far
9286 * untested on non-native modes, so ignore it for now.
9287 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9288 */
9289 pf = 0;
9290 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009291 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009292
9293 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009294 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009295 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009296}
9297
9298static int intel_gen6_queue_flip(struct drm_device *dev,
9299 struct drm_crtc *crtc,
9300 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009301 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009302 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009303 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009304{
9305 struct drm_i915_private *dev_priv = dev->dev_private;
9306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9307 uint32_t pf, pipesrc;
9308 int ret;
9309
Daniel Vetter6d90c952012-04-26 23:28:05 +02009310 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009311 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009312 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009313
Daniel Vetter6d90c952012-04-26 23:28:05 +02009314 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9315 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9316 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009317 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009318
Chris Wilson99d9acd2012-04-17 20:37:00 +01009319 /* Contrary to the suggestions in the documentation,
9320 * "Enable Panel Fitter" does not seem to be required when page
9321 * flipping with a non-native mode, and worse causes a normal
9322 * modeset to fail.
9323 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9324 */
9325 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009327 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009328
9329 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009330 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009331 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009332}
9333
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009334static int intel_gen7_queue_flip(struct drm_device *dev,
9335 struct drm_crtc *crtc,
9336 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009337 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009338 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009339 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009340{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009342 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009343 int len, ret;
9344
Robin Schroereba905b2014-05-18 02:24:50 +02009345 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009346 case PLANE_A:
9347 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9348 break;
9349 case PLANE_B:
9350 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9351 break;
9352 case PLANE_C:
9353 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9354 break;
9355 default:
9356 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009357 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009358 }
9359
Chris Wilsonffe74d72013-08-26 20:58:12 +01009360 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009361 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009362 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009363 /*
9364 * On Gen 8, SRM is now taking an extra dword to accommodate
9365 * 48bits addresses, and we need a NOOP for the batch size to
9366 * stay even.
9367 */
9368 if (IS_GEN8(dev))
9369 len += 2;
9370 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009371
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009372 /*
9373 * BSpec MI_DISPLAY_FLIP for IVB:
9374 * "The full packet must be contained within the same cache line."
9375 *
9376 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9377 * cacheline, if we ever start emitting more commands before
9378 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9379 * then do the cacheline alignment, and finally emit the
9380 * MI_DISPLAY_FLIP.
9381 */
9382 ret = intel_ring_cacheline_align(ring);
9383 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009384 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009385
Chris Wilsonffe74d72013-08-26 20:58:12 +01009386 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009387 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009388 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009389
Chris Wilsonffe74d72013-08-26 20:58:12 +01009390 /* Unmask the flip-done completion message. Note that the bspec says that
9391 * we should do this for both the BCS and RCS, and that we must not unmask
9392 * more than one flip event at any time (or ensure that one flip message
9393 * can be sent by waiting for flip-done prior to queueing new flips).
9394 * Experimentation says that BCS works despite DERRMR masking all
9395 * flip-done completion events and that unmasking all planes at once
9396 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9397 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9398 */
9399 if (ring->id == RCS) {
9400 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9401 intel_ring_emit(ring, DERRMR);
9402 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9403 DERRMR_PIPEB_PRI_FLIP_DONE |
9404 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009405 if (IS_GEN8(dev))
9406 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9407 MI_SRM_LRM_GLOBAL_GTT);
9408 else
9409 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9410 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009411 intel_ring_emit(ring, DERRMR);
9412 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009413 if (IS_GEN8(dev)) {
9414 intel_ring_emit(ring, 0);
9415 intel_ring_emit(ring, MI_NOOP);
9416 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009417 }
9418
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009419 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009420 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009421 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009422 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009423
9424 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009425 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009426 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009427}
9428
Sourab Gupta84c33a62014-06-02 16:47:17 +05309429static bool use_mmio_flip(struct intel_engine_cs *ring,
9430 struct drm_i915_gem_object *obj)
9431{
9432 /*
9433 * This is not being used for older platforms, because
9434 * non-availability of flip done interrupt forces us to use
9435 * CS flips. Older platforms derive flip done using some clever
9436 * tricks involving the flip_pending status bits and vblank irqs.
9437 * So using MMIO flips there would disrupt this mechanism.
9438 */
9439
9440 if (INTEL_INFO(ring->dev)->gen < 5)
9441 return false;
9442
9443 if (i915.use_mmio_flip < 0)
9444 return false;
9445 else if (i915.use_mmio_flip > 0)
9446 return true;
9447 else
9448 return ring != obj->ring;
9449}
9450
9451static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9452{
9453 struct drm_device *dev = intel_crtc->base.dev;
9454 struct drm_i915_private *dev_priv = dev->dev_private;
9455 struct intel_framebuffer *intel_fb =
9456 to_intel_framebuffer(intel_crtc->base.primary->fb);
9457 struct drm_i915_gem_object *obj = intel_fb->obj;
9458 u32 dspcntr;
9459 u32 reg;
9460
9461 intel_mark_page_flip_active(intel_crtc);
9462
9463 reg = DSPCNTR(intel_crtc->plane);
9464 dspcntr = I915_READ(reg);
9465
9466 if (INTEL_INFO(dev)->gen >= 4) {
9467 if (obj->tiling_mode != I915_TILING_NONE)
9468 dspcntr |= DISPPLANE_TILED;
9469 else
9470 dspcntr &= ~DISPPLANE_TILED;
9471 }
9472 I915_WRITE(reg, dspcntr);
9473
9474 I915_WRITE(DSPSURF(intel_crtc->plane),
9475 intel_crtc->unpin_work->gtt_offset);
9476 POSTING_READ(DSPSURF(intel_crtc->plane));
9477}
9478
9479static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9480{
9481 struct intel_engine_cs *ring;
9482 int ret;
9483
9484 lockdep_assert_held(&obj->base.dev->struct_mutex);
9485
9486 if (!obj->last_write_seqno)
9487 return 0;
9488
9489 ring = obj->ring;
9490
9491 if (i915_seqno_passed(ring->get_seqno(ring, true),
9492 obj->last_write_seqno))
9493 return 0;
9494
9495 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9496 if (ret)
9497 return ret;
9498
9499 if (WARN_ON(!ring->irq_get(ring)))
9500 return 0;
9501
9502 return 1;
9503}
9504
9505void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9506{
9507 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9508 struct intel_crtc *intel_crtc;
9509 unsigned long irq_flags;
9510 u32 seqno;
9511
9512 seqno = ring->get_seqno(ring, false);
9513
9514 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9515 for_each_intel_crtc(ring->dev, intel_crtc) {
9516 struct intel_mmio_flip *mmio_flip;
9517
9518 mmio_flip = &intel_crtc->mmio_flip;
9519 if (mmio_flip->seqno == 0)
9520 continue;
9521
9522 if (ring->id != mmio_flip->ring_id)
9523 continue;
9524
9525 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9526 intel_do_mmio_flip(intel_crtc);
9527 mmio_flip->seqno = 0;
9528 ring->irq_put(ring);
9529 }
9530 }
9531 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9532}
9533
9534static int intel_queue_mmio_flip(struct drm_device *dev,
9535 struct drm_crtc *crtc,
9536 struct drm_framebuffer *fb,
9537 struct drm_i915_gem_object *obj,
9538 struct intel_engine_cs *ring,
9539 uint32_t flags)
9540{
9541 struct drm_i915_private *dev_priv = dev->dev_private;
9542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9543 unsigned long irq_flags;
9544 int ret;
9545
9546 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9547 return -EBUSY;
9548
9549 ret = intel_postpone_flip(obj);
9550 if (ret < 0)
9551 return ret;
9552 if (ret == 0) {
9553 intel_do_mmio_flip(intel_crtc);
9554 return 0;
9555 }
9556
9557 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9558 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9559 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9560 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9561
9562 /*
9563 * Double check to catch cases where irq fired before
9564 * mmio flip data was ready
9565 */
9566 intel_notify_mmio_flip(obj->ring);
9567 return 0;
9568}
9569
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009570static int intel_default_queue_flip(struct drm_device *dev,
9571 struct drm_crtc *crtc,
9572 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009573 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009574 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009575 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009576{
9577 return -ENODEV;
9578}
9579
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009580static int intel_crtc_page_flip(struct drm_crtc *crtc,
9581 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009582 struct drm_pending_vblank_event *event,
9583 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009584{
9585 struct drm_device *dev = crtc->dev;
9586 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009587 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009588 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009590 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009591 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009592 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009593 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009594 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009595
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009596 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009597 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009598 return -EINVAL;
9599
9600 /*
9601 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9602 * Note that pitch changes could also affect these register.
9603 */
9604 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009605 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9606 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009607 return -EINVAL;
9608
Chris Wilsonf900db42014-02-20 09:26:13 +00009609 if (i915_terminally_wedged(&dev_priv->gpu_error))
9610 goto out_hang;
9611
Daniel Vetterb14c5672013-09-19 12:18:32 +02009612 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009613 if (work == NULL)
9614 return -ENOMEM;
9615
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009616 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009617 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009618 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009619 INIT_WORK(&work->work, intel_unpin_work_fn);
9620
Daniel Vetter87b6b102014-05-15 15:33:46 +02009621 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009622 if (ret)
9623 goto free_work;
9624
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009625 /* We borrow the event spin lock for protecting unpin_work */
9626 spin_lock_irqsave(&dev->event_lock, flags);
9627 if (intel_crtc->unpin_work) {
9628 spin_unlock_irqrestore(&dev->event_lock, flags);
9629 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009630 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009631
9632 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009633 return -EBUSY;
9634 }
9635 intel_crtc->unpin_work = work;
9636 spin_unlock_irqrestore(&dev->event_lock, flags);
9637
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009638 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9639 flush_workqueue(dev_priv->wq);
9640
Chris Wilson79158102012-05-23 11:13:58 +01009641 ret = i915_mutex_lock_interruptible(dev);
9642 if (ret)
9643 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009644
Jesse Barnes75dfca82010-02-10 15:09:44 -08009645 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009646 drm_gem_object_reference(&work->old_fb_obj->base);
9647 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009648
Matt Roperf4510a22014-04-01 15:22:40 -07009649 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009650
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009651 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009652
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009653 work->enable_stall_check = true;
9654
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009655 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009656 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009657
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009658 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009659 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009660
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009661 if (IS_VALLEYVIEW(dev)) {
9662 ring = &dev_priv->ring[BCS];
9663 } else if (INTEL_INFO(dev)->gen >= 7) {
9664 ring = obj->ring;
9665 if (ring == NULL || ring->id != RCS)
9666 ring = &dev_priv->ring[BCS];
9667 } else {
9668 ring = &dev_priv->ring[RCS];
9669 }
9670
9671 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009672 if (ret)
9673 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009674
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009675 work->gtt_offset =
9676 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9677
Sourab Gupta84c33a62014-06-02 16:47:17 +05309678 if (use_mmio_flip(ring, obj))
9679 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9680 page_flip_flags);
9681 else
9682 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9683 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009684 if (ret)
9685 goto cleanup_unpin;
9686
Daniel Vettera071fa02014-06-18 23:28:09 +02009687 i915_gem_track_fb(work->old_fb_obj, obj,
9688 INTEL_FRONTBUFFER_PRIMARY(pipe));
9689
Chris Wilson7782de32011-07-08 12:22:41 +01009690 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009691 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009692 mutex_unlock(&dev->struct_mutex);
9693
Jesse Barnese5510fa2010-07-01 16:48:37 -07009694 trace_i915_flip_request(intel_crtc->plane, obj);
9695
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009696 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009697
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009698cleanup_unpin:
9699 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009700cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009701 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009702 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009703 drm_gem_object_unreference(&work->old_fb_obj->base);
9704 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009705 mutex_unlock(&dev->struct_mutex);
9706
Chris Wilson79158102012-05-23 11:13:58 +01009707cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009708 spin_lock_irqsave(&dev->event_lock, flags);
9709 intel_crtc->unpin_work = NULL;
9710 spin_unlock_irqrestore(&dev->event_lock, flags);
9711
Daniel Vetter87b6b102014-05-15 15:33:46 +02009712 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009713free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009714 kfree(work);
9715
Chris Wilsonf900db42014-02-20 09:26:13 +00009716 if (ret == -EIO) {
9717out_hang:
9718 intel_crtc_wait_for_pending_flips(crtc);
9719 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9720 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009721 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009722 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009723 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009724}
9725
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009726static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009727 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9728 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009729};
9730
Daniel Vetter9a935852012-07-05 22:34:27 +02009731/**
9732 * intel_modeset_update_staged_output_state
9733 *
9734 * Updates the staged output configuration state, e.g. after we've read out the
9735 * current hw state.
9736 */
9737static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9738{
Ville Syrjälä76688512014-01-10 11:28:06 +02009739 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009740 struct intel_encoder *encoder;
9741 struct intel_connector *connector;
9742
9743 list_for_each_entry(connector, &dev->mode_config.connector_list,
9744 base.head) {
9745 connector->new_encoder =
9746 to_intel_encoder(connector->base.encoder);
9747 }
9748
9749 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9750 base.head) {
9751 encoder->new_crtc =
9752 to_intel_crtc(encoder->base.crtc);
9753 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009754
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009755 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009756 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009757
9758 if (crtc->new_enabled)
9759 crtc->new_config = &crtc->config;
9760 else
9761 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009762 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009763}
9764
9765/**
9766 * intel_modeset_commit_output_state
9767 *
9768 * This function copies the stage display pipe configuration to the real one.
9769 */
9770static void intel_modeset_commit_output_state(struct drm_device *dev)
9771{
Ville Syrjälä76688512014-01-10 11:28:06 +02009772 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009773 struct intel_encoder *encoder;
9774 struct intel_connector *connector;
9775
9776 list_for_each_entry(connector, &dev->mode_config.connector_list,
9777 base.head) {
9778 connector->base.encoder = &connector->new_encoder->base;
9779 }
9780
9781 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9782 base.head) {
9783 encoder->base.crtc = &encoder->new_crtc->base;
9784 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009785
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009786 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009787 crtc->base.enabled = crtc->new_enabled;
9788 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009789}
9790
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009791static void
Robin Schroereba905b2014-05-18 02:24:50 +02009792connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009793 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009794{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009795 int bpp = pipe_config->pipe_bpp;
9796
9797 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9798 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009799 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009800
9801 /* Don't use an invalid EDID bpc value */
9802 if (connector->base.display_info.bpc &&
9803 connector->base.display_info.bpc * 3 < bpp) {
9804 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9805 bpp, connector->base.display_info.bpc*3);
9806 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9807 }
9808
9809 /* Clamp bpp to 8 on screens without EDID 1.4 */
9810 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9811 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9812 bpp);
9813 pipe_config->pipe_bpp = 24;
9814 }
9815}
9816
9817static int
9818compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9819 struct drm_framebuffer *fb,
9820 struct intel_crtc_config *pipe_config)
9821{
9822 struct drm_device *dev = crtc->base.dev;
9823 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009824 int bpp;
9825
Daniel Vetterd42264b2013-03-28 16:38:08 +01009826 switch (fb->pixel_format) {
9827 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009828 bpp = 8*3; /* since we go through a colormap */
9829 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009830 case DRM_FORMAT_XRGB1555:
9831 case DRM_FORMAT_ARGB1555:
9832 /* checked in intel_framebuffer_init already */
9833 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9834 return -EINVAL;
9835 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009836 bpp = 6*3; /* min is 18bpp */
9837 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009838 case DRM_FORMAT_XBGR8888:
9839 case DRM_FORMAT_ABGR8888:
9840 /* checked in intel_framebuffer_init already */
9841 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9842 return -EINVAL;
9843 case DRM_FORMAT_XRGB8888:
9844 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009845 bpp = 8*3;
9846 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009847 case DRM_FORMAT_XRGB2101010:
9848 case DRM_FORMAT_ARGB2101010:
9849 case DRM_FORMAT_XBGR2101010:
9850 case DRM_FORMAT_ABGR2101010:
9851 /* checked in intel_framebuffer_init already */
9852 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009853 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009854 bpp = 10*3;
9855 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009856 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009857 default:
9858 DRM_DEBUG_KMS("unsupported depth\n");
9859 return -EINVAL;
9860 }
9861
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009862 pipe_config->pipe_bpp = bpp;
9863
9864 /* Clamp display bpp to EDID value */
9865 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009866 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009867 if (!connector->new_encoder ||
9868 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009869 continue;
9870
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009871 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009872 }
9873
9874 return bpp;
9875}
9876
Daniel Vetter644db712013-09-19 14:53:58 +02009877static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9878{
9879 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9880 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009881 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009882 mode->crtc_hdisplay, mode->crtc_hsync_start,
9883 mode->crtc_hsync_end, mode->crtc_htotal,
9884 mode->crtc_vdisplay, mode->crtc_vsync_start,
9885 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9886}
9887
Daniel Vetterc0b03412013-05-28 12:05:54 +02009888static void intel_dump_pipe_config(struct intel_crtc *crtc,
9889 struct intel_crtc_config *pipe_config,
9890 const char *context)
9891{
9892 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9893 context, pipe_name(crtc->pipe));
9894
9895 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9896 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9897 pipe_config->pipe_bpp, pipe_config->dither);
9898 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9899 pipe_config->has_pch_encoder,
9900 pipe_config->fdi_lanes,
9901 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9902 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9903 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009904 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9905 pipe_config->has_dp_encoder,
9906 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9907 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9908 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009909 DRM_DEBUG_KMS("requested mode:\n");
9910 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9911 DRM_DEBUG_KMS("adjusted mode:\n");
9912 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009913 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009914 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009915 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9916 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009917 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9918 pipe_config->gmch_pfit.control,
9919 pipe_config->gmch_pfit.pgm_ratios,
9920 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009921 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009922 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009923 pipe_config->pch_pfit.size,
9924 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009925 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009926 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009927}
9928
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009929static bool encoders_cloneable(const struct intel_encoder *a,
9930 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009931{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009932 /* masks could be asymmetric, so check both ways */
9933 return a == b || (a->cloneable & (1 << b->type) &&
9934 b->cloneable & (1 << a->type));
9935}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009936
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009937static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9938 struct intel_encoder *encoder)
9939{
9940 struct drm_device *dev = crtc->base.dev;
9941 struct intel_encoder *source_encoder;
9942
9943 list_for_each_entry(source_encoder,
9944 &dev->mode_config.encoder_list, base.head) {
9945 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009946 continue;
9947
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009948 if (!encoders_cloneable(encoder, source_encoder))
9949 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009950 }
9951
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009952 return true;
9953}
9954
9955static bool check_encoder_cloning(struct intel_crtc *crtc)
9956{
9957 struct drm_device *dev = crtc->base.dev;
9958 struct intel_encoder *encoder;
9959
9960 list_for_each_entry(encoder,
9961 &dev->mode_config.encoder_list, base.head) {
9962 if (encoder->new_crtc != crtc)
9963 continue;
9964
9965 if (!check_single_encoder_cloning(crtc, encoder))
9966 return false;
9967 }
9968
9969 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009970}
9971
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009972static struct intel_crtc_config *
9973intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009974 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009975 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009976{
9977 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009978 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009979 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009980 int plane_bpp, ret = -EINVAL;
9981 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009982
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009983 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009984 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9985 return ERR_PTR(-EINVAL);
9986 }
9987
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009988 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9989 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009990 return ERR_PTR(-ENOMEM);
9991
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009992 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9993 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009994
Daniel Vettere143a212013-07-04 12:01:15 +02009995 pipe_config->cpu_transcoder =
9996 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009997 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009998
Imre Deak2960bc92013-07-30 13:36:32 +03009999 /*
10000 * Sanitize sync polarity flags based on requested ones. If neither
10001 * positive or negative polarity is requested, treat this as meaning
10002 * negative polarity.
10003 */
10004 if (!(pipe_config->adjusted_mode.flags &
10005 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10006 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10007
10008 if (!(pipe_config->adjusted_mode.flags &
10009 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10010 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10011
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010012 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10013 * plane pixel format and any sink constraints into account. Returns the
10014 * source plane bpp so that dithering can be selected on mismatches
10015 * after encoders and crtc also have had their say. */
10016 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10017 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010018 if (plane_bpp < 0)
10019 goto fail;
10020
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010021 /*
10022 * Determine the real pipe dimensions. Note that stereo modes can
10023 * increase the actual pipe size due to the frame doubling and
10024 * insertion of additional space for blanks between the frame. This
10025 * is stored in the crtc timings. We use the requested mode to do this
10026 * computation to clearly distinguish it from the adjusted mode, which
10027 * can be changed by the connectors in the below retry loop.
10028 */
10029 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10030 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10031 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10032
Daniel Vettere29c22c2013-02-21 00:00:16 +010010033encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010034 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010035 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010036 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010037
Daniel Vetter135c81b2013-07-21 21:37:09 +020010038 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010039 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010040
Daniel Vetter7758a112012-07-08 19:40:39 +020010041 /* Pass our mode to the connectors and the CRTC to give them a chance to
10042 * adjust it according to limitations or connector properties, and also
10043 * a chance to reject the mode entirely.
10044 */
10045 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10046 base.head) {
10047
10048 if (&encoder->new_crtc->base != crtc)
10049 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010050
Daniel Vetterefea6e82013-07-21 21:36:59 +020010051 if (!(encoder->compute_config(encoder, pipe_config))) {
10052 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010053 goto fail;
10054 }
10055 }
10056
Daniel Vetterff9a6752013-06-01 17:16:21 +020010057 /* Set default port clock if not overwritten by the encoder. Needs to be
10058 * done afterwards in case the encoder adjusts the mode. */
10059 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010060 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10061 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010062
Daniel Vettera43f6e02013-06-07 23:10:32 +020010063 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010064 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010065 DRM_DEBUG_KMS("CRTC fixup failed\n");
10066 goto fail;
10067 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010068
10069 if (ret == RETRY) {
10070 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10071 ret = -EINVAL;
10072 goto fail;
10073 }
10074
10075 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10076 retry = false;
10077 goto encoder_retry;
10078 }
10079
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010080 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10081 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10082 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10083
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010084 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010085fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010086 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010087 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010088}
10089
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010090/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10091 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10092static void
10093intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10094 unsigned *prepare_pipes, unsigned *disable_pipes)
10095{
10096 struct intel_crtc *intel_crtc;
10097 struct drm_device *dev = crtc->dev;
10098 struct intel_encoder *encoder;
10099 struct intel_connector *connector;
10100 struct drm_crtc *tmp_crtc;
10101
10102 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10103
10104 /* Check which crtcs have changed outputs connected to them, these need
10105 * to be part of the prepare_pipes mask. We don't (yet) support global
10106 * modeset across multiple crtcs, so modeset_pipes will only have one
10107 * bit set at most. */
10108 list_for_each_entry(connector, &dev->mode_config.connector_list,
10109 base.head) {
10110 if (connector->base.encoder == &connector->new_encoder->base)
10111 continue;
10112
10113 if (connector->base.encoder) {
10114 tmp_crtc = connector->base.encoder->crtc;
10115
10116 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10117 }
10118
10119 if (connector->new_encoder)
10120 *prepare_pipes |=
10121 1 << connector->new_encoder->new_crtc->pipe;
10122 }
10123
10124 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10125 base.head) {
10126 if (encoder->base.crtc == &encoder->new_crtc->base)
10127 continue;
10128
10129 if (encoder->base.crtc) {
10130 tmp_crtc = encoder->base.crtc;
10131
10132 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10133 }
10134
10135 if (encoder->new_crtc)
10136 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10137 }
10138
Ville Syrjälä76688512014-01-10 11:28:06 +020010139 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010140 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010141 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010142 continue;
10143
Ville Syrjälä76688512014-01-10 11:28:06 +020010144 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010145 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010146 else
10147 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010148 }
10149
10150
10151 /* set_mode is also used to update properties on life display pipes. */
10152 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010153 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010154 *prepare_pipes |= 1 << intel_crtc->pipe;
10155
Daniel Vetterb6c51642013-04-12 18:48:43 +020010156 /*
10157 * For simplicity do a full modeset on any pipe where the output routing
10158 * changed. We could be more clever, but that would require us to be
10159 * more careful with calling the relevant encoder->mode_set functions.
10160 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010161 if (*prepare_pipes)
10162 *modeset_pipes = *prepare_pipes;
10163
10164 /* ... and mask these out. */
10165 *modeset_pipes &= ~(*disable_pipes);
10166 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010167
10168 /*
10169 * HACK: We don't (yet) fully support global modesets. intel_set_config
10170 * obies this rule, but the modeset restore mode of
10171 * intel_modeset_setup_hw_state does not.
10172 */
10173 *modeset_pipes &= 1 << intel_crtc->pipe;
10174 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010175
10176 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10177 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010178}
10179
Daniel Vetterea9d7582012-07-10 10:42:52 +020010180static bool intel_crtc_in_use(struct drm_crtc *crtc)
10181{
10182 struct drm_encoder *encoder;
10183 struct drm_device *dev = crtc->dev;
10184
10185 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10186 if (encoder->crtc == crtc)
10187 return true;
10188
10189 return false;
10190}
10191
10192static void
10193intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10194{
10195 struct intel_encoder *intel_encoder;
10196 struct intel_crtc *intel_crtc;
10197 struct drm_connector *connector;
10198
10199 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10200 base.head) {
10201 if (!intel_encoder->base.crtc)
10202 continue;
10203
10204 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10205
10206 if (prepare_pipes & (1 << intel_crtc->pipe))
10207 intel_encoder->connectors_active = false;
10208 }
10209
10210 intel_modeset_commit_output_state(dev);
10211
Ville Syrjälä76688512014-01-10 11:28:06 +020010212 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010213 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010214 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010215 WARN_ON(intel_crtc->new_config &&
10216 intel_crtc->new_config != &intel_crtc->config);
10217 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010218 }
10219
10220 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10221 if (!connector->encoder || !connector->encoder->crtc)
10222 continue;
10223
10224 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10225
10226 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010227 struct drm_property *dpms_property =
10228 dev->mode_config.dpms_property;
10229
Daniel Vetterea9d7582012-07-10 10:42:52 +020010230 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010231 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010232 dpms_property,
10233 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010234
10235 intel_encoder = to_intel_encoder(connector->encoder);
10236 intel_encoder->connectors_active = true;
10237 }
10238 }
10239
10240}
10241
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010242static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010243{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010244 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010245
10246 if (clock1 == clock2)
10247 return true;
10248
10249 if (!clock1 || !clock2)
10250 return false;
10251
10252 diff = abs(clock1 - clock2);
10253
10254 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10255 return true;
10256
10257 return false;
10258}
10259
Daniel Vetter25c5b262012-07-08 22:08:04 +020010260#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10261 list_for_each_entry((intel_crtc), \
10262 &(dev)->mode_config.crtc_list, \
10263 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010264 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010265
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010266static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010267intel_pipe_config_compare(struct drm_device *dev,
10268 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010269 struct intel_crtc_config *pipe_config)
10270{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010271#define PIPE_CONF_CHECK_X(name) \
10272 if (current_config->name != pipe_config->name) { \
10273 DRM_ERROR("mismatch in " #name " " \
10274 "(expected 0x%08x, found 0x%08x)\n", \
10275 current_config->name, \
10276 pipe_config->name); \
10277 return false; \
10278 }
10279
Daniel Vetter08a24032013-04-19 11:25:34 +020010280#define PIPE_CONF_CHECK_I(name) \
10281 if (current_config->name != pipe_config->name) { \
10282 DRM_ERROR("mismatch in " #name " " \
10283 "(expected %i, found %i)\n", \
10284 current_config->name, \
10285 pipe_config->name); \
10286 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010287 }
10288
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010289#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10290 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010291 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010292 "(expected %i, found %i)\n", \
10293 current_config->name & (mask), \
10294 pipe_config->name & (mask)); \
10295 return false; \
10296 }
10297
Ville Syrjälä5e550652013-09-06 23:29:07 +030010298#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10299 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10300 DRM_ERROR("mismatch in " #name " " \
10301 "(expected %i, found %i)\n", \
10302 current_config->name, \
10303 pipe_config->name); \
10304 return false; \
10305 }
10306
Daniel Vetterbb760062013-06-06 14:55:52 +020010307#define PIPE_CONF_QUIRK(quirk) \
10308 ((current_config->quirks | pipe_config->quirks) & (quirk))
10309
Daniel Vettereccb1402013-05-22 00:50:22 +020010310 PIPE_CONF_CHECK_I(cpu_transcoder);
10311
Daniel Vetter08a24032013-04-19 11:25:34 +020010312 PIPE_CONF_CHECK_I(has_pch_encoder);
10313 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010314 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10315 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10316 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10317 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10318 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010319
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010320 PIPE_CONF_CHECK_I(has_dp_encoder);
10321 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10322 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10323 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10324 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10325 PIPE_CONF_CHECK_I(dp_m_n.tu);
10326
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010327 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10328 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10329 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10330 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10331 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10332 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10333
10334 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10335 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10336 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10337 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10338 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10339 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10340
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010341 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010342 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010343 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10344 IS_VALLEYVIEW(dev))
10345 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010346
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010347 PIPE_CONF_CHECK_I(has_audio);
10348
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010349 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10350 DRM_MODE_FLAG_INTERLACE);
10351
Daniel Vetterbb760062013-06-06 14:55:52 +020010352 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10353 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10354 DRM_MODE_FLAG_PHSYNC);
10355 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10356 DRM_MODE_FLAG_NHSYNC);
10357 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10358 DRM_MODE_FLAG_PVSYNC);
10359 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10360 DRM_MODE_FLAG_NVSYNC);
10361 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010362
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010363 PIPE_CONF_CHECK_I(pipe_src_w);
10364 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010365
Daniel Vetter99535992014-04-13 12:00:33 +020010366 /*
10367 * FIXME: BIOS likes to set up a cloned config with lvds+external
10368 * screen. Since we don't yet re-compute the pipe config when moving
10369 * just the lvds port away to another pipe the sw tracking won't match.
10370 *
10371 * Proper atomic modesets with recomputed global state will fix this.
10372 * Until then just don't check gmch state for inherited modes.
10373 */
10374 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10375 PIPE_CONF_CHECK_I(gmch_pfit.control);
10376 /* pfit ratios are autocomputed by the hw on gen4+ */
10377 if (INTEL_INFO(dev)->gen < 4)
10378 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10379 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10380 }
10381
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010382 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10383 if (current_config->pch_pfit.enabled) {
10384 PIPE_CONF_CHECK_I(pch_pfit.pos);
10385 PIPE_CONF_CHECK_I(pch_pfit.size);
10386 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010387
Jesse Barnese59150d2014-01-07 13:30:45 -080010388 /* BDW+ don't expose a synchronous way to read the state */
10389 if (IS_HASWELL(dev))
10390 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010391
Ville Syrjälä282740f2013-09-04 18:30:03 +030010392 PIPE_CONF_CHECK_I(double_wide);
10393
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010394 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010395 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010396 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010397 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10398 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010399
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010400 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10401 PIPE_CONF_CHECK_I(pipe_bpp);
10402
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010403 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10404 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010405
Daniel Vetter66e985c2013-06-05 13:34:20 +020010406#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010407#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010408#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010409#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010410#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010411
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010412 return true;
10413}
10414
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010415static void
10416check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010417{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010418 struct intel_connector *connector;
10419
10420 list_for_each_entry(connector, &dev->mode_config.connector_list,
10421 base.head) {
10422 /* This also checks the encoder/connector hw state with the
10423 * ->get_hw_state callbacks. */
10424 intel_connector_check_state(connector);
10425
10426 WARN(&connector->new_encoder->base != connector->base.encoder,
10427 "connector's staged encoder doesn't match current encoder\n");
10428 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010429}
10430
10431static void
10432check_encoder_state(struct drm_device *dev)
10433{
10434 struct intel_encoder *encoder;
10435 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010436
10437 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10438 base.head) {
10439 bool enabled = false;
10440 bool active = false;
10441 enum pipe pipe, tracked_pipe;
10442
10443 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10444 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010445 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010446
10447 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10448 "encoder's stage crtc doesn't match current crtc\n");
10449 WARN(encoder->connectors_active && !encoder->base.crtc,
10450 "encoder's active_connectors set, but no crtc\n");
10451
10452 list_for_each_entry(connector, &dev->mode_config.connector_list,
10453 base.head) {
10454 if (connector->base.encoder != &encoder->base)
10455 continue;
10456 enabled = true;
10457 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10458 active = true;
10459 }
10460 WARN(!!encoder->base.crtc != enabled,
10461 "encoder's enabled state mismatch "
10462 "(expected %i, found %i)\n",
10463 !!encoder->base.crtc, enabled);
10464 WARN(active && !encoder->base.crtc,
10465 "active encoder with no crtc\n");
10466
10467 WARN(encoder->connectors_active != active,
10468 "encoder's computed active state doesn't match tracked active state "
10469 "(expected %i, found %i)\n", active, encoder->connectors_active);
10470
10471 active = encoder->get_hw_state(encoder, &pipe);
10472 WARN(active != encoder->connectors_active,
10473 "encoder's hw state doesn't match sw tracking "
10474 "(expected %i, found %i)\n",
10475 encoder->connectors_active, active);
10476
10477 if (!encoder->base.crtc)
10478 continue;
10479
10480 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10481 WARN(active && pipe != tracked_pipe,
10482 "active encoder's pipe doesn't match"
10483 "(expected %i, found %i)\n",
10484 tracked_pipe, pipe);
10485
10486 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010487}
10488
10489static void
10490check_crtc_state(struct drm_device *dev)
10491{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010493 struct intel_crtc *crtc;
10494 struct intel_encoder *encoder;
10495 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010496
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010497 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010498 bool enabled = false;
10499 bool active = false;
10500
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010501 memset(&pipe_config, 0, sizeof(pipe_config));
10502
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010503 DRM_DEBUG_KMS("[CRTC:%d]\n",
10504 crtc->base.base.id);
10505
10506 WARN(crtc->active && !crtc->base.enabled,
10507 "active crtc, but not enabled in sw tracking\n");
10508
10509 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10510 base.head) {
10511 if (encoder->base.crtc != &crtc->base)
10512 continue;
10513 enabled = true;
10514 if (encoder->connectors_active)
10515 active = true;
10516 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010517
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010518 WARN(active != crtc->active,
10519 "crtc's computed active state doesn't match tracked active state "
10520 "(expected %i, found %i)\n", active, crtc->active);
10521 WARN(enabled != crtc->base.enabled,
10522 "crtc's computed enabled state doesn't match tracked enabled state "
10523 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10524
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010525 active = dev_priv->display.get_pipe_config(crtc,
10526 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010527
10528 /* hw state is inconsistent with the pipe A quirk */
10529 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10530 active = crtc->active;
10531
Daniel Vetter6c49f242013-06-06 12:45:25 +020010532 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10533 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010534 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010535 if (encoder->base.crtc != &crtc->base)
10536 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010537 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010538 encoder->get_config(encoder, &pipe_config);
10539 }
10540
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010541 WARN(crtc->active != active,
10542 "crtc active state doesn't match with hw state "
10543 "(expected %i, found %i)\n", crtc->active, active);
10544
Daniel Vetterc0b03412013-05-28 12:05:54 +020010545 if (active &&
10546 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10547 WARN(1, "pipe state doesn't match!\n");
10548 intel_dump_pipe_config(crtc, &pipe_config,
10549 "[hw state]");
10550 intel_dump_pipe_config(crtc, &crtc->config,
10551 "[sw state]");
10552 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010553 }
10554}
10555
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010556static void
10557check_shared_dpll_state(struct drm_device *dev)
10558{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010559 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010560 struct intel_crtc *crtc;
10561 struct intel_dpll_hw_state dpll_hw_state;
10562 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010563
10564 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10565 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10566 int enabled_crtcs = 0, active_crtcs = 0;
10567 bool active;
10568
10569 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10570
10571 DRM_DEBUG_KMS("%s\n", pll->name);
10572
10573 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10574
10575 WARN(pll->active > pll->refcount,
10576 "more active pll users than references: %i vs %i\n",
10577 pll->active, pll->refcount);
10578 WARN(pll->active && !pll->on,
10579 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010580 WARN(pll->on && !pll->active,
10581 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010582 WARN(pll->on != active,
10583 "pll on state mismatch (expected %i, found %i)\n",
10584 pll->on, active);
10585
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010586 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010587 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10588 enabled_crtcs++;
10589 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10590 active_crtcs++;
10591 }
10592 WARN(pll->active != active_crtcs,
10593 "pll active crtcs mismatch (expected %i, found %i)\n",
10594 pll->active, active_crtcs);
10595 WARN(pll->refcount != enabled_crtcs,
10596 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10597 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010598
10599 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10600 sizeof(dpll_hw_state)),
10601 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010602 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010603}
10604
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010605void
10606intel_modeset_check_state(struct drm_device *dev)
10607{
10608 check_connector_state(dev);
10609 check_encoder_state(dev);
10610 check_crtc_state(dev);
10611 check_shared_dpll_state(dev);
10612}
10613
Ville Syrjälä18442d02013-09-13 16:00:08 +030010614void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10615 int dotclock)
10616{
10617 /*
10618 * FDI already provided one idea for the dotclock.
10619 * Yell if the encoder disagrees.
10620 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010621 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010622 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010623 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010624}
10625
Ville Syrjälä80715b22014-05-15 20:23:23 +030010626static void update_scanline_offset(struct intel_crtc *crtc)
10627{
10628 struct drm_device *dev = crtc->base.dev;
10629
10630 /*
10631 * The scanline counter increments at the leading edge of hsync.
10632 *
10633 * On most platforms it starts counting from vtotal-1 on the
10634 * first active line. That means the scanline counter value is
10635 * always one less than what we would expect. Ie. just after
10636 * start of vblank, which also occurs at start of hsync (on the
10637 * last active line), the scanline counter will read vblank_start-1.
10638 *
10639 * On gen2 the scanline counter starts counting from 1 instead
10640 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10641 * to keep the value positive), instead of adding one.
10642 *
10643 * On HSW+ the behaviour of the scanline counter depends on the output
10644 * type. For DP ports it behaves like most other platforms, but on HDMI
10645 * there's an extra 1 line difference. So we need to add two instead of
10646 * one to the value.
10647 */
10648 if (IS_GEN2(dev)) {
10649 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10650 int vtotal;
10651
10652 vtotal = mode->crtc_vtotal;
10653 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10654 vtotal /= 2;
10655
10656 crtc->scanline_offset = vtotal - 1;
10657 } else if (HAS_DDI(dev) &&
10658 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10659 crtc->scanline_offset = 2;
10660 } else
10661 crtc->scanline_offset = 1;
10662}
10663
Daniel Vetterf30da182013-04-11 20:22:50 +020010664static int __intel_set_mode(struct drm_crtc *crtc,
10665 struct drm_display_mode *mode,
10666 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010667{
10668 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010669 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010670 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010671 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010672 struct intel_crtc *intel_crtc;
10673 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010674 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010675
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010676 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010677 if (!saved_mode)
10678 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010679
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010680 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010681 &prepare_pipes, &disable_pipes);
10682
Tim Gardner3ac18232012-12-07 07:54:26 -070010683 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010684
Daniel Vetter25c5b262012-07-08 22:08:04 +020010685 /* Hack: Because we don't (yet) support global modeset on multiple
10686 * crtcs, we don't keep track of the new mode for more than one crtc.
10687 * Hence simply check whether any bit is set in modeset_pipes in all the
10688 * pieces of code that are not yet converted to deal with mutliple crtcs
10689 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010690 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010691 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010692 if (IS_ERR(pipe_config)) {
10693 ret = PTR_ERR(pipe_config);
10694 pipe_config = NULL;
10695
Tim Gardner3ac18232012-12-07 07:54:26 -070010696 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010697 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010698 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10699 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010700 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010701 }
10702
Jesse Barnes30a970c2013-11-04 13:48:12 -080010703 /*
10704 * See if the config requires any additional preparation, e.g.
10705 * to adjust global state with pipes off. We need to do this
10706 * here so we can get the modeset_pipe updated config for the new
10707 * mode set on this crtc. For other crtcs we need to use the
10708 * adjusted_mode bits in the crtc directly.
10709 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010710 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010711 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010712
Ville Syrjäläc164f832013-11-05 22:34:12 +020010713 /* may have added more to prepare_pipes than we should */
10714 prepare_pipes &= ~disable_pipes;
10715 }
10716
Daniel Vetter460da9162013-03-27 00:44:51 +010010717 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10718 intel_crtc_disable(&intel_crtc->base);
10719
Daniel Vetterea9d7582012-07-10 10:42:52 +020010720 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10721 if (intel_crtc->base.enabled)
10722 dev_priv->display.crtc_disable(&intel_crtc->base);
10723 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010724
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010725 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10726 * to set it here already despite that we pass it down the callchain.
10727 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010728 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010729 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010730 /* mode_set/enable/disable functions rely on a correct pipe
10731 * config. */
10732 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010733 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010734
10735 /*
10736 * Calculate and store various constants which
10737 * are later needed by vblank and swap-completion
10738 * timestamping. They are derived from true hwmode.
10739 */
10740 drm_calc_timestamping_constants(crtc,
10741 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010742 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010743
Daniel Vetterea9d7582012-07-10 10:42:52 +020010744 /* Only after disabling all output pipelines that will be changed can we
10745 * update the the output configuration. */
10746 intel_modeset_update_state(dev, prepare_pipes);
10747
Daniel Vetter47fab732012-10-26 10:58:18 +020010748 if (dev_priv->display.modeset_global_resources)
10749 dev_priv->display.modeset_global_resources(dev);
10750
Daniel Vettera6778b32012-07-02 09:56:42 +020010751 /* Set up the DPLL and any encoders state that needs to adjust or depend
10752 * on the DPLL.
10753 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010754 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010755 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010756 struct drm_i915_gem_object *old_obj = NULL;
10757 struct drm_i915_gem_object *obj =
10758 to_intel_framebuffer(fb)->obj;
Daniel Vetter4c107942014-04-24 23:55:05 +020010759
10760 mutex_lock(&dev->struct_mutex);
10761 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010762 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010763 NULL);
10764 if (ret != 0) {
10765 DRM_ERROR("pin & fence failed\n");
10766 mutex_unlock(&dev->struct_mutex);
10767 goto done;
10768 }
10769 old_fb = crtc->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010770 if (old_fb) {
10771 old_obj = to_intel_framebuffer(old_fb)->obj;
10772 intel_unpin_fb_obj(old_obj);
10773 }
10774 i915_gem_track_fb(old_obj, obj,
10775 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010776 mutex_unlock(&dev->struct_mutex);
10777
10778 crtc->primary->fb = fb;
10779 crtc->x = x;
10780 crtc->y = y;
10781
Daniel Vetter4271b752014-04-24 23:55:00 +020010782 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10783 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010784 if (ret)
10785 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010786 }
10787
10788 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010789 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10790 update_scanline_offset(intel_crtc);
10791
Daniel Vetter25c5b262012-07-08 22:08:04 +020010792 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010793 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010794
Daniel Vettera6778b32012-07-02 09:56:42 +020010795 /* FIXME: add subpixel order */
10796done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010797 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010798 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010799
Tim Gardner3ac18232012-12-07 07:54:26 -070010800out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010801 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010802 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010803 return ret;
10804}
10805
Damien Lespiaue7457a92013-08-08 22:28:59 +010010806static int intel_set_mode(struct drm_crtc *crtc,
10807 struct drm_display_mode *mode,
10808 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010809{
10810 int ret;
10811
10812 ret = __intel_set_mode(crtc, mode, x, y, fb);
10813
10814 if (ret == 0)
10815 intel_modeset_check_state(crtc->dev);
10816
10817 return ret;
10818}
10819
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010820void intel_crtc_restore_mode(struct drm_crtc *crtc)
10821{
Matt Roperf4510a22014-04-01 15:22:40 -070010822 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010823}
10824
Daniel Vetter25c5b262012-07-08 22:08:04 +020010825#undef for_each_intel_crtc_masked
10826
Daniel Vetterd9e55602012-07-04 22:16:09 +020010827static void intel_set_config_free(struct intel_set_config *config)
10828{
10829 if (!config)
10830 return;
10831
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010832 kfree(config->save_connector_encoders);
10833 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010834 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010835 kfree(config);
10836}
10837
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010838static int intel_set_config_save_state(struct drm_device *dev,
10839 struct intel_set_config *config)
10840{
Ville Syrjälä76688512014-01-10 11:28:06 +020010841 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010842 struct drm_encoder *encoder;
10843 struct drm_connector *connector;
10844 int count;
10845
Ville Syrjälä76688512014-01-10 11:28:06 +020010846 config->save_crtc_enabled =
10847 kcalloc(dev->mode_config.num_crtc,
10848 sizeof(bool), GFP_KERNEL);
10849 if (!config->save_crtc_enabled)
10850 return -ENOMEM;
10851
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010852 config->save_encoder_crtcs =
10853 kcalloc(dev->mode_config.num_encoder,
10854 sizeof(struct drm_crtc *), GFP_KERNEL);
10855 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010856 return -ENOMEM;
10857
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010858 config->save_connector_encoders =
10859 kcalloc(dev->mode_config.num_connector,
10860 sizeof(struct drm_encoder *), GFP_KERNEL);
10861 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010862 return -ENOMEM;
10863
10864 /* Copy data. Note that driver private data is not affected.
10865 * Should anything bad happen only the expected state is
10866 * restored, not the drivers personal bookkeeping.
10867 */
10868 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010869 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010870 config->save_crtc_enabled[count++] = crtc->enabled;
10871 }
10872
10873 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010874 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010875 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010876 }
10877
10878 count = 0;
10879 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010880 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010881 }
10882
10883 return 0;
10884}
10885
10886static void intel_set_config_restore_state(struct drm_device *dev,
10887 struct intel_set_config *config)
10888{
Ville Syrjälä76688512014-01-10 11:28:06 +020010889 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010890 struct intel_encoder *encoder;
10891 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010892 int count;
10893
10894 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010895 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010896 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010897
10898 if (crtc->new_enabled)
10899 crtc->new_config = &crtc->config;
10900 else
10901 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010902 }
10903
10904 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010905 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10906 encoder->new_crtc =
10907 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010908 }
10909
10910 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010911 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10912 connector->new_encoder =
10913 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010914 }
10915}
10916
Imre Deake3de42b2013-05-03 19:44:07 +020010917static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010918is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010919{
10920 int i;
10921
Chris Wilson2e57f472013-07-17 12:14:40 +010010922 if (set->num_connectors == 0)
10923 return false;
10924
10925 if (WARN_ON(set->connectors == NULL))
10926 return false;
10927
10928 for (i = 0; i < set->num_connectors; i++)
10929 if (set->connectors[i]->encoder &&
10930 set->connectors[i]->encoder->crtc == set->crtc &&
10931 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010932 return true;
10933
10934 return false;
10935}
10936
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010937static void
10938intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10939 struct intel_set_config *config)
10940{
10941
10942 /* We should be able to check here if the fb has the same properties
10943 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010944 if (is_crtc_connector_off(set)) {
10945 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010946 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010947 /*
10948 * If we have no fb, we can only flip as long as the crtc is
10949 * active, otherwise we need a full mode set. The crtc may
10950 * be active if we've only disabled the primary plane, or
10951 * in fastboot situations.
10952 */
Matt Roperf4510a22014-04-01 15:22:40 -070010953 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010954 struct intel_crtc *intel_crtc =
10955 to_intel_crtc(set->crtc);
10956
Matt Roper3b150f02014-05-29 08:06:53 -070010957 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010958 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10959 config->fb_changed = true;
10960 } else {
10961 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10962 config->mode_changed = true;
10963 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010964 } else if (set->fb == NULL) {
10965 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010966 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010967 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010968 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010969 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010970 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010971 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010972 }
10973
Daniel Vetter835c5872012-07-10 18:11:08 +020010974 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010975 config->fb_changed = true;
10976
10977 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10978 DRM_DEBUG_KMS("modes are different, full mode set\n");
10979 drm_mode_debug_printmodeline(&set->crtc->mode);
10980 drm_mode_debug_printmodeline(set->mode);
10981 config->mode_changed = true;
10982 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010983
10984 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10985 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010986}
10987
Daniel Vetter2e431052012-07-04 22:42:15 +020010988static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010989intel_modeset_stage_output_state(struct drm_device *dev,
10990 struct drm_mode_set *set,
10991 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010992{
Daniel Vetter9a935852012-07-05 22:34:27 +020010993 struct intel_connector *connector;
10994 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010995 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010996 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010997
Damien Lespiau9abdda72013-02-13 13:29:23 +000010998 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010999 * of connectors. For paranoia, double-check this. */
11000 WARN_ON(!set->fb && (set->num_connectors != 0));
11001 WARN_ON(set->fb && (set->num_connectors == 0));
11002
Daniel Vetter9a935852012-07-05 22:34:27 +020011003 list_for_each_entry(connector, &dev->mode_config.connector_list,
11004 base.head) {
11005 /* Otherwise traverse passed in connector list and get encoders
11006 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011007 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011008 if (set->connectors[ro] == &connector->base) {
11009 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011010 break;
11011 }
11012 }
11013
Daniel Vetter9a935852012-07-05 22:34:27 +020011014 /* If we disable the crtc, disable all its connectors. Also, if
11015 * the connector is on the changing crtc but not on the new
11016 * connector list, disable it. */
11017 if ((!set->fb || ro == set->num_connectors) &&
11018 connector->base.encoder &&
11019 connector->base.encoder->crtc == set->crtc) {
11020 connector->new_encoder = NULL;
11021
11022 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11023 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011024 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011025 }
11026
11027
11028 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011029 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011030 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011031 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011032 }
11033 /* connector->new_encoder is now updated for all connectors. */
11034
11035 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011036 list_for_each_entry(connector, &dev->mode_config.connector_list,
11037 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011038 struct drm_crtc *new_crtc;
11039
Daniel Vetter9a935852012-07-05 22:34:27 +020011040 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011041 continue;
11042
Daniel Vetter9a935852012-07-05 22:34:27 +020011043 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011044
11045 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011046 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011047 new_crtc = set->crtc;
11048 }
11049
11050 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011051 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11052 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011053 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011054 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011055 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11056
11057 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11058 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011059 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011060 new_crtc->base.id);
11061 }
11062
11063 /* Check for any encoders that needs to be disabled. */
11064 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11065 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011066 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011067 list_for_each_entry(connector,
11068 &dev->mode_config.connector_list,
11069 base.head) {
11070 if (connector->new_encoder == encoder) {
11071 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011072 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011073 }
11074 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011075
11076 if (num_connectors == 0)
11077 encoder->new_crtc = NULL;
11078 else if (num_connectors > 1)
11079 return -EINVAL;
11080
Daniel Vetter9a935852012-07-05 22:34:27 +020011081 /* Only now check for crtc changes so we don't miss encoders
11082 * that will be disabled. */
11083 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011084 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011085 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011086 }
11087 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011088 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011089
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011090 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011091 crtc->new_enabled = false;
11092
11093 list_for_each_entry(encoder,
11094 &dev->mode_config.encoder_list,
11095 base.head) {
11096 if (encoder->new_crtc == crtc) {
11097 crtc->new_enabled = true;
11098 break;
11099 }
11100 }
11101
11102 if (crtc->new_enabled != crtc->base.enabled) {
11103 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11104 crtc->new_enabled ? "en" : "dis");
11105 config->mode_changed = true;
11106 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011107
11108 if (crtc->new_enabled)
11109 crtc->new_config = &crtc->config;
11110 else
11111 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011112 }
11113
Daniel Vetter2e431052012-07-04 22:42:15 +020011114 return 0;
11115}
11116
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011117static void disable_crtc_nofb(struct intel_crtc *crtc)
11118{
11119 struct drm_device *dev = crtc->base.dev;
11120 struct intel_encoder *encoder;
11121 struct intel_connector *connector;
11122
11123 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11124 pipe_name(crtc->pipe));
11125
11126 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11127 if (connector->new_encoder &&
11128 connector->new_encoder->new_crtc == crtc)
11129 connector->new_encoder = NULL;
11130 }
11131
11132 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11133 if (encoder->new_crtc == crtc)
11134 encoder->new_crtc = NULL;
11135 }
11136
11137 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011138 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011139}
11140
Daniel Vetter2e431052012-07-04 22:42:15 +020011141static int intel_crtc_set_config(struct drm_mode_set *set)
11142{
11143 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011144 struct drm_mode_set save_set;
11145 struct intel_set_config *config;
11146 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011147
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011148 BUG_ON(!set);
11149 BUG_ON(!set->crtc);
11150 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011151
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011152 /* Enforce sane interface api - has been abused by the fb helper. */
11153 BUG_ON(!set->mode && set->fb);
11154 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011155
Daniel Vetter2e431052012-07-04 22:42:15 +020011156 if (set->fb) {
11157 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11158 set->crtc->base.id, set->fb->base.id,
11159 (int)set->num_connectors, set->x, set->y);
11160 } else {
11161 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011162 }
11163
11164 dev = set->crtc->dev;
11165
11166 ret = -ENOMEM;
11167 config = kzalloc(sizeof(*config), GFP_KERNEL);
11168 if (!config)
11169 goto out_config;
11170
11171 ret = intel_set_config_save_state(dev, config);
11172 if (ret)
11173 goto out_config;
11174
11175 save_set.crtc = set->crtc;
11176 save_set.mode = &set->crtc->mode;
11177 save_set.x = set->crtc->x;
11178 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011179 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011180
11181 /* Compute whether we need a full modeset, only an fb base update or no
11182 * change at all. In the future we might also check whether only the
11183 * mode changed, e.g. for LVDS where we only change the panel fitter in
11184 * such cases. */
11185 intel_set_config_compute_mode_changes(set, config);
11186
Daniel Vetter9a935852012-07-05 22:34:27 +020011187 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011188 if (ret)
11189 goto fail;
11190
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011191 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011192 ret = intel_set_mode(set->crtc, set->mode,
11193 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011194 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011195 struct drm_i915_private *dev_priv = dev->dev_private;
11196 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11197
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011198 intel_crtc_wait_for_pending_flips(set->crtc);
11199
Daniel Vetter4f660f42012-07-02 09:47:37 +020011200 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011201 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011202
11203 /*
11204 * We need to make sure the primary plane is re-enabled if it
11205 * has previously been turned off.
11206 */
11207 if (!intel_crtc->primary_enabled && ret == 0) {
11208 WARN_ON(!intel_crtc->active);
11209 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11210 intel_crtc->pipe);
11211 }
11212
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011213 /*
11214 * In the fastboot case this may be our only check of the
11215 * state after boot. It would be better to only do it on
11216 * the first update, but we don't have a nice way of doing that
11217 * (and really, set_config isn't used much for high freq page
11218 * flipping, so increasing its cost here shouldn't be a big
11219 * deal).
11220 */
Jani Nikulad330a952014-01-21 11:24:25 +020011221 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011222 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011223 }
11224
Chris Wilson2d05eae2013-05-03 17:36:25 +010011225 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011226 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11227 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011228fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011229 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011230
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011231 /*
11232 * HACK: if the pipe was on, but we didn't have a framebuffer,
11233 * force the pipe off to avoid oopsing in the modeset code
11234 * due to fb==NULL. This should only happen during boot since
11235 * we don't yet reconstruct the FB from the hardware state.
11236 */
11237 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11238 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11239
Chris Wilson2d05eae2013-05-03 17:36:25 +010011240 /* Try to restore the config */
11241 if (config->mode_changed &&
11242 intel_set_mode(save_set.crtc, save_set.mode,
11243 save_set.x, save_set.y, save_set.fb))
11244 DRM_ERROR("failed to restore config after modeset failure\n");
11245 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011246
Daniel Vetterd9e55602012-07-04 22:16:09 +020011247out_config:
11248 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011249 return ret;
11250}
11251
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011252static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011253 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011254 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011255 .destroy = intel_crtc_destroy,
11256 .page_flip = intel_crtc_page_flip,
11257};
11258
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011259static void intel_cpu_pll_init(struct drm_device *dev)
11260{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011261 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011262 intel_ddi_pll_init(dev);
11263}
11264
Daniel Vetter53589012013-06-05 13:34:16 +020011265static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11266 struct intel_shared_dpll *pll,
11267 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011268{
Daniel Vetter53589012013-06-05 13:34:16 +020011269 uint32_t val;
11270
11271 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011272 hw_state->dpll = val;
11273 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11274 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011275
11276 return val & DPLL_VCO_ENABLE;
11277}
11278
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011279static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11280 struct intel_shared_dpll *pll)
11281{
11282 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11283 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11284}
11285
Daniel Vettere7b903d2013-06-05 13:34:14 +020011286static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11287 struct intel_shared_dpll *pll)
11288{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011289 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011290 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011291
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011292 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11293
11294 /* Wait for the clocks to stabilize. */
11295 POSTING_READ(PCH_DPLL(pll->id));
11296 udelay(150);
11297
11298 /* The pixel multiplier can only be updated once the
11299 * DPLL is enabled and the clocks are stable.
11300 *
11301 * So write it again.
11302 */
11303 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11304 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011305 udelay(200);
11306}
11307
11308static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11309 struct intel_shared_dpll *pll)
11310{
11311 struct drm_device *dev = dev_priv->dev;
11312 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011313
11314 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011315 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011316 if (intel_crtc_to_shared_dpll(crtc) == pll)
11317 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11318 }
11319
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011320 I915_WRITE(PCH_DPLL(pll->id), 0);
11321 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011322 udelay(200);
11323}
11324
Daniel Vetter46edb022013-06-05 13:34:12 +020011325static char *ibx_pch_dpll_names[] = {
11326 "PCH DPLL A",
11327 "PCH DPLL B",
11328};
11329
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011330static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011331{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011332 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011333 int i;
11334
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011335 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011336
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011337 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011338 dev_priv->shared_dplls[i].id = i;
11339 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011340 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011341 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11342 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011343 dev_priv->shared_dplls[i].get_hw_state =
11344 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011345 }
11346}
11347
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011348static void intel_shared_dpll_init(struct drm_device *dev)
11349{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011350 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011351
11352 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11353 ibx_pch_dpll_init(dev);
11354 else
11355 dev_priv->num_shared_dpll = 0;
11356
11357 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011358}
11359
Matt Roper465c1202014-05-29 08:06:54 -070011360static int
11361intel_primary_plane_disable(struct drm_plane *plane)
11362{
11363 struct drm_device *dev = plane->dev;
11364 struct drm_i915_private *dev_priv = dev->dev_private;
11365 struct intel_plane *intel_plane = to_intel_plane(plane);
11366 struct intel_crtc *intel_crtc;
11367
11368 if (!plane->fb)
11369 return 0;
11370
11371 BUG_ON(!plane->crtc);
11372
11373 intel_crtc = to_intel_crtc(plane->crtc);
11374
11375 /*
11376 * Even though we checked plane->fb above, it's still possible that
11377 * the primary plane has been implicitly disabled because the crtc
11378 * coordinates given weren't visible, or because we detected
11379 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11380 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11381 * In either case, we need to unpin the FB and let the fb pointer get
11382 * updated, but otherwise we don't need to touch the hardware.
11383 */
11384 if (!intel_crtc->primary_enabled)
11385 goto disable_unpin;
11386
11387 intel_crtc_wait_for_pending_flips(plane->crtc);
11388 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11389 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011390disable_unpin:
Daniel Vettera071fa02014-06-18 23:28:09 +020011391 i915_gem_track_fb(to_intel_framebuffer(plane->fb)->obj, NULL,
11392 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011393 intel_unpin_fb_obj(to_intel_framebuffer(plane->fb)->obj);
11394 plane->fb = NULL;
11395
11396 return 0;
11397}
11398
11399static int
11400intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11401 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11402 unsigned int crtc_w, unsigned int crtc_h,
11403 uint32_t src_x, uint32_t src_y,
11404 uint32_t src_w, uint32_t src_h)
11405{
11406 struct drm_device *dev = crtc->dev;
11407 struct drm_i915_private *dev_priv = dev->dev_private;
11408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11409 struct intel_plane *intel_plane = to_intel_plane(plane);
Daniel Vettera071fa02014-06-18 23:28:09 +020011410 struct drm_i915_gem_object *obj, *old_obj = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011411 struct drm_rect dest = {
11412 /* integer pixels */
11413 .x1 = crtc_x,
11414 .y1 = crtc_y,
11415 .x2 = crtc_x + crtc_w,
11416 .y2 = crtc_y + crtc_h,
11417 };
11418 struct drm_rect src = {
11419 /* 16.16 fixed point */
11420 .x1 = src_x,
11421 .y1 = src_y,
11422 .x2 = src_x + src_w,
11423 .y2 = src_y + src_h,
11424 };
11425 const struct drm_rect clip = {
11426 /* integer pixels */
11427 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11428 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11429 };
11430 bool visible;
11431 int ret;
11432
11433 ret = drm_plane_helper_check_update(plane, crtc, fb,
11434 &src, &dest, &clip,
11435 DRM_PLANE_HELPER_NO_SCALING,
11436 DRM_PLANE_HELPER_NO_SCALING,
11437 false, true, &visible);
11438
11439 if (ret)
11440 return ret;
11441
Daniel Vettera071fa02014-06-18 23:28:09 +020011442 if (plane->fb)
11443 old_obj = to_intel_framebuffer(plane->fb)->obj;
11444 obj = to_intel_framebuffer(fb)->obj;
11445
Matt Roper465c1202014-05-29 08:06:54 -070011446 /*
11447 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11448 * updating the fb pointer, and returning without touching the
11449 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11450 * turn on the display with all planes setup as desired.
11451 */
11452 if (!crtc->enabled) {
11453 /*
11454 * If we already called setplane while the crtc was disabled,
11455 * we may have an fb pinned; unpin it.
11456 */
11457 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011458 intel_unpin_fb_obj(old_obj);
11459
11460 i915_gem_track_fb(old_obj, obj,
11461 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011462
11463 /* Pin and return without programming hardware */
Daniel Vettera071fa02014-06-18 23:28:09 +020011464 return intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011465 }
11466
11467 intel_crtc_wait_for_pending_flips(crtc);
11468
11469 /*
11470 * If clipping results in a non-visible primary plane, we'll disable
11471 * the primary plane. Note that this is a bit different than what
11472 * happens if userspace explicitly disables the plane by passing fb=0
11473 * because plane->fb still gets set and pinned.
11474 */
11475 if (!visible) {
11476 /*
11477 * Try to pin the new fb first so that we can bail out if we
11478 * fail.
11479 */
11480 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011481 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011482 if (ret)
11483 return ret;
11484 }
11485
Daniel Vettera071fa02014-06-18 23:28:09 +020011486 i915_gem_track_fb(old_obj, obj,
11487 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11488
Matt Roper465c1202014-05-29 08:06:54 -070011489 if (intel_crtc->primary_enabled)
11490 intel_disable_primary_hw_plane(dev_priv,
11491 intel_plane->plane,
11492 intel_plane->pipe);
11493
11494
11495 if (plane->fb != fb)
11496 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011497 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011498
11499 return 0;
11500 }
11501
11502 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11503 if (ret)
11504 return ret;
11505
11506 if (!intel_crtc->primary_enabled)
11507 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11508 intel_crtc->pipe);
11509
11510 return 0;
11511}
11512
Matt Roper3d7d6512014-06-10 08:28:13 -070011513/* Common destruction function for both primary and cursor planes */
11514static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011515{
11516 struct intel_plane *intel_plane = to_intel_plane(plane);
11517 drm_plane_cleanup(plane);
11518 kfree(intel_plane);
11519}
11520
11521static const struct drm_plane_funcs intel_primary_plane_funcs = {
11522 .update_plane = intel_primary_plane_setplane,
11523 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011524 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011525};
11526
11527static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11528 int pipe)
11529{
11530 struct intel_plane *primary;
11531 const uint32_t *intel_primary_formats;
11532 int num_formats;
11533
11534 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11535 if (primary == NULL)
11536 return NULL;
11537
11538 primary->can_scale = false;
11539 primary->max_downscale = 1;
11540 primary->pipe = pipe;
11541 primary->plane = pipe;
11542 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11543 primary->plane = !pipe;
11544
11545 if (INTEL_INFO(dev)->gen <= 3) {
11546 intel_primary_formats = intel_primary_formats_gen2;
11547 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11548 } else {
11549 intel_primary_formats = intel_primary_formats_gen4;
11550 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11551 }
11552
11553 drm_universal_plane_init(dev, &primary->base, 0,
11554 &intel_primary_plane_funcs,
11555 intel_primary_formats, num_formats,
11556 DRM_PLANE_TYPE_PRIMARY);
11557 return &primary->base;
11558}
11559
Matt Roper3d7d6512014-06-10 08:28:13 -070011560static int
11561intel_cursor_plane_disable(struct drm_plane *plane)
11562{
11563 if (!plane->fb)
11564 return 0;
11565
11566 BUG_ON(!plane->crtc);
11567
11568 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11569}
11570
11571static int
11572intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11573 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11574 unsigned int crtc_w, unsigned int crtc_h,
11575 uint32_t src_x, uint32_t src_y,
11576 uint32_t src_w, uint32_t src_h)
11577{
11578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11579 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11580 struct drm_i915_gem_object *obj = intel_fb->obj;
11581 struct drm_rect dest = {
11582 /* integer pixels */
11583 .x1 = crtc_x,
11584 .y1 = crtc_y,
11585 .x2 = crtc_x + crtc_w,
11586 .y2 = crtc_y + crtc_h,
11587 };
11588 struct drm_rect src = {
11589 /* 16.16 fixed point */
11590 .x1 = src_x,
11591 .y1 = src_y,
11592 .x2 = src_x + src_w,
11593 .y2 = src_y + src_h,
11594 };
11595 const struct drm_rect clip = {
11596 /* integer pixels */
11597 .x2 = intel_crtc->config.pipe_src_w,
11598 .y2 = intel_crtc->config.pipe_src_h,
11599 };
11600 bool visible;
11601 int ret;
11602
11603 ret = drm_plane_helper_check_update(plane, crtc, fb,
11604 &src, &dest, &clip,
11605 DRM_PLANE_HELPER_NO_SCALING,
11606 DRM_PLANE_HELPER_NO_SCALING,
11607 true, true, &visible);
11608 if (ret)
11609 return ret;
11610
11611 crtc->cursor_x = crtc_x;
11612 crtc->cursor_y = crtc_y;
11613 if (fb != crtc->cursor->fb) {
11614 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11615 } else {
11616 intel_crtc_update_cursor(crtc, visible);
11617 return 0;
11618 }
11619}
11620static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11621 .update_plane = intel_cursor_plane_update,
11622 .disable_plane = intel_cursor_plane_disable,
11623 .destroy = intel_plane_destroy,
11624};
11625
11626static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11627 int pipe)
11628{
11629 struct intel_plane *cursor;
11630
11631 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11632 if (cursor == NULL)
11633 return NULL;
11634
11635 cursor->can_scale = false;
11636 cursor->max_downscale = 1;
11637 cursor->pipe = pipe;
11638 cursor->plane = pipe;
11639
11640 drm_universal_plane_init(dev, &cursor->base, 0,
11641 &intel_cursor_plane_funcs,
11642 intel_cursor_formats,
11643 ARRAY_SIZE(intel_cursor_formats),
11644 DRM_PLANE_TYPE_CURSOR);
11645 return &cursor->base;
11646}
11647
Hannes Ederb358d0a2008-12-18 21:18:47 +010011648static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011649{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011650 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011651 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011652 struct drm_plane *primary = NULL;
11653 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011654 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011655
Daniel Vetter955382f2013-09-19 14:05:45 +020011656 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011657 if (intel_crtc == NULL)
11658 return;
11659
Matt Roper465c1202014-05-29 08:06:54 -070011660 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011661 if (!primary)
11662 goto fail;
11663
11664 cursor = intel_cursor_plane_create(dev, pipe);
11665 if (!cursor)
11666 goto fail;
11667
Matt Roper465c1202014-05-29 08:06:54 -070011668 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011669 cursor, &intel_crtc_funcs);
11670 if (ret)
11671 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011672
11673 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011674 for (i = 0; i < 256; i++) {
11675 intel_crtc->lut_r[i] = i;
11676 intel_crtc->lut_g[i] = i;
11677 intel_crtc->lut_b[i] = i;
11678 }
11679
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011680 /*
11681 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011682 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011683 */
Jesse Barnes80824002009-09-10 15:28:06 -070011684 intel_crtc->pipe = pipe;
11685 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011686 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011687 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011688 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011689 }
11690
Chris Wilson4b0e3332014-05-30 16:35:26 +030011691 intel_crtc->cursor_base = ~0;
11692 intel_crtc->cursor_cntl = ~0;
11693
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011694 init_waitqueue_head(&intel_crtc->vbl_wait);
11695
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011696 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11697 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11698 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11699 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11700
Jesse Barnes79e53942008-11-07 14:24:08 -080011701 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011702
11703 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011704 return;
11705
11706fail:
11707 if (primary)
11708 drm_plane_cleanup(primary);
11709 if (cursor)
11710 drm_plane_cleanup(cursor);
11711 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011712}
11713
Jesse Barnes752aa882013-10-31 18:55:49 +020011714enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11715{
11716 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011717 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011718
Rob Clark51fd3712013-11-19 12:10:12 -050011719 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011720
11721 if (!encoder)
11722 return INVALID_PIPE;
11723
11724 return to_intel_crtc(encoder->crtc)->pipe;
11725}
11726
Carl Worth08d7b3d2009-04-29 14:43:54 -070011727int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011728 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011729{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011730 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011731 struct drm_mode_object *drmmode_obj;
11732 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011733
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011734 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11735 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011736
Daniel Vetterc05422d2009-08-11 16:05:30 +020011737 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11738 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011739
Daniel Vetterc05422d2009-08-11 16:05:30 +020011740 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011741 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011742 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011743 }
11744
Daniel Vetterc05422d2009-08-11 16:05:30 +020011745 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11746 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011747
Daniel Vetterc05422d2009-08-11 16:05:30 +020011748 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011749}
11750
Daniel Vetter66a92782012-07-12 20:08:18 +020011751static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011752{
Daniel Vetter66a92782012-07-12 20:08:18 +020011753 struct drm_device *dev = encoder->base.dev;
11754 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011755 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011756 int entry = 0;
11757
Daniel Vetter66a92782012-07-12 20:08:18 +020011758 list_for_each_entry(source_encoder,
11759 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011760 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011761 index_mask |= (1 << entry);
11762
Jesse Barnes79e53942008-11-07 14:24:08 -080011763 entry++;
11764 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011765
Jesse Barnes79e53942008-11-07 14:24:08 -080011766 return index_mask;
11767}
11768
Chris Wilson4d302442010-12-14 19:21:29 +000011769static bool has_edp_a(struct drm_device *dev)
11770{
11771 struct drm_i915_private *dev_priv = dev->dev_private;
11772
11773 if (!IS_MOBILE(dev))
11774 return false;
11775
11776 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11777 return false;
11778
Damien Lespiaue3589902014-02-07 19:12:50 +000011779 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011780 return false;
11781
11782 return true;
11783}
11784
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011785const char *intel_output_name(int output)
11786{
11787 static const char *names[] = {
11788 [INTEL_OUTPUT_UNUSED] = "Unused",
11789 [INTEL_OUTPUT_ANALOG] = "Analog",
11790 [INTEL_OUTPUT_DVO] = "DVO",
11791 [INTEL_OUTPUT_SDVO] = "SDVO",
11792 [INTEL_OUTPUT_LVDS] = "LVDS",
11793 [INTEL_OUTPUT_TVOUT] = "TV",
11794 [INTEL_OUTPUT_HDMI] = "HDMI",
11795 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11796 [INTEL_OUTPUT_EDP] = "eDP",
11797 [INTEL_OUTPUT_DSI] = "DSI",
11798 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11799 };
11800
11801 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11802 return "Invalid";
11803
11804 return names[output];
11805}
11806
Jesse Barnes79e53942008-11-07 14:24:08 -080011807static void intel_setup_outputs(struct drm_device *dev)
11808{
Eric Anholt725e30a2009-01-22 13:01:02 -080011809 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011810 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011811 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011812
Daniel Vetterc9093352013-06-06 22:22:47 +020011813 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011814
Jesse Barnes27da3bd2014-04-04 16:12:07 -070011815 if (!IS_ULT(dev) && !IS_CHERRYVIEW(dev) && dev_priv->vbt.int_crt_support)
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011816 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011817
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011818 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011819 int found;
11820
11821 /* Haswell uses DDI functions to detect digital outputs */
11822 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11823 /* DDI A only supports eDP */
11824 if (found)
11825 intel_ddi_init(dev, PORT_A);
11826
11827 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11828 * register */
11829 found = I915_READ(SFUSE_STRAP);
11830
11831 if (found & SFUSE_STRAP_DDIB_DETECTED)
11832 intel_ddi_init(dev, PORT_B);
11833 if (found & SFUSE_STRAP_DDIC_DETECTED)
11834 intel_ddi_init(dev, PORT_C);
11835 if (found & SFUSE_STRAP_DDID_DETECTED)
11836 intel_ddi_init(dev, PORT_D);
11837 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011838 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011839 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011840
11841 if (has_edp_a(dev))
11842 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011843
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011844 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011845 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011846 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011847 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011848 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011849 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011850 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011851 }
11852
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011853 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011854 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011855
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011856 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011857 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011858
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011859 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011860 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011861
Daniel Vetter270b3042012-10-27 15:52:05 +020011862 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011863 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011864 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011865 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11866 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11867 PORT_B);
11868 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11869 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11870 }
11871
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011872 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11873 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11874 PORT_C);
11875 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011876 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011877 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011878
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011879 if (IS_CHERRYVIEW(dev)) {
11880 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11881 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11882 PORT_D);
11883 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11884 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11885 }
11886 }
11887
Jani Nikula3cfca972013-08-27 15:12:26 +030011888 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011889 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011890 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011891
Paulo Zanonie2debe92013-02-18 19:00:27 -030011892 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011893 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011894 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011895 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11896 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011897 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011898 }
Ma Ling27185ae2009-08-24 13:50:23 +080011899
Imre Deake7281ea2013-05-08 13:14:08 +030011900 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011901 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011902 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011903
11904 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011905
Paulo Zanonie2debe92013-02-18 19:00:27 -030011906 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011907 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011908 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011909 }
Ma Ling27185ae2009-08-24 13:50:23 +080011910
Paulo Zanonie2debe92013-02-18 19:00:27 -030011911 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011912
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011913 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11914 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011915 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011916 }
Imre Deake7281ea2013-05-08 13:14:08 +030011917 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011918 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011919 }
Ma Ling27185ae2009-08-24 13:50:23 +080011920
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011921 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011922 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011923 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011924 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011925 intel_dvo_init(dev);
11926
Zhenyu Wang103a1962009-11-27 11:44:36 +080011927 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011928 intel_tv_init(dev);
11929
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011930 intel_edp_psr_init(dev);
11931
Chris Wilson4ef69c72010-09-09 15:14:28 +010011932 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11933 encoder->base.possible_crtcs = encoder->crtc_mask;
11934 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011935 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011936 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011937
Paulo Zanonidde86e22012-12-01 12:04:25 -020011938 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011939
11940 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011941}
11942
11943static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11944{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011945 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011946 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011947
Daniel Vetteref2d6332014-02-10 18:00:38 +010011948 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011949 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011950 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011951 drm_gem_object_unreference(&intel_fb->obj->base);
11952 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011953 kfree(intel_fb);
11954}
11955
11956static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011957 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011958 unsigned int *handle)
11959{
11960 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011961 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011962
Chris Wilson05394f32010-11-08 19:18:58 +000011963 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011964}
11965
11966static const struct drm_framebuffer_funcs intel_fb_funcs = {
11967 .destroy = intel_user_framebuffer_destroy,
11968 .create_handle = intel_user_framebuffer_create_handle,
11969};
11970
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011971static int intel_framebuffer_init(struct drm_device *dev,
11972 struct intel_framebuffer *intel_fb,
11973 struct drm_mode_fb_cmd2 *mode_cmd,
11974 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011975{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011976 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011977 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011978 int ret;
11979
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011980 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11981
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011982 if (obj->tiling_mode == I915_TILING_Y) {
11983 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011984 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011985 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011986
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011987 if (mode_cmd->pitches[0] & 63) {
11988 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11989 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011990 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011991 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011992
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011993 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11994 pitch_limit = 32*1024;
11995 } else if (INTEL_INFO(dev)->gen >= 4) {
11996 if (obj->tiling_mode)
11997 pitch_limit = 16*1024;
11998 else
11999 pitch_limit = 32*1024;
12000 } else if (INTEL_INFO(dev)->gen >= 3) {
12001 if (obj->tiling_mode)
12002 pitch_limit = 8*1024;
12003 else
12004 pitch_limit = 16*1024;
12005 } else
12006 /* XXX DSPC is limited to 4k tiled */
12007 pitch_limit = 8*1024;
12008
12009 if (mode_cmd->pitches[0] > pitch_limit) {
12010 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12011 obj->tiling_mode ? "tiled" : "linear",
12012 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012013 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012014 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012015
12016 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012017 mode_cmd->pitches[0] != obj->stride) {
12018 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12019 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012020 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012021 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012022
Ville Syrjälä57779d02012-10-31 17:50:14 +020012023 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012024 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012025 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012026 case DRM_FORMAT_RGB565:
12027 case DRM_FORMAT_XRGB8888:
12028 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012029 break;
12030 case DRM_FORMAT_XRGB1555:
12031 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012032 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012033 DRM_DEBUG("unsupported pixel format: %s\n",
12034 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012035 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012036 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012037 break;
12038 case DRM_FORMAT_XBGR8888:
12039 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012040 case DRM_FORMAT_XRGB2101010:
12041 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012042 case DRM_FORMAT_XBGR2101010:
12043 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012044 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012045 DRM_DEBUG("unsupported pixel format: %s\n",
12046 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012047 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012048 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012049 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012050 case DRM_FORMAT_YUYV:
12051 case DRM_FORMAT_UYVY:
12052 case DRM_FORMAT_YVYU:
12053 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012054 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012055 DRM_DEBUG("unsupported pixel format: %s\n",
12056 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012057 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012058 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012059 break;
12060 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012061 DRM_DEBUG("unsupported pixel format: %s\n",
12062 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012063 return -EINVAL;
12064 }
12065
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012066 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12067 if (mode_cmd->offsets[0] != 0)
12068 return -EINVAL;
12069
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012070 aligned_height = intel_align_height(dev, mode_cmd->height,
12071 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012072 /* FIXME drm helper for size checks (especially planar formats)? */
12073 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12074 return -EINVAL;
12075
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012076 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12077 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012078 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012079
Jesse Barnes79e53942008-11-07 14:24:08 -080012080 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12081 if (ret) {
12082 DRM_ERROR("framebuffer init failed %d\n", ret);
12083 return ret;
12084 }
12085
Jesse Barnes79e53942008-11-07 14:24:08 -080012086 return 0;
12087}
12088
Jesse Barnes79e53942008-11-07 14:24:08 -080012089static struct drm_framebuffer *
12090intel_user_framebuffer_create(struct drm_device *dev,
12091 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012092 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012093{
Chris Wilson05394f32010-11-08 19:18:58 +000012094 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012095
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012096 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12097 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012098 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012099 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012100
Chris Wilsond2dff872011-04-19 08:36:26 +010012101 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012102}
12103
Daniel Vetter4520f532013-10-09 09:18:51 +020012104#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012105static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012106{
12107}
12108#endif
12109
Jesse Barnes79e53942008-11-07 14:24:08 -080012110static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012111 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012112 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012113};
12114
Jesse Barnese70236a2009-09-21 10:42:27 -070012115/* Set up chip specific display functions */
12116static void intel_init_display(struct drm_device *dev)
12117{
12118 struct drm_i915_private *dev_priv = dev->dev_private;
12119
Daniel Vetteree9300b2013-06-03 22:40:22 +020012120 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12121 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012122 else if (IS_CHERRYVIEW(dev))
12123 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012124 else if (IS_VALLEYVIEW(dev))
12125 dev_priv->display.find_dpll = vlv_find_best_dpll;
12126 else if (IS_PINEVIEW(dev))
12127 dev_priv->display.find_dpll = pnv_find_best_dpll;
12128 else
12129 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12130
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012131 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012132 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012133 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012134 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012135 dev_priv->display.crtc_enable = haswell_crtc_enable;
12136 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012137 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012138 dev_priv->display.update_primary_plane =
12139 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012140 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012141 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012142 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012143 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012144 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12145 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012146 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012147 dev_priv->display.update_primary_plane =
12148 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012149 } else if (IS_VALLEYVIEW(dev)) {
12150 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012151 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012152 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12153 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12154 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12155 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012156 dev_priv->display.update_primary_plane =
12157 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012158 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012159 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012160 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012161 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012162 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12163 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012164 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012165 dev_priv->display.update_primary_plane =
12166 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012167 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012168
Jesse Barnese70236a2009-09-21 10:42:27 -070012169 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012170 if (IS_VALLEYVIEW(dev))
12171 dev_priv->display.get_display_clock_speed =
12172 valleyview_get_display_clock_speed;
12173 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012174 dev_priv->display.get_display_clock_speed =
12175 i945_get_display_clock_speed;
12176 else if (IS_I915G(dev))
12177 dev_priv->display.get_display_clock_speed =
12178 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012179 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012180 dev_priv->display.get_display_clock_speed =
12181 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012182 else if (IS_PINEVIEW(dev))
12183 dev_priv->display.get_display_clock_speed =
12184 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012185 else if (IS_I915GM(dev))
12186 dev_priv->display.get_display_clock_speed =
12187 i915gm_get_display_clock_speed;
12188 else if (IS_I865G(dev))
12189 dev_priv->display.get_display_clock_speed =
12190 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012191 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012192 dev_priv->display.get_display_clock_speed =
12193 i855_get_display_clock_speed;
12194 else /* 852, 830 */
12195 dev_priv->display.get_display_clock_speed =
12196 i830_get_display_clock_speed;
12197
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012198 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012199 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012200 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012201 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012202 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012203 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012204 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012205 dev_priv->display.modeset_global_resources =
12206 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012207 } else if (IS_IVYBRIDGE(dev)) {
12208 /* FIXME: detect B0+ stepping and use auto training */
12209 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012210 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012211 dev_priv->display.modeset_global_resources =
12212 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012213 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012214 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012215 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012216 dev_priv->display.modeset_global_resources =
12217 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012218 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012219 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012220 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012221 } else if (IS_VALLEYVIEW(dev)) {
12222 dev_priv->display.modeset_global_resources =
12223 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012224 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012225 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012226
12227 /* Default just returns -ENODEV to indicate unsupported */
12228 dev_priv->display.queue_flip = intel_default_queue_flip;
12229
12230 switch (INTEL_INFO(dev)->gen) {
12231 case 2:
12232 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12233 break;
12234
12235 case 3:
12236 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12237 break;
12238
12239 case 4:
12240 case 5:
12241 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12242 break;
12243
12244 case 6:
12245 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12246 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012247 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012248 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012249 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12250 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012251 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012252
12253 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012254}
12255
Jesse Barnesb690e962010-07-19 13:53:12 -070012256/*
12257 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12258 * resume, or other times. This quirk makes sure that's the case for
12259 * affected systems.
12260 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012261static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012262{
12263 struct drm_i915_private *dev_priv = dev->dev_private;
12264
12265 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012266 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012267}
12268
Keith Packard435793d2011-07-12 14:56:22 -070012269/*
12270 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12271 */
12272static void quirk_ssc_force_disable(struct drm_device *dev)
12273{
12274 struct drm_i915_private *dev_priv = dev->dev_private;
12275 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012276 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012277}
12278
Carsten Emde4dca20e2012-03-15 15:56:26 +010012279/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012280 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12281 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012282 */
12283static void quirk_invert_brightness(struct drm_device *dev)
12284{
12285 struct drm_i915_private *dev_priv = dev->dev_private;
12286 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012287 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012288}
12289
12290struct intel_quirk {
12291 int device;
12292 int subsystem_vendor;
12293 int subsystem_device;
12294 void (*hook)(struct drm_device *dev);
12295};
12296
Egbert Eich5f85f1762012-10-14 15:46:38 +020012297/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12298struct intel_dmi_quirk {
12299 void (*hook)(struct drm_device *dev);
12300 const struct dmi_system_id (*dmi_id_list)[];
12301};
12302
12303static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12304{
12305 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12306 return 1;
12307}
12308
12309static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12310 {
12311 .dmi_id_list = &(const struct dmi_system_id[]) {
12312 {
12313 .callback = intel_dmi_reverse_brightness,
12314 .ident = "NCR Corporation",
12315 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12316 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12317 },
12318 },
12319 { } /* terminating entry */
12320 },
12321 .hook = quirk_invert_brightness,
12322 },
12323};
12324
Ben Widawskyc43b5632012-04-16 14:07:40 -070012325static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012326 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012327 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012328
Jesse Barnesb690e962010-07-19 13:53:12 -070012329 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12330 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12331
Jesse Barnesb690e962010-07-19 13:53:12 -070012332 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12333 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12334
Keith Packard435793d2011-07-12 14:56:22 -070012335 /* Lenovo U160 cannot use SSC on LVDS */
12336 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012337
12338 /* Sony Vaio Y cannot use SSC on LVDS */
12339 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012340
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012341 /* Acer Aspire 5734Z must invert backlight brightness */
12342 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12343
12344 /* Acer/eMachines G725 */
12345 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12346
12347 /* Acer/eMachines e725 */
12348 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12349
12350 /* Acer/Packard Bell NCL20 */
12351 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12352
12353 /* Acer Aspire 4736Z */
12354 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012355
12356 /* Acer Aspire 5336 */
12357 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012358};
12359
12360static void intel_init_quirks(struct drm_device *dev)
12361{
12362 struct pci_dev *d = dev->pdev;
12363 int i;
12364
12365 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12366 struct intel_quirk *q = &intel_quirks[i];
12367
12368 if (d->device == q->device &&
12369 (d->subsystem_vendor == q->subsystem_vendor ||
12370 q->subsystem_vendor == PCI_ANY_ID) &&
12371 (d->subsystem_device == q->subsystem_device ||
12372 q->subsystem_device == PCI_ANY_ID))
12373 q->hook(dev);
12374 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012375 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12376 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12377 intel_dmi_quirks[i].hook(dev);
12378 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012379}
12380
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012381/* Disable the VGA plane that we never use */
12382static void i915_disable_vga(struct drm_device *dev)
12383{
12384 struct drm_i915_private *dev_priv = dev->dev_private;
12385 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012386 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012387
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012388 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012389 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012390 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012391 sr1 = inb(VGA_SR_DATA);
12392 outb(sr1 | 1<<5, VGA_SR_DATA);
12393 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12394 udelay(300);
12395
12396 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12397 POSTING_READ(vga_reg);
12398}
12399
Daniel Vetterf8175862012-04-10 15:50:11 +020012400void intel_modeset_init_hw(struct drm_device *dev)
12401{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012402 intel_prepare_ddi(dev);
12403
Daniel Vetterf8175862012-04-10 15:50:11 +020012404 intel_init_clock_gating(dev);
12405
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012406 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012407
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012408 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012409}
12410
Imre Deak7d708ee2013-04-17 14:04:50 +030012411void intel_modeset_suspend_hw(struct drm_device *dev)
12412{
12413 intel_suspend_hw(dev);
12414}
12415
Jesse Barnes79e53942008-11-07 14:24:08 -080012416void intel_modeset_init(struct drm_device *dev)
12417{
Jesse Barnes652c3932009-08-17 13:31:43 -070012418 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012419 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012420 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012421 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012422
12423 drm_mode_config_init(dev);
12424
12425 dev->mode_config.min_width = 0;
12426 dev->mode_config.min_height = 0;
12427
Dave Airlie019d96c2011-09-29 16:20:42 +010012428 dev->mode_config.preferred_depth = 24;
12429 dev->mode_config.prefer_shadow = 1;
12430
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012431 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012432
Jesse Barnesb690e962010-07-19 13:53:12 -070012433 intel_init_quirks(dev);
12434
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012435 intel_init_pm(dev);
12436
Ben Widawskye3c74752013-04-05 13:12:39 -070012437 if (INTEL_INFO(dev)->num_pipes == 0)
12438 return;
12439
Jesse Barnese70236a2009-09-21 10:42:27 -070012440 intel_init_display(dev);
12441
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012442 if (IS_GEN2(dev)) {
12443 dev->mode_config.max_width = 2048;
12444 dev->mode_config.max_height = 2048;
12445 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012446 dev->mode_config.max_width = 4096;
12447 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012448 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012449 dev->mode_config.max_width = 8192;
12450 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012451 }
Damien Lespiau068be562014-03-28 14:17:49 +000012452
12453 if (IS_GEN2(dev)) {
12454 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12455 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12456 } else {
12457 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12458 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12459 }
12460
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012461 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012462
Zhao Yakui28c97732009-10-09 11:39:41 +080012463 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012464 INTEL_INFO(dev)->num_pipes,
12465 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012466
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012467 for_each_pipe(pipe) {
12468 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012469 for_each_sprite(pipe, sprite) {
12470 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012471 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012472 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012473 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012474 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012475 }
12476
Jesse Barnesf42bb702013-12-16 16:34:23 -080012477 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012478 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012479
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012480 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012481 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012482
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012483 /* Just disable it once at startup */
12484 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012485 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012486
12487 /* Just in case the BIOS is doing something questionable. */
12488 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012489
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012490 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012491 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012492 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012493
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012494 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012495 if (!crtc->active)
12496 continue;
12497
Jesse Barnes46f297f2014-03-07 08:57:48 -080012498 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012499 * Note that reserving the BIOS fb up front prevents us
12500 * from stuffing other stolen allocations like the ring
12501 * on top. This prevents some ugliness at boot time, and
12502 * can even allow for smooth boot transitions if the BIOS
12503 * fb is large enough for the active pipe configuration.
12504 */
12505 if (dev_priv->display.get_plane_config) {
12506 dev_priv->display.get_plane_config(crtc,
12507 &crtc->plane_config);
12508 /*
12509 * If the fb is shared between multiple heads, we'll
12510 * just get the first one.
12511 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012512 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012513 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012514 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012515}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012516
Daniel Vetter7fad7982012-07-04 17:51:47 +020012517static void intel_enable_pipe_a(struct drm_device *dev)
12518{
12519 struct intel_connector *connector;
12520 struct drm_connector *crt = NULL;
12521 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012522 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012523
12524 /* We can't just switch on the pipe A, we need to set things up with a
12525 * proper mode and output configuration. As a gross hack, enable pipe A
12526 * by enabling the load detect pipe once. */
12527 list_for_each_entry(connector,
12528 &dev->mode_config.connector_list,
12529 base.head) {
12530 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12531 crt = &connector->base;
12532 break;
12533 }
12534 }
12535
12536 if (!crt)
12537 return;
12538
Rob Clark51fd3712013-11-19 12:10:12 -050012539 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12540 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012541
12542
12543}
12544
Daniel Vetterfa555832012-10-10 23:14:00 +020012545static bool
12546intel_check_plane_mapping(struct intel_crtc *crtc)
12547{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012548 struct drm_device *dev = crtc->base.dev;
12549 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012550 u32 reg, val;
12551
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012552 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012553 return true;
12554
12555 reg = DSPCNTR(!crtc->plane);
12556 val = I915_READ(reg);
12557
12558 if ((val & DISPLAY_PLANE_ENABLE) &&
12559 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12560 return false;
12561
12562 return true;
12563}
12564
Daniel Vetter24929352012-07-02 20:28:59 +020012565static void intel_sanitize_crtc(struct intel_crtc *crtc)
12566{
12567 struct drm_device *dev = crtc->base.dev;
12568 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012569 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012570
Daniel Vetter24929352012-07-02 20:28:59 +020012571 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012572 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012573 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12574
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012575 /* restore vblank interrupts to correct state */
12576 if (crtc->active)
12577 drm_vblank_on(dev, crtc->pipe);
12578 else
12579 drm_vblank_off(dev, crtc->pipe);
12580
Daniel Vetter24929352012-07-02 20:28:59 +020012581 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012582 * disable the crtc (and hence change the state) if it is wrong. Note
12583 * that gen4+ has a fixed plane -> pipe mapping. */
12584 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012585 struct intel_connector *connector;
12586 bool plane;
12587
Daniel Vetter24929352012-07-02 20:28:59 +020012588 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12589 crtc->base.base.id);
12590
12591 /* Pipe has the wrong plane attached and the plane is active.
12592 * Temporarily change the plane mapping and disable everything
12593 * ... */
12594 plane = crtc->plane;
12595 crtc->plane = !plane;
12596 dev_priv->display.crtc_disable(&crtc->base);
12597 crtc->plane = plane;
12598
12599 /* ... and break all links. */
12600 list_for_each_entry(connector, &dev->mode_config.connector_list,
12601 base.head) {
12602 if (connector->encoder->base.crtc != &crtc->base)
12603 continue;
12604
Egbert Eich7f1950f2014-04-25 10:56:22 +020012605 connector->base.dpms = DRM_MODE_DPMS_OFF;
12606 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012607 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012608 /* multiple connectors may have the same encoder:
12609 * handle them and break crtc link separately */
12610 list_for_each_entry(connector, &dev->mode_config.connector_list,
12611 base.head)
12612 if (connector->encoder->base.crtc == &crtc->base) {
12613 connector->encoder->base.crtc = NULL;
12614 connector->encoder->connectors_active = false;
12615 }
Daniel Vetter24929352012-07-02 20:28:59 +020012616
12617 WARN_ON(crtc->active);
12618 crtc->base.enabled = false;
12619 }
Daniel Vetter24929352012-07-02 20:28:59 +020012620
Daniel Vetter7fad7982012-07-04 17:51:47 +020012621 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12622 crtc->pipe == PIPE_A && !crtc->active) {
12623 /* BIOS forgot to enable pipe A, this mostly happens after
12624 * resume. Force-enable the pipe to fix this, the update_dpms
12625 * call below we restore the pipe to the right state, but leave
12626 * the required bits on. */
12627 intel_enable_pipe_a(dev);
12628 }
12629
Daniel Vetter24929352012-07-02 20:28:59 +020012630 /* Adjust the state of the output pipe according to whether we
12631 * have active connectors/encoders. */
12632 intel_crtc_update_dpms(&crtc->base);
12633
12634 if (crtc->active != crtc->base.enabled) {
12635 struct intel_encoder *encoder;
12636
12637 /* This can happen either due to bugs in the get_hw_state
12638 * functions or because the pipe is force-enabled due to the
12639 * pipe A quirk. */
12640 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12641 crtc->base.base.id,
12642 crtc->base.enabled ? "enabled" : "disabled",
12643 crtc->active ? "enabled" : "disabled");
12644
12645 crtc->base.enabled = crtc->active;
12646
12647 /* Because we only establish the connector -> encoder ->
12648 * crtc links if something is active, this means the
12649 * crtc is now deactivated. Break the links. connector
12650 * -> encoder links are only establish when things are
12651 * actually up, hence no need to break them. */
12652 WARN_ON(crtc->active);
12653
12654 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12655 WARN_ON(encoder->connectors_active);
12656 encoder->base.crtc = NULL;
12657 }
12658 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012659
12660 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012661 /*
12662 * We start out with underrun reporting disabled to avoid races.
12663 * For correct bookkeeping mark this on active crtcs.
12664 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012665 * Also on gmch platforms we dont have any hardware bits to
12666 * disable the underrun reporting. Which means we need to start
12667 * out with underrun reporting disabled also on inactive pipes,
12668 * since otherwise we'll complain about the garbage we read when
12669 * e.g. coming up after runtime pm.
12670 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012671 * No protection against concurrent access is required - at
12672 * worst a fifo underrun happens which also sets this to false.
12673 */
12674 crtc->cpu_fifo_underrun_disabled = true;
12675 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012676
12677 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012678 }
Daniel Vetter24929352012-07-02 20:28:59 +020012679}
12680
12681static void intel_sanitize_encoder(struct intel_encoder *encoder)
12682{
12683 struct intel_connector *connector;
12684 struct drm_device *dev = encoder->base.dev;
12685
12686 /* We need to check both for a crtc link (meaning that the
12687 * encoder is active and trying to read from a pipe) and the
12688 * pipe itself being active. */
12689 bool has_active_crtc = encoder->base.crtc &&
12690 to_intel_crtc(encoder->base.crtc)->active;
12691
12692 if (encoder->connectors_active && !has_active_crtc) {
12693 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12694 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012695 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012696
12697 /* Connector is active, but has no active pipe. This is
12698 * fallout from our resume register restoring. Disable
12699 * the encoder manually again. */
12700 if (encoder->base.crtc) {
12701 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12702 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012703 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012704 encoder->disable(encoder);
12705 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012706 encoder->base.crtc = NULL;
12707 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012708
12709 /* Inconsistent output/port/pipe state happens presumably due to
12710 * a bug in one of the get_hw_state functions. Or someplace else
12711 * in our code, like the register restore mess on resume. Clamp
12712 * things to off as a safer default. */
12713 list_for_each_entry(connector,
12714 &dev->mode_config.connector_list,
12715 base.head) {
12716 if (connector->encoder != encoder)
12717 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012718 connector->base.dpms = DRM_MODE_DPMS_OFF;
12719 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012720 }
12721 }
12722 /* Enabled encoders without active connectors will be fixed in
12723 * the crtc fixup. */
12724}
12725
Imre Deak04098752014-02-18 00:02:16 +020012726void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012727{
12728 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012729 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012730
Imre Deak04098752014-02-18 00:02:16 +020012731 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12732 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12733 i915_disable_vga(dev);
12734 }
12735}
12736
12737void i915_redisable_vga(struct drm_device *dev)
12738{
12739 struct drm_i915_private *dev_priv = dev->dev_private;
12740
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012741 /* This function can be called both from intel_modeset_setup_hw_state or
12742 * at a very early point in our resume sequence, where the power well
12743 * structures are not yet restored. Since this function is at a very
12744 * paranoid "someone might have enabled VGA while we were not looking"
12745 * level, just check if the power well is enabled instead of trying to
12746 * follow the "don't touch the power well if we don't need it" policy
12747 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012748 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012749 return;
12750
Imre Deak04098752014-02-18 00:02:16 +020012751 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012752}
12753
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012754static bool primary_get_hw_state(struct intel_crtc *crtc)
12755{
12756 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12757
12758 if (!crtc->active)
12759 return false;
12760
12761 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12762}
12763
Daniel Vetter30e984d2013-06-05 13:34:17 +020012764static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012765{
12766 struct drm_i915_private *dev_priv = dev->dev_private;
12767 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012768 struct intel_crtc *crtc;
12769 struct intel_encoder *encoder;
12770 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012771 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012772
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012773 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012774 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012775
Daniel Vetter99535992014-04-13 12:00:33 +020012776 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12777
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012778 crtc->active = dev_priv->display.get_pipe_config(crtc,
12779 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012780
12781 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012782 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012783
12784 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12785 crtc->base.base.id,
12786 crtc->active ? "enabled" : "disabled");
12787 }
12788
Daniel Vetter53589012013-06-05 13:34:16 +020012789 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012790 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012791 intel_ddi_setup_hw_pll_state(dev);
12792
Daniel Vetter53589012013-06-05 13:34:16 +020012793 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12794 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12795
12796 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12797 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012798 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012799 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12800 pll->active++;
12801 }
12802 pll->refcount = pll->active;
12803
Daniel Vetter35c95372013-07-17 06:55:04 +020012804 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12805 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012806 }
12807
Daniel Vetter24929352012-07-02 20:28:59 +020012808 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12809 base.head) {
12810 pipe = 0;
12811
12812 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012813 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12814 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012815 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012816 } else {
12817 encoder->base.crtc = NULL;
12818 }
12819
12820 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012821 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012822 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012823 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012824 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012825 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012826 }
12827
12828 list_for_each_entry(connector, &dev->mode_config.connector_list,
12829 base.head) {
12830 if (connector->get_hw_state(connector)) {
12831 connector->base.dpms = DRM_MODE_DPMS_ON;
12832 connector->encoder->connectors_active = true;
12833 connector->base.encoder = &connector->encoder->base;
12834 } else {
12835 connector->base.dpms = DRM_MODE_DPMS_OFF;
12836 connector->base.encoder = NULL;
12837 }
12838 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12839 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012840 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012841 connector->base.encoder ? "enabled" : "disabled");
12842 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012843}
12844
12845/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12846 * and i915 state tracking structures. */
12847void intel_modeset_setup_hw_state(struct drm_device *dev,
12848 bool force_restore)
12849{
12850 struct drm_i915_private *dev_priv = dev->dev_private;
12851 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012852 struct intel_crtc *crtc;
12853 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012854 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012855
12856 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012857
Jesse Barnesbabea612013-06-26 18:57:38 +030012858 /*
12859 * Now that we have the config, copy it to each CRTC struct
12860 * Note that this could go away if we move to using crtc_config
12861 * checking everywhere.
12862 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012863 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012864 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012865 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012866 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12867 crtc->base.base.id);
12868 drm_mode_debug_printmodeline(&crtc->base.mode);
12869 }
12870 }
12871
Daniel Vetter24929352012-07-02 20:28:59 +020012872 /* HW state is read out, now we need to sanitize this mess. */
12873 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12874 base.head) {
12875 intel_sanitize_encoder(encoder);
12876 }
12877
12878 for_each_pipe(pipe) {
12879 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12880 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012881 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012882 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012883
Daniel Vetter35c95372013-07-17 06:55:04 +020012884 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12885 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12886
12887 if (!pll->on || pll->active)
12888 continue;
12889
12890 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12891
12892 pll->disable(dev_priv, pll);
12893 pll->on = false;
12894 }
12895
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012896 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012897 ilk_wm_get_hw_state(dev);
12898
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012899 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012900 i915_redisable_vga(dev);
12901
Daniel Vetterf30da182013-04-11 20:22:50 +020012902 /*
12903 * We need to use raw interfaces for restoring state to avoid
12904 * checking (bogus) intermediate states.
12905 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012906 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012907 struct drm_crtc *crtc =
12908 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012909
12910 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012911 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012912 }
12913 } else {
12914 intel_modeset_update_staged_output_state(dev);
12915 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012916
12917 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012918}
12919
12920void intel_modeset_gem_init(struct drm_device *dev)
12921{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012922 struct drm_crtc *c;
12923 struct intel_framebuffer *fb;
12924
Imre Deakae484342014-03-31 15:10:44 +030012925 mutex_lock(&dev->struct_mutex);
12926 intel_init_gt_powersave(dev);
12927 mutex_unlock(&dev->struct_mutex);
12928
Chris Wilson1833b132012-05-09 11:56:28 +010012929 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012930
12931 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012932
12933 /*
12934 * Make sure any fbs we allocated at startup are properly
12935 * pinned & fenced. When we do the allocation it's too early
12936 * for this.
12937 */
12938 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012939 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012940 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012941 continue;
12942
Dave Airlie66e514c2014-04-03 07:51:54 +100012943 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012944 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12945 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12946 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012947 drm_framebuffer_unreference(c->primary->fb);
12948 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012949 }
12950 }
12951 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012952}
12953
Imre Deak4932e2c2014-02-11 17:12:48 +020012954void intel_connector_unregister(struct intel_connector *intel_connector)
12955{
12956 struct drm_connector *connector = &intel_connector->base;
12957
12958 intel_panel_destroy_backlight(connector);
12959 drm_sysfs_connector_remove(connector);
12960}
12961
Jesse Barnes79e53942008-11-07 14:24:08 -080012962void intel_modeset_cleanup(struct drm_device *dev)
12963{
Jesse Barnes652c3932009-08-17 13:31:43 -070012964 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012965 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012966
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012967 /*
12968 * Interrupts and polling as the first thing to avoid creating havoc.
12969 * Too much stuff here (turning of rps, connectors, ...) would
12970 * experience fancy races otherwise.
12971 */
12972 drm_irq_uninstall(dev);
12973 cancel_work_sync(&dev_priv->hotplug_work);
12974 /*
12975 * Due to the hpd irq storm handling the hotplug work can re-arm the
12976 * poll handlers. Hence disable polling after hpd handling is shut down.
12977 */
Keith Packardf87ea762010-10-03 19:36:26 -070012978 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012979
Jesse Barnes652c3932009-08-17 13:31:43 -070012980 mutex_lock(&dev->struct_mutex);
12981
Jesse Barnes723bfd72010-10-07 16:01:13 -070012982 intel_unregister_dsm_handler();
12983
Chris Wilson973d04f2011-07-08 12:22:37 +010012984 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012985
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012986 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012987
Daniel Vetter930ebb42012-06-29 23:32:16 +020012988 ironlake_teardown_rc6(dev);
12989
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012990 mutex_unlock(&dev->struct_mutex);
12991
Chris Wilson1630fe72011-07-08 12:22:42 +010012992 /* flush any delayed tasks or pending work */
12993 flush_scheduled_work();
12994
Jani Nikuladb31af12013-11-08 16:48:53 +020012995 /* destroy the backlight and sysfs files before encoders/connectors */
12996 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012997 struct intel_connector *intel_connector;
12998
12999 intel_connector = to_intel_connector(connector);
13000 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013001 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013002
Jesse Barnes79e53942008-11-07 14:24:08 -080013003 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013004
13005 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013006
13007 mutex_lock(&dev->struct_mutex);
13008 intel_cleanup_gt_powersave(dev);
13009 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013010}
13011
Dave Airlie28d52042009-09-21 14:33:58 +100013012/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013013 * Return which encoder is currently attached for connector.
13014 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013015struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013016{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013017 return &intel_attached_encoder(connector)->base;
13018}
Jesse Barnes79e53942008-11-07 14:24:08 -080013019
Chris Wilsondf0e9242010-09-09 16:20:55 +010013020void intel_connector_attach_encoder(struct intel_connector *connector,
13021 struct intel_encoder *encoder)
13022{
13023 connector->encoder = encoder;
13024 drm_mode_connector_attach_encoder(&connector->base,
13025 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013026}
Dave Airlie28d52042009-09-21 14:33:58 +100013027
13028/*
13029 * set vga decode state - true == enable VGA decode
13030 */
13031int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13032{
13033 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013034 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013035 u16 gmch_ctrl;
13036
Chris Wilson75fa0412014-02-07 18:37:02 -020013037 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13038 DRM_ERROR("failed to read control word\n");
13039 return -EIO;
13040 }
13041
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013042 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13043 return 0;
13044
Dave Airlie28d52042009-09-21 14:33:58 +100013045 if (state)
13046 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13047 else
13048 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013049
13050 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13051 DRM_ERROR("failed to write control word\n");
13052 return -EIO;
13053 }
13054
Dave Airlie28d52042009-09-21 14:33:58 +100013055 return 0;
13056}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013057
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013058struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013059
13060 u32 power_well_driver;
13061
Chris Wilson63b66e52013-08-08 15:12:06 +020013062 int num_transcoders;
13063
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013064 struct intel_cursor_error_state {
13065 u32 control;
13066 u32 position;
13067 u32 base;
13068 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013069 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013070
13071 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013072 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013073 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013074 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013075 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013076
13077 struct intel_plane_error_state {
13078 u32 control;
13079 u32 stride;
13080 u32 size;
13081 u32 pos;
13082 u32 addr;
13083 u32 surface;
13084 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013085 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013086
13087 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013088 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013089 enum transcoder cpu_transcoder;
13090
13091 u32 conf;
13092
13093 u32 htotal;
13094 u32 hblank;
13095 u32 hsync;
13096 u32 vtotal;
13097 u32 vblank;
13098 u32 vsync;
13099 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013100};
13101
13102struct intel_display_error_state *
13103intel_display_capture_error_state(struct drm_device *dev)
13104{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013106 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013107 int transcoders[] = {
13108 TRANSCODER_A,
13109 TRANSCODER_B,
13110 TRANSCODER_C,
13111 TRANSCODER_EDP,
13112 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013113 int i;
13114
Chris Wilson63b66e52013-08-08 15:12:06 +020013115 if (INTEL_INFO(dev)->num_pipes == 0)
13116 return NULL;
13117
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013118 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013119 if (error == NULL)
13120 return NULL;
13121
Imre Deak190be112013-11-25 17:15:31 +020013122 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013123 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13124
Damien Lespiau52331302012-08-15 19:23:25 +010013125 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013126 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020013127 intel_display_power_enabled_sw(dev_priv,
13128 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013129 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013130 continue;
13131
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013132 error->cursor[i].control = I915_READ(CURCNTR(i));
13133 error->cursor[i].position = I915_READ(CURPOS(i));
13134 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013135
13136 error->plane[i].control = I915_READ(DSPCNTR(i));
13137 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013138 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013139 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013140 error->plane[i].pos = I915_READ(DSPPOS(i));
13141 }
Paulo Zanonica291362013-03-06 20:03:14 -030013142 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13143 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013144 if (INTEL_INFO(dev)->gen >= 4) {
13145 error->plane[i].surface = I915_READ(DSPSURF(i));
13146 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13147 }
13148
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013149 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013150
13151 if (!HAS_PCH_SPLIT(dev))
13152 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013153 }
13154
13155 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13156 if (HAS_DDI(dev_priv->dev))
13157 error->num_transcoders++; /* Account for eDP. */
13158
13159 for (i = 0; i < error->num_transcoders; i++) {
13160 enum transcoder cpu_transcoder = transcoders[i];
13161
Imre Deakddf9c532013-11-27 22:02:02 +020013162 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020013163 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013164 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013165 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013166 continue;
13167
Chris Wilson63b66e52013-08-08 15:12:06 +020013168 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13169
13170 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13171 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13172 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13173 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13174 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13175 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13176 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013177 }
13178
13179 return error;
13180}
13181
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013182#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13183
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013184void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013185intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013186 struct drm_device *dev,
13187 struct intel_display_error_state *error)
13188{
13189 int i;
13190
Chris Wilson63b66e52013-08-08 15:12:06 +020013191 if (!error)
13192 return;
13193
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013194 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013195 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013196 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013197 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013198 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013199 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013200 err_printf(m, " Power: %s\n",
13201 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013202 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013203 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013204
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013205 err_printf(m, "Plane [%d]:\n", i);
13206 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13207 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013208 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013209 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13210 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013211 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013212 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013213 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013214 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013215 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13216 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013217 }
13218
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013219 err_printf(m, "Cursor [%d]:\n", i);
13220 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13221 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13222 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013223 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013224
13225 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013226 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013227 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013228 err_printf(m, " Power: %s\n",
13229 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013230 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13231 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13232 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13233 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13234 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13235 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13236 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13237 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013238}