blob: 74e73d4e8726095014ae2e3d9aec9deeabfda028 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper6393afc2017-01-09 02:44:34 +0000446// Alias instructions that allow VPTERNLOG to be used with a mask to create
447// a mix of all ones and all zeros elements. This is done this way to force
448// the same register to be used as input for all three sources.
449let isPseudo = 1, Predicates = [HasAVX512] in {
450def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK16WM:$mask), "",
452 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
453 (v16i32 immAllOnesV),
454 (v16i32 immAllZerosV)))]>;
455def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
456 (ins VK8WM:$mask), "",
457 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
458 (bc_v8i64 (v16i32 immAllOnesV)),
459 (bc_v8i64 (v16i32 immAllZerosV))))]>;
460}
461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000463 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Craig Topperadd9cc62016-12-18 06:23:14 +0000470// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
471// This is expanded by ExpandPostRAPseudos.
472let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000473 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000474 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
475 [(set FR32X:$dst, fp32imm0)]>;
476 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
477 [(set FR64X:$dst, fpimm0)]>;
478}
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480//===----------------------------------------------------------------------===//
481// AVX-512 - VECTOR INSERT
482//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000483multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
484 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000485 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
487 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
488 "vinsert" # From.EltTypeName # "x" # From.NumElts,
489 "$src3, $src2, $src1", "$src1, $src2, $src3",
490 (vinsert_insert:$src3 (To.VT To.RC:$src1),
491 (From.VT From.RC:$src2),
492 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000493
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
495 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
496 "vinsert" # From.EltTypeName # "x" # From.NumElts,
497 "$src3, $src2, $src1", "$src1, $src2, $src3",
498 (vinsert_insert:$src3 (To.VT To.RC:$src1),
499 (From.VT (bitconvert (From.LdFrag addr:$src2))),
500 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
501 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000503}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
506 X86VectorVTInfo To, PatFrag vinsert_insert,
507 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
508 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000510 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
511 (To.VT (!cast<Instruction>(InstrStr#"rr")
512 To.RC:$src1, From.RC:$src2,
513 (INSERT_get_vinsert_imm To.RC:$ins)))>;
514
515 def : Pat<(vinsert_insert:$ins
516 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rm")
520 To.RC:$src1, addr:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000525multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
526 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527
528 let Predicates = [HasVLX] in
529 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 4, EltVT32, VR128X>,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 vinsert128_insert>, EVEX_V256;
533
534 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT32, VR128X>,
536 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537 vinsert128_insert>, EVEX_V512;
538
539 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 X86VectorVTInfo< 4, EltVT64, VR256X>,
541 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 vinsert256_insert>, VEX_W, EVEX_V512;
543
544 let Predicates = [HasVLX, HasDQI] in
545 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 X86VectorVTInfo< 4, EltVT64, VR256X>,
548 vinsert128_insert>, VEX_W, EVEX_V256;
549
550 let Predicates = [HasDQI] in {
551 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
552 X86VectorVTInfo< 2, EltVT64, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 vinsert128_insert>, VEX_W, EVEX_V512;
555
556 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
557 X86VectorVTInfo< 8, EltVT32, VR256X>,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 vinsert256_insert>, EVEX_V512;
560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561}
562
Adam Nemet4e2ef472014-10-02 23:18:28 +0000563defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
564defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565
Igor Breger0ede3cb2015-09-20 06:52:42 +0000566// Codegen pattern with the alternative types,
567// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
568defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
572
573defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
577
578defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
582
583// Codegen pattern with the alternative types insert VEC128 into VEC256
584defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
588// Codegen pattern with the alternative types insert VEC128 into VEC512
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
593// Codegen pattern with the alternative types insert VEC256 into VEC512
594defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000600let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000601def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000602 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000603 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000604 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000606def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000607 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000608 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000609 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000610 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
611 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000612}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613
614//===----------------------------------------------------------------------===//
615// AVX-512 VECTOR EXTRACT
616//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger7f69a992015-09-10 12:54:54 +0000618multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000619 X86VectorVTInfo From, X86VectorVTInfo To,
620 PatFrag vextract_extract,
621 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000622
623 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
624 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
625 // vextract_extract), we interesting only in patterns without mask,
626 // intrinsics pattern match generated bellow.
627 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
628 (ins From.RC:$src1, i32u8imm:$idx),
629 "vextract" # To.EltTypeName # "x" # To.NumElts,
630 "$idx, $src1", "$src1, $idx",
631 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
632 (iPTR imm)))]>,
633 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000634 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
635 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
636 "vextract" # To.EltTypeName # "x" # To.NumElts #
637 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
638 [(store (To.VT (vextract_extract:$idx
639 (From.VT From.RC:$src1), (iPTR imm))),
640 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000641
Craig Toppere1cac152016-06-07 07:27:54 +0000642 let mayStore = 1, hasSideEffects = 0 in
643 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
644 (ins To.MemOp:$dst, To.KRCWM:$mask,
645 From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts #
647 "\t{$idx, $src1, $dst {${mask}}|"
648 "$dst {${mask}}, $src1, $idx}",
649 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000650 }
Renato Golindb7ea862015-09-09 19:44:40 +0000651
Craig Topperd4e58072016-10-31 05:55:57 +0000652 def : Pat<(To.VT (vselect To.KRCWM:$mask,
653 (vextract_extract:$ext (From.VT From.RC:$src1),
654 (iPTR imm)),
655 To.RC:$src0)),
656 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
657 From.ZSuffix # "rrk")
658 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext))>;
660
661 def : Pat<(To.VT (vselect To.KRCWM:$mask,
662 (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm)),
664 To.ImmAllZerosV)),
665 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
666 From.ZSuffix # "rrkz")
667 To.KRCWM:$mask, From.RC:$src1,
668 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671// Codegen pattern for the alternative types
672multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
673 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000674 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000675 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
677 (To.VT (!cast<Instruction>(InstrStr#"rr")
678 From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000680 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm))), addr:$dst),
682 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
683 (EXTRACT_get_vextract_imm To.RC:$ext))>;
684 }
Igor Breger7f69a992015-09-10 12:54:54 +0000685}
686
687multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000688 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000690 X86VectorVTInfo<16, EltVT32, VR512>,
691 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000692 vextract128_extract,
693 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000696 X86VectorVTInfo< 8, EltVT64, VR512>,
697 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000698 vextract256_extract,
699 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
701 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 X86VectorVTInfo< 8, EltVT32, VR256X>,
704 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000705 vextract128_extract,
706 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000707 EVEX_V256, EVEX_CD8<32, CD8VT4>;
708 let Predicates = [HasVLX, HasDQI] in
709 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
710 X86VectorVTInfo< 4, EltVT64, VR256X>,
711 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000712 vextract128_extract,
713 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000714 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
715 let Predicates = [HasDQI] in {
716 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000719 vextract128_extract,
720 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
722 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
723 X86VectorVTInfo<16, EltVT32, VR512>,
724 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000725 vextract256_extract,
726 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000727 EVEX_V512, EVEX_CD8<32, CD8VT8>;
728 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000729}
730
Adam Nemet55536c62014-09-25 23:48:45 +0000731defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
732defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000733
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734// extract_subvector codegen patterns with the alternative types.
735// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
740
741defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000743defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
744 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
745
746defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
747 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
750
Craig Topper08a68572016-05-21 22:50:04 +0000751// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
756
757// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
762// Codegen pattern with the alternative types extract VEC256 from VEC512
763defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
767
Craig Topper5f3fef82016-05-22 07:40:58 +0000768// A 128-bit subvector extract from the first 256-bit vector position
769// is a subregister copy that needs no instruction.
770def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
771 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
772def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
773 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
774def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
775 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
776def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
777 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
778def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
779 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
780def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
781 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
782
783// A 256-bit subvector extract from the first 256-bit vector position
784// is a subregister copy that needs no instruction.
785def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
786 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
787def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
788 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
789def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
790 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
791def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
793def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
794 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
795def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
796 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
797
798let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799// A 128-bit subvector insert to the first 512-bit vector position
800// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
803def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
804 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
805def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
806 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
807def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
808 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
809def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
810 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
811def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
812 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
Craig Topper5f3fef82016-05-22 07:40:58 +0000814// A 256-bit subvector insert to the first 512-bit vector position
815// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000822def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000824def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000825 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000826def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000827 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000828}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829
830// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000831def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000832 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000833 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
835 EVEX;
836
Craig Topper03b849e2016-05-21 22:50:11 +0000837def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000838 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000839 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000841 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843//===---------------------------------------------------------------------===//
844// AVX-512 BROADCAST
845//---
Igor Breger131008f2016-05-01 08:40:00 +0000846// broadcast with a scalar argument.
847multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
848 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000849
Igor Breger131008f2016-05-01 08:40:00 +0000850 let isCodeGenOnly = 1 in {
851 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
852 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
853 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
854 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000855
Igor Breger131008f2016-05-01 08:40:00 +0000856 let Constraints = "$src0 = $dst" in
857 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
858 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
859 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000860 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000861 (vselect DestInfo.KRCWM:$mask,
862 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
863 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000864 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000865
866 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
867 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
868 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000869 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000870 (vselect DestInfo.KRCWM:$mask,
871 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
872 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000873 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000874 } // let isCodeGenOnly = 1 in
875}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000876
Igor Breger21296d22015-10-20 11:56:42 +0000877multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
878 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000879 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000880 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
881 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
882 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
883 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000884 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000885 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000886 (DestInfo.VT (X86VBroadcast
887 (SrcInfo.ScalarLdFrag addr:$src)))>,
888 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000889 }
Craig Toppere1cac152016-06-07 07:27:54 +0000890
Craig Topper80934372016-07-16 03:42:59 +0000891 def : Pat<(DestInfo.VT (X86VBroadcast
892 (SrcInfo.VT (scalar_to_vector
893 (SrcInfo.ScalarLdFrag addr:$src))))),
894 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
895 let AddedComplexity = 20 in
896 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
897 (X86VBroadcast
898 (SrcInfo.VT (scalar_to_vector
899 (SrcInfo.ScalarLdFrag addr:$src)))),
900 DestInfo.RC:$src0)),
901 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
902 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
903 let AddedComplexity = 30 in
904 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
905 (X86VBroadcast
906 (SrcInfo.VT (scalar_to_vector
907 (SrcInfo.ScalarLdFrag addr:$src)))),
908 DestInfo.ImmAllZerosV)),
909 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
910 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000911}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912
Craig Topper80934372016-07-16 03:42:59 +0000913multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000914 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000915 let Predicates = [HasAVX512] in
916 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
917 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
918 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000919
920 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000921 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000922 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000923 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924 }
925}
926
Craig Topper80934372016-07-16 03:42:59 +0000927multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
928 AVX512VLVectorVTInfo _> {
929 let Predicates = [HasAVX512] in
930 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
931 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
932 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933
Craig Topper80934372016-07-16 03:42:59 +0000934 let Predicates = [HasVLX] in {
935 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
936 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
937 EVEX_V256;
938 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
939 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
940 EVEX_V128;
941 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942}
Craig Topper80934372016-07-16 03:42:59 +0000943defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
944 avx512vl_f32_info>;
945defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
946 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000948def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000949 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000950def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000951 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
954 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000955 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000956 (ins SrcRC:$src),
957 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000958 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959}
960
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
962 RegisterClass SrcRC, Predicate prd> {
963 let Predicates = [prd] in
964 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
965 let Predicates = [prd, HasVLX] in {
966 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
967 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
968 }
969}
970
Igor Breger0aeda372016-02-07 08:30:50 +0000971let isCodeGenOnly = 1 in {
972defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000974defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000976}
977let isAsmParserOnly = 1 in {
978 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
979 GR32, HasBWI>;
980 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000981 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000982}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
984 HasAVX512>;
985defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
986 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000987
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000991 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000992
Igor Breger21296d22015-10-20 11:56:42 +0000993// Provide aliases for broadcast from the same register class that
994// automatically does the extract.
995multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
996 X86VectorVTInfo SrcInfo> {
997 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
998 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
999 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1000}
1001
1002multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1003 AVX512VLVectorVTInfo _, Predicate prd> {
1004 let Predicates = [prd] in {
1005 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1006 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1007 EVEX_V512;
1008 // Defined separately to avoid redefinition.
1009 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1010 }
1011 let Predicates = [prd, HasVLX] in {
1012 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1014 EVEX_V256;
1015 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1016 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001017 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018}
1019
Igor Breger21296d22015-10-20 11:56:42 +00001020defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1021 avx512vl_i8_info, HasBWI>;
1022defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1023 avx512vl_i16_info, HasBWI>;
1024defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1025 avx512vl_i32_info, HasAVX512>;
1026defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1027 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1030 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001031 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001032 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1033 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001034 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001035 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001036}
1037
Craig Topperbe351ee2016-10-01 06:01:23 +00001038let Predicates = [HasVLX, HasBWI] in {
1039 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1040 // This means we'll encounter truncated i32 loads; match that here.
1041 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1042 (VPBROADCASTWZ128m addr:$src)>;
1043 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1044 (VPBROADCASTWZ256m addr:$src)>;
1045 def : Pat<(v8i16 (X86VBroadcast
1046 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1047 (VPBROADCASTWZ128m addr:$src)>;
1048 def : Pat<(v16i16 (X86VBroadcast
1049 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1050 (VPBROADCASTWZ256m addr:$src)>;
1051}
1052
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001053//===----------------------------------------------------------------------===//
1054// AVX-512 BROADCAST SUBVECTORS
1055//
1056
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001057defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1058 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001059 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001060defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1061 v16f32_info, v4f32x_info>,
1062 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1063defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1064 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001065 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001066defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1067 v8f64_info, v4f64x_info>, VEX_W,
1068 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1069
Craig Topper715ad7f2016-10-16 23:29:51 +00001070let Predicates = [HasAVX512] in {
1071def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1072 (VBROADCASTI64X4rm addr:$src)>;
1073def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1074 (VBROADCASTI64X4rm addr:$src)>;
1075
1076// Provide fallback in case the load node that is used in the patterns above
1077// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001078def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1079 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001080 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001081def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1082 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001083 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001084def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1085 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1086 (v16i16 VR256X:$src), 1)>;
1087def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1088 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1089 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001090
1091def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1092 (VBROADCASTI32X4rm addr:$src)>;
1093def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1094 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001095}
1096
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001097let Predicates = [HasVLX] in {
1098defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1099 v8i32x_info, v4i32x_info>,
1100 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1101defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1102 v8f32x_info, v4f32x_info>,
1103 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001104
1105def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1106 (VBROADCASTI32X4Z256rm addr:$src)>;
1107def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1108 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001109
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001110// Provide fallback in case the load node that is used in the patterns above
1111// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001112def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001113 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001114 (v4f32 VR128X:$src), 1)>;
1115def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001116 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001117 (v4i32 VR128X:$src), 1)>;
1118def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001119 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001120 (v8i16 VR128X:$src), 1)>;
1121def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001122 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001123 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001124}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001125
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001126let Predicates = [HasVLX, HasDQI] in {
1127defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1128 v4i64x_info, v2i64x_info>, VEX_W,
1129 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1130defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1131 v4f64x_info, v2f64x_info>, VEX_W,
1132 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001133
1134// Provide fallback in case the load node that is used in the patterns above
1135// is used by additional users, which prevents the pattern selection.
1136def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1137 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1138 (v2f64 VR128X:$src), 1)>;
1139def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1140 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1141 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001142}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001143
1144let Predicates = [HasVLX, NoDQI] in {
1145def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1146 (VBROADCASTF32X4Z256rm addr:$src)>;
1147def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1148 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001149
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001150// Provide fallback in case the load node that is used in the patterns above
1151// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001152def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001153 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001154 (v2f64 VR128X:$src), 1)>;
1155def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001156 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1157 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001158}
1159
Craig Topper715ad7f2016-10-16 23:29:51 +00001160let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001161def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1162 (VBROADCASTF32X4rm addr:$src)>;
1163def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1164 (VBROADCASTI32X4rm addr:$src)>;
1165
Craig Topper715ad7f2016-10-16 23:29:51 +00001166def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1167 (VBROADCASTF64X4rm addr:$src)>;
1168def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1169 (VBROADCASTI64X4rm addr:$src)>;
1170
1171// Provide fallback in case the load node that is used in the patterns above
1172// is used by additional users, which prevents the pattern selection.
1173def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1174 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1175 (v8f32 VR256X:$src), 1)>;
1176def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1177 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1178 (v8i32 VR256X:$src), 1)>;
1179}
1180
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001181let Predicates = [HasDQI] in {
1182defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1183 v8i64_info, v2i64x_info>, VEX_W,
1184 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1185defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1186 v16i32_info, v8i32x_info>,
1187 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1188defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1189 v8f64_info, v2f64x_info>, VEX_W,
1190 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1191defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1192 v16f32_info, v8f32x_info>,
1193 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001194
1195// Provide fallback in case the load node that is used in the patterns above
1196// is used by additional users, which prevents the pattern selection.
1197def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1198 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1199 (v8f32 VR256X:$src), 1)>;
1200def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1201 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1202 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001203}
Adam Nemet73f72e12014-06-27 00:43:38 +00001204
Igor Bregerfa798a92015-11-02 07:39:36 +00001205multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001206 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001207 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001208 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001209 EVEX_V512;
1210 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001211 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001212 EVEX_V256;
1213}
1214
1215multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001216 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1217 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001218
1219 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001220 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1221 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001222}
1223
Craig Topper51e052f2016-10-15 16:26:02 +00001224defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1225 avx512vl_i32_info, avx512vl_i64_info>;
1226defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1227 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001228
Craig Topper52317e82017-01-15 05:47:45 +00001229let Predicates = [HasVLX] in {
1230def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1231 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1232def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1233 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1234}
1235
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001236def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001237 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001238def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1239 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1240
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001241def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001242 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001243def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1244 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001245
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246//===----------------------------------------------------------------------===//
1247// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1248//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001249multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1250 X86VectorVTInfo _, RegisterClass KRC> {
1251 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001252 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001253 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001254}
1255
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001256multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001257 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1258 let Predicates = [HasCDI] in
1259 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1260 let Predicates = [HasCDI, HasVLX] in {
1261 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1262 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1263 }
1264}
1265
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001266defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001267 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001268defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001269 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001270
1271//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001272// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001273multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001274let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001275 // The index operand in the pattern should really be an integer type. However,
1276 // if we do that and it happens to come from a bitcast, then it becomes
1277 // difficult to find the bitcast needed to convert the index to the
1278 // destination type for the passthru since it will be folded with the bitcast
1279 // of the index operand.
1280 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001281 (ins _.RC:$src2, _.RC:$src3),
1282 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001283 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001284 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001285
Craig Topper4fa3b502016-09-06 06:56:59 +00001286 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001287 (ins _.RC:$src2, _.MemOp:$src3),
1288 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001289 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001290 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001291 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001292 }
1293}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001294multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001295 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001296 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001297 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001298 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1299 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1300 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001301 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001302 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1303 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001304}
1305
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001306multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001307 AVX512VLVectorVTInfo VTInfo> {
1308 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1309 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001310 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001311 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1312 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1313 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1314 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001315 }
1316}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001317
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001318multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001319 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001320 Predicate Prd> {
1321 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001322 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001323 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001324 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1325 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001326 }
1327}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001328
Craig Topperaad5f112015-11-30 00:13:24 +00001329defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001331defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001332 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001333defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001334 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001335 VEX_W, EVEX_CD8<16, CD8VF>;
1336defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001337 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001338 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001339defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001340 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001341defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001342 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001343
Craig Topperaad5f112015-11-30 00:13:24 +00001344// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001345multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001346 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001347let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001348 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1349 (ins IdxVT.RC:$src2, _.RC:$src3),
1350 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001351 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1352 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001353
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001354 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1355 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1356 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001357 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001358 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001359 EVEX_4V, AVX5128IBase;
1360 }
1361}
1362multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001363 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001364 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001365 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1366 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1367 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1368 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001369 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001370 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1371 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372}
1373
1374multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001375 AVX512VLVectorVTInfo VTInfo,
1376 AVX512VLVectorVTInfo ShuffleMask> {
1377 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001379 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001380 ShuffleMask.info512>, EVEX_V512;
1381 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001382 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001383 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001384 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001385 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001386 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001387 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001388 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1389 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001390 }
1391}
1392
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001393multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001394 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001395 AVX512VLVectorVTInfo Idx,
1396 Predicate Prd> {
1397 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001398 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1399 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001400 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001401 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1402 Idx.info128>, EVEX_V128;
1403 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1404 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001405 }
1406}
1407
Craig Toppera47576f2015-11-26 20:21:29 +00001408defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001410defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001411 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001412defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1413 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1414 VEX_W, EVEX_CD8<16, CD8VF>;
1415defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1416 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1417 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001418defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001419 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001420defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001421 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001422
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001423//===----------------------------------------------------------------------===//
1424// AVX-512 - BLEND using mask
1425//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001426multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001427 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001428 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1429 (ins _.RC:$src1, _.RC:$src2),
1430 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001431 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001432 []>, EVEX_4V;
1433 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1434 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001435 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001436 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001437 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001438 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1439 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1440 !strconcat(OpcodeStr,
1441 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1442 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001443 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001444 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1445 (ins _.RC:$src1, _.MemOp:$src2),
1446 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001447 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001448 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1449 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1450 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001451 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001452 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001453 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001454 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1455 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1456 !strconcat(OpcodeStr,
1457 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1458 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1459 }
Craig Toppera74e3082017-01-07 22:20:34 +00001460 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001461}
1462multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1463
Craig Topper81f20aa2017-01-07 22:20:26 +00001464 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001465 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1466 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1467 !strconcat(OpcodeStr,
1468 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1469 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001470 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001471
1472 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1473 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1474 !strconcat(OpcodeStr,
1475 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1476 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001477 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001478 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001479}
1480
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001481multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1482 AVX512VLVectorVTInfo VTInfo> {
1483 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1484 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001485
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001486 let Predicates = [HasVLX] in {
1487 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1488 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1489 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1490 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1491 }
1492}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001493
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1495 AVX512VLVectorVTInfo VTInfo> {
1496 let Predicates = [HasBWI] in
1497 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001498
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001499 let Predicates = [HasBWI, HasVLX] in {
1500 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1501 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1502 }
1503}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001504
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001505
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001506defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1507defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1508defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1509defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1510defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1511defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001512
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001513
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001514//===----------------------------------------------------------------------===//
1515// Compare Instructions
1516//===----------------------------------------------------------------------===//
1517
1518// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001519
1520multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1521
1522 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1523 (outs _.KRC:$dst),
1524 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1525 "vcmp${cc}"#_.Suffix,
1526 "$src2, $src1", "$src1, $src2",
1527 (OpNode (_.VT _.RC:$src1),
1528 (_.VT _.RC:$src2),
1529 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001530 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1531 (outs _.KRC:$dst),
1532 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1533 "vcmp${cc}"#_.Suffix,
1534 "$src2, $src1", "$src1, $src2",
1535 (OpNode (_.VT _.RC:$src1),
1536 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1537 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001538
1539 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1540 (outs _.KRC:$dst),
1541 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1542 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001543 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001544 (OpNodeRnd (_.VT _.RC:$src1),
1545 (_.VT _.RC:$src2),
1546 imm:$cc,
1547 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1548 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001549 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001550 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1551 (outs VK1:$dst),
1552 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1553 "vcmp"#_.Suffix,
1554 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1555 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1556 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001557 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001558 "vcmp"#_.Suffix,
1559 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1560 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1561
1562 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1563 (outs _.KRC:$dst),
1564 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1565 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001566 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001567 EVEX_4V, EVEX_B;
1568 }// let isAsmParserOnly = 1, hasSideEffects = 0
1569
1570 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001571 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001572 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1573 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1574 !strconcat("vcmp${cc}", _.Suffix,
1575 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1576 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1577 _.FRC:$src2,
1578 imm:$cc))],
1579 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001580 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1581 (outs _.KRC:$dst),
1582 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1583 !strconcat("vcmp${cc}", _.Suffix,
1584 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1585 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1586 (_.ScalarLdFrag addr:$src2),
1587 imm:$cc))],
1588 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001589 }
1590}
1591
1592let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001593 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1594 AVX512XSIi8Base;
1595 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1596 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001597}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001599multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001600 X86VectorVTInfo _, bit IsCommutable> {
1601 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001603 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1604 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1605 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1607 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001608 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1609 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1610 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1611 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001612 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001613 def rrk : AVX512BI<opc, MRMSrcReg,
1614 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1615 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1616 "$dst {${mask}}, $src1, $src2}"),
1617 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1618 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1619 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001620 def rmk : AVX512BI<opc, MRMSrcMem,
1621 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1622 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1623 "$dst {${mask}}, $src1, $src2}"),
1624 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1625 (OpNode (_.VT _.RC:$src1),
1626 (_.VT (bitconvert
1627 (_.LdFrag addr:$src2))))))],
1628 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001629}
1630
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001631multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001632 X86VectorVTInfo _, bit IsCommutable> :
1633 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634 def rmb : AVX512BI<opc, MRMSrcMem,
1635 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1636 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1637 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1638 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1639 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1640 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1641 def rmbk : AVX512BI<opc, MRMSrcMem,
1642 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1643 _.ScalarMemOp:$src2),
1644 !strconcat(OpcodeStr,
1645 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1646 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1647 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1648 (OpNode (_.VT _.RC:$src1),
1649 (X86VBroadcast
1650 (_.ScalarLdFrag addr:$src2)))))],
1651 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001652}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001655 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1656 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001657 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001658 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1659 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001660
1661 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001662 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1663 IsCommutable>, EVEX_V256;
1664 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1665 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001666 }
1667}
1668
1669multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1670 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001671 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001672 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001673 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1674 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001675
1676 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001677 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1678 IsCommutable>, EVEX_V256;
1679 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1680 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001681 }
1682}
1683
1684defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001685 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 EVEX_CD8<8, CD8VF>;
1687
1688defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001689 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690 EVEX_CD8<16, CD8VF>;
1691
Robert Khasanovf70f7982014-09-18 14:06:55 +00001692defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001693 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001694 EVEX_CD8<32, CD8VF>;
1695
Robert Khasanovf70f7982014-09-18 14:06:55 +00001696defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001697 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001698 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1699
1700defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1701 avx512vl_i8_info, HasBWI>,
1702 EVEX_CD8<8, CD8VF>;
1703
1704defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1705 avx512vl_i16_info, HasBWI>,
1706 EVEX_CD8<16, CD8VF>;
1707
Robert Khasanovf70f7982014-09-18 14:06:55 +00001708defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001709 avx512vl_i32_info, HasAVX512>,
1710 EVEX_CD8<32, CD8VF>;
1711
Robert Khasanovf70f7982014-09-18 14:06:55 +00001712defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001713 avx512vl_i64_info, HasAVX512>,
1714 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715
Craig Topper8b9e6712016-09-02 04:25:30 +00001716let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001718 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001719 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1720 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721
1722def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001723 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001724 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1725 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001726}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001727
Robert Khasanov29e3b962014-08-27 09:34:37 +00001728multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1729 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001730 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001732 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001733 !strconcat("vpcmp${cc}", Suffix,
1734 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001735 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1736 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1738 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001739 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001740 !strconcat("vpcmp${cc}", Suffix,
1741 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001742 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1743 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001744 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001745 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1746 def rrik : AVX512AIi8<opc, MRMSrcReg,
1747 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001748 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001749 !strconcat("vpcmp${cc}", Suffix,
1750 "\t{$src2, $src1, $dst {${mask}}|",
1751 "$dst {${mask}}, $src1, $src2}"),
1752 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1753 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001754 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 def rmik : AVX512AIi8<opc, MRMSrcMem,
1757 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001758 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 !strconcat("vpcmp${cc}", Suffix,
1760 "\t{$src2, $src1, $dst {${mask}}|",
1761 "$dst {${mask}}, $src1, $src2}"),
1762 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1763 (OpNode (_.VT _.RC:$src1),
1764 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001765 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001768 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001769 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001771 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1773 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001774 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001775 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001776 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001777 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001778 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1779 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001780 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001781 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1782 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001783 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001784 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001785 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1786 "$dst {${mask}}, $src1, $src2, $cc}"),
1787 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001788 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001789 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1790 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001791 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001792 !strconcat("vpcmp", Suffix,
1793 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1794 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001795 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001796 }
1797}
1798
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001800 X86VectorVTInfo _> :
1801 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001802 def rmib : AVX512AIi8<opc, MRMSrcMem,
1803 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001804 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001805 !strconcat("vpcmp${cc}", Suffix,
1806 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1807 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1808 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1809 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001810 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001811 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1812 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1813 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001814 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 !strconcat("vpcmp${cc}", Suffix,
1816 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1817 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1818 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1819 (OpNode (_.VT _.RC:$src1),
1820 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001821 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001823
Robert Khasanov29e3b962014-08-27 09:34:37 +00001824 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001825 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001826 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1827 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001828 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001829 !strconcat("vpcmp", Suffix,
1830 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1831 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1832 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1833 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1834 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001835 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001836 !strconcat("vpcmp", Suffix,
1837 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1838 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1839 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1840 }
1841}
1842
1843multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1844 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1845 let Predicates = [prd] in
1846 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1847
1848 let Predicates = [prd, HasVLX] in {
1849 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1850 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1851 }
1852}
1853
1854multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1855 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1856 let Predicates = [prd] in
1857 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1858 EVEX_V512;
1859
1860 let Predicates = [prd, HasVLX] in {
1861 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1862 EVEX_V256;
1863 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1864 EVEX_V128;
1865 }
1866}
1867
1868defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1869 HasBWI>, EVEX_CD8<8, CD8VF>;
1870defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1871 HasBWI>, EVEX_CD8<8, CD8VF>;
1872
1873defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1874 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1875defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1876 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1877
Robert Khasanovf70f7982014-09-18 14:06:55 +00001878defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001879 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001880defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001881 HasAVX512>, EVEX_CD8<32, CD8VF>;
1882
Robert Khasanovf70f7982014-09-18 14:06:55 +00001883defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001884 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001885defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001886 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001887
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001888multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001889
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001890 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1891 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1892 "vcmp${cc}"#_.Suffix,
1893 "$src2, $src1", "$src1, $src2",
1894 (X86cmpm (_.VT _.RC:$src1),
1895 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001896 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001897
Craig Toppere1cac152016-06-07 07:27:54 +00001898 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1899 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1900 "vcmp${cc}"#_.Suffix,
1901 "$src2, $src1", "$src1, $src2",
1902 (X86cmpm (_.VT _.RC:$src1),
1903 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1904 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001905
Craig Toppere1cac152016-06-07 07:27:54 +00001906 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1907 (outs _.KRC:$dst),
1908 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1909 "vcmp${cc}"#_.Suffix,
1910 "${src2}"##_.BroadcastStr##", $src1",
1911 "$src1, ${src2}"##_.BroadcastStr,
1912 (X86cmpm (_.VT _.RC:$src1),
1913 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1914 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001916 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001917 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1918 (outs _.KRC:$dst),
1919 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1920 "vcmp"#_.Suffix,
1921 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1922
1923 let mayLoad = 1 in {
1924 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1925 (outs _.KRC:$dst),
1926 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1927 "vcmp"#_.Suffix,
1928 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1929
1930 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1931 (outs _.KRC:$dst),
1932 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1933 "vcmp"#_.Suffix,
1934 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1935 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1936 }
1937 }
1938}
1939
1940multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1941 // comparison code form (VCMP[EQ/LT/LE/...]
1942 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1943 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1944 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001945 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001946 (X86cmpmRnd (_.VT _.RC:$src1),
1947 (_.VT _.RC:$src2),
1948 imm:$cc,
1949 (i32 FROUND_NO_EXC))>, EVEX_B;
1950
1951 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1952 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1953 (outs _.KRC:$dst),
1954 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1955 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001956 "$cc, {sae}, $src2, $src1",
1957 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001958 }
1959}
1960
1961multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1962 let Predicates = [HasAVX512] in {
1963 defm Z : avx512_vcmp_common<_.info512>,
1964 avx512_vcmp_sae<_.info512>, EVEX_V512;
1965
1966 }
1967 let Predicates = [HasAVX512,HasVLX] in {
1968 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1969 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001970 }
1971}
1972
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001973defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1974 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1975defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1976 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001977
1978def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1979 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001980 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1981 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001982 imm:$cc), VK8)>;
1983def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1984 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001985 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1986 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001987 imm:$cc), VK8)>;
1988def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1989 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001990 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1991 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001992 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001993
Asaf Badouh572bbce2015-09-20 08:46:07 +00001994// ----------------------------------------------------------------
1995// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001996//handle fpclass instruction mask = op(reg_scalar,imm)
1997// op(mem_scalar,imm)
1998multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1999 X86VectorVTInfo _, Predicate prd> {
2000 let Predicates = [prd] in {
2001 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2002 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002003 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002004 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2005 (i32 imm:$src2)))], NoItinerary>;
2006 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2007 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2008 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002009 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002010 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002011 (OpNode (_.VT _.RC:$src1),
2012 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002013 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002014 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2015 (ins _.MemOp:$src1, i32u8imm:$src2),
2016 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002017 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002018 [(set _.KRC:$dst,
2019 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2020 (i32 imm:$src2)))], NoItinerary>;
2021 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2022 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2023 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002024 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002025 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002026 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2027 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2028 }
2029 }
2030}
2031
Asaf Badouh572bbce2015-09-20 08:46:07 +00002032//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2033// fpclass(reg_vec, mem_vec, imm)
2034// fpclass(reg_vec, broadcast(eltVt), imm)
2035multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2036 X86VectorVTInfo _, string mem, string broadcast>{
2037 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2038 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002039 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002040 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2041 (i32 imm:$src2)))], NoItinerary>;
2042 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2043 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2044 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002045 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002046 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002047 (OpNode (_.VT _.RC:$src1),
2048 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002049 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2050 (ins _.MemOp:$src1, i32u8imm:$src2),
2051 OpcodeStr##_.Suffix##mem#
2052 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002053 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002054 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2055 (i32 imm:$src2)))], NoItinerary>;
2056 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2057 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2058 OpcodeStr##_.Suffix##mem#
2059 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002060 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002061 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2062 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2063 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2064 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2065 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2066 _.BroadcastStr##", $dst|$dst, ${src1}"
2067 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002068 [(set _.KRC:$dst,(OpNode
2069 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002070 (_.ScalarLdFrag addr:$src1))),
2071 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2072 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2073 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2074 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2075 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2076 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002077 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2078 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002079 (_.ScalarLdFrag addr:$src1))),
2080 (i32 imm:$src2))))], NoItinerary>,
2081 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002082}
2083
Asaf Badouh572bbce2015-09-20 08:46:07 +00002084multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002085 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002086 string broadcast>{
2087 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002088 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002089 broadcast>, EVEX_V512;
2090 }
2091 let Predicates = [prd, HasVLX] in {
2092 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2093 broadcast>, EVEX_V128;
2094 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2095 broadcast>, EVEX_V256;
2096 }
2097}
2098
2099multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002100 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002101 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002102 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002103 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002104 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2105 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2106 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2107 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2108 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002109}
2110
Asaf Badouh696e8e02015-10-18 11:04:38 +00002111defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2112 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002113
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002114//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002115// Mask register copy, including
2116// - copy between mask registers
2117// - load/store mask registers
2118// - copy from GPR to mask register and vice versa
2119//
2120multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2121 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002122 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002123 let hasSideEffects = 0 in
2124 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2125 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2126 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2127 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2128 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2129 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2130 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2131 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132}
2133
2134multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2135 string OpcodeStr,
2136 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002137 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002139 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002141 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002142 }
2143}
2144
Robert Khasanov74acbb72014-07-23 14:49:42 +00002145let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002146 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002147 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2148 VEX, PD;
2149
2150let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002151 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002152 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002153 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002154
2155let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002156 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2157 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002158 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2159 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002160 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2161 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002162 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2163 VEX, XD, VEX_W;
2164}
2165
2166// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002167def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2168 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2169def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2170 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2171
2172def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2173 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2174def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2175 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2176
2177def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002178 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002179def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002180 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002181 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2182
2183def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002184 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2185def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2186 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002187def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002188 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002189 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2190
2191def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2192 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2193def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2194 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2195def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2196 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2197def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2198 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199
Robert Khasanov74acbb72014-07-23 14:49:42 +00002200// Load/store kreg
2201let Predicates = [HasDQI] in {
2202 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2203 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002204 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2205 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002206
2207 def : Pat<(store VK4:$src, addr:$dst),
2208 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2209 def : Pat<(store VK2:$src, addr:$dst),
2210 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002211 def : Pat<(store VK1:$src, addr:$dst),
2212 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002213
2214 def : Pat<(v2i1 (load addr:$src)),
2215 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2216 def : Pat<(v4i1 (load addr:$src)),
2217 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002218}
2219let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002220 def : Pat<(store VK1:$src, addr:$dst),
2221 (MOV8mr addr:$dst,
2222 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2223 sub_8bit))>;
2224 def : Pat<(store VK2:$src, addr:$dst),
2225 (MOV8mr addr:$dst,
2226 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2227 sub_8bit))>;
2228 def : Pat<(store VK4:$src, addr:$dst),
2229 (MOV8mr addr:$dst,
2230 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002231 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002232 def : Pat<(store VK8:$src, addr:$dst),
2233 (MOV8mr addr:$dst,
2234 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2235 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002236
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002237 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002238 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002239 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002240 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002241 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002242 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002243}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002244
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245let Predicates = [HasAVX512] in {
2246 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002247 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002248 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002249 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002250 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2251 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002252}
2253let Predicates = [HasBWI] in {
2254 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2255 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002256 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2257 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002258 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2259 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002260 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2261 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002262}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002263
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002265 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002266 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2267 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002268
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002269 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002270 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002271
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002272 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2273 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2274
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002275 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002276 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002277 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2278 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002279 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002280
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002281 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002282 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002283 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2284 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002285 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002286
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002287 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002288 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002289
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002290 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002291 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002292
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002293 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002294 (EXTRACT_SUBREG
2295 (AND32ri8 (KMOVWrk
2296 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002297
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002298 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002299 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002300
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002301 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002302 (AND64ri8 (SUBREG_TO_REG (i64 0),
2303 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002304
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002305 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002306 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002307 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002308
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002309 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002310 (EXTRACT_SUBREG
2311 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2312 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002313
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002314 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002315 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002316}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002317def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2318 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2319def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2320 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2321def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2322 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2323def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2324 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2325def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2326 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2327def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2328 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002329
Igor Bregerd6c187b2016-01-27 08:43:25 +00002330def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2331def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2332def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2333
Igor Bregera77b14d2016-08-11 12:13:46 +00002334def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2335def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2336def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2337def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2338def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2339def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002340
2341// Mask unary operation
2342// - KNOT
2343multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002344 RegisterClass KRC, SDPatternOperator OpNode,
2345 Predicate prd> {
2346 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002347 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002348 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349 [(set KRC:$dst, (OpNode KRC:$src))]>;
2350}
2351
Robert Khasanov74acbb72014-07-23 14:49:42 +00002352multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2353 SDPatternOperator OpNode> {
2354 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2355 HasDQI>, VEX, PD;
2356 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2357 HasAVX512>, VEX, PS;
2358 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2359 HasBWI>, VEX, PD, VEX_W;
2360 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2361 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002362}
2363
Craig Topper7b9cc142016-11-03 06:04:28 +00002364defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002365
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002366multiclass avx512_mask_unop_int<string IntName, string InstName> {
2367 let Predicates = [HasAVX512] in
2368 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2369 (i16 GR16:$src)),
2370 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2371 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2372}
2373defm : avx512_mask_unop_int<"knot", "KNOT">;
2374
Robert Khasanov74acbb72014-07-23 14:49:42 +00002375// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002376let Predicates = [HasAVX512, NoDQI] in
2377def : Pat<(vnot VK8:$src),
2378 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2379
2380def : Pat<(vnot VK4:$src),
2381 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2382def : Pat<(vnot VK2:$src),
2383 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384
2385// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002386// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002387multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002388 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002389 Predicate prd, bit IsCommutable> {
2390 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2392 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002393 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2395}
2396
Robert Khasanov595683d2014-07-28 13:46:45 +00002397multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002398 SDPatternOperator OpNode, bit IsCommutable,
2399 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002400 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002401 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002402 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002403 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002404 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002405 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002406 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002407 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408}
2409
2410def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2411def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002412// These nodes use 'vnot' instead of 'not' to support vectors.
2413def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2414def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415
Craig Topper7b9cc142016-11-03 06:04:28 +00002416defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2417defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2418defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2419defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2420defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2421defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002422
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423multiclass avx512_mask_binop_int<string IntName, string InstName> {
2424 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002425 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2426 (i16 GR16:$src1), (i16 GR16:$src2)),
2427 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2428 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2429 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002430}
2431
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432defm : avx512_mask_binop_int<"kand", "KAND">;
2433defm : avx512_mask_binop_int<"kandn", "KANDN">;
2434defm : avx512_mask_binop_int<"kor", "KOR">;
2435defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2436defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002437
Craig Topper7b9cc142016-11-03 06:04:28 +00002438multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2439 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002440 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2441 // for the DQI set, this type is legal and KxxxB instruction is used
2442 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002443 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002444 (COPY_TO_REGCLASS
2445 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2446 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2447
2448 // All types smaller than 8 bits require conversion anyway
2449 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2450 (COPY_TO_REGCLASS (Inst
2451 (COPY_TO_REGCLASS VK1:$src1, VK16),
2452 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002453 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002454 (COPY_TO_REGCLASS (Inst
2455 (COPY_TO_REGCLASS VK2:$src1, VK16),
2456 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002457 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002458 (COPY_TO_REGCLASS (Inst
2459 (COPY_TO_REGCLASS VK4:$src1, VK16),
2460 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461}
2462
Craig Topper7b9cc142016-11-03 06:04:28 +00002463defm : avx512_binop_pat<and, and, KANDWrr>;
2464defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2465defm : avx512_binop_pat<or, or, KORWrr>;
2466defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2467defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002468
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002470multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2471 RegisterClass KRCSrc, Predicate prd> {
2472 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002473 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002474 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2475 (ins KRC:$src1, KRC:$src2),
2476 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2477 VEX_4V, VEX_L;
2478
2479 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2480 (!cast<Instruction>(NAME##rr)
2481 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2482 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2483 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484}
2485
Igor Bregera54a1a82015-09-08 13:10:00 +00002486defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2487defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2488defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490// Mask bit testing
2491multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002492 SDNode OpNode, Predicate prd> {
2493 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002495 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2497}
2498
Igor Breger5ea0a6812015-08-31 13:30:19 +00002499multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2500 Predicate prdW = HasAVX512> {
2501 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2502 VEX, PD;
2503 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2504 VEX, PS;
2505 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2506 VEX, PS, VEX_W;
2507 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2508 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509}
2510
2511defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002512defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002513
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514// Mask shift
2515multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2516 SDNode OpNode> {
2517 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002518 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002520 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2522}
2523
2524multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2525 SDNode OpNode> {
2526 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002527 VEX, TAPD, VEX_W;
2528 let Predicates = [HasDQI] in
2529 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2530 VEX, TAPD;
2531 let Predicates = [HasBWI] in {
2532 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2533 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002534 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2535 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002536 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537}
2538
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002539defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2540defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541
2542// Mask setting all 0s or 1s
2543multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2544 let Predicates = [HasAVX512] in
2545 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2546 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2547 [(set KRC:$dst, (VT Val))]>;
2548}
2549
2550multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002551 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002553 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2554 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555}
2556
2557defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2558defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2559
2560// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2561let Predicates = [HasAVX512] in {
2562 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002563 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2564 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002566 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2567 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002568 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002569 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2570 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002572
2573// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2574multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2575 RegisterClass RC, ValueType VT> {
2576 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2577 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002578
Igor Bregerf1bd7612016-03-06 07:46:03 +00002579 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002580 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002581}
2582
2583defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2584defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2585defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2586defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2587defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2588
2589defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2590defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2591defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2592defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2593
2594defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2595defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2596defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2597
2598defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2599defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2600
2601defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602
Igor Breger999ac752016-03-08 15:21:25 +00002603def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002604 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002605 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2606 VK2))>;
2607def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002608 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002609 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2610 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2612 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002613def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2614 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002615def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2616 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2617
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002618
Igor Breger86724082016-08-14 05:25:07 +00002619// Patterns for kmask shift
2620multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2621 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002622 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002623 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002624 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002625 RC))>;
2626 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002627 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002628 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002629 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002630 RC))>;
2631}
2632
2633defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2634defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2635defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002636//===----------------------------------------------------------------------===//
2637// AVX-512 - Aligned and unaligned load and store
2638//
2639
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002640
2641multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002642 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002643 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 let hasSideEffects = 0 in {
2645 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 _.ExeDomain>, EVEX;
2648 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2649 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002650 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002651 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002652 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002653 (_.VT _.RC:$src),
2654 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002655 EVEX, EVEX_KZ;
2656
Craig Topper4e7b8882016-10-03 02:00:29 +00002657 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002658 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002659 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002660 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2662 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002663
Craig Topper63e2cd62017-01-14 07:50:52 +00002664 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2666 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2667 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2668 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002669 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002670 (_.VT _.RC:$src1),
2671 (_.VT _.RC:$src0))))], _.ExeDomain>,
2672 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002673 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2675 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002676 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2677 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 [(set _.RC:$dst, (_.VT
2679 (vselect _.KRCWM:$mask,
2680 (_.VT (bitconvert (ld_frag addr:$src1))),
2681 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002682 }
Craig Toppere1cac152016-06-07 07:27:54 +00002683 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2685 (ins _.KRCWM:$mask, _.MemOp:$src),
2686 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2687 "${dst} {${mask}} {z}, $src}",
2688 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2689 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2690 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002691 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002692 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2693 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2694
2695 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2696 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2697
2698 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2699 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2700 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701}
2702
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002703multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2704 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002705 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002708 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709
2710 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002712 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002714 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715 }
2716}
2717
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2719 AVX512VLVectorVTInfo _,
2720 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002721 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002722 let Predicates = [prd] in
2723 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002724 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002725
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726 let Predicates = [prd, HasVLX] in {
2727 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002728 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002729 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002730 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002731 }
2732}
2733
2734multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002735 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002736
Craig Topper99f6b622016-05-01 01:03:56 +00002737 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002738 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2739 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2740 [], _.ExeDomain>, EVEX;
2741 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2742 (ins _.KRCWM:$mask, _.RC:$src),
2743 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2744 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002746 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002747 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002748 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002749 "${dst} {${mask}} {z}, $src}",
2750 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002751 }
Igor Breger81b79de2015-11-19 07:43:43 +00002752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002756 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2758 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2759 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002760
2761 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2762 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2763 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002764}
2765
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2768 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002770 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2771 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002772
2773 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002774 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2775 masked_store_unaligned>, EVEX_V256;
2776 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2777 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002778 }
2779}
2780
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002781multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2782 AVX512VLVectorVTInfo _, Predicate prd> {
2783 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002784 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2785 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002786
2787 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002788 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2789 masked_store_aligned256>, EVEX_V256;
2790 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2791 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002792 }
2793}
2794
2795defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2796 HasAVX512>,
2797 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2798 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2799
2800defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2801 HasAVX512>,
2802 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2803 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2804
Craig Topperc9293492016-02-26 06:50:29 +00002805defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002806 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002808 PS, EVEX_CD8<32, CD8VF>;
2809
Craig Topper4e7b8882016-10-03 02:00:29 +00002810defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002811 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2813 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002814
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002815defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2816 HasAVX512>,
2817 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2818 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002819
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002820defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2821 HasAVX512>,
2822 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2823 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002824
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002825defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2826 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002827 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2828
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002829defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2830 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002831 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2832
Craig Topperc9293492016-02-26 06:50:29 +00002833defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002834 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002835 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002836 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2837
Craig Topperc9293492016-02-26 06:50:29 +00002838defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002839 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002840 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002841 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002842
Craig Topperd875d6b2016-09-29 06:07:09 +00002843// Special instructions to help with spilling when we don't have VLX. We need
2844// to load or store from a ZMM register instead. These are converted in
2845// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002846let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002847 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2848def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2849 "", []>;
2850def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2851 "", []>;
2852def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2853 "", []>;
2854def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2855 "", []>;
2856}
2857
2858let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002859def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002860 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002861def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002862 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002863def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002864 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002865def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002866 "", []>;
2867}
2868
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002869def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002870 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002871 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002872 VK8), VR512:$src)>;
2873
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002874def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002875 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002876 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002877
Craig Topper33c550c2016-05-22 00:39:30 +00002878// These patterns exist to prevent the above patterns from introducing a second
2879// mask inversion when one already exists.
2880def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2881 (bc_v8i64 (v16i32 immAllZerosV)),
2882 (v8i64 VR512:$src))),
2883 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2884def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2885 (v16i32 immAllZerosV),
2886 (v16i32 VR512:$src))),
2887 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2888
Craig Topper96ab6fd2017-01-09 04:19:34 +00002889// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2890// available. Use a 512-bit operation and extract.
2891let Predicates = [HasAVX512, NoVLX] in {
2892def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2893 (v8f32 VR256X:$src0))),
2894 (EXTRACT_SUBREG
2895 (v16f32
2896 (VMOVAPSZrrk
2897 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2898 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2899 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2900 sub_ymm)>;
2901
2902def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2903 (v8i32 VR256X:$src0))),
2904 (EXTRACT_SUBREG
2905 (v16i32
2906 (VMOVDQA32Zrrk
2907 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2908 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2909 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2910 sub_ymm)>;
2911}
2912
Craig Topper14aa2662016-08-11 06:04:04 +00002913let Predicates = [HasVLX, NoBWI] in {
2914 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002915 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2916 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2917 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2918 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2919 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2920 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2921 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2922 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002923
2924 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002925 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2926 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2927 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2928 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2929 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2930 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2931 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2932 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002933}
2934
Craig Topper95bdabd2016-05-22 23:44:33 +00002935let Predicates = [HasVLX] in {
2936 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2937 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2938 def : Pat<(alignedstore (v2f64 (extract_subvector
2939 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2940 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2941 def : Pat<(alignedstore (v4f32 (extract_subvector
2942 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2943 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2944 def : Pat<(alignedstore (v2i64 (extract_subvector
2945 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2946 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2947 def : Pat<(alignedstore (v4i32 (extract_subvector
2948 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2949 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2950 def : Pat<(alignedstore (v8i16 (extract_subvector
2951 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2952 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2953 def : Pat<(alignedstore (v16i8 (extract_subvector
2954 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2955 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2956
2957 def : Pat<(store (v2f64 (extract_subvector
2958 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2959 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2960 def : Pat<(store (v4f32 (extract_subvector
2961 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2962 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2963 def : Pat<(store (v2i64 (extract_subvector
2964 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2965 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2966 def : Pat<(store (v4i32 (extract_subvector
2967 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2968 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2969 def : Pat<(store (v8i16 (extract_subvector
2970 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2971 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2972 def : Pat<(store (v16i8 (extract_subvector
2973 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2974 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2975
2976 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2977 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2978 def : Pat<(alignedstore (v2f64 (extract_subvector
2979 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2981 def : Pat<(alignedstore (v4f32 (extract_subvector
2982 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2983 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2984 def : Pat<(alignedstore (v2i64 (extract_subvector
2985 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2987 def : Pat<(alignedstore (v4i32 (extract_subvector
2988 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2989 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2990 def : Pat<(alignedstore (v8i16 (extract_subvector
2991 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2992 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2993 def : Pat<(alignedstore (v16i8 (extract_subvector
2994 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2995 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2996
2997 def : Pat<(store (v2f64 (extract_subvector
2998 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2999 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3000 def : Pat<(store (v4f32 (extract_subvector
3001 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3002 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3003 def : Pat<(store (v2i64 (extract_subvector
3004 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3005 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3006 def : Pat<(store (v4i32 (extract_subvector
3007 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3008 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3009 def : Pat<(store (v8i16 (extract_subvector
3010 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3011 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3012 def : Pat<(store (v16i8 (extract_subvector
3013 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3014 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3015
3016 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3017 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003018 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3019 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003020 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3021 def : Pat<(alignedstore (v8f32 (extract_subvector
3022 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3023 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003024 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3025 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003026 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003027 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3028 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003029 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003030 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3031 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003032 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003033 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3034 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003035 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3036
3037 def : Pat<(store (v4f64 (extract_subvector
3038 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3039 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3040 def : Pat<(store (v8f32 (extract_subvector
3041 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3042 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3043 def : Pat<(store (v4i64 (extract_subvector
3044 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3045 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3046 def : Pat<(store (v8i32 (extract_subvector
3047 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3048 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3049 def : Pat<(store (v16i16 (extract_subvector
3050 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3051 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3052 def : Pat<(store (v32i8 (extract_subvector
3053 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3054 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3055}
3056
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003057
3058// Move Int Doubleword to Packed Double Int
3059//
3060let ExeDomain = SSEPackedInt in {
3061def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3062 "vmovd\t{$src, $dst|$dst, $src}",
3063 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003064 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003065 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003066def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003067 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 [(set VR128X:$dst,
3069 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003070 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003071def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003072 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 [(set VR128X:$dst,
3074 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003075 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003076let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3077def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3078 (ins i64mem:$src),
3079 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003080 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003081let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003082def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003083 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003084 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003086def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003087 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003088 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003090def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003091 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003092 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003093 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3094 EVEX_CD8<64, CD8VT1>;
3095}
3096} // ExeDomain = SSEPackedInt
3097
3098// Move Int Doubleword to Single Scalar
3099//
3100let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3101def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3102 "vmovd\t{$src, $dst|$dst, $src}",
3103 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003104 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003106def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003107 "vmovd\t{$src, $dst|$dst, $src}",
3108 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3109 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3110} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3111
3112// Move doubleword from xmm register to r/m32
3113//
3114let ExeDomain = SSEPackedInt in {
3115def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3116 "vmovd\t{$src, $dst|$dst, $src}",
3117 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003118 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003119 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003120def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003122 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003123 [(store (i32 (extractelt (v4i32 VR128X:$src),
3124 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3125 EVEX, EVEX_CD8<32, CD8VT1>;
3126} // ExeDomain = SSEPackedInt
3127
3128// Move quadword from xmm1 register to r/m64
3129//
3130let ExeDomain = SSEPackedInt in {
3131def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3132 "vmovq\t{$src, $dst|$dst, $src}",
3133 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003134 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003135 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136 Requires<[HasAVX512, In64BitMode]>;
3137
Craig Topperc648c9b2015-12-28 06:11:42 +00003138let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3139def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3140 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003141 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003142 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143
Craig Topperc648c9b2015-12-28 06:11:42 +00003144def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3145 (ins i64mem:$dst, VR128X:$src),
3146 "vmovq\t{$src, $dst|$dst, $src}",
3147 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3148 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003149 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003150 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3151
3152let hasSideEffects = 0 in
3153def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003154 (ins VR128X:$src),
3155 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3156 EVEX, VEX_W;
3157} // ExeDomain = SSEPackedInt
3158
3159// Move Scalar Single to Double Int
3160//
3161let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3162def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3163 (ins FR32X:$src),
3164 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003166 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003167def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003169 "vmovd\t{$src, $dst|$dst, $src}",
3170 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3171 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3172} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3173
3174// Move Quadword Int to Packed Quadword Int
3175//
3176let ExeDomain = SSEPackedInt in {
3177def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3178 (ins i64mem:$src),
3179 "vmovq\t{$src, $dst|$dst, $src}",
3180 [(set VR128X:$dst,
3181 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3182 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3183} // ExeDomain = SSEPackedInt
3184
3185//===----------------------------------------------------------------------===//
3186// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003187//===----------------------------------------------------------------------===//
3188
Craig Topperc7de3a12016-07-29 02:49:08 +00003189multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003190 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003191 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3192 (ins _.RC:$src1, _.FRC:$src2),
3193 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3194 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3195 (scalar_to_vector _.FRC:$src2))))],
3196 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3197 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3198 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3199 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3200 "$dst {${mask}} {z}, $src1, $src2}"),
3201 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3202 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3203 _.ImmAllZerosV)))],
3204 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3205 let Constraints = "$src0 = $dst" in
3206 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3207 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3208 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3209 "$dst {${mask}}, $src1, $src2}"),
3210 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3211 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3212 (_.VT _.RC:$src0))))],
3213 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003214 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003215 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3216 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3217 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3218 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3219 let mayLoad = 1, hasSideEffects = 0 in {
3220 let Constraints = "$src0 = $dst" in
3221 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3222 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3223 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3224 "$dst {${mask}}, $src}"),
3225 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3226 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3227 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3228 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3229 "$dst {${mask}} {z}, $src}"),
3230 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003231 }
Craig Toppere1cac152016-06-07 07:27:54 +00003232 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3233 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3234 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3235 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003236 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003237 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3238 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3239 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3240 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003241}
3242
Asaf Badouh41ecf462015-12-06 13:26:56 +00003243defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3244 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245
Asaf Badouh41ecf462015-12-06 13:26:56 +00003246defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3247 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003248
Ayman Musa46af8f92016-11-13 14:29:32 +00003249
3250multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3251 PatLeaf ZeroFP, X86VectorVTInfo _> {
3252
3253def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003254 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003255 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3256 (_.EltVT _.FRC:$src1),
3257 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003258 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003259 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3260 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3261 (_.VT _.RC:$src0),
3262 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3263 _.RC)>;
3264
3265def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003266 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003267 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3268 (_.EltVT _.FRC:$src1),
3269 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003270 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003271 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3272 (_.VT _.RC:$src0),
3273 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3274 _.RC)>;
3275
3276}
3277
3278multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3279 dag Mask, RegisterClass MaskRC> {
3280
3281def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003282 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003283 (_.info256.VT (insert_subvector undef,
3284 (_.info128.VT _.info128.RC:$src),
3285 (i64 0))),
3286 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003287 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003288 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003289 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003290
3291}
3292
3293multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3294 dag Mask, RegisterClass MaskRC> {
3295
3296def : Pat<(_.info128.VT (extract_subvector
3297 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003298 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003299 (v16i32 immAllZerosV))))),
3300 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003301 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003302 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3303 addr:$srcAddr)>;
3304
3305def : Pat<(_.info128.VT (extract_subvector
3306 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3307 (_.info512.VT (insert_subvector undef,
3308 (_.info256.VT (insert_subvector undef,
3309 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3310 (i64 0))),
3311 (i64 0))))),
3312 (i64 0))),
3313 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3314 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3315 addr:$srcAddr)>;
3316
3317}
3318
3319defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3320defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3321
3322defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3323 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3324defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3325 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3326defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3327 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3328
3329defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3330 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3331defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3332 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3333defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3334 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3335
Craig Topper74ed0872016-05-18 06:55:59 +00003336def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003337 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003338 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003339
Craig Topper74ed0872016-05-18 06:55:59 +00003340def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003341 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003342 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003344def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3345 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3346 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3347
Craig Topper99f6b622016-05-01 01:03:56 +00003348let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003349defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3350 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3351 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3352 XS, EVEX_4V, VEX_LIG;
3353
Craig Topper99f6b622016-05-01 01:03:56 +00003354let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003355defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3356 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3357 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3358 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003359
3360let Predicates = [HasAVX512] in {
3361 let AddedComplexity = 15 in {
3362 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3363 // MOVS{S,D} to the lower bits.
3364 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003365 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003367 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003369 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003371 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003372 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373
3374 // Move low f32 and clear high bits.
3375 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3376 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003377 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3379 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3380 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003381 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003382 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003383 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3384 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003385 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003386 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3387 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3388 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003389 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003390 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391
3392 let AddedComplexity = 20 in {
3393 // MOVSSrm zeros the high parts of the register; represent this
3394 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3395 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3396 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3397 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3398 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3399 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3400 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003401 def : Pat<(v4f32 (X86vzload addr:$src)),
3402 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403
3404 // MOVSDrm zeros the high parts of the register; represent this
3405 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3406 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3407 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3408 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3409 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3410 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3411 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3412 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3413 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3414 def : Pat<(v2f64 (X86vzload addr:$src)),
3415 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3416
3417 // Represent the same patterns above but in the form they appear for
3418 // 256-bit types
3419 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3420 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003421 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3423 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3424 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003425 def : Pat<(v8f32 (X86vzload addr:$src)),
3426 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3428 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3429 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003430 def : Pat<(v4f64 (X86vzload addr:$src)),
3431 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003432
3433 // Represent the same patterns above but in the form they appear for
3434 // 512-bit types
3435 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3436 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3437 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3438 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3439 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3440 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003441 def : Pat<(v16f32 (X86vzload addr:$src)),
3442 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003443 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3444 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3445 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003446 def : Pat<(v8f64 (X86vzload addr:$src)),
3447 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003448 }
3449 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3450 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003451 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452 FR32X:$src)), sub_xmm)>;
3453 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3454 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003455 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 FR64X:$src)), sub_xmm)>;
3457 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3458 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003459 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460
3461 // Move low f64 and clear high bits.
3462 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3463 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003464 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003465 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003466 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3467 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003468 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003469 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470
3471 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003472 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003474 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003475 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003476 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477
3478 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003479 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003480 addr:$dst),
3481 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003482
3483 // Shuffle with VMOVSS
3484 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3485 (VMOVSSZrr (v4i32 VR128X:$src1),
3486 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3487 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3488 (VMOVSSZrr (v4f32 VR128X:$src1),
3489 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3490
3491 // 256-bit variants
3492 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3493 (SUBREG_TO_REG (i32 0),
3494 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3495 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3496 sub_xmm)>;
3497 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3498 (SUBREG_TO_REG (i32 0),
3499 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3500 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3501 sub_xmm)>;
3502
3503 // Shuffle with VMOVSD
3504 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3505 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3506 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3507 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3508 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3509 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3510 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3511 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3512
3513 // 256-bit variants
3514 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3515 (SUBREG_TO_REG (i32 0),
3516 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3517 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3518 sub_xmm)>;
3519 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3520 (SUBREG_TO_REG (i32 0),
3521 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3522 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3523 sub_xmm)>;
3524
3525 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3526 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3527 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3528 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3529 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3530 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3531 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3532 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3533}
3534
3535let AddedComplexity = 15 in
3536def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3537 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003538 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003539 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540 (v2i64 VR128X:$src))))],
3541 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003543let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003544 let AddedComplexity = 15 in {
3545 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3546 (VMOVDI2PDIZrr GR32:$src)>;
3547
3548 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3549 (VMOV64toPQIZrr GR64:$src)>;
3550
3551 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3552 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3553 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003554
3555 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3556 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3557 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003558 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3560 let AddedComplexity = 20 in {
3561 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3562 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003563 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3564 (VMOVDI2PDIZrm addr:$src)>;
3565 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3566 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003567 def : Pat<(v4i32 (X86vzload addr:$src)),
3568 (VMOVDI2PDIZrm addr:$src)>;
3569 def : Pat<(v8i32 (X86vzload addr:$src)),
3570 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003572 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003574 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003575 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003576 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003577 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003578 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003580
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3582 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3583 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3584 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003585 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3586 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3587 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3588
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003589 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003590 def : Pat<(v16i32 (X86vzload addr:$src)),
3591 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003592 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003593 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594}
3595
3596def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3597 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3598
3599def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3600 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3601
3602def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3603 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3604
3605def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3606 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3607
3608//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003609// AVX-512 - Non-temporals
3610//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003611let SchedRW = [WriteLoad] in {
3612 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3613 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3614 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3615 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3616 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003617
Craig Topper2f90c1f2016-06-07 07:27:57 +00003618 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003619 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003620 (ins i256mem:$src),
3621 "vmovntdqa\t{$src, $dst|$dst, $src}",
3622 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3623 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3624 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003625
Robert Khasanoved882972014-08-13 10:46:00 +00003626 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003627 (ins i128mem:$src),
3628 "vmovntdqa\t{$src, $dst|$dst, $src}",
3629 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3630 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3631 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003632 }
Adam Nemetefd07852014-06-18 16:51:10 +00003633}
3634
Igor Bregerd3341f52016-01-20 13:11:47 +00003635multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3636 PatFrag st_frag = alignednontemporalstore,
3637 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003638 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003639 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003640 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003641 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3642 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003643}
3644
Igor Bregerd3341f52016-01-20 13:11:47 +00003645multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3646 AVX512VLVectorVTInfo VTInfo> {
3647 let Predicates = [HasAVX512] in
3648 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003649
Igor Bregerd3341f52016-01-20 13:11:47 +00003650 let Predicates = [HasAVX512, HasVLX] in {
3651 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3652 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003653 }
3654}
3655
Igor Bregerd3341f52016-01-20 13:11:47 +00003656defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3657defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3658defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003659
Craig Topper707c89c2016-05-08 23:43:17 +00003660let Predicates = [HasAVX512], AddedComplexity = 400 in {
3661 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3662 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3663 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3664 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3665 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3666 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003667
3668 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3669 (VMOVNTDQAZrm addr:$src)>;
3670 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3671 (VMOVNTDQAZrm addr:$src)>;
3672 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3673 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003674 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003675 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003676 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003677 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003678 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003679 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003680}
3681
Craig Topperc41320d2016-05-08 23:08:45 +00003682let Predicates = [HasVLX], AddedComplexity = 400 in {
3683 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3684 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3685 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3686 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3687 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3688 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3689
Simon Pilgrim9a896232016-06-07 13:34:24 +00003690 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3691 (VMOVNTDQAZ256rm addr:$src)>;
3692 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3693 (VMOVNTDQAZ256rm addr:$src)>;
3694 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3695 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003696 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003697 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003698 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003699 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003700 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003701 (VMOVNTDQAZ256rm addr:$src)>;
3702
Craig Topperc41320d2016-05-08 23:08:45 +00003703 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3704 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3705 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3706 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3707 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3708 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003709
3710 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3711 (VMOVNTDQAZ128rm addr:$src)>;
3712 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3713 (VMOVNTDQAZ128rm addr:$src)>;
3714 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3715 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003716 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003717 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003718 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003719 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003720 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003721 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003722}
3723
Adam Nemet7f62b232014-06-10 16:39:53 +00003724//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003725// AVX-512 - Integer arithmetic
3726//
3727multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003728 X86VectorVTInfo _, OpndItins itins,
3729 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003730 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003731 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003732 "$src2, $src1", "$src1, $src2",
3733 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003734 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003735 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003736
Craig Toppere1cac152016-06-07 07:27:54 +00003737 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3738 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3739 "$src2, $src1", "$src1, $src2",
3740 (_.VT (OpNode _.RC:$src1,
3741 (bitconvert (_.LdFrag addr:$src2)))),
3742 itins.rm>,
3743 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003744}
3745
3746multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3747 X86VectorVTInfo _, OpndItins itins,
3748 bit IsCommutable = 0> :
3749 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003750 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3751 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3752 "${src2}"##_.BroadcastStr##", $src1",
3753 "$src1, ${src2}"##_.BroadcastStr,
3754 (_.VT (OpNode _.RC:$src1,
3755 (X86VBroadcast
3756 (_.ScalarLdFrag addr:$src2)))),
3757 itins.rm>,
3758 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003759}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003760
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003761multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3762 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3763 Predicate prd, bit IsCommutable = 0> {
3764 let Predicates = [prd] in
3765 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3766 IsCommutable>, EVEX_V512;
3767
3768 let Predicates = [prd, HasVLX] in {
3769 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3770 IsCommutable>, EVEX_V256;
3771 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3772 IsCommutable>, EVEX_V128;
3773 }
3774}
3775
Robert Khasanov545d1b72014-10-14 14:36:19 +00003776multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3777 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3778 Predicate prd, bit IsCommutable = 0> {
3779 let Predicates = [prd] in
3780 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3781 IsCommutable>, EVEX_V512;
3782
3783 let Predicates = [prd, HasVLX] in {
3784 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3785 IsCommutable>, EVEX_V256;
3786 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3787 IsCommutable>, EVEX_V128;
3788 }
3789}
3790
3791multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3792 OpndItins itins, Predicate prd,
3793 bit IsCommutable = 0> {
3794 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3795 itins, prd, IsCommutable>,
3796 VEX_W, EVEX_CD8<64, CD8VF>;
3797}
3798
3799multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3800 OpndItins itins, Predicate prd,
3801 bit IsCommutable = 0> {
3802 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3803 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3804}
3805
3806multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3807 OpndItins itins, Predicate prd,
3808 bit IsCommutable = 0> {
3809 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3810 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3811}
3812
3813multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3814 OpndItins itins, Predicate prd,
3815 bit IsCommutable = 0> {
3816 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3817 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3818}
3819
3820multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3821 SDNode OpNode, OpndItins itins, Predicate prd,
3822 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003823 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003824 IsCommutable>;
3825
Igor Bregerf2460112015-07-26 14:41:44 +00003826 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003827 IsCommutable>;
3828}
3829
3830multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3831 SDNode OpNode, OpndItins itins, Predicate prd,
3832 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003833 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003834 IsCommutable>;
3835
Igor Bregerf2460112015-07-26 14:41:44 +00003836 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003837 IsCommutable>;
3838}
3839
3840multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3841 bits<8> opc_d, bits<8> opc_q,
3842 string OpcodeStr, SDNode OpNode,
3843 OpndItins itins, bit IsCommutable = 0> {
3844 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3845 itins, HasAVX512, IsCommutable>,
3846 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3847 itins, HasBWI, IsCommutable>;
3848}
3849
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003850multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003851 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003852 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3853 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003854 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003855 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003856 "$src2, $src1","$src1, $src2",
3857 (_Dst.VT (OpNode
3858 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003859 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003860 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003861 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003862 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3863 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3864 "$src2, $src1", "$src1, $src2",
3865 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3866 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003867 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003868 AVX512BIBase, EVEX_4V;
3869
3870 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003871 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003872 OpcodeStr,
3873 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003874 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003875 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3876 (_Brdct.VT (X86VBroadcast
3877 (_Brdct.ScalarLdFrag addr:$src2)))))),
3878 itins.rm>,
3879 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880}
3881
Robert Khasanov545d1b72014-10-14 14:36:19 +00003882defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3883 SSE_INTALU_ITINS_P, 1>;
3884defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3885 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003886defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3887 SSE_INTALU_ITINS_P, HasBWI, 1>;
3888defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3889 SSE_INTALU_ITINS_P, HasBWI, 0>;
3890defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003891 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003892defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003893 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003894defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003895 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003896defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003897 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003898defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003899 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003900defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003901 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003902defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003903 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003904defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003905 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003906defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003907 SSE_INTALU_ITINS_P, HasBWI, 1>;
3908
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003909multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003910 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3911 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3912 let Predicates = [prd] in
3913 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3914 _SrcVTInfo.info512, _DstVTInfo.info512,
3915 v8i64_info, IsCommutable>,
3916 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3917 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003918 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003919 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003920 v4i64x_info, IsCommutable>,
3921 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003922 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003923 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003924 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003925 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3926 }
Michael Liao66233b72015-08-06 09:06:20 +00003927}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003928
3929defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003930 avx512vl_i32_info, avx512vl_i64_info,
3931 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003932defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003933 avx512vl_i32_info, avx512vl_i64_info,
3934 X86pmuludq, HasAVX512, 1>;
3935defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3936 avx512vl_i8_info, avx512vl_i8_info,
3937 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003938
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003939multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3940 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003941 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3942 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3943 OpcodeStr,
3944 "${src2}"##_Src.BroadcastStr##", $src1",
3945 "$src1, ${src2}"##_Src.BroadcastStr,
3946 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3947 (_Src.VT (X86VBroadcast
3948 (_Src.ScalarLdFrag addr:$src2))))))>,
3949 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003950}
3951
Michael Liao66233b72015-08-06 09:06:20 +00003952multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3953 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003954 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003955 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003956 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003957 "$src2, $src1","$src1, $src2",
3958 (_Dst.VT (OpNode
3959 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003960 (_Src.VT _Src.RC:$src2))),
3961 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003962 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003963 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3964 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3965 "$src2, $src1", "$src1, $src2",
3966 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3967 (bitconvert (_Src.LdFrag addr:$src2))))>,
3968 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003969}
3970
3971multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3972 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003973 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003974 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3975 v32i16_info>,
3976 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3977 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003978 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003979 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3980 v16i16x_info>,
3981 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3982 v16i16x_info>, EVEX_V256;
3983 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3984 v8i16x_info>,
3985 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3986 v8i16x_info>, EVEX_V128;
3987 }
3988}
3989multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3990 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003991 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003992 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3993 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003994 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003995 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3996 v32i8x_info>, EVEX_V256;
3997 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3998 v16i8x_info>, EVEX_V128;
3999 }
4000}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004001
4002multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4003 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004004 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004005 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004006 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004007 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004008 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004009 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004010 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004011 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004012 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004013 }
4014}
4015
Craig Topperb6da6542016-05-01 17:38:32 +00004016defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4017defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4018defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4019defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004020
Craig Topper5acb5a12016-05-01 06:24:57 +00004021defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4022 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4023defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004024 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004025
Igor Bregerf2460112015-07-26 14:41:44 +00004026defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004027 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004028defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004029 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004030defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004031 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004032
Igor Bregerf2460112015-07-26 14:41:44 +00004033defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004034 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004035defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004036 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004037defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004038 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004039
Igor Bregerf2460112015-07-26 14:41:44 +00004040defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004041 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004042defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004043 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004044defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004045 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004046
Igor Bregerf2460112015-07-26 14:41:44 +00004047defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004048 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004049defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004050 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004051defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004052 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004053
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004054// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4055let Predicates = [HasDQI, NoVLX] in {
4056 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4057 (EXTRACT_SUBREG
4058 (VPMULLQZrr
4059 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4060 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4061 sub_ymm)>;
4062
4063 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4064 (EXTRACT_SUBREG
4065 (VPMULLQZrr
4066 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4067 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4068 sub_xmm)>;
4069}
4070
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004071//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072// AVX-512 Logical Instructions
4073//===----------------------------------------------------------------------===//
4074
Craig Topperabe80cc2016-08-28 06:06:28 +00004075multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4076 X86VectorVTInfo _, OpndItins itins,
4077 bit IsCommutable = 0> {
4078 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4079 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4080 "$src2, $src1", "$src1, $src2",
4081 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4082 (bitconvert (_.VT _.RC:$src2)))),
4083 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4084 _.RC:$src2)))),
4085 itins.rr, IsCommutable>,
4086 AVX512BIBase, EVEX_4V;
4087
4088 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4089 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4090 "$src2, $src1", "$src1, $src2",
4091 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4092 (bitconvert (_.LdFrag addr:$src2)))),
4093 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4094 (bitconvert (_.LdFrag addr:$src2)))))),
4095 itins.rm>,
4096 AVX512BIBase, EVEX_4V;
4097}
4098
4099multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4100 X86VectorVTInfo _, OpndItins itins,
4101 bit IsCommutable = 0> :
4102 avx512_logic_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
4103 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4104 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4105 "${src2}"##_.BroadcastStr##", $src1",
4106 "$src1, ${src2}"##_.BroadcastStr,
4107 (_.i64VT (OpNode _.RC:$src1,
4108 (bitconvert
4109 (_.VT (X86VBroadcast
4110 (_.ScalarLdFrag addr:$src2)))))),
4111 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4112 (bitconvert
4113 (_.VT (X86VBroadcast
4114 (_.ScalarLdFrag addr:$src2)))))))),
4115 itins.rm>,
4116 AVX512BIBase, EVEX_4V, EVEX_B;
4117}
4118
4119multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4120 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4121 Predicate prd, bit IsCommutable = 0> {
4122 let Predicates = [prd] in
4123 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4124 IsCommutable>, EVEX_V512;
4125
4126 let Predicates = [prd, HasVLX] in {
4127 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4128 IsCommutable>, EVEX_V256;
4129 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4130 IsCommutable>, EVEX_V128;
4131 }
4132}
4133
4134multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4135 OpndItins itins, Predicate prd,
4136 bit IsCommutable = 0> {
4137 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4138 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4139}
4140
4141multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4142 OpndItins itins, Predicate prd,
4143 bit IsCommutable = 0> {
4144 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4145 itins, prd, IsCommutable>,
4146 VEX_W, EVEX_CD8<64, CD8VF>;
4147}
4148
4149multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4150 SDNode OpNode, OpndItins itins, Predicate prd,
4151 bit IsCommutable = 0> {
4152 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
4153 IsCommutable>;
4154
4155 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
4156 IsCommutable>;
4157}
4158
4159defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004160 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004161defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004162 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004163defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004164 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004165defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00004166 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167
4168//===----------------------------------------------------------------------===//
4169// AVX-512 FP arithmetic
4170//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004171multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4172 SDNode OpNode, SDNode VecNode, OpndItins itins,
4173 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004174 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004175 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4176 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4177 "$src2, $src1", "$src1, $src2",
4178 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4179 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004180 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004181
4182 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004183 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004184 "$src2, $src1", "$src1, $src2",
4185 (VecNode (_.VT _.RC:$src1),
4186 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4187 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004188 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004189 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004190 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004191 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004192 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4193 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004194 itins.rr> {
4195 let isCommutable = IsCommutable;
4196 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004197 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004198 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004199 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4200 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004201 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004202 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004203 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004204}
4205
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004206multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004207 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004208 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004209 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4210 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4211 "$rc, $src2, $src1", "$src1, $src2, $rc",
4212 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004213 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004214 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004215}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004216multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4217 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004218 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004219 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4220 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004221 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004222 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004223 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224}
4225
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004226multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4227 SDNode VecNode,
4228 SizeItins itins, bit IsCommutable> {
4229 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4230 itins.s, IsCommutable>,
4231 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4232 itins.s, IsCommutable>,
4233 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4234 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4235 itins.d, IsCommutable>,
4236 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4237 itins.d, IsCommutable>,
4238 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4239}
4240
4241multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4242 SDNode VecNode,
4243 SizeItins itins, bit IsCommutable> {
4244 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4245 itins.s, IsCommutable>,
4246 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4247 itins.s, IsCommutable>,
4248 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4249 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4250 itins.d, IsCommutable>,
4251 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4252 itins.d, IsCommutable>,
4253 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4254}
4255defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004256defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004257defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004258defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004259defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4260defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4261
4262// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4263// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4264multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4265 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004266 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004267 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4268 (ins _.FRC:$src1, _.FRC:$src2),
4269 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4270 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004271 itins.rr> {
4272 let isCommutable = 1;
4273 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004274 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4275 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4276 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4277 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4278 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4279 }
4280}
4281defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4282 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4283 EVEX_CD8<32, CD8VT1>;
4284
4285defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4286 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4287 EVEX_CD8<64, CD8VT1>;
4288
4289defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4290 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4291 EVEX_CD8<32, CD8VT1>;
4292
4293defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4294 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4295 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004296
Craig Topper375aa902016-12-19 00:42:28 +00004297multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004298 X86VectorVTInfo _, OpndItins itins,
4299 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004300 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004301 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4302 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4303 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004304 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4305 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004306 let mayLoad = 1 in {
4307 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4308 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4309 "$src2, $src1", "$src1, $src2",
4310 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4311 EVEX_4V;
4312 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4313 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4314 "${src2}"##_.BroadcastStr##", $src1",
4315 "$src1, ${src2}"##_.BroadcastStr,
4316 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4317 (_.ScalarLdFrag addr:$src2)))),
4318 itins.rm>, EVEX_4V, EVEX_B;
4319 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004320 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004321}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004322
Craig Topper375aa902016-12-19 00:42:28 +00004323multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004324 X86VectorVTInfo _> {
4325 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004326 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4327 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4328 "$rc, $src2, $src1", "$src1, $src2, $rc",
4329 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4330 EVEX_4V, EVEX_B, EVEX_RC;
4331}
4332
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004333
Craig Topper375aa902016-12-19 00:42:28 +00004334multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004335 X86VectorVTInfo _> {
4336 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004337 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4338 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4339 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4340 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4341 EVEX_4V, EVEX_B;
4342}
4343
Craig Topper375aa902016-12-19 00:42:28 +00004344multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004345 Predicate prd, SizeItins itins,
4346 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004347 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004348 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004349 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004350 EVEX_CD8<32, CD8VF>;
4351 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004352 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004353 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004354 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004355
Robert Khasanov595e5982014-10-29 15:43:02 +00004356 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004357 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004358 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004359 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004360 EVEX_CD8<32, CD8VF>;
4361 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004362 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004363 EVEX_CD8<32, CD8VF>;
4364 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004365 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004366 EVEX_CD8<64, CD8VF>;
4367 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004368 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004369 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004370 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371}
4372
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004373multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004374 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004375 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004376 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004377 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4378}
4379
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004380multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004381 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004382 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004383 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004384 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4385}
4386
Craig Topper9433f972016-08-02 06:16:53 +00004387defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4388 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004389 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004390defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4391 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004392 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004393defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004394 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004395defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004396 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004397defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4398 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004399 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004400defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4401 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004402 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004403let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004404 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4405 SSE_ALU_ITINS_P, 1>;
4406 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4407 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004408}
Craig Topper375aa902016-12-19 00:42:28 +00004409defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004410 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004411defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004412 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004413defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004414 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004415defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004416 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004417
Craig Topper8f6827c2016-08-31 05:37:52 +00004418// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004419multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4420 X86VectorVTInfo _, Predicate prd> {
4421let Predicates = [prd] in {
4422 // Masked register-register logical operations.
4423 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4424 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4425 _.RC:$src0)),
4426 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4427 _.RC:$src1, _.RC:$src2)>;
4428 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4429 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4430 _.ImmAllZerosV)),
4431 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4432 _.RC:$src2)>;
4433 // Masked register-memory logical operations.
4434 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4435 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4436 (load addr:$src2)))),
4437 _.RC:$src0)),
4438 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4439 _.RC:$src1, addr:$src2)>;
4440 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4441 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4442 _.ImmAllZerosV)),
4443 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4444 addr:$src2)>;
4445 // Register-broadcast logical operations.
4446 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4447 (bitconvert (_.VT (X86VBroadcast
4448 (_.ScalarLdFrag addr:$src2)))))),
4449 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4450 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4451 (bitconvert
4452 (_.i64VT (OpNode _.RC:$src1,
4453 (bitconvert (_.VT
4454 (X86VBroadcast
4455 (_.ScalarLdFrag addr:$src2))))))),
4456 _.RC:$src0)),
4457 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4458 _.RC:$src1, addr:$src2)>;
4459 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4460 (bitconvert
4461 (_.i64VT (OpNode _.RC:$src1,
4462 (bitconvert (_.VT
4463 (X86VBroadcast
4464 (_.ScalarLdFrag addr:$src2))))))),
4465 _.ImmAllZerosV)),
4466 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4467 _.RC:$src1, addr:$src2)>;
4468}
Craig Topper8f6827c2016-08-31 05:37:52 +00004469}
4470
Craig Topper45d65032016-09-02 05:29:13 +00004471multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4472 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4473 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4474 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4475 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4476 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4477 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004478}
4479
Craig Topper45d65032016-09-02 05:29:13 +00004480defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4481defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4482defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4483defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4484
Craig Topper2baef8f2016-12-18 04:17:00 +00004485let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004486 // Use packed logical operations for scalar ops.
4487 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4488 (COPY_TO_REGCLASS (VANDPDZ128rr
4489 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4490 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4491 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4492 (COPY_TO_REGCLASS (VORPDZ128rr
4493 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4494 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4495 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4496 (COPY_TO_REGCLASS (VXORPDZ128rr
4497 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4498 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4499 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4500 (COPY_TO_REGCLASS (VANDNPDZ128rr
4501 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4502 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4503
4504 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4505 (COPY_TO_REGCLASS (VANDPSZ128rr
4506 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4507 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4508 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4509 (COPY_TO_REGCLASS (VORPSZ128rr
4510 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4511 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4512 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4513 (COPY_TO_REGCLASS (VXORPSZ128rr
4514 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4515 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4516 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4517 (COPY_TO_REGCLASS (VANDNPSZ128rr
4518 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4519 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4520}
4521
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004522multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4523 X86VectorVTInfo _> {
4524 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4525 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4526 "$src2, $src1", "$src1, $src2",
4527 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004528 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4529 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4530 "$src2, $src1", "$src1, $src2",
4531 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4532 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4533 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4534 "${src2}"##_.BroadcastStr##", $src1",
4535 "$src1, ${src2}"##_.BroadcastStr,
4536 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4537 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4538 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004539}
4540
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004541multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4542 X86VectorVTInfo _> {
4543 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4544 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4545 "$src2, $src1", "$src1, $src2",
4546 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004547 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4548 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4549 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004550 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004551 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4552 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004553}
4554
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004555multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004556 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004557 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4558 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004559 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004560 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4561 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004562 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4563 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004564 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004565 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4566 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004567 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4568
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004569 // Define only if AVX512VL feature is present.
4570 let Predicates = [HasVLX] in {
4571 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4572 EVEX_V128, EVEX_CD8<32, CD8VF>;
4573 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4574 EVEX_V256, EVEX_CD8<32, CD8VF>;
4575 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4576 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4577 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4578 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4579 }
4580}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004581defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004582
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004583//===----------------------------------------------------------------------===//
4584// AVX-512 VPTESTM instructions
4585//===----------------------------------------------------------------------===//
4586
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004587multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4588 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004589 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004590 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4591 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4592 "$src2, $src1", "$src1, $src2",
4593 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4594 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004595 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4596 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4597 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004598 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004599 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4600 EVEX_4V,
4601 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004602}
4603
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004604multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4605 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004606 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4607 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4608 "${src2}"##_.BroadcastStr##", $src1",
4609 "$src1, ${src2}"##_.BroadcastStr,
4610 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4611 (_.ScalarLdFrag addr:$src2))))>,
4612 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004613}
Igor Bregerfca0a342016-01-28 13:19:25 +00004614
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004615// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004616multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4617 X86VectorVTInfo _, string Suffix> {
4618 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4619 (_.KVT (COPY_TO_REGCLASS
4620 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004621 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004622 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004623 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004624 _.RC:$src2, _.SubRegIdx)),
4625 _.KRC))>;
4626}
4627
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004628multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004629 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004630 let Predicates = [HasAVX512] in
4631 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4632 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4633
4634 let Predicates = [HasAVX512, HasVLX] in {
4635 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4636 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4637 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4638 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4639 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004640 let Predicates = [HasAVX512, NoVLX] in {
4641 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4642 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004643 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004644}
4645
4646multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4647 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004648 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004649 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004650 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004651}
4652
4653multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4654 SDNode OpNode> {
4655 let Predicates = [HasBWI] in {
4656 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4657 EVEX_V512, VEX_W;
4658 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4659 EVEX_V512;
4660 }
4661 let Predicates = [HasVLX, HasBWI] in {
4662
4663 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4664 EVEX_V256, VEX_W;
4665 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4666 EVEX_V128, VEX_W;
4667 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4668 EVEX_V256;
4669 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4670 EVEX_V128;
4671 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004672
Igor Bregerfca0a342016-01-28 13:19:25 +00004673 let Predicates = [HasAVX512, NoVLX] in {
4674 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4675 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4676 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4677 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004678 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004679
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004680}
4681
4682multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4683 SDNode OpNode> :
4684 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4685 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4686
4687defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4688defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004689
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004690
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691//===----------------------------------------------------------------------===//
4692// AVX-512 Shift instructions
4693//===----------------------------------------------------------------------===//
4694multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004695 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004696 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004697 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004698 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004699 "$src2, $src1", "$src1, $src2",
4700 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004701 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004702 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004703 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004704 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004705 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4706 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004707 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004708 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004709}
4710
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004711multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4712 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004713 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004714 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4715 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4716 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4717 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004718 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004719}
4720
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004721multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004722 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004723 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004724 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004725 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4726 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4727 "$src2, $src1", "$src1, $src2",
4728 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004729 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004730 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4731 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4732 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004733 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004734 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004735 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004736 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004737}
4738
Cameron McInally5fb084e2014-12-11 17:13:05 +00004739multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004740 ValueType SrcVT, PatFrag bc_frag,
4741 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4742 let Predicates = [prd] in
4743 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4744 VTInfo.info512>, EVEX_V512,
4745 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4746 let Predicates = [prd, HasVLX] in {
4747 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4748 VTInfo.info256>, EVEX_V256,
4749 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4750 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4751 VTInfo.info128>, EVEX_V128,
4752 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4753 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004754}
4755
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004756multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4757 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004758 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004759 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004760 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004761 avx512vl_i64_info, HasAVX512>, VEX_W;
4762 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4763 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004764}
4765
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004766multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4767 string OpcodeStr, SDNode OpNode,
4768 AVX512VLVectorVTInfo VTInfo> {
4769 let Predicates = [HasAVX512] in
4770 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4771 VTInfo.info512>,
4772 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4773 VTInfo.info512>, EVEX_V512;
4774 let Predicates = [HasAVX512, HasVLX] in {
4775 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4776 VTInfo.info256>,
4777 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4778 VTInfo.info256>, EVEX_V256;
4779 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4780 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004781 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782 VTInfo.info128>, EVEX_V128;
4783 }
4784}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004785
Michael Liao66233b72015-08-06 09:06:20 +00004786multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004787 Format ImmFormR, Format ImmFormM,
4788 string OpcodeStr, SDNode OpNode> {
4789 let Predicates = [HasBWI] in
4790 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4791 v32i16_info>, EVEX_V512;
4792 let Predicates = [HasVLX, HasBWI] in {
4793 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4794 v16i16x_info>, EVEX_V256;
4795 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4796 v8i16x_info>, EVEX_V128;
4797 }
4798}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004799
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004800multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4801 Format ImmFormR, Format ImmFormM,
4802 string OpcodeStr, SDNode OpNode> {
4803 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4804 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4805 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4806 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4807}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004808
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004809defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004810 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004811
4812defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004813 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004814
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004815defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004816 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817
Michael Zuckerman298a6802016-01-13 12:39:33 +00004818defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004819defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004820
4821defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4822defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4823defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824
4825//===-------------------------------------------------------------------===//
4826// Variable Bit Shifts
4827//===-------------------------------------------------------------------===//
4828multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004829 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004830 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004831 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4832 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4833 "$src2, $src1", "$src1, $src2",
4834 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004835 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004836 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4837 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4838 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004839 (_.VT (OpNode _.RC:$src1,
4840 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004841 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004842 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004843 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004844}
4845
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004846multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4847 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004848 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004849 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4850 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4851 "${src2}"##_.BroadcastStr##", $src1",
4852 "$src1, ${src2}"##_.BroadcastStr,
4853 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4854 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004855 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004856 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4857}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004858
Cameron McInally5fb084e2014-12-11 17:13:05 +00004859multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4860 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004861 let Predicates = [HasAVX512] in
4862 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4863 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4864
4865 let Predicates = [HasAVX512, HasVLX] in {
4866 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4867 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4868 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4869 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4870 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004871}
4872
4873multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4874 SDNode OpNode> {
4875 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004876 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004877 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004878 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004879}
4880
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004881// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004882multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4883 SDNode OpNode, list<Predicate> p> {
4884 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004885 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004886 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004887 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004888 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004889 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4890 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4891 sub_ymm)>;
4892
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004893 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004894 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004895 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004896 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004897 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4898 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4899 sub_xmm)>;
4900 }
4901}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004902multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4903 SDNode OpNode> {
4904 let Predicates = [HasBWI] in
4905 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4906 EVEX_V512, VEX_W;
4907 let Predicates = [HasVLX, HasBWI] in {
4908
4909 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4910 EVEX_V256, VEX_W;
4911 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4912 EVEX_V128, VEX_W;
4913 }
4914}
4915
4916defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004917 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004918
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004919defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004920 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004921
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004922defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004923 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4924
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004925defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4926defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004927
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004928defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4929defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4930defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4931defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4932
Craig Topper05629d02016-07-24 07:32:45 +00004933// Special handing for handling VPSRAV intrinsics.
4934multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4935 list<Predicate> p> {
4936 let Predicates = p in {
4937 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4938 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4939 _.RC:$src2)>;
4940 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4941 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4942 _.RC:$src1, addr:$src2)>;
4943 let AddedComplexity = 20 in {
4944 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4945 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4946 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4947 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4948 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4949 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4950 _.RC:$src0)),
4951 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4952 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4953 }
4954 let AddedComplexity = 30 in {
4955 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4956 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4957 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4958 _.RC:$src1, _.RC:$src2)>;
4959 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4960 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4961 _.ImmAllZerosV)),
4962 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4963 _.RC:$src1, addr:$src2)>;
4964 }
4965 }
4966}
4967
4968multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4969 list<Predicate> p> :
4970 avx512_var_shift_int_lowering<InstrStr, _, p> {
4971 let Predicates = p in {
4972 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4973 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4974 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4975 _.RC:$src1, addr:$src2)>;
4976 let AddedComplexity = 20 in
4977 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4978 (X86vsrav _.RC:$src1,
4979 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4980 _.RC:$src0)),
4981 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4982 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4983 let AddedComplexity = 30 in
4984 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4985 (X86vsrav _.RC:$src1,
4986 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4987 _.ImmAllZerosV)),
4988 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4989 _.RC:$src1, addr:$src2)>;
4990 }
4991}
4992
4993defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4994defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4995defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4996defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4997defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4998defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4999defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5000defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5001defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5002
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005003//===-------------------------------------------------------------------===//
5004// 1-src variable permutation VPERMW/D/Q
5005//===-------------------------------------------------------------------===//
5006multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5007 AVX512VLVectorVTInfo _> {
5008 let Predicates = [HasAVX512] in
5009 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5010 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5011
5012 let Predicates = [HasAVX512, HasVLX] in
5013 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5014 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5015}
5016
5017multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5018 string OpcodeStr, SDNode OpNode,
5019 AVX512VLVectorVTInfo VTInfo> {
5020 let Predicates = [HasAVX512] in
5021 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5022 VTInfo.info512>,
5023 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5024 VTInfo.info512>, EVEX_V512;
5025 let Predicates = [HasAVX512, HasVLX] in
5026 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5027 VTInfo.info256>,
5028 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5029 VTInfo.info256>, EVEX_V256;
5030}
5031
Michael Zuckermand9cac592016-01-19 17:07:43 +00005032multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5033 Predicate prd, SDNode OpNode,
5034 AVX512VLVectorVTInfo _> {
5035 let Predicates = [prd] in
5036 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5037 EVEX_V512 ;
5038 let Predicates = [HasVLX, prd] in {
5039 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5040 EVEX_V256 ;
5041 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5042 EVEX_V128 ;
5043 }
5044}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005045
Michael Zuckermand9cac592016-01-19 17:07:43 +00005046defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5047 avx512vl_i16_info>, VEX_W;
5048defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5049 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005050
5051defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5052 avx512vl_i32_info>;
5053defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5054 avx512vl_i64_info>, VEX_W;
5055defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5056 avx512vl_f32_info>;
5057defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5058 avx512vl_f64_info>, VEX_W;
5059
5060defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5061 X86VPermi, avx512vl_i64_info>,
5062 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5063defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5064 X86VPermi, avx512vl_f64_info>,
5065 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005066//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005067// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005068//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005069
Igor Breger78741a12015-10-04 07:20:41 +00005070multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5071 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5072 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5073 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5074 "$src2, $src1", "$src1, $src2",
5075 (_.VT (OpNode _.RC:$src1,
5076 (Ctrl.VT Ctrl.RC:$src2)))>,
5077 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005078 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5079 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5080 "$src2, $src1", "$src1, $src2",
5081 (_.VT (OpNode
5082 _.RC:$src1,
5083 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5084 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5085 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5086 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5087 "${src2}"##_.BroadcastStr##", $src1",
5088 "$src1, ${src2}"##_.BroadcastStr,
5089 (_.VT (OpNode
5090 _.RC:$src1,
5091 (Ctrl.VT (X86VBroadcast
5092 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5093 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005094}
5095
5096multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5097 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5098 let Predicates = [HasAVX512] in {
5099 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5100 Ctrl.info512>, EVEX_V512;
5101 }
5102 let Predicates = [HasAVX512, HasVLX] in {
5103 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5104 Ctrl.info128>, EVEX_V128;
5105 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5106 Ctrl.info256>, EVEX_V256;
5107 }
5108}
5109
5110multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5111 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5112
5113 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5114 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5115 X86VPermilpi, _>,
5116 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005117}
5118
Craig Topper05948fb2016-08-02 05:11:15 +00005119let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005120defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5121 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005122let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005123defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5124 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005125//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005126// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5127//===----------------------------------------------------------------------===//
5128
5129defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005130 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005131 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5132defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005133 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005134defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005135 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005136
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005137multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5138 let Predicates = [HasBWI] in
5139 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5140
5141 let Predicates = [HasVLX, HasBWI] in {
5142 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5143 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5144 }
5145}
5146
5147defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5148
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005149//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005150// Move Low to High and High to Low packed FP Instructions
5151//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005152def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5153 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005154 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005155 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5156 IIC_SSE_MOV_LH>, EVEX_4V;
5157def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5158 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005159 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005160 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5161 IIC_SSE_MOV_LH>, EVEX_4V;
5162
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005163let Predicates = [HasAVX512] in {
5164 // MOVLHPS patterns
5165 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5166 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5167 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5168 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005170 // MOVHLPS patterns
5171 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5172 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5173}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005174
5175//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005176// VMOVHPS/PD VMOVLPS Instructions
5177// All patterns was taken from SSS implementation.
5178//===----------------------------------------------------------------------===//
5179multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5180 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005181 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5182 (ins _.RC:$src1, f64mem:$src2),
5183 !strconcat(OpcodeStr,
5184 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5185 [(set _.RC:$dst,
5186 (OpNode _.RC:$src1,
5187 (_.VT (bitconvert
5188 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5189 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005190}
5191
5192defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5193 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5194defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5195 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5196defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5197 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5198defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5199 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5200
5201let Predicates = [HasAVX512] in {
5202 // VMOVHPS patterns
5203 def : Pat<(X86Movlhps VR128X:$src1,
5204 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5205 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5206 def : Pat<(X86Movlhps VR128X:$src1,
5207 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5208 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5209 // VMOVHPD patterns
5210 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5211 (scalar_to_vector (loadf64 addr:$src2)))),
5212 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5213 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5214 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5215 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5216 // VMOVLPS patterns
5217 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5218 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5219 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5220 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5221 // VMOVLPD patterns
5222 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5223 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5224 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5225 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5226 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5227 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5228 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5229}
5230
Igor Bregerb6b27af2015-11-10 07:09:07 +00005231def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5232 (ins f64mem:$dst, VR128X:$src),
5233 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005234 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005235 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5236 (bc_v2f64 (v4f32 VR128X:$src))),
5237 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5238 EVEX, EVEX_CD8<32, CD8VT2>;
5239def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5240 (ins f64mem:$dst, VR128X:$src),
5241 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005242 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005243 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5244 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5245 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5246def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5247 (ins f64mem:$dst, VR128X:$src),
5248 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005249 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005250 (iPTR 0))), addr:$dst)],
5251 IIC_SSE_MOV_LH>,
5252 EVEX, EVEX_CD8<32, CD8VT2>;
5253def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5254 (ins f64mem:$dst, VR128X:$src),
5255 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005256 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005257 (iPTR 0))), addr:$dst)],
5258 IIC_SSE_MOV_LH>,
5259 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005260
Igor Bregerb6b27af2015-11-10 07:09:07 +00005261let Predicates = [HasAVX512] in {
5262 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005263 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005264 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5265 (iPTR 0))), addr:$dst),
5266 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5267 // VMOVLPS patterns
5268 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5269 addr:$src1),
5270 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5271 def : Pat<(store (v4i32 (X86Movlps
5272 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5273 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5274 // VMOVLPD patterns
5275 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5276 addr:$src1),
5277 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5278 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5279 addr:$src1),
5280 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5281}
5282//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005283// FMA - Fused Multiply Operations
5284//
Adam Nemet26371ce2014-10-24 00:02:55 +00005285
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005286multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005287 X86VectorVTInfo _, string Suff> {
5288 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005289 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005290 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005291 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005292 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005293 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005294
Craig Toppere1cac152016-06-07 07:27:54 +00005295 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5296 (ins _.RC:$src2, _.MemOp:$src3),
5297 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005298 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005299 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005300
Craig Toppere1cac152016-06-07 07:27:54 +00005301 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5302 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5303 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5304 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005305 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005306 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005307 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005308 }
Craig Topper318e40b2016-07-25 07:20:31 +00005309
5310 // Additional pattern for folding broadcast nodes in other orders.
5311 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5312 (OpNode _.RC:$src1, _.RC:$src2,
5313 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5314 _.RC:$src1)),
5315 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5316 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005317}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005319multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005320 X86VectorVTInfo _, string Suff> {
5321 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005322 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005323 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5324 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005325 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005326 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005327}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005328
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005329multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005330 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5331 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005332 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005333 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5334 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5335 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005336 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005337 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005338 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005339 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005340 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005341 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005342 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005343}
5344
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005345multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005346 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005347 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005348 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005349 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005350 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005351}
5352
5353defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5354defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5355defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5356defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5357defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5358defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5359
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005360
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005361multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005362 X86VectorVTInfo _, string Suff> {
5363 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005364 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5365 (ins _.RC:$src2, _.RC:$src3),
5366 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005367 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005368 AVX512FMA3Base;
5369
Craig Toppere1cac152016-06-07 07:27:54 +00005370 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5371 (ins _.RC:$src2, _.MemOp:$src3),
5372 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005373 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005374 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005375
Craig Toppere1cac152016-06-07 07:27:54 +00005376 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5377 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5378 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5379 "$src2, ${src3}"##_.BroadcastStr,
5380 (_.VT (OpNode _.RC:$src2,
5381 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005382 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005383 }
Craig Topper318e40b2016-07-25 07:20:31 +00005384
5385 // Additional patterns for folding broadcast nodes in other orders.
5386 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5387 _.RC:$src2, _.RC:$src1)),
5388 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5389 _.RC:$src2, addr:$src3)>;
5390 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5391 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5392 _.RC:$src2, _.RC:$src1),
5393 _.RC:$src1)),
5394 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5395 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5396 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5397 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5398 _.RC:$src2, _.RC:$src1),
5399 _.ImmAllZerosV)),
5400 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5401 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005402}
5403
5404multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005405 X86VectorVTInfo _, string Suff> {
5406 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005407 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5408 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5409 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005410 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005412}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005413
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005415 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5416 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005417 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005418 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5419 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5420 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005421 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005422 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005423 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005424 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005425 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005426 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005427 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005428}
5429
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005430multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005431 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005432 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005433 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005435 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005436}
5437
5438defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5439defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5440defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5441defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5442defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5443defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5444
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005445multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005446 X86VectorVTInfo _, string Suff> {
5447 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005448 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005449 (ins _.RC:$src2, _.RC:$src3),
5450 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005451 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005452 AVX512FMA3Base;
5453
Craig Toppere1cac152016-06-07 07:27:54 +00005454 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005455 (ins _.RC:$src2, _.MemOp:$src3),
5456 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005457 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005458 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005459
Craig Toppere1cac152016-06-07 07:27:54 +00005460 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005461 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5462 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5463 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005464 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005465 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005466 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005467 }
Craig Topper318e40b2016-07-25 07:20:31 +00005468
5469 // Additional patterns for folding broadcast nodes in other orders.
5470 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5471 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5472 _.RC:$src1, _.RC:$src2),
5473 _.RC:$src1)),
5474 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5475 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005476}
5477
5478multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005479 X86VectorVTInfo _, string Suff> {
5480 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005482 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5483 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005484 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005485 AVX512FMA3Base, EVEX_B, EVEX_RC;
5486}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005487
5488multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005489 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5490 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005491 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005492 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5493 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5494 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005495 }
5496 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005497 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005498 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005499 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005500 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5501 }
5502}
5503
5504multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005505 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005506 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005507 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005508 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005509 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005510}
5511
5512defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5513defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5514defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5515defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5516defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5517defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005518
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005519// Scalar FMA
5520let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005521multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5522 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5523 dag RHS_r, dag RHS_m > {
5524 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5525 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005526 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005527
Craig Toppere1cac152016-06-07 07:27:54 +00005528 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5529 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005530 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005531
5532 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5533 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005534 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005535 AVX512FMA3Base, EVEX_B, EVEX_RC;
5536
Craig Toppereafdbec2016-08-13 06:48:41 +00005537 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005538 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5539 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5540 !strconcat(OpcodeStr,
5541 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5542 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005543 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5544 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5545 !strconcat(OpcodeStr,
5546 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5547 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005548 }// isCodeGenOnly = 1
5549}
5550}// Constraints = "$src1 = $dst"
5551
5552multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005553 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5554 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005555
Craig Topper2dca3b22016-07-24 08:26:38 +00005556 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005557 // Operands for intrinsic are in 123 order to preserve passthu
5558 // semantics.
5559 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5560 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005561 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005562 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005563 (i32 imm:$rc))),
5564 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5565 _.FRC:$src3))),
5566 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5567 (_.ScalarLdFrag addr:$src3))))>;
5568
Craig Topper2dca3b22016-07-24 08:26:38 +00005569 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005570 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5571 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005572 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005573 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005574 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005575 (i32 imm:$rc))),
5576 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5577 _.FRC:$src1))),
5578 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5579 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5580
Craig Topper2dca3b22016-07-24 08:26:38 +00005581 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005582 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5583 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005584 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005585 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005586 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005587 (i32 imm:$rc))),
5588 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5589 _.FRC:$src2))),
5590 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5591 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5592}
5593
5594multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005595 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5596 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005597 let Predicates = [HasAVX512] in {
5598 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005599 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5600 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005601 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005602 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5603 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005604 }
5605}
5606
Craig Toppera55b4832016-12-09 06:42:28 +00005607defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5608 X86FmaddRnds3>;
5609defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5610 X86FmsubRnds3>;
5611defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5612 X86FnmaddRnds1, X86FnmaddRnds3>;
5613defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5614 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005615
5616//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005617// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5618//===----------------------------------------------------------------------===//
5619let Constraints = "$src1 = $dst" in {
5620multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5621 X86VectorVTInfo _> {
5622 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5623 (ins _.RC:$src2, _.RC:$src3),
5624 OpcodeStr, "$src3, $src2", "$src2, $src3",
5625 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5626 AVX512FMA3Base;
5627
Craig Toppere1cac152016-06-07 07:27:54 +00005628 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5629 (ins _.RC:$src2, _.MemOp:$src3),
5630 OpcodeStr, "$src3, $src2", "$src2, $src3",
5631 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5632 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005633
Craig Toppere1cac152016-06-07 07:27:54 +00005634 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5635 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5636 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5637 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5638 (OpNode _.RC:$src1,
5639 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5640 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005641}
5642} // Constraints = "$src1 = $dst"
5643
5644multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5645 AVX512VLVectorVTInfo _> {
5646 let Predicates = [HasIFMA] in {
5647 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5648 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5649 }
5650 let Predicates = [HasVLX, HasIFMA] in {
5651 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5652 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5653 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5654 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5655 }
5656}
5657
5658defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5659 avx512vl_i64_info>, VEX_W;
5660defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5661 avx512vl_i64_info>, VEX_W;
5662
5663//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005664// AVX-512 Scalar convert from sign integer to float/double
5665//===----------------------------------------------------------------------===//
5666
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005667multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5668 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5669 PatFrag ld_frag, string asm> {
5670 let hasSideEffects = 0 in {
5671 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5672 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005673 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005674 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005675 let mayLoad = 1 in
5676 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5677 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005678 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005679 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005680 } // hasSideEffects = 0
5681 let isCodeGenOnly = 1 in {
5682 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5683 (ins DstVT.RC:$src1, SrcRC:$src2),
5684 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5685 [(set DstVT.RC:$dst,
5686 (OpNode (DstVT.VT DstVT.RC:$src1),
5687 SrcRC:$src2,
5688 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5689
5690 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5691 (ins DstVT.RC:$src1, x86memop:$src2),
5692 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5693 [(set DstVT.RC:$dst,
5694 (OpNode (DstVT.VT DstVT.RC:$src1),
5695 (ld_frag addr:$src2),
5696 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5697 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005698}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005699
Igor Bregerabe4a792015-06-14 12:44:55 +00005700multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005701 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005702 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5703 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005704 !strconcat(asm,
5705 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005706 [(set DstVT.RC:$dst,
5707 (OpNode (DstVT.VT DstVT.RC:$src1),
5708 SrcRC:$src2,
5709 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5710}
5711
5712multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005713 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5714 PatFrag ld_frag, string asm> {
5715 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5716 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5717 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005718}
5719
Andrew Trick15a47742013-10-09 05:11:10 +00005720let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005721defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005722 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5723 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005724defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005725 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5726 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005727defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005728 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5729 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005730defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005731 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5732 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005733
Craig Topper8f85ad12016-11-14 02:46:58 +00005734def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5735 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5736def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5737 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5738
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005739def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5740 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5741def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005742 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005743def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5744 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5745def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005746 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005747
5748def : Pat<(f32 (sint_to_fp GR32:$src)),
5749 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5750def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005751 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005752def : Pat<(f64 (sint_to_fp GR32:$src)),
5753 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5754def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005755 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5756
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005757defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005758 v4f32x_info, i32mem, loadi32,
5759 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005760defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005761 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5762 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005763defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005764 i32mem, loadi32, "cvtusi2sd{l}">,
5765 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005766defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005767 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5768 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005769
Craig Topper8f85ad12016-11-14 02:46:58 +00005770def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5771 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5772def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5773 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5774
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005775def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5776 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5777def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5778 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5779def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5780 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5781def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5782 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5783
5784def : Pat<(f32 (uint_to_fp GR32:$src)),
5785 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5786def : Pat<(f32 (uint_to_fp GR64:$src)),
5787 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5788def : Pat<(f64 (uint_to_fp GR32:$src)),
5789 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5790def : Pat<(f64 (uint_to_fp GR64:$src)),
5791 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005792}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005793
5794//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005795// AVX-512 Scalar convert from float/double to integer
5796//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005797multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5798 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005799 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005800 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005801 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005802 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5803 EVEX, VEX_LIG;
5804 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5805 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005806 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005807 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005808 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5809 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005810 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005811 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005812 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005813 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005814 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005815}
Asaf Badouh2744d212015-09-20 14:31:19 +00005816
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005817// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005818defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005819 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005820 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005821defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005822 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005823 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005824defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005825 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005826 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005827defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005828 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005829 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005830defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005831 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005832 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005833defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005834 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005835 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005836defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005837 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005838 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005839defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005840 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005841 EVEX_CD8<64, CD8VT1>;
5842
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005843// The SSE version of these instructions are disabled for AVX512.
5844// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5845let Predicates = [HasAVX512] in {
5846 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005847 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005848 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5849 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005850 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005851 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005852 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5853 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005854 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005855 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005856 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5857 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005858 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005859 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005860 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5861 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005862} // HasAVX512
5863
Craig Topperac941b92016-09-25 16:33:53 +00005864let Predicates = [HasAVX512] in {
5865 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5866 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5867 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5868 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5869 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5870 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5871 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5872 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5873 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5874 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5875 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5876 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5877 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5878 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5879 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5880 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5881 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5882 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5883 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5884 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5885} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005886
Elad Cohen0c260102017-01-11 09:11:48 +00005887// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5888// which produce unnecessary vmovs{s,d} instructions
5889let Predicates = [HasAVX512] in {
5890def : Pat<(v4f32 (X86Movss
5891 (v4f32 VR128X:$dst),
5892 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5893 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5894
5895def : Pat<(v4f32 (X86Movss
5896 (v4f32 VR128X:$dst),
5897 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5898 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5899
5900def : Pat<(v2f64 (X86Movsd
5901 (v2f64 VR128X:$dst),
5902 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5903 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5904
5905def : Pat<(v2f64 (X86Movsd
5906 (v2f64 VR128X:$dst),
5907 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5908 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5909} // Predicates = [HasAVX512]
5910
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005911// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005912multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5913 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005914 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005915let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005916 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005917 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5918 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005919 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005920 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005921 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5922 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005923 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005924 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005925 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005926 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005927
Igor Bregerc59b3a22016-08-03 10:58:05 +00005928 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5929 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5930 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5931 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5932 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005933 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5934 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005935
Craig Toppere1cac152016-06-07 07:27:54 +00005936 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005937 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5938 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5939 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5940 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5941 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5942 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5943 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5944 (i32 FROUND_NO_EXC)))]>,
5945 EVEX,VEX_LIG , EVEX_B;
5946 let mayLoad = 1, hasSideEffects = 0 in
5947 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5948 (ins _SrcRC.MemOp:$src),
5949 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5950 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005951
Craig Toppere1cac152016-06-07 07:27:54 +00005952 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005953} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005954}
5955
Asaf Badouh2744d212015-09-20 14:31:19 +00005956
Igor Bregerc59b3a22016-08-03 10:58:05 +00005957defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5958 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005959 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005960defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5961 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005962 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005963defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5964 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005965 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005966defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5967 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005968 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5969
Igor Bregerc59b3a22016-08-03 10:58:05 +00005970defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5971 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005972 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005973defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5974 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005975 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005976defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5977 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005978 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005979defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5980 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005981 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5982let Predicates = [HasAVX512] in {
5983 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005984 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005985 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5986 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005987 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005988 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005989 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5990 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005991 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005992 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005993 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5994 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005995 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005996 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005997 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5998 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005999} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006000//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006001// AVX-512 Convert form float to double and back
6002//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006003multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6004 X86VectorVTInfo _Src, SDNode OpNode> {
6005 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006006 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006008 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006009 (_Src.VT _Src.RC:$src2),
6010 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006011 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6012 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006013 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006014 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006015 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006016 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00006017 (_Src.ScalarLdFrag addr:$src2))),
6018 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006019 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006020}
6021
Asaf Badouh2744d212015-09-20 14:31:19 +00006022// Scalar Coversion with SAE - suppress all exceptions
6023multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6024 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6025 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006026 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006028 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006029 (_Src.VT _Src.RC:$src2),
6030 (i32 FROUND_NO_EXC)))>,
6031 EVEX_4V, VEX_LIG, EVEX_B;
6032}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006033
Asaf Badouh2744d212015-09-20 14:31:19 +00006034// Scalar Conversion with rounding control (RC)
6035multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6036 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6037 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006038 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006039 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006040 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006041 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6042 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6043 EVEX_B, EVEX_RC;
6044}
Craig Toppera02e3942016-09-23 06:24:43 +00006045multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006046 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006047 X86VectorVTInfo _dst> {
6048 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006049 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006050 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006051 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006052 }
6053}
6054
Craig Toppera02e3942016-09-23 06:24:43 +00006055multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006056 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006057 X86VectorVTInfo _dst> {
6058 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006059 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006060 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006061 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006062 }
6063}
Craig Toppera02e3942016-09-23 06:24:43 +00006064defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006065 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006066defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006067 X86fpextRnd,f32x_info, f64x_info >;
6068
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006069def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006070 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006071 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6072 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006073def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006074 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6075 Requires<[HasAVX512]>;
6076
6077def : Pat<(f64 (extloadf32 addr:$src)),
6078 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006079 Requires<[HasAVX512, OptForSize]>;
6080
Asaf Badouh2744d212015-09-20 14:31:19 +00006081def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006082 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006083 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6084 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006085
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006086def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006087 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006088 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006089 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006090
6091def : Pat<(v4f32 (X86Movss
6092 (v4f32 VR128X:$dst),
6093 (v4f32 (scalar_to_vector
6094 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6095 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6096 Requires<[HasAVX512]>;
6097
6098def : Pat<(v2f64 (X86Movsd
6099 (v2f64 VR128X:$dst),
6100 (v2f64 (scalar_to_vector
6101 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6102 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6103 Requires<[HasAVX512]>;
6104
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006105//===----------------------------------------------------------------------===//
6106// AVX-512 Vector convert from signed/unsigned integer to float/double
6107// and from float/double to signed/unsigned integer
6108//===----------------------------------------------------------------------===//
6109
6110multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6111 X86VectorVTInfo _Src, SDNode OpNode,
6112 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006113 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006114
6115 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6116 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6117 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6118
6119 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006120 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006121 (_.VT (OpNode (_Src.VT
6122 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6123
6124 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006125 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006126 "${src}"##Broadcast, "${src}"##Broadcast,
6127 (_.VT (OpNode (_Src.VT
6128 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6129 ))>, EVEX, EVEX_B;
6130}
6131// Coversion with SAE - suppress all exceptions
6132multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6133 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6134 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6135 (ins _Src.RC:$src), OpcodeStr,
6136 "{sae}, $src", "$src, {sae}",
6137 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6138 (i32 FROUND_NO_EXC)))>,
6139 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006140}
6141
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142// Conversion with rounding control (RC)
6143multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6144 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6145 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6146 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6147 "$rc, $src", "$src, $rc",
6148 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6149 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006150}
6151
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006152// Extend Float to Double
6153multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6154 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006155 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006156 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6157 X86vfpextRnd>, EVEX_V512;
6158 }
6159 let Predicates = [HasVLX] in {
6160 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006161 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006162 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006163 EVEX_V256;
6164 }
6165}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006166
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006167// Truncate Double to Float
6168multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6169 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006170 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006171 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6172 X86vfproundRnd>, EVEX_V512;
6173 }
6174 let Predicates = [HasVLX] in {
6175 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6176 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006177 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006178 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006179
6180 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6181 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6182 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6183 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6184 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6185 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6186 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6187 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006188 }
6189}
6190
6191defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6192 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6193defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6194 PS, EVEX_CD8<32, CD8VH>;
6195
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006196def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6197 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006198
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006199let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006200 let AddedComplexity = 15 in
6201 def : Pat<(X86vzmovl (v2f64 (bitconvert
6202 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6203 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006204 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6205 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006206 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6207 (VCVTPS2PDZ256rm addr:$src)>;
6208}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006209
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210// Convert Signed/Unsigned Doubleword to Double
6211multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6212 SDNode OpNode128> {
6213 // No rounding in this op
6214 let Predicates = [HasAVX512] in
6215 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6216 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006217
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006218 let Predicates = [HasVLX] in {
6219 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006220 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006221 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6222 EVEX_V256;
6223 }
6224}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006225
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006226// Convert Signed/Unsigned Doubleword to Float
6227multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6228 SDNode OpNodeRnd> {
6229 let Predicates = [HasAVX512] in
6230 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6231 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6232 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006233
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006234 let Predicates = [HasVLX] in {
6235 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6236 EVEX_V128;
6237 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6238 EVEX_V256;
6239 }
6240}
6241
6242// Convert Float to Signed/Unsigned Doubleword with truncation
6243multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6244 SDNode OpNode, SDNode OpNodeRnd> {
6245 let Predicates = [HasAVX512] in {
6246 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6247 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6248 OpNodeRnd>, EVEX_V512;
6249 }
6250 let Predicates = [HasVLX] in {
6251 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6252 EVEX_V128;
6253 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6254 EVEX_V256;
6255 }
6256}
6257
6258// Convert Float to Signed/Unsigned Doubleword
6259multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6260 SDNode OpNode, SDNode OpNodeRnd> {
6261 let Predicates = [HasAVX512] in {
6262 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6263 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6264 OpNodeRnd>, EVEX_V512;
6265 }
6266 let Predicates = [HasVLX] in {
6267 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6268 EVEX_V128;
6269 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6270 EVEX_V256;
6271 }
6272}
6273
6274// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006275multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6276 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006277 let Predicates = [HasAVX512] in {
6278 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6279 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6280 OpNodeRnd>, EVEX_V512;
6281 }
6282 let Predicates = [HasVLX] in {
6283 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006284 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006285 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6286 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006287 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6288 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006289 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6290 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006291
6292 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6293 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6294 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6295 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6296 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6297 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6298 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6299 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006300 }
6301}
6302
6303// Convert Double to Signed/Unsigned Doubleword
6304multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6305 SDNode OpNode, SDNode OpNodeRnd> {
6306 let Predicates = [HasAVX512] in {
6307 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6308 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6309 OpNodeRnd>, EVEX_V512;
6310 }
6311 let Predicates = [HasVLX] in {
6312 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6313 // memory forms of these instructions in Asm Parcer. They have the same
6314 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6315 // due to the same reason.
6316 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6317 "{1to2}", "{x}">, EVEX_V128;
6318 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6319 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006320
6321 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6322 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6323 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6324 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6325 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6326 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6327 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6328 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006329 }
6330}
6331
6332// Convert Double to Signed/Unsigned Quardword
6333multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6334 SDNode OpNode, SDNode OpNodeRnd> {
6335 let Predicates = [HasDQI] in {
6336 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6337 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6338 OpNodeRnd>, EVEX_V512;
6339 }
6340 let Predicates = [HasDQI, HasVLX] in {
6341 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6342 EVEX_V128;
6343 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6344 EVEX_V256;
6345 }
6346}
6347
6348// Convert Double to Signed/Unsigned Quardword with truncation
6349multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6350 SDNode OpNode, SDNode OpNodeRnd> {
6351 let Predicates = [HasDQI] in {
6352 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6353 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6354 OpNodeRnd>, EVEX_V512;
6355 }
6356 let Predicates = [HasDQI, HasVLX] in {
6357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6358 EVEX_V128;
6359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6360 EVEX_V256;
6361 }
6362}
6363
6364// Convert Signed/Unsigned Quardword to Double
6365multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6366 SDNode OpNode, SDNode OpNodeRnd> {
6367 let Predicates = [HasDQI] in {
6368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6369 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6370 OpNodeRnd>, EVEX_V512;
6371 }
6372 let Predicates = [HasDQI, HasVLX] in {
6373 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6374 EVEX_V128;
6375 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6376 EVEX_V256;
6377 }
6378}
6379
6380// Convert Float to Signed/Unsigned Quardword
6381multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6382 SDNode OpNode, SDNode OpNodeRnd> {
6383 let Predicates = [HasDQI] in {
6384 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6385 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6386 OpNodeRnd>, EVEX_V512;
6387 }
6388 let Predicates = [HasDQI, HasVLX] in {
6389 // Explicitly specified broadcast string, since we take only 2 elements
6390 // from v4f32x_info source
6391 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006392 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006393 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6394 EVEX_V256;
6395 }
6396}
6397
6398// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006399multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6400 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006401 let Predicates = [HasDQI] in {
6402 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6403 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6404 OpNodeRnd>, EVEX_V512;
6405 }
6406 let Predicates = [HasDQI, HasVLX] in {
6407 // Explicitly specified broadcast string, since we take only 2 elements
6408 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006409 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006410 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006411 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6412 EVEX_V256;
6413 }
6414}
6415
6416// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006417multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6418 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006419 let Predicates = [HasDQI] in {
6420 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6421 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6422 OpNodeRnd>, EVEX_V512;
6423 }
6424 let Predicates = [HasDQI, HasVLX] in {
6425 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6426 // memory forms of these instructions in Asm Parcer. They have the same
6427 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6428 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006429 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006430 "{1to2}", "{x}">, EVEX_V128;
6431 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6432 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006433
6434 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6435 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6436 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6437 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6438 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6439 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6440 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6441 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006442 }
6443}
6444
Simon Pilgrima3af7962016-11-24 12:13:46 +00006445defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006446 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006447
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006448defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6449 X86VSintToFpRnd>,
6450 PS, EVEX_CD8<32, CD8VF>;
6451
6452defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006453 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006454 XS, EVEX_CD8<32, CD8VF>;
6455
Simon Pilgrima3af7962016-11-24 12:13:46 +00006456defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006457 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006458 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6459
6460defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006461 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006462 EVEX_CD8<32, CD8VF>;
6463
Craig Topperf334ac192016-11-09 07:48:51 +00006464defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006465 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006466 EVEX_CD8<64, CD8VF>;
6467
Simon Pilgrima3af7962016-11-24 12:13:46 +00006468defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006469 XS, EVEX_CD8<32, CD8VH>;
6470
6471defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6472 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006473 EVEX_CD8<32, CD8VF>;
6474
Craig Topper19e04b62016-05-19 06:13:58 +00006475defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6476 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006477
Craig Topper19e04b62016-05-19 06:13:58 +00006478defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6479 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006480 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006481
Craig Topper19e04b62016-05-19 06:13:58 +00006482defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6483 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006485defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6486 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006487 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006488
Craig Topper19e04b62016-05-19 06:13:58 +00006489defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6490 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006491 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006492
Craig Topper19e04b62016-05-19 06:13:58 +00006493defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6494 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006495
Craig Topper19e04b62016-05-19 06:13:58 +00006496defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6497 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006498 PD, EVEX_CD8<64, CD8VF>;
6499
Craig Topper19e04b62016-05-19 06:13:58 +00006500defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6501 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502
6503defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006504 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006505 PD, EVEX_CD8<64, CD8VF>;
6506
Craig Toppera39b6502016-12-10 06:02:48 +00006507defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006508 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006509
6510defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006511 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006512 PD, EVEX_CD8<64, CD8VF>;
6513
Craig Toppera39b6502016-12-10 06:02:48 +00006514defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006515 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006516
6517defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006518 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006519
6520defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006521 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006522
Simon Pilgrima3af7962016-11-24 12:13:46 +00006523defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006524 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006525
Simon Pilgrima3af7962016-11-24 12:13:46 +00006526defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006527 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006528
Craig Toppere38c57a2015-11-27 05:44:02 +00006529let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006530def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006531 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006532 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6533 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006534
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006535def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6536 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006537 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6538 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006539
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006540def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6541 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006542 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6543 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006544
Simon Pilgrima3af7962016-11-24 12:13:46 +00006545def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006546 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6547 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6548 VR128X:$src, sub_xmm)))), sub_xmm)>;
6549
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006550def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6551 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006552 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6553 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006554
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006555def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6556 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006557 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6558 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006559
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006560def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6561 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006562 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6563 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006564
Simon Pilgrima3af7962016-11-24 12:13:46 +00006565def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006566 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6567 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6568 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006569}
6570
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006571let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006572 let AddedComplexity = 15 in {
6573 def : Pat<(X86vzmovl (v2i64 (bitconvert
6574 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006575 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006576 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6577 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006578 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006579 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006580 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006581 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006582 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006583 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006584 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006585 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006586}
6587
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006588let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006589 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006590 (VCVTPD2PSZrm addr:$src)>;
6591 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6592 (VCVTPS2PDZrm addr:$src)>;
6593}
6594
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006595let Predicates = [HasDQI, HasVLX] in {
6596 let AddedComplexity = 15 in {
6597 def : Pat<(X86vzmovl (v2f64 (bitconvert
6598 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006599 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006600 def : Pat<(X86vzmovl (v2f64 (bitconvert
6601 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006602 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006603 }
6604}
6605
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006606let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006607def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6608 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6609 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6610 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6611
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006612def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6613 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6614 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6615 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6616
6617def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6618 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6619 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6620 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6621
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006622def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6623 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6624 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6625 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6626
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006627def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6628 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6629 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6630 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6631
6632def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6633 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6634 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6635 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6636
6637def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6638 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6639 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6640 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6641
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006642def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6643 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6644 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6645 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6646
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006647def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6648 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6649 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6650 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6651
6652def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6653 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6654 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6655 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6656
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006657def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6658 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6659 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6660 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6661
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006662def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6663 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6664 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6665 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6666}
6667
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006668//===----------------------------------------------------------------------===//
6669// Half precision conversion instructions
6670//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006671multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006672 X86MemOperand x86memop, PatFrag ld_frag> {
6673 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6674 "vcvtph2ps", "$src", "$src",
6675 (X86cvtph2ps (_src.VT _src.RC:$src),
6676 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006677 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6678 "vcvtph2ps", "$src", "$src",
6679 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6680 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006681}
6682
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006683multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006684 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6685 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6686 (X86cvtph2ps (_src.VT _src.RC:$src),
6687 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6688
6689}
6690
6691let Predicates = [HasAVX512] in {
6692 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006693 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006694 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6695 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006696 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006697 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6698 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6699 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6700 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006701}
6702
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006703multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006704 X86MemOperand x86memop> {
6705 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006706 (ins _src.RC:$src1, i32u8imm:$src2),
6707 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006708 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006709 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006710 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006711 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6712 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6713 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6714 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006715 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006716 addr:$dst)]>;
6717 let hasSideEffects = 0, mayStore = 1 in
6718 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6719 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6720 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6721 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006722}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006723multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006724 let hasSideEffects = 0 in
6725 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6726 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006727 (ins _src.RC:$src1, i32u8imm:$src2),
6728 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006729 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006730}
6731let Predicates = [HasAVX512] in {
6732 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6733 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6734 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6735 let Predicates = [HasVLX] in {
6736 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6737 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6738 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6739 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6740 }
6741}
Asaf Badouh2489f352015-12-02 08:17:51 +00006742
Craig Topper9820e342016-09-20 05:44:47 +00006743// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006744let Predicates = [HasVLX] in {
6745 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6746 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6747 // configurations we support (the default). However, falling back to MXCSR is
6748 // more consistent with other instructions, which are always controlled by it.
6749 // It's encoded as 0b100.
6750 def : Pat<(fp_to_f16 FR32X:$src),
6751 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6752 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6753
6754 def : Pat<(f16_to_fp GR16:$src),
6755 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6756 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6757
6758 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6759 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6760 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6761}
6762
Craig Topper9820e342016-09-20 05:44:47 +00006763// Patterns for matching float to half-float conversion when AVX512 is supported
6764// but F16C isn't. In that case we have to use 512-bit vectors.
6765let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6766 def : Pat<(fp_to_f16 FR32X:$src),
6767 (i16 (EXTRACT_SUBREG
6768 (VMOVPDI2DIZrr
6769 (v8i16 (EXTRACT_SUBREG
6770 (VCVTPS2PHZrr
6771 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6772 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6773 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6774
6775 def : Pat<(f16_to_fp GR16:$src),
6776 (f32 (COPY_TO_REGCLASS
6777 (v4f32 (EXTRACT_SUBREG
6778 (VCVTPH2PSZrr
6779 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6780 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6781 sub_xmm)), sub_xmm)), FR32X))>;
6782
6783 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6784 (f32 (COPY_TO_REGCLASS
6785 (v4f32 (EXTRACT_SUBREG
6786 (VCVTPH2PSZrr
6787 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6788 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6789 sub_xmm), 4)), sub_xmm)), FR32X))>;
6790}
6791
Asaf Badouh2489f352015-12-02 08:17:51 +00006792// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006793multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006794 string OpcodeStr> {
6795 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6796 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006797 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006798 Sched<[WriteFAdd]>;
6799}
6800
6801let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006802 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006803 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006804 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006805 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006806 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006807 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006808 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006809 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6810}
6811
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006812let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6813 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006814 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006815 EVEX_CD8<32, CD8VT1>;
6816 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006817 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006818 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6819 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006820 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006821 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006822 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006823 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006824 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006825 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6826 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006827 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006828 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6829 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006830 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006831 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6832 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006833 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006834
Ayman Musa02f95332017-01-04 08:21:54 +00006835 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6836 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006837 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006838 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6839 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006840 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6841 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006842}
Michael Liao5bf95782014-12-04 05:20:33 +00006843
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006844/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006845multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6846 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006847 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006848 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6849 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6850 "$src2, $src1", "$src1, $src2",
6851 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006852 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006853 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006854 "$src2, $src1", "$src1, $src2",
6855 (OpNode (_.VT _.RC:$src1),
6856 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006857}
6858}
6859
Asaf Badouheaf2da12015-09-21 10:23:53 +00006860defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6861 EVEX_CD8<32, CD8VT1>, T8PD;
6862defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6863 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6864defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6865 EVEX_CD8<32, CD8VT1>, T8PD;
6866defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6867 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006868
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006869/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6870multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006871 X86VectorVTInfo _> {
6872 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6873 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6874 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006875 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6876 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6877 (OpNode (_.FloatVT
6878 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6879 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6880 (ins _.ScalarMemOp:$src), OpcodeStr,
6881 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6882 (OpNode (_.FloatVT
6883 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6884 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006885}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006886
6887multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6888 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6889 EVEX_V512, EVEX_CD8<32, CD8VF>;
6890 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6891 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6892
6893 // Define only if AVX512VL feature is present.
6894 let Predicates = [HasVLX] in {
6895 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6896 OpNode, v4f32x_info>,
6897 EVEX_V128, EVEX_CD8<32, CD8VF>;
6898 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6899 OpNode, v8f32x_info>,
6900 EVEX_V256, EVEX_CD8<32, CD8VF>;
6901 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6902 OpNode, v2f64x_info>,
6903 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6904 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6905 OpNode, v4f64x_info>,
6906 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6907 }
6908}
6909
6910defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6911defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006912
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006913/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006914multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6915 SDNode OpNode> {
6916
6917 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6918 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6919 "$src2, $src1", "$src1, $src2",
6920 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6921 (i32 FROUND_CURRENT))>;
6922
6923 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6924 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006925 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006926 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006927 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006928
6929 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006930 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006931 "$src2, $src1", "$src1, $src2",
6932 (OpNode (_.VT _.RC:$src1),
6933 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6934 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006935}
6936
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006937multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6938 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6939 EVEX_CD8<32, CD8VT1>;
6940 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6941 EVEX_CD8<64, CD8VT1>, VEX_W;
6942}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006943
Craig Toppere1cac152016-06-07 07:27:54 +00006944let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006945 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6946 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6947}
Igor Breger8352a0d2015-07-28 06:53:28 +00006948
6949defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006950/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006951
6952multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6953 SDNode OpNode> {
6954
6955 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6956 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6957 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6958
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006959 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6960 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6961 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006962 (bitconvert (_.LdFrag addr:$src))),
6963 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006964
6965 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006966 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006967 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006968 (OpNode (_.FloatVT
6969 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6970 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006971}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006972multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6973 SDNode OpNode> {
6974 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6975 (ins _.RC:$src), OpcodeStr,
6976 "{sae}, $src", "$src, {sae}",
6977 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6978}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006979
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006980multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6981 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006982 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6983 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006984 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006985 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6986 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006987}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006988
Asaf Badouh402ebb32015-06-03 13:41:48 +00006989multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6990 SDNode OpNode> {
6991 // Define only if AVX512VL feature is present.
6992 let Predicates = [HasVLX] in {
6993 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6994 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6995 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6996 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6997 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6998 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6999 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7000 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7001 }
7002}
Craig Toppere1cac152016-06-07 07:27:54 +00007003let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007004
Asaf Badouh402ebb32015-06-03 13:41:48 +00007005 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7006 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7007 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7008}
7009defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7010 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7011
7012multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7013 SDNode OpNodeRnd, X86VectorVTInfo _>{
7014 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7015 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7016 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7017 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007018}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007019
Robert Khasanoveb126392014-10-28 18:15:20 +00007020multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7021 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007022 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007023 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7024 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007025 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7026 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7027 (OpNode (_.FloatVT
7028 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007029
Craig Toppere1cac152016-06-07 07:27:54 +00007030 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7031 (ins _.ScalarMemOp:$src), OpcodeStr,
7032 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7033 (OpNode (_.FloatVT
7034 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7035 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007036}
7037
Robert Khasanoveb126392014-10-28 18:15:20 +00007038multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7039 SDNode OpNode> {
7040 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7041 v16f32_info>,
7042 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7043 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7044 v8f64_info>,
7045 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7046 // Define only if AVX512VL feature is present.
7047 let Predicates = [HasVLX] in {
7048 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7049 OpNode, v4f32x_info>,
7050 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7051 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7052 OpNode, v8f32x_info>,
7053 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7054 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7055 OpNode, v2f64x_info>,
7056 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7057 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7058 OpNode, v4f64x_info>,
7059 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7060 }
7061}
7062
Asaf Badouh402ebb32015-06-03 13:41:48 +00007063multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7064 SDNode OpNodeRnd> {
7065 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7066 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7067 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7068 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7069}
7070
Igor Breger4c4cd782015-09-20 09:13:41 +00007071multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7072 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7073
7074 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7075 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7076 "$src2, $src1", "$src1, $src2",
7077 (OpNodeRnd (_.VT _.RC:$src1),
7078 (_.VT _.RC:$src2),
7079 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007080 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7081 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7082 "$src2, $src1", "$src1, $src2",
7083 (OpNodeRnd (_.VT _.RC:$src1),
7084 (_.VT (scalar_to_vector
7085 (_.ScalarLdFrag addr:$src2))),
7086 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007087
7088 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7089 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7090 "$rc, $src2, $src1", "$src1, $src2, $rc",
7091 (OpNodeRnd (_.VT _.RC:$src1),
7092 (_.VT _.RC:$src2),
7093 (i32 imm:$rc))>,
7094 EVEX_B, EVEX_RC;
7095
Craig Toppere1cac152016-06-07 07:27:54 +00007096 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007097 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007098 (ins _.FRC:$src1, _.FRC:$src2),
7099 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7100
7101 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007102 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007103 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7104 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7105 }
7106
7107 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7108 (!cast<Instruction>(NAME#SUFF#Zr)
7109 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7110
7111 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7112 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007113 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007114}
7115
7116multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7117 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7118 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7119 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7120 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7121}
7122
Asaf Badouh402ebb32015-06-03 13:41:48 +00007123defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7124 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007125
Igor Breger4c4cd782015-09-20 09:13:41 +00007126defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007127
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007128let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007129 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007130 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007131 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007132 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007133 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007134 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007135 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007136 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007137 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007138 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007139}
7140
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007141multiclass
7142avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007143
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007144 let ExeDomain = _.ExeDomain in {
7145 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7146 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7147 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007148 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007149 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7150
7151 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7152 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007153 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7154 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007155 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007156
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007157 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007158 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7159 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007160 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007161 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007162 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7163 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7164 }
7165 let Predicates = [HasAVX512] in {
7166 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7167 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7168 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7169 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7170 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7171 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7172 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7173 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7174 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7175 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7176 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7177 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7178 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7179 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7180 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7181
7182 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7183 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7184 addr:$src, (i32 0x1))), _.FRC)>;
7185 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7186 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7187 addr:$src, (i32 0x2))), _.FRC)>;
7188 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7189 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7190 addr:$src, (i32 0x3))), _.FRC)>;
7191 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7192 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7193 addr:$src, (i32 0x4))), _.FRC)>;
7194 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7195 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7196 addr:$src, (i32 0xc))), _.FRC)>;
7197 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007198}
7199
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007200defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7201 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007202
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007203defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7204 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007205
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007206//-------------------------------------------------
7207// Integer truncate and extend operations
7208//-------------------------------------------------
7209
Igor Breger074a64e2015-07-24 17:24:15 +00007210multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7211 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7212 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007213 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007214 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7215 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7216 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7217 EVEX, T8XS;
7218
7219 // for intrinsic patter match
7220 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7221 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7222 undef)),
7223 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7224 SrcInfo.RC:$src1)>;
7225
7226 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7227 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7228 DestInfo.ImmAllZerosV)),
7229 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7230 SrcInfo.RC:$src1)>;
7231
7232 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7233 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7234 DestInfo.RC:$src0)),
7235 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7236 DestInfo.KRCWM:$mask ,
7237 SrcInfo.RC:$src1)>;
7238
Craig Topper52e2e832016-07-22 05:46:44 +00007239 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7240 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007241 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7242 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007243 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007244 []>, EVEX;
7245
Igor Breger074a64e2015-07-24 17:24:15 +00007246 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7247 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007248 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007249 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007250 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007251}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007252
Igor Breger074a64e2015-07-24 17:24:15 +00007253multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7254 X86VectorVTInfo DestInfo,
7255 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007256
Igor Breger074a64e2015-07-24 17:24:15 +00007257 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7258 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7259 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007260
Igor Breger074a64e2015-07-24 17:24:15 +00007261 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7262 (SrcInfo.VT SrcInfo.RC:$src)),
7263 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7264 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7265}
7266
Igor Breger074a64e2015-07-24 17:24:15 +00007267multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7268 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7269 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7270 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7271 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7272 Predicate prd = HasAVX512>{
7273
7274 let Predicates = [HasVLX, prd] in {
7275 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7276 DestInfoZ128, x86memopZ128>,
7277 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7278 truncFrag, mtruncFrag>, EVEX_V128;
7279
7280 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7281 DestInfoZ256, x86memopZ256>,
7282 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7283 truncFrag, mtruncFrag>, EVEX_V256;
7284 }
7285 let Predicates = [prd] in
7286 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7287 DestInfoZ, x86memopZ>,
7288 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7289 truncFrag, mtruncFrag>, EVEX_V512;
7290}
7291
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007292multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7293 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007294 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7295 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007296 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007297}
7298
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007299multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7300 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007301 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7302 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007303 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007304}
7305
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007306multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7307 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007308 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7309 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007310 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007311}
7312
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007313multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7314 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007315 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7316 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007317 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007318}
7319
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007320multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7321 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007322 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7323 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007324 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007325}
7326
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007327multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7328 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007329 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7330 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007331 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007332}
7333
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007334defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7335 truncstorevi8, masked_truncstorevi8>;
7336defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7337 truncstore_s_vi8, masked_truncstore_s_vi8>;
7338defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7339 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007340
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007341defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7342 truncstorevi16, masked_truncstorevi16>;
7343defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7344 truncstore_s_vi16, masked_truncstore_s_vi16>;
7345defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7346 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007347
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007348defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7349 truncstorevi32, masked_truncstorevi32>;
7350defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7351 truncstore_s_vi32, masked_truncstore_s_vi32>;
7352defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7353 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007354
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007355defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7356 truncstorevi8, masked_truncstorevi8>;
7357defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7358 truncstore_s_vi8, masked_truncstore_s_vi8>;
7359defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7360 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007361
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007362defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7363 truncstorevi16, masked_truncstorevi16>;
7364defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7365 truncstore_s_vi16, masked_truncstore_s_vi16>;
7366defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7367 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007368
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007369defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7370 truncstorevi8, masked_truncstorevi8>;
7371defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7372 truncstore_s_vi8, masked_truncstore_s_vi8>;
7373defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7374 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007375
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007376let Predicates = [HasAVX512, NoVLX] in {
7377def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7378 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007379 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007380 VR256X:$src, sub_ymm)))), sub_xmm))>;
7381def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7382 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007383 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007384 VR256X:$src, sub_ymm)))), sub_xmm))>;
7385}
7386
7387let Predicates = [HasBWI, NoVLX] in {
7388def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007389 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007390 VR256X:$src, sub_ymm))), sub_xmm))>;
7391}
7392
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007393multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007394 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007395 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007396 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007397 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7398 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7399 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7400 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007401
Craig Toppere1cac152016-06-07 07:27:54 +00007402 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7403 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7404 (DestInfo.VT (LdFrag addr:$src))>,
7405 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007406 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007407}
7408
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007409multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007410 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007411 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7412 let Predicates = [HasVLX, HasBWI] in {
7413 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007414 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007415 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007416
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007417 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007418 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007419 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7420 }
7421 let Predicates = [HasBWI] in {
7422 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007423 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007424 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7425 }
7426}
7427
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007428multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007429 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007430 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7431 let Predicates = [HasVLX, HasAVX512] in {
7432 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007433 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007434 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7435
7436 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007437 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007438 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7439 }
7440 let Predicates = [HasAVX512] in {
7441 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007442 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007443 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7444 }
7445}
7446
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007447multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007448 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007449 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7450 let Predicates = [HasVLX, HasAVX512] in {
7451 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007452 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007453 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7454
7455 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007456 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007457 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7458 }
7459 let Predicates = [HasAVX512] in {
7460 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007461 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7463 }
7464}
7465
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007466multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007467 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007468 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7469 let Predicates = [HasVLX, HasAVX512] in {
7470 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007471 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007472 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7473
7474 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007475 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007476 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7477 }
7478 let Predicates = [HasAVX512] in {
7479 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007480 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7482 }
7483}
7484
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007485multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007486 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007487 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7488 let Predicates = [HasVLX, HasAVX512] in {
7489 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007490 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007491 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7492
7493 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007494 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7496 }
7497 let Predicates = [HasAVX512] in {
7498 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007499 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007500 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7501 }
7502}
7503
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007504multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007505 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007506 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7507
7508 let Predicates = [HasVLX, HasAVX512] in {
7509 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007510 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7512
7513 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007514 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7516 }
7517 let Predicates = [HasAVX512] in {
7518 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007519 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007520 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7521 }
7522}
7523
Craig Topper6840f112016-07-14 06:41:34 +00007524defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7525defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7526defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7527defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7528defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7529defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530
Craig Topper6840f112016-07-14 06:41:34 +00007531defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7532defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7533defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7534defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7535defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7536defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007537
Igor Breger2ba64ab2016-05-22 10:21:04 +00007538// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007539multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7540 X86VectorVTInfo From, PatFrag LdFrag> {
7541 def : Pat<(To.VT (LdFrag addr:$src)),
7542 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7543 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7544 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7545 To.KRC:$mask, addr:$src)>;
7546 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7547 To.ImmAllZerosV)),
7548 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7549 addr:$src)>;
7550}
7551
7552let Predicates = [HasVLX, HasBWI] in {
7553 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7554 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7555}
7556let Predicates = [HasBWI] in {
7557 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7558}
7559let Predicates = [HasVLX, HasAVX512] in {
7560 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7561 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7562 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7563 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7564 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7565 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7566 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7567 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7568 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7569 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7570}
7571let Predicates = [HasAVX512] in {
7572 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7573 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7574 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7575 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7576 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7577}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007578
Craig Topper64378f42016-10-09 23:08:39 +00007579multiclass AVX512_pmovx_patterns<string OpcPrefix, string ExtTy,
7580 SDNode ExtOp, PatFrag ExtLoad16> {
7581 // 128-bit patterns
7582 let Predicates = [HasVLX, HasBWI] in {
7583 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7584 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7585 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7586 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7587 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7588 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7589 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7590 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7591 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7592 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7593 }
7594 let Predicates = [HasVLX] in {
7595 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7596 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7597 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7598 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7599 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7600 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7601 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7602 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7603
7604 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7605 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7606 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7607 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7608 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7609 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7610 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7611 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7612
7613 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7614 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7615 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7616 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7617 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7618 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7619 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7620 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7621 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7622 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7623
7624 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7625 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7626 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7627 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7628 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7629 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7630 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7631 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7632
7633 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7634 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7635 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7636 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7637 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7638 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7639 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7640 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7641 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7642 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7643 }
7644 // 256-bit patterns
7645 let Predicates = [HasVLX, HasBWI] in {
7646 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7647 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7648 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7649 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7650 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7651 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7652 }
7653 let Predicates = [HasVLX] in {
7654 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7655 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7656 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7658 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7660 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7661 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7662
7663 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7664 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7665 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7666 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7667 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7669 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7670 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7671
7672 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7674 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7675 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7676 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7677 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7678
7679 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7680 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7681 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7683 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7684 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7685 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7686 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7687
7688 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7689 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7690 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7692 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7693 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7694 }
7695 // 512-bit patterns
7696 let Predicates = [HasBWI] in {
7697 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7698 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7699 }
7700 let Predicates = [HasAVX512] in {
7701 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7702 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7703
7704 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7705 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007706 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7707 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007708
7709 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7710 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7711
7712 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7713 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7714
7715 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7716 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7717 }
7718}
7719
7720defm : AVX512_pmovx_patterns<"VPMOVSX", "s", X86vsext, extloadi32i16>;
7721defm : AVX512_pmovx_patterns<"VPMOVZX", "z", X86vzext, loadi16_anyext>;
7722
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007723//===----------------------------------------------------------------------===//
7724// GATHER - SCATTER Operations
7725
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007726multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7727 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007728 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7729 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007730 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7731 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007732 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007733 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007734 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7735 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7736 vectoraddr:$src2))]>, EVEX, EVEX_K,
7737 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007738}
Cameron McInally45325962014-03-26 13:50:50 +00007739
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007740multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7741 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7742 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007743 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007744 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007745 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007746let Predicates = [HasVLX] in {
7747 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007748 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007749 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007750 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007751 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007752 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007753 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007754 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007755}
Cameron McInally45325962014-03-26 13:50:50 +00007756}
7757
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007758multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7759 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007760 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007761 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007762 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007763 mgatherv8i64>, EVEX_V512;
7764let Predicates = [HasVLX] in {
7765 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007766 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007767 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007768 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007769 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007770 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007771 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7772 vx64xmem, mgatherv2i64>, EVEX_V128;
7773}
Cameron McInally45325962014-03-26 13:50:50 +00007774}
Michael Liao5bf95782014-12-04 05:20:33 +00007775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007776
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007777defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7778 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7779
7780defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7781 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007782
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007783multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7784 X86MemOperand memop, PatFrag ScatterNode> {
7785
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007786let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007787
7788 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7789 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007790 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007791 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7792 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7793 _.KRCWM:$mask, vectoraddr:$dst))]>,
7794 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007795}
7796
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007797multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7798 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7799 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007800 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007801 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007802 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007803let Predicates = [HasVLX] in {
7804 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007805 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007806 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007807 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007808 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007809 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007810 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007811 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007812}
Cameron McInally45325962014-03-26 13:50:50 +00007813}
7814
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007815multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7816 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007817 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007818 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007819 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007820 mscatterv8i64>, EVEX_V512;
7821let Predicates = [HasVLX] in {
7822 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007823 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007824 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007825 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007826 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007827 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007828 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7829 vx64xmem, mscatterv2i64>, EVEX_V128;
7830}
Cameron McInally45325962014-03-26 13:50:50 +00007831}
7832
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007833defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7834 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007835
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007836defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7837 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007838
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007839// prefetch
7840multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7841 RegisterClass KRC, X86MemOperand memop> {
7842 let Predicates = [HasPFI], hasSideEffects = 1 in
7843 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007844 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007845 []>, EVEX, EVEX_K;
7846}
7847
7848defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007849 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007850
7851defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007852 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007853
7854defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007855 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007856
7857defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007858 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007859
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007860defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007861 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007862
7863defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007864 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007865
7866defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007867 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007868
7869defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007870 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007871
7872defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007873 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007874
7875defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007876 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007877
7878defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007879 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007880
7881defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007882 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007883
7884defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007885 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007886
7887defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007888 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007889
7890defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007891 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007892
7893defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007894 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007895
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007896// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007897def v64i1sextv64i8 : PatLeaf<(v64i8
7898 (X86vsext
7899 (v64i1 (X86pcmpgtm
7900 (bc_v64i8 (v16i32 immAllZerosV)),
7901 VR512:$src))))>;
7902def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7903def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7904def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007905
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007906multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007907def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007908 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007909 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7910}
Michael Liao5bf95782014-12-04 05:20:33 +00007911
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007912multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7913 string OpcodeStr, Predicate prd> {
7914let Predicates = [prd] in
7915 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7916
7917 let Predicates = [prd, HasVLX] in {
7918 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7919 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7920 }
7921}
7922
7923multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7924 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7925 HasBWI>;
7926 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7927 HasBWI>, VEX_W;
7928 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7929 HasDQI>;
7930 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7931 HasDQI>, VEX_W;
7932}
Michael Liao5bf95782014-12-04 05:20:33 +00007933
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007934defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007935
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007936multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007937 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7938 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7939 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7940}
7941
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007942// Use 512bit version to implement 128/256 bit in case NoVLX.
7943multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007944 X86VectorVTInfo _> {
7945
7946 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7947 (_.KVT (COPY_TO_REGCLASS
7948 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007949 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007950 _.RC:$src, _.SubRegIdx)),
7951 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007952}
7953
7954multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007955 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7956 let Predicates = [prd] in
7957 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7958 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007959
7960 let Predicates = [prd, HasVLX] in {
7961 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007962 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007963 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007964 EVEX_V128;
7965 }
7966 let Predicates = [prd, NoVLX] in {
7967 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7968 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007969 }
7970}
7971
7972defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7973 avx512vl_i8_info, HasBWI>;
7974defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7975 avx512vl_i16_info, HasBWI>, VEX_W;
7976defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7977 avx512vl_i32_info, HasDQI>;
7978defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7979 avx512vl_i64_info, HasDQI>, VEX_W;
7980
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007981//===----------------------------------------------------------------------===//
7982// AVX-512 - COMPRESS and EXPAND
7983//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007984
Ayman Musad7a5ed42016-09-26 06:22:08 +00007985multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007986 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007987 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007988 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007989 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007990
Craig Toppere1cac152016-06-07 07:27:54 +00007991 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007992 def mr : AVX5128I<opc, MRMDestMem, (outs),
7993 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007994 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007995 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7996
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007997 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7998 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007999 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008000 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008001 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008002}
8003
Ayman Musad7a5ed42016-09-26 06:22:08 +00008004multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8005
8006 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8007 (_.VT _.RC:$src)),
8008 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8009 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8010}
8011
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008012multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8013 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008014 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8015 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008016
8017 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008018 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8019 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8020 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8021 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008022 }
8023}
8024
8025defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8026 EVEX;
8027defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8028 EVEX, VEX_W;
8029defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8030 EVEX;
8031defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8032 EVEX, VEX_W;
8033
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008034// expand
8035multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8036 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008037 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008038 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008039 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008040
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008041 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8042 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8043 (_.VT (X86expand (_.VT (bitconvert
8044 (_.LdFrag addr:$src1)))))>,
8045 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008046}
8047
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008048multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8049
8050 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8051 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8052 _.KRCWM:$mask, addr:$src)>;
8053
8054 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8055 (_.VT _.RC:$src0))),
8056 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8057 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8058}
8059
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008060multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8061 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008062 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8063 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008064
8065 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008066 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8067 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8068 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8069 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008070 }
8071}
8072
8073defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8074 EVEX;
8075defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8076 EVEX, VEX_W;
8077defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8078 EVEX;
8079defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8080 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008081
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008082//handle instruction reg_vec1 = op(reg_vec,imm)
8083// op(mem_vec,imm)
8084// op(broadcast(eltVt),imm)
8085//all instruction created with FROUND_CURRENT
8086multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008087 X86VectorVTInfo _>{
8088 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008089 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8090 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008091 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008092 (OpNode (_.VT _.RC:$src1),
8093 (i32 imm:$src2),
8094 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008095 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8096 (ins _.MemOp:$src1, i32u8imm:$src2),
8097 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8098 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8099 (i32 imm:$src2),
8100 (i32 FROUND_CURRENT))>;
8101 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8102 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8103 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8104 "${src1}"##_.BroadcastStr##", $src2",
8105 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8106 (i32 imm:$src2),
8107 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008108 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008109}
8110
8111//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8112multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8113 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008114 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008115 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8116 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008117 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008118 "$src1, {sae}, $src2",
8119 (OpNode (_.VT _.RC:$src1),
8120 (i32 imm:$src2),
8121 (i32 FROUND_NO_EXC))>, EVEX_B;
8122}
8123
8124multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8125 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8126 let Predicates = [prd] in {
8127 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8128 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8129 EVEX_V512;
8130 }
8131 let Predicates = [prd, HasVLX] in {
8132 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8133 EVEX_V128;
8134 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8135 EVEX_V256;
8136 }
8137}
8138
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008139//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8140// op(reg_vec2,mem_vec,imm)
8141// op(reg_vec2,broadcast(eltVt),imm)
8142//all instruction created with FROUND_CURRENT
8143multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008144 X86VectorVTInfo _>{
8145 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008146 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008147 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008148 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8149 (OpNode (_.VT _.RC:$src1),
8150 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008151 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008152 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008153 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8154 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8155 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8156 (OpNode (_.VT _.RC:$src1),
8157 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8158 (i32 imm:$src3),
8159 (i32 FROUND_CURRENT))>;
8160 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8161 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8162 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8163 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8164 (OpNode (_.VT _.RC:$src1),
8165 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8166 (i32 imm:$src3),
8167 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008168 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008169}
8170
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008171//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8172// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008173multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8174 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008175 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008176 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8177 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8178 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8179 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8180 (SrcInfo.VT SrcInfo.RC:$src2),
8181 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008182 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8183 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8184 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8185 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8186 (SrcInfo.VT (bitconvert
8187 (SrcInfo.LdFrag addr:$src2))),
8188 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008189 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008190}
8191
8192//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8193// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008194// op(reg_vec2,broadcast(eltVt),imm)
8195multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008196 X86VectorVTInfo _>:
8197 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8198
Craig Topper05948fb2016-08-02 05:11:15 +00008199 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008200 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8201 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8202 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8203 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8204 (OpNode (_.VT _.RC:$src1),
8205 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8206 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008207}
8208
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008209//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8210// op(reg_vec2,mem_scalar,imm)
8211//all instruction created with FROUND_CURRENT
8212multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008213 X86VectorVTInfo _> {
8214 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008215 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008216 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008217 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8218 (OpNode (_.VT _.RC:$src1),
8219 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008220 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008221 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008222 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008223 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008224 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8225 (OpNode (_.VT _.RC:$src1),
8226 (_.VT (scalar_to_vector
8227 (_.ScalarLdFrag addr:$src2))),
8228 (i32 imm:$src3),
8229 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008230 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008231}
8232
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008233//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8234multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8235 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008236 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008237 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008238 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008239 OpcodeStr, "$src3, {sae}, $src2, $src1",
8240 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008241 (OpNode (_.VT _.RC:$src1),
8242 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008243 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008244 (i32 FROUND_NO_EXC))>, EVEX_B;
8245}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008246//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8247multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8248 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008249 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8250 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008251 OpcodeStr, "$src3, {sae}, $src2, $src1",
8252 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008253 (OpNode (_.VT _.RC:$src1),
8254 (_.VT _.RC:$src2),
8255 (i32 imm:$src3),
8256 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008257}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008258
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008259multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8260 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008261 let Predicates = [prd] in {
8262 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008263 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008264 EVEX_V512;
8265
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008266 }
8267 let Predicates = [prd, HasVLX] in {
8268 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008269 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008270 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008271 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008272 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008273}
8274
Igor Breger2ae0fe32015-08-31 11:14:02 +00008275multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8276 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8277 let Predicates = [HasBWI] in {
8278 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8279 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8280 }
8281 let Predicates = [HasBWI, HasVLX] in {
8282 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8283 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8284 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8285 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8286 }
8287}
8288
Igor Breger00d9f842015-06-08 14:03:17 +00008289multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8290 bits<8> opc, SDNode OpNode>{
8291 let Predicates = [HasAVX512] in {
8292 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8293 }
8294 let Predicates = [HasAVX512, HasVLX] in {
8295 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8296 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8297 }
8298}
8299
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008300multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8301 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8302 let Predicates = [prd] in {
8303 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8304 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008305 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008306}
8307
Igor Breger1e58e8a2015-09-02 11:18:55 +00008308multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8309 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8310 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8311 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8312 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8313 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008314}
8315
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008316
Igor Breger1e58e8a2015-09-02 11:18:55 +00008317defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8318 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8319defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8320 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8321defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8322 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8323
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008324
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008325defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8326 0x50, X86VRange, HasDQI>,
8327 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8328defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8329 0x50, X86VRange, HasDQI>,
8330 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8331
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008332defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8333 0x51, X86VRange, HasDQI>,
8334 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8335defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8336 0x51, X86VRange, HasDQI>,
8337 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8338
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008339defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8340 0x57, X86Reduces, HasDQI>,
8341 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8342defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8343 0x57, X86Reduces, HasDQI>,
8344 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008345
Igor Breger1e58e8a2015-09-02 11:18:55 +00008346defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8347 0x27, X86GetMants, HasAVX512>,
8348 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8349defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8350 0x27, X86GetMants, HasAVX512>,
8351 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8352
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008353multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8354 bits<8> opc, SDNode OpNode = X86Shuf128>{
8355 let Predicates = [HasAVX512] in {
8356 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8357
8358 }
8359 let Predicates = [HasAVX512, HasVLX] in {
8360 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8361 }
8362}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008363let Predicates = [HasAVX512] in {
8364def : Pat<(v16f32 (ffloor VR512:$src)),
8365 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8366def : Pat<(v16f32 (fnearbyint VR512:$src)),
8367 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8368def : Pat<(v16f32 (fceil VR512:$src)),
8369 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8370def : Pat<(v16f32 (frint VR512:$src)),
8371 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8372def : Pat<(v16f32 (ftrunc VR512:$src)),
8373 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8374
8375def : Pat<(v8f64 (ffloor VR512:$src)),
8376 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8377def : Pat<(v8f64 (fnearbyint VR512:$src)),
8378 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8379def : Pat<(v8f64 (fceil VR512:$src)),
8380 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8381def : Pat<(v8f64 (frint VR512:$src)),
8382 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8383def : Pat<(v8f64 (ftrunc VR512:$src)),
8384 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8385}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008386
8387defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8388 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8389defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8390 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8391defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8392 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8393defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8394 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008395
Craig Topperb561e662017-01-19 02:34:29 +00008396let Predicates = [HasAVX512] in {
8397// Provide fallback in case the load node that is used in the broadcast
8398// patterns above is used by additional users, which prevents the pattern
8399// selection.
8400def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8401 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8402 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8403 0)>;
8404def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8405 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8406 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8407 0)>;
8408
8409def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8410 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8411 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8412 0)>;
8413def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8414 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8415 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8416 0)>;
8417
8418def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8419 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8420 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8421 0)>;
8422
8423def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8424 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8425 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8426 0)>;
8427}
8428
Craig Topperc48fa892015-12-27 19:45:21 +00008429multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008430 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8431 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008432}
8433
Craig Topperc48fa892015-12-27 19:45:21 +00008434defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008435 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008436defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008437 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008438
Craig Topper7a299302016-06-09 07:06:38 +00008439multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008440 let Predicates = p in
8441 def NAME#_.VTName#rri:
8442 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8443 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8444 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8445}
8446
Craig Topper7a299302016-06-09 07:06:38 +00008447multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8448 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8449 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8450 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008451
Craig Topper7a299302016-06-09 07:06:38 +00008452defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008453 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008454 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8455 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8456 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8457 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8458 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008459 EVEX_CD8<8, CD8VF>;
8460
Igor Bregerf3ded812015-08-31 13:09:30 +00008461defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8462 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8463
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008464multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8465 X86VectorVTInfo _> {
8466 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008467 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008468 "$src1", "$src1",
8469 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8470
Craig Toppere1cac152016-06-07 07:27:54 +00008471 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8472 (ins _.MemOp:$src1), OpcodeStr,
8473 "$src1", "$src1",
8474 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8475 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008476}
8477
8478multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8479 X86VectorVTInfo _> :
8480 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008481 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8482 (ins _.ScalarMemOp:$src1), OpcodeStr,
8483 "${src1}"##_.BroadcastStr,
8484 "${src1}"##_.BroadcastStr,
8485 (_.VT (OpNode (X86VBroadcast
8486 (_.ScalarLdFrag addr:$src1))))>,
8487 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008488}
8489
8490multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8491 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8492 let Predicates = [prd] in
8493 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8494
8495 let Predicates = [prd, HasVLX] in {
8496 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8497 EVEX_V256;
8498 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8499 EVEX_V128;
8500 }
8501}
8502
8503multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8504 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8505 let Predicates = [prd] in
8506 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8507 EVEX_V512;
8508
8509 let Predicates = [prd, HasVLX] in {
8510 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8511 EVEX_V256;
8512 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8513 EVEX_V128;
8514 }
8515}
8516
8517multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8518 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008519 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008520 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008521 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8522 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008523}
8524
8525multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8526 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008527 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8528 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008529}
8530
8531multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8532 bits<8> opc_d, bits<8> opc_q,
8533 string OpcodeStr, SDNode OpNode> {
8534 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8535 HasAVX512>,
8536 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8537 HasBWI>;
8538}
8539
8540defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8541
Craig Topper5ef13ba2016-12-26 07:26:07 +00008542def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8543 VR128X:$src))>;
8544def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8545def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8546def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8547 VR256X:$src))>;
8548def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8549def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8550
Craig Topper056c9062016-08-28 22:20:48 +00008551let Predicates = [HasBWI, HasVLX] in {
8552 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008553 (bc_v2i64 (avx512_v16i1sextv16i8)),
8554 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8555 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008556 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008557 (bc_v2i64 (avx512_v8i1sextv8i16)),
8558 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8559 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008560 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008561 (bc_v4i64 (avx512_v32i1sextv32i8)),
8562 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8563 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008564 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008565 (bc_v4i64 (avx512_v16i1sextv16i16)),
8566 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8567 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008568}
8569let Predicates = [HasAVX512, HasVLX] in {
8570 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008571 (bc_v2i64 (avx512_v4i1sextv4i32)),
8572 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8573 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008574 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008575 (bc_v4i64 (avx512_v8i1sextv8i32)),
8576 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8577 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008578}
8579
8580let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008581def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008582 (bc_v8i64 (v16i1sextv16i32)),
8583 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008584 (VPABSDZrr VR512:$src)>;
8585def : Pat<(xor
8586 (bc_v8i64 (v8i1sextv8i64)),
8587 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8588 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008589}
Craig Topper850feaf2016-08-28 22:20:51 +00008590let Predicates = [HasBWI] in {
8591def : Pat<(xor
8592 (bc_v8i64 (v64i1sextv64i8)),
8593 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8594 (VPABSBZrr VR512:$src)>;
8595def : Pat<(xor
8596 (bc_v8i64 (v32i1sextv32i16)),
8597 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8598 (VPABSWZrr VR512:$src)>;
8599}
Igor Bregerf2460112015-07-26 14:41:44 +00008600
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008601multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8602
8603 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008604}
8605
8606defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8607defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8608
Igor Breger24cab0f2015-11-16 07:22:00 +00008609//===---------------------------------------------------------------------===//
8610// Replicate Single FP - MOVSHDUP and MOVSLDUP
8611//===---------------------------------------------------------------------===//
8612multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8613 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8614 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008615}
8616
8617defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8618defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008619
8620//===----------------------------------------------------------------------===//
8621// AVX-512 - MOVDDUP
8622//===----------------------------------------------------------------------===//
8623
8624multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8625 X86VectorVTInfo _> {
8626 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8627 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8628 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008629 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8630 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8631 (_.VT (OpNode (_.VT (scalar_to_vector
8632 (_.ScalarLdFrag addr:$src)))))>,
8633 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008634}
8635
8636multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8637 AVX512VLVectorVTInfo VTInfo> {
8638
8639 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8640
8641 let Predicates = [HasAVX512, HasVLX] in {
8642 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8643 EVEX_V256;
8644 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8645 EVEX_V128;
8646 }
8647}
8648
8649multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8650 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8651 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008652}
8653
8654defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8655
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008656let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008657def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008658 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008659def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008660 (VMOVDDUPZ128rm addr:$src)>;
8661def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8662 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008663
8664def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8665 (v2f64 VR128X:$src0)),
8666 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8667def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8668 (bitconvert (v4i32 immAllZerosV))),
8669 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8670
8671def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8672 (v2f64 VR128X:$src0)),
8673 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8674 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8675def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8676 (bitconvert (v4i32 immAllZerosV))),
8677 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8678
8679def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8680 (v2f64 VR128X:$src0)),
8681 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8682def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8683 (bitconvert (v4i32 immAllZerosV))),
8684 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008685}
Igor Breger1f782962015-11-19 08:26:56 +00008686
Igor Bregerf2460112015-07-26 14:41:44 +00008687//===----------------------------------------------------------------------===//
8688// AVX-512 - Unpack Instructions
8689//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008690defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8691 SSE_ALU_ITINS_S>;
8692defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8693 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008694
8695defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8696 SSE_INTALU_ITINS_P, HasBWI>;
8697defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8698 SSE_INTALU_ITINS_P, HasBWI>;
8699defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8700 SSE_INTALU_ITINS_P, HasBWI>;
8701defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8702 SSE_INTALU_ITINS_P, HasBWI>;
8703
8704defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8705 SSE_INTALU_ITINS_P, HasAVX512>;
8706defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8707 SSE_INTALU_ITINS_P, HasAVX512>;
8708defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8709 SSE_INTALU_ITINS_P, HasAVX512>;
8710defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8711 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008712
8713//===----------------------------------------------------------------------===//
8714// AVX-512 - Extract & Insert Integer Instructions
8715//===----------------------------------------------------------------------===//
8716
8717multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8718 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008719 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8720 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8721 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8722 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8723 imm:$src2)))),
8724 addr:$dst)]>,
8725 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008726}
8727
8728multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8729 let Predicates = [HasBWI] in {
8730 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8731 (ins _.RC:$src1, u8imm:$src2),
8732 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8733 [(set GR32orGR64:$dst,
8734 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8735 EVEX, TAPD;
8736
8737 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8738 }
8739}
8740
8741multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8742 let Predicates = [HasBWI] in {
8743 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8744 (ins _.RC:$src1, u8imm:$src2),
8745 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8746 [(set GR32orGR64:$dst,
8747 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8748 EVEX, PD;
8749
Craig Topper99f6b622016-05-01 01:03:56 +00008750 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008751 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8752 (ins _.RC:$src1, u8imm:$src2),
8753 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8754 EVEX, TAPD;
8755
Igor Bregerdefab3c2015-10-08 12:55:01 +00008756 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8757 }
8758}
8759
8760multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8761 RegisterClass GRC> {
8762 let Predicates = [HasDQI] in {
8763 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8764 (ins _.RC:$src1, u8imm:$src2),
8765 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8766 [(set GRC:$dst,
8767 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8768 EVEX, TAPD;
8769
Craig Toppere1cac152016-06-07 07:27:54 +00008770 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8771 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8772 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8773 [(store (extractelt (_.VT _.RC:$src1),
8774 imm:$src2),addr:$dst)]>,
8775 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008776 }
8777}
8778
8779defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8780defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8781defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8782defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8783
8784multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8785 X86VectorVTInfo _, PatFrag LdFrag> {
8786 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8787 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8788 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8789 [(set _.RC:$dst,
8790 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8791 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8792}
8793
8794multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8795 X86VectorVTInfo _, PatFrag LdFrag> {
8796 let Predicates = [HasBWI] in {
8797 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8798 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8799 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8800 [(set _.RC:$dst,
8801 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8802
8803 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8804 }
8805}
8806
8807multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8808 X86VectorVTInfo _, RegisterClass GRC> {
8809 let Predicates = [HasDQI] in {
8810 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8811 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8812 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8813 [(set _.RC:$dst,
8814 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8815 EVEX_4V, TAPD;
8816
8817 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8818 _.ScalarLdFrag>, TAPD;
8819 }
8820}
8821
8822defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8823 extloadi8>, TAPD;
8824defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8825 extloadi16>, PD;
8826defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8827defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008828//===----------------------------------------------------------------------===//
8829// VSHUFPS - VSHUFPD Operations
8830//===----------------------------------------------------------------------===//
8831multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8832 AVX512VLVectorVTInfo VTInfo_FP>{
8833 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8834 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8835 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008836}
8837
8838defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8839defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008840//===----------------------------------------------------------------------===//
8841// AVX-512 - Byte shift Left/Right
8842//===----------------------------------------------------------------------===//
8843
8844multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8845 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8846 def rr : AVX512<opc, MRMr,
8847 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8848 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8849 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008850 def rm : AVX512<opc, MRMm,
8851 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8852 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8853 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008854 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8855 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008856}
8857
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008858multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008859 Format MRMm, string OpcodeStr, Predicate prd>{
8860 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008861 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008862 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008863 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008864 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008865 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008866 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008867 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008868 }
8869}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008870defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008871 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008872defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008873 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8874
8875
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008876multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008877 string OpcodeStr, X86VectorVTInfo _dst,
8878 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008879 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008880 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008881 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008882 [(set _dst.RC:$dst,(_dst.VT
8883 (OpNode (_src.VT _src.RC:$src1),
8884 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008885 def rm : AVX512BI<opc, MRMSrcMem,
8886 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8887 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8888 [(set _dst.RC:$dst,(_dst.VT
8889 (OpNode (_src.VT _src.RC:$src1),
8890 (_src.VT (bitconvert
8891 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008892}
8893
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008894multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008895 string OpcodeStr, Predicate prd> {
8896 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008897 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8898 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008899 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008900 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8901 v32i8x_info>, EVEX_V256;
8902 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8903 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008904 }
8905}
8906
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008907defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008908 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008909
8910multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008911 X86VectorVTInfo _>{
8912 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008913 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8914 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008915 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008916 (OpNode (_.VT _.RC:$src1),
8917 (_.VT _.RC:$src2),
8918 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008919 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008920 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8921 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8922 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8923 (OpNode (_.VT _.RC:$src1),
8924 (_.VT _.RC:$src2),
8925 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008926 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008927 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8928 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8929 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8930 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8931 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8932 (OpNode (_.VT _.RC:$src1),
8933 (_.VT _.RC:$src2),
8934 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008935 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008936 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008937 }// Constraints = "$src1 = $dst"
8938}
8939
8940multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8941 let Predicates = [HasAVX512] in
8942 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8943 let Predicates = [HasAVX512, HasVLX] in {
8944 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8945 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8946 }
8947}
8948
8949defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8950defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8951
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008952//===----------------------------------------------------------------------===//
8953// AVX-512 - FixupImm
8954//===----------------------------------------------------------------------===//
8955
8956multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008957 X86VectorVTInfo _>{
8958 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008959 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8960 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8961 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8962 (OpNode (_.VT _.RC:$src1),
8963 (_.VT _.RC:$src2),
8964 (_.IntVT _.RC:$src3),
8965 (i32 imm:$src4),
8966 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008967 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8968 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8969 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8970 (OpNode (_.VT _.RC:$src1),
8971 (_.VT _.RC:$src2),
8972 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8973 (i32 imm:$src4),
8974 (i32 FROUND_CURRENT))>;
8975 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8976 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8977 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8978 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8979 (OpNode (_.VT _.RC:$src1),
8980 (_.VT _.RC:$src2),
8981 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8982 (i32 imm:$src4),
8983 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008984 } // Constraints = "$src1 = $dst"
8985}
8986
8987multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008988 SDNode OpNode, X86VectorVTInfo _>{
8989let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008990 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8991 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008992 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008993 "$src2, $src3, {sae}, $src4",
8994 (OpNode (_.VT _.RC:$src1),
8995 (_.VT _.RC:$src2),
8996 (_.IntVT _.RC:$src3),
8997 (i32 imm:$src4),
8998 (i32 FROUND_NO_EXC))>, EVEX_B;
8999 }
9000}
9001
9002multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9003 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009004 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9005 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009006 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9007 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9008 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9009 (OpNode (_.VT _.RC:$src1),
9010 (_.VT _.RC:$src2),
9011 (_src3VT.VT _src3VT.RC:$src3),
9012 (i32 imm:$src4),
9013 (i32 FROUND_CURRENT))>;
9014
9015 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9016 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9017 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9018 "$src2, $src3, {sae}, $src4",
9019 (OpNode (_.VT _.RC:$src1),
9020 (_.VT _.RC:$src2),
9021 (_src3VT.VT _src3VT.RC:$src3),
9022 (i32 imm:$src4),
9023 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009024 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9025 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9026 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9027 (OpNode (_.VT _.RC:$src1),
9028 (_.VT _.RC:$src2),
9029 (_src3VT.VT (scalar_to_vector
9030 (_src3VT.ScalarLdFrag addr:$src3))),
9031 (i32 imm:$src4),
9032 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009033 }
9034}
9035
9036multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9037 let Predicates = [HasAVX512] in
9038 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9039 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9040 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9041 let Predicates = [HasAVX512, HasVLX] in {
9042 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9043 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9044 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9045 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9046 }
9047}
9048
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009049defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9050 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009051 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009052defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9053 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009054 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009055defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009056 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009057defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009058 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009059
9060
9061
9062// Patterns used to select SSE scalar fp arithmetic instructions from
9063// either:
9064//
9065// (1) a scalar fp operation followed by a blend
9066//
9067// The effect is that the backend no longer emits unnecessary vector
9068// insert instructions immediately after SSE scalar fp instructions
9069// like addss or mulss.
9070//
9071// For example, given the following code:
9072// __m128 foo(__m128 A, __m128 B) {
9073// A[0] += B[0];
9074// return A;
9075// }
9076//
9077// Previously we generated:
9078// addss %xmm0, %xmm1
9079// movss %xmm1, %xmm0
9080//
9081// We now generate:
9082// addss %xmm1, %xmm0
9083//
9084// (2) a vector packed single/double fp operation followed by a vector insert
9085//
9086// The effect is that the backend converts the packed fp instruction
9087// followed by a vector insert into a single SSE scalar fp instruction.
9088//
9089// For example, given the following code:
9090// __m128 foo(__m128 A, __m128 B) {
9091// __m128 C = A + B;
9092// return (__m128) {c[0], a[1], a[2], a[3]};
9093// }
9094//
9095// Previously we generated:
9096// addps %xmm0, %xmm1
9097// movss %xmm1, %xmm0
9098//
9099// We now generate:
9100// addss %xmm1, %xmm0
9101
9102// TODO: Some canonicalization in lowering would simplify the number of
9103// patterns we have to try to match.
9104multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9105 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009106 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009107 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9108 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9109 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009110 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009111 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009112
Craig Topper5625d242016-07-29 06:06:00 +00009113 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009114 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9115 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9116 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009117 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009118 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009119
9120 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009121 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9122 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009123 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9124
9125 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009126 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9127 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009128 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009129
9130 // extracted masked scalar math op with insert via movss
9131 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9132 (scalar_to_vector
9133 (X86selects VK1WM:$mask,
9134 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9135 FR32X:$src2),
9136 FR32X:$src0))),
9137 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9138 VK1WM:$mask, v4f32:$src1,
9139 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009140 }
9141}
9142
9143defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9144defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9145defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9146defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9147
9148multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9149 let Predicates = [HasAVX512] in {
9150 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009151 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9152 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9153 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009154 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009155 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009156
9157 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009158 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9159 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9160 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009161 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009162 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009163
9164 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009165 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9166 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009167 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9168
9169 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009170 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9171 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009172 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009173
9174 // extracted masked scalar math op with insert via movss
9175 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9176 (scalar_to_vector
9177 (X86selects VK1WM:$mask,
9178 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9179 FR64X:$src2),
9180 FR64X:$src0))),
9181 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9182 VK1WM:$mask, v2f64:$src1,
9183 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009184 }
9185}
9186
9187defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9188defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9189defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9190defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;