blob: 96c6f4107195ef1f63375b618b04bd51926f708a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002846 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002847 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002848 case X86ISD::PUNPCKLWD:
2849 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002850 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002851 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002852 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002853 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002854 case X86ISD::PUNPCKHWD:
2855 case X86ISD::PUNPCKHBW:
2856 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002857 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002858 case X86ISD::VPERMILPS:
2859 case X86ISD::VPERMILPSY:
2860 case X86ISD::VPERMILPD:
2861 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002862 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002863 return true;
2864 }
2865 return false;
2866}
2867
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002868static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002869 SDValue V1, SelectionDAG &DAG) {
2870 switch(Opc) {
2871 default: llvm_unreachable("Unknown x86 shuffle node");
2872 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002873 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002874 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002875 return DAG.getNode(Opc, dl, VT, V1);
2876 }
2877
2878 return SDValue();
2879}
2880
2881static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002882 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002883 switch(Opc) {
2884 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002885 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002886 case X86ISD::PSHUFHW:
2887 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002888 case X86ISD::VPERMILPS:
2889 case X86ISD::VPERMILPSY:
2890 case X86ISD::VPERMILPD:
2891 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002892 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2893 }
2894
2895 return SDValue();
2896}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002897
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002898static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2899 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2900 switch(Opc) {
2901 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002902 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002903 case X86ISD::SHUFPD:
2904 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002905 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002906 return DAG.getNode(Opc, dl, VT, V1, V2,
2907 DAG.getConstant(TargetMask, MVT::i8));
2908 }
2909 return SDValue();
2910}
2911
2912static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2913 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2914 switch(Opc) {
2915 default: llvm_unreachable("Unknown x86 shuffle node");
2916 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002917 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002918 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002919 case X86ISD::MOVLPS:
2920 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002921 case X86ISD::MOVSS:
2922 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002923 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002924 case X86ISD::UNPCKLPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002925 case X86ISD::PUNPCKLWD:
2926 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002928 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002929 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002930 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002931 case X86ISD::PUNPCKHWD:
2932 case X86ISD::PUNPCKHBW:
2933 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002934 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935 return DAG.getNode(Opc, dl, VT, V1, V2);
2936 }
2937 return SDValue();
2938}
2939
Dan Gohmand858e902010-04-17 15:26:15 +00002940SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002941 MachineFunction &MF = DAG.getMachineFunction();
2942 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2943 int ReturnAddrIndex = FuncInfo->getRAIndex();
2944
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002945 if (ReturnAddrIndex == 0) {
2946 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002947 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002948 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002949 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002950 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002951 }
2952
Evan Cheng25ab6902006-09-08 06:48:29 +00002953 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002954}
2955
2956
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002957bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2958 bool hasSymbolicDisplacement) {
2959 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002960 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002961 return false;
2962
2963 // If we don't have a symbolic displacement - we don't have any extra
2964 // restrictions.
2965 if (!hasSymbolicDisplacement)
2966 return true;
2967
2968 // FIXME: Some tweaks might be needed for medium code model.
2969 if (M != CodeModel::Small && M != CodeModel::Kernel)
2970 return false;
2971
2972 // For small code model we assume that latest object is 16MB before end of 31
2973 // bits boundary. We may also accept pretty large negative constants knowing
2974 // that all objects are in the positive half of address space.
2975 if (M == CodeModel::Small && Offset < 16*1024*1024)
2976 return true;
2977
2978 // For kernel code model we know that all object resist in the negative half
2979 // of 32bits address space. We may not accept negative offsets, since they may
2980 // be just off and we may accept pretty large positive ones.
2981 if (M == CodeModel::Kernel && Offset > 0)
2982 return true;
2983
2984 return false;
2985}
2986
Evan Chengef41ff62011-06-23 17:54:54 +00002987/// isCalleePop - Determines whether the callee is required to pop its
2988/// own arguments. Callee pop is necessary to support tail calls.
2989bool X86::isCalleePop(CallingConv::ID CallingConv,
2990 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2991 if (IsVarArg)
2992 return false;
2993
2994 switch (CallingConv) {
2995 default:
2996 return false;
2997 case CallingConv::X86_StdCall:
2998 return !is64Bit;
2999 case CallingConv::X86_FastCall:
3000 return !is64Bit;
3001 case CallingConv::X86_ThisCall:
3002 return !is64Bit;
3003 case CallingConv::Fast:
3004 return TailCallOpt;
3005 case CallingConv::GHC:
3006 return TailCallOpt;
3007 }
3008}
3009
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003010/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3011/// specific condition code, returning the condition code and the LHS/RHS of the
3012/// comparison to make.
3013static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3014 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003015 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003016 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3017 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3018 // X > -1 -> X == 0, jump !sign.
3019 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003020 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003021 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3022 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003023 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003024 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003025 // X < 1 -> X <= 0
3026 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003027 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003028 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003029 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003030
Evan Chengd9558e02006-01-06 00:43:03 +00003031 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003032 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003033 case ISD::SETEQ: return X86::COND_E;
3034 case ISD::SETGT: return X86::COND_G;
3035 case ISD::SETGE: return X86::COND_GE;
3036 case ISD::SETLT: return X86::COND_L;
3037 case ISD::SETLE: return X86::COND_LE;
3038 case ISD::SETNE: return X86::COND_NE;
3039 case ISD::SETULT: return X86::COND_B;
3040 case ISD::SETUGT: return X86::COND_A;
3041 case ISD::SETULE: return X86::COND_BE;
3042 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003043 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003044 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003045
Chris Lattner4c78e022008-12-23 23:42:27 +00003046 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003047
Chris Lattner4c78e022008-12-23 23:42:27 +00003048 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003049 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3050 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003051 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3052 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003053 }
3054
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 switch (SetCCOpcode) {
3056 default: break;
3057 case ISD::SETOLT:
3058 case ISD::SETOLE:
3059 case ISD::SETUGT:
3060 case ISD::SETUGE:
3061 std::swap(LHS, RHS);
3062 break;
3063 }
3064
3065 // On a floating point condition, the flags are set as follows:
3066 // ZF PF CF op
3067 // 0 | 0 | 0 | X > Y
3068 // 0 | 0 | 1 | X < Y
3069 // 1 | 0 | 0 | X == Y
3070 // 1 | 1 | 1 | unordered
3071 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003072 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003073 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003074 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 case ISD::SETOLT: // flipped
3076 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003077 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 case ISD::SETOLE: // flipped
3079 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003080 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 case ISD::SETUGT: // flipped
3082 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003083 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 case ISD::SETUGE: // flipped
3085 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003086 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETNE: return X86::COND_NE;
3089 case ISD::SETUO: return X86::COND_P;
3090 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003091 case ISD::SETOEQ:
3092 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003093 }
Evan Chengd9558e02006-01-06 00:43:03 +00003094}
3095
Evan Cheng4a460802006-01-11 00:33:36 +00003096/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3097/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003098/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003099static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003100 switch (X86CC) {
3101 default:
3102 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003103 case X86::COND_B:
3104 case X86::COND_BE:
3105 case X86::COND_E:
3106 case X86::COND_P:
3107 case X86::COND_A:
3108 case X86::COND_AE:
3109 case X86::COND_NE:
3110 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003111 return true;
3112 }
3113}
3114
Evan Chengeb2f9692009-10-27 19:56:55 +00003115/// isFPImmLegal - Returns true if the target can instruction select the
3116/// specified FP immediate natively. If false, the legalizer will
3117/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003118bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003119 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3120 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3121 return true;
3122 }
3123 return false;
3124}
3125
Nate Begeman9008ca62009-04-27 18:41:29 +00003126/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3127/// the specified range (L, H].
3128static bool isUndefOrInRange(int Val, int Low, int Hi) {
3129 return (Val < 0) || (Val >= Low && Val < Hi);
3130}
3131
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003132/// isUndefOrInRange - Return true if every element in Mask, begining
3133/// from position Pos and ending in Pos+Size, falls within the specified
3134/// range (L, L+Pos]. or is undef.
3135static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3136 int Pos, int Size, int Low, int Hi) {
3137 for (int i = Pos, e = Pos+Size; i != e; ++i)
3138 if (!isUndefOrInRange(Mask[i], Low, Hi))
3139 return false;
3140 return true;
3141}
3142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3144/// specified value.
3145static bool isUndefOrEqual(int Val, int CmpVal) {
3146 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003147 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003149}
3150
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003151/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3152/// from position Pos and ending in Pos+Size, falls within the specified
3153/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003154static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3155 int Pos, int Size, int Low) {
3156 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3157 if (!isUndefOrEqual(Mask[i], Low))
3158 return false;
3159 return true;
3160}
3161
Nate Begeman9008ca62009-04-27 18:41:29 +00003162/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3163/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3164/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003165static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003166 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 return (Mask[0] < 2 && Mask[1] < 2);
3170 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003171}
3172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003174 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 N->getMask(M);
3176 return ::isPSHUFDMask(M, N->getValueType(0));
3177}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003178
Nate Begeman9008ca62009-04-27 18:41:29 +00003179/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3180/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003181static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003182 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003183 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 // Lower quadword copied in order or undef.
3186 for (int i = 0; i != 4; ++i)
3187 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003188 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003189
Evan Cheng506d3df2006-03-29 23:07:14 +00003190 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 for (int i = 4; i != 8; ++i)
3192 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Evan Cheng506d3df2006-03-29 23:07:14 +00003195 return true;
3196}
3197
Nate Begeman9008ca62009-04-27 18:41:29 +00003198bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003199 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 N->getMask(M);
3201 return ::isPSHUFHWMask(M, N->getValueType(0));
3202}
Evan Cheng506d3df2006-03-29 23:07:14 +00003203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3205/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003206static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 for (int i = 4; i != 8; ++i)
3212 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 for (int i = 0; i != 4; ++i)
3217 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003221}
3222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003224 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 N->getMask(M);
3226 return ::isPSHUFLWMask(M, N->getValueType(0));
3227}
3228
Nate Begemana09008b2009-10-19 02:17:23 +00003229/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3230/// is suitable for input to PALIGNR.
3231static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003232 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003233 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003234 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3235 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003236
Nate Begemana09008b2009-10-19 02:17:23 +00003237 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003238 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003239 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Nate Begemana09008b2009-10-19 02:17:23 +00003241 for (i = 0; i != e; ++i)
3242 if (Mask[i] >= 0)
3243 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Nate Begemana09008b2009-10-19 02:17:23 +00003245 // All undef, not a palignr.
3246 if (i == e)
3247 return false;
3248
Eli Friedman63f8dde2011-07-25 21:36:45 +00003249 // Make sure we're shifting in the right direction.
3250 if (Mask[i] <= i)
3251 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003252
3253 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003254
Nate Begemana09008b2009-10-19 02:17:23 +00003255 // Check the rest of the elements to see if they are consecutive.
3256 for (++i; i != e; ++i) {
3257 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003258 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003259 return false;
3260 }
3261 return true;
3262}
3263
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003264/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3265/// specifies a shuffle of elements that is suitable for input to 256-bit
3266/// VSHUFPSY.
3267static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3268 const X86Subtarget *Subtarget) {
3269 int NumElems = VT.getVectorNumElements();
3270
3271 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3272 return false;
3273
3274 if (NumElems != 8)
3275 return false;
3276
3277 // VSHUFPSY divides the resulting vector into 4 chunks.
3278 // The sources are also splitted into 4 chunks, and each destination
3279 // chunk must come from a different source chunk.
3280 //
3281 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3282 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3283 //
3284 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3285 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3286 //
3287 int QuarterSize = NumElems/4;
3288 int HalfSize = QuarterSize*2;
3289 for (int i = 0; i < QuarterSize; ++i)
3290 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3291 return false;
3292 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3293 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3294 return false;
3295
3296 // The mask of the second half must be the same as the first but with
3297 // the appropriate offsets. This works in the same way as VPERMILPS
3298 // works with masks.
3299 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3300 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3301 return false;
3302 int FstHalfIdx = i-HalfSize;
3303 if (Mask[FstHalfIdx] < 0)
3304 continue;
3305 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3306 return false;
3307 }
3308 for (int i = QuarterSize*3; i < NumElems; ++i) {
3309 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3310 return false;
3311 int FstHalfIdx = i-HalfSize;
3312 if (Mask[FstHalfIdx] < 0)
3313 continue;
3314 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3315 return false;
3316
3317 }
3318
3319 return true;
3320}
3321
3322/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3323/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3324static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3325 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3326 EVT VT = SVOp->getValueType(0);
3327 int NumElems = VT.getVectorNumElements();
3328
3329 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3330 "Only supports v8i32 and v8f32 types");
3331
3332 int HalfSize = NumElems/2;
3333 unsigned Mask = 0;
3334 for (int i = 0; i != NumElems ; ++i) {
3335 if (SVOp->getMaskElt(i) < 0)
3336 continue;
3337 // The mask of the first half must be equal to the second one.
3338 unsigned Shamt = (i%HalfSize)*2;
3339 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3340 Mask |= Elt << Shamt;
3341 }
3342
3343 return Mask;
3344}
3345
3346/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3347/// specifies a shuffle of elements that is suitable for input to 256-bit
3348/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3349/// version and the mask of the second half isn't binded with the first
3350/// one.
3351static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3352 const X86Subtarget *Subtarget) {
3353 int NumElems = VT.getVectorNumElements();
3354
3355 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3356 return false;
3357
3358 if (NumElems != 4)
3359 return false;
3360
3361 // VSHUFPSY divides the resulting vector into 4 chunks.
3362 // The sources are also splitted into 4 chunks, and each destination
3363 // chunk must come from a different source chunk.
3364 //
3365 // SRC1 => X3 X2 X1 X0
3366 // SRC2 => Y3 Y2 Y1 Y0
3367 //
3368 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3369 //
3370 int QuarterSize = NumElems/4;
3371 int HalfSize = QuarterSize*2;
3372 for (int i = 0; i < QuarterSize; ++i)
3373 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3374 return false;
3375 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3376 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3377 return false;
3378 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3379 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3380 return false;
3381 for (int i = QuarterSize*3; i < NumElems; ++i)
3382 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3383 return false;
3384
3385 return true;
3386}
3387
3388/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3389/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3390static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3391 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3392 EVT VT = SVOp->getValueType(0);
3393 int NumElems = VT.getVectorNumElements();
3394
3395 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3396 "Only supports v4i64 and v4f64 types");
3397
3398 int HalfSize = NumElems/2;
3399 unsigned Mask = 0;
3400 for (int i = 0; i != NumElems ; ++i) {
3401 if (SVOp->getMaskElt(i) < 0)
3402 continue;
3403 int Elt = SVOp->getMaskElt(i) % HalfSize;
3404 Mask |= Elt << i;
3405 }
3406
3407 return Mask;
3408}
3409
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003410/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3411/// the two vector operands have swapped position.
3412static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3413 unsigned NumElems = VT.getVectorNumElements();
3414 for (unsigned i = 0; i != NumElems; ++i) {
3415 int idx = Mask[i];
3416 if (idx < 0)
3417 continue;
3418 else if (idx < (int)NumElems)
3419 Mask[i] = idx + NumElems;
3420 else
3421 Mask[i] = idx - NumElems;
3422 }
3423}
3424
3425/// isCommutedVSHUFP() - Return true if swapping operands will
3426/// allow to use the "vshufpd" or "vshufps" instruction
3427/// for 256-bit vectors
3428static bool isCommutedVSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3429 const X86Subtarget *Subtarget) {
3430
3431 unsigned NumElems = VT.getVectorNumElements();
3432 if ((VT.getSizeInBits() != 256) || ((NumElems != 4) && (NumElems != 8)))
3433 return false;
3434
3435 SmallVector<int, 8> CommutedMask;
3436 for (unsigned i = 0; i < NumElems; ++i)
3437 CommutedMask.push_back(Mask[i]);
3438
3439 CommuteVectorShuffleMask(CommutedMask, VT);
3440 return (NumElems == 4) ? isVSHUFPDYMask(CommutedMask, VT, Subtarget):
3441 isVSHUFPSYMask(CommutedMask, VT, Subtarget);
3442}
3443
3444
Evan Cheng14aed5e2006-03-24 01:18:28 +00003445/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003446/// specifies a shuffle of elements that is suitable for input to 128-bit
3447/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003448static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003450
3451 if (VT.getSizeInBits() != 128)
3452 return false;
3453
Nate Begeman9008ca62009-04-27 18:41:29 +00003454 if (NumElems != 2 && NumElems != 4)
3455 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003456
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 int Half = NumElems / 2;
3458 for (int i = 0; i < Half; ++i)
3459 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003460 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 for (int i = Half; i < NumElems; ++i)
3462 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003463 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003464
Evan Cheng14aed5e2006-03-24 01:18:28 +00003465 return true;
3466}
3467
Nate Begeman9008ca62009-04-27 18:41:29 +00003468bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3469 SmallVector<int, 8> M;
3470 N->getMask(M);
3471 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003472}
3473
Evan Cheng213d2cf2007-05-17 18:45:50 +00003474/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003475/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3476/// half elements to come from vector 1 (which would equal the dest.) and
3477/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003478static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003479 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003480
3481 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003483
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 int Half = NumElems / 2;
3485 for (int i = 0; i < Half; ++i)
3486 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003487 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003488 for (int i = Half; i < NumElems; ++i)
3489 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003490 return false;
3491 return true;
3492}
3493
Nate Begeman9008ca62009-04-27 18:41:29 +00003494static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3495 SmallVector<int, 8> M;
3496 N->getMask(M);
3497 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003498}
3499
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003500/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3501/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003502bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003503 EVT VT = N->getValueType(0);
3504 unsigned NumElems = VT.getVectorNumElements();
3505
3506 if (VT.getSizeInBits() != 128)
3507 return false;
3508
3509 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003510 return false;
3511
Evan Cheng2064a2b2006-03-28 06:50:32 +00003512 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003513 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3514 isUndefOrEqual(N->getMaskElt(1), 7) &&
3515 isUndefOrEqual(N->getMaskElt(2), 2) &&
3516 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003517}
3518
Nate Begeman0b10b912009-11-07 23:17:15 +00003519/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3520/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3521/// <2, 3, 2, 3>
3522bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003523 EVT VT = N->getValueType(0);
3524 unsigned NumElems = VT.getVectorNumElements();
3525
3526 if (VT.getSizeInBits() != 128)
3527 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003528
Nate Begeman0b10b912009-11-07 23:17:15 +00003529 if (NumElems != 4)
3530 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003531
Nate Begeman0b10b912009-11-07 23:17:15 +00003532 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003533 isUndefOrEqual(N->getMaskElt(1), 3) &&
3534 isUndefOrEqual(N->getMaskElt(2), 2) &&
3535 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003536}
3537
Evan Cheng5ced1d82006-04-06 23:23:56 +00003538/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3539/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003540bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3541 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003542
Evan Cheng5ced1d82006-04-06 23:23:56 +00003543 if (NumElems != 2 && NumElems != 4)
3544 return false;
3545
Evan Chengc5cdff22006-04-07 21:53:05 +00003546 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003548 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003549
Evan Chengc5cdff22006-04-07 21:53:05 +00003550 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003552 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003553
3554 return true;
3555}
3556
Nate Begeman0b10b912009-11-07 23:17:15 +00003557/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3558/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3559bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003560 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003561
David Greenea20244d2011-03-02 17:23:43 +00003562 if ((NumElems != 2 && NumElems != 4)
3563 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003564 return false;
3565
Evan Chengc5cdff22006-04-07 21:53:05 +00003566 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003568 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003569
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 for (unsigned i = 0; i < NumElems/2; ++i)
3571 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003572 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003573
3574 return true;
3575}
3576
Evan Cheng0038e592006-03-28 00:39:58 +00003577/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3578/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003579static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003580 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003582
3583 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3584 "Unsupported vector type for unpckh");
3585
Craig Topper6347e862011-11-21 06:57:39 +00003586 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003587 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003588 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003589
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003590 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3591 // independently on 128-bit lanes.
3592 unsigned NumLanes = VT.getSizeInBits()/128;
3593 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003594
3595 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003596 unsigned End = NumLaneElts;
3597 for (unsigned s = 0; s < NumLanes; ++s) {
3598 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003599 i != End;
3600 i += 2, ++j) {
3601 int BitI = Mask[i];
3602 int BitI1 = Mask[i+1];
3603 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003604 return false;
David Greenea20244d2011-03-02 17:23:43 +00003605 if (V2IsSplat) {
3606 if (!isUndefOrEqual(BitI1, NumElts))
3607 return false;
3608 } else {
3609 if (!isUndefOrEqual(BitI1, j + NumElts))
3610 return false;
3611 }
Evan Cheng39623da2006-04-20 08:58:49 +00003612 }
David Greenea20244d2011-03-02 17:23:43 +00003613 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003614 Start += NumLaneElts;
3615 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003616 }
David Greenea20244d2011-03-02 17:23:43 +00003617
Evan Cheng0038e592006-03-28 00:39:58 +00003618 return true;
3619}
3620
Craig Topper6347e862011-11-21 06:57:39 +00003621bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 SmallVector<int, 8> M;
3623 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003624 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003625}
3626
Evan Cheng4fcb9222006-03-28 02:43:26 +00003627/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3628/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003629static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003630 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003632
3633 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3634 "Unsupported vector type for unpckh");
3635
Craig Topper6347e862011-11-21 06:57:39 +00003636 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003637 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003639
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003640 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3641 // independently on 128-bit lanes.
3642 unsigned NumLanes = VT.getSizeInBits()/128;
3643 unsigned NumLaneElts = NumElts/NumLanes;
3644
3645 unsigned Start = 0;
3646 unsigned End = NumLaneElts;
3647 for (unsigned l = 0; l != NumLanes; ++l) {
3648 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3649 i != End; i += 2, ++j) {
3650 int BitI = Mask[i];
3651 int BitI1 = Mask[i+1];
3652 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003653 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003654 if (V2IsSplat) {
3655 if (isUndefOrEqual(BitI1, NumElts))
3656 return false;
3657 } else {
3658 if (!isUndefOrEqual(BitI1, j+NumElts))
3659 return false;
3660 }
Evan Cheng39623da2006-04-20 08:58:49 +00003661 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003662 // Process the next 128 bits.
3663 Start += NumLaneElts;
3664 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003665 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003666 return true;
3667}
3668
Craig Topper6347e862011-11-21 06:57:39 +00003669bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003670 SmallVector<int, 8> M;
3671 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003672 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003673}
3674
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003675/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3676/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3677/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003678static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003679 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003680 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003682
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003683 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3684 // FIXME: Need a better way to get rid of this, there's no latency difference
3685 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3686 // the former later. We should also remove the "_undef" special mask.
3687 if (NumElems == 4 && VT.getSizeInBits() == 256)
3688 return false;
3689
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003690 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3691 // independently on 128-bit lanes.
3692 unsigned NumLanes = VT.getSizeInBits() / 128;
3693 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003694
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003695 for (unsigned s = 0; s < NumLanes; ++s) {
3696 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3697 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003698 i += 2, ++j) {
3699 int BitI = Mask[i];
3700 int BitI1 = Mask[i+1];
3701
3702 if (!isUndefOrEqual(BitI, j))
3703 return false;
3704 if (!isUndefOrEqual(BitI1, j))
3705 return false;
3706 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003707 }
David Greenea20244d2011-03-02 17:23:43 +00003708
Rafael Espindola15684b22009-04-24 12:40:33 +00003709 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003710}
3711
Nate Begeman9008ca62009-04-27 18:41:29 +00003712bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3713 SmallVector<int, 8> M;
3714 N->getMask(M);
3715 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3716}
3717
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003718/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3719/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3720/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003721static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003723 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3724 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003725
Nate Begeman9008ca62009-04-27 18:41:29 +00003726 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3727 int BitI = Mask[i];
3728 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003729 if (!isUndefOrEqual(BitI, j))
3730 return false;
3731 if (!isUndefOrEqual(BitI1, j))
3732 return false;
3733 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003734 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003735}
3736
Nate Begeman9008ca62009-04-27 18:41:29 +00003737bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3738 SmallVector<int, 8> M;
3739 N->getMask(M);
3740 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3741}
3742
Evan Cheng017dcc62006-04-21 01:05:10 +00003743/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3744/// specifies a shuffle of elements that is suitable for input to MOVSS,
3745/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003746static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003747 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003748 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003749
3750 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003751
Nate Begeman9008ca62009-04-27 18:41:29 +00003752 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003753 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003754
Nate Begeman9008ca62009-04-27 18:41:29 +00003755 for (int i = 1; i < NumElts; ++i)
3756 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003757 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003758
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003759 return true;
3760}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003761
Nate Begeman9008ca62009-04-27 18:41:29 +00003762bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3763 SmallVector<int, 8> M;
3764 N->getMask(M);
3765 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003766}
3767
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003768/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3769/// as permutations between 128-bit chunks or halves. As an example: this
3770/// shuffle bellow:
3771/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3772/// The first half comes from the second half of V1 and the second half from the
3773/// the second half of V2.
3774static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3775 const X86Subtarget *Subtarget) {
3776 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3777 return false;
3778
3779 // The shuffle result is divided into half A and half B. In total the two
3780 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3781 // B must come from C, D, E or F.
3782 int HalfSize = VT.getVectorNumElements()/2;
3783 bool MatchA = false, MatchB = false;
3784
3785 // Check if A comes from one of C, D, E, F.
3786 for (int Half = 0; Half < 4; ++Half) {
3787 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3788 MatchA = true;
3789 break;
3790 }
3791 }
3792
3793 // Check if B comes from one of C, D, E, F.
3794 for (int Half = 0; Half < 4; ++Half) {
3795 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3796 MatchB = true;
3797 break;
3798 }
3799 }
3800
3801 return MatchA && MatchB;
3802}
3803
3804/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3805/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3806static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3807 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3808 EVT VT = SVOp->getValueType(0);
3809
3810 int HalfSize = VT.getVectorNumElements()/2;
3811
3812 int FstHalf = 0, SndHalf = 0;
3813 for (int i = 0; i < HalfSize; ++i) {
3814 if (SVOp->getMaskElt(i) > 0) {
3815 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3816 break;
3817 }
3818 }
3819 for (int i = HalfSize; i < HalfSize*2; ++i) {
3820 if (SVOp->getMaskElt(i) > 0) {
3821 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3822 break;
3823 }
3824 }
3825
3826 return (FstHalf | (SndHalf << 4));
3827}
3828
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003829/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3830/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3831/// Note that VPERMIL mask matching is different depending whether theunderlying
3832/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3833/// to the same elements of the low, but to the higher half of the source.
3834/// In VPERMILPD the two lanes could be shuffled independently of each other
3835/// with the same restriction that lanes can't be crossed.
3836static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3837 const X86Subtarget *Subtarget) {
3838 int NumElts = VT.getVectorNumElements();
3839 int NumLanes = VT.getSizeInBits()/128;
3840
3841 if (!Subtarget->hasAVX())
3842 return false;
3843
Eli Friedmandca62d52011-10-10 22:28:47 +00003844 // Only match 256-bit with 64-bit types
3845 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003846 return false;
3847
3848 // The mask on the high lane is independent of the low. Both can match
3849 // any element in inside its own lane, but can't cross.
3850 int LaneSize = NumElts/NumLanes;
3851 for (int l = 0; l < NumLanes; ++l)
3852 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3853 int LaneStart = l*LaneSize;
3854 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3855 return false;
3856 }
3857
3858 return true;
3859}
3860
3861/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3862/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3863/// Note that VPERMIL mask matching is different depending whether theunderlying
3864/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3865/// to the same elements of the low, but to the higher half of the source.
3866/// In VPERMILPD the two lanes could be shuffled independently of each other
3867/// with the same restriction that lanes can't be crossed.
3868static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3869 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003870 unsigned NumElts = VT.getVectorNumElements();
3871 unsigned NumLanes = VT.getSizeInBits()/128;
3872
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003873 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003874 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003875
Eli Friedmandca62d52011-10-10 22:28:47 +00003876 // Only match 256-bit with 32-bit types
3877 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003878 return false;
3879
3880 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003881 // they can differ if any of the corresponding index in a lane is undef
3882 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003883 int LaneSize = NumElts/NumLanes;
3884 for (int i = 0; i < LaneSize; ++i) {
3885 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003886 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3887 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3888
3889 if (!HighValid || !LowValid)
3890 return false;
3891 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003892 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003893 if (Mask[HighElt]-Mask[i] != LaneSize)
3894 return false;
3895 }
3896
3897 return true;
3898}
3899
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003900/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3901/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3902static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003903 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3904 EVT VT = SVOp->getValueType(0);
3905
3906 int NumElts = VT.getVectorNumElements();
3907 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003908 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003909
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003910 // Although the mask is equal for both lanes do it twice to get the cases
3911 // where a mask will match because the same mask element is undef on the
3912 // first half but valid on the second. This would get pathological cases
3913 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003914 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003915 for (int l = 0; l < NumLanes; ++l) {
3916 for (int i = 0; i < LaneSize; ++i) {
3917 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3918 if (MaskElt < 0)
3919 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003920 if (MaskElt >= LaneSize)
3921 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003922 Mask |= MaskElt << (i*2);
3923 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003924 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003925
3926 return Mask;
3927}
3928
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003929/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3930/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3931static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3932 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3933 EVT VT = SVOp->getValueType(0);
3934
3935 int NumElts = VT.getVectorNumElements();
3936 int NumLanes = VT.getSizeInBits()/128;
3937
3938 unsigned Mask = 0;
3939 int LaneSize = NumElts/NumLanes;
3940 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003941 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3942 int MaskElt = SVOp->getMaskElt(i);
3943 if (MaskElt < 0)
3944 continue;
3945 Mask |= (MaskElt-l*LaneSize) << i;
3946 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003947
3948 return Mask;
3949}
3950
Evan Cheng017dcc62006-04-21 01:05:10 +00003951/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3952/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003953/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003954static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 bool V2IsSplat = false, bool V2IsUndef = false) {
3956 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003957 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003958 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003959
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003961 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003962
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 for (int i = 1; i < NumOps; ++i)
3964 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3965 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3966 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003967 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003968
Evan Cheng39623da2006-04-20 08:58:49 +00003969 return true;
3970}
3971
Nate Begeman9008ca62009-04-27 18:41:29 +00003972static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003973 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 SmallVector<int, 8> M;
3975 N->getMask(M);
3976 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003977}
3978
Evan Chengd9539472006-04-14 21:59:03 +00003979/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3980/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003981/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3982bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3983 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003984 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003985 return false;
3986
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003987 // The second vector must be undef
3988 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3989 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003990
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003991 EVT VT = N->getValueType(0);
3992 unsigned NumElems = VT.getVectorNumElements();
3993
3994 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3995 (VT.getSizeInBits() == 256 && NumElems != 8))
3996 return false;
3997
3998 // "i+1" is the value the indexed mask element must have
3999 for (unsigned i = 0; i < NumElems; i += 2)
4000 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
4001 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004003
4004 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004005}
4006
4007/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4008/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004009/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
4010bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
4011 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00004012 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00004013 return false;
4014
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004015 // The second vector must be undef
4016 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
4017 return false;
4018
4019 EVT VT = N->getValueType(0);
4020 unsigned NumElems = VT.getVectorNumElements();
4021
4022 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
4023 (VT.getSizeInBits() == 256 && NumElems != 8))
4024 return false;
4025
4026 // "i" is the value the indexed mask element must have
4027 for (unsigned i = 0; i < NumElems; i += 2)
4028 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
4029 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004031
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004032 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004033}
4034
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004035/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4036/// specifies a shuffle of elements that is suitable for input to 256-bit
4037/// version of MOVDDUP.
4038static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
4039 const X86Subtarget *Subtarget) {
4040 EVT VT = N->getValueType(0);
4041 int NumElts = VT.getVectorNumElements();
4042 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
4043
4044 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
4045 !V2IsUndef || NumElts != 4)
4046 return false;
4047
4048 for (int i = 0; i != NumElts/2; ++i)
4049 if (!isUndefOrEqual(N->getMaskElt(i), 0))
4050 return false;
4051 for (int i = NumElts/2; i != NumElts; ++i)
4052 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
4053 return false;
4054 return true;
4055}
4056
Evan Cheng0b457f02008-09-25 20:50:48 +00004057/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004058/// specifies a shuffle of elements that is suitable for input to 128-bit
4059/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00004060bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004061 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004062
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004063 if (VT.getSizeInBits() != 128)
4064 return false;
4065
4066 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 for (int i = 0; i < e; ++i)
4068 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004069 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 for (int i = 0; i < e; ++i)
4071 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004072 return false;
4073 return true;
4074}
4075
David Greenec38a03e2011-02-03 15:50:00 +00004076/// isVEXTRACTF128Index - Return true if the specified
4077/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4078/// suitable for input to VEXTRACTF128.
4079bool X86::isVEXTRACTF128Index(SDNode *N) {
4080 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4081 return false;
4082
4083 // The index should be aligned on a 128-bit boundary.
4084 uint64_t Index =
4085 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4086
4087 unsigned VL = N->getValueType(0).getVectorNumElements();
4088 unsigned VBits = N->getValueType(0).getSizeInBits();
4089 unsigned ElSize = VBits / VL;
4090 bool Result = (Index * ElSize) % 128 == 0;
4091
4092 return Result;
4093}
4094
David Greeneccacdc12011-02-04 16:08:29 +00004095/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4096/// operand specifies a subvector insert that is suitable for input to
4097/// VINSERTF128.
4098bool X86::isVINSERTF128Index(SDNode *N) {
4099 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4100 return false;
4101
4102 // The index should be aligned on a 128-bit boundary.
4103 uint64_t Index =
4104 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4105
4106 unsigned VL = N->getValueType(0).getVectorNumElements();
4107 unsigned VBits = N->getValueType(0).getSizeInBits();
4108 unsigned ElSize = VBits / VL;
4109 bool Result = (Index * ElSize) % 128 == 0;
4110
4111 return Result;
4112}
4113
Evan Cheng63d33002006-03-22 08:01:21 +00004114/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004115/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004116unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4118 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4119
Evan Chengb9df0ca2006-03-22 02:53:00 +00004120 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4121 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 for (int i = 0; i < NumOperands; ++i) {
4123 int Val = SVOp->getMaskElt(NumOperands-i-1);
4124 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004125 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004126 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004127 if (i != NumOperands - 1)
4128 Mask <<= Shift;
4129 }
Evan Cheng63d33002006-03-22 08:01:21 +00004130 return Mask;
4131}
4132
Evan Cheng506d3df2006-03-29 23:07:14 +00004133/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004134/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004135unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004137 unsigned Mask = 0;
4138 // 8 nodes, but we only care about the last 4.
4139 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 int Val = SVOp->getMaskElt(i);
4141 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004142 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004143 if (i != 4)
4144 Mask <<= 2;
4145 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004146 return Mask;
4147}
4148
4149/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004150/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004151unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004153 unsigned Mask = 0;
4154 // 8 nodes, but we only care about the first 4.
4155 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 int Val = SVOp->getMaskElt(i);
4157 if (Val >= 0)
4158 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004159 if (i != 0)
4160 Mask <<= 2;
4161 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004162 return Mask;
4163}
4164
Nate Begemana09008b2009-10-19 02:17:23 +00004165/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4166/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4167unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4168 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4169 EVT VVT = N->getValueType(0);
4170 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4171 int Val = 0;
4172
4173 unsigned i, e;
4174 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4175 Val = SVOp->getMaskElt(i);
4176 if (Val >= 0)
4177 break;
4178 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004179 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004180 return (Val - i) * EltSize;
4181}
4182
David Greenec38a03e2011-02-03 15:50:00 +00004183/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4184/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4185/// instructions.
4186unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4187 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4188 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4189
4190 uint64_t Index =
4191 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4192
4193 EVT VecVT = N->getOperand(0).getValueType();
4194 EVT ElVT = VecVT.getVectorElementType();
4195
4196 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004197 return Index / NumElemsPerChunk;
4198}
4199
David Greeneccacdc12011-02-04 16:08:29 +00004200/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4201/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4202/// instructions.
4203unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4204 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4205 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4206
4207 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004208 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004209
4210 EVT VecVT = N->getValueType(0);
4211 EVT ElVT = VecVT.getVectorElementType();
4212
4213 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004214 return Index / NumElemsPerChunk;
4215}
4216
Evan Cheng37b73872009-07-30 08:33:02 +00004217/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4218/// constant +0.0.
4219bool X86::isZeroNode(SDValue Elt) {
4220 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004221 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004222 (isa<ConstantFPSDNode>(Elt) &&
4223 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4224}
4225
Nate Begeman9008ca62009-04-27 18:41:29 +00004226/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4227/// their permute mask.
4228static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4229 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004230 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004231 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004232 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004233
Nate Begeman5a5ca152009-04-29 05:20:52 +00004234 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 int idx = SVOp->getMaskElt(i);
4236 if (idx < 0)
4237 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004238 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004240 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004242 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4244 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004245}
4246
Evan Cheng533a0aa2006-04-19 20:35:22 +00004247/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4248/// match movhlps. The lower half elements should come from upper half of
4249/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004250/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004251static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004252 EVT VT = Op->getValueType(0);
4253 if (VT.getSizeInBits() != 128)
4254 return false;
4255 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004256 return false;
4257 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004259 return false;
4260 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004262 return false;
4263 return true;
4264}
4265
Evan Cheng5ced1d82006-04-06 23:23:56 +00004266/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004267/// is promoted to a vector. It also returns the LoadSDNode by reference if
4268/// required.
4269static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004270 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4271 return false;
4272 N = N->getOperand(0).getNode();
4273 if (!ISD::isNON_EXTLoad(N))
4274 return false;
4275 if (LD)
4276 *LD = cast<LoadSDNode>(N);
4277 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004278}
4279
Dan Gohman65fd6562011-11-03 21:49:52 +00004280// Test whether the given value is a vector value which will be legalized
4281// into a load.
4282static bool WillBeConstantPoolLoad(SDNode *N) {
4283 if (N->getOpcode() != ISD::BUILD_VECTOR)
4284 return false;
4285
4286 // Check for any non-constant elements.
4287 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4288 switch (N->getOperand(i).getNode()->getOpcode()) {
4289 case ISD::UNDEF:
4290 case ISD::ConstantFP:
4291 case ISD::Constant:
4292 break;
4293 default:
4294 return false;
4295 }
4296
4297 // Vectors of all-zeros and all-ones are materialized with special
4298 // instructions rather than being loaded.
4299 return !ISD::isBuildVectorAllZeros(N) &&
4300 !ISD::isBuildVectorAllOnes(N);
4301}
4302
Evan Cheng533a0aa2006-04-19 20:35:22 +00004303/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4304/// match movlp{s|d}. The lower half elements should come from lower half of
4305/// V1 (and in order), and the upper half elements should come from the upper
4306/// half of V2 (and in order). And since V1 will become the source of the
4307/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004308static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4309 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004310 EVT VT = Op->getValueType(0);
4311 if (VT.getSizeInBits() != 128)
4312 return false;
4313
Evan Cheng466685d2006-10-09 20:57:25 +00004314 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004315 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004316 // Is V2 is a vector load, don't do this transformation. We will try to use
4317 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004318 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004319 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004320
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004321 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004322
Evan Cheng533a0aa2006-04-19 20:35:22 +00004323 if (NumElems != 2 && NumElems != 4)
4324 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004325 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004327 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004328 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004330 return false;
4331 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004332}
4333
Evan Cheng39623da2006-04-20 08:58:49 +00004334/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4335/// all the same.
4336static bool isSplatVector(SDNode *N) {
4337 if (N->getOpcode() != ISD::BUILD_VECTOR)
4338 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004339
Dan Gohman475871a2008-07-27 21:46:04 +00004340 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004341 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4342 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004343 return false;
4344 return true;
4345}
4346
Evan Cheng213d2cf2007-05-17 18:45:50 +00004347/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004348/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004349/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004350static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004351 SDValue V1 = N->getOperand(0);
4352 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004353 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4354 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004356 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004358 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4359 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004360 if (Opc != ISD::BUILD_VECTOR ||
4361 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 return false;
4363 } else if (Idx >= 0) {
4364 unsigned Opc = V1.getOpcode();
4365 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4366 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004367 if (Opc != ISD::BUILD_VECTOR ||
4368 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004369 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004370 }
4371 }
4372 return true;
4373}
4374
4375/// getZeroVector - Returns a vector of specified type with all zero elements.
4376///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004377static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004378 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004379 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004380
Dale Johannesen0488fb62010-09-30 23:57:10 +00004381 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004382 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004383 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004384 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004385 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004386 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4387 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4388 } else { // SSE1
4389 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4390 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4391 }
4392 } else if (VT.getSizeInBits() == 256) { // AVX
4393 // 256-bit logic and arithmetic instructions in AVX are
4394 // all floating-point, no support for integer ops. Default
4395 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004397 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4398 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004399 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004400 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004401}
4402
Chris Lattner8a594482007-11-25 00:24:49 +00004403/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004404/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4405/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4406/// Then bitcast to their original type, ensuring they get CSE'd.
4407static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4408 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004409 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004410 assert((VT.is128BitVector() || VT.is256BitVector())
4411 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004412
Owen Anderson825b72b2009-08-11 20:47:22 +00004413 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004414 SDValue Vec;
4415 if (VT.getSizeInBits() == 256) {
4416 if (HasAVX2) { // AVX2
4417 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4418 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4419 } else { // AVX
4420 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4421 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4422 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4423 Vec = Insert128BitVector(InsV, Vec,
4424 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4425 }
4426 } else {
4427 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004428 }
4429
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004430 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004431}
4432
Evan Cheng39623da2006-04-20 08:58:49 +00004433/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4434/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004435static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004436 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004437 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004438
Evan Cheng39623da2006-04-20 08:58:49 +00004439 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 SmallVector<int, 8> MaskVec;
4441 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004442
Nate Begeman5a5ca152009-04-29 05:20:52 +00004443 for (unsigned i = 0; i != NumElems; ++i) {
4444 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 MaskVec[i] = NumElems;
4446 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004447 }
Evan Cheng39623da2006-04-20 08:58:49 +00004448 }
Evan Cheng39623da2006-04-20 08:58:49 +00004449 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004450 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4451 SVOp->getOperand(1), &MaskVec[0]);
4452 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004453}
4454
Evan Cheng017dcc62006-04-21 01:05:10 +00004455/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4456/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004457static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 SDValue V2) {
4459 unsigned NumElems = VT.getVectorNumElements();
4460 SmallVector<int, 8> Mask;
4461 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004462 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 Mask.push_back(i);
4464 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004465}
4466
Nate Begeman9008ca62009-04-27 18:41:29 +00004467/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004468static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 SDValue V2) {
4470 unsigned NumElems = VT.getVectorNumElements();
4471 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004472 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004473 Mask.push_back(i);
4474 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004475 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004476 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004477}
4478
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004479/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004480static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 SDValue V2) {
4482 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004483 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004485 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004486 Mask.push_back(i + Half);
4487 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004488 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004490}
4491
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004492// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004493// a generic shuffle instruction because the target has no such instructions.
4494// Generate shuffles which repeat i16 and i8 several times until they can be
4495// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004496static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004497 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004499 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004500
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 while (NumElems > 4) {
4502 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004503 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004505 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 EltNo -= NumElems/2;
4507 }
4508 NumElems >>= 1;
4509 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004510 return V;
4511}
Eric Christopherfd179292009-08-27 18:07:15 +00004512
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004513/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4514static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4515 EVT VT = V.getValueType();
4516 DebugLoc dl = V.getDebugLoc();
4517 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4518 && "Vector size not supported");
4519
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004520 if (VT.getSizeInBits() == 128) {
4521 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004522 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004523 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4524 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004525 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004526 // To use VPERMILPS to splat scalars, the second half of indicies must
4527 // refer to the higher part, which is a duplication of the lower one,
4528 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004529 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4530 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004531
4532 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4533 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4534 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004535 }
4536
4537 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4538}
4539
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004540/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004541static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4542 EVT SrcVT = SV->getValueType(0);
4543 SDValue V1 = SV->getOperand(0);
4544 DebugLoc dl = SV->getDebugLoc();
4545
4546 int EltNo = SV->getSplatIndex();
4547 int NumElems = SrcVT.getVectorNumElements();
4548 unsigned Size = SrcVT.getSizeInBits();
4549
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004550 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4551 "Unknown how to promote splat for type");
4552
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004553 // Extract the 128-bit part containing the splat element and update
4554 // the splat element index when it refers to the higher register.
4555 if (Size == 256) {
4556 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4557 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4558 if (Idx > 0)
4559 EltNo -= NumElems/2;
4560 }
4561
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004562 // All i16 and i8 vector types can't be used directly by a generic shuffle
4563 // instruction because the target has no such instruction. Generate shuffles
4564 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004565 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004566 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004567 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004568 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004569
4570 // Recreate the 256-bit vector and place the same 128-bit vector
4571 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004572 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004573 if (Size == 256) {
4574 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4575 DAG.getConstant(0, MVT::i32), DAG, dl);
4576 V1 = Insert128BitVector(InsV, V1,
4577 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4578 }
4579
4580 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004581}
4582
Evan Chengba05f722006-04-21 23:03:30 +00004583/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004584/// vector of zero or undef vector. This produces a shuffle where the low
4585/// element of V2 is swizzled into the zero/undef vector, landing at element
4586/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004587static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004588 bool isZero, bool HasXMMInt,
4589 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004591 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004592 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 unsigned NumElems = VT.getVectorNumElements();
4594 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004595 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 // If this is the insertion idx, put the low elt of V2 here.
4597 MaskVec.push_back(i == Idx ? NumElems : i);
4598 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004599}
4600
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4602/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004603static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4604 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004605 if (Depth == 6)
4606 return SDValue(); // Limit search depth.
4607
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 SDValue V = SDValue(N, 0);
4609 EVT VT = V.getValueType();
4610 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004611
4612 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4613 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4614 Index = SV->getMaskElt(Index);
4615
4616 if (Index < 0)
4617 return DAG.getUNDEF(VT.getVectorElementType());
4618
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004619 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004620 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004621 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004622 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004623
4624 // Recurse into target specific vector shuffles to find scalars.
4625 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004626 int NumElems = VT.getVectorNumElements();
4627 SmallVector<unsigned, 16> ShuffleMask;
4628 SDValue ImmN;
4629
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004630 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004631 case X86ISD::SHUFPS:
4632 case X86ISD::SHUFPD:
4633 ImmN = N->getOperand(N->getNumOperands()-1);
4634 DecodeSHUFPSMask(NumElems,
4635 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4636 ShuffleMask);
4637 break;
4638 case X86ISD::PUNPCKHBW:
4639 case X86ISD::PUNPCKHWD:
4640 case X86ISD::PUNPCKHDQ:
4641 case X86ISD::PUNPCKHQDQ:
4642 DecodePUNPCKHMask(NumElems, ShuffleMask);
4643 break;
4644 case X86ISD::UNPCKHPS:
4645 case X86ISD::UNPCKHPD:
Craig Topperf7de5772011-11-22 01:57:35 +00004646 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004647 break;
4648 case X86ISD::PUNPCKLBW:
4649 case X86ISD::PUNPCKLWD:
4650 case X86ISD::PUNPCKLDQ:
4651 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004652 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004653 break;
4654 case X86ISD::UNPCKLPS:
4655 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004656 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004657 break;
4658 case X86ISD::MOVHLPS:
4659 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4660 break;
4661 case X86ISD::MOVLHPS:
4662 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4663 break;
4664 case X86ISD::PSHUFD:
4665 ImmN = N->getOperand(N->getNumOperands()-1);
4666 DecodePSHUFMask(NumElems,
4667 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4668 ShuffleMask);
4669 break;
4670 case X86ISD::PSHUFHW:
4671 ImmN = N->getOperand(N->getNumOperands()-1);
4672 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4673 ShuffleMask);
4674 break;
4675 case X86ISD::PSHUFLW:
4676 ImmN = N->getOperand(N->getNumOperands()-1);
4677 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4678 ShuffleMask);
4679 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004680 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004681 case X86ISD::MOVSD: {
4682 // The index 0 always comes from the first element of the second source,
4683 // this is why MOVSS and MOVSD are used in the first place. The other
4684 // elements come from the other positions of the first source vector.
4685 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004686 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4687 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004688 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004689 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004690 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004691 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004692 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004693 break;
4694 case X86ISD::VPERMILPSY:
4695 ImmN = N->getOperand(N->getNumOperands()-1);
4696 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4697 ShuffleMask);
4698 break;
4699 case X86ISD::VPERMILPD:
4700 ImmN = N->getOperand(N->getNumOperands()-1);
4701 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4702 ShuffleMask);
4703 break;
4704 case X86ISD::VPERMILPDY:
4705 ImmN = N->getOperand(N->getNumOperands()-1);
4706 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4707 ShuffleMask);
4708 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004709 case X86ISD::VPERM2F128:
4710 ImmN = N->getOperand(N->getNumOperands()-1);
4711 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4712 ShuffleMask);
4713 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004714 case X86ISD::MOVDDUP:
4715 case X86ISD::MOVLHPD:
4716 case X86ISD::MOVLPD:
4717 case X86ISD::MOVLPS:
4718 case X86ISD::MOVSHDUP:
4719 case X86ISD::MOVSLDUP:
4720 case X86ISD::PALIGN:
4721 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004722 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004723 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004724 return SDValue();
4725 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004726
4727 Index = ShuffleMask[Index];
4728 if (Index < 0)
4729 return DAG.getUNDEF(VT.getVectorElementType());
4730
4731 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4732 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4733 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004734 }
4735
4736 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004737 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004738 V = V.getOperand(0);
4739 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004740 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004741
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004742 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004743 return SDValue();
4744 }
4745
4746 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4747 return (Index == 0) ? V.getOperand(0)
4748 : DAG.getUNDEF(VT.getVectorElementType());
4749
4750 if (V.getOpcode() == ISD::BUILD_VECTOR)
4751 return V.getOperand(Index);
4752
4753 return SDValue();
4754}
4755
4756/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4757/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004758/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004759static
4760unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4761 bool ZerosFromLeft, SelectionDAG &DAG) {
4762 int i = 0;
4763
4764 while (i < NumElems) {
4765 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004766 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004767 if (!(Elt.getNode() &&
4768 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4769 break;
4770 ++i;
4771 }
4772
4773 return i;
4774}
4775
4776/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4777/// MaskE correspond consecutively to elements from one of the vector operands,
4778/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4779static
4780bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4781 int OpIdx, int NumElems, unsigned &OpNum) {
4782 bool SeenV1 = false;
4783 bool SeenV2 = false;
4784
4785 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4786 int Idx = SVOp->getMaskElt(i);
4787 // Ignore undef indicies
4788 if (Idx < 0)
4789 continue;
4790
4791 if (Idx < NumElems)
4792 SeenV1 = true;
4793 else
4794 SeenV2 = true;
4795
4796 // Only accept consecutive elements from the same vector
4797 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4798 return false;
4799 }
4800
4801 OpNum = SeenV1 ? 0 : 1;
4802 return true;
4803}
4804
4805/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4806/// logical left shift of a vector.
4807static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4808 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4809 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4810 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4811 false /* check zeros from right */, DAG);
4812 unsigned OpSrc;
4813
4814 if (!NumZeros)
4815 return false;
4816
4817 // Considering the elements in the mask that are not consecutive zeros,
4818 // check if they consecutively come from only one of the source vectors.
4819 //
4820 // V1 = {X, A, B, C} 0
4821 // \ \ \ /
4822 // vector_shuffle V1, V2 <1, 2, 3, X>
4823 //
4824 if (!isShuffleMaskConsecutive(SVOp,
4825 0, // Mask Start Index
4826 NumElems-NumZeros-1, // Mask End Index
4827 NumZeros, // Where to start looking in the src vector
4828 NumElems, // Number of elements in vector
4829 OpSrc)) // Which source operand ?
4830 return false;
4831
4832 isLeft = false;
4833 ShAmt = NumZeros;
4834 ShVal = SVOp->getOperand(OpSrc);
4835 return true;
4836}
4837
4838/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4839/// logical left shift of a vector.
4840static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4841 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4842 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4843 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4844 true /* check zeros from left */, DAG);
4845 unsigned OpSrc;
4846
4847 if (!NumZeros)
4848 return false;
4849
4850 // Considering the elements in the mask that are not consecutive zeros,
4851 // check if they consecutively come from only one of the source vectors.
4852 //
4853 // 0 { A, B, X, X } = V2
4854 // / \ / /
4855 // vector_shuffle V1, V2 <X, X, 4, 5>
4856 //
4857 if (!isShuffleMaskConsecutive(SVOp,
4858 NumZeros, // Mask Start Index
4859 NumElems-1, // Mask End Index
4860 0, // Where to start looking in the src vector
4861 NumElems, // Number of elements in vector
4862 OpSrc)) // Which source operand ?
4863 return false;
4864
4865 isLeft = true;
4866 ShAmt = NumZeros;
4867 ShVal = SVOp->getOperand(OpSrc);
4868 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004869}
4870
4871/// isVectorShift - Returns true if the shuffle can be implemented as a
4872/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004873static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004874 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004875 // Although the logic below support any bitwidth size, there are no
4876 // shift instructions which handle more than 128-bit vectors.
4877 if (SVOp->getValueType(0).getSizeInBits() > 128)
4878 return false;
4879
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004880 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4881 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4882 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004883
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004884 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004885}
4886
Evan Chengc78d3b42006-04-24 18:01:45 +00004887/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4888///
Dan Gohman475871a2008-07-27 21:46:04 +00004889static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004890 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004891 SelectionDAG &DAG,
4892 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004893 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004894 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004895
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004896 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004897 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004898 bool First = true;
4899 for (unsigned i = 0; i < 16; ++i) {
4900 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4901 if (ThisIsNonZero && First) {
4902 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004904 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004906 First = false;
4907 }
4908
4909 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004910 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004911 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4912 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004913 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004915 }
4916 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4918 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4919 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004920 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004922 } else
4923 ThisElt = LastElt;
4924
Gabor Greifba36cb52008-08-28 21:40:38 +00004925 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004927 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004928 }
4929 }
4930
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004931 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004932}
4933
Bill Wendlinga348c562007-03-22 18:42:45 +00004934/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004935///
Dan Gohman475871a2008-07-27 21:46:04 +00004936static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004937 unsigned NumNonZero, unsigned NumZero,
4938 SelectionDAG &DAG,
4939 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004940 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004941 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004942
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004943 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004944 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004945 bool First = true;
4946 for (unsigned i = 0; i < 8; ++i) {
4947 bool isNonZero = (NonZeros & (1 << i)) != 0;
4948 if (isNonZero) {
4949 if (First) {
4950 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004952 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004954 First = false;
4955 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004956 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004958 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004959 }
4960 }
4961
4962 return V;
4963}
4964
Evan Chengf26ffe92008-05-29 08:22:04 +00004965/// getVShift - Return a vector logical shift node.
4966///
Owen Andersone50ed302009-08-10 22:56:29 +00004967static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004968 unsigned NumBits, SelectionDAG &DAG,
4969 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004970 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004971 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004972 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004973 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4974 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004975 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004976 DAG.getConstant(NumBits,
4977 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004978}
4979
Dan Gohman475871a2008-07-27 21:46:04 +00004980SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004981X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004982 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004983
Evan Chengc3630942009-12-09 21:00:30 +00004984 // Check if the scalar load can be widened into a vector load. And if
4985 // the address is "base + cst" see if the cst can be "absorbed" into
4986 // the shuffle mask.
4987 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4988 SDValue Ptr = LD->getBasePtr();
4989 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4990 return SDValue();
4991 EVT PVT = LD->getValueType(0);
4992 if (PVT != MVT::i32 && PVT != MVT::f32)
4993 return SDValue();
4994
4995 int FI = -1;
4996 int64_t Offset = 0;
4997 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4998 FI = FINode->getIndex();
4999 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005000 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005001 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5002 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5003 Offset = Ptr.getConstantOperandVal(1);
5004 Ptr = Ptr.getOperand(0);
5005 } else {
5006 return SDValue();
5007 }
5008
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005009 // FIXME: 256-bit vector instructions don't require a strict alignment,
5010 // improve this code to support it better.
5011 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005012 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005013 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005014 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005015 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005016 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005017 // Can't change the alignment. FIXME: It's possible to compute
5018 // the exact stack offset and reference FI + adjust offset instead.
5019 // If someone *really* cares about this. That's the way to implement it.
5020 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005021 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005022 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005023 }
5024 }
5025
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005026 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005027 // Ptr + (Offset & ~15).
5028 if (Offset < 0)
5029 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005030 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005031 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005032 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005033 if (StartOffset)
5034 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
5035 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5036
5037 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005038 int NumElems = VT.getVectorNumElements();
5039
5040 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
5041 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5042 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005043 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005044 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005045
5046 // Canonicalize it to a v4i32 or v8i32 shuffle.
5047 SmallVector<int, 8> Mask;
5048 for (int i = 0; i < NumElems; ++i)
5049 Mask.push_back(EltNo);
5050
5051 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
5052 return DAG.getNode(ISD::BITCAST, dl, NVT,
5053 DAG.getVectorShuffle(CanonVT, dl, V1,
5054 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00005055 }
5056
5057 return SDValue();
5058}
5059
Michael J. Spencerec38de22010-10-10 22:04:20 +00005060/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5061/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005062/// load which has the same value as a build_vector whose operands are 'elts'.
5063///
5064/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005065///
Nate Begeman1449f292010-03-24 22:19:06 +00005066/// FIXME: we'd also like to handle the case where the last elements are zero
5067/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5068/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005069static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005070 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005071 EVT EltVT = VT.getVectorElementType();
5072 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005073
Nate Begemanfdea31a2010-03-24 20:49:50 +00005074 LoadSDNode *LDBase = NULL;
5075 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005076
Nate Begeman1449f292010-03-24 22:19:06 +00005077 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005078 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005079 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005080 for (unsigned i = 0; i < NumElems; ++i) {
5081 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005082
Nate Begemanfdea31a2010-03-24 20:49:50 +00005083 if (!Elt.getNode() ||
5084 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5085 return SDValue();
5086 if (!LDBase) {
5087 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5088 return SDValue();
5089 LDBase = cast<LoadSDNode>(Elt.getNode());
5090 LastLoadedElt = i;
5091 continue;
5092 }
5093 if (Elt.getOpcode() == ISD::UNDEF)
5094 continue;
5095
5096 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5097 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5098 return SDValue();
5099 LastLoadedElt = i;
5100 }
Nate Begeman1449f292010-03-24 22:19:06 +00005101
5102 // If we have found an entire vector of loads and undefs, then return a large
5103 // load of the entire vector width starting at the base pointer. If we found
5104 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005105 if (LastLoadedElt == NumElems - 1) {
5106 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005107 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005108 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005109 LDBase->isVolatile(), LDBase->isNonTemporal(),
5110 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005111 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005112 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005113 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005114 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005115 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5116 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005117 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5118 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005119 SDValue ResNode =
5120 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5121 LDBase->getPointerInfo(),
5122 LDBase->getAlignment(),
5123 false/*isVolatile*/, true/*ReadMem*/,
5124 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005125 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005126 }
5127 return SDValue();
5128}
5129
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005130/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5131/// a vbroadcast node. We support two patterns:
5132/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5133/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5134/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005135/// The scalar load node is returned when a pattern is found,
5136/// or SDValue() otherwise.
5137static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005138 EVT VT = Op.getValueType();
5139 SDValue V = Op;
5140
5141 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5142 V = V.getOperand(0);
5143
5144 //A suspected load to be broadcasted.
5145 SDValue Ld;
5146
5147 switch (V.getOpcode()) {
5148 default:
5149 // Unknown pattern found.
5150 return SDValue();
5151
5152 case ISD::BUILD_VECTOR: {
5153 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005154 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005155 return SDValue();
5156
5157 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005158
5159 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005160 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005161 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005162 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005163 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005164 }
5165
5166 case ISD::VECTOR_SHUFFLE: {
5167 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5168
5169 // Shuffles must have a splat mask where the first element is
5170 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005171 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005172 return SDValue();
5173
5174 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005175 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005176 return SDValue();
5177
5178 Ld = Sc.getOperand(0);
5179
5180 // The scalar_to_vector node and the suspected
5181 // load node must have exactly one user.
5182 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5183 return SDValue();
5184 break;
5185 }
5186 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005187
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005188 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005189 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005190 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005191
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005192 bool Is256 = VT.getSizeInBits() == 256;
5193 bool Is128 = VT.getSizeInBits() == 128;
5194 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5195
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005196 if (hasAVX2) {
5197 // VBroadcast to YMM
5198 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5199 ScalarSize == 32 || ScalarSize == 64 ))
5200 return Ld;
5201
5202 // VBroadcast to XMM
5203 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5204 ScalarSize == 16 || ScalarSize == 64 ))
5205 return Ld;
5206 }
5207
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005208 // VBroadcast to YMM
5209 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5210 return Ld;
5211
5212 // VBroadcast to XMM
5213 if (Is128 && (ScalarSize == 32))
5214 return Ld;
5215
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005216
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005217 // Unsupported broadcast.
5218 return SDValue();
5219}
5220
Evan Chengc3630942009-12-09 21:00:30 +00005221SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005222X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005223 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005224
David Greenef125a292011-02-08 19:04:41 +00005225 EVT VT = Op.getValueType();
5226 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005227 unsigned NumElems = Op.getNumOperands();
5228
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005229 // Vectors containing all zeros can be matched by pxor and xorps later
5230 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5231 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5232 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005233 if (Op.getValueType() == MVT::v4i32 ||
5234 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005235 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005236
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005237 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005238 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005239
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005240 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005241 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5242 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005243 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005244 if (Op.getValueType() == MVT::v4i32 ||
5245 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005246 return Op;
5247
Craig Topper745a86b2011-11-19 22:34:59 +00005248 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005249 }
5250
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005251 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005252 if (Subtarget->hasAVX() && LD.getNode())
5253 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5254
Owen Andersone50ed302009-08-10 22:56:29 +00005255 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005256
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257 unsigned NumZero = 0;
5258 unsigned NumNonZero = 0;
5259 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005260 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005261 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005263 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005264 if (Elt.getOpcode() == ISD::UNDEF)
5265 continue;
5266 Values.insert(Elt);
5267 if (Elt.getOpcode() != ISD::Constant &&
5268 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005269 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005270 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005271 NumZero++;
5272 else {
5273 NonZeros |= (1 << i);
5274 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 }
5276 }
5277
Chris Lattner97a2a562010-08-26 05:24:29 +00005278 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5279 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005280 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281
Chris Lattner67f453a2008-03-09 05:42:06 +00005282 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005283 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Chris Lattner62098042008-03-09 01:05:04 +00005287 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5288 // the value are obviously zero, truncate the value to i32 and do the
5289 // insertion that way. Only do this if the value is non-constant or if the
5290 // value is a constant being inserted into element 0. It is cheaper to do
5291 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005293 (!IsAllConstants || Idx == 0)) {
5294 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005295 // Handle SSE only.
5296 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5297 EVT VecVT = MVT::v4i32;
5298 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Chris Lattner62098042008-03-09 01:05:04 +00005300 // Truncate the value (which may itself be a constant) to i32, and
5301 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005302 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005303 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005304 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005305 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Chris Lattner62098042008-03-09 01:05:04 +00005307 // Now we have our 32-bit value zero extended in the low element of
5308 // a vector. If Idx != 0, swizzle it into place.
5309 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 SmallVector<int, 4> Mask;
5311 Mask.push_back(Idx);
5312 for (unsigned i = 1; i != VecElts; ++i)
5313 Mask.push_back(i);
5314 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005315 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005316 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005317 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005318 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005319 }
5320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005321
Chris Lattner19f79692008-03-08 22:59:52 +00005322 // If we have a constant or non-constant insertion into the low element of
5323 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5324 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005325 // depending on what the source datatype is.
5326 if (Idx == 0) {
5327 if (NumZero == 0) {
5328 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005329 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5330 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005331 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5332 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005333 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005334 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005335 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5336 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005337 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5338 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005339 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5340 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005341 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005342 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005343 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005344 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005345
5346 // Is it a vector logical left shift?
5347 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005348 X86::isZeroNode(Op.getOperand(0)) &&
5349 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005350 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005351 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005352 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005353 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005354 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005356
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005357 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005358 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359
Chris Lattner19f79692008-03-08 22:59:52 +00005360 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5361 // is a non-constant being inserted into an element other than the low one,
5362 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5363 // movd/movss) to move this into the low element, then shuffle it into
5364 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005366 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005367
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005369 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005370 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005373 MaskVec.push_back(i == Idx ? 0 : 1);
5374 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005375 }
5376 }
5377
Chris Lattner67f453a2008-03-09 05:42:06 +00005378 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005379 if (Values.size() == 1) {
5380 if (EVTBits == 32) {
5381 // Instead of a shuffle like this:
5382 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5383 // Check if it's possible to issue this instead.
5384 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5385 unsigned Idx = CountTrailingZeros_32(NonZeros);
5386 SDValue Item = Op.getOperand(Idx);
5387 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5388 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5389 }
Dan Gohman475871a2008-07-27 21:46:04 +00005390 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005391 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005392
Dan Gohmana3941172007-07-24 22:55:08 +00005393 // A vector full of immediates; various special cases are already
5394 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005395 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005396 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005397
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005398 // For AVX-length vectors, build the individual 128-bit pieces and use
5399 // shuffles to put them in place.
5400 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5401 SmallVector<SDValue, 32> V;
5402 for (unsigned i = 0; i < NumElems; ++i)
5403 V.push_back(Op.getOperand(i));
5404
5405 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5406
5407 // Build both the lower and upper subvector.
5408 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5409 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5410 NumElems/2);
5411
5412 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005413 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5414 DAG.getConstant(0, MVT::i32), DAG, dl);
5415 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005416 DAG, dl);
5417 }
5418
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005419 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005420 if (EVTBits == 64) {
5421 if (NumNonZero == 1) {
5422 // One half is zero or undef.
5423 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005424 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005425 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005426 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005427 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005428 }
Dan Gohman475871a2008-07-27 21:46:04 +00005429 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005430 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431
5432 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005433 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005434 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005435 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005436 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005437 }
5438
Bill Wendling826f36f2007-03-28 00:57:11 +00005439 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005440 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005441 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005442 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443 }
5444
5445 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005447 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005448 if (NumElems == 4 && NumZero > 0) {
5449 for (unsigned i = 0; i < 4; ++i) {
5450 bool isZero = !(NonZeros & (1 << i));
5451 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005452 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 else
Dale Johannesenace16102009-02-03 19:33:06 +00005454 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455 }
5456
5457 for (unsigned i = 0; i < 2; ++i) {
5458 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5459 default: break;
5460 case 0:
5461 V[i] = V[i*2]; // Must be a zero vector.
5462 break;
5463 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005464 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005465 break;
5466 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005467 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005468 break;
5469 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005470 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005471 break;
5472 }
5473 }
5474
Nate Begeman9008ca62009-04-27 18:41:29 +00005475 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005476 bool Reverse = (NonZeros & 0x3) == 2;
5477 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005478 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005479 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5480 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005481 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5482 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005483 }
5484
Nate Begemanfdea31a2010-03-24 20:49:50 +00005485 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5486 // Check for a build vector of consecutive loads.
5487 for (unsigned i = 0; i < NumElems; ++i)
5488 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005489
Nate Begemanfdea31a2010-03-24 20:49:50 +00005490 // Check for elements which are consecutive loads.
5491 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5492 if (LD.getNode())
5493 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005494
5495 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005496 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005497 SDValue Result;
5498 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5499 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5500 else
5501 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005502
Chris Lattner24faf612010-08-28 17:59:08 +00005503 for (unsigned i = 1; i < NumElems; ++i) {
5504 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5505 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005506 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005507 }
5508 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005509 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005510
Chris Lattner6e80e442010-08-28 17:15:43 +00005511 // Otherwise, expand into a number of unpckl*, start by extending each of
5512 // our (non-undef) elements to the full vector width with the element in the
5513 // bottom slot of the vector (which generates no code for SSE).
5514 for (unsigned i = 0; i < NumElems; ++i) {
5515 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5516 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5517 else
5518 V[i] = DAG.getUNDEF(VT);
5519 }
5520
5521 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005522 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5523 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5524 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005525 unsigned EltStride = NumElems >> 1;
5526 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005527 for (unsigned i = 0; i < EltStride; ++i) {
5528 // If V[i+EltStride] is undef and this is the first round of mixing,
5529 // then it is safe to just drop this shuffle: V[i] is already in the
5530 // right place, the one element (since it's the first round) being
5531 // inserted as undef can be dropped. This isn't safe for successive
5532 // rounds because they will permute elements within both vectors.
5533 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5534 EltStride == NumElems/2)
5535 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005536
Chris Lattner6e80e442010-08-28 17:15:43 +00005537 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005538 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005539 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005540 }
5541 return V[0];
5542 }
Dan Gohman475871a2008-07-27 21:46:04 +00005543 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544}
5545
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005546// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5547// them in a MMX register. This is better than doing a stack convert.
5548static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005549 DebugLoc dl = Op.getDebugLoc();
5550 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005551
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005552 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5553 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5554 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005555 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005556 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5557 InVec = Op.getOperand(1);
5558 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5559 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005560 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005561 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5562 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5563 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005564 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005565 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5566 Mask[0] = 0; Mask[1] = 2;
5567 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5568 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005569 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005570}
5571
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005572// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5573// to create 256-bit vectors from two other 128-bit ones.
5574static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5575 DebugLoc dl = Op.getDebugLoc();
5576 EVT ResVT = Op.getValueType();
5577
5578 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5579
5580 SDValue V1 = Op.getOperand(0);
5581 SDValue V2 = Op.getOperand(1);
5582 unsigned NumElems = ResVT.getVectorNumElements();
5583
5584 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5585 DAG.getConstant(0, MVT::i32), DAG, dl);
5586 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5587 DAG, dl);
5588}
5589
5590SDValue
5591X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005592 EVT ResVT = Op.getValueType();
5593
5594 assert(Op.getNumOperands() == 2);
5595 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5596 "Unsupported CONCAT_VECTORS for value type");
5597
5598 // We support concatenate two MMX registers and place them in a MMX register.
5599 // This is better than doing a stack convert.
5600 if (ResVT.is128BitVector())
5601 return LowerMMXCONCAT_VECTORS(Op, DAG);
5602
5603 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5604 // from two other 128-bit ones.
5605 return LowerAVXCONCAT_VECTORS(Op, DAG);
5606}
5607
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608// v8i16 shuffles - Prefer shuffles in the following order:
5609// 1. [all] pshuflw, pshufhw, optional move
5610// 2. [ssse3] 1 x pshufb
5611// 3. [ssse3] 2 x pshufb + 1 x por
5612// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005613SDValue
5614X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5615 SelectionDAG &DAG) const {
5616 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005617 SDValue V1 = SVOp->getOperand(0);
5618 SDValue V2 = SVOp->getOperand(1);
5619 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005621
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 // Determine if more than 1 of the words in each of the low and high quadwords
5623 // of the result come from the same quadword of one of the two inputs. Undef
5624 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005625 unsigned LoQuad[] = { 0, 0, 0, 0 };
5626 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 BitVector InputQuads(4);
5628 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005629 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005630 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 MaskVals.push_back(EltIdx);
5632 if (EltIdx < 0) {
5633 ++Quad[0];
5634 ++Quad[1];
5635 ++Quad[2];
5636 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005637 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 }
5639 ++Quad[EltIdx / 4];
5640 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005641 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005642
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005644 unsigned MaxQuad = 1;
5645 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 if (LoQuad[i] > MaxQuad) {
5647 BestLoQuad = i;
5648 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005649 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005650 }
5651
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 MaxQuad = 1;
5654 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 if (HiQuad[i] > MaxQuad) {
5656 BestHiQuad = i;
5657 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005658 }
5659 }
5660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005662 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005663 // single pshufb instruction is necessary. If There are more than 2 input
5664 // quads, disable the next transformation since it does not help SSSE3.
5665 bool V1Used = InputQuads[0] || InputQuads[1];
5666 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005667 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 if (InputQuads.count() == 2 && V1Used && V2Used) {
5669 BestLoQuad = InputQuads.find_first();
5670 BestHiQuad = InputQuads.find_next(BestLoQuad);
5671 }
5672 if (InputQuads.count() > 2) {
5673 BestLoQuad = -1;
5674 BestHiQuad = -1;
5675 }
5676 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005677
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5679 // the shuffle mask. If a quad is scored as -1, that means that it contains
5680 // words from all 4 input quadwords.
5681 SDValue NewV;
5682 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005683 SmallVector<int, 8> MaskV;
5684 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5685 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005686 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005687 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5688 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5689 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005690
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5692 // source words for the shuffle, to aid later transformations.
5693 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005694 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005695 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005697 if (idx != (int)i)
5698 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005700 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 AllWordsInNewV = false;
5702 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005703 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005704
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5706 if (AllWordsInNewV) {
5707 for (int i = 0; i != 8; ++i) {
5708 int idx = MaskVals[i];
5709 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005710 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005711 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005712 if ((idx != i) && idx < 4)
5713 pshufhw = false;
5714 if ((idx != i) && idx > 3)
5715 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005716 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 V1 = NewV;
5718 V2Used = false;
5719 BestLoQuad = 0;
5720 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005721 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005722
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5724 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005725 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005726 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5727 unsigned TargetMask = 0;
5728 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005729 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005730 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5731 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5732 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005733 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005734 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005735 }
Eric Christopherfd179292009-08-27 18:07:15 +00005736
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 // If we have SSSE3, and all words of the result are from 1 input vector,
5738 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5739 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005740 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005741 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005742
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005744 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 // mask, and elements that come from V1 in the V2 mask, so that the two
5746 // results can be OR'd together.
5747 bool TwoInputs = V1Used && V2Used;
5748 for (unsigned i = 0; i != 8; ++i) {
5749 int EltIdx = MaskVals[i] * 2;
5750 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5752 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 continue;
5754 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5756 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005758 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005759 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005760 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005763 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005764
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 // Calculate the shuffle mask for the second input, shuffle it, and
5766 // OR it with the first shuffled input.
5767 pshufbMask.clear();
5768 for (unsigned i = 0; i != 8; ++i) {
5769 int EltIdx = MaskVals[i] * 2;
5770 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5772 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 continue;
5774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5776 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005778 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005779 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005780 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 MVT::v16i8, &pshufbMask[0], 16));
5782 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005783 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 }
5785
5786 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5787 // and update MaskVals with new element order.
5788 BitVector InOrder(8);
5789 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005790 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 for (int i = 0; i != 4; ++i) {
5792 int idx = MaskVals[i];
5793 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005794 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005795 InOrder.set(i);
5796 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005797 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 InOrder.set(i);
5799 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 }
5802 }
5803 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005804 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005806 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005807
Craig Topperc0d82852011-11-22 00:44:41 +00005808 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005809 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5810 NewV.getOperand(0),
5811 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5812 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 }
Eric Christopherfd179292009-08-27 18:07:15 +00005814
Nate Begemanb9a47b82009-02-23 08:49:38 +00005815 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5816 // and update MaskVals with the new element order.
5817 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005818 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005820 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005821 for (unsigned i = 4; i != 8; ++i) {
5822 int idx = MaskVals[i];
5823 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005824 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 InOrder.set(i);
5826 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005827 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 InOrder.set(i);
5829 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005830 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 }
5832 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005834 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005835
Craig Topperc0d82852011-11-22 00:44:41 +00005836 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005837 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5838 NewV.getOperand(0),
5839 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5840 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005841 }
Eric Christopherfd179292009-08-27 18:07:15 +00005842
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 // In case BestHi & BestLo were both -1, which means each quadword has a word
5844 // from each of the four input quadwords, calculate the InOrder bitvector now
5845 // before falling through to the insert/extract cleanup.
5846 if (BestLoQuad == -1 && BestHiQuad == -1) {
5847 NewV = V1;
5848 for (int i = 0; i != 8; ++i)
5849 if (MaskVals[i] < 0 || MaskVals[i] == i)
5850 InOrder.set(i);
5851 }
Eric Christopherfd179292009-08-27 18:07:15 +00005852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // The other elements are put in the right place using pextrw and pinsrw.
5854 for (unsigned i = 0; i != 8; ++i) {
5855 if (InOrder[i])
5856 continue;
5857 int EltIdx = MaskVals[i];
5858 if (EltIdx < 0)
5859 continue;
5860 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005863 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005864 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005865 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 DAG.getIntPtrConstant(i));
5867 }
5868 return NewV;
5869}
5870
5871// v16i8 shuffles - Prefer shuffles in the following order:
5872// 1. [ssse3] 1 x pshufb
5873// 2. [ssse3] 2 x pshufb + 1 x por
5874// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5875static
Nate Begeman9008ca62009-04-27 18:41:29 +00005876SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005877 SelectionDAG &DAG,
5878 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005879 SDValue V1 = SVOp->getOperand(0);
5880 SDValue V2 = SVOp->getOperand(1);
5881 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005883 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005884
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005886 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005887 // present, fall back to case 3.
5888 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5889 bool V1Only = true;
5890 bool V2Only = true;
5891 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005892 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005893 if (EltIdx < 0)
5894 continue;
5895 if (EltIdx < 16)
5896 V2Only = false;
5897 else
5898 V1Only = false;
5899 }
Eric Christopherfd179292009-08-27 18:07:15 +00005900
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005902 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005904
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005906 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 //
5908 // Otherwise, we have elements from both input vectors, and must zero out
5909 // elements that come from V2 in the first mask, and V1 in the second mask
5910 // so that we can OR them together.
5911 bool TwoInputs = !(V1Only || V2Only);
5912 for (unsigned i = 0; i != 16; ++i) {
5913 int EltIdx = MaskVals[i];
5914 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005916 continue;
5917 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 }
5920 // If all the elements are from V2, assign it to V1 and return after
5921 // building the first pshufb.
5922 if (V2Only)
5923 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005924 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005925 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005927 if (!TwoInputs)
5928 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005929
Nate Begemanb9a47b82009-02-23 08:49:38 +00005930 // Calculate the shuffle mask for the second input, shuffle it, and
5931 // OR it with the first shuffled input.
5932 pshufbMask.clear();
5933 for (unsigned i = 0; i != 16; ++i) {
5934 int EltIdx = MaskVals[i];
5935 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005937 continue;
5938 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005939 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005940 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005942 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005943 MVT::v16i8, &pshufbMask[0], 16));
5944 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005945 }
Eric Christopherfd179292009-08-27 18:07:15 +00005946
Nate Begemanb9a47b82009-02-23 08:49:38 +00005947 // No SSSE3 - Calculate in place words and then fix all out of place words
5948 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5949 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005950 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5951 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005952 SDValue NewV = V2Only ? V2 : V1;
5953 for (int i = 0; i != 8; ++i) {
5954 int Elt0 = MaskVals[i*2];
5955 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005956
Nate Begemanb9a47b82009-02-23 08:49:38 +00005957 // This word of the result is all undef, skip it.
5958 if (Elt0 < 0 && Elt1 < 0)
5959 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005960
Nate Begemanb9a47b82009-02-23 08:49:38 +00005961 // This word of the result is already in the correct place, skip it.
5962 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5963 continue;
5964 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5965 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005966
Nate Begemanb9a47b82009-02-23 08:49:38 +00005967 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5968 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5969 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005970
5971 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5972 // using a single extract together, load it and store it.
5973 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005974 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005975 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005976 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005977 DAG.getIntPtrConstant(i));
5978 continue;
5979 }
5980
Nate Begemanb9a47b82009-02-23 08:49:38 +00005981 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005982 // source byte is not also odd, shift the extracted word left 8 bits
5983 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005984 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005985 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005986 DAG.getIntPtrConstant(Elt1 / 2));
5987 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005989 DAG.getConstant(8,
5990 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005991 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5993 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005994 }
5995 // If Elt0 is defined, extract it from the appropriate source. If the
5996 // source byte is not also even, shift the extracted word right 8 bits. If
5997 // Elt1 was also defined, OR the extracted values together before
5998 // inserting them in the result.
5999 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006001 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6002 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006004 DAG.getConstant(8,
6005 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006006 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6008 DAG.getConstant(0x00FF, MVT::i16));
6009 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006010 : InsElt0;
6011 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006013 DAG.getIntPtrConstant(i));
6014 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006015 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006016}
6017
Evan Cheng7a831ce2007-12-15 03:00:47 +00006018/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006019/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006020/// done when every pair / quad of shuffle mask elements point to elements in
6021/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006022/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006023static
Nate Begeman9008ca62009-04-27 18:41:29 +00006024SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006025 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00006026 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00006027 SDValue V1 = SVOp->getOperand(0);
6028 SDValue V2 = SVOp->getOperand(1);
6029 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00006030 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006031 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00006032 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006033 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006034 case MVT::v4f32: NewVT = MVT::v2f64; break;
6035 case MVT::v4i32: NewVT = MVT::v2i64; break;
6036 case MVT::v8i16: NewVT = MVT::v4i32; break;
6037 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006038 }
6039
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 int Scale = NumElems / NewWidth;
6041 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00006042 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 int StartIdx = -1;
6044 for (int j = 0; j < Scale; ++j) {
6045 int EltIdx = SVOp->getMaskElt(i+j);
6046 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006047 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00006049 StartIdx = EltIdx - (EltIdx % Scale);
6050 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00006051 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006052 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006053 if (StartIdx == -1)
6054 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00006055 else
Nate Begeman9008ca62009-04-27 18:41:29 +00006056 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006057 }
6058
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006059 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
6060 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006062}
6063
Evan Chengd880b972008-05-09 21:53:03 +00006064/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006065///
Owen Andersone50ed302009-08-10 22:56:29 +00006066static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 SDValue SrcOp, SelectionDAG &DAG,
6068 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006070 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006071 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006072 LD = dyn_cast<LoadSDNode>(SrcOp);
6073 if (!LD) {
6074 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6075 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006076 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006077 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006078 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006079 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006080 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006081 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006082 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006083 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006084 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6085 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6086 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006087 SrcOp.getOperand(0)
6088 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006089 }
6090 }
6091 }
6092
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006093 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006094 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006095 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006096 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006097}
6098
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006099/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6100/// shuffle node referes to only one lane in the sources.
6101static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6102 EVT VT = SVOp->getValueType(0);
6103 int NumElems = VT.getVectorNumElements();
6104 int HalfSize = NumElems/2;
6105 SmallVector<int, 16> M;
6106 SVOp->getMask(M);
6107 bool MatchA = false, MatchB = false;
6108
6109 for (int l = 0; l < NumElems*2; l += HalfSize) {
6110 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6111 MatchA = true;
6112 break;
6113 }
6114 }
6115
6116 for (int l = 0; l < NumElems*2; l += HalfSize) {
6117 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6118 MatchB = true;
6119 break;
6120 }
6121 }
6122
6123 return MatchA && MatchB;
6124}
6125
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006126/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6127/// which could not be matched by any known target speficic shuffle
6128static SDValue
6129LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006130 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6131 // If each half of a vector shuffle node referes to only one lane in the
6132 // source vectors, extract each used 128-bit lane and shuffle them using
6133 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6134 // the work to the legalizer.
6135 DebugLoc dl = SVOp->getDebugLoc();
6136 EVT VT = SVOp->getValueType(0);
6137 int NumElems = VT.getVectorNumElements();
6138 int HalfSize = NumElems/2;
6139
6140 // Extract the reference for each half
6141 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6142 int FstVecOpNum = 0, SndVecOpNum = 0;
6143 for (int i = 0; i < HalfSize; ++i) {
6144 int Elt = SVOp->getMaskElt(i);
6145 if (SVOp->getMaskElt(i) < 0)
6146 continue;
6147 FstVecOpNum = Elt/NumElems;
6148 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6149 break;
6150 }
6151 for (int i = HalfSize; i < NumElems; ++i) {
6152 int Elt = SVOp->getMaskElt(i);
6153 if (SVOp->getMaskElt(i) < 0)
6154 continue;
6155 SndVecOpNum = Elt/NumElems;
6156 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6157 break;
6158 }
6159
6160 // Extract the subvectors
6161 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6162 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6163 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6164 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6165
6166 // Generate 128-bit shuffles
6167 SmallVector<int, 16> MaskV1, MaskV2;
6168 for (int i = 0; i < HalfSize; ++i) {
6169 int Elt = SVOp->getMaskElt(i);
6170 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6171 }
6172 for (int i = HalfSize; i < NumElems; ++i) {
6173 int Elt = SVOp->getMaskElt(i);
6174 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6175 }
6176
6177 EVT NVT = V1.getValueType();
6178 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6179 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6180
6181 // Concatenate the result back
6182 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6183 DAG.getConstant(0, MVT::i32), DAG, dl);
6184 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6185 DAG, dl);
6186 }
6187
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006188 return SDValue();
6189}
6190
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006191/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6192/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006193static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006194LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006195 SDValue V1 = SVOp->getOperand(0);
6196 SDValue V2 = SVOp->getOperand(1);
6197 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006198 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006199
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006200 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6201
Evan Chengace3c172008-07-22 21:13:36 +00006202 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006203 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006204 SmallVector<int, 8> Mask1(4U, -1);
6205 SmallVector<int, 8> PermMask;
6206 SVOp->getMask(PermMask);
6207
Evan Chengace3c172008-07-22 21:13:36 +00006208 unsigned NumHi = 0;
6209 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006210 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006211 int Idx = PermMask[i];
6212 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006213 Locs[i] = std::make_pair(-1, -1);
6214 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006215 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6216 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006217 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006218 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006219 NumLo++;
6220 } else {
6221 Locs[i] = std::make_pair(1, NumHi);
6222 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006223 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006224 NumHi++;
6225 }
6226 }
6227 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006228
Evan Chengace3c172008-07-22 21:13:36 +00006229 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006230 // If no more than two elements come from either vector. This can be
6231 // implemented with two shuffles. First shuffle gather the elements.
6232 // The second shuffle, which takes the first shuffle as both of its
6233 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006234 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006235
Nate Begeman9008ca62009-04-27 18:41:29 +00006236 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006237
Evan Chengace3c172008-07-22 21:13:36 +00006238 for (unsigned i = 0; i != 4; ++i) {
6239 if (Locs[i].first == -1)
6240 continue;
6241 else {
6242 unsigned Idx = (i < 2) ? 0 : 4;
6243 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006244 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006245 }
6246 }
6247
Nate Begeman9008ca62009-04-27 18:41:29 +00006248 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006249 } else if (NumLo == 3 || NumHi == 3) {
6250 // Otherwise, we must have three elements from one vector, call it X, and
6251 // one element from the other, call it Y. First, use a shufps to build an
6252 // intermediate vector with the one element from Y and the element from X
6253 // that will be in the same half in the final destination (the indexes don't
6254 // matter). Then, use a shufps to build the final vector, taking the half
6255 // containing the element from Y from the intermediate, and the other half
6256 // from X.
6257 if (NumHi == 3) {
6258 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006259 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006260 std::swap(V1, V2);
6261 }
6262
6263 // Find the element from V2.
6264 unsigned HiIndex;
6265 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006266 int Val = PermMask[HiIndex];
6267 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006268 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006269 if (Val >= 4)
6270 break;
6271 }
6272
Nate Begeman9008ca62009-04-27 18:41:29 +00006273 Mask1[0] = PermMask[HiIndex];
6274 Mask1[1] = -1;
6275 Mask1[2] = PermMask[HiIndex^1];
6276 Mask1[3] = -1;
6277 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006278
6279 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006280 Mask1[0] = PermMask[0];
6281 Mask1[1] = PermMask[1];
6282 Mask1[2] = HiIndex & 1 ? 6 : 4;
6283 Mask1[3] = HiIndex & 1 ? 4 : 6;
6284 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006285 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006286 Mask1[0] = HiIndex & 1 ? 2 : 0;
6287 Mask1[1] = HiIndex & 1 ? 0 : 2;
6288 Mask1[2] = PermMask[2];
6289 Mask1[3] = PermMask[3];
6290 if (Mask1[2] >= 0)
6291 Mask1[2] += 4;
6292 if (Mask1[3] >= 0)
6293 Mask1[3] += 4;
6294 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006295 }
Evan Chengace3c172008-07-22 21:13:36 +00006296 }
6297
6298 // Break it into (shuffle shuffle_hi, shuffle_lo).
6299 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006300 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006301 SmallVector<int,8> LoMask(4U, -1);
6302 SmallVector<int,8> HiMask(4U, -1);
6303
6304 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006305 unsigned MaskIdx = 0;
6306 unsigned LoIdx = 0;
6307 unsigned HiIdx = 2;
6308 for (unsigned i = 0; i != 4; ++i) {
6309 if (i == 2) {
6310 MaskPtr = &HiMask;
6311 MaskIdx = 1;
6312 LoIdx = 0;
6313 HiIdx = 2;
6314 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006315 int Idx = PermMask[i];
6316 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006317 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006318 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006319 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006320 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006321 LoIdx++;
6322 } else {
6323 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006324 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006325 HiIdx++;
6326 }
6327 }
6328
Nate Begeman9008ca62009-04-27 18:41:29 +00006329 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6330 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6331 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006332 for (unsigned i = 0; i != 4; ++i) {
6333 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006334 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006335 } else {
6336 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006337 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006338 }
6339 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006340 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006341}
6342
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006343static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006344 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006345 V = V.getOperand(0);
6346 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6347 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006348 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6349 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6350 // BUILD_VECTOR (load), undef
6351 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006352 if (MayFoldLoad(V))
6353 return true;
6354 return false;
6355}
6356
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006357// FIXME: the version above should always be used. Since there's
6358// a bug where several vector shuffles can't be folded because the
6359// DAG is not updated during lowering and a node claims to have two
6360// uses while it only has one, use this version, and let isel match
6361// another instruction if the load really happens to have more than
6362// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006363// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006364static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006365 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006366 V = V.getOperand(0);
6367 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6368 V = V.getOperand(0);
6369 if (ISD::isNormalLoad(V.getNode()))
6370 return true;
6371 return false;
6372}
6373
6374/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6375/// a vector extract, and if both can be later optimized into a single load.
6376/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6377/// here because otherwise a target specific shuffle node is going to be
6378/// emitted for this shuffle, and the optimization not done.
6379/// FIXME: This is probably not the best approach, but fix the problem
6380/// until the right path is decided.
6381static
6382bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6383 const TargetLowering &TLI) {
6384 EVT VT = V.getValueType();
6385 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6386
6387 // Be sure that the vector shuffle is present in a pattern like this:
6388 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6389 if (!V.hasOneUse())
6390 return false;
6391
6392 SDNode *N = *V.getNode()->use_begin();
6393 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6394 return false;
6395
6396 SDValue EltNo = N->getOperand(1);
6397 if (!isa<ConstantSDNode>(EltNo))
6398 return false;
6399
6400 // If the bit convert changed the number of elements, it is unsafe
6401 // to examine the mask.
6402 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006403 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006404 EVT SrcVT = V.getOperand(0).getValueType();
6405 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6406 return false;
6407 V = V.getOperand(0);
6408 HasShuffleIntoBitcast = true;
6409 }
6410
6411 // Select the input vector, guarding against out of range extract vector.
6412 unsigned NumElems = VT.getVectorNumElements();
6413 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6414 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6415 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6416
6417 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006418 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006419 V = V.getOperand(0);
6420
6421 if (ISD::isNormalLoad(V.getNode())) {
6422 // Is the original load suitable?
6423 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6424
6425 // FIXME: avoid the multi-use bug that is preventing lots of
6426 // of foldings to be detected, this is still wrong of course, but
6427 // give the temporary desired behavior, and if it happens that
6428 // the load has real more uses, during isel it will not fold, and
6429 // will generate poor code.
6430 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6431 return false;
6432
6433 if (!HasShuffleIntoBitcast)
6434 return true;
6435
6436 // If there's a bitcast before the shuffle, check if the load type and
6437 // alignment is valid.
6438 unsigned Align = LN0->getAlignment();
6439 unsigned NewAlign =
6440 TLI.getTargetData()->getABITypeAlignment(
6441 VT.getTypeForEVT(*DAG.getContext()));
6442
6443 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6444 return false;
6445 }
6446
6447 return true;
6448}
6449
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006450static
Evan Cheng835580f2010-10-07 20:50:20 +00006451SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6452 EVT VT = Op.getValueType();
6453
6454 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006455 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6456 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006457 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6458 V1, DAG));
6459}
6460
6461static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006462SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006463 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006464 SDValue V1 = Op.getOperand(0);
6465 SDValue V2 = Op.getOperand(1);
6466 EVT VT = Op.getValueType();
6467
6468 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6469
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006470 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006471 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6472
Evan Cheng0899f5c2011-08-31 02:05:24 +00006473 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6474 return DAG.getNode(ISD::BITCAST, dl, VT,
6475 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6476 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6477 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006478}
6479
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006480static
6481SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6482 SDValue V1 = Op.getOperand(0);
6483 SDValue V2 = Op.getOperand(1);
6484 EVT VT = Op.getValueType();
6485
6486 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6487 "unsupported shuffle type");
6488
6489 if (V2.getOpcode() == ISD::UNDEF)
6490 V2 = V1;
6491
6492 // v4i32 or v4f32
6493 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6494}
6495
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006496static inline unsigned getSHUFPOpcode(EVT VT) {
6497 switch(VT.getSimpleVT().SimpleTy) {
6498 case MVT::v8i32: // Use fp unit for int unpack.
6499 case MVT::v8f32:
6500 case MVT::v4i32: // Use fp unit for int unpack.
6501 case MVT::v4f32: return X86ISD::SHUFPS;
6502 case MVT::v4i64: // Use fp unit for int unpack.
6503 case MVT::v4f64:
6504 case MVT::v2i64: // Use fp unit for int unpack.
6505 case MVT::v2f64: return X86ISD::SHUFPD;
6506 default:
6507 llvm_unreachable("Unknown type for shufp*");
6508 }
6509 return 0;
6510}
6511
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006512static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006513SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006514 SDValue V1 = Op.getOperand(0);
6515 SDValue V2 = Op.getOperand(1);
6516 EVT VT = Op.getValueType();
6517 unsigned NumElems = VT.getVectorNumElements();
6518
6519 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6520 // operand of these instructions is only memory, so check if there's a
6521 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6522 // same masks.
6523 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006524
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006525 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006526 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006527 CanFoldLoad = true;
6528
6529 // When V1 is a load, it can be folded later into a store in isel, example:
6530 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6531 // turns into:
6532 // (MOVLPSmr addr:$src1, VR128:$src2)
6533 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006534 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006535 CanFoldLoad = true;
6536
Dan Gohman65fd6562011-11-03 21:49:52 +00006537 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006538 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006539 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006540 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6541
6542 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006543 // If we don't care about the second element, procede to use movss.
6544 if (SVOp->getMaskElt(1) != -1)
6545 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006546 }
6547
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006548 // movl and movlp will both match v2i64, but v2i64 is never matched by
6549 // movl earlier because we make it strict to avoid messing with the movlp load
6550 // folding logic (see the code above getMOVLP call). Match it here then,
6551 // this is horrible, but will stay like this until we move all shuffle
6552 // matching to x86 specific nodes. Note that for the 1st condition all
6553 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006554 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006555 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6556 // as to remove this logic from here, as much as possible
6557 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006558 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006559 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006560 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006561
6562 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6563
6564 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006565 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006566 X86::getShuffleSHUFImmediate(SVOp), DAG);
6567}
6568
Craig Topper6347e862011-11-21 06:57:39 +00006569static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006570 switch(VT.getSimpleVT().SimpleTy) {
6571 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6572 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006573 case MVT::v8i32:
Craig Topperf475a552011-11-24 22:20:08 +00006574 if (HasAVX2) return X86ISD::PUNPCKLDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006575 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006576 case MVT::v8f32:
6577 case MVT::v4f32: return X86ISD::UNPCKLPS;
Craig Topper6347e862011-11-21 06:57:39 +00006578 case MVT::v4i64:
Craig Topperf475a552011-11-24 22:20:08 +00006579 if (HasAVX2) return X86ISD::PUNPCKLQDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006580 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006581 case MVT::v4f64:
6582 case MVT::v2f64: return X86ISD::UNPCKLPD;
Craig Topperf475a552011-11-24 22:20:08 +00006583 case MVT::v32i8:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006584 case MVT::v16i8: return X86ISD::PUNPCKLBW;
Craig Topperf475a552011-11-24 22:20:08 +00006585 case MVT::v16i16:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006586 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6587 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006588 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006589 }
6590 return 0;
6591}
6592
Craig Topper6347e862011-11-21 06:57:39 +00006593static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006594 switch(VT.getSimpleVT().SimpleTy) {
6595 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6596 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006597 case MVT::v8i32:
Craig Topperf475a552011-11-24 22:20:08 +00006598 if (HasAVX2) return X86ISD::PUNPCKHDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006599 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006600 case MVT::v8f32:
6601 case MVT::v4f32: return X86ISD::UNPCKHPS;
Craig Topper6347e862011-11-21 06:57:39 +00006602 case MVT::v4i64:
Craig Topperf475a552011-11-24 22:20:08 +00006603 if (HasAVX2) return X86ISD::PUNPCKHQDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006604 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006605 case MVT::v4f64:
6606 case MVT::v2f64: return X86ISD::UNPCKHPD;
Craig Topperf475a552011-11-24 22:20:08 +00006607 case MVT::v32i8:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006608 case MVT::v16i8: return X86ISD::PUNPCKHBW;
Craig Topperf475a552011-11-24 22:20:08 +00006609 case MVT::v16i16:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006610 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6611 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006612 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006613 }
6614 return 0;
6615}
6616
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006617static inline unsigned getVPERMILOpcode(EVT VT) {
6618 switch(VT.getSimpleVT().SimpleTy) {
6619 case MVT::v4i32:
6620 case MVT::v4f32: return X86ISD::VPERMILPS;
6621 case MVT::v2i64:
6622 case MVT::v2f64: return X86ISD::VPERMILPD;
6623 case MVT::v8i32:
6624 case MVT::v8f32: return X86ISD::VPERMILPSY;
6625 case MVT::v4i64:
6626 case MVT::v4f64: return X86ISD::VPERMILPDY;
6627 default:
6628 llvm_unreachable("Unknown type for vpermil");
6629 }
6630 return 0;
6631}
6632
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006633static
6634SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006635 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006636 const X86Subtarget *Subtarget) {
6637 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6638 EVT VT = Op.getValueType();
6639 DebugLoc dl = Op.getDebugLoc();
6640 SDValue V1 = Op.getOperand(0);
6641 SDValue V2 = Op.getOperand(1);
6642
6643 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006644 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006645
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006646 // Handle splat operations
6647 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006648 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006649 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006650 // Special case, this is the only place now where it's allowed to return
6651 // a vector_shuffle operation without using a target specific node, because
6652 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6653 // this be moved to DAGCombine instead?
6654 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006655 return Op;
6656
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006657 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006658 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006659 if (Subtarget->hasAVX() && LD.getNode())
6660 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006661
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006662 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006663 if ((Size == 128 && NumElem <= 4) ||
6664 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006665 return SDValue();
6666
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006667 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006668 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006669 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006670
6671 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6672 // do it!
6673 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6674 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6675 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006676 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006677 } else if ((VT == MVT::v4i32 ||
6678 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006679 // FIXME: Figure out a cleaner way to do this.
6680 // Try to make use of movq to zero out the top part.
6681 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6682 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6683 if (NewOp.getNode()) {
6684 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6685 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6686 DAG, Subtarget, dl);
6687 }
6688 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6689 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6690 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6691 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6692 DAG, Subtarget, dl);
6693 }
6694 }
6695 return SDValue();
6696}
6697
Dan Gohman475871a2008-07-27 21:46:04 +00006698SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006699X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006700 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006701 SDValue V1 = Op.getOperand(0);
6702 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006703 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006704 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006705 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006706 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6707 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006708 bool V1IsSplat = false;
6709 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006710 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006711 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006712 MachineFunction &MF = DAG.getMachineFunction();
6713 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006714
Craig Topper3426a3e2011-11-14 06:46:21 +00006715 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006716
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006717 // Vector shuffle lowering takes 3 steps:
6718 //
6719 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6720 // narrowing and commutation of operands should be handled.
6721 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6722 // shuffle nodes.
6723 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6724 // so the shuffle can be broken into other shuffles and the legalizer can
6725 // try the lowering again.
6726 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006727 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006728 // be matched during isel, all of them must be converted to a target specific
6729 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006730
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006731 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6732 // narrowing and commutation of operands should be handled. The actual code
6733 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006734 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006735 if (NewOp.getNode())
6736 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006737
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006738 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6739 // unpckh_undef). Only use pshufd if speed is more important than size.
6740 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006741 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6742 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006743 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006744 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6745 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006746
Craig Topperc0d82852011-11-22 00:44:41 +00006747 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006748 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006749 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006750
Dale Johannesen0488fb62010-09-30 23:57:10 +00006751 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006752 return getMOVHighToLow(Op, dl, DAG);
6753
6754 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006755 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006756 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006757 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6758 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006759
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006760 if (X86::isPSHUFDMask(SVOp)) {
6761 // The actual implementation will match the mask in the if above and then
6762 // during isel it can match several different instructions, not only pshufd
6763 // as its name says, sad but true, emulate the behavior for now...
6764 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6765 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6766
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006767 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6768
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006769 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006770 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6771
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006772 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6773 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006774 }
Eric Christopherfd179292009-08-27 18:07:15 +00006775
Evan Chengf26ffe92008-05-29 08:22:04 +00006776 // Check if this can be converted into a logical shift.
6777 bool isLeft = false;
6778 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006779 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006780 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006781 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006782 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006783 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006784 EVT EltVT = VT.getVectorElementType();
6785 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006786 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006787 }
Eric Christopherfd179292009-08-27 18:07:15 +00006788
Nate Begeman9008ca62009-04-27 18:41:29 +00006789 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006790 if (V1IsUndef)
6791 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006792 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006793 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006794 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006795 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006796 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6797
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006798 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006799 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6800 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006801 }
Eric Christopherfd179292009-08-27 18:07:15 +00006802
Nate Begeman9008ca62009-04-27 18:41:29 +00006803 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006804 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006805 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006806
Dale Johannesen0488fb62010-09-30 23:57:10 +00006807 if (X86::isMOVHLPSMask(SVOp))
6808 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006809
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006810 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006811 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006812
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006813 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006814 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006815
Dale Johannesen0488fb62010-09-30 23:57:10 +00006816 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006817 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818
Nate Begeman9008ca62009-04-27 18:41:29 +00006819 if (ShouldXformToMOVHLPS(SVOp) ||
6820 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6821 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006822
Evan Chengf26ffe92008-05-29 08:22:04 +00006823 if (isShift) {
6824 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006825 EVT EltVT = VT.getVectorElementType();
6826 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006827 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006828 }
Eric Christopherfd179292009-08-27 18:07:15 +00006829
Evan Cheng9eca5e82006-10-25 21:49:50 +00006830 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006831 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6832 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006833 V1IsSplat = isSplatVector(V1.getNode());
6834 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006835
Chris Lattner8a594482007-11-25 00:24:49 +00006836 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006837 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006838 Op = CommuteVectorShuffle(SVOp, DAG);
6839 SVOp = cast<ShuffleVectorSDNode>(Op);
6840 V1 = SVOp->getOperand(0);
6841 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006842 std::swap(V1IsSplat, V2IsSplat);
6843 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006844 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006845 }
6846
Nate Begeman9008ca62009-04-27 18:41:29 +00006847 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6848 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006849 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006850 return V1;
6851 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6852 // the instruction selector will not match, so get a canonical MOVL with
6853 // swapped operands to undo the commute.
6854 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006855 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856
Craig Topperc0d82852011-11-22 00:44:41 +00006857 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006858 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6859 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006860
Craig Topperc0d82852011-11-22 00:44:41 +00006861 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006862 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6863 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006864
Evan Cheng9bbbb982006-10-25 20:48:19 +00006865 if (V2IsSplat) {
6866 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006867 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006868 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006869 SDValue NewMask = NormalizeMask(SVOp, DAG);
6870 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6871 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006872 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006873 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006874 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006875 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006876 }
6877 }
6878 }
6879
Evan Cheng9eca5e82006-10-25 21:49:50 +00006880 if (Commuted) {
6881 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006882 // FIXME: this seems wrong.
6883 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6884 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006885
Craig Topperc0d82852011-11-22 00:44:41 +00006886 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006887 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6888 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006889
Craig Topperc0d82852011-11-22 00:44:41 +00006890 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006891 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6892 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006893 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894
Nate Begeman9008ca62009-04-27 18:41:29 +00006895 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006896 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006897 return CommuteVectorShuffle(SVOp, DAG);
6898
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006899 // The checks below are all present in isShuffleMaskLegal, but they are
6900 // inlined here right now to enable us to directly emit target specific
6901 // nodes, and remove one by one until they don't return Op anymore.
6902 SmallVector<int, 16> M;
6903 SVOp->getMask(M);
6904
Craig Topperc0d82852011-11-22 00:44:41 +00006905 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006906 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6907 X86::getShufflePALIGNRImmediate(SVOp),
6908 DAG);
6909
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006910 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6911 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006912 if (VT == MVT::v2f64)
6913 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006914 if (VT == MVT::v2i64)
6915 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6916 }
6917
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006918 if (isPSHUFHWMask(M, VT))
6919 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6920 X86::getShufflePSHUFHWImmediate(SVOp),
6921 DAG);
6922
6923 if (isPSHUFLWMask(M, VT))
6924 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6925 X86::getShufflePSHUFLWImmediate(SVOp),
6926 DAG);
6927
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006928 if (isSHUFPMask(M, VT))
6929 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6930 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006931
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006932 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006933 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6934 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006935 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006936 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6937 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006938
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006939 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006940 // Generate target specific nodes for 128 or 256-bit shuffles only
6941 // supported in the AVX instruction set.
6942 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006943
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006944 // Handle VMOVDDUPY permutations
6945 if (isMOVDDUPYMask(SVOp, Subtarget))
6946 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6947
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006948 // Handle VPERMILPS* permutations
6949 if (isVPERMILPSMask(M, VT, Subtarget))
6950 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6951 getShuffleVPERMILPSImmediate(SVOp), DAG);
6952
6953 // Handle VPERMILPD* permutations
6954 if (isVPERMILPDMask(M, VT, Subtarget))
6955 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6956 getShuffleVPERMILPDImmediate(SVOp), DAG);
6957
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006958 // Handle VPERM2F128 permutations
6959 if (isVPERM2F128Mask(M, VT, Subtarget))
6960 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6961 getShuffleVPERM2F128Immediate(SVOp), DAG);
6962
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006963 // Handle VSHUFPSY permutations
6964 if (isVSHUFPSYMask(M, VT, Subtarget))
6965 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6966 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6967
6968 // Handle VSHUFPDY permutations
6969 if (isVSHUFPDYMask(M, VT, Subtarget))
6970 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6971 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6972
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00006973 // Try to swap operands in the node to match x86 shuffle ops
6974 if (isCommutedVSHUFPMask(M, VT, Subtarget)) {
6975 // Now we need to commute operands.
6976 SVOp = cast<ShuffleVectorSDNode>(CommuteVectorShuffle(SVOp, DAG));
6977 V1 = SVOp->getOperand(0);
6978 V2 = SVOp->getOperand(1);
6979 unsigned Immediate = (NumElems == 4) ? getShuffleVSHUFPDYImmediate(SVOp):
6980 getShuffleVSHUFPSYImmediate(SVOp);
6981 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2, Immediate, DAG);
6982 }
6983
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006984 //===--------------------------------------------------------------------===//
6985 // Since no target specific shuffle was selected for this generic one,
6986 // lower it into other known shuffles. FIXME: this isn't true yet, but
6987 // this is the plan.
6988 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006989
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006990 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6991 if (VT == MVT::v8i16) {
6992 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6993 if (NewOp.getNode())
6994 return NewOp;
6995 }
6996
6997 if (VT == MVT::v16i8) {
6998 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6999 if (NewOp.getNode())
7000 return NewOp;
7001 }
7002
7003 // Handle all 128-bit wide vectors with 4 elements, and match them with
7004 // several different shuffle types.
7005 if (NumElems == 4 && VT.getSizeInBits() == 128)
7006 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7007
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007008 // Handle general 256-bit shuffles
7009 if (VT.is256BitVector())
7010 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7011
Dan Gohman475871a2008-07-27 21:46:04 +00007012 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007013}
7014
Dan Gohman475871a2008-07-27 21:46:04 +00007015SDValue
7016X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007017 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007018 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007019 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007020
7021 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
7022 return SDValue();
7023
Duncan Sands83ec4b62008-06-06 12:08:01 +00007024 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007026 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007028 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007029 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007030 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007031 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7032 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7033 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7035 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007036 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007038 Op.getOperand(0)),
7039 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007040 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007041 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007042 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007043 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007044 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007046 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7047 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007048 // result has a single use which is a store or a bitcast to i32. And in
7049 // the case of a store, it's not worth it if the index is a constant 0,
7050 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007051 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007052 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007053 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007054 if ((User->getOpcode() != ISD::STORE ||
7055 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7056 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007057 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007058 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007059 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007061 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007062 Op.getOperand(0)),
7063 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007064 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00007065 } else if (VT == MVT::i32 || VT == MVT::i64) {
7066 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007067 if (isa<ConstantSDNode>(Op.getOperand(1)))
7068 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007069 }
Dan Gohman475871a2008-07-27 21:46:04 +00007070 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007071}
7072
7073
Dan Gohman475871a2008-07-27 21:46:04 +00007074SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007075X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7076 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007077 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007078 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007079
David Greene74a579d2011-02-10 16:57:36 +00007080 SDValue Vec = Op.getOperand(0);
7081 EVT VecVT = Vec.getValueType();
7082
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007083 // If this is a 256-bit vector result, first extract the 128-bit vector and
7084 // then extract the element from the 128-bit vector.
7085 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00007086 DebugLoc dl = Op.getNode()->getDebugLoc();
7087 unsigned NumElems = VecVT.getVectorNumElements();
7088 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007089 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7090
7091 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007092 bool Upper = IdxVal >= NumElems/2;
7093 Vec = Extract128BitVector(Vec,
7094 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007095
David Greene74a579d2011-02-10 16:57:36 +00007096 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007097 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007098 }
7099
7100 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7101
Craig Topperc0d82852011-11-22 00:44:41 +00007102 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007104 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007105 return Res;
7106 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007107
Owen Andersone50ed302009-08-10 22:56:29 +00007108 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007109 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007110 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007111 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007112 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007113 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007114 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7116 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007117 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007118 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007119 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007120 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007121 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007122 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007123 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007124 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007125 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007126 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007127 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007128 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007129 if (Idx == 0)
7130 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007131
Evan Cheng0db9fe62006-04-25 20:13:52 +00007132 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007133 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007134 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007135 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007136 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007137 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007138 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007139 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007140 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7141 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7142 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007143 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007144 if (Idx == 0)
7145 return Op;
7146
7147 // UNPCKHPD the element to the lowest double word, then movsd.
7148 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7149 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007150 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007151 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007152 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007153 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007154 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007155 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007156 }
7157
Dan Gohman475871a2008-07-27 21:46:04 +00007158 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007159}
7160
Dan Gohman475871a2008-07-27 21:46:04 +00007161SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007162X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7163 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007164 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007165 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007166 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007167
Dan Gohman475871a2008-07-27 21:46:04 +00007168 SDValue N0 = Op.getOperand(0);
7169 SDValue N1 = Op.getOperand(1);
7170 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007171
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007172 if (VT.getSizeInBits() == 256)
7173 return SDValue();
7174
Dan Gohman8a55ce42009-09-23 21:02:20 +00007175 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007176 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007177 unsigned Opc;
7178 if (VT == MVT::v8i16)
7179 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007180 else if (VT == MVT::v16i8)
7181 Opc = X86ISD::PINSRB;
7182 else
7183 Opc = X86ISD::PINSRB;
7184
Nate Begeman14d12ca2008-02-11 04:19:36 +00007185 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7186 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 if (N1.getValueType() != MVT::i32)
7188 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7189 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007190 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007191 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007192 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007193 // Bits [7:6] of the constant are the source select. This will always be
7194 // zero here. The DAG Combiner may combine an extract_elt index into these
7195 // bits. For example (insert (extract, 3), 2) could be matched by putting
7196 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007197 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007198 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007199 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007200 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007201 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007202 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007204 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007205 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7206 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007207 // PINSR* works with constant index.
7208 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007209 }
Dan Gohman475871a2008-07-27 21:46:04 +00007210 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007211}
7212
Dan Gohman475871a2008-07-27 21:46:04 +00007213SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007214X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007215 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007216 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007217
David Greene6b381262011-02-09 15:32:06 +00007218 DebugLoc dl = Op.getDebugLoc();
7219 SDValue N0 = Op.getOperand(0);
7220 SDValue N1 = Op.getOperand(1);
7221 SDValue N2 = Op.getOperand(2);
7222
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007223 // If this is a 256-bit vector result, first extract the 128-bit vector,
7224 // insert the element into the extracted half and then place it back.
7225 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007226 if (!isa<ConstantSDNode>(N2))
7227 return SDValue();
7228
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007229 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007230 unsigned NumElems = VT.getVectorNumElements();
7231 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007232 bool Upper = IdxVal >= NumElems/2;
7233 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7234 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007235
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007236 // Insert the element into the desired half.
7237 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7238 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007239
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007240 // Insert the changed part back to the 256-bit vector
7241 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007242 }
7243
Craig Topperc0d82852011-11-22 00:44:41 +00007244 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007245 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7246
Dan Gohman8a55ce42009-09-23 21:02:20 +00007247 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007248 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007249
Dan Gohman8a55ce42009-09-23 21:02:20 +00007250 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007251 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7252 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 if (N1.getValueType() != MVT::i32)
7254 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7255 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007256 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007257 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007258 }
Dan Gohman475871a2008-07-27 21:46:04 +00007259 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007260}
7261
Dan Gohman475871a2008-07-27 21:46:04 +00007262SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007263X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007264 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007265 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007266 EVT OpVT = Op.getValueType();
7267
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007268 // If this is a 256-bit vector result, first insert into a 128-bit
7269 // vector and then insert into the 256-bit vector.
7270 if (OpVT.getSizeInBits() > 128) {
7271 // Insert into a 128-bit vector.
7272 EVT VT128 = EVT::getVectorVT(*Context,
7273 OpVT.getVectorElementType(),
7274 OpVT.getVectorNumElements() / 2);
7275
7276 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7277
7278 // Insert the 128-bit vector.
7279 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7280 DAG.getConstant(0, MVT::i32),
7281 DAG, dl);
7282 }
7283
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007284 if (Op.getValueType() == MVT::v1i64 &&
7285 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007287
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007289 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7290 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007291 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007292 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007293}
7294
David Greene91585092011-01-26 15:38:49 +00007295// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7296// a simple subregister reference or explicit instructions to grab
7297// upper bits of a vector.
7298SDValue
7299X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7300 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007301 DebugLoc dl = Op.getNode()->getDebugLoc();
7302 SDValue Vec = Op.getNode()->getOperand(0);
7303 SDValue Idx = Op.getNode()->getOperand(1);
7304
7305 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7306 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7307 return Extract128BitVector(Vec, Idx, DAG, dl);
7308 }
David Greene91585092011-01-26 15:38:49 +00007309 }
7310 return SDValue();
7311}
7312
David Greenecfe33c42011-01-26 19:13:22 +00007313// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7314// simple superregister reference or explicit instructions to insert
7315// the upper bits of a vector.
7316SDValue
7317X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7318 if (Subtarget->hasAVX()) {
7319 DebugLoc dl = Op.getNode()->getDebugLoc();
7320 SDValue Vec = Op.getNode()->getOperand(0);
7321 SDValue SubVec = Op.getNode()->getOperand(1);
7322 SDValue Idx = Op.getNode()->getOperand(2);
7323
7324 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7325 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007326 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007327 }
7328 }
7329 return SDValue();
7330}
7331
Bill Wendling056292f2008-09-16 21:48:12 +00007332// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7333// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7334// one of the above mentioned nodes. It has to be wrapped because otherwise
7335// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7336// be used to form addressing mode. These wrapped nodes will be selected
7337// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007338SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007339X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007340 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007341
Chris Lattner41621a22009-06-26 19:22:52 +00007342 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7343 // global base reg.
7344 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007345 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007346 CodeModel::Model M = getTargetMachine().getCodeModel();
7347
Chris Lattner4f066492009-07-11 20:29:19 +00007348 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007349 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007350 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007351 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007352 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007353 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007354 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007355
Evan Cheng1606e8e2009-03-13 07:51:59 +00007356 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007357 CP->getAlignment(),
7358 CP->getOffset(), OpFlag);
7359 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007360 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007361 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007362 if (OpFlag) {
7363 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007364 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007365 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007366 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007367 }
7368
7369 return Result;
7370}
7371
Dan Gohmand858e902010-04-17 15:26:15 +00007372SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007373 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007374
Chris Lattner18c59872009-06-27 04:16:01 +00007375 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7376 // global base reg.
7377 unsigned char OpFlag = 0;
7378 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007379 CodeModel::Model M = getTargetMachine().getCodeModel();
7380
Chris Lattner4f066492009-07-11 20:29:19 +00007381 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007382 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007383 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007384 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007385 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007386 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007387 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007388
Chris Lattner18c59872009-06-27 04:16:01 +00007389 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7390 OpFlag);
7391 DebugLoc DL = JT->getDebugLoc();
7392 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007393
Chris Lattner18c59872009-06-27 04:16:01 +00007394 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007395 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007396 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7397 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007398 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007399 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007400
Chris Lattner18c59872009-06-27 04:16:01 +00007401 return Result;
7402}
7403
7404SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007405X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007406 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007407
Chris Lattner18c59872009-06-27 04:16:01 +00007408 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7409 // global base reg.
7410 unsigned char OpFlag = 0;
7411 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007412 CodeModel::Model M = getTargetMachine().getCodeModel();
7413
Chris Lattner4f066492009-07-11 20:29:19 +00007414 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007415 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7416 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7417 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007418 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007419 } else if (Subtarget->isPICStyleGOT()) {
7420 OpFlag = X86II::MO_GOT;
7421 } else if (Subtarget->isPICStyleStubPIC()) {
7422 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7423 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7424 OpFlag = X86II::MO_DARWIN_NONLAZY;
7425 }
Eric Christopherfd179292009-08-27 18:07:15 +00007426
Chris Lattner18c59872009-06-27 04:16:01 +00007427 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007428
Chris Lattner18c59872009-06-27 04:16:01 +00007429 DebugLoc DL = Op.getDebugLoc();
7430 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007431
7432
Chris Lattner18c59872009-06-27 04:16:01 +00007433 // With PIC, the address is actually $g + Offset.
7434 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007435 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007436 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7437 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007438 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007439 Result);
7440 }
Eric Christopherfd179292009-08-27 18:07:15 +00007441
Eli Friedman586272d2011-08-11 01:48:05 +00007442 // For symbols that require a load from a stub to get the address, emit the
7443 // load.
7444 if (isGlobalStubReference(OpFlag))
7445 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007446 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007447
Chris Lattner18c59872009-06-27 04:16:01 +00007448 return Result;
7449}
7450
Dan Gohman475871a2008-07-27 21:46:04 +00007451SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007452X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007453 // Create the TargetBlockAddressAddress node.
7454 unsigned char OpFlags =
7455 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007456 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007457 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007458 DebugLoc dl = Op.getDebugLoc();
7459 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7460 /*isTarget=*/true, OpFlags);
7461
Dan Gohmanf705adb2009-10-30 01:28:02 +00007462 if (Subtarget->isPICStyleRIPRel() &&
7463 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007464 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7465 else
7466 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007467
Dan Gohman29cbade2009-11-20 23:18:13 +00007468 // With PIC, the address is actually $g + Offset.
7469 if (isGlobalRelativeToPICBase(OpFlags)) {
7470 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7471 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7472 Result);
7473 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007474
7475 return Result;
7476}
7477
7478SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007479X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007480 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007481 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007482 // Create the TargetGlobalAddress node, folding in the constant
7483 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007484 unsigned char OpFlags =
7485 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007486 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007487 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007488 if (OpFlags == X86II::MO_NO_FLAG &&
7489 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007490 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007491 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007492 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007493 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007494 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007495 }
Eric Christopherfd179292009-08-27 18:07:15 +00007496
Chris Lattner4f066492009-07-11 20:29:19 +00007497 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007498 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007499 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7500 else
7501 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007502
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007503 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007504 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007505 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7506 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007507 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007509
Chris Lattner36c25012009-07-10 07:34:39 +00007510 // For globals that require a load from a stub to get the address, emit the
7511 // load.
7512 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007513 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007514 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515
Dan Gohman6520e202008-10-18 02:06:02 +00007516 // If there was a non-zero offset that we didn't fold, create an explicit
7517 // addition for it.
7518 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007519 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007520 DAG.getConstant(Offset, getPointerTy()));
7521
Evan Cheng0db9fe62006-04-25 20:13:52 +00007522 return Result;
7523}
7524
Evan Chengda43bcf2008-09-24 00:05:32 +00007525SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007526X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007527 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007528 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007529 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007530}
7531
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007532static SDValue
7533GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007534 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007535 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007536 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007537 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007538 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007539 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007540 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007541 GA->getOffset(),
7542 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007543 if (InFlag) {
7544 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007545 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007546 } else {
7547 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007548 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007549 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007550
7551 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007552 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007553
Rafael Espindola15f1b662009-04-24 12:59:40 +00007554 SDValue Flag = Chain.getValue(1);
7555 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007556}
7557
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007558// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007559static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007560LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007561 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007562 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007563 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7564 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007565 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007566 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007567 InFlag = Chain.getValue(1);
7568
Chris Lattnerb903bed2009-06-26 21:20:29 +00007569 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007570}
7571
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007572// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007573static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007574LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007575 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007576 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7577 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007578}
7579
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007580// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7581// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007582static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007583 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007584 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007585 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007586
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007587 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7588 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7589 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007590
Michael J. Spencerec38de22010-10-10 22:04:20 +00007591 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007592 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007593 MachinePointerInfo(Ptr),
7594 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007595
Chris Lattnerb903bed2009-06-26 21:20:29 +00007596 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007597 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7598 // initialexec.
7599 unsigned WrapperKind = X86ISD::Wrapper;
7600 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007601 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007602 } else if (is64Bit) {
7603 assert(model == TLSModel::InitialExec);
7604 OperandFlags = X86II::MO_GOTTPOFF;
7605 WrapperKind = X86ISD::WrapperRIP;
7606 } else {
7607 assert(model == TLSModel::InitialExec);
7608 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007609 }
Eric Christopherfd179292009-08-27 18:07:15 +00007610
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007611 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7612 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007613 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007614 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007615 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007616 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007617
Rafael Espindola9a580232009-02-27 13:37:18 +00007618 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007619 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007620 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007621
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007622 // The address of the thread local variable is the add of the thread
7623 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007624 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007625}
7626
Dan Gohman475871a2008-07-27 21:46:04 +00007627SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007628X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007629
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007630 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007631 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007632
Eric Christopher30ef0e52010-06-03 04:07:48 +00007633 if (Subtarget->isTargetELF()) {
7634 // TODO: implement the "local dynamic" model
7635 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007636
Eric Christopher30ef0e52010-06-03 04:07:48 +00007637 // If GV is an alias then use the aliasee for determining
7638 // thread-localness.
7639 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7640 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007641
7642 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007643 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007644
Eric Christopher30ef0e52010-06-03 04:07:48 +00007645 switch (model) {
7646 case TLSModel::GeneralDynamic:
7647 case TLSModel::LocalDynamic: // not implemented
7648 if (Subtarget->is64Bit())
7649 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7650 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007651
Eric Christopher30ef0e52010-06-03 04:07:48 +00007652 case TLSModel::InitialExec:
7653 case TLSModel::LocalExec:
7654 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7655 Subtarget->is64Bit());
7656 }
7657 } else if (Subtarget->isTargetDarwin()) {
7658 // Darwin only has one model of TLS. Lower to that.
7659 unsigned char OpFlag = 0;
7660 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7661 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007662
Eric Christopher30ef0e52010-06-03 04:07:48 +00007663 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7664 // global base reg.
7665 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7666 !Subtarget->is64Bit();
7667 if (PIC32)
7668 OpFlag = X86II::MO_TLVP_PIC_BASE;
7669 else
7670 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007671 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007672 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007673 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007674 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007675 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007676
Eric Christopher30ef0e52010-06-03 04:07:48 +00007677 // With PIC32, the address is actually $g + Offset.
7678 if (PIC32)
7679 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7680 DAG.getNode(X86ISD::GlobalBaseReg,
7681 DebugLoc(), getPointerTy()),
7682 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007683
Eric Christopher30ef0e52010-06-03 04:07:48 +00007684 // Lowering the machine isd will make sure everything is in the right
7685 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007686 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007687 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007688 SDValue Args[] = { Chain, Offset };
7689 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007690
Eric Christopher30ef0e52010-06-03 04:07:48 +00007691 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7692 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7693 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007694
Eric Christopher30ef0e52010-06-03 04:07:48 +00007695 // And our return value (tls address) is in the standard call return value
7696 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007697 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007698 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7699 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007700 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007701
Eric Christopher30ef0e52010-06-03 04:07:48 +00007702 assert(false &&
7703 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007704
Torok Edwinc23197a2009-07-14 16:55:14 +00007705 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007706 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007707}
7708
Evan Cheng0db9fe62006-04-25 20:13:52 +00007709
Nadav Rotem43012222011-05-11 08:12:09 +00007710/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007711/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007712SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007713 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007714 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007715 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007716 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007717 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007718 SDValue ShOpLo = Op.getOperand(0);
7719 SDValue ShOpHi = Op.getOperand(1);
7720 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007721 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007722 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007723 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007724
Dan Gohman475871a2008-07-27 21:46:04 +00007725 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007726 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007727 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7728 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007729 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007730 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7731 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007732 }
Evan Chenge3413162006-01-09 18:33:28 +00007733
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7735 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007736 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007738
Dan Gohman475871a2008-07-27 21:46:04 +00007739 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007740 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007741 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7742 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007743
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007744 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007745 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7746 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007747 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007748 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7749 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007750 }
7751
Dan Gohman475871a2008-07-27 21:46:04 +00007752 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007753 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007754}
Evan Chenga3195e82006-01-12 22:54:21 +00007755
Dan Gohmand858e902010-04-17 15:26:15 +00007756SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7757 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007758 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007759
Dale Johannesen0488fb62010-09-30 23:57:10 +00007760 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007761 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007762
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007764 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007765
Eli Friedman36df4992009-05-27 00:47:34 +00007766 // These are really Legal; return the operand so the caller accepts it as
7767 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007768 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007769 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007771 Subtarget->is64Bit()) {
7772 return Op;
7773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007774
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007775 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007776 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007777 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007778 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007779 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007780 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007781 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007782 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007783 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007784 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7785}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007786
Owen Andersone50ed302009-08-10 22:56:29 +00007787SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007788 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007789 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007790 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007791 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007792 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007793 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007794 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007795 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007796 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007797 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007798
Chris Lattner492a43e2010-09-22 01:28:21 +00007799 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007800
Stuart Hastings84be9582011-06-02 15:57:11 +00007801 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7802 MachineMemOperand *MMO;
7803 if (FI) {
7804 int SSFI = FI->getIndex();
7805 MMO =
7806 DAG.getMachineFunction()
7807 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7808 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7809 } else {
7810 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7811 StackSlot = StackSlot.getOperand(1);
7812 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007813 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007814 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7815 X86ISD::FILD, DL,
7816 Tys, Ops, array_lengthof(Ops),
7817 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007818
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007819 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007820 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007821 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007822
7823 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7824 // shouldn't be necessary except that RFP cannot be live across
7825 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007826 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007827 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7828 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007829 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007830 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007831 SDValue Ops[] = {
7832 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7833 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007834 MachineMemOperand *MMO =
7835 DAG.getMachineFunction()
7836 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007837 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007838
Chris Lattner492a43e2010-09-22 01:28:21 +00007839 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7840 Ops, array_lengthof(Ops),
7841 Op.getValueType(), MMO);
7842 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007843 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007844 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007845 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007846
Evan Cheng0db9fe62006-04-25 20:13:52 +00007847 return Result;
7848}
7849
Bill Wendling8b8a6362009-01-17 03:56:04 +00007850// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007851SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7852 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007853 // This algorithm is not obvious. Here it is in C code, more or less:
7854 /*
7855 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7856 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7857 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007858
Bill Wendling8b8a6362009-01-17 03:56:04 +00007859 // Copy ints to xmm registers.
7860 __m128i xh = _mm_cvtsi32_si128( hi );
7861 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007862
Bill Wendling8b8a6362009-01-17 03:56:04 +00007863 // Combine into low half of a single xmm register.
7864 __m128i x = _mm_unpacklo_epi32( xh, xl );
7865 __m128d d;
7866 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007867
Bill Wendling8b8a6362009-01-17 03:56:04 +00007868 // Merge in appropriate exponents to give the integer bits the right
7869 // magnitude.
7870 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007871
Bill Wendling8b8a6362009-01-17 03:56:04 +00007872 // Subtract away the biases to deal with the IEEE-754 double precision
7873 // implicit 1.
7874 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007875
Bill Wendling8b8a6362009-01-17 03:56:04 +00007876 // All conversions up to here are exact. The correctly rounded result is
7877 // calculated using the current rounding mode using the following
7878 // horizontal add.
7879 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7880 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7881 // store doesn't really need to be here (except
7882 // maybe to zero the other double)
7883 return sd;
7884 }
7885 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007886
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007887 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007888 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007889
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007890 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007891 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007892 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7893 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7894 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7895 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007896 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007897 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007898
Bill Wendling8b8a6362009-01-17 03:56:04 +00007899 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007900 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007901 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007902 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007903 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007904 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007905 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007906
Owen Anderson825b72b2009-08-11 20:47:22 +00007907 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7908 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007909 Op.getOperand(0),
7910 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7912 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007913 Op.getOperand(0),
7914 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007915 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7916 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007917 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007918 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007920 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007921 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007922 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007923 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007924 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007925
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007926 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007927 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7929 DAG.getUNDEF(MVT::v2f64), ShufMask);
7930 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7931 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007932 DAG.getIntPtrConstant(0));
7933}
7934
Bill Wendling8b8a6362009-01-17 03:56:04 +00007935// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007936SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7937 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007938 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007939 // FP constant to bias correct the final result.
7940 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007941 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007942
7943 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007944 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007945 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007946
Eli Friedmanf3704762011-08-29 21:15:46 +00007947 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007948 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7949 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007950
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007952 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007953 DAG.getIntPtrConstant(0));
7954
7955 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007956 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007957 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007958 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007960 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007961 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007962 MVT::v2f64, Bias)));
7963 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007964 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007965 DAG.getIntPtrConstant(0));
7966
7967 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007968 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007969
7970 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007971 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007972
Owen Anderson825b72b2009-08-11 20:47:22 +00007973 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007974 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007975 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007976 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007977 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007978 }
7979
7980 // Handle final rounding.
7981 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007982}
7983
Dan Gohmand858e902010-04-17 15:26:15 +00007984SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7985 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007986 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007987 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007988
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007989 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007990 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7991 // the optimization here.
7992 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007993 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007994
Owen Andersone50ed302009-08-10 22:56:29 +00007995 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007996 EVT DstVT = Op.getValueType();
7997 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007998 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007999 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008000 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008001
8002 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008004 if (SrcVT == MVT::i32) {
8005 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8006 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8007 getPointerTy(), StackSlot, WordOff);
8008 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008009 StackSlot, MachinePointerInfo(),
8010 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008011 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008012 OffsetSlot, MachinePointerInfo(),
8013 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008014 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8015 return Fild;
8016 }
8017
8018 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8019 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008020 StackSlot, MachinePointerInfo(),
8021 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008022 // For i64 source, we need to add the appropriate power of 2 if the input
8023 // was negative. This is the same as the optimization in
8024 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8025 // we must be careful to do the computation in x87 extended precision, not
8026 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008027 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8028 MachineMemOperand *MMO =
8029 DAG.getMachineFunction()
8030 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8031 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008032
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008033 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8034 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008035 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
8036 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008037
8038 APInt FF(32, 0x5F800000ULL);
8039
8040 // Check whether the sign bit is set.
8041 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8042 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8043 ISD::SETLT);
8044
8045 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8046 SDValue FudgePtr = DAG.getConstantPool(
8047 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8048 getPointerTy());
8049
8050 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8051 SDValue Zero = DAG.getIntPtrConstant(0);
8052 SDValue Four = DAG.getIntPtrConstant(4);
8053 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8054 Zero, Four);
8055 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8056
8057 // Load the value out, extending it from f32 to f80.
8058 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008059 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008060 FudgePtr, MachinePointerInfo::getConstantPool(),
8061 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008062 // Extend everything to 80 bits to force it to be done on x87.
8063 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8064 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008065}
8066
Dan Gohman475871a2008-07-27 21:46:04 +00008067std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00008068FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00008069 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008070
Owen Andersone50ed302009-08-10 22:56:29 +00008071 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008072
8073 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008074 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8075 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008076 }
8077
Owen Anderson825b72b2009-08-11 20:47:22 +00008078 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8079 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00008080 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008081
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008082 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008083 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008084 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008085 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008086 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008087 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008088 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008089 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008090
Evan Cheng87c89352007-10-15 20:11:21 +00008091 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
8092 // stack slot.
8093 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008094 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008095 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008096 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008097
Michael J. Spencerec38de22010-10-10 22:04:20 +00008098
8099
Evan Cheng0db9fe62006-04-25 20:13:52 +00008100 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008101 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008102 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008103 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8104 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8105 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008106 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008107
Dan Gohman475871a2008-07-27 21:46:04 +00008108 SDValue Chain = DAG.getEntryNode();
8109 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008110 EVT TheVT = Op.getOperand(0).getValueType();
8111 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008112 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008113 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008114 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008115 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008116 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008117 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008118 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008119 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008120
Chris Lattner492a43e2010-09-22 01:28:21 +00008121 MachineMemOperand *MMO =
8122 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8123 MachineMemOperand::MOLoad, MemSize, MemSize);
8124 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8125 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008126 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008127 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008128 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8129 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008130
Chris Lattner07290932010-09-22 01:05:16 +00008131 MachineMemOperand *MMO =
8132 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8133 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008134
Evan Cheng0db9fe62006-04-25 20:13:52 +00008135 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008136 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008137 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8138 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008139
Chris Lattner27a6c732007-11-24 07:07:01 +00008140 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008141}
8142
Dan Gohmand858e902010-04-17 15:26:15 +00008143SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8144 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008145 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008146 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008147
Eli Friedman948e95a2009-05-23 09:59:16 +00008148 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008149 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008150 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8151 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008152
Chris Lattner27a6c732007-11-24 07:07:01 +00008153 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008154 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008155 FIST, StackSlot, MachinePointerInfo(),
8156 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008157}
8158
Dan Gohmand858e902010-04-17 15:26:15 +00008159SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8160 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008161 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8162 SDValue FIST = Vals.first, StackSlot = Vals.second;
8163 assert(FIST.getNode() && "Unexpected failure");
8164
8165 // Load the result.
8166 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008167 FIST, StackSlot, MachinePointerInfo(),
8168 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008169}
8170
Dan Gohmand858e902010-04-17 15:26:15 +00008171SDValue X86TargetLowering::LowerFABS(SDValue Op,
8172 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008173 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008174 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008175 EVT VT = Op.getValueType();
8176 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008177 if (VT.isVector())
8178 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008179 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008181 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008182 CV.push_back(C);
8183 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008184 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008185 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008186 CV.push_back(C);
8187 CV.push_back(C);
8188 CV.push_back(C);
8189 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008190 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008191 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008192 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008193 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008194 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008195 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008196 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008197}
8198
Dan Gohmand858e902010-04-17 15:26:15 +00008199SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008200 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008201 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008202 EVT VT = Op.getValueType();
8203 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008204 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008205 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008206 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008207 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008208 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008209 CV.push_back(C);
8210 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008211 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008212 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008213 CV.push_back(C);
8214 CV.push_back(C);
8215 CV.push_back(C);
8216 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008217 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008218 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008219 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008220 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008221 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008222 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008223 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008224 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008225 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008226 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008227 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008228 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008229 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008230 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008231 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008232}
8233
Dan Gohmand858e902010-04-17 15:26:15 +00008234SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008235 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008236 SDValue Op0 = Op.getOperand(0);
8237 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008238 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008239 EVT VT = Op.getValueType();
8240 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008241
8242 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008243 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008244 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008245 SrcVT = VT;
8246 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008247 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008248 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008249 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008250 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008251 }
8252
8253 // At this point the operands and the result should have the same
8254 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008255
Evan Cheng68c47cb2007-01-05 07:55:56 +00008256 // First get the sign bit of second operand.
8257 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008258 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008259 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8260 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008261 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008262 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8263 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8264 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8265 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008266 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008267 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008268 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008269 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008270 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008271 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008272 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008273
8274 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008275 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008276 // Op0 is MVT::f32, Op1 is MVT::f64.
8277 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8278 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8279 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008280 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008281 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008282 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008283 }
8284
Evan Cheng73d6cf12007-01-05 21:37:56 +00008285 // Clear first operand sign bit.
8286 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008287 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008288 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8289 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008290 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008291 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8292 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8293 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8294 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008295 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008296 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008297 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008298 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008299 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008300 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008301 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008302
8303 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008304 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008305}
8306
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008307SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8308 SDValue N0 = Op.getOperand(0);
8309 DebugLoc dl = Op.getDebugLoc();
8310 EVT VT = Op.getValueType();
8311
8312 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8313 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8314 DAG.getConstant(1, VT));
8315 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8316}
8317
Dan Gohman076aee32009-03-04 19:44:21 +00008318/// Emit nodes that will be selected as "test Op0,Op0", or something
8319/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008320SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008321 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008322 DebugLoc dl = Op.getDebugLoc();
8323
Dan Gohman31125812009-03-07 01:58:32 +00008324 // CF and OF aren't always set the way we want. Determine which
8325 // of these we need.
8326 bool NeedCF = false;
8327 bool NeedOF = false;
8328 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008329 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008330 case X86::COND_A: case X86::COND_AE:
8331 case X86::COND_B: case X86::COND_BE:
8332 NeedCF = true;
8333 break;
8334 case X86::COND_G: case X86::COND_GE:
8335 case X86::COND_L: case X86::COND_LE:
8336 case X86::COND_O: case X86::COND_NO:
8337 NeedOF = true;
8338 break;
Dan Gohman31125812009-03-07 01:58:32 +00008339 }
8340
Dan Gohman076aee32009-03-04 19:44:21 +00008341 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008342 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8343 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008344 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8345 // Emit a CMP with 0, which is the TEST pattern.
8346 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8347 DAG.getConstant(0, Op.getValueType()));
8348
8349 unsigned Opcode = 0;
8350 unsigned NumOperands = 0;
8351 switch (Op.getNode()->getOpcode()) {
8352 case ISD::ADD:
8353 // Due to an isel shortcoming, be conservative if this add is likely to be
8354 // selected as part of a load-modify-store instruction. When the root node
8355 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8356 // uses of other nodes in the match, such as the ADD in this case. This
8357 // leads to the ADD being left around and reselected, with the result being
8358 // two adds in the output. Alas, even if none our users are stores, that
8359 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8360 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8361 // climbing the DAG back to the root, and it doesn't seem to be worth the
8362 // effort.
8363 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008364 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8365 if (UI->getOpcode() != ISD::CopyToReg &&
8366 UI->getOpcode() != ISD::SETCC &&
8367 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008368 goto default_case;
8369
8370 if (ConstantSDNode *C =
8371 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8372 // An add of one will be selected as an INC.
8373 if (C->getAPIntValue() == 1) {
8374 Opcode = X86ISD::INC;
8375 NumOperands = 1;
8376 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008377 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008378
8379 // An add of negative one (subtract of one) will be selected as a DEC.
8380 if (C->getAPIntValue().isAllOnesValue()) {
8381 Opcode = X86ISD::DEC;
8382 NumOperands = 1;
8383 break;
8384 }
Dan Gohman076aee32009-03-04 19:44:21 +00008385 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008386
8387 // Otherwise use a regular EFLAGS-setting add.
8388 Opcode = X86ISD::ADD;
8389 NumOperands = 2;
8390 break;
8391 case ISD::AND: {
8392 // If the primary and result isn't used, don't bother using X86ISD::AND,
8393 // because a TEST instruction will be better.
8394 bool NonFlagUse = false;
8395 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8396 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8397 SDNode *User = *UI;
8398 unsigned UOpNo = UI.getOperandNo();
8399 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8400 // Look pass truncate.
8401 UOpNo = User->use_begin().getOperandNo();
8402 User = *User->use_begin();
8403 }
8404
8405 if (User->getOpcode() != ISD::BRCOND &&
8406 User->getOpcode() != ISD::SETCC &&
8407 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8408 NonFlagUse = true;
8409 break;
8410 }
Dan Gohman076aee32009-03-04 19:44:21 +00008411 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008412
8413 if (!NonFlagUse)
8414 break;
8415 }
8416 // FALL THROUGH
8417 case ISD::SUB:
8418 case ISD::OR:
8419 case ISD::XOR:
8420 // Due to the ISEL shortcoming noted above, be conservative if this op is
8421 // likely to be selected as part of a load-modify-store instruction.
8422 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8423 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8424 if (UI->getOpcode() == ISD::STORE)
8425 goto default_case;
8426
8427 // Otherwise use a regular EFLAGS-setting instruction.
8428 switch (Op.getNode()->getOpcode()) {
8429 default: llvm_unreachable("unexpected operator!");
8430 case ISD::SUB: Opcode = X86ISD::SUB; break;
8431 case ISD::OR: Opcode = X86ISD::OR; break;
8432 case ISD::XOR: Opcode = X86ISD::XOR; break;
8433 case ISD::AND: Opcode = X86ISD::AND; break;
8434 }
8435
8436 NumOperands = 2;
8437 break;
8438 case X86ISD::ADD:
8439 case X86ISD::SUB:
8440 case X86ISD::INC:
8441 case X86ISD::DEC:
8442 case X86ISD::OR:
8443 case X86ISD::XOR:
8444 case X86ISD::AND:
8445 return SDValue(Op.getNode(), 1);
8446 default:
8447 default_case:
8448 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008449 }
8450
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008451 if (Opcode == 0)
8452 // Emit a CMP with 0, which is the TEST pattern.
8453 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8454 DAG.getConstant(0, Op.getValueType()));
8455
8456 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8457 SmallVector<SDValue, 4> Ops;
8458 for (unsigned i = 0; i != NumOperands; ++i)
8459 Ops.push_back(Op.getOperand(i));
8460
8461 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8462 DAG.ReplaceAllUsesWith(Op, New);
8463 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008464}
8465
8466/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8467/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008468SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008469 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8471 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008472 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008473
8474 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008475 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008476}
8477
Evan Chengd40d03e2010-01-06 19:38:29 +00008478/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8479/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008480SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8481 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008482 SDValue Op0 = And.getOperand(0);
8483 SDValue Op1 = And.getOperand(1);
8484 if (Op0.getOpcode() == ISD::TRUNCATE)
8485 Op0 = Op0.getOperand(0);
8486 if (Op1.getOpcode() == ISD::TRUNCATE)
8487 Op1 = Op1.getOperand(0);
8488
Evan Chengd40d03e2010-01-06 19:38:29 +00008489 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008490 if (Op1.getOpcode() == ISD::SHL)
8491 std::swap(Op0, Op1);
8492 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008493 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8494 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008495 // If we looked past a truncate, check that it's only truncating away
8496 // known zeros.
8497 unsigned BitWidth = Op0.getValueSizeInBits();
8498 unsigned AndBitWidth = And.getValueSizeInBits();
8499 if (BitWidth > AndBitWidth) {
8500 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8501 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8502 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8503 return SDValue();
8504 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008505 LHS = Op1;
8506 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008507 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008508 } else if (Op1.getOpcode() == ISD::Constant) {
8509 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008510 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008511 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008512
8513 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008514 LHS = AndLHS.getOperand(0);
8515 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008516 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008517
8518 // Use BT if the immediate can't be encoded in a TEST instruction.
8519 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8520 LHS = AndLHS;
8521 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8522 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008523 }
Evan Cheng0488db92007-09-25 01:57:46 +00008524
Evan Chengd40d03e2010-01-06 19:38:29 +00008525 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008526 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008527 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008528 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008529 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008530 // Also promote i16 to i32 for performance / code size reason.
8531 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008532 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008533 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008534
Evan Chengd40d03e2010-01-06 19:38:29 +00008535 // If the operand types disagree, extend the shift amount to match. Since
8536 // BT ignores high bits (like shifts) we can use anyextend.
8537 if (LHS.getValueType() != RHS.getValueType())
8538 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008539
Evan Chengd40d03e2010-01-06 19:38:29 +00008540 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8541 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8542 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8543 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008544 }
8545
Evan Cheng54de3ea2010-01-05 06:52:31 +00008546 return SDValue();
8547}
8548
Dan Gohmand858e902010-04-17 15:26:15 +00008549SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008550
8551 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8552
Evan Cheng54de3ea2010-01-05 06:52:31 +00008553 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8554 SDValue Op0 = Op.getOperand(0);
8555 SDValue Op1 = Op.getOperand(1);
8556 DebugLoc dl = Op.getDebugLoc();
8557 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8558
8559 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008560 // Lower (X & (1 << N)) == 0 to BT(X, N).
8561 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8562 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008563 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008564 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008565 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008566 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8567 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8568 if (NewSetCC.getNode())
8569 return NewSetCC;
8570 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008571
Chris Lattner481eebc2010-12-19 21:23:48 +00008572 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8573 // these.
8574 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008575 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008576 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8577 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008578
Chris Lattner481eebc2010-12-19 21:23:48 +00008579 // If the input is a setcc, then reuse the input setcc or use a new one with
8580 // the inverted condition.
8581 if (Op0.getOpcode() == X86ISD::SETCC) {
8582 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8583 bool Invert = (CC == ISD::SETNE) ^
8584 cast<ConstantSDNode>(Op1)->isNullValue();
8585 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008586
Evan Cheng2c755ba2010-02-27 07:36:59 +00008587 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008588 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8589 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8590 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008591 }
8592
Evan Chenge5b51ac2010-04-17 06:13:15 +00008593 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008594 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008595 if (X86CC == X86::COND_INVALID)
8596 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008597
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008598 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008600 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008601}
8602
Craig Topper89af15e2011-09-18 08:03:58 +00008603// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008604// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008605static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008606 EVT VT = Op.getValueType();
8607
Duncan Sands28b77e92011-09-06 19:07:46 +00008608 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008609 "Unsupported value type for operation");
8610
8611 int NumElems = VT.getVectorNumElements();
8612 DebugLoc dl = Op.getDebugLoc();
8613 SDValue CC = Op.getOperand(2);
8614 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8615 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8616
8617 // Extract the LHS vectors
8618 SDValue LHS = Op.getOperand(0);
8619 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8620 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8621
8622 // Extract the RHS vectors
8623 SDValue RHS = Op.getOperand(1);
8624 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8625 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8626
8627 // Issue the operation on the smaller types and concatenate the result back
8628 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8629 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8630 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8631 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8632 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8633}
8634
8635
Dan Gohmand858e902010-04-17 15:26:15 +00008636SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008637 SDValue Cond;
8638 SDValue Op0 = Op.getOperand(0);
8639 SDValue Op1 = Op.getOperand(1);
8640 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008641 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008642 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8643 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008644 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008645
8646 if (isFP) {
8647 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008648 EVT EltVT = Op0.getValueType().getVectorElementType();
8649 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8650
8651 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008652 bool Swap = false;
8653
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008654 // SSE Condition code mapping:
8655 // 0 - EQ
8656 // 1 - LT
8657 // 2 - LE
8658 // 3 - UNORD
8659 // 4 - NEQ
8660 // 5 - NLT
8661 // 6 - NLE
8662 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008663 switch (SetCCOpcode) {
8664 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008665 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008667 case ISD::SETOGT:
8668 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008669 case ISD::SETLT:
8670 case ISD::SETOLT: SSECC = 1; break;
8671 case ISD::SETOGE:
8672 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008673 case ISD::SETLE:
8674 case ISD::SETOLE: SSECC = 2; break;
8675 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008676 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008677 case ISD::SETNE: SSECC = 4; break;
8678 case ISD::SETULE: Swap = true;
8679 case ISD::SETUGE: SSECC = 5; break;
8680 case ISD::SETULT: Swap = true;
8681 case ISD::SETUGT: SSECC = 6; break;
8682 case ISD::SETO: SSECC = 7; break;
8683 }
8684 if (Swap)
8685 std::swap(Op0, Op1);
8686
Nate Begemanfb8ead02008-07-25 19:05:58 +00008687 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008688 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008689 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008690 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008691 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8692 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008693 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008694 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008695 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008696 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8697 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008698 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008699 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008700 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008701 }
8702 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008703 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008704 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008705
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008706 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008707 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008708 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008709
Nate Begeman30a0de92008-07-17 16:51:19 +00008710 // We are handling one of the integer comparisons here. Since SSE only has
8711 // GT and EQ comparisons for integer, swapping operands and multiple
8712 // operations may be required for some comparisons.
8713 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8714 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008715
Craig Topper0a150352011-11-09 08:06:13 +00008716 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008717 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008718 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8719 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8720 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8721 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008723
Nate Begeman30a0de92008-07-17 16:51:19 +00008724 switch (SetCCOpcode) {
8725 default: break;
8726 case ISD::SETNE: Invert = true;
8727 case ISD::SETEQ: Opc = EQOpc; break;
8728 case ISD::SETLT: Swap = true;
8729 case ISD::SETGT: Opc = GTOpc; break;
8730 case ISD::SETGE: Swap = true;
8731 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8732 case ISD::SETULT: Swap = true;
8733 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8734 case ISD::SETUGE: Swap = true;
8735 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8736 }
8737 if (Swap)
8738 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008739
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008740 // Check that the operation in question is available (most are plain SSE2,
8741 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008742 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008743 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008744 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008745 return SDValue();
8746
Nate Begeman30a0de92008-07-17 16:51:19 +00008747 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8748 // bits of the inputs before performing those operations.
8749 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008750 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008751 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8752 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008753 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008754 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8755 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008756 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8757 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008758 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008759
Dale Johannesenace16102009-02-03 19:33:06 +00008760 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008761
8762 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008763 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008764 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008765
Nate Begeman30a0de92008-07-17 16:51:19 +00008766 return Result;
8767}
Evan Cheng0488db92007-09-25 01:57:46 +00008768
Evan Cheng370e5342008-12-03 08:38:43 +00008769// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008770static bool isX86LogicalCmp(SDValue Op) {
8771 unsigned Opc = Op.getNode()->getOpcode();
8772 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8773 return true;
8774 if (Op.getResNo() == 1 &&
8775 (Opc == X86ISD::ADD ||
8776 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008777 Opc == X86ISD::ADC ||
8778 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008779 Opc == X86ISD::SMUL ||
8780 Opc == X86ISD::UMUL ||
8781 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008782 Opc == X86ISD::DEC ||
8783 Opc == X86ISD::OR ||
8784 Opc == X86ISD::XOR ||
8785 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008786 return true;
8787
Chris Lattner9637d5b2010-12-05 07:49:54 +00008788 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8789 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008790
Dan Gohman076aee32009-03-04 19:44:21 +00008791 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008792}
8793
Chris Lattnera2b56002010-12-05 01:23:24 +00008794static bool isZero(SDValue V) {
8795 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8796 return C && C->isNullValue();
8797}
8798
Chris Lattner96908b12010-12-05 02:00:51 +00008799static bool isAllOnes(SDValue V) {
8800 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8801 return C && C->isAllOnesValue();
8802}
8803
Dan Gohmand858e902010-04-17 15:26:15 +00008804SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008805 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008806 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008807 SDValue Op1 = Op.getOperand(1);
8808 SDValue Op2 = Op.getOperand(2);
8809 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008810 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008811
Dan Gohman1a492952009-10-20 16:22:37 +00008812 if (Cond.getOpcode() == ISD::SETCC) {
8813 SDValue NewCond = LowerSETCC(Cond, DAG);
8814 if (NewCond.getNode())
8815 Cond = NewCond;
8816 }
Evan Cheng734503b2006-09-11 02:19:56 +00008817
Chris Lattnera2b56002010-12-05 01:23:24 +00008818 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008819 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008820 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008821 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008822 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008823 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8824 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008825 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008826
Chris Lattnera2b56002010-12-05 01:23:24 +00008827 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008828
8829 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008830 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8831 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008832
8833 SDValue CmpOp0 = Cmp.getOperand(0);
8834 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8835 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008836
Chris Lattner96908b12010-12-05 02:00:51 +00008837 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008838 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8839 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008840
Chris Lattner96908b12010-12-05 02:00:51 +00008841 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8842 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008843
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008844 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008845 if (N2C == 0 || !N2C->isNullValue())
8846 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8847 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008848 }
8849 }
8850
Chris Lattnera2b56002010-12-05 01:23:24 +00008851 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008852 if (Cond.getOpcode() == ISD::AND &&
8853 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8854 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008855 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008856 Cond = Cond.getOperand(0);
8857 }
8858
Evan Cheng3f41d662007-10-08 22:16:29 +00008859 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8860 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008861 unsigned CondOpcode = Cond.getOpcode();
8862 if (CondOpcode == X86ISD::SETCC ||
8863 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008864 CC = Cond.getOperand(0);
8865
Dan Gohman475871a2008-07-27 21:46:04 +00008866 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008867 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008868 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008869
Evan Cheng3f41d662007-10-08 22:16:29 +00008870 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008871 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008872 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008873 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008874
Chris Lattnerd1980a52009-03-12 06:52:53 +00008875 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8876 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008877 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008878 addTest = false;
8879 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008880 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8881 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8882 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8883 Cond.getOperand(0).getValueType() != MVT::i8)) {
8884 SDValue LHS = Cond.getOperand(0);
8885 SDValue RHS = Cond.getOperand(1);
8886 unsigned X86Opcode;
8887 unsigned X86Cond;
8888 SDVTList VTs;
8889 switch (CondOpcode) {
8890 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8891 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8892 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8893 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8894 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8895 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8896 default: llvm_unreachable("unexpected overflowing operator");
8897 }
8898 if (CondOpcode == ISD::UMULO)
8899 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8900 MVT::i32);
8901 else
8902 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8903
8904 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8905
8906 if (CondOpcode == ISD::UMULO)
8907 Cond = X86Op.getValue(2);
8908 else
8909 Cond = X86Op.getValue(1);
8910
8911 CC = DAG.getConstant(X86Cond, MVT::i8);
8912 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008913 }
8914
8915 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008916 // Look pass the truncate.
8917 if (Cond.getOpcode() == ISD::TRUNCATE)
8918 Cond = Cond.getOperand(0);
8919
8920 // We know the result of AND is compared against zero. Try to match
8921 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008922 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008923 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008924 if (NewSetCC.getNode()) {
8925 CC = NewSetCC.getOperand(0);
8926 Cond = NewSetCC.getOperand(1);
8927 addTest = false;
8928 }
8929 }
8930 }
8931
8932 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008934 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008935 }
8936
Benjamin Kramere915ff32010-12-22 23:09:28 +00008937 // a < b ? -1 : 0 -> RES = ~setcc_carry
8938 // a < b ? 0 : -1 -> RES = setcc_carry
8939 // a >= b ? -1 : 0 -> RES = setcc_carry
8940 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8941 if (Cond.getOpcode() == X86ISD::CMP) {
8942 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8943
8944 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8945 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8946 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8947 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8948 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8949 return DAG.getNOT(DL, Res, Res.getValueType());
8950 return Res;
8951 }
8952 }
8953
Evan Cheng0488db92007-09-25 01:57:46 +00008954 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8955 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008956 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008957 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008958 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008959}
8960
Evan Cheng370e5342008-12-03 08:38:43 +00008961// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8962// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8963// from the AND / OR.
8964static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8965 Opc = Op.getOpcode();
8966 if (Opc != ISD::OR && Opc != ISD::AND)
8967 return false;
8968 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8969 Op.getOperand(0).hasOneUse() &&
8970 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8971 Op.getOperand(1).hasOneUse());
8972}
8973
Evan Cheng961d6d42009-02-02 08:19:07 +00008974// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8975// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008976static bool isXor1OfSetCC(SDValue Op) {
8977 if (Op.getOpcode() != ISD::XOR)
8978 return false;
8979 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8980 if (N1C && N1C->getAPIntValue() == 1) {
8981 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8982 Op.getOperand(0).hasOneUse();
8983 }
8984 return false;
8985}
8986
Dan Gohmand858e902010-04-17 15:26:15 +00008987SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008988 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008989 SDValue Chain = Op.getOperand(0);
8990 SDValue Cond = Op.getOperand(1);
8991 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008992 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008993 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008994 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008995
Dan Gohman1a492952009-10-20 16:22:37 +00008996 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008997 // Check for setcc([su]{add,sub,mul}o == 0).
8998 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8999 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9000 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9001 Cond.getOperand(0).getResNo() == 1 &&
9002 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9003 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9004 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9005 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9006 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9007 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9008 Inverted = true;
9009 Cond = Cond.getOperand(0);
9010 } else {
9011 SDValue NewCond = LowerSETCC(Cond, DAG);
9012 if (NewCond.getNode())
9013 Cond = NewCond;
9014 }
Dan Gohman1a492952009-10-20 16:22:37 +00009015 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009016#if 0
9017 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009018 else if (Cond.getOpcode() == X86ISD::ADD ||
9019 Cond.getOpcode() == X86ISD::SUB ||
9020 Cond.getOpcode() == X86ISD::SMUL ||
9021 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009022 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009023#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009024
Evan Chengad9c0a32009-12-15 00:53:42 +00009025 // Look pass (and (setcc_carry (cmp ...)), 1).
9026 if (Cond.getOpcode() == ISD::AND &&
9027 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9028 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009029 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009030 Cond = Cond.getOperand(0);
9031 }
9032
Evan Cheng3f41d662007-10-08 22:16:29 +00009033 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9034 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009035 unsigned CondOpcode = Cond.getOpcode();
9036 if (CondOpcode == X86ISD::SETCC ||
9037 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009038 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009039
Dan Gohman475871a2008-07-27 21:46:04 +00009040 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009041 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009042 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009043 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009044 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009045 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009046 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009047 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009048 default: break;
9049 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009050 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009051 // These can only come from an arithmetic instruction with overflow,
9052 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009053 Cond = Cond.getNode()->getOperand(1);
9054 addTest = false;
9055 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009056 }
Evan Cheng0488db92007-09-25 01:57:46 +00009057 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009058 }
9059 CondOpcode = Cond.getOpcode();
9060 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9061 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9062 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9063 Cond.getOperand(0).getValueType() != MVT::i8)) {
9064 SDValue LHS = Cond.getOperand(0);
9065 SDValue RHS = Cond.getOperand(1);
9066 unsigned X86Opcode;
9067 unsigned X86Cond;
9068 SDVTList VTs;
9069 switch (CondOpcode) {
9070 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9071 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9072 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9073 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9074 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9075 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9076 default: llvm_unreachable("unexpected overflowing operator");
9077 }
9078 if (Inverted)
9079 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9080 if (CondOpcode == ISD::UMULO)
9081 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9082 MVT::i32);
9083 else
9084 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9085
9086 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9087
9088 if (CondOpcode == ISD::UMULO)
9089 Cond = X86Op.getValue(2);
9090 else
9091 Cond = X86Op.getValue(1);
9092
9093 CC = DAG.getConstant(X86Cond, MVT::i8);
9094 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009095 } else {
9096 unsigned CondOpc;
9097 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9098 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009099 if (CondOpc == ISD::OR) {
9100 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9101 // two branches instead of an explicit OR instruction with a
9102 // separate test.
9103 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009104 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009105 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009106 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009107 Chain, Dest, CC, Cmp);
9108 CC = Cond.getOperand(1).getOperand(0);
9109 Cond = Cmp;
9110 addTest = false;
9111 }
9112 } else { // ISD::AND
9113 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9114 // two branches instead of an explicit AND instruction with a
9115 // separate test. However, we only do this if this block doesn't
9116 // have a fall-through edge, because this requires an explicit
9117 // jmp when the condition is false.
9118 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009119 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009120 Op.getNode()->hasOneUse()) {
9121 X86::CondCode CCode =
9122 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9123 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009124 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009125 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009126 // Look for an unconditional branch following this conditional branch.
9127 // We need this because we need to reverse the successors in order
9128 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009129 if (User->getOpcode() == ISD::BR) {
9130 SDValue FalseBB = User->getOperand(1);
9131 SDNode *NewBR =
9132 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009133 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009134 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009135 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009136
Dale Johannesene4d209d2009-02-03 20:21:25 +00009137 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009138 Chain, Dest, CC, Cmp);
9139 X86::CondCode CCode =
9140 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9141 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009142 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009143 Cond = Cmp;
9144 addTest = false;
9145 }
9146 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009147 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009148 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9149 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9150 // It should be transformed during dag combiner except when the condition
9151 // is set by a arithmetics with overflow node.
9152 X86::CondCode CCode =
9153 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9154 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009155 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009156 Cond = Cond.getOperand(0).getOperand(1);
9157 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009158 } else if (Cond.getOpcode() == ISD::SETCC &&
9159 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9160 // For FCMP_OEQ, we can emit
9161 // two branches instead of an explicit AND instruction with a
9162 // separate test. However, we only do this if this block doesn't
9163 // have a fall-through edge, because this requires an explicit
9164 // jmp when the condition is false.
9165 if (Op.getNode()->hasOneUse()) {
9166 SDNode *User = *Op.getNode()->use_begin();
9167 // Look for an unconditional branch following this conditional branch.
9168 // We need this because we need to reverse the successors in order
9169 // to implement FCMP_OEQ.
9170 if (User->getOpcode() == ISD::BR) {
9171 SDValue FalseBB = User->getOperand(1);
9172 SDNode *NewBR =
9173 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9174 assert(NewBR == User);
9175 (void)NewBR;
9176 Dest = FalseBB;
9177
9178 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9179 Cond.getOperand(0), Cond.getOperand(1));
9180 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9181 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9182 Chain, Dest, CC, Cmp);
9183 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9184 Cond = Cmp;
9185 addTest = false;
9186 }
9187 }
9188 } else if (Cond.getOpcode() == ISD::SETCC &&
9189 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9190 // For FCMP_UNE, we can emit
9191 // two branches instead of an explicit AND instruction with a
9192 // separate test. However, we only do this if this block doesn't
9193 // have a fall-through edge, because this requires an explicit
9194 // jmp when the condition is false.
9195 if (Op.getNode()->hasOneUse()) {
9196 SDNode *User = *Op.getNode()->use_begin();
9197 // Look for an unconditional branch following this conditional branch.
9198 // We need this because we need to reverse the successors in order
9199 // to implement FCMP_UNE.
9200 if (User->getOpcode() == ISD::BR) {
9201 SDValue FalseBB = User->getOperand(1);
9202 SDNode *NewBR =
9203 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9204 assert(NewBR == User);
9205 (void)NewBR;
9206
9207 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9208 Cond.getOperand(0), Cond.getOperand(1));
9209 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9210 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9211 Chain, Dest, CC, Cmp);
9212 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9213 Cond = Cmp;
9214 addTest = false;
9215 Dest = FalseBB;
9216 }
9217 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009218 }
Evan Cheng0488db92007-09-25 01:57:46 +00009219 }
9220
9221 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009222 // Look pass the truncate.
9223 if (Cond.getOpcode() == ISD::TRUNCATE)
9224 Cond = Cond.getOperand(0);
9225
9226 // We know the result of AND is compared against zero. Try to match
9227 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009228 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009229 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9230 if (NewSetCC.getNode()) {
9231 CC = NewSetCC.getOperand(0);
9232 Cond = NewSetCC.getOperand(1);
9233 addTest = false;
9234 }
9235 }
9236 }
9237
9238 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009239 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009240 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009241 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009242 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009243 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009244}
9245
Anton Korobeynikove060b532007-04-17 19:34:00 +00009246
9247// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9248// Calls to _alloca is needed to probe the stack when allocating more than 4k
9249// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9250// that the guard pages used by the OS virtual memory manager are allocated in
9251// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009252SDValue
9253X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009254 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009255 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9256 EnableSegmentedStacks) &&
9257 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009258 "are being used");
9259 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009260 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009261
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009262 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009263 SDValue Chain = Op.getOperand(0);
9264 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009265 // FIXME: Ensure alignment here
9266
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009267 bool Is64Bit = Subtarget->is64Bit();
9268 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009269
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009270 if (EnableSegmentedStacks) {
9271 MachineFunction &MF = DAG.getMachineFunction();
9272 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009273
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009274 if (Is64Bit) {
9275 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009276 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009277 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009278
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009279 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9280 I != E; I++)
9281 if (I->hasNestAttr())
9282 report_fatal_error("Cannot use segmented stacks with functions that "
9283 "have nested arguments.");
9284 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009285
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009286 const TargetRegisterClass *AddrRegClass =
9287 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9288 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9289 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9290 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9291 DAG.getRegister(Vreg, SPTy));
9292 SDValue Ops1[2] = { Value, Chain };
9293 return DAG.getMergeValues(Ops1, 2, dl);
9294 } else {
9295 SDValue Flag;
9296 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009297
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009298 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9299 Flag = Chain.getValue(1);
9300 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009301
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009302 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9303 Flag = Chain.getValue(1);
9304
9305 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9306
9307 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9308 return DAG.getMergeValues(Ops1, 2, dl);
9309 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009310}
9311
Dan Gohmand858e902010-04-17 15:26:15 +00009312SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009313 MachineFunction &MF = DAG.getMachineFunction();
9314 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9315
Dan Gohman69de1932008-02-06 22:27:42 +00009316 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009317 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009318
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009319 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009320 // vastart just stores the address of the VarArgsFrameIndex slot into the
9321 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009322 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9323 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009324 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9325 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009326 }
9327
9328 // __va_list_tag:
9329 // gp_offset (0 - 6 * 8)
9330 // fp_offset (48 - 48 + 8 * 16)
9331 // overflow_arg_area (point to parameters coming in memory).
9332 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009333 SmallVector<SDValue, 8> MemOps;
9334 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009335 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009336 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009337 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9338 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009339 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009340 MemOps.push_back(Store);
9341
9342 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009343 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009344 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009345 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009346 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9347 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009348 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009349 MemOps.push_back(Store);
9350
9351 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009352 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009353 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009354 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9355 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009356 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9357 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009358 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009359 MemOps.push_back(Store);
9360
9361 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009362 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009363 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009364 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9365 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009366 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9367 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009368 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009369 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009370 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009371}
9372
Dan Gohmand858e902010-04-17 15:26:15 +00009373SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009374 assert(Subtarget->is64Bit() &&
9375 "LowerVAARG only handles 64-bit va_arg!");
9376 assert((Subtarget->isTargetLinux() ||
9377 Subtarget->isTargetDarwin()) &&
9378 "Unhandled target in LowerVAARG");
9379 assert(Op.getNode()->getNumOperands() == 4);
9380 SDValue Chain = Op.getOperand(0);
9381 SDValue SrcPtr = Op.getOperand(1);
9382 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9383 unsigned Align = Op.getConstantOperandVal(3);
9384 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009385
Dan Gohman320afb82010-10-12 18:00:49 +00009386 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009387 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009388 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9389 uint8_t ArgMode;
9390
9391 // Decide which area this value should be read from.
9392 // TODO: Implement the AMD64 ABI in its entirety. This simple
9393 // selection mechanism works only for the basic types.
9394 if (ArgVT == MVT::f80) {
9395 llvm_unreachable("va_arg for f80 not yet implemented");
9396 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9397 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9398 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9399 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9400 } else {
9401 llvm_unreachable("Unhandled argument type in LowerVAARG");
9402 }
9403
9404 if (ArgMode == 2) {
9405 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009406 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009407 !(DAG.getMachineFunction()
9408 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009409 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009410 }
9411
9412 // Insert VAARG_64 node into the DAG
9413 // VAARG_64 returns two values: Variable Argument Address, Chain
9414 SmallVector<SDValue, 11> InstOps;
9415 InstOps.push_back(Chain);
9416 InstOps.push_back(SrcPtr);
9417 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9418 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9419 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9420 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9421 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9422 VTs, &InstOps[0], InstOps.size(),
9423 MVT::i64,
9424 MachinePointerInfo(SV),
9425 /*Align=*/0,
9426 /*Volatile=*/false,
9427 /*ReadMem=*/true,
9428 /*WriteMem=*/true);
9429 Chain = VAARG.getValue(1);
9430
9431 // Load the next argument and return it
9432 return DAG.getLoad(ArgVT, dl,
9433 Chain,
9434 VAARG,
9435 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009436 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009437}
9438
Dan Gohmand858e902010-04-17 15:26:15 +00009439SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009440 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009441 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009442 SDValue Chain = Op.getOperand(0);
9443 SDValue DstPtr = Op.getOperand(1);
9444 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009445 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9446 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009447 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009448
Chris Lattnere72f2022010-09-21 05:40:29 +00009449 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009450 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009451 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009452 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009453}
9454
Dan Gohman475871a2008-07-27 21:46:04 +00009455SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009456X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009457 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009458 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009459 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009460 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009461 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009462 case Intrinsic::x86_sse_comieq_ss:
9463 case Intrinsic::x86_sse_comilt_ss:
9464 case Intrinsic::x86_sse_comile_ss:
9465 case Intrinsic::x86_sse_comigt_ss:
9466 case Intrinsic::x86_sse_comige_ss:
9467 case Intrinsic::x86_sse_comineq_ss:
9468 case Intrinsic::x86_sse_ucomieq_ss:
9469 case Intrinsic::x86_sse_ucomilt_ss:
9470 case Intrinsic::x86_sse_ucomile_ss:
9471 case Intrinsic::x86_sse_ucomigt_ss:
9472 case Intrinsic::x86_sse_ucomige_ss:
9473 case Intrinsic::x86_sse_ucomineq_ss:
9474 case Intrinsic::x86_sse2_comieq_sd:
9475 case Intrinsic::x86_sse2_comilt_sd:
9476 case Intrinsic::x86_sse2_comile_sd:
9477 case Intrinsic::x86_sse2_comigt_sd:
9478 case Intrinsic::x86_sse2_comige_sd:
9479 case Intrinsic::x86_sse2_comineq_sd:
9480 case Intrinsic::x86_sse2_ucomieq_sd:
9481 case Intrinsic::x86_sse2_ucomilt_sd:
9482 case Intrinsic::x86_sse2_ucomile_sd:
9483 case Intrinsic::x86_sse2_ucomigt_sd:
9484 case Intrinsic::x86_sse2_ucomige_sd:
9485 case Intrinsic::x86_sse2_ucomineq_sd: {
9486 unsigned Opc = 0;
9487 ISD::CondCode CC = ISD::SETCC_INVALID;
9488 switch (IntNo) {
9489 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009490 case Intrinsic::x86_sse_comieq_ss:
9491 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009492 Opc = X86ISD::COMI;
9493 CC = ISD::SETEQ;
9494 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009495 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009496 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009497 Opc = X86ISD::COMI;
9498 CC = ISD::SETLT;
9499 break;
9500 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009501 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009502 Opc = X86ISD::COMI;
9503 CC = ISD::SETLE;
9504 break;
9505 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009506 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009507 Opc = X86ISD::COMI;
9508 CC = ISD::SETGT;
9509 break;
9510 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009511 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009512 Opc = X86ISD::COMI;
9513 CC = ISD::SETGE;
9514 break;
9515 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009516 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009517 Opc = X86ISD::COMI;
9518 CC = ISD::SETNE;
9519 break;
9520 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009521 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009522 Opc = X86ISD::UCOMI;
9523 CC = ISD::SETEQ;
9524 break;
9525 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009526 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009527 Opc = X86ISD::UCOMI;
9528 CC = ISD::SETLT;
9529 break;
9530 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009531 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009532 Opc = X86ISD::UCOMI;
9533 CC = ISD::SETLE;
9534 break;
9535 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009536 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009537 Opc = X86ISD::UCOMI;
9538 CC = ISD::SETGT;
9539 break;
9540 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009541 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009542 Opc = X86ISD::UCOMI;
9543 CC = ISD::SETGE;
9544 break;
9545 case Intrinsic::x86_sse_ucomineq_ss:
9546 case Intrinsic::x86_sse2_ucomineq_sd:
9547 Opc = X86ISD::UCOMI;
9548 CC = ISD::SETNE;
9549 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009550 }
Evan Cheng734503b2006-09-11 02:19:56 +00009551
Dan Gohman475871a2008-07-27 21:46:04 +00009552 SDValue LHS = Op.getOperand(1);
9553 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009554 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009555 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009556 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9557 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9558 DAG.getConstant(X86CC, MVT::i8), Cond);
9559 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009560 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009561 // Arithmetic intrinsics.
9562 case Intrinsic::x86_sse3_hadd_ps:
9563 case Intrinsic::x86_sse3_hadd_pd:
9564 case Intrinsic::x86_avx_hadd_ps_256:
9565 case Intrinsic::x86_avx_hadd_pd_256:
9566 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9567 Op.getOperand(1), Op.getOperand(2));
9568 case Intrinsic::x86_sse3_hsub_ps:
9569 case Intrinsic::x86_sse3_hsub_pd:
9570 case Intrinsic::x86_avx_hsub_ps_256:
9571 case Intrinsic::x86_avx_hsub_pd_256:
9572 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9573 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009574 case Intrinsic::x86_avx2_psllv_d:
9575 case Intrinsic::x86_avx2_psllv_q:
9576 case Intrinsic::x86_avx2_psllv_d_256:
9577 case Intrinsic::x86_avx2_psllv_q_256:
9578 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9579 Op.getOperand(1), Op.getOperand(2));
9580 case Intrinsic::x86_avx2_psrlv_d:
9581 case Intrinsic::x86_avx2_psrlv_q:
9582 case Intrinsic::x86_avx2_psrlv_d_256:
9583 case Intrinsic::x86_avx2_psrlv_q_256:
9584 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9585 Op.getOperand(1), Op.getOperand(2));
9586 case Intrinsic::x86_avx2_psrav_d:
9587 case Intrinsic::x86_avx2_psrav_d_256:
9588 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9589 Op.getOperand(1), Op.getOperand(2));
9590
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009591 // ptest and testp intrinsics. The intrinsic these come from are designed to
9592 // return an integer value, not just an instruction so lower it to the ptest
9593 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009594 case Intrinsic::x86_sse41_ptestz:
9595 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009596 case Intrinsic::x86_sse41_ptestnzc:
9597 case Intrinsic::x86_avx_ptestz_256:
9598 case Intrinsic::x86_avx_ptestc_256:
9599 case Intrinsic::x86_avx_ptestnzc_256:
9600 case Intrinsic::x86_avx_vtestz_ps:
9601 case Intrinsic::x86_avx_vtestc_ps:
9602 case Intrinsic::x86_avx_vtestnzc_ps:
9603 case Intrinsic::x86_avx_vtestz_pd:
9604 case Intrinsic::x86_avx_vtestc_pd:
9605 case Intrinsic::x86_avx_vtestnzc_pd:
9606 case Intrinsic::x86_avx_vtestz_ps_256:
9607 case Intrinsic::x86_avx_vtestc_ps_256:
9608 case Intrinsic::x86_avx_vtestnzc_ps_256:
9609 case Intrinsic::x86_avx_vtestz_pd_256:
9610 case Intrinsic::x86_avx_vtestc_pd_256:
9611 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9612 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009613 unsigned X86CC = 0;
9614 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009615 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009616 case Intrinsic::x86_avx_vtestz_ps:
9617 case Intrinsic::x86_avx_vtestz_pd:
9618 case Intrinsic::x86_avx_vtestz_ps_256:
9619 case Intrinsic::x86_avx_vtestz_pd_256:
9620 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009621 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009622 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009623 // ZF = 1
9624 X86CC = X86::COND_E;
9625 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009626 case Intrinsic::x86_avx_vtestc_ps:
9627 case Intrinsic::x86_avx_vtestc_pd:
9628 case Intrinsic::x86_avx_vtestc_ps_256:
9629 case Intrinsic::x86_avx_vtestc_pd_256:
9630 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009631 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009632 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009633 // CF = 1
9634 X86CC = X86::COND_B;
9635 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009636 case Intrinsic::x86_avx_vtestnzc_ps:
9637 case Intrinsic::x86_avx_vtestnzc_pd:
9638 case Intrinsic::x86_avx_vtestnzc_ps_256:
9639 case Intrinsic::x86_avx_vtestnzc_pd_256:
9640 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009641 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009642 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009643 // ZF and CF = 0
9644 X86CC = X86::COND_A;
9645 break;
9646 }
Eric Christopherfd179292009-08-27 18:07:15 +00009647
Eric Christopher71c67532009-07-29 00:28:05 +00009648 SDValue LHS = Op.getOperand(1);
9649 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009650 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9651 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9653 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9654 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009655 }
Evan Cheng5759f972008-05-04 09:15:50 +00009656
9657 // Fix vector shift instructions where the last operand is a non-immediate
9658 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009659 case Intrinsic::x86_avx2_pslli_w:
9660 case Intrinsic::x86_avx2_pslli_d:
9661 case Intrinsic::x86_avx2_pslli_q:
9662 case Intrinsic::x86_avx2_psrli_w:
9663 case Intrinsic::x86_avx2_psrli_d:
9664 case Intrinsic::x86_avx2_psrli_q:
9665 case Intrinsic::x86_avx2_psrai_w:
9666 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009667 case Intrinsic::x86_sse2_pslli_w:
9668 case Intrinsic::x86_sse2_pslli_d:
9669 case Intrinsic::x86_sse2_pslli_q:
9670 case Intrinsic::x86_sse2_psrli_w:
9671 case Intrinsic::x86_sse2_psrli_d:
9672 case Intrinsic::x86_sse2_psrli_q:
9673 case Intrinsic::x86_sse2_psrai_w:
9674 case Intrinsic::x86_sse2_psrai_d:
9675 case Intrinsic::x86_mmx_pslli_w:
9676 case Intrinsic::x86_mmx_pslli_d:
9677 case Intrinsic::x86_mmx_pslli_q:
9678 case Intrinsic::x86_mmx_psrli_w:
9679 case Intrinsic::x86_mmx_psrli_d:
9680 case Intrinsic::x86_mmx_psrli_q:
9681 case Intrinsic::x86_mmx_psrai_w:
9682 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009683 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009684 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009685 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009686
9687 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009689 switch (IntNo) {
9690 case Intrinsic::x86_sse2_pslli_w:
9691 NewIntNo = Intrinsic::x86_sse2_psll_w;
9692 break;
9693 case Intrinsic::x86_sse2_pslli_d:
9694 NewIntNo = Intrinsic::x86_sse2_psll_d;
9695 break;
9696 case Intrinsic::x86_sse2_pslli_q:
9697 NewIntNo = Intrinsic::x86_sse2_psll_q;
9698 break;
9699 case Intrinsic::x86_sse2_psrli_w:
9700 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9701 break;
9702 case Intrinsic::x86_sse2_psrli_d:
9703 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9704 break;
9705 case Intrinsic::x86_sse2_psrli_q:
9706 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9707 break;
9708 case Intrinsic::x86_sse2_psrai_w:
9709 NewIntNo = Intrinsic::x86_sse2_psra_w;
9710 break;
9711 case Intrinsic::x86_sse2_psrai_d:
9712 NewIntNo = Intrinsic::x86_sse2_psra_d;
9713 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009714 case Intrinsic::x86_avx2_pslli_w:
9715 NewIntNo = Intrinsic::x86_avx2_psll_w;
9716 break;
9717 case Intrinsic::x86_avx2_pslli_d:
9718 NewIntNo = Intrinsic::x86_avx2_psll_d;
9719 break;
9720 case Intrinsic::x86_avx2_pslli_q:
9721 NewIntNo = Intrinsic::x86_avx2_psll_q;
9722 break;
9723 case Intrinsic::x86_avx2_psrli_w:
9724 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9725 break;
9726 case Intrinsic::x86_avx2_psrli_d:
9727 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9728 break;
9729 case Intrinsic::x86_avx2_psrli_q:
9730 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9731 break;
9732 case Intrinsic::x86_avx2_psrai_w:
9733 NewIntNo = Intrinsic::x86_avx2_psra_w;
9734 break;
9735 case Intrinsic::x86_avx2_psrai_d:
9736 NewIntNo = Intrinsic::x86_avx2_psra_d;
9737 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009738 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009739 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009740 switch (IntNo) {
9741 case Intrinsic::x86_mmx_pslli_w:
9742 NewIntNo = Intrinsic::x86_mmx_psll_w;
9743 break;
9744 case Intrinsic::x86_mmx_pslli_d:
9745 NewIntNo = Intrinsic::x86_mmx_psll_d;
9746 break;
9747 case Intrinsic::x86_mmx_pslli_q:
9748 NewIntNo = Intrinsic::x86_mmx_psll_q;
9749 break;
9750 case Intrinsic::x86_mmx_psrli_w:
9751 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9752 break;
9753 case Intrinsic::x86_mmx_psrli_d:
9754 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9755 break;
9756 case Intrinsic::x86_mmx_psrli_q:
9757 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9758 break;
9759 case Intrinsic::x86_mmx_psrai_w:
9760 NewIntNo = Intrinsic::x86_mmx_psra_w;
9761 break;
9762 case Intrinsic::x86_mmx_psrai_d:
9763 NewIntNo = Intrinsic::x86_mmx_psra_d;
9764 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009765 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009766 }
9767 break;
9768 }
9769 }
Mon P Wangefa42202009-09-03 19:56:25 +00009770
9771 // The vector shift intrinsics with scalars uses 32b shift amounts but
9772 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9773 // to be zero.
9774 SDValue ShOps[4];
9775 ShOps[0] = ShAmt;
9776 ShOps[1] = DAG.getConstant(0, MVT::i32);
9777 if (ShAmtVT == MVT::v4i32) {
9778 ShOps[2] = DAG.getUNDEF(MVT::i32);
9779 ShOps[3] = DAG.getUNDEF(MVT::i32);
9780 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9781 } else {
9782 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009783// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009784 }
9785
Owen Andersone50ed302009-08-10 22:56:29 +00009786 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009787 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009788 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009790 Op.getOperand(1), ShAmt);
9791 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009792 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009793}
Evan Cheng72261582005-12-20 06:22:03 +00009794
Dan Gohmand858e902010-04-17 15:26:15 +00009795SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9796 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009797 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9798 MFI->setReturnAddressIsTaken(true);
9799
Bill Wendling64e87322009-01-16 19:25:27 +00009800 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009801 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009802
9803 if (Depth > 0) {
9804 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9805 SDValue Offset =
9806 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009807 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009808 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009809 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009810 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009811 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009812 }
9813
9814 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009815 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009816 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009817 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009818}
9819
Dan Gohmand858e902010-04-17 15:26:15 +00009820SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009821 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9822 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009823
Owen Andersone50ed302009-08-10 22:56:29 +00009824 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009825 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009826 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9827 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009828 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009829 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009830 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9831 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009832 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009833 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009834}
9835
Dan Gohman475871a2008-07-27 21:46:04 +00009836SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009837 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009838 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009839}
9840
Dan Gohmand858e902010-04-17 15:26:15 +00009841SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009842 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009843 SDValue Chain = Op.getOperand(0);
9844 SDValue Offset = Op.getOperand(1);
9845 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009846 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009847
Dan Gohmand8816272010-08-11 18:14:00 +00009848 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9849 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9850 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009851 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009852
Dan Gohmand8816272010-08-11 18:14:00 +00009853 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9854 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009855 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009856 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9857 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009858 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009859 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009860
Dale Johannesene4d209d2009-02-03 20:21:25 +00009861 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009862 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009863 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009864}
9865
Duncan Sands4a544a72011-09-06 13:37:06 +00009866SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9867 SelectionDAG &DAG) const {
9868 return Op.getOperand(0);
9869}
9870
9871SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9872 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009873 SDValue Root = Op.getOperand(0);
9874 SDValue Trmp = Op.getOperand(1); // trampoline
9875 SDValue FPtr = Op.getOperand(2); // nested function
9876 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009877 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009878
Dan Gohman69de1932008-02-06 22:27:42 +00009879 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009880
9881 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009882 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009883
9884 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009885 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9886 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009887
Evan Cheng0e6a0522011-07-18 20:57:22 +00009888 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9889 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009890
9891 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9892
9893 // Load the pointer to the nested function into R11.
9894 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009895 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009896 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009897 Addr, MachinePointerInfo(TrmpAddr),
9898 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009899
Owen Anderson825b72b2009-08-11 20:47:22 +00009900 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9901 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009902 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9903 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009904 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009905
9906 // Load the 'nest' parameter value into R10.
9907 // R10 is specified in X86CallingConv.td
9908 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9910 DAG.getConstant(10, MVT::i64));
9911 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009912 Addr, MachinePointerInfo(TrmpAddr, 10),
9913 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009914
Owen Anderson825b72b2009-08-11 20:47:22 +00009915 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9916 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009917 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9918 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009919 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009920
9921 // Jump to the nested function.
9922 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009923 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9924 DAG.getConstant(20, MVT::i64));
9925 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009926 Addr, MachinePointerInfo(TrmpAddr, 20),
9927 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009928
9929 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009930 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9931 DAG.getConstant(22, MVT::i64));
9932 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009933 MachinePointerInfo(TrmpAddr, 22),
9934 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009935
Duncan Sands4a544a72011-09-06 13:37:06 +00009936 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009937 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009938 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009939 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009940 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009941 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009942
9943 switch (CC) {
9944 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009945 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009946 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009947 case CallingConv::X86_StdCall: {
9948 // Pass 'nest' parameter in ECX.
9949 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009950 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009951
9952 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009953 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009954 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955
Chris Lattner58d74912008-03-12 17:45:29 +00009956 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009957 unsigned InRegCount = 0;
9958 unsigned Idx = 1;
9959
9960 for (FunctionType::param_iterator I = FTy->param_begin(),
9961 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009962 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009963 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009964 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009965
9966 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009967 report_fatal_error("Nest register in use - reduce number of inreg"
9968 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009969 }
9970 }
9971 break;
9972 }
9973 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009974 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009975 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009976 // Pass 'nest' parameter in EAX.
9977 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009978 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009979 break;
9980 }
9981
Dan Gohman475871a2008-07-27 21:46:04 +00009982 SDValue OutChains[4];
9983 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009984
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9986 DAG.getConstant(10, MVT::i32));
9987 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988
Chris Lattnera62fe662010-02-05 19:20:30 +00009989 // This is storing the opcode for MOV32ri.
9990 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009991 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009992 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009993 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009994 Trmp, MachinePointerInfo(TrmpAddr),
9995 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009996
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9998 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009999 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10000 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010001 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010002
Chris Lattnera62fe662010-02-05 19:20:30 +000010003 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10005 DAG.getConstant(5, MVT::i32));
10006 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010007 MachinePointerInfo(TrmpAddr, 5),
10008 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010009
Owen Anderson825b72b2009-08-11 20:47:22 +000010010 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10011 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010012 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10013 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010014 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010015
Duncan Sands4a544a72011-09-06 13:37:06 +000010016 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010017 }
10018}
10019
Dan Gohmand858e902010-04-17 15:26:15 +000010020SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10021 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010022 /*
10023 The rounding mode is in bits 11:10 of FPSR, and has the following
10024 settings:
10025 00 Round to nearest
10026 01 Round to -inf
10027 10 Round to +inf
10028 11 Round to 0
10029
10030 FLT_ROUNDS, on the other hand, expects the following:
10031 -1 Undefined
10032 0 Round to 0
10033 1 Round to nearest
10034 2 Round to +inf
10035 3 Round to -inf
10036
10037 To perform the conversion, we do:
10038 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10039 */
10040
10041 MachineFunction &MF = DAG.getMachineFunction();
10042 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010043 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010044 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010045 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010046 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010047
10048 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010049 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010050 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010051
Michael J. Spencerec38de22010-10-10 22:04:20 +000010052
Chris Lattner2156b792010-09-22 01:11:26 +000010053 MachineMemOperand *MMO =
10054 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10055 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010056
Chris Lattner2156b792010-09-22 01:11:26 +000010057 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10058 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10059 DAG.getVTList(MVT::Other),
10060 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010061
10062 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010063 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010064 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010065
10066 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010067 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010068 DAG.getNode(ISD::SRL, DL, MVT::i16,
10069 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010070 CWD, DAG.getConstant(0x800, MVT::i16)),
10071 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010072 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010073 DAG.getNode(ISD::SRL, DL, MVT::i16,
10074 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 CWD, DAG.getConstant(0x400, MVT::i16)),
10076 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010077
Dan Gohman475871a2008-07-27 21:46:04 +000010078 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010079 DAG.getNode(ISD::AND, DL, MVT::i16,
10080 DAG.getNode(ISD::ADD, DL, MVT::i16,
10081 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 DAG.getConstant(1, MVT::i16)),
10083 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010084
10085
Duncan Sands83ec4b62008-06-06 12:08:01 +000010086 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010087 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010088}
10089
Dan Gohmand858e902010-04-17 15:26:15 +000010090SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010091 EVT VT = Op.getValueType();
10092 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010093 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010094 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010095
10096 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010097 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010098 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010100 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010101 }
Evan Cheng18efe262007-12-14 02:13:44 +000010102
Evan Cheng152804e2007-12-14 08:30:15 +000010103 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010104 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010105 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010106
10107 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010108 SDValue Ops[] = {
10109 Op,
10110 DAG.getConstant(NumBits+NumBits-1, OpVT),
10111 DAG.getConstant(X86::COND_E, MVT::i8),
10112 Op.getValue(1)
10113 };
10114 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010115
10116 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010117 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010118
Owen Anderson825b72b2009-08-11 20:47:22 +000010119 if (VT == MVT::i8)
10120 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010121 return Op;
10122}
10123
Dan Gohmand858e902010-04-17 15:26:15 +000010124SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010125 EVT VT = Op.getValueType();
10126 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010127 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010128 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010129
10130 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 if (VT == MVT::i8) {
10132 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010133 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010134 }
Evan Cheng152804e2007-12-14 08:30:15 +000010135
10136 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010137 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010138 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010139
10140 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010141 SDValue Ops[] = {
10142 Op,
10143 DAG.getConstant(NumBits, OpVT),
10144 DAG.getConstant(X86::COND_E, MVT::i8),
10145 Op.getValue(1)
10146 };
10147 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010148
Owen Anderson825b72b2009-08-11 20:47:22 +000010149 if (VT == MVT::i8)
10150 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010151 return Op;
10152}
10153
Craig Topper13894fa2011-08-24 06:14:18 +000010154// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10155// ones, and then concatenate the result back.
10156static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010157 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010158
10159 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10160 "Unsupported value type for operation");
10161
10162 int NumElems = VT.getVectorNumElements();
10163 DebugLoc dl = Op.getDebugLoc();
10164 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10165 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10166
10167 // Extract the LHS vectors
10168 SDValue LHS = Op.getOperand(0);
10169 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10170 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10171
10172 // Extract the RHS vectors
10173 SDValue RHS = Op.getOperand(1);
10174 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10175 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10176
10177 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10178 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10179
10180 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10181 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10182 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10183}
10184
10185SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10186 assert(Op.getValueType().getSizeInBits() == 256 &&
10187 Op.getValueType().isInteger() &&
10188 "Only handle AVX 256-bit vector integer operation");
10189 return Lower256IntArith(Op, DAG);
10190}
10191
10192SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10193 assert(Op.getValueType().getSizeInBits() == 256 &&
10194 Op.getValueType().isInteger() &&
10195 "Only handle AVX 256-bit vector integer operation");
10196 return Lower256IntArith(Op, DAG);
10197}
10198
10199SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10200 EVT VT = Op.getValueType();
10201
10202 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010203 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010204 return Lower256IntArith(Op, DAG);
10205
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010206 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010207
Craig Topperaaa643c2011-11-09 07:28:55 +000010208 SDValue A = Op.getOperand(0);
10209 SDValue B = Op.getOperand(1);
10210
10211 if (VT == MVT::v4i64) {
10212 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10213
10214 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10215 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10216 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10217 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10218 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10219 //
10220 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10221 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10222 // return AloBlo + AloBhi + AhiBlo;
10223
10224 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10225 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10226 A, DAG.getConstant(32, MVT::i32));
10227 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10228 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10229 B, DAG.getConstant(32, MVT::i32));
10230 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10231 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10232 A, B);
10233 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10234 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10235 A, Bhi);
10236 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10237 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10238 Ahi, B);
10239 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10240 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10241 AloBhi, DAG.getConstant(32, MVT::i32));
10242 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10243 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10244 AhiBlo, DAG.getConstant(32, MVT::i32));
10245 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10246 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10247 return Res;
10248 }
10249
10250 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10251
Mon P Wangaf9b9522008-12-18 21:42:19 +000010252 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10253 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10254 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10255 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10256 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10257 //
10258 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10259 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10260 // return AloBlo + AloBhi + AhiBlo;
10261
Dale Johannesene4d209d2009-02-03 20:21:25 +000010262 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010263 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10264 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010265 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010266 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10267 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010268 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010269 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010270 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010271 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010273 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010274 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010276 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010277 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010278 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10279 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010280 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010281 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10282 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010283 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10284 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010285 return Res;
10286}
10287
Nadav Rotem43012222011-05-11 08:12:09 +000010288SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10289
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010290 EVT VT = Op.getValueType();
10291 DebugLoc dl = Op.getDebugLoc();
10292 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010293 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010294 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010295
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010296 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010297 return SDValue();
10298
Nadav Rotem43012222011-05-11 08:12:09 +000010299 // Optimize shl/srl/sra with constant shift amount.
10300 if (isSplatVector(Amt.getNode())) {
10301 SDValue SclrAmt = Amt->getOperand(0);
10302 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10303 uint64_t ShiftAmt = C->getZExtValue();
10304
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010305 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10306 // Make a large shift.
10307 SDValue SHL =
10308 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10309 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10310 R, DAG.getConstant(ShiftAmt, MVT::i32));
10311 // Zero out the rightmost bits.
10312 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10313 MVT::i8));
10314 return DAG.getNode(ISD::AND, dl, VT, SHL,
10315 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10316 }
10317
Nadav Rotem43012222011-05-11 08:12:09 +000010318 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10319 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10320 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10321 R, DAG.getConstant(ShiftAmt, MVT::i32));
10322
10323 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10324 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10325 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10326 R, DAG.getConstant(ShiftAmt, MVT::i32));
10327
10328 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10329 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10330 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10331 R, DAG.getConstant(ShiftAmt, MVT::i32));
10332
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010333 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10334 // Make a large shift.
10335 SDValue SRL =
10336 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10337 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10338 R, DAG.getConstant(ShiftAmt, MVT::i32));
10339 // Zero out the leftmost bits.
10340 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10341 MVT::i8));
10342 return DAG.getNode(ISD::AND, dl, VT, SRL,
10343 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10344 }
10345
Nadav Rotem43012222011-05-11 08:12:09 +000010346 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10347 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10348 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10349 R, DAG.getConstant(ShiftAmt, MVT::i32));
10350
10351 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10352 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10353 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10354 R, DAG.getConstant(ShiftAmt, MVT::i32));
10355
10356 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10357 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10358 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10359 R, DAG.getConstant(ShiftAmt, MVT::i32));
10360
10361 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10362 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10363 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10364 R, DAG.getConstant(ShiftAmt, MVT::i32));
10365
10366 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10367 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10368 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10369 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010370
10371 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10372 if (ShiftAmt == 7) {
10373 // R s>> 7 === R s< 0
10374 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10375 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10376 }
10377
10378 // R s>> a === ((R u>> a) ^ m) - m
10379 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10380 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10381 MVT::i8));
10382 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10383 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10384 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10385 return Res;
10386 }
Craig Topper46154eb2011-11-11 07:39:23 +000010387
Craig Topper0d86d462011-11-20 00:12:05 +000010388 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10389 if (Op.getOpcode() == ISD::SHL) {
10390 // Make a large shift.
10391 SDValue SHL =
10392 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10393 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10394 R, DAG.getConstant(ShiftAmt, MVT::i32));
10395 // Zero out the rightmost bits.
10396 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10397 MVT::i8));
10398 return DAG.getNode(ISD::AND, dl, VT, SHL,
10399 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010400 }
Craig Topper0d86d462011-11-20 00:12:05 +000010401 if (Op.getOpcode() == ISD::SRL) {
10402 // Make a large shift.
10403 SDValue SRL =
10404 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10405 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10406 R, DAG.getConstant(ShiftAmt, MVT::i32));
10407 // Zero out the leftmost bits.
10408 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10409 MVT::i8));
10410 return DAG.getNode(ISD::AND, dl, VT, SRL,
10411 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10412 }
10413 if (Op.getOpcode() == ISD::SRA) {
10414 if (ShiftAmt == 7) {
10415 // R s>> 7 === R s< 0
10416 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10417 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10418 }
10419
10420 // R s>> a === ((R u>> a) ^ m) - m
10421 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10422 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10423 MVT::i8));
10424 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10425 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10426 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10427 return Res;
10428 }
10429 }
Nadav Rotem43012222011-05-11 08:12:09 +000010430 }
10431 }
10432
10433 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010434 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010435 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10436 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10437 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10438
10439 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010440
Nate Begeman51409212010-07-28 00:21:48 +000010441 std::vector<Constant*> CV(4, CI);
10442 Constant *C = ConstantVector::get(CV);
10443 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10444 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010445 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010446 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010447
10448 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010449 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010450 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10451 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10452 }
Nadav Rotem43012222011-05-11 08:12:09 +000010453 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010454 // a = a << 5;
10455 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10456 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10457 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10458
10459 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10460 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10461
10462 std::vector<Constant*> CVM1(16, CM1);
10463 std::vector<Constant*> CVM2(16, CM2);
10464 Constant *C = ConstantVector::get(CVM1);
10465 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10466 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010467 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010468 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010469
10470 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10471 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10472 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10473 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10474 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010475 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010476 // a += a
10477 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010478
Nate Begeman51409212010-07-28 00:21:48 +000010479 C = ConstantVector::get(CVM2);
10480 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10481 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010482 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010483 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010484
Nate Begeman51409212010-07-28 00:21:48 +000010485 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10486 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10487 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10488 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10489 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010490 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010491 // a += a
10492 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010493
Nate Begeman51409212010-07-28 00:21:48 +000010494 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010495 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10496 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010497 return R;
10498 }
Craig Topper46154eb2011-11-11 07:39:23 +000010499
10500 // Decompose 256-bit shifts into smaller 128-bit shifts.
10501 if (VT.getSizeInBits() == 256) {
10502 int NumElems = VT.getVectorNumElements();
10503 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10504 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10505
10506 // Extract the two vectors
10507 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10508 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10509 DAG, dl);
10510
10511 // Recreate the shift amount vectors
10512 SDValue Amt1, Amt2;
10513 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10514 // Constant shift amount
10515 SmallVector<SDValue, 4> Amt1Csts;
10516 SmallVector<SDValue, 4> Amt2Csts;
10517 for (int i = 0; i < NumElems/2; ++i)
10518 Amt1Csts.push_back(Amt->getOperand(i));
10519 for (int i = NumElems/2; i < NumElems; ++i)
10520 Amt2Csts.push_back(Amt->getOperand(i));
10521
10522 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10523 &Amt1Csts[0], NumElems/2);
10524 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10525 &Amt2Csts[0], NumElems/2);
10526 } else {
10527 // Variable shift amount
10528 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10529 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10530 DAG, dl);
10531 }
10532
10533 // Issue new vector shifts for the smaller types
10534 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10535 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10536
10537 // Concatenate the result back
10538 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10539 }
10540
Nate Begeman51409212010-07-28 00:21:48 +000010541 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010542}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010543
Dan Gohmand858e902010-04-17 15:26:15 +000010544SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010545 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10546 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010547 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10548 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010549 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010550 SDValue LHS = N->getOperand(0);
10551 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010552 unsigned BaseOp = 0;
10553 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010554 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010555 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010556 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010557 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010558 // A subtract of one will be selected as a INC. Note that INC doesn't
10559 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010560 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10561 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010562 BaseOp = X86ISD::INC;
10563 Cond = X86::COND_O;
10564 break;
10565 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010566 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010567 Cond = X86::COND_O;
10568 break;
10569 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010570 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010571 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010572 break;
10573 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010574 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10575 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010576 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10577 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010578 BaseOp = X86ISD::DEC;
10579 Cond = X86::COND_O;
10580 break;
10581 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010582 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010583 Cond = X86::COND_O;
10584 break;
10585 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010586 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010587 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010588 break;
10589 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010590 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010591 Cond = X86::COND_O;
10592 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010593 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10594 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10595 MVT::i32);
10596 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010597
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010598 SDValue SetCC =
10599 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10600 DAG.getConstant(X86::COND_O, MVT::i32),
10601 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010602
Dan Gohman6e5fda22011-07-22 18:45:15 +000010603 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010604 }
Bill Wendling74c37652008-12-09 22:08:41 +000010605 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010606
Bill Wendling61edeb52008-12-02 01:06:39 +000010607 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010608 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010609 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010610
Bill Wendling61edeb52008-12-02 01:06:39 +000010611 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010612 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10613 DAG.getConstant(Cond, MVT::i32),
10614 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010615
Dan Gohman6e5fda22011-07-22 18:45:15 +000010616 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010617}
10618
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010619SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10620 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010621 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10622 EVT VT = Op.getValueType();
10623
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010624 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010625 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10626 ExtraVT.getScalarType().getSizeInBits();
10627 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10628
10629 unsigned SHLIntrinsicsID = 0;
10630 unsigned SRAIntrinsicsID = 0;
10631 switch (VT.getSimpleVT().SimpleTy) {
10632 default:
10633 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010634 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010635 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10636 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10637 break;
Craig Toppera124f942011-11-21 01:12:36 +000010638 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010639 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10640 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10641 break;
Craig Toppera124f942011-11-21 01:12:36 +000010642 case MVT::v8i32:
10643 case MVT::v16i16:
10644 if (!Subtarget->hasAVX())
10645 return SDValue();
10646 if (!Subtarget->hasAVX2()) {
10647 // needs to be split
10648 int NumElems = VT.getVectorNumElements();
10649 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10650 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10651
10652 // Extract the LHS vectors
10653 SDValue LHS = Op.getOperand(0);
10654 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10655 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10656
10657 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10658 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10659
10660 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10661 int ExtraNumElems = ExtraVT.getVectorNumElements();
10662 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10663 ExtraNumElems/2);
10664 SDValue Extra = DAG.getValueType(ExtraVT);
10665
10666 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10667 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10668
10669 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10670 }
10671 if (VT == MVT::v8i32) {
10672 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10673 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10674 } else {
10675 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10676 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10677 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010678 }
10679
10680 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10681 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010682 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010683
Nadav Rotema7934dd2011-10-10 19:31:45 +000010684 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10685 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10686 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010687 }
10688
10689 return SDValue();
10690}
10691
10692
Eric Christopher9a9d2752010-07-22 02:48:34 +000010693SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10694 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010695
Eric Christopher77ed1352011-07-08 00:04:56 +000010696 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10697 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010698 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010699 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010700 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010701 SDValue Ops[] = {
10702 DAG.getRegister(X86::ESP, MVT::i32), // Base
10703 DAG.getTargetConstant(1, MVT::i8), // Scale
10704 DAG.getRegister(0, MVT::i32), // Index
10705 DAG.getTargetConstant(0, MVT::i32), // Disp
10706 DAG.getRegister(0, MVT::i32), // Segment.
10707 Zero,
10708 Chain
10709 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010710 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010711 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10712 array_lengthof(Ops));
10713 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010714 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010715
Eric Christopher9a9d2752010-07-22 02:48:34 +000010716 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010717 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010718 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010719
Chris Lattner132929a2010-08-14 17:26:09 +000010720 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10721 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10722 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10723 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010724
Chris Lattner132929a2010-08-14 17:26:09 +000010725 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10726 if (!Op1 && !Op2 && !Op3 && Op4)
10727 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010728
Chris Lattner132929a2010-08-14 17:26:09 +000010729 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10730 if (Op1 && !Op2 && !Op3 && !Op4)
10731 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010732
10733 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010734 // (MFENCE)>;
10735 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010736}
10737
Eli Friedman14648462011-07-27 22:21:52 +000010738SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10739 SelectionDAG &DAG) const {
10740 DebugLoc dl = Op.getDebugLoc();
10741 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10742 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10743 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10744 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10745
10746 // The only fence that needs an instruction is a sequentially-consistent
10747 // cross-thread fence.
10748 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10749 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10750 // no-sse2). There isn't any reason to disable it if the target processor
10751 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010752 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010753 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10754
10755 SDValue Chain = Op.getOperand(0);
10756 SDValue Zero = DAG.getConstant(0, MVT::i32);
10757 SDValue Ops[] = {
10758 DAG.getRegister(X86::ESP, MVT::i32), // Base
10759 DAG.getTargetConstant(1, MVT::i8), // Scale
10760 DAG.getRegister(0, MVT::i32), // Index
10761 DAG.getTargetConstant(0, MVT::i32), // Disp
10762 DAG.getRegister(0, MVT::i32), // Segment.
10763 Zero,
10764 Chain
10765 };
10766 SDNode *Res =
10767 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10768 array_lengthof(Ops));
10769 return SDValue(Res, 0);
10770 }
10771
10772 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10773 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10774}
10775
10776
Dan Gohmand858e902010-04-17 15:26:15 +000010777SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010778 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010779 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010780 unsigned Reg = 0;
10781 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010782 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010783 default:
10784 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010785 case MVT::i8: Reg = X86::AL; size = 1; break;
10786 case MVT::i16: Reg = X86::AX; size = 2; break;
10787 case MVT::i32: Reg = X86::EAX; size = 4; break;
10788 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010789 assert(Subtarget->is64Bit() && "Node not type legal!");
10790 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010791 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010792 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010793 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010794 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010795 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010796 Op.getOperand(1),
10797 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010798 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010799 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010800 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010801 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10802 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10803 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010804 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010805 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010806 return cpOut;
10807}
10808
Duncan Sands1607f052008-12-01 11:39:25 +000010809SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010810 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010811 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010812 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010813 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010814 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010815 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10817 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010818 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010819 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10820 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010821 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010822 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010823 rdx.getValue(1)
10824 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010825 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010826}
10827
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010828SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010829 SelectionDAG &DAG) const {
10830 EVT SrcVT = Op.getOperand(0).getValueType();
10831 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010832 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010833 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010834 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010835 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010836 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010837 // i64 <=> MMX conversions are Legal.
10838 if (SrcVT==MVT::i64 && DstVT.isVector())
10839 return Op;
10840 if (DstVT==MVT::i64 && SrcVT.isVector())
10841 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010842 // MMX <=> MMX conversions are Legal.
10843 if (SrcVT.isVector() && DstVT.isVector())
10844 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010845 // All other conversions need to be expanded.
10846 return SDValue();
10847}
Chris Lattner5b856542010-12-20 00:59:46 +000010848
Dan Gohmand858e902010-04-17 15:26:15 +000010849SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010850 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010851 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010852 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010853 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010854 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010855 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010856 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010857 Node->getOperand(0),
10858 Node->getOperand(1), negOp,
10859 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010860 cast<AtomicSDNode>(Node)->getAlignment(),
10861 cast<AtomicSDNode>(Node)->getOrdering(),
10862 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010863}
10864
Eli Friedman327236c2011-08-24 20:50:09 +000010865static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10866 SDNode *Node = Op.getNode();
10867 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010868 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010869
10870 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010871 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10872 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10873 // (The only way to get a 16-byte store is cmpxchg16b)
10874 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10875 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10876 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010877 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10878 cast<AtomicSDNode>(Node)->getMemoryVT(),
10879 Node->getOperand(0),
10880 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010881 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010882 cast<AtomicSDNode>(Node)->getOrdering(),
10883 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010884 return Swap.getValue(1);
10885 }
10886 // Other atomic stores have a simple pattern.
10887 return Op;
10888}
10889
Chris Lattner5b856542010-12-20 00:59:46 +000010890static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10891 EVT VT = Op.getNode()->getValueType(0);
10892
10893 // Let legalize expand this if it isn't a legal type yet.
10894 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10895 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010896
Chris Lattner5b856542010-12-20 00:59:46 +000010897 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010898
Chris Lattner5b856542010-12-20 00:59:46 +000010899 unsigned Opc;
10900 bool ExtraOp = false;
10901 switch (Op.getOpcode()) {
10902 default: assert(0 && "Invalid code");
10903 case ISD::ADDC: Opc = X86ISD::ADD; break;
10904 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10905 case ISD::SUBC: Opc = X86ISD::SUB; break;
10906 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10907 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010908
Chris Lattner5b856542010-12-20 00:59:46 +000010909 if (!ExtraOp)
10910 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10911 Op.getOperand(1));
10912 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10913 Op.getOperand(1), Op.getOperand(2));
10914}
10915
Evan Cheng0db9fe62006-04-25 20:13:52 +000010916/// LowerOperation - Provide custom lowering hooks for some operations.
10917///
Dan Gohmand858e902010-04-17 15:26:15 +000010918SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010919 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010920 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010921 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010922 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010923 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010924 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10925 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010926 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010927 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010928 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010929 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10930 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10931 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010932 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010933 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010934 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10935 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10936 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010937 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010938 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010939 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010940 case ISD::SHL_PARTS:
10941 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010942 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010943 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010944 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010945 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010946 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010947 case ISD::FABS: return LowerFABS(Op, DAG);
10948 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010949 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010950 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010951 case ISD::SETCC: return LowerSETCC(Op, DAG);
10952 case ISD::SELECT: return LowerSELECT(Op, DAG);
10953 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010954 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010955 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010956 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010957 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010958 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010959 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10960 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010961 case ISD::FRAME_TO_ARGS_OFFSET:
10962 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010963 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010964 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010965 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10966 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010967 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010968 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10969 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010970 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010971 case ISD::SRA:
10972 case ISD::SRL:
10973 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010974 case ISD::SADDO:
10975 case ISD::UADDO:
10976 case ISD::SSUBO:
10977 case ISD::USUBO:
10978 case ISD::SMULO:
10979 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010980 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010981 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010982 case ISD::ADDC:
10983 case ISD::ADDE:
10984 case ISD::SUBC:
10985 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010986 case ISD::ADD: return LowerADD(Op, DAG);
10987 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010988 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010989}
10990
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010991static void ReplaceATOMIC_LOAD(SDNode *Node,
10992 SmallVectorImpl<SDValue> &Results,
10993 SelectionDAG &DAG) {
10994 DebugLoc dl = Node->getDebugLoc();
10995 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10996
10997 // Convert wide load -> cmpxchg8b/cmpxchg16b
10998 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10999 // (The only way to get a 16-byte load is cmpxchg16b)
11000 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011001 SDValue Zero = DAG.getConstant(0, VT);
11002 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011003 Node->getOperand(0),
11004 Node->getOperand(1), Zero, Zero,
11005 cast<AtomicSDNode>(Node)->getMemOperand(),
11006 cast<AtomicSDNode>(Node)->getOrdering(),
11007 cast<AtomicSDNode>(Node)->getSynchScope());
11008 Results.push_back(Swap.getValue(0));
11009 Results.push_back(Swap.getValue(1));
11010}
11011
Duncan Sands1607f052008-12-01 11:39:25 +000011012void X86TargetLowering::
11013ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011014 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011015 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011016 assert (Node->getValueType(0) == MVT::i64 &&
11017 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011018
11019 SDValue Chain = Node->getOperand(0);
11020 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011021 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011022 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011023 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011024 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011025 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011026 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011027 SDValue Result =
11028 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11029 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011030 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011031 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011032 Results.push_back(Result.getValue(2));
11033}
11034
Duncan Sands126d9072008-07-04 11:47:58 +000011035/// ReplaceNodeResults - Replace a node with an illegal result type
11036/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011037void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11038 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011039 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011040 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011041 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011042 default:
Duncan Sands1607f052008-12-01 11:39:25 +000011043 assert(false && "Do not know how to custom type legalize this operation!");
11044 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011045 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011046 case ISD::ADDC:
11047 case ISD::ADDE:
11048 case ISD::SUBC:
11049 case ISD::SUBE:
11050 // We don't want to expand or promote these.
11051 return;
Duncan Sands1607f052008-12-01 11:39:25 +000011052 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000011053 std::pair<SDValue,SDValue> Vals =
11054 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000011055 SDValue FIST = Vals.first, StackSlot = Vals.second;
11056 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011057 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011058 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000011059 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011060 MachinePointerInfo(),
11061 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000011062 }
11063 return;
11064 }
11065 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011066 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011067 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011068 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011069 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011070 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011071 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011072 eax.getValue(2));
11073 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11074 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011075 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011076 Results.push_back(edx.getValue(1));
11077 return;
11078 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011079 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011080 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011081 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011082 bool Regs64bit = T == MVT::i128;
11083 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011084 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011085 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11086 DAG.getConstant(0, HalfT));
11087 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11088 DAG.getConstant(1, HalfT));
11089 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11090 Regs64bit ? X86::RAX : X86::EAX,
11091 cpInL, SDValue());
11092 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11093 Regs64bit ? X86::RDX : X86::EDX,
11094 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011095 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011096 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11097 DAG.getConstant(0, HalfT));
11098 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11099 DAG.getConstant(1, HalfT));
11100 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11101 Regs64bit ? X86::RBX : X86::EBX,
11102 swapInL, cpInH.getValue(1));
11103 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11104 Regs64bit ? X86::RCX : X86::ECX,
11105 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011106 SDValue Ops[] = { swapInH.getValue(0),
11107 N->getOperand(1),
11108 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011109 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011110 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011111 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11112 X86ISD::LCMPXCHG8_DAG;
11113 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011114 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011115 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11116 Regs64bit ? X86::RAX : X86::EAX,
11117 HalfT, Result.getValue(1));
11118 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11119 Regs64bit ? X86::RDX : X86::EDX,
11120 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011121 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011122 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011123 Results.push_back(cpOutH.getValue(1));
11124 return;
11125 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011126 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011127 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11128 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011129 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011130 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11131 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011132 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011133 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11134 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011135 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011136 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11137 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011138 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011139 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11140 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011141 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011142 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11143 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011144 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011145 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11146 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011147 case ISD::ATOMIC_LOAD:
11148 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011149 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011150}
11151
Evan Cheng72261582005-12-20 06:22:03 +000011152const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11153 switch (Opcode) {
11154 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011155 case X86ISD::BSF: return "X86ISD::BSF";
11156 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011157 case X86ISD::SHLD: return "X86ISD::SHLD";
11158 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011159 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011160 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011161 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011162 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011163 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011164 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011165 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11166 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11167 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011168 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011169 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011170 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011171 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011172 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011173 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011174 case X86ISD::COMI: return "X86ISD::COMI";
11175 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011176 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011177 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011178 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11179 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011180 case X86ISD::CMOV: return "X86ISD::CMOV";
11181 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011182 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011183 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11184 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011185 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011186 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011187 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011188 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011189 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011190 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11191 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011192 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011193 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011194 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011195 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011196 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11197 case X86ISD::FHADD: return "X86ISD::FHADD";
11198 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011199 case X86ISD::FMAX: return "X86ISD::FMAX";
11200 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011201 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11202 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011203 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011204 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011205 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011206 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011207 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011208 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11209 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011210 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11211 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11212 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11213 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11214 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11215 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011216 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11217 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011218 case X86ISD::VSHL: return "X86ISD::VSHL";
11219 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011220 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11221 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11222 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11223 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11224 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11225 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11226 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11227 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11228 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11229 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011230 case X86ISD::ADD: return "X86ISD::ADD";
11231 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011232 case X86ISD::ADC: return "X86ISD::ADC";
11233 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011234 case X86ISD::SMUL: return "X86ISD::SMUL";
11235 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011236 case X86ISD::INC: return "X86ISD::INC";
11237 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011238 case X86ISD::OR: return "X86ISD::OR";
11239 case X86ISD::XOR: return "X86ISD::XOR";
11240 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011241 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011242 case X86ISD::BLSI: return "X86ISD::BLSI";
11243 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11244 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011245 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011246 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011247 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011248 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11249 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11250 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11251 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11252 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11253 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11254 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11255 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11256 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011257 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011258 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011259 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011260 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11261 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011262 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11263 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11264 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11265 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11266 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11267 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11268 case X86ISD::MOVSS: return "X86ISD::MOVSS";
11269 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
11270 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
11271 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
11272 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
11273 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
11274 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
11275 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
11276 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
11277 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
11278 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
11279 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
11280 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011281 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011282 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
11283 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
11284 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
11285 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011286 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011287 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011288 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011289 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011290 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011291 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011292 }
11293}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011294
Chris Lattnerc9addb72007-03-30 23:15:24 +000011295// isLegalAddressingMode - Return true if the addressing mode represented
11296// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011297bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011298 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011299 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011300 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011301 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011302
Chris Lattnerc9addb72007-03-30 23:15:24 +000011303 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011304 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011305 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011306
Chris Lattnerc9addb72007-03-30 23:15:24 +000011307 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011308 unsigned GVFlags =
11309 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011310
Chris Lattnerdfed4132009-07-10 07:38:24 +000011311 // If a reference to this global requires an extra load, we can't fold it.
11312 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011313 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011314
Chris Lattnerdfed4132009-07-10 07:38:24 +000011315 // If BaseGV requires a register for the PIC base, we cannot also have a
11316 // BaseReg specified.
11317 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011318 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011319
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011320 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011321 if ((M != CodeModel::Small || R != Reloc::Static) &&
11322 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011323 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011324 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Chris Lattnerc9addb72007-03-30 23:15:24 +000011326 switch (AM.Scale) {
11327 case 0:
11328 case 1:
11329 case 2:
11330 case 4:
11331 case 8:
11332 // These scales always work.
11333 break;
11334 case 3:
11335 case 5:
11336 case 9:
11337 // These scales are formed with basereg+scalereg. Only accept if there is
11338 // no basereg yet.
11339 if (AM.HasBaseReg)
11340 return false;
11341 break;
11342 default: // Other stuff never works.
11343 return false;
11344 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011345
Chris Lattnerc9addb72007-03-30 23:15:24 +000011346 return true;
11347}
11348
11349
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011350bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011351 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011352 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011353 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11354 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011355 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011356 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011357 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011358}
11359
Owen Andersone50ed302009-08-10 22:56:29 +000011360bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011361 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011362 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011363 unsigned NumBits1 = VT1.getSizeInBits();
11364 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011365 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011366 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011367 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011368}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011369
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011370bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011371 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011372 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011373}
11374
Owen Andersone50ed302009-08-10 22:56:29 +000011375bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011376 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011377 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011378}
11379
Owen Andersone50ed302009-08-10 22:56:29 +000011380bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011381 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011382 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011383}
11384
Evan Cheng60c07e12006-07-05 22:17:51 +000011385/// isShuffleMaskLegal - Targets can use this to indicate that they only
11386/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11387/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11388/// are assumed to be legal.
11389bool
Eric Christopherfd179292009-08-27 18:07:15 +000011390X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011391 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011392 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011393 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011394 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011395
Nate Begemana09008b2009-10-19 02:17:23 +000011396 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011397 return (VT.getVectorNumElements() == 2 ||
11398 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11399 isMOVLMask(M, VT) ||
11400 isSHUFPMask(M, VT) ||
11401 isPSHUFDMask(M, VT) ||
11402 isPSHUFHWMask(M, VT) ||
11403 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011404 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011405 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11406 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011407 isUNPCKL_v_undef_Mask(M, VT) ||
11408 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011409}
11410
Dan Gohman7d8143f2008-04-09 20:09:42 +000011411bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011412X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011413 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011414 unsigned NumElts = VT.getVectorNumElements();
11415 // FIXME: This collection of masks seems suspect.
11416 if (NumElts == 2)
11417 return true;
11418 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11419 return (isMOVLMask(Mask, VT) ||
11420 isCommutedMOVLMask(Mask, VT, true) ||
11421 isSHUFPMask(Mask, VT) ||
11422 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011423 }
11424 return false;
11425}
11426
11427//===----------------------------------------------------------------------===//
11428// X86 Scheduler Hooks
11429//===----------------------------------------------------------------------===//
11430
Mon P Wang63307c32008-05-05 19:05:59 +000011431// private utility function
11432MachineBasicBlock *
11433X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11434 MachineBasicBlock *MBB,
11435 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011436 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011437 unsigned LoadOpc,
11438 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011439 unsigned notOpc,
11440 unsigned EAXreg,
11441 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011442 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011443 // For the atomic bitwise operator, we generate
11444 // thisMBB:
11445 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011446 // ld t1 = [bitinstr.addr]
11447 // op t2 = t1, [bitinstr.val]
11448 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011449 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11450 // bz newMBB
11451 // fallthrough -->nextMBB
11452 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11453 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011454 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011455 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011456
Mon P Wang63307c32008-05-05 19:05:59 +000011457 /// First build the CFG
11458 MachineFunction *F = MBB->getParent();
11459 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011460 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11461 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11462 F->insert(MBBIter, newMBB);
11463 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011464
Dan Gohman14152b42010-07-06 20:24:04 +000011465 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11466 nextMBB->splice(nextMBB->begin(), thisMBB,
11467 llvm::next(MachineBasicBlock::iterator(bInstr)),
11468 thisMBB->end());
11469 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011470
Mon P Wang63307c32008-05-05 19:05:59 +000011471 // Update thisMBB to fall through to newMBB
11472 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011473
Mon P Wang63307c32008-05-05 19:05:59 +000011474 // newMBB jumps to itself and fall through to nextMBB
11475 newMBB->addSuccessor(nextMBB);
11476 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Mon P Wang63307c32008-05-05 19:05:59 +000011478 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011479 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011480 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011481 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011482 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011483 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011484 int numArgs = bInstr->getNumOperands() - 1;
11485 for (int i=0; i < numArgs; ++i)
11486 argOpers[i] = &bInstr->getOperand(i+1);
11487
11488 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011489 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011490 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011491
Dale Johannesen140be2d2008-08-19 18:47:28 +000011492 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011493 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011494 for (int i=0; i <= lastAddrIndx; ++i)
11495 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011496
Dale Johannesen140be2d2008-08-19 18:47:28 +000011497 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011498 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011499 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011500 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011501 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011502 tt = t1;
11503
Dale Johannesen140be2d2008-08-19 18:47:28 +000011504 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011505 assert((argOpers[valArgIndx]->isReg() ||
11506 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011507 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011508 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011509 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011510 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011511 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011512 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011513 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011514
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011515 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011516 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011517
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011519 for (int i=0; i <= lastAddrIndx; ++i)
11520 (*MIB).addOperand(*argOpers[i]);
11521 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011522 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011523 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11524 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011525
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011526 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011527 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011528
Mon P Wang63307c32008-05-05 19:05:59 +000011529 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011530 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011531
Dan Gohman14152b42010-07-06 20:24:04 +000011532 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011533 return nextMBB;
11534}
11535
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011536// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011537MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11539 MachineBasicBlock *MBB,
11540 unsigned regOpcL,
11541 unsigned regOpcH,
11542 unsigned immOpcL,
11543 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011544 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011545 // For the atomic bitwise operator, we generate
11546 // thisMBB (instructions are in pairs, except cmpxchg8b)
11547 // ld t1,t2 = [bitinstr.addr]
11548 // newMBB:
11549 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11550 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011551 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552 // mov ECX, EBX <- t5, t6
11553 // mov EAX, EDX <- t1, t2
11554 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11555 // mov t3, t4 <- EAX, EDX
11556 // bz newMBB
11557 // result in out1, out2
11558 // fallthrough -->nextMBB
11559
11560 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11561 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011562 const unsigned NotOpc = X86::NOT32r;
11563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11564 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11565 MachineFunction::iterator MBBIter = MBB;
11566 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011567
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011568 /// First build the CFG
11569 MachineFunction *F = MBB->getParent();
11570 MachineBasicBlock *thisMBB = MBB;
11571 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11572 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11573 F->insert(MBBIter, newMBB);
11574 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011575
Dan Gohman14152b42010-07-06 20:24:04 +000011576 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11577 nextMBB->splice(nextMBB->begin(), thisMBB,
11578 llvm::next(MachineBasicBlock::iterator(bInstr)),
11579 thisMBB->end());
11580 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011581
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011582 // Update thisMBB to fall through to newMBB
11583 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011584
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011585 // newMBB jumps to itself and fall through to nextMBB
11586 newMBB->addSuccessor(nextMBB);
11587 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011588
Dale Johannesene4d209d2009-02-03 20:21:25 +000011589 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 // Insert instructions into newMBB based on incoming instruction
11591 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011592 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011593 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594 MachineOperand& dest1Oper = bInstr->getOperand(0);
11595 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011596 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11597 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598 argOpers[i] = &bInstr->getOperand(i+2);
11599
Dan Gohman71ea4e52010-05-14 21:01:44 +000011600 // We use some of the operands multiple times, so conservatively just
11601 // clear any kill flags that might be present.
11602 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11603 argOpers[i]->setIsKill(false);
11604 }
11605
Evan Chengad5b52f2010-01-08 19:14:57 +000011606 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011607 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011608
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011609 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011610 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011611 for (int i=0; i <= lastAddrIndx; ++i)
11612 (*MIB).addOperand(*argOpers[i]);
11613 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011614 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011615 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011616 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011618 MachineOperand newOp3 = *(argOpers[3]);
11619 if (newOp3.isImm())
11620 newOp3.setImm(newOp3.getImm()+4);
11621 else
11622 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011623 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011624 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011625
11626 // t3/4 are defined later, at the bottom of the loop
11627 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11628 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011629 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011630 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011631 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011632 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11633
Evan Cheng306b4ca2010-01-08 23:41:50 +000011634 // The subsequent operations should be using the destination registers of
11635 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011636 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011637 t1 = F->getRegInfo().createVirtualRegister(RC);
11638 t2 = F->getRegInfo().createVirtualRegister(RC);
11639 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11640 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011641 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011642 t1 = dest1Oper.getReg();
11643 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011644 }
11645
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011646 int valArgIndx = lastAddrIndx + 1;
11647 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011648 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011649 "invalid operand");
11650 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11651 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011652 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011653 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011654 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011655 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011656 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011657 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011658 (*MIB).addOperand(*argOpers[valArgIndx]);
11659 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011660 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011661 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011662 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011663 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011664 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011665 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011666 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011667 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011668 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011669 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011670
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011671 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011672 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011673 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011674 MIB.addReg(t2);
11675
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011676 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011677 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011678 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011679 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011680
Dale Johannesene4d209d2009-02-03 20:21:25 +000011681 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011682 for (int i=0; i <= lastAddrIndx; ++i)
11683 (*MIB).addOperand(*argOpers[i]);
11684
11685 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011686 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11687 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011688
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011689 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011690 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011691 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011692 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011693
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011694 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011695 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011696
Dan Gohman14152b42010-07-06 20:24:04 +000011697 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011698 return nextMBB;
11699}
11700
11701// private utility function
11702MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011703X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11704 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011705 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011706 // For the atomic min/max operator, we generate
11707 // thisMBB:
11708 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011709 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011710 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011711 // cmp t1, t2
11712 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011713 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011714 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11715 // bz newMBB
11716 // fallthrough -->nextMBB
11717 //
11718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11719 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011720 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011721 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011722
Mon P Wang63307c32008-05-05 19:05:59 +000011723 /// First build the CFG
11724 MachineFunction *F = MBB->getParent();
11725 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011726 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11727 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11728 F->insert(MBBIter, newMBB);
11729 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011730
Dan Gohman14152b42010-07-06 20:24:04 +000011731 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11732 nextMBB->splice(nextMBB->begin(), thisMBB,
11733 llvm::next(MachineBasicBlock::iterator(mInstr)),
11734 thisMBB->end());
11735 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011736
Mon P Wang63307c32008-05-05 19:05:59 +000011737 // Update thisMBB to fall through to newMBB
11738 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011739
Mon P Wang63307c32008-05-05 19:05:59 +000011740 // newMBB jumps to newMBB and fall through to nextMBB
11741 newMBB->addSuccessor(nextMBB);
11742 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011743
Dale Johannesene4d209d2009-02-03 20:21:25 +000011744 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011745 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011746 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011747 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011748 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011749 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011750 int numArgs = mInstr->getNumOperands() - 1;
11751 for (int i=0; i < numArgs; ++i)
11752 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011753
Mon P Wang63307c32008-05-05 19:05:59 +000011754 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011755 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011756 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011757
Mon P Wangab3e7472008-05-05 22:56:23 +000011758 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011759 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011760 for (int i=0; i <= lastAddrIndx; ++i)
11761 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011762
Mon P Wang63307c32008-05-05 19:05:59 +000011763 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011764 assert((argOpers[valArgIndx]->isReg() ||
11765 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011766 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011767
11768 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011769 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011770 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011771 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011772 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011773 (*MIB).addOperand(*argOpers[valArgIndx]);
11774
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011775 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011776 MIB.addReg(t1);
11777
Dale Johannesene4d209d2009-02-03 20:21:25 +000011778 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011779 MIB.addReg(t1);
11780 MIB.addReg(t2);
11781
11782 // Generate movc
11783 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011784 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011785 MIB.addReg(t2);
11786 MIB.addReg(t1);
11787
11788 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011789 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011790 for (int i=0; i <= lastAddrIndx; ++i)
11791 (*MIB).addOperand(*argOpers[i]);
11792 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011793 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011794 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11795 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011796
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011797 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011798 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011799
Mon P Wang63307c32008-05-05 19:05:59 +000011800 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011801 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011802
Dan Gohman14152b42010-07-06 20:24:04 +000011803 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011804 return nextMBB;
11805}
11806
Eric Christopherf83a5de2009-08-27 18:08:16 +000011807// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011808// or XMM0_V32I8 in AVX all of this code can be replaced with that
11809// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011810MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011811X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011812 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011813 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011814 "Target must have SSE4.2 or AVX features enabled");
11815
Eric Christopherb120ab42009-08-18 22:50:32 +000011816 DebugLoc dl = MI->getDebugLoc();
11817 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011818 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011819 if (!Subtarget->hasAVX()) {
11820 if (memArg)
11821 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11822 else
11823 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11824 } else {
11825 if (memArg)
11826 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11827 else
11828 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11829 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011830
Eric Christopher41c902f2010-11-30 08:20:21 +000011831 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011832 for (unsigned i = 0; i < numArgs; ++i) {
11833 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011834 if (!(Op.isReg() && Op.isImplicit()))
11835 MIB.addOperand(Op);
11836 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011837 BuildMI(*BB, MI, dl,
11838 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11839 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011840 .addReg(X86::XMM0);
11841
Dan Gohman14152b42010-07-06 20:24:04 +000011842 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011843 return BB;
11844}
11845
11846MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011847X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011848 DebugLoc dl = MI->getDebugLoc();
11849 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011850
Eric Christopher228232b2010-11-30 07:20:12 +000011851 // Address into RAX/EAX, other two args into ECX, EDX.
11852 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11853 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11854 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11855 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011856 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011857
Eric Christopher228232b2010-11-30 07:20:12 +000011858 unsigned ValOps = X86::AddrNumOperands;
11859 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11860 .addReg(MI->getOperand(ValOps).getReg());
11861 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11862 .addReg(MI->getOperand(ValOps+1).getReg());
11863
11864 // The instruction doesn't actually take any operands though.
11865 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011866
Eric Christopher228232b2010-11-30 07:20:12 +000011867 MI->eraseFromParent(); // The pseudo is gone now.
11868 return BB;
11869}
11870
11871MachineBasicBlock *
11872X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011873 DebugLoc dl = MI->getDebugLoc();
11874 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011875
Eric Christopher228232b2010-11-30 07:20:12 +000011876 // First arg in ECX, the second in EAX.
11877 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11878 .addReg(MI->getOperand(0).getReg());
11879 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11880 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011881
Eric Christopher228232b2010-11-30 07:20:12 +000011882 // The instruction doesn't actually take any operands though.
11883 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011884
Eric Christopher228232b2010-11-30 07:20:12 +000011885 MI->eraseFromParent(); // The pseudo is gone now.
11886 return BB;
11887}
11888
11889MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011890X86TargetLowering::EmitVAARG64WithCustomInserter(
11891 MachineInstr *MI,
11892 MachineBasicBlock *MBB) const {
11893 // Emit va_arg instruction on X86-64.
11894
11895 // Operands to this pseudo-instruction:
11896 // 0 ) Output : destination address (reg)
11897 // 1-5) Input : va_list address (addr, i64mem)
11898 // 6 ) ArgSize : Size (in bytes) of vararg type
11899 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11900 // 8 ) Align : Alignment of type
11901 // 9 ) EFLAGS (implicit-def)
11902
11903 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11904 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11905
11906 unsigned DestReg = MI->getOperand(0).getReg();
11907 MachineOperand &Base = MI->getOperand(1);
11908 MachineOperand &Scale = MI->getOperand(2);
11909 MachineOperand &Index = MI->getOperand(3);
11910 MachineOperand &Disp = MI->getOperand(4);
11911 MachineOperand &Segment = MI->getOperand(5);
11912 unsigned ArgSize = MI->getOperand(6).getImm();
11913 unsigned ArgMode = MI->getOperand(7).getImm();
11914 unsigned Align = MI->getOperand(8).getImm();
11915
11916 // Memory Reference
11917 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11918 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11919 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11920
11921 // Machine Information
11922 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11923 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11924 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11925 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11926 DebugLoc DL = MI->getDebugLoc();
11927
11928 // struct va_list {
11929 // i32 gp_offset
11930 // i32 fp_offset
11931 // i64 overflow_area (address)
11932 // i64 reg_save_area (address)
11933 // }
11934 // sizeof(va_list) = 24
11935 // alignment(va_list) = 8
11936
11937 unsigned TotalNumIntRegs = 6;
11938 unsigned TotalNumXMMRegs = 8;
11939 bool UseGPOffset = (ArgMode == 1);
11940 bool UseFPOffset = (ArgMode == 2);
11941 unsigned MaxOffset = TotalNumIntRegs * 8 +
11942 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11943
11944 /* Align ArgSize to a multiple of 8 */
11945 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11946 bool NeedsAlign = (Align > 8);
11947
11948 MachineBasicBlock *thisMBB = MBB;
11949 MachineBasicBlock *overflowMBB;
11950 MachineBasicBlock *offsetMBB;
11951 MachineBasicBlock *endMBB;
11952
11953 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11954 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11955 unsigned OffsetReg = 0;
11956
11957 if (!UseGPOffset && !UseFPOffset) {
11958 // If we only pull from the overflow region, we don't create a branch.
11959 // We don't need to alter control flow.
11960 OffsetDestReg = 0; // unused
11961 OverflowDestReg = DestReg;
11962
11963 offsetMBB = NULL;
11964 overflowMBB = thisMBB;
11965 endMBB = thisMBB;
11966 } else {
11967 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11968 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11969 // If not, pull from overflow_area. (branch to overflowMBB)
11970 //
11971 // thisMBB
11972 // | .
11973 // | .
11974 // offsetMBB overflowMBB
11975 // | .
11976 // | .
11977 // endMBB
11978
11979 // Registers for the PHI in endMBB
11980 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11981 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11982
11983 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11984 MachineFunction *MF = MBB->getParent();
11985 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11986 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11987 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11988
11989 MachineFunction::iterator MBBIter = MBB;
11990 ++MBBIter;
11991
11992 // Insert the new basic blocks
11993 MF->insert(MBBIter, offsetMBB);
11994 MF->insert(MBBIter, overflowMBB);
11995 MF->insert(MBBIter, endMBB);
11996
11997 // Transfer the remainder of MBB and its successor edges to endMBB.
11998 endMBB->splice(endMBB->begin(), thisMBB,
11999 llvm::next(MachineBasicBlock::iterator(MI)),
12000 thisMBB->end());
12001 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12002
12003 // Make offsetMBB and overflowMBB successors of thisMBB
12004 thisMBB->addSuccessor(offsetMBB);
12005 thisMBB->addSuccessor(overflowMBB);
12006
12007 // endMBB is a successor of both offsetMBB and overflowMBB
12008 offsetMBB->addSuccessor(endMBB);
12009 overflowMBB->addSuccessor(endMBB);
12010
12011 // Load the offset value into a register
12012 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12013 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12014 .addOperand(Base)
12015 .addOperand(Scale)
12016 .addOperand(Index)
12017 .addDisp(Disp, UseFPOffset ? 4 : 0)
12018 .addOperand(Segment)
12019 .setMemRefs(MMOBegin, MMOEnd);
12020
12021 // Check if there is enough room left to pull this argument.
12022 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12023 .addReg(OffsetReg)
12024 .addImm(MaxOffset + 8 - ArgSizeA8);
12025
12026 // Branch to "overflowMBB" if offset >= max
12027 // Fall through to "offsetMBB" otherwise
12028 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12029 .addMBB(overflowMBB);
12030 }
12031
12032 // In offsetMBB, emit code to use the reg_save_area.
12033 if (offsetMBB) {
12034 assert(OffsetReg != 0);
12035
12036 // Read the reg_save_area address.
12037 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12038 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12039 .addOperand(Base)
12040 .addOperand(Scale)
12041 .addOperand(Index)
12042 .addDisp(Disp, 16)
12043 .addOperand(Segment)
12044 .setMemRefs(MMOBegin, MMOEnd);
12045
12046 // Zero-extend the offset
12047 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12048 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12049 .addImm(0)
12050 .addReg(OffsetReg)
12051 .addImm(X86::sub_32bit);
12052
12053 // Add the offset to the reg_save_area to get the final address.
12054 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12055 .addReg(OffsetReg64)
12056 .addReg(RegSaveReg);
12057
12058 // Compute the offset for the next argument
12059 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12060 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12061 .addReg(OffsetReg)
12062 .addImm(UseFPOffset ? 16 : 8);
12063
12064 // Store it back into the va_list.
12065 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12066 .addOperand(Base)
12067 .addOperand(Scale)
12068 .addOperand(Index)
12069 .addDisp(Disp, UseFPOffset ? 4 : 0)
12070 .addOperand(Segment)
12071 .addReg(NextOffsetReg)
12072 .setMemRefs(MMOBegin, MMOEnd);
12073
12074 // Jump to endMBB
12075 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12076 .addMBB(endMBB);
12077 }
12078
12079 //
12080 // Emit code to use overflow area
12081 //
12082
12083 // Load the overflow_area address into a register.
12084 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12085 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12086 .addOperand(Base)
12087 .addOperand(Scale)
12088 .addOperand(Index)
12089 .addDisp(Disp, 8)
12090 .addOperand(Segment)
12091 .setMemRefs(MMOBegin, MMOEnd);
12092
12093 // If we need to align it, do so. Otherwise, just copy the address
12094 // to OverflowDestReg.
12095 if (NeedsAlign) {
12096 // Align the overflow address
12097 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12098 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12099
12100 // aligned_addr = (addr + (align-1)) & ~(align-1)
12101 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12102 .addReg(OverflowAddrReg)
12103 .addImm(Align-1);
12104
12105 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12106 .addReg(TmpReg)
12107 .addImm(~(uint64_t)(Align-1));
12108 } else {
12109 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12110 .addReg(OverflowAddrReg);
12111 }
12112
12113 // Compute the next overflow address after this argument.
12114 // (the overflow address should be kept 8-byte aligned)
12115 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12116 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12117 .addReg(OverflowDestReg)
12118 .addImm(ArgSizeA8);
12119
12120 // Store the new overflow address.
12121 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12122 .addOperand(Base)
12123 .addOperand(Scale)
12124 .addOperand(Index)
12125 .addDisp(Disp, 8)
12126 .addOperand(Segment)
12127 .addReg(NextAddrReg)
12128 .setMemRefs(MMOBegin, MMOEnd);
12129
12130 // If we branched, emit the PHI to the front of endMBB.
12131 if (offsetMBB) {
12132 BuildMI(*endMBB, endMBB->begin(), DL,
12133 TII->get(X86::PHI), DestReg)
12134 .addReg(OffsetDestReg).addMBB(offsetMBB)
12135 .addReg(OverflowDestReg).addMBB(overflowMBB);
12136 }
12137
12138 // Erase the pseudo instruction
12139 MI->eraseFromParent();
12140
12141 return endMBB;
12142}
12143
12144MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012145X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12146 MachineInstr *MI,
12147 MachineBasicBlock *MBB) const {
12148 // Emit code to save XMM registers to the stack. The ABI says that the
12149 // number of registers to save is given in %al, so it's theoretically
12150 // possible to do an indirect jump trick to avoid saving all of them,
12151 // however this code takes a simpler approach and just executes all
12152 // of the stores if %al is non-zero. It's less code, and it's probably
12153 // easier on the hardware branch predictor, and stores aren't all that
12154 // expensive anyway.
12155
12156 // Create the new basic blocks. One block contains all the XMM stores,
12157 // and one block is the final destination regardless of whether any
12158 // stores were performed.
12159 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12160 MachineFunction *F = MBB->getParent();
12161 MachineFunction::iterator MBBIter = MBB;
12162 ++MBBIter;
12163 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12164 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12165 F->insert(MBBIter, XMMSaveMBB);
12166 F->insert(MBBIter, EndMBB);
12167
Dan Gohman14152b42010-07-06 20:24:04 +000012168 // Transfer the remainder of MBB and its successor edges to EndMBB.
12169 EndMBB->splice(EndMBB->begin(), MBB,
12170 llvm::next(MachineBasicBlock::iterator(MI)),
12171 MBB->end());
12172 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12173
Dan Gohmand6708ea2009-08-15 01:38:56 +000012174 // The original block will now fall through to the XMM save block.
12175 MBB->addSuccessor(XMMSaveMBB);
12176 // The XMMSaveMBB will fall through to the end block.
12177 XMMSaveMBB->addSuccessor(EndMBB);
12178
12179 // Now add the instructions.
12180 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12181 DebugLoc DL = MI->getDebugLoc();
12182
12183 unsigned CountReg = MI->getOperand(0).getReg();
12184 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12185 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12186
12187 if (!Subtarget->isTargetWin64()) {
12188 // If %al is 0, branch around the XMM save block.
12189 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012190 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012191 MBB->addSuccessor(EndMBB);
12192 }
12193
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012194 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012195 // In the XMM save block, save all the XMM argument registers.
12196 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12197 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012198 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012199 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012200 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012201 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012202 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012203 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012204 .addFrameIndex(RegSaveFrameIndex)
12205 .addImm(/*Scale=*/1)
12206 .addReg(/*IndexReg=*/0)
12207 .addImm(/*Disp=*/Offset)
12208 .addReg(/*Segment=*/0)
12209 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012210 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012211 }
12212
Dan Gohman14152b42010-07-06 20:24:04 +000012213 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012214
12215 return EndMBB;
12216}
Mon P Wang63307c32008-05-05 19:05:59 +000012217
Evan Cheng60c07e12006-07-05 22:17:51 +000012218MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012219X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012220 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12222 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012223
Chris Lattner52600972009-09-02 05:57:00 +000012224 // To "insert" a SELECT_CC instruction, we actually have to insert the
12225 // diamond control-flow pattern. The incoming instruction knows the
12226 // destination vreg to set, the condition code register to branch on, the
12227 // true/false values to select between, and a branch opcode to use.
12228 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12229 MachineFunction::iterator It = BB;
12230 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012231
Chris Lattner52600972009-09-02 05:57:00 +000012232 // thisMBB:
12233 // ...
12234 // TrueVal = ...
12235 // cmpTY ccX, r1, r2
12236 // bCC copy1MBB
12237 // fallthrough --> copy0MBB
12238 MachineBasicBlock *thisMBB = BB;
12239 MachineFunction *F = BB->getParent();
12240 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12241 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012242 F->insert(It, copy0MBB);
12243 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012244
Bill Wendling730c07e2010-06-25 20:48:10 +000012245 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12246 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012247 if (!MI->killsRegister(X86::EFLAGS)) {
12248 copy0MBB->addLiveIn(X86::EFLAGS);
12249 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012250 }
12251
Dan Gohman14152b42010-07-06 20:24:04 +000012252 // Transfer the remainder of BB and its successor edges to sinkMBB.
12253 sinkMBB->splice(sinkMBB->begin(), BB,
12254 llvm::next(MachineBasicBlock::iterator(MI)),
12255 BB->end());
12256 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12257
12258 // Add the true and fallthrough blocks as its successors.
12259 BB->addSuccessor(copy0MBB);
12260 BB->addSuccessor(sinkMBB);
12261
12262 // Create the conditional branch instruction.
12263 unsigned Opc =
12264 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12265 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12266
Chris Lattner52600972009-09-02 05:57:00 +000012267 // copy0MBB:
12268 // %FalseValue = ...
12269 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012270 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012271
Chris Lattner52600972009-09-02 05:57:00 +000012272 // sinkMBB:
12273 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12274 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012275 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12276 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012277 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12278 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12279
Dan Gohman14152b42010-07-06 20:24:04 +000012280 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012281 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012282}
12283
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012284MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012285X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12286 bool Is64Bit) const {
12287 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12288 DebugLoc DL = MI->getDebugLoc();
12289 MachineFunction *MF = BB->getParent();
12290 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12291
12292 assert(EnableSegmentedStacks);
12293
12294 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12295 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12296
12297 // BB:
12298 // ... [Till the alloca]
12299 // If stacklet is not large enough, jump to mallocMBB
12300 //
12301 // bumpMBB:
12302 // Allocate by subtracting from RSP
12303 // Jump to continueMBB
12304 //
12305 // mallocMBB:
12306 // Allocate by call to runtime
12307 //
12308 // continueMBB:
12309 // ...
12310 // [rest of original BB]
12311 //
12312
12313 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12314 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12315 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12316
12317 MachineRegisterInfo &MRI = MF->getRegInfo();
12318 const TargetRegisterClass *AddrRegClass =
12319 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12320
12321 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12322 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12323 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012324 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012325 sizeVReg = MI->getOperand(1).getReg(),
12326 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12327
12328 MachineFunction::iterator MBBIter = BB;
12329 ++MBBIter;
12330
12331 MF->insert(MBBIter, bumpMBB);
12332 MF->insert(MBBIter, mallocMBB);
12333 MF->insert(MBBIter, continueMBB);
12334
12335 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12336 (MachineBasicBlock::iterator(MI)), BB->end());
12337 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12338
12339 // Add code to the main basic block to check if the stack limit has been hit,
12340 // and if so, jump to mallocMBB otherwise to bumpMBB.
12341 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012342 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012343 .addReg(tmpSPVReg).addReg(sizeVReg);
12344 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12345 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012346 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012347 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12348
12349 // bumpMBB simply decreases the stack pointer, since we know the current
12350 // stacklet has enough space.
12351 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012352 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012353 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012354 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012355 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12356
12357 // Calls into a routine in libgcc to allocate more space from the heap.
12358 if (Is64Bit) {
12359 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12360 .addReg(sizeVReg);
12361 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12362 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12363 } else {
12364 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12365 .addImm(12);
12366 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12367 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12368 .addExternalSymbol("__morestack_allocate_stack_space");
12369 }
12370
12371 if (!Is64Bit)
12372 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12373 .addImm(16);
12374
12375 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12376 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12377 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12378
12379 // Set up the CFG correctly.
12380 BB->addSuccessor(bumpMBB);
12381 BB->addSuccessor(mallocMBB);
12382 mallocMBB->addSuccessor(continueMBB);
12383 bumpMBB->addSuccessor(continueMBB);
12384
12385 // Take care of the PHI nodes.
12386 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12387 MI->getOperand(0).getReg())
12388 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12389 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12390
12391 // Delete the original pseudo instruction.
12392 MI->eraseFromParent();
12393
12394 // And we're done.
12395 return continueMBB;
12396}
12397
12398MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012399X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012400 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012401 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12402 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012403
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012404 assert(!Subtarget->isTargetEnvMacho());
12405
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012406 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12407 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012408
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012409 if (Subtarget->isTargetWin64()) {
12410 if (Subtarget->isTargetCygMing()) {
12411 // ___chkstk(Mingw64):
12412 // Clobbers R10, R11, RAX and EFLAGS.
12413 // Updates RSP.
12414 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12415 .addExternalSymbol("___chkstk")
12416 .addReg(X86::RAX, RegState::Implicit)
12417 .addReg(X86::RSP, RegState::Implicit)
12418 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12419 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12420 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12421 } else {
12422 // __chkstk(MSVCRT): does not update stack pointer.
12423 // Clobbers R10, R11 and EFLAGS.
12424 // FIXME: RAX(allocated size) might be reused and not killed.
12425 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12426 .addExternalSymbol("__chkstk")
12427 .addReg(X86::RAX, RegState::Implicit)
12428 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12429 // RAX has the offset to subtracted from RSP.
12430 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12431 .addReg(X86::RSP)
12432 .addReg(X86::RAX);
12433 }
12434 } else {
12435 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012436 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12437
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012438 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12439 .addExternalSymbol(StackProbeSymbol)
12440 .addReg(X86::EAX, RegState::Implicit)
12441 .addReg(X86::ESP, RegState::Implicit)
12442 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12443 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12444 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12445 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012446
Dan Gohman14152b42010-07-06 20:24:04 +000012447 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012448 return BB;
12449}
Chris Lattner52600972009-09-02 05:57:00 +000012450
12451MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012452X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12453 MachineBasicBlock *BB) const {
12454 // This is pretty easy. We're taking the value that we received from
12455 // our load from the relocation, sticking it in either RDI (x86-64)
12456 // or EAX and doing an indirect call. The return value will then
12457 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012458 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012459 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012460 DebugLoc DL = MI->getDebugLoc();
12461 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012462
12463 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012464 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012465
Eric Christopher30ef0e52010-06-03 04:07:48 +000012466 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012467 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12468 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012469 .addReg(X86::RIP)
12470 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012471 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012472 MI->getOperand(3).getTargetFlags())
12473 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012474 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012475 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012476 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012477 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12478 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012479 .addReg(0)
12480 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012481 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012482 MI->getOperand(3).getTargetFlags())
12483 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012484 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012485 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012486 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012487 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12488 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012489 .addReg(TII->getGlobalBaseReg(F))
12490 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012491 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012492 MI->getOperand(3).getTargetFlags())
12493 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012494 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012495 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012496 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012497
Dan Gohman14152b42010-07-06 20:24:04 +000012498 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012499 return BB;
12500}
12501
12502MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012503X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012504 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012505 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012506 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012507 case X86::TAILJMPd64:
12508 case X86::TAILJMPr64:
12509 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012510 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012511 case X86::TCRETURNdi64:
12512 case X86::TCRETURNri64:
12513 case X86::TCRETURNmi64:
12514 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12515 // On AMD64, additional defs should be added before register allocation.
12516 if (!Subtarget->isTargetWin64()) {
12517 MI->addRegisterDefined(X86::RSI);
12518 MI->addRegisterDefined(X86::RDI);
12519 MI->addRegisterDefined(X86::XMM6);
12520 MI->addRegisterDefined(X86::XMM7);
12521 MI->addRegisterDefined(X86::XMM8);
12522 MI->addRegisterDefined(X86::XMM9);
12523 MI->addRegisterDefined(X86::XMM10);
12524 MI->addRegisterDefined(X86::XMM11);
12525 MI->addRegisterDefined(X86::XMM12);
12526 MI->addRegisterDefined(X86::XMM13);
12527 MI->addRegisterDefined(X86::XMM14);
12528 MI->addRegisterDefined(X86::XMM15);
12529 }
12530 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012531 case X86::WIN_ALLOCA:
12532 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012533 case X86::SEG_ALLOCA_32:
12534 return EmitLoweredSegAlloca(MI, BB, false);
12535 case X86::SEG_ALLOCA_64:
12536 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012537 case X86::TLSCall_32:
12538 case X86::TLSCall_64:
12539 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012540 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012541 case X86::CMOV_FR32:
12542 case X86::CMOV_FR64:
12543 case X86::CMOV_V4F32:
12544 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012545 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012546 case X86::CMOV_V8F32:
12547 case X86::CMOV_V4F64:
12548 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012549 case X86::CMOV_GR16:
12550 case X86::CMOV_GR32:
12551 case X86::CMOV_RFP32:
12552 case X86::CMOV_RFP64:
12553 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012554 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012555
Dale Johannesen849f2142007-07-03 00:53:03 +000012556 case X86::FP32_TO_INT16_IN_MEM:
12557 case X86::FP32_TO_INT32_IN_MEM:
12558 case X86::FP32_TO_INT64_IN_MEM:
12559 case X86::FP64_TO_INT16_IN_MEM:
12560 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012561 case X86::FP64_TO_INT64_IN_MEM:
12562 case X86::FP80_TO_INT16_IN_MEM:
12563 case X86::FP80_TO_INT32_IN_MEM:
12564 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012565 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12566 DebugLoc DL = MI->getDebugLoc();
12567
Evan Cheng60c07e12006-07-05 22:17:51 +000012568 // Change the floating point control register to use "round towards zero"
12569 // mode when truncating to an integer value.
12570 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012571 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012572 addFrameReference(BuildMI(*BB, MI, DL,
12573 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012574
12575 // Load the old value of the high byte of the control word...
12576 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012577 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012578 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012579 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012580
12581 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012582 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012583 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012584
12585 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012586 addFrameReference(BuildMI(*BB, MI, DL,
12587 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012588
12589 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012590 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012591 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012592
12593 // Get the X86 opcode to use.
12594 unsigned Opc;
12595 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012596 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012597 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12598 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12599 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12600 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12601 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12602 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012603 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12604 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12605 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012606 }
12607
12608 X86AddressMode AM;
12609 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012610 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012611 AM.BaseType = X86AddressMode::RegBase;
12612 AM.Base.Reg = Op.getReg();
12613 } else {
12614 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012615 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012616 }
12617 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012618 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012619 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012620 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012621 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012622 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012623 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012624 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012625 AM.GV = Op.getGlobal();
12626 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012627 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012628 }
Dan Gohman14152b42010-07-06 20:24:04 +000012629 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012630 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012631
12632 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012633 addFrameReference(BuildMI(*BB, MI, DL,
12634 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012635
Dan Gohman14152b42010-07-06 20:24:04 +000012636 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012637 return BB;
12638 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012639 // String/text processing lowering.
12640 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012641 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012642 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12643 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012644 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012645 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12646 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012647 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012648 return EmitPCMP(MI, BB, 5, false /* in mem */);
12649 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012650 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012651 return EmitPCMP(MI, BB, 5, true /* in mem */);
12652
Eric Christopher228232b2010-11-30 07:20:12 +000012653 // Thread synchronization.
12654 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012655 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012656 case X86::MWAIT:
12657 return EmitMwait(MI, BB);
12658
Eric Christopherb120ab42009-08-18 22:50:32 +000012659 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012660 case X86::ATOMAND32:
12661 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012662 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012663 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012664 X86::NOT32r, X86::EAX,
12665 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012666 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012667 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12668 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012669 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012670 X86::NOT32r, X86::EAX,
12671 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012672 case X86::ATOMXOR32:
12673 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012674 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012675 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012676 X86::NOT32r, X86::EAX,
12677 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012678 case X86::ATOMNAND32:
12679 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012680 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012681 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 X86::NOT32r, X86::EAX,
12683 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012684 case X86::ATOMMIN32:
12685 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12686 case X86::ATOMMAX32:
12687 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12688 case X86::ATOMUMIN32:
12689 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12690 case X86::ATOMUMAX32:
12691 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012692
12693 case X86::ATOMAND16:
12694 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12695 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012696 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012697 X86::NOT16r, X86::AX,
12698 X86::GR16RegisterClass);
12699 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012700 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012701 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012702 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012703 X86::NOT16r, X86::AX,
12704 X86::GR16RegisterClass);
12705 case X86::ATOMXOR16:
12706 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12707 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012708 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012709 X86::NOT16r, X86::AX,
12710 X86::GR16RegisterClass);
12711 case X86::ATOMNAND16:
12712 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12713 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012714 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012715 X86::NOT16r, X86::AX,
12716 X86::GR16RegisterClass, true);
12717 case X86::ATOMMIN16:
12718 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12719 case X86::ATOMMAX16:
12720 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12721 case X86::ATOMUMIN16:
12722 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12723 case X86::ATOMUMAX16:
12724 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12725
12726 case X86::ATOMAND8:
12727 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12728 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012729 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012730 X86::NOT8r, X86::AL,
12731 X86::GR8RegisterClass);
12732 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012733 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012734 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012735 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012736 X86::NOT8r, X86::AL,
12737 X86::GR8RegisterClass);
12738 case X86::ATOMXOR8:
12739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12740 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012741 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012742 X86::NOT8r, X86::AL,
12743 X86::GR8RegisterClass);
12744 case X86::ATOMNAND8:
12745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12746 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012747 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012748 X86::NOT8r, X86::AL,
12749 X86::GR8RegisterClass, true);
12750 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012751 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012752 case X86::ATOMAND64:
12753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012754 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012755 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012756 X86::NOT64r, X86::RAX,
12757 X86::GR64RegisterClass);
12758 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012759 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12760 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012761 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012762 X86::NOT64r, X86::RAX,
12763 X86::GR64RegisterClass);
12764 case X86::ATOMXOR64:
12765 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012766 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012767 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012768 X86::NOT64r, X86::RAX,
12769 X86::GR64RegisterClass);
12770 case X86::ATOMNAND64:
12771 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12772 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012773 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012774 X86::NOT64r, X86::RAX,
12775 X86::GR64RegisterClass, true);
12776 case X86::ATOMMIN64:
12777 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12778 case X86::ATOMMAX64:
12779 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12780 case X86::ATOMUMIN64:
12781 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12782 case X86::ATOMUMAX64:
12783 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012784
12785 // This group does 64-bit operations on a 32-bit host.
12786 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012787 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012788 X86::AND32rr, X86::AND32rr,
12789 X86::AND32ri, X86::AND32ri,
12790 false);
12791 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012792 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012793 X86::OR32rr, X86::OR32rr,
12794 X86::OR32ri, X86::OR32ri,
12795 false);
12796 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012797 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012798 X86::XOR32rr, X86::XOR32rr,
12799 X86::XOR32ri, X86::XOR32ri,
12800 false);
12801 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012803 X86::AND32rr, X86::AND32rr,
12804 X86::AND32ri, X86::AND32ri,
12805 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012806 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012808 X86::ADD32rr, X86::ADC32rr,
12809 X86::ADD32ri, X86::ADC32ri,
12810 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012811 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012813 X86::SUB32rr, X86::SBB32rr,
12814 X86::SUB32ri, X86::SBB32ri,
12815 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012816 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012818 X86::MOV32rr, X86::MOV32rr,
12819 X86::MOV32ri, X86::MOV32ri,
12820 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012821 case X86::VASTART_SAVE_XMM_REGS:
12822 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012823
12824 case X86::VAARG_64:
12825 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012826 }
12827}
12828
12829//===----------------------------------------------------------------------===//
12830// X86 Optimization Hooks
12831//===----------------------------------------------------------------------===//
12832
Dan Gohman475871a2008-07-27 21:46:04 +000012833void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012834 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012835 APInt &KnownZero,
12836 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012837 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012838 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012839 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012840 assert((Opc >= ISD::BUILTIN_OP_END ||
12841 Opc == ISD::INTRINSIC_WO_CHAIN ||
12842 Opc == ISD::INTRINSIC_W_CHAIN ||
12843 Opc == ISD::INTRINSIC_VOID) &&
12844 "Should use MaskedValueIsZero if you don't know whether Op"
12845 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012846
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012847 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012848 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012849 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012850 case X86ISD::ADD:
12851 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012852 case X86ISD::ADC:
12853 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012854 case X86ISD::SMUL:
12855 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012856 case X86ISD::INC:
12857 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012858 case X86ISD::OR:
12859 case X86ISD::XOR:
12860 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012861 // These nodes' second result is a boolean.
12862 if (Op.getResNo() == 0)
12863 break;
12864 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012865 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012866 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12867 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012868 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012869 case ISD::INTRINSIC_WO_CHAIN: {
12870 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12871 unsigned NumLoBits = 0;
12872 switch (IntId) {
12873 default: break;
12874 case Intrinsic::x86_sse_movmsk_ps:
12875 case Intrinsic::x86_avx_movmsk_ps_256:
12876 case Intrinsic::x86_sse2_movmsk_pd:
12877 case Intrinsic::x86_avx_movmsk_pd_256:
12878 case Intrinsic::x86_mmx_pmovmskb:
12879 case Intrinsic::x86_sse2_pmovmskb_128: {
12880 // High bits of movmskp{s|d}, pmovmskb are known zero.
12881 switch (IntId) {
12882 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12883 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12884 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12885 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12886 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12887 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12888 }
12889 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12890 Mask.getBitWidth() - NumLoBits);
12891 break;
12892 }
12893 }
12894 break;
12895 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012896 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012897}
Chris Lattner259e97c2006-01-31 19:43:35 +000012898
Owen Andersonbc146b02010-09-21 20:42:50 +000012899unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12900 unsigned Depth) const {
12901 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12902 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12903 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012904
Owen Andersonbc146b02010-09-21 20:42:50 +000012905 // Fallback case.
12906 return 1;
12907}
12908
Evan Cheng206ee9d2006-07-07 08:33:52 +000012909/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012910/// node is a GlobalAddress + offset.
12911bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012912 const GlobalValue* &GA,
12913 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012914 if (N->getOpcode() == X86ISD::Wrapper) {
12915 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012916 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012917 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012918 return true;
12919 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012920 }
Evan Chengad4196b2008-05-12 19:56:52 +000012921 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012922}
12923
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012924/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12925/// same as extracting the high 128-bit part of 256-bit vector and then
12926/// inserting the result into the low part of a new 256-bit vector
12927static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12928 EVT VT = SVOp->getValueType(0);
12929 int NumElems = VT.getVectorNumElements();
12930
12931 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12932 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12933 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12934 SVOp->getMaskElt(j) >= 0)
12935 return false;
12936
12937 return true;
12938}
12939
12940/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12941/// same as extracting the low 128-bit part of 256-bit vector and then
12942/// inserting the result into the high part of a new 256-bit vector
12943static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12944 EVT VT = SVOp->getValueType(0);
12945 int NumElems = VT.getVectorNumElements();
12946
12947 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12948 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12949 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12950 SVOp->getMaskElt(j) >= 0)
12951 return false;
12952
12953 return true;
12954}
12955
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012956/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12957static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12958 TargetLowering::DAGCombinerInfo &DCI) {
12959 DebugLoc dl = N->getDebugLoc();
12960 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12961 SDValue V1 = SVOp->getOperand(0);
12962 SDValue V2 = SVOp->getOperand(1);
12963 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012964 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012965
12966 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12967 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12968 //
12969 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012970 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012971 // V UNDEF BUILD_VECTOR UNDEF
12972 // \ / \ /
12973 // CONCAT_VECTOR CONCAT_VECTOR
12974 // \ /
12975 // \ /
12976 // RESULT: V + zero extended
12977 //
12978 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12979 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12980 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12981 return SDValue();
12982
12983 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12984 return SDValue();
12985
12986 // To match the shuffle mask, the first half of the mask should
12987 // be exactly the first vector, and all the rest a splat with the
12988 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012989 for (int i = 0; i < NumElems/2; ++i)
12990 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12991 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12992 return SDValue();
12993
12994 // Emit a zeroed vector and insert the desired subvector on its
12995 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012996 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012997 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12998 DAG.getConstant(0, MVT::i32), DAG, dl);
12999 return DCI.CombineTo(N, InsV);
13000 }
13001
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013002 //===--------------------------------------------------------------------===//
13003 // Combine some shuffles into subvector extracts and inserts:
13004 //
13005
13006 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13007 if (isShuffleHigh128VectorInsertLow(SVOp)) {
13008 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
13009 DAG, dl);
13010 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
13011 V, DAG.getConstant(0, MVT::i32), DAG, dl);
13012 return DCI.CombineTo(N, InsV);
13013 }
13014
13015 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13016 if (isShuffleLow128VectorInsertHigh(SVOp)) {
13017 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
13018 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
13019 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
13020 return DCI.CombineTo(N, InsV);
13021 }
13022
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013023 return SDValue();
13024}
13025
13026/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013027static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013028 TargetLowering::DAGCombinerInfo &DCI,
13029 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013030 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013031 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013032
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013033 // Don't create instructions with illegal types after legalize types has run.
13034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13035 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13036 return SDValue();
13037
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013038 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13039 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13040 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013041 return PerformShuffleCombine256(N, DAG, DCI);
13042
13043 // Only handle 128 wide vector from here on.
13044 if (VT.getSizeInBits() != 128)
13045 return SDValue();
13046
13047 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13048 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13049 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013050 SmallVector<SDValue, 16> Elts;
13051 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013052 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013053
Nate Begemanfdea31a2010-03-24 20:49:50 +000013054 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013055}
Evan Chengd880b972008-05-09 21:53:03 +000013056
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013057/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13058/// generation and convert it from being a bunch of shuffles and extracts
13059/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013060static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13061 const TargetLowering &TLI) {
13062 SDValue InputVector = N->getOperand(0);
13063
13064 // Only operate on vectors of 4 elements, where the alternative shuffling
13065 // gets to be more expensive.
13066 if (InputVector.getValueType() != MVT::v4i32)
13067 return SDValue();
13068
13069 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13070 // single use which is a sign-extend or zero-extend, and all elements are
13071 // used.
13072 SmallVector<SDNode *, 4> Uses;
13073 unsigned ExtractedElements = 0;
13074 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13075 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13076 if (UI.getUse().getResNo() != InputVector.getResNo())
13077 return SDValue();
13078
13079 SDNode *Extract = *UI;
13080 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13081 return SDValue();
13082
13083 if (Extract->getValueType(0) != MVT::i32)
13084 return SDValue();
13085 if (!Extract->hasOneUse())
13086 return SDValue();
13087 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13088 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13089 return SDValue();
13090 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13091 return SDValue();
13092
13093 // Record which element was extracted.
13094 ExtractedElements |=
13095 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13096
13097 Uses.push_back(Extract);
13098 }
13099
13100 // If not all the elements were used, this may not be worthwhile.
13101 if (ExtractedElements != 15)
13102 return SDValue();
13103
13104 // Ok, we've now decided to do the transformation.
13105 DebugLoc dl = InputVector.getDebugLoc();
13106
13107 // Store the value to a temporary stack slot.
13108 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013109 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13110 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013111
13112 // Replace each use (extract) with a load of the appropriate element.
13113 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13114 UE = Uses.end(); UI != UE; ++UI) {
13115 SDNode *Extract = *UI;
13116
Nadav Rotem86694292011-05-17 08:31:57 +000013117 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013118 SDValue Idx = Extract->getOperand(1);
13119 unsigned EltSize =
13120 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13121 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13122 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13123
Nadav Rotem86694292011-05-17 08:31:57 +000013124 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013125 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013126
13127 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013128 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013129 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013130 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013131
13132 // Replace the exact with the load.
13133 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13134 }
13135
13136 // The replacement was made in place; don't return anything.
13137 return SDValue();
13138}
13139
Duncan Sands6bcd2192011-09-17 16:49:39 +000013140/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13141/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013142static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013143 const X86Subtarget *Subtarget) {
13144 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013145 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013146 // Get the LHS/RHS of the select.
13147 SDValue LHS = N->getOperand(1);
13148 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013149 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013150
Dan Gohman670e5392009-09-21 18:03:22 +000013151 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013152 // instructions match the semantics of the common C idiom x<y?x:y but not
13153 // x<=y?x:y, because of how they handle negative zero (which can be
13154 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013155 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13156 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13157 (Subtarget->hasXMMInt() ||
13158 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013159 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013160
Chris Lattner47b4ce82009-03-11 05:48:52 +000013161 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013162 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013163 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13164 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013165 switch (CC) {
13166 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013167 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013168 // Converting this to a min would handle NaNs incorrectly, and swapping
13169 // the operands would cause it to handle comparisons between positive
13170 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013171 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013172 if (!UnsafeFPMath &&
13173 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13174 break;
13175 std::swap(LHS, RHS);
13176 }
Dan Gohman670e5392009-09-21 18:03:22 +000013177 Opcode = X86ISD::FMIN;
13178 break;
13179 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013180 // Converting this to a min would handle comparisons between positive
13181 // and negative zero incorrectly.
13182 if (!UnsafeFPMath &&
13183 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13184 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013185 Opcode = X86ISD::FMIN;
13186 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013187 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013188 // Converting this to a min would handle both negative zeros and NaNs
13189 // incorrectly, but we can swap the operands to fix both.
13190 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013191 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013192 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013193 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013194 Opcode = X86ISD::FMIN;
13195 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013196
Dan Gohman670e5392009-09-21 18:03:22 +000013197 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013198 // Converting this to a max would handle comparisons between positive
13199 // and negative zero incorrectly.
13200 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013201 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013202 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013203 Opcode = X86ISD::FMAX;
13204 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013205 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013206 // Converting this to a max would handle NaNs incorrectly, and swapping
13207 // the operands would cause it to handle comparisons between positive
13208 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013209 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013210 if (!UnsafeFPMath &&
13211 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13212 break;
13213 std::swap(LHS, RHS);
13214 }
Dan Gohman670e5392009-09-21 18:03:22 +000013215 Opcode = X86ISD::FMAX;
13216 break;
13217 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013218 // Converting this to a max would handle both negative zeros and NaNs
13219 // incorrectly, but we can swap the operands to fix both.
13220 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013221 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013222 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013223 case ISD::SETGE:
13224 Opcode = X86ISD::FMAX;
13225 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013226 }
Dan Gohman670e5392009-09-21 18:03:22 +000013227 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013228 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13229 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013230 switch (CC) {
13231 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013232 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013233 // Converting this to a min would handle comparisons between positive
13234 // and negative zero incorrectly, and swapping the operands would
13235 // cause it to handle NaNs incorrectly.
13236 if (!UnsafeFPMath &&
13237 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013238 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013239 break;
13240 std::swap(LHS, RHS);
13241 }
Dan Gohman670e5392009-09-21 18:03:22 +000013242 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013243 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013244 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013245 // Converting this to a min would handle NaNs incorrectly.
13246 if (!UnsafeFPMath &&
13247 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13248 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013249 Opcode = X86ISD::FMIN;
13250 break;
13251 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013252 // Converting this to a min would handle both negative zeros and NaNs
13253 // incorrectly, but we can swap the operands to fix both.
13254 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013255 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013256 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013257 case ISD::SETGE:
13258 Opcode = X86ISD::FMIN;
13259 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013260
Dan Gohman670e5392009-09-21 18:03:22 +000013261 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013262 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013263 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013264 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013265 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013266 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013267 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013268 // Converting this to a max would handle comparisons between positive
13269 // and negative zero incorrectly, and swapping the operands would
13270 // cause it to handle NaNs incorrectly.
13271 if (!UnsafeFPMath &&
13272 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013273 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013274 break;
13275 std::swap(LHS, RHS);
13276 }
Dan Gohman670e5392009-09-21 18:03:22 +000013277 Opcode = X86ISD::FMAX;
13278 break;
13279 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013280 // Converting this to a max would handle both negative zeros and NaNs
13281 // incorrectly, but we can swap the operands to fix both.
13282 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013283 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013284 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013285 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013286 Opcode = X86ISD::FMAX;
13287 break;
13288 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013289 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013290
Chris Lattner47b4ce82009-03-11 05:48:52 +000013291 if (Opcode)
13292 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013293 }
Eric Christopherfd179292009-08-27 18:07:15 +000013294
Chris Lattnerd1980a52009-03-12 06:52:53 +000013295 // If this is a select between two integer constants, try to do some
13296 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013297 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13298 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013299 // Don't do this for crazy integer types.
13300 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13301 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013302 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013303 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013304
Chris Lattnercee56e72009-03-13 05:53:31 +000013305 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013306 // Efficiently invertible.
13307 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13308 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13309 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13310 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013311 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013312 }
Eric Christopherfd179292009-08-27 18:07:15 +000013313
Chris Lattnerd1980a52009-03-12 06:52:53 +000013314 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013315 if (FalseC->getAPIntValue() == 0 &&
13316 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013317 if (NeedsCondInvert) // Invert the condition if needed.
13318 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13319 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013320
Chris Lattnerd1980a52009-03-12 06:52:53 +000013321 // Zero extend the condition if needed.
13322 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013323
Chris Lattnercee56e72009-03-13 05:53:31 +000013324 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013325 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013326 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013327 }
Eric Christopherfd179292009-08-27 18:07:15 +000013328
Chris Lattner97a29a52009-03-13 05:22:11 +000013329 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013330 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013331 if (NeedsCondInvert) // Invert the condition if needed.
13332 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13333 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013334
Chris Lattner97a29a52009-03-13 05:22:11 +000013335 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013336 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13337 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013338 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013339 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013340 }
Eric Christopherfd179292009-08-27 18:07:15 +000013341
Chris Lattnercee56e72009-03-13 05:53:31 +000013342 // Optimize cases that will turn into an LEA instruction. This requires
13343 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013344 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013345 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013346 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013347
Chris Lattnercee56e72009-03-13 05:53:31 +000013348 bool isFastMultiplier = false;
13349 if (Diff < 10) {
13350 switch ((unsigned char)Diff) {
13351 default: break;
13352 case 1: // result = add base, cond
13353 case 2: // result = lea base( , cond*2)
13354 case 3: // result = lea base(cond, cond*2)
13355 case 4: // result = lea base( , cond*4)
13356 case 5: // result = lea base(cond, cond*4)
13357 case 8: // result = lea base( , cond*8)
13358 case 9: // result = lea base(cond, cond*8)
13359 isFastMultiplier = true;
13360 break;
13361 }
13362 }
Eric Christopherfd179292009-08-27 18:07:15 +000013363
Chris Lattnercee56e72009-03-13 05:53:31 +000013364 if (isFastMultiplier) {
13365 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13366 if (NeedsCondInvert) // Invert the condition if needed.
13367 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13368 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013369
Chris Lattnercee56e72009-03-13 05:53:31 +000013370 // Zero extend the condition if needed.
13371 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13372 Cond);
13373 // Scale the condition by the difference.
13374 if (Diff != 1)
13375 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13376 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013377
Chris Lattnercee56e72009-03-13 05:53:31 +000013378 // Add the base if non-zero.
13379 if (FalseC->getAPIntValue() != 0)
13380 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13381 SDValue(FalseC, 0));
13382 return Cond;
13383 }
Eric Christopherfd179292009-08-27 18:07:15 +000013384 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013385 }
13386 }
Eric Christopherfd179292009-08-27 18:07:15 +000013387
Dan Gohman475871a2008-07-27 21:46:04 +000013388 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013389}
13390
Chris Lattnerd1980a52009-03-12 06:52:53 +000013391/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13392static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13393 TargetLowering::DAGCombinerInfo &DCI) {
13394 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013395
Chris Lattnerd1980a52009-03-12 06:52:53 +000013396 // If the flag operand isn't dead, don't touch this CMOV.
13397 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13398 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013399
Evan Chengb5a55d92011-05-24 01:48:22 +000013400 SDValue FalseOp = N->getOperand(0);
13401 SDValue TrueOp = N->getOperand(1);
13402 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13403 SDValue Cond = N->getOperand(3);
13404 if (CC == X86::COND_E || CC == X86::COND_NE) {
13405 switch (Cond.getOpcode()) {
13406 default: break;
13407 case X86ISD::BSR:
13408 case X86ISD::BSF:
13409 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13410 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13411 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13412 }
13413 }
13414
Chris Lattnerd1980a52009-03-12 06:52:53 +000013415 // If this is a select between two integer constants, try to do some
13416 // optimizations. Note that the operands are ordered the opposite of SELECT
13417 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013418 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13419 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013420 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13421 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013422 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13423 CC = X86::GetOppositeBranchCondition(CC);
13424 std::swap(TrueC, FalseC);
13425 }
Eric Christopherfd179292009-08-27 18:07:15 +000013426
Chris Lattnerd1980a52009-03-12 06:52:53 +000013427 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013428 // This is efficient for any integer data type (including i8/i16) and
13429 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013430 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013431 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13432 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013433
Chris Lattnerd1980a52009-03-12 06:52:53 +000013434 // Zero extend the condition if needed.
13435 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013436
Chris Lattnerd1980a52009-03-12 06:52:53 +000013437 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13438 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013439 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013440 if (N->getNumValues() == 2) // Dead flag value?
13441 return DCI.CombineTo(N, Cond, SDValue());
13442 return Cond;
13443 }
Eric Christopherfd179292009-08-27 18:07:15 +000013444
Chris Lattnercee56e72009-03-13 05:53:31 +000013445 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13446 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013447 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013448 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13449 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013450
Chris Lattner97a29a52009-03-13 05:22:11 +000013451 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013452 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13453 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013454 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13455 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013456
Chris Lattner97a29a52009-03-13 05:22:11 +000013457 if (N->getNumValues() == 2) // Dead flag value?
13458 return DCI.CombineTo(N, Cond, SDValue());
13459 return Cond;
13460 }
Eric Christopherfd179292009-08-27 18:07:15 +000013461
Chris Lattnercee56e72009-03-13 05:53:31 +000013462 // Optimize cases that will turn into an LEA instruction. This requires
13463 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013464 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013465 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013466 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013467
Chris Lattnercee56e72009-03-13 05:53:31 +000013468 bool isFastMultiplier = false;
13469 if (Diff < 10) {
13470 switch ((unsigned char)Diff) {
13471 default: break;
13472 case 1: // result = add base, cond
13473 case 2: // result = lea base( , cond*2)
13474 case 3: // result = lea base(cond, cond*2)
13475 case 4: // result = lea base( , cond*4)
13476 case 5: // result = lea base(cond, cond*4)
13477 case 8: // result = lea base( , cond*8)
13478 case 9: // result = lea base(cond, cond*8)
13479 isFastMultiplier = true;
13480 break;
13481 }
13482 }
Eric Christopherfd179292009-08-27 18:07:15 +000013483
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 if (isFastMultiplier) {
13485 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013486 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13487 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013488 // Zero extend the condition if needed.
13489 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13490 Cond);
13491 // Scale the condition by the difference.
13492 if (Diff != 1)
13493 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13494 DAG.getConstant(Diff, Cond.getValueType()));
13495
13496 // Add the base if non-zero.
13497 if (FalseC->getAPIntValue() != 0)
13498 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13499 SDValue(FalseC, 0));
13500 if (N->getNumValues() == 2) // Dead flag value?
13501 return DCI.CombineTo(N, Cond, SDValue());
13502 return Cond;
13503 }
Eric Christopherfd179292009-08-27 18:07:15 +000013504 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013505 }
13506 }
13507 return SDValue();
13508}
13509
13510
Evan Cheng0b0cd912009-03-28 05:57:29 +000013511/// PerformMulCombine - Optimize a single multiply with constant into two
13512/// in order to implement it with two cheaper instructions, e.g.
13513/// LEA + SHL, LEA + LEA.
13514static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13515 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013516 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13517 return SDValue();
13518
Owen Andersone50ed302009-08-10 22:56:29 +000013519 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013520 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013521 return SDValue();
13522
13523 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13524 if (!C)
13525 return SDValue();
13526 uint64_t MulAmt = C->getZExtValue();
13527 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13528 return SDValue();
13529
13530 uint64_t MulAmt1 = 0;
13531 uint64_t MulAmt2 = 0;
13532 if ((MulAmt % 9) == 0) {
13533 MulAmt1 = 9;
13534 MulAmt2 = MulAmt / 9;
13535 } else if ((MulAmt % 5) == 0) {
13536 MulAmt1 = 5;
13537 MulAmt2 = MulAmt / 5;
13538 } else if ((MulAmt % 3) == 0) {
13539 MulAmt1 = 3;
13540 MulAmt2 = MulAmt / 3;
13541 }
13542 if (MulAmt2 &&
13543 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13544 DebugLoc DL = N->getDebugLoc();
13545
13546 if (isPowerOf2_64(MulAmt2) &&
13547 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13548 // If second multiplifer is pow2, issue it first. We want the multiply by
13549 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13550 // is an add.
13551 std::swap(MulAmt1, MulAmt2);
13552
13553 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013554 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013555 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013556 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013557 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013558 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013559 DAG.getConstant(MulAmt1, VT));
13560
Eric Christopherfd179292009-08-27 18:07:15 +000013561 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013562 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013563 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013564 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013565 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013566 DAG.getConstant(MulAmt2, VT));
13567
13568 // Do not add new nodes to DAG combiner worklist.
13569 DCI.CombineTo(N, NewMul, false);
13570 }
13571 return SDValue();
13572}
13573
Evan Chengad9c0a32009-12-15 00:53:42 +000013574static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13575 SDValue N0 = N->getOperand(0);
13576 SDValue N1 = N->getOperand(1);
13577 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13578 EVT VT = N0.getValueType();
13579
13580 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13581 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013582 if (VT.isInteger() && !VT.isVector() &&
13583 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013584 N0.getOperand(1).getOpcode() == ISD::Constant) {
13585 SDValue N00 = N0.getOperand(0);
13586 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13587 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13588 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13589 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13590 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13591 APInt ShAmt = N1C->getAPIntValue();
13592 Mask = Mask.shl(ShAmt);
13593 if (Mask != 0)
13594 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13595 N00, DAG.getConstant(Mask, VT));
13596 }
13597 }
13598
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013599
13600 // Hardware support for vector shifts is sparse which makes us scalarize the
13601 // vector operations in many cases. Also, on sandybridge ADD is faster than
13602 // shl.
13603 // (shl V, 1) -> add V,V
13604 if (isSplatVector(N1.getNode())) {
13605 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13606 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13607 // We shift all of the values by one. In many cases we do not have
13608 // hardware support for this operation. This is better expressed as an ADD
13609 // of two values.
13610 if (N1C && (1 == N1C->getZExtValue())) {
13611 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13612 }
13613 }
13614
Evan Chengad9c0a32009-12-15 00:53:42 +000013615 return SDValue();
13616}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013617
Nate Begeman740ab032009-01-26 00:52:55 +000013618/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13619/// when possible.
13620static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13621 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013622 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013623 if (N->getOpcode() == ISD::SHL) {
13624 SDValue V = PerformSHLCombine(N, DAG);
13625 if (V.getNode()) return V;
13626 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013627
Nate Begeman740ab032009-01-26 00:52:55 +000013628 // On X86 with SSE2 support, we can transform this to a vector shift if
13629 // all elements are shifted by the same amount. We can't do this in legalize
13630 // because the a constant vector is typically transformed to a constant pool
13631 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013632 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013633 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013634
Craig Topper7be5dfd2011-11-12 09:58:49 +000013635 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13636 (!Subtarget->hasAVX2() ||
13637 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013638 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013639
Mon P Wang3becd092009-01-28 08:12:05 +000013640 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013641 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013642 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013643 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013644 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13645 unsigned NumElts = VT.getVectorNumElements();
13646 unsigned i = 0;
13647 for (; i != NumElts; ++i) {
13648 SDValue Arg = ShAmtOp.getOperand(i);
13649 if (Arg.getOpcode() == ISD::UNDEF) continue;
13650 BaseShAmt = Arg;
13651 break;
13652 }
13653 for (; i != NumElts; ++i) {
13654 SDValue Arg = ShAmtOp.getOperand(i);
13655 if (Arg.getOpcode() == ISD::UNDEF) continue;
13656 if (Arg != BaseShAmt) {
13657 return SDValue();
13658 }
13659 }
13660 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013661 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013662 SDValue InVec = ShAmtOp.getOperand(0);
13663 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13664 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13665 unsigned i = 0;
13666 for (; i != NumElts; ++i) {
13667 SDValue Arg = InVec.getOperand(i);
13668 if (Arg.getOpcode() == ISD::UNDEF) continue;
13669 BaseShAmt = Arg;
13670 break;
13671 }
13672 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13673 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013674 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013675 if (C->getZExtValue() == SplatIdx)
13676 BaseShAmt = InVec.getOperand(1);
13677 }
13678 }
13679 if (BaseShAmt.getNode() == 0)
13680 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13681 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013682 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013683 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013684
Mon P Wangefa42202009-09-03 19:56:25 +000013685 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013686 if (EltVT.bitsGT(MVT::i32))
13687 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13688 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013689 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013690
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013691 // The shift amount is identical so we can do a vector shift.
13692 SDValue ValOp = N->getOperand(0);
13693 switch (N->getOpcode()) {
13694 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013695 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013696 break;
13697 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013698 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013699 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013700 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013701 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013702 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013703 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013704 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013705 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013706 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013707 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013708 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013709 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013710 if (VT == MVT::v4i64)
13711 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13712 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13713 ValOp, BaseShAmt);
13714 if (VT == MVT::v8i32)
13715 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13716 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13717 ValOp, BaseShAmt);
13718 if (VT == MVT::v16i16)
13719 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13720 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13721 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013722 break;
13723 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013724 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013725 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013726 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013727 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013728 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013729 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013730 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013731 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013732 if (VT == MVT::v8i32)
13733 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13734 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13735 ValOp, BaseShAmt);
13736 if (VT == MVT::v16i16)
13737 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13738 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13739 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013740 break;
13741 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013742 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013743 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013744 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013745 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013746 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013747 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013748 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013749 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013750 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013751 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013752 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013753 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013754 if (VT == MVT::v4i64)
13755 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13756 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13757 ValOp, BaseShAmt);
13758 if (VT == MVT::v8i32)
13759 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13760 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13761 ValOp, BaseShAmt);
13762 if (VT == MVT::v16i16)
13763 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13764 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13765 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013766 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013767 }
13768 return SDValue();
13769}
13770
Nate Begemanb65c1752010-12-17 22:55:37 +000013771
Stuart Hastings865f0932011-06-03 23:53:54 +000013772// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13773// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13774// and friends. Likewise for OR -> CMPNEQSS.
13775static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13776 TargetLowering::DAGCombinerInfo &DCI,
13777 const X86Subtarget *Subtarget) {
13778 unsigned opcode;
13779
13780 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13781 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013782 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013783 SDValue N0 = N->getOperand(0);
13784 SDValue N1 = N->getOperand(1);
13785 SDValue CMP0 = N0->getOperand(1);
13786 SDValue CMP1 = N1->getOperand(1);
13787 DebugLoc DL = N->getDebugLoc();
13788
13789 // The SETCCs should both refer to the same CMP.
13790 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13791 return SDValue();
13792
13793 SDValue CMP00 = CMP0->getOperand(0);
13794 SDValue CMP01 = CMP0->getOperand(1);
13795 EVT VT = CMP00.getValueType();
13796
13797 if (VT == MVT::f32 || VT == MVT::f64) {
13798 bool ExpectingFlags = false;
13799 // Check for any users that want flags:
13800 for (SDNode::use_iterator UI = N->use_begin(),
13801 UE = N->use_end();
13802 !ExpectingFlags && UI != UE; ++UI)
13803 switch (UI->getOpcode()) {
13804 default:
13805 case ISD::BR_CC:
13806 case ISD::BRCOND:
13807 case ISD::SELECT:
13808 ExpectingFlags = true;
13809 break;
13810 case ISD::CopyToReg:
13811 case ISD::SIGN_EXTEND:
13812 case ISD::ZERO_EXTEND:
13813 case ISD::ANY_EXTEND:
13814 break;
13815 }
13816
13817 if (!ExpectingFlags) {
13818 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13819 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13820
13821 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13822 X86::CondCode tmp = cc0;
13823 cc0 = cc1;
13824 cc1 = tmp;
13825 }
13826
13827 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13828 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13829 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13830 X86ISD::NodeType NTOperator = is64BitFP ?
13831 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13832 // FIXME: need symbolic constants for these magic numbers.
13833 // See X86ATTInstPrinter.cpp:printSSECC().
13834 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13835 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13836 DAG.getConstant(x86cc, MVT::i8));
13837 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13838 OnesOrZeroesF);
13839 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13840 DAG.getConstant(1, MVT::i32));
13841 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13842 return OneBitOfTruth;
13843 }
13844 }
13845 }
13846 }
13847 return SDValue();
13848}
13849
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013850/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13851/// so it can be folded inside ANDNP.
13852static bool CanFoldXORWithAllOnes(const SDNode *N) {
13853 EVT VT = N->getValueType(0);
13854
13855 // Match direct AllOnes for 128 and 256-bit vectors
13856 if (ISD::isBuildVectorAllOnes(N))
13857 return true;
13858
13859 // Look through a bit convert.
13860 if (N->getOpcode() == ISD::BITCAST)
13861 N = N->getOperand(0).getNode();
13862
13863 // Sometimes the operand may come from a insert_subvector building a 256-bit
13864 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013865 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013866 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13867 SDValue V1 = N->getOperand(0);
13868 SDValue V2 = N->getOperand(1);
13869
13870 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13871 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13872 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13873 ISD::isBuildVectorAllOnes(V2.getNode()))
13874 return true;
13875 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013876
13877 return false;
13878}
13879
Nate Begemanb65c1752010-12-17 22:55:37 +000013880static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13881 TargetLowering::DAGCombinerInfo &DCI,
13882 const X86Subtarget *Subtarget) {
13883 if (DCI.isBeforeLegalizeOps())
13884 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013885
Stuart Hastings865f0932011-06-03 23:53:54 +000013886 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13887 if (R.getNode())
13888 return R;
13889
Craig Topper54a11172011-10-14 07:06:56 +000013890 EVT VT = N->getValueType(0);
13891
Craig Topperb4c94572011-10-21 06:55:01 +000013892 // Create ANDN, BLSI, and BLSR instructions
13893 // BLSI is X & (-X)
13894 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013895 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13896 SDValue N0 = N->getOperand(0);
13897 SDValue N1 = N->getOperand(1);
13898 DebugLoc DL = N->getDebugLoc();
13899
13900 // Check LHS for not
13901 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13902 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13903 // Check RHS for not
13904 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13905 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13906
Craig Topperb4c94572011-10-21 06:55:01 +000013907 // Check LHS for neg
13908 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13909 isZero(N0.getOperand(0)))
13910 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13911
13912 // Check RHS for neg
13913 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13914 isZero(N1.getOperand(0)))
13915 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13916
13917 // Check LHS for X-1
13918 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13919 isAllOnes(N0.getOperand(1)))
13920 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13921
13922 // Check RHS for X-1
13923 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13924 isAllOnes(N1.getOperand(1)))
13925 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13926
Craig Topper54a11172011-10-14 07:06:56 +000013927 return SDValue();
13928 }
13929
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013930 // Want to form ANDNP nodes:
13931 // 1) In the hopes of then easily combining them with OR and AND nodes
13932 // to form PBLEND/PSIGN.
13933 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013934 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013935 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013936
Nate Begemanb65c1752010-12-17 22:55:37 +000013937 SDValue N0 = N->getOperand(0);
13938 SDValue N1 = N->getOperand(1);
13939 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013940
Nate Begemanb65c1752010-12-17 22:55:37 +000013941 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013942 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013943 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13944 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013945 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013946
13947 // Check RHS for vnot
13948 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013949 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13950 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013951 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013952
Nate Begemanb65c1752010-12-17 22:55:37 +000013953 return SDValue();
13954}
13955
Evan Cheng760d1942010-01-04 21:22:48 +000013956static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013957 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013958 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013959 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013960 return SDValue();
13961
Stuart Hastings865f0932011-06-03 23:53:54 +000013962 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13963 if (R.getNode())
13964 return R;
13965
Evan Cheng760d1942010-01-04 21:22:48 +000013966 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013967
Evan Cheng760d1942010-01-04 21:22:48 +000013968 SDValue N0 = N->getOperand(0);
13969 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013970
Nate Begemanb65c1752010-12-17 22:55:37 +000013971 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013972 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013973 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013974 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13975 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013976
Craig Topper1666cb62011-11-19 07:07:26 +000013977 // Canonicalize pandn to RHS
13978 if (N0.getOpcode() == X86ISD::ANDNP)
13979 std::swap(N0, N1);
13980 // or (and (m, x), (pandn m, y))
13981 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13982 SDValue Mask = N1.getOperand(0);
13983 SDValue X = N1.getOperand(1);
13984 SDValue Y;
13985 if (N0.getOperand(0) == Mask)
13986 Y = N0.getOperand(1);
13987 if (N0.getOperand(1) == Mask)
13988 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013989
Craig Topper1666cb62011-11-19 07:07:26 +000013990 // Check to see if the mask appeared in both the AND and ANDNP and
13991 if (!Y.getNode())
13992 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013993
Craig Topper1666cb62011-11-19 07:07:26 +000013994 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13995 if (Mask.getOpcode() != ISD::BITCAST ||
13996 X.getOpcode() != ISD::BITCAST ||
13997 Y.getOpcode() != ISD::BITCAST)
13998 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013999
Craig Topper1666cb62011-11-19 07:07:26 +000014000 // Look through mask bitcast.
14001 Mask = Mask.getOperand(0);
14002 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014003
Craig Topper1666cb62011-11-19 07:07:26 +000014004 // Validate that the Mask operand is a vector sra node. The sra node
14005 // will be an intrinsic.
14006 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
14007 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014008
Craig Topper1666cb62011-11-19 07:07:26 +000014009 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14010 // there is no psrai.b
14011 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
14012 case Intrinsic::x86_sse2_psrai_w:
14013 case Intrinsic::x86_sse2_psrai_d:
14014 case Intrinsic::x86_avx2_psrai_w:
14015 case Intrinsic::x86_avx2_psrai_d:
14016 break;
14017 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000014018 }
Craig Topper1666cb62011-11-19 07:07:26 +000014019
14020 // Check that the SRA is all signbits.
14021 SDValue SraC = Mask.getOperand(2);
14022 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14023 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14024 if ((SraAmt + 1) != EltBits)
14025 return SDValue();
14026
14027 DebugLoc DL = N->getDebugLoc();
14028
14029 // Now we know we at least have a plendvb with the mask val. See if
14030 // we can form a psignb/w/d.
14031 // psign = x.type == y.type == mask.type && y = sub(0, x);
14032 X = X.getOperand(0);
14033 Y = Y.getOperand(0);
14034 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14035 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000014036 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
14037 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
14038 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
14039 Mask.getOperand(1));
14040 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000014041 }
14042 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000014043 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000014044 return SDValue();
14045
14046 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14047
14048 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14049 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14050 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
14051 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
14052 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014053 }
14054 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014055
Craig Topper1666cb62011-11-19 07:07:26 +000014056 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14057 return SDValue();
14058
Nate Begemanb65c1752010-12-17 22:55:37 +000014059 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014060 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14061 std::swap(N0, N1);
14062 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14063 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014064 if (!N0.hasOneUse() || !N1.hasOneUse())
14065 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014066
14067 SDValue ShAmt0 = N0.getOperand(1);
14068 if (ShAmt0.getValueType() != MVT::i8)
14069 return SDValue();
14070 SDValue ShAmt1 = N1.getOperand(1);
14071 if (ShAmt1.getValueType() != MVT::i8)
14072 return SDValue();
14073 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14074 ShAmt0 = ShAmt0.getOperand(0);
14075 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14076 ShAmt1 = ShAmt1.getOperand(0);
14077
14078 DebugLoc DL = N->getDebugLoc();
14079 unsigned Opc = X86ISD::SHLD;
14080 SDValue Op0 = N0.getOperand(0);
14081 SDValue Op1 = N1.getOperand(0);
14082 if (ShAmt0.getOpcode() == ISD::SUB) {
14083 Opc = X86ISD::SHRD;
14084 std::swap(Op0, Op1);
14085 std::swap(ShAmt0, ShAmt1);
14086 }
14087
Evan Cheng8b1190a2010-04-28 01:18:01 +000014088 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014089 if (ShAmt1.getOpcode() == ISD::SUB) {
14090 SDValue Sum = ShAmt1.getOperand(0);
14091 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014092 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14093 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14094 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14095 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014096 return DAG.getNode(Opc, DL, VT,
14097 Op0, Op1,
14098 DAG.getNode(ISD::TRUNCATE, DL,
14099 MVT::i8, ShAmt0));
14100 }
14101 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14102 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14103 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014104 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014105 return DAG.getNode(Opc, DL, VT,
14106 N0.getOperand(0), N1.getOperand(0),
14107 DAG.getNode(ISD::TRUNCATE, DL,
14108 MVT::i8, ShAmt0));
14109 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014110
Evan Cheng760d1942010-01-04 21:22:48 +000014111 return SDValue();
14112}
14113
Craig Topperb4c94572011-10-21 06:55:01 +000014114static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14115 TargetLowering::DAGCombinerInfo &DCI,
14116 const X86Subtarget *Subtarget) {
14117 if (DCI.isBeforeLegalizeOps())
14118 return SDValue();
14119
14120 EVT VT = N->getValueType(0);
14121
14122 if (VT != MVT::i32 && VT != MVT::i64)
14123 return SDValue();
14124
14125 // Create BLSMSK instructions by finding X ^ (X-1)
14126 SDValue N0 = N->getOperand(0);
14127 SDValue N1 = N->getOperand(1);
14128 DebugLoc DL = N->getDebugLoc();
14129
14130 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14131 isAllOnes(N0.getOperand(1)))
14132 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14133
14134 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14135 isAllOnes(N1.getOperand(1)))
14136 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14137
14138 return SDValue();
14139}
14140
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014141/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14142static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14143 const X86Subtarget *Subtarget) {
14144 LoadSDNode *Ld = cast<LoadSDNode>(N);
14145 EVT RegVT = Ld->getValueType(0);
14146 EVT MemVT = Ld->getMemoryVT();
14147 DebugLoc dl = Ld->getDebugLoc();
14148 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14149
14150 ISD::LoadExtType Ext = Ld->getExtensionType();
14151
Nadav Rotemca6f2962011-09-18 19:00:23 +000014152 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014153 // shuffle. We need SSE4 for the shuffles.
14154 // TODO: It is possible to support ZExt by zeroing the undef values
14155 // during the shuffle phase or after the shuffle.
14156 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14157 assert(MemVT != RegVT && "Cannot extend to the same type");
14158 assert(MemVT.isVector() && "Must load a vector from memory");
14159
14160 unsigned NumElems = RegVT.getVectorNumElements();
14161 unsigned RegSz = RegVT.getSizeInBits();
14162 unsigned MemSz = MemVT.getSizeInBits();
14163 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014164 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014165 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14166
14167 // Attempt to load the original value using a single load op.
14168 // Find a scalar type which is equal to the loaded word size.
14169 MVT SclrLoadTy = MVT::i8;
14170 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14171 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14172 MVT Tp = (MVT::SimpleValueType)tp;
14173 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14174 SclrLoadTy = Tp;
14175 break;
14176 }
14177 }
14178
14179 // Proceed if a load word is found.
14180 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14181
14182 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14183 RegSz/SclrLoadTy.getSizeInBits());
14184
14185 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14186 RegSz/MemVT.getScalarType().getSizeInBits());
14187 // Can't shuffle using an illegal type.
14188 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14189
14190 // Perform a single load.
14191 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14192 Ld->getBasePtr(),
14193 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014194 Ld->isNonTemporal(), Ld->isInvariant(),
14195 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014196
14197 // Insert the word loaded into a vector.
14198 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14199 LoadUnitVecVT, ScalarLoad);
14200
14201 // Bitcast the loaded value to a vector of the original element type, in
14202 // the size of the target vector type.
14203 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14204 unsigned SizeRatio = RegSz/MemSz;
14205
14206 // Redistribute the loaded elements into the different locations.
14207 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14208 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14209
14210 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14211 DAG.getUNDEF(SlicedVec.getValueType()),
14212 ShuffleVec.data());
14213
14214 // Bitcast to the requested type.
14215 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14216 // Replace the original load with the new sequence
14217 // and return the new chain.
14218 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14219 return SDValue(ScalarLoad.getNode(), 1);
14220 }
14221
14222 return SDValue();
14223}
14224
Chris Lattner149a4e52008-02-22 02:09:43 +000014225/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014226static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014227 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014228 StoreSDNode *St = cast<StoreSDNode>(N);
14229 EVT VT = St->getValue().getValueType();
14230 EVT StVT = St->getMemoryVT();
14231 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014232 SDValue StoredVal = St->getOperand(1);
14233 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14234
14235 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014236 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14237 // 128-bit ones. If in the future the cost becomes only one memory access the
14238 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014239 if (VT.getSizeInBits() == 256 &&
14240 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14241 StoredVal.getNumOperands() == 2) {
14242
14243 SDValue Value0 = StoredVal.getOperand(0);
14244 SDValue Value1 = StoredVal.getOperand(1);
14245
14246 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14247 SDValue Ptr0 = St->getBasePtr();
14248 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14249
14250 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14251 St->getPointerInfo(), St->isVolatile(),
14252 St->isNonTemporal(), St->getAlignment());
14253 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14254 St->getPointerInfo(), St->isVolatile(),
14255 St->isNonTemporal(), St->getAlignment());
14256 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14257 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014258
14259 // Optimize trunc store (of multiple scalars) to shuffle and store.
14260 // First, pack all of the elements in one place. Next, store to memory
14261 // in fewer chunks.
14262 if (St->isTruncatingStore() && VT.isVector()) {
14263 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14264 unsigned NumElems = VT.getVectorNumElements();
14265 assert(StVT != VT && "Cannot truncate to the same type");
14266 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14267 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14268
14269 // From, To sizes and ElemCount must be pow of two
14270 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014271 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014272 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014273 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014274
Nadav Rotem614061b2011-08-10 19:30:14 +000014275 unsigned SizeRatio = FromSz / ToSz;
14276
14277 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14278
14279 // Create a type on which we perform the shuffle
14280 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14281 StVT.getScalarType(), NumElems*SizeRatio);
14282
14283 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14284
14285 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14286 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14287 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14288
14289 // Can't shuffle using an illegal type
14290 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14291
14292 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14293 DAG.getUNDEF(WideVec.getValueType()),
14294 ShuffleVec.data());
14295 // At this point all of the data is stored at the bottom of the
14296 // register. We now need to save it to mem.
14297
14298 // Find the largest store unit
14299 MVT StoreType = MVT::i8;
14300 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14301 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14302 MVT Tp = (MVT::SimpleValueType)tp;
14303 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14304 StoreType = Tp;
14305 }
14306
14307 // Bitcast the original vector into a vector of store-size units
14308 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14309 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14310 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14311 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14312 SmallVector<SDValue, 8> Chains;
14313 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14314 TLI.getPointerTy());
14315 SDValue Ptr = St->getBasePtr();
14316
14317 // Perform one or more big stores into memory.
14318 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14319 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14320 StoreType, ShuffWide,
14321 DAG.getIntPtrConstant(i));
14322 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14323 St->getPointerInfo(), St->isVolatile(),
14324 St->isNonTemporal(), St->getAlignment());
14325 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14326 Chains.push_back(Ch);
14327 }
14328
14329 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14330 Chains.size());
14331 }
14332
14333
Chris Lattner149a4e52008-02-22 02:09:43 +000014334 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14335 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014336 // A preferable solution to the general problem is to figure out the right
14337 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014338
14339 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014340 if (VT.getSizeInBits() != 64)
14341 return SDValue();
14342
Devang Patel578efa92009-06-05 21:57:13 +000014343 const Function *F = DAG.getMachineFunction().getFunction();
14344 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014345 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014346 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014347 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014348 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014349 isa<LoadSDNode>(St->getValue()) &&
14350 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14351 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014352 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014353 LoadSDNode *Ld = 0;
14354 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014355 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014356 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014357 // Must be a store of a load. We currently handle two cases: the load
14358 // is a direct child, and it's under an intervening TokenFactor. It is
14359 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014360 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014361 Ld = cast<LoadSDNode>(St->getChain());
14362 else if (St->getValue().hasOneUse() &&
14363 ChainVal->getOpcode() == ISD::TokenFactor) {
14364 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014365 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014366 TokenFactorIndex = i;
14367 Ld = cast<LoadSDNode>(St->getValue());
14368 } else
14369 Ops.push_back(ChainVal->getOperand(i));
14370 }
14371 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014372
Evan Cheng536e6672009-03-12 05:59:15 +000014373 if (!Ld || !ISD::isNormalLoad(Ld))
14374 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014375
Evan Cheng536e6672009-03-12 05:59:15 +000014376 // If this is not the MMX case, i.e. we are just turning i64 load/store
14377 // into f64 load/store, avoid the transformation if there are multiple
14378 // uses of the loaded value.
14379 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14380 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014381
Evan Cheng536e6672009-03-12 05:59:15 +000014382 DebugLoc LdDL = Ld->getDebugLoc();
14383 DebugLoc StDL = N->getDebugLoc();
14384 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14385 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14386 // pair instead.
14387 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014388 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014389 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14390 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014391 Ld->isNonTemporal(), Ld->isInvariant(),
14392 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014393 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014394 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014395 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014396 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014397 Ops.size());
14398 }
Evan Cheng536e6672009-03-12 05:59:15 +000014399 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014400 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014401 St->isVolatile(), St->isNonTemporal(),
14402 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014403 }
Evan Cheng536e6672009-03-12 05:59:15 +000014404
14405 // Otherwise, lower to two pairs of 32-bit loads / stores.
14406 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014407 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14408 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014409
Owen Anderson825b72b2009-08-11 20:47:22 +000014410 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014411 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014412 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014413 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014414 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014415 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014416 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014417 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014418 MinAlign(Ld->getAlignment(), 4));
14419
14420 SDValue NewChain = LoLd.getValue(1);
14421 if (TokenFactorIndex != -1) {
14422 Ops.push_back(LoLd);
14423 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014424 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014425 Ops.size());
14426 }
14427
14428 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014429 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14430 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014431
14432 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014433 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014434 St->isVolatile(), St->isNonTemporal(),
14435 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014436 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014437 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014438 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014439 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014440 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014441 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014442 }
Dan Gohman475871a2008-07-27 21:46:04 +000014443 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014444}
14445
Duncan Sands17470be2011-09-22 20:15:48 +000014446/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14447/// and return the operands for the horizontal operation in LHS and RHS. A
14448/// horizontal operation performs the binary operation on successive elements
14449/// of its first operand, then on successive elements of its second operand,
14450/// returning the resulting values in a vector. For example, if
14451/// A = < float a0, float a1, float a2, float a3 >
14452/// and
14453/// B = < float b0, float b1, float b2, float b3 >
14454/// then the result of doing a horizontal operation on A and B is
14455/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14456/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14457/// A horizontal-op B, for some already available A and B, and if so then LHS is
14458/// set to A, RHS to B, and the routine returns 'true'.
14459/// Note that the binary operation should have the property that if one of the
14460/// operands is UNDEF then the result is UNDEF.
14461static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14462 // Look for the following pattern: if
14463 // A = < float a0, float a1, float a2, float a3 >
14464 // B = < float b0, float b1, float b2, float b3 >
14465 // and
14466 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14467 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14468 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14469 // which is A horizontal-op B.
14470
14471 // At least one of the operands should be a vector shuffle.
14472 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14473 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14474 return false;
14475
14476 EVT VT = LHS.getValueType();
14477 unsigned N = VT.getVectorNumElements();
14478
14479 // View LHS in the form
14480 // LHS = VECTOR_SHUFFLE A, B, LMask
14481 // If LHS is not a shuffle then pretend it is the shuffle
14482 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14483 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14484 // type VT.
14485 SDValue A, B;
14486 SmallVector<int, 8> LMask(N);
14487 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14488 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14489 A = LHS.getOperand(0);
14490 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14491 B = LHS.getOperand(1);
14492 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14493 } else {
14494 if (LHS.getOpcode() != ISD::UNDEF)
14495 A = LHS;
14496 for (unsigned i = 0; i != N; ++i)
14497 LMask[i] = i;
14498 }
14499
14500 // Likewise, view RHS in the form
14501 // RHS = VECTOR_SHUFFLE C, D, RMask
14502 SDValue C, D;
14503 SmallVector<int, 8> RMask(N);
14504 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14505 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14506 C = RHS.getOperand(0);
14507 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14508 D = RHS.getOperand(1);
14509 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14510 } else {
14511 if (RHS.getOpcode() != ISD::UNDEF)
14512 C = RHS;
14513 for (unsigned i = 0; i != N; ++i)
14514 RMask[i] = i;
14515 }
14516
14517 // Check that the shuffles are both shuffling the same vectors.
14518 if (!(A == C && B == D) && !(A == D && B == C))
14519 return false;
14520
14521 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14522 if (!A.getNode() && !B.getNode())
14523 return false;
14524
14525 // If A and B occur in reverse order in RHS, then "swap" them (which means
14526 // rewriting the mask).
14527 if (A != C)
14528 for (unsigned i = 0; i != N; ++i) {
14529 unsigned Idx = RMask[i];
14530 if (Idx < N)
14531 RMask[i] += N;
14532 else if (Idx < 2*N)
14533 RMask[i] -= N;
14534 }
14535
14536 // At this point LHS and RHS are equivalent to
14537 // LHS = VECTOR_SHUFFLE A, B, LMask
14538 // RHS = VECTOR_SHUFFLE A, B, RMask
14539 // Check that the masks correspond to performing a horizontal operation.
14540 for (unsigned i = 0; i != N; ++i) {
14541 unsigned LIdx = LMask[i], RIdx = RMask[i];
14542
14543 // Ignore any UNDEF components.
14544 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14545 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14546 continue;
14547
14548 // Check that successive elements are being operated on. If not, this is
14549 // not a horizontal operation.
14550 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14551 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14552 return false;
14553 }
14554
14555 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14556 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14557 return true;
14558}
14559
14560/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14561static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14562 const X86Subtarget *Subtarget) {
14563 EVT VT = N->getValueType(0);
14564 SDValue LHS = N->getOperand(0);
14565 SDValue RHS = N->getOperand(1);
14566
14567 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014568 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014569 isHorizontalBinOp(LHS, RHS, true))
14570 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14571 return SDValue();
14572}
14573
14574/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14575static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14576 const X86Subtarget *Subtarget) {
14577 EVT VT = N->getValueType(0);
14578 SDValue LHS = N->getOperand(0);
14579 SDValue RHS = N->getOperand(1);
14580
14581 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014582 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014583 isHorizontalBinOp(LHS, RHS, false))
14584 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14585 return SDValue();
14586}
14587
Chris Lattner6cf73262008-01-25 06:14:17 +000014588/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14589/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014590static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014591 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14592 // F[X]OR(0.0, x) -> x
14593 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014594 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14595 if (C->getValueAPF().isPosZero())
14596 return N->getOperand(1);
14597 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14598 if (C->getValueAPF().isPosZero())
14599 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014600 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014601}
14602
14603/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014604static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014605 // FAND(0.0, x) -> 0.0
14606 // FAND(x, 0.0) -> 0.0
14607 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14608 if (C->getValueAPF().isPosZero())
14609 return N->getOperand(0);
14610 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14611 if (C->getValueAPF().isPosZero())
14612 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014613 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014614}
14615
Dan Gohmane5af2d32009-01-29 01:59:02 +000014616static SDValue PerformBTCombine(SDNode *N,
14617 SelectionDAG &DAG,
14618 TargetLowering::DAGCombinerInfo &DCI) {
14619 // BT ignores high bits in the bit index operand.
14620 SDValue Op1 = N->getOperand(1);
14621 if (Op1.hasOneUse()) {
14622 unsigned BitWidth = Op1.getValueSizeInBits();
14623 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14624 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014625 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14626 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014627 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014628 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14629 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14630 DCI.CommitTargetLoweringOpt(TLO);
14631 }
14632 return SDValue();
14633}
Chris Lattner83e6c992006-10-04 06:57:07 +000014634
Eli Friedman7a5e5552009-06-07 06:52:44 +000014635static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14636 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014637 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014638 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014639 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014640 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014641 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014642 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014643 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014644 }
14645 return SDValue();
14646}
14647
Evan Cheng2e489c42009-12-16 00:53:11 +000014648static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14649 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14650 // (and (i32 x86isd::setcc_carry), 1)
14651 // This eliminates the zext. This transformation is necessary because
14652 // ISD::SETCC is always legalized to i8.
14653 DebugLoc dl = N->getDebugLoc();
14654 SDValue N0 = N->getOperand(0);
14655 EVT VT = N->getValueType(0);
14656 if (N0.getOpcode() == ISD::AND &&
14657 N0.hasOneUse() &&
14658 N0.getOperand(0).hasOneUse()) {
14659 SDValue N00 = N0.getOperand(0);
14660 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14661 return SDValue();
14662 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14663 if (!C || C->getZExtValue() != 1)
14664 return SDValue();
14665 return DAG.getNode(ISD::AND, dl, VT,
14666 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14667 N00.getOperand(0), N00.getOperand(1)),
14668 DAG.getConstant(1, VT));
14669 }
14670
14671 return SDValue();
14672}
14673
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014674// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14675static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14676 unsigned X86CC = N->getConstantOperandVal(0);
14677 SDValue EFLAG = N->getOperand(1);
14678 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014679
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014680 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14681 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14682 // cases.
14683 if (X86CC == X86::COND_B)
14684 return DAG.getNode(ISD::AND, DL, MVT::i8,
14685 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14686 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14687 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014688
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014689 return SDValue();
14690}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014691
Benjamin Kramer1396c402011-06-18 11:09:41 +000014692static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14693 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014694 SDValue Op0 = N->getOperand(0);
14695 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14696 // a 32-bit target where SSE doesn't support i64->FP operations.
14697 if (Op0.getOpcode() == ISD::LOAD) {
14698 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14699 EVT VT = Ld->getValueType(0);
14700 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14701 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14702 !XTLI->getSubtarget()->is64Bit() &&
14703 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014704 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14705 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014706 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14707 return FILDChain;
14708 }
14709 }
14710 return SDValue();
14711}
14712
Chris Lattner23a01992010-12-20 01:37:09 +000014713// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14714static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14715 X86TargetLowering::DAGCombinerInfo &DCI) {
14716 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14717 // the result is either zero or one (depending on the input carry bit).
14718 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14719 if (X86::isZeroNode(N->getOperand(0)) &&
14720 X86::isZeroNode(N->getOperand(1)) &&
14721 // We don't have a good way to replace an EFLAGS use, so only do this when
14722 // dead right now.
14723 SDValue(N, 1).use_empty()) {
14724 DebugLoc DL = N->getDebugLoc();
14725 EVT VT = N->getValueType(0);
14726 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14727 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14728 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14729 DAG.getConstant(X86::COND_B,MVT::i8),
14730 N->getOperand(2)),
14731 DAG.getConstant(1, VT));
14732 return DCI.CombineTo(N, Res1, CarryOut);
14733 }
14734
14735 return SDValue();
14736}
14737
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014738// fold (add Y, (sete X, 0)) -> adc 0, Y
14739// (add Y, (setne X, 0)) -> sbb -1, Y
14740// (sub (sete X, 0), Y) -> sbb 0, Y
14741// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014742static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014743 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014744
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014745 // Look through ZExts.
14746 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14747 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14748 return SDValue();
14749
14750 SDValue SetCC = Ext.getOperand(0);
14751 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14752 return SDValue();
14753
14754 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14755 if (CC != X86::COND_E && CC != X86::COND_NE)
14756 return SDValue();
14757
14758 SDValue Cmp = SetCC.getOperand(1);
14759 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014760 !X86::isZeroNode(Cmp.getOperand(1)) ||
14761 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014762 return SDValue();
14763
14764 SDValue CmpOp0 = Cmp.getOperand(0);
14765 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14766 DAG.getConstant(1, CmpOp0.getValueType()));
14767
14768 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14769 if (CC == X86::COND_NE)
14770 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14771 DL, OtherVal.getValueType(), OtherVal,
14772 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14773 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14774 DL, OtherVal.getValueType(), OtherVal,
14775 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14776}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014777
Craig Topper54f952a2011-11-19 09:02:40 +000014778/// PerformADDCombine - Do target-specific dag combines on integer adds.
14779static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14780 const X86Subtarget *Subtarget) {
14781 EVT VT = N->getValueType(0);
14782 SDValue Op0 = N->getOperand(0);
14783 SDValue Op1 = N->getOperand(1);
14784
14785 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014786 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014787 isHorizontalBinOp(Op0, Op1, true))
14788 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14789
14790 return OptimizeConditionalInDecrement(N, DAG);
14791}
14792
14793static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14794 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014795 SDValue Op0 = N->getOperand(0);
14796 SDValue Op1 = N->getOperand(1);
14797
14798 // X86 can't encode an immediate LHS of a sub. See if we can push the
14799 // negation into a preceding instruction.
14800 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014801 // If the RHS of the sub is a XOR with one use and a constant, invert the
14802 // immediate. Then add one to the LHS of the sub so we can turn
14803 // X-Y -> X+~Y+1, saving one register.
14804 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14805 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014806 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014807 EVT VT = Op0.getValueType();
14808 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14809 Op1.getOperand(0),
14810 DAG.getConstant(~XorC, VT));
14811 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014812 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014813 }
14814 }
14815
Craig Topper54f952a2011-11-19 09:02:40 +000014816 // Try to synthesize horizontal adds from adds of shuffles.
14817 EVT VT = N->getValueType(0);
Craig Topperc0d82852011-11-22 00:44:41 +000014818 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014819 isHorizontalBinOp(Op0, Op1, false))
14820 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14821
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014822 return OptimizeConditionalInDecrement(N, DAG);
14823}
14824
Dan Gohman475871a2008-07-27 21:46:04 +000014825SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014826 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014827 SelectionDAG &DAG = DCI.DAG;
14828 switch (N->getOpcode()) {
14829 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014830 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014831 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014832 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014833 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014834 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014835 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14836 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014837 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014838 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014839 case ISD::SHL:
14840 case ISD::SRA:
14841 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014842 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014843 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014844 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014845 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014846 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014847 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014848 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14849 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014850 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014851 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14852 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014853 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014854 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014855 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014856 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014857 case X86ISD::SHUFPS: // Handle all target specific shuffles
14858 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014859 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014860 case X86ISD::PUNPCKHBW:
14861 case X86ISD::PUNPCKHWD:
14862 case X86ISD::PUNPCKHDQ:
14863 case X86ISD::PUNPCKHQDQ:
14864 case X86ISD::UNPCKHPS:
14865 case X86ISD::UNPCKHPD:
14866 case X86ISD::PUNPCKLBW:
14867 case X86ISD::PUNPCKLWD:
14868 case X86ISD::PUNPCKLDQ:
14869 case X86ISD::PUNPCKLQDQ:
14870 case X86ISD::UNPCKLPS:
14871 case X86ISD::UNPCKLPD:
14872 case X86ISD::MOVHLPS:
14873 case X86ISD::MOVLHPS:
14874 case X86ISD::PSHUFD:
14875 case X86ISD::PSHUFHW:
14876 case X86ISD::PSHUFLW:
14877 case X86ISD::MOVSS:
14878 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014879 case X86ISD::VPERMILPS:
14880 case X86ISD::VPERMILPSY:
14881 case X86ISD::VPERMILPD:
14882 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014883 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014884 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014885 }
14886
Dan Gohman475871a2008-07-27 21:46:04 +000014887 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014888}
14889
Evan Chenge5b51ac2010-04-17 06:13:15 +000014890/// isTypeDesirableForOp - Return true if the target has native support for
14891/// the specified value type and it is 'desirable' to use the type for the
14892/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14893/// instruction encodings are longer and some i16 instructions are slow.
14894bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14895 if (!isTypeLegal(VT))
14896 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014897 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014898 return true;
14899
14900 switch (Opc) {
14901 default:
14902 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014903 case ISD::LOAD:
14904 case ISD::SIGN_EXTEND:
14905 case ISD::ZERO_EXTEND:
14906 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014907 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014908 case ISD::SRL:
14909 case ISD::SUB:
14910 case ISD::ADD:
14911 case ISD::MUL:
14912 case ISD::AND:
14913 case ISD::OR:
14914 case ISD::XOR:
14915 return false;
14916 }
14917}
14918
14919/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014920/// beneficial for dag combiner to promote the specified node. If true, it
14921/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014922bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014923 EVT VT = Op.getValueType();
14924 if (VT != MVT::i16)
14925 return false;
14926
Evan Cheng4c26e932010-04-19 19:29:22 +000014927 bool Promote = false;
14928 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014929 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014930 default: break;
14931 case ISD::LOAD: {
14932 LoadSDNode *LD = cast<LoadSDNode>(Op);
14933 // If the non-extending load has a single use and it's not live out, then it
14934 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014935 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14936 Op.hasOneUse()*/) {
14937 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14938 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14939 // The only case where we'd want to promote LOAD (rather then it being
14940 // promoted as an operand is when it's only use is liveout.
14941 if (UI->getOpcode() != ISD::CopyToReg)
14942 return false;
14943 }
14944 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014945 Promote = true;
14946 break;
14947 }
14948 case ISD::SIGN_EXTEND:
14949 case ISD::ZERO_EXTEND:
14950 case ISD::ANY_EXTEND:
14951 Promote = true;
14952 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014953 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014954 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014955 SDValue N0 = Op.getOperand(0);
14956 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014957 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014958 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014959 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014960 break;
14961 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014962 case ISD::ADD:
14963 case ISD::MUL:
14964 case ISD::AND:
14965 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014966 case ISD::XOR:
14967 Commute = true;
14968 // fallthrough
14969 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014970 SDValue N0 = Op.getOperand(0);
14971 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014972 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014973 return false;
14974 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014975 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014976 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014977 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014978 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014979 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014980 }
14981 }
14982
14983 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014984 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014985}
14986
Evan Cheng60c07e12006-07-05 22:17:51 +000014987//===----------------------------------------------------------------------===//
14988// X86 Inline Assembly Support
14989//===----------------------------------------------------------------------===//
14990
Chris Lattnerb8105652009-07-20 17:51:36 +000014991bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14992 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014993
14994 std::string AsmStr = IA->getAsmString();
14995
14996 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014997 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014998 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014999
15000 switch (AsmPieces.size()) {
15001 default: return false;
15002 case 1:
15003 AsmStr = AsmPieces[0];
15004 AsmPieces.clear();
15005 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
15006
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015007 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000015008 // we will turn this bswap into something that will be lowered to logical ops
15009 // instead of emitting the bswap asm. For now, we don't support 486 or lower
15010 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015011 // bswap $0
15012 if (AsmPieces.size() == 2 &&
15013 (AsmPieces[0] == "bswap" ||
15014 AsmPieces[0] == "bswapq" ||
15015 AsmPieces[0] == "bswapl") &&
15016 (AsmPieces[1] == "$0" ||
15017 AsmPieces[1] == "${0:q}")) {
15018 // No need to check constraints, nothing other than the equivalent of
15019 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015020 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015021 if (!Ty || Ty->getBitWidth() % 16 != 0)
15022 return false;
15023 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015024 }
15025 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015026 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000015027 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000015028 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000015029 AsmPieces[1] == "$$8," &&
15030 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000015031 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
15032 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015033 const std::string &ConstraintsStr = IA->getConstraintString();
15034 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015035 std::sort(AsmPieces.begin(), AsmPieces.end());
15036 if (AsmPieces.size() == 4 &&
15037 AsmPieces[0] == "~{cc}" &&
15038 AsmPieces[1] == "~{dirflag}" &&
15039 AsmPieces[2] == "~{flags}" &&
15040 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015041 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015042 if (!Ty || Ty->getBitWidth() % 16 != 0)
15043 return false;
15044 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000015045 }
Chris Lattnerb8105652009-07-20 17:51:36 +000015046 }
15047 break;
15048 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015049 if (CI->getType()->isIntegerTy(32) &&
15050 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
15051 SmallVector<StringRef, 4> Words;
15052 SplitString(AsmPieces[0], Words, " \t,");
15053 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
15054 Words[2] == "${0:w}") {
15055 Words.clear();
15056 SplitString(AsmPieces[1], Words, " \t,");
15057 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
15058 Words[2] == "$0") {
15059 Words.clear();
15060 SplitString(AsmPieces[2], Words, " \t,");
15061 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
15062 Words[2] == "${0:w}") {
15063 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015064 const std::string &ConstraintsStr = IA->getConstraintString();
15065 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000015066 std::sort(AsmPieces.begin(), AsmPieces.end());
15067 if (AsmPieces.size() == 4 &&
15068 AsmPieces[0] == "~{cc}" &&
15069 AsmPieces[1] == "~{dirflag}" &&
15070 AsmPieces[2] == "~{flags}" &&
15071 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015072 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015073 if (!Ty || Ty->getBitWidth() % 16 != 0)
15074 return false;
15075 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015076 }
15077 }
15078 }
15079 }
15080 }
Evan Cheng55d42002011-01-08 01:24:27 +000015081
15082 if (CI->getType()->isIntegerTy(64)) {
15083 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15084 if (Constraints.size() >= 2 &&
15085 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15086 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15087 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
15088 SmallVector<StringRef, 4> Words;
15089 SplitString(AsmPieces[0], Words, " \t");
15090 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000015091 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015092 SplitString(AsmPieces[1], Words, " \t");
15093 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
15094 Words.clear();
15095 SplitString(AsmPieces[2], Words, " \t,");
15096 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
15097 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015098 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015099 if (!Ty || Ty->getBitWidth() % 16 != 0)
15100 return false;
15101 return IntrinsicLowering::LowerToByteSwap(CI);
15102 }
Chris Lattnerb8105652009-07-20 17:51:36 +000015103 }
15104 }
15105 }
15106 }
15107 break;
15108 }
15109 return false;
15110}
15111
15112
15113
Chris Lattnerf4dff842006-07-11 02:54:03 +000015114/// getConstraintType - Given a constraint letter, return the type of
15115/// constraint it is for this target.
15116X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015117X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15118 if (Constraint.size() == 1) {
15119 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015120 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015121 case 'q':
15122 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015123 case 'f':
15124 case 't':
15125 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015126 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015127 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015128 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015129 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015130 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015131 case 'a':
15132 case 'b':
15133 case 'c':
15134 case 'd':
15135 case 'S':
15136 case 'D':
15137 case 'A':
15138 return C_Register;
15139 case 'I':
15140 case 'J':
15141 case 'K':
15142 case 'L':
15143 case 'M':
15144 case 'N':
15145 case 'G':
15146 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015147 case 'e':
15148 case 'Z':
15149 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015150 default:
15151 break;
15152 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015153 }
Chris Lattner4234f572007-03-25 02:14:49 +000015154 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015155}
15156
John Thompson44ab89e2010-10-29 17:29:13 +000015157/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015158/// This object must already have been set up with the operand type
15159/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015160TargetLowering::ConstraintWeight
15161 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015162 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015163 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015164 Value *CallOperandVal = info.CallOperandVal;
15165 // If we don't have a value, we can't do a match,
15166 // but allow it at the lowest weight.
15167 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015168 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015169 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015170 // Look at the constraint type.
15171 switch (*constraint) {
15172 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015173 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15174 case 'R':
15175 case 'q':
15176 case 'Q':
15177 case 'a':
15178 case 'b':
15179 case 'c':
15180 case 'd':
15181 case 'S':
15182 case 'D':
15183 case 'A':
15184 if (CallOperandVal->getType()->isIntegerTy())
15185 weight = CW_SpecificReg;
15186 break;
15187 case 'f':
15188 case 't':
15189 case 'u':
15190 if (type->isFloatingPointTy())
15191 weight = CW_SpecificReg;
15192 break;
15193 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015194 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015195 weight = CW_SpecificReg;
15196 break;
15197 case 'x':
15198 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015199 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015200 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015201 break;
15202 case 'I':
15203 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15204 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015205 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015206 }
15207 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015208 case 'J':
15209 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15210 if (C->getZExtValue() <= 63)
15211 weight = CW_Constant;
15212 }
15213 break;
15214 case 'K':
15215 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15216 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15217 weight = CW_Constant;
15218 }
15219 break;
15220 case 'L':
15221 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15222 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15223 weight = CW_Constant;
15224 }
15225 break;
15226 case 'M':
15227 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15228 if (C->getZExtValue() <= 3)
15229 weight = CW_Constant;
15230 }
15231 break;
15232 case 'N':
15233 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15234 if (C->getZExtValue() <= 0xff)
15235 weight = CW_Constant;
15236 }
15237 break;
15238 case 'G':
15239 case 'C':
15240 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15241 weight = CW_Constant;
15242 }
15243 break;
15244 case 'e':
15245 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15246 if ((C->getSExtValue() >= -0x80000000LL) &&
15247 (C->getSExtValue() <= 0x7fffffffLL))
15248 weight = CW_Constant;
15249 }
15250 break;
15251 case 'Z':
15252 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15253 if (C->getZExtValue() <= 0xffffffff)
15254 weight = CW_Constant;
15255 }
15256 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015257 }
15258 return weight;
15259}
15260
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015261/// LowerXConstraint - try to replace an X constraint, which matches anything,
15262/// with another that has more specific requirements based on the type of the
15263/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015264const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015265LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015266 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15267 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015268 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015269 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015270 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015271 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015272 return "x";
15273 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015274
Chris Lattner5e764232008-04-26 23:02:14 +000015275 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015276}
15277
Chris Lattner48884cd2007-08-25 00:47:38 +000015278/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15279/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015280void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015281 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015282 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015283 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015284 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015285
Eric Christopher100c8332011-06-02 23:16:42 +000015286 // Only support length 1 constraints for now.
15287 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015288
Eric Christopher100c8332011-06-02 23:16:42 +000015289 char ConstraintLetter = Constraint[0];
15290 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015291 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015292 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015293 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015294 if (C->getZExtValue() <= 31) {
15295 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015296 break;
15297 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015298 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015299 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015300 case 'J':
15301 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015302 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015303 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15304 break;
15305 }
15306 }
15307 return;
15308 case 'K':
15309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015310 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015311 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15312 break;
15313 }
15314 }
15315 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015316 case 'N':
15317 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015318 if (C->getZExtValue() <= 255) {
15319 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015320 break;
15321 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015322 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015323 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015324 case 'e': {
15325 // 32-bit signed value
15326 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015327 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15328 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015329 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015330 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015331 break;
15332 }
15333 // FIXME gcc accepts some relocatable values here too, but only in certain
15334 // memory models; it's complicated.
15335 }
15336 return;
15337 }
15338 case 'Z': {
15339 // 32-bit unsigned value
15340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015341 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15342 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015343 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15344 break;
15345 }
15346 }
15347 // FIXME gcc accepts some relocatable values here too, but only in certain
15348 // memory models; it's complicated.
15349 return;
15350 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015351 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015352 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015353 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015354 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015355 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015356 break;
15357 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015358
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015359 // In any sort of PIC mode addresses need to be computed at runtime by
15360 // adding in a register or some sort of table lookup. These can't
15361 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015362 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015363 return;
15364
Chris Lattnerdc43a882007-05-03 16:52:29 +000015365 // If we are in non-pic codegen mode, we allow the address of a global (with
15366 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015367 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015368 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015369
Chris Lattner49921962009-05-08 18:23:14 +000015370 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15371 while (1) {
15372 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15373 Offset += GA->getOffset();
15374 break;
15375 } else if (Op.getOpcode() == ISD::ADD) {
15376 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15377 Offset += C->getZExtValue();
15378 Op = Op.getOperand(0);
15379 continue;
15380 }
15381 } else if (Op.getOpcode() == ISD::SUB) {
15382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15383 Offset += -C->getZExtValue();
15384 Op = Op.getOperand(0);
15385 continue;
15386 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015387 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015388
Chris Lattner49921962009-05-08 18:23:14 +000015389 // Otherwise, this isn't something we can handle, reject it.
15390 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015391 }
Eric Christopherfd179292009-08-27 18:07:15 +000015392
Dan Gohman46510a72010-04-15 01:51:59 +000015393 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015394 // If we require an extra load to get this address, as in PIC mode, we
15395 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015396 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15397 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015398 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015399
Devang Patel0d881da2010-07-06 22:08:15 +000015400 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15401 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015402 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015403 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015404 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015405
Gabor Greifba36cb52008-08-28 21:40:38 +000015406 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015407 Ops.push_back(Result);
15408 return;
15409 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015410 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015411}
15412
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015413std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015414X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015415 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015416 // First, see if this is a constraint that directly corresponds to an LLVM
15417 // register class.
15418 if (Constraint.size() == 1) {
15419 // GCC Constraint Letters
15420 switch (Constraint[0]) {
15421 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015422 // TODO: Slight differences here in allocation order and leaving
15423 // RIP in the class. Do they matter any more here than they do
15424 // in the normal allocation?
15425 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15426 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015427 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015428 return std::make_pair(0U, X86::GR32RegisterClass);
15429 else if (VT == MVT::i16)
15430 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015431 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015432 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015433 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015434 return std::make_pair(0U, X86::GR64RegisterClass);
15435 break;
15436 }
15437 // 32-bit fallthrough
15438 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015439 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015440 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15441 else if (VT == MVT::i16)
15442 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015443 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015444 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15445 else if (VT == MVT::i64)
15446 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15447 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015448 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015449 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015450 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015451 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015452 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015453 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015454 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015455 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015456 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015457 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015458 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015459 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15460 if (VT == MVT::i16)
15461 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15462 if (VT == MVT::i32 || !Subtarget->is64Bit())
15463 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15464 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015465 case 'f': // FP Stack registers.
15466 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15467 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015468 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015469 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015470 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015471 return std::make_pair(0U, X86::RFP64RegisterClass);
15472 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015473 case 'y': // MMX_REGS if MMX allowed.
15474 if (!Subtarget->hasMMX()) break;
15475 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015476 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015477 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015478 // FALL THROUGH.
15479 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015480 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015481
Owen Anderson825b72b2009-08-11 20:47:22 +000015482 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015483 default: break;
15484 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015485 case MVT::f32:
15486 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015487 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015488 case MVT::f64:
15489 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015490 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015491 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015492 case MVT::v16i8:
15493 case MVT::v8i16:
15494 case MVT::v4i32:
15495 case MVT::v2i64:
15496 case MVT::v4f32:
15497 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015498 return std::make_pair(0U, X86::VR128RegisterClass);
15499 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015500 break;
15501 }
15502 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015503
Chris Lattnerf76d1802006-07-31 23:26:50 +000015504 // Use the default implementation in TargetLowering to convert the register
15505 // constraint into a member of a register class.
15506 std::pair<unsigned, const TargetRegisterClass*> Res;
15507 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015508
15509 // Not found as a standard register?
15510 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015511 // Map st(0) -> st(7) -> ST0
15512 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15513 tolower(Constraint[1]) == 's' &&
15514 tolower(Constraint[2]) == 't' &&
15515 Constraint[3] == '(' &&
15516 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15517 Constraint[5] == ')' &&
15518 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015519
Chris Lattner56d77c72009-09-13 22:41:48 +000015520 Res.first = X86::ST0+Constraint[4]-'0';
15521 Res.second = X86::RFP80RegisterClass;
15522 return Res;
15523 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015524
Chris Lattner56d77c72009-09-13 22:41:48 +000015525 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015526 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015527 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015528 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015529 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015530 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015531
15532 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015533 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015534 Res.first = X86::EFLAGS;
15535 Res.second = X86::CCRRegisterClass;
15536 return Res;
15537 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015538
Dale Johannesen330169f2008-11-13 21:52:36 +000015539 // 'A' means EAX + EDX.
15540 if (Constraint == "A") {
15541 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015542 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015543 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015544 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015545 return Res;
15546 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015547
Chris Lattnerf76d1802006-07-31 23:26:50 +000015548 // Otherwise, check to see if this is a register class of the wrong value
15549 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15550 // turn into {ax},{dx}.
15551 if (Res.second->hasType(VT))
15552 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015553
Chris Lattnerf76d1802006-07-31 23:26:50 +000015554 // All of the single-register GCC register classes map their values onto
15555 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15556 // really want an 8-bit or 32-bit register, map to the appropriate register
15557 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015558 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015559 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015560 unsigned DestReg = 0;
15561 switch (Res.first) {
15562 default: break;
15563 case X86::AX: DestReg = X86::AL; break;
15564 case X86::DX: DestReg = X86::DL; break;
15565 case X86::CX: DestReg = X86::CL; break;
15566 case X86::BX: DestReg = X86::BL; break;
15567 }
15568 if (DestReg) {
15569 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015570 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015571 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015572 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015573 unsigned DestReg = 0;
15574 switch (Res.first) {
15575 default: break;
15576 case X86::AX: DestReg = X86::EAX; break;
15577 case X86::DX: DestReg = X86::EDX; break;
15578 case X86::CX: DestReg = X86::ECX; break;
15579 case X86::BX: DestReg = X86::EBX; break;
15580 case X86::SI: DestReg = X86::ESI; break;
15581 case X86::DI: DestReg = X86::EDI; break;
15582 case X86::BP: DestReg = X86::EBP; break;
15583 case X86::SP: DestReg = X86::ESP; break;
15584 }
15585 if (DestReg) {
15586 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015587 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015588 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015589 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015590 unsigned DestReg = 0;
15591 switch (Res.first) {
15592 default: break;
15593 case X86::AX: DestReg = X86::RAX; break;
15594 case X86::DX: DestReg = X86::RDX; break;
15595 case X86::CX: DestReg = X86::RCX; break;
15596 case X86::BX: DestReg = X86::RBX; break;
15597 case X86::SI: DestReg = X86::RSI; break;
15598 case X86::DI: DestReg = X86::RDI; break;
15599 case X86::BP: DestReg = X86::RBP; break;
15600 case X86::SP: DestReg = X86::RSP; break;
15601 }
15602 if (DestReg) {
15603 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015604 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015605 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015606 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015607 } else if (Res.second == X86::FR32RegisterClass ||
15608 Res.second == X86::FR64RegisterClass ||
15609 Res.second == X86::VR128RegisterClass) {
15610 // Handle references to XMM physical registers that got mapped into the
15611 // wrong class. This can happen with constraints like {xmm0} where the
15612 // target independent register mapper will just pick the first match it can
15613 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015614 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015615 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015616 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015617 Res.second = X86::FR64RegisterClass;
15618 else if (X86::VR128RegisterClass->hasType(VT))
15619 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015620 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015621
Chris Lattnerf76d1802006-07-31 23:26:50 +000015622 return Res;
15623}