blob: 69f8a6459ef7223281a046fa3a6a00cff6d51f4a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
Bill Wendling59914872010-11-08 00:39:58 +0000285def RegListAsmOperand : AsmOperandClass {
286 let Name = "RegList";
287 let SuperClasses = [];
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
291def cpinst_operand : Operand<i32> {
292 let PrintMethod = "printCPInstOperand";
293}
294
295def jtblock_operand : Operand<i32> {
296 let PrintMethod = "printJTBlockOperand";
297}
Evan Cheng66ac5312009-07-25 00:33:29 +0000298def jt2block_operand : Operand<i32> {
299 let PrintMethod = "printJT2BlockOperand";
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302// Local PC labels.
303def pclabel : Operand<i32> {
304 let PrintMethod = "printPCLabel";
305}
306
Owen Anderson498ec202010-10-27 22:49:00 +0000307def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000308 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000309}
310
Jim Grosbachb35ad412010-10-13 19:56:10 +0000311// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
312def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
313 int32_t v = (int32_t)N->getZExtValue();
314 return v == 8 || v == 16 || v == 24; }]> {
315 string EncoderMethod = "getRotImmOpValue";
316}
317
Bob Wilson22f5dc72010-08-16 18:27:34 +0000318// shift_imm: An integer that encodes a shift amount and the type of shift
319// (currently either asr or lsl) using the same encoding used for the
320// immediates in so_reg operands.
321def shift_imm : Operand<i32> {
322 let PrintMethod = "printShiftImmOperand";
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// shifter_operand operands: so_reg and so_imm.
326def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000327 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000329 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000330 let PrintMethod = "printSORegOperand";
331 let MIOperandInfo = (ops GPR, GPR, i32imm);
332}
Evan Chengf40deed2010-10-27 23:41:30 +0000333def shift_so_reg : Operand<i32>, // reg reg imm
334 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
335 [shl,srl,sra,rotr]> {
336 string EncoderMethod = "getSORegOpValue";
337 let PrintMethod = "printSORegOperand";
338 let MIOperandInfo = (ops GPR, GPR, i32imm);
339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
342// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
343// represented in the imm field in the same 12-bit form that they are encoded
344// into so_imm instructions: the 8-bit immediate is the least significant bits
345// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000346def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000347 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000348 let PrintMethod = "printSOImmOperand";
349}
350
Evan Chengc70d1842007-03-20 08:11:30 +0000351// Break so_imm's up into two pieces. This handles immediates with up to 16
352// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
353// get the first/second pieces.
354def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
357 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
366def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}]>;
370
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000371def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
372 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
373 }]> {
374 let PrintMethod = "printSOImm2PartOperand";
375}
376
377def so_neg_imm2part_1 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
382def so_neg_imm2part_2 : SDNodeXForm<imm, [{
383 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
384 return CurDAG->getTargetConstant(V, MVT::i32);
385}]>;
386
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000387/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
388def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000392/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
393def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
394 return (int32_t)N->getZExtValue() < 32;
395}]> {
396 string EncoderMethod = "getImmMinusOneOpValue";
397}
398
Evan Chenga8e29892007-01-19 07:51:42 +0000399// Define ARM specific addressing modes.
400
Jim Grosbach3e556122010-10-26 22:37:02 +0000401
402// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000403//
Jim Grosbach3e556122010-10-26 22:37:02 +0000404def addrmode_imm12 : Operand<i32>,
405 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000406 // 12-bit immediate operand. Note that instructions using this encode
407 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
408 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000410 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000411 let PrintMethod = "printAddrModeImm12Operand";
412 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000413}
Jim Grosbach3e556122010-10-26 22:37:02 +0000414// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000415//
Jim Grosbach3e556122010-10-26 22:37:02 +0000416def ldst_so_reg : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000418 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
Jim Grosbach3e556122010-10-26 22:37:02 +0000424// addrmode2 := reg +/- imm12
425// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427def addrmode2 : Operand<i32>,
428 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
429 let PrintMethod = "printAddrMode2Operand";
430 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
431}
432
433def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000434 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
435 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 let PrintMethod = "printAddrMode2OffsetOperand";
437 let MIOperandInfo = (ops GPR, i32imm);
438}
439
440// addrmode3 := reg +/- reg
441// addrmode3 := reg +/- imm8
442//
443def addrmode3 : Operand<i32>,
444 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
445 let PrintMethod = "printAddrMode3Operand";
446 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
447}
448
449def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000450 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
451 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000452 let PrintMethod = "printAddrMode3OffsetOperand";
453 let MIOperandInfo = (ops GPR, i32imm);
454}
455
Jim Grosbache6913602010-11-03 01:01:43 +0000456// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000457//
Jim Grosbache6913602010-11-03 01:01:43 +0000458def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
459 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Bill Wendling59914872010-11-08 00:39:58 +0000462def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000463 let Name = "MemMode5";
464 let SuperClasses = [];
465}
466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// addrmode5 := reg +/- imm8*4
468//
469def addrmode5 : Operand<i32>,
470 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
471 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000472 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000473 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000474 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Bob Wilson8b024a52009-07-01 23:16:05 +0000477// addrmode6 := reg with optional writeback
478//
479def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000480 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000481 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000482 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000483 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000484}
485
486def am6offset : Operand<i32> {
487 let PrintMethod = "printAddrMode6OffsetOperand";
488 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000489 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000490}
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// addrmodepc := pc + reg
493//
494def addrmodepc : Operand<i32>,
495 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
496 let PrintMethod = "printAddrModePCOperand";
497 let MIOperandInfo = (ops GPR, i32imm);
498}
499
Bob Wilson4f38b382009-08-21 21:58:55 +0000500def nohash_imm : Operand<i32> {
501 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000502}
503
Evan Chenga8e29892007-01-19 07:51:42 +0000504//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505
Evan Cheng37f25d92008-08-28 23:39:26 +0000506include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000507
508//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000509// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000510//
511
Evan Cheng3924f782008-08-29 07:36:24 +0000512/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000513/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514multiclass AsI1_bin_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000517 // The register-immediate version is re-materializable. This is useful
518 // in particular for taking the address of a local.
519 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000520 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
521 iii, opc, "\t$Rd, $Rn, $imm",
522 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
523 bits<4> Rd;
524 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000525 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000526 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000527 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000528 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000529 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000530 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000531 }
Jim Grosbach62547262010-10-11 18:51:51 +0000532 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
533 iir, opc, "\t$Rd, $Rn, $Rm",
534 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000535 bits<4> Rd;
536 bits<4> Rn;
537 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000538 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000540 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000541 let Inst{15-12} = Rd;
542 let Inst{11-4} = 0b00000000;
543 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000544 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000545 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
546 iis, opc, "\t$Rd, $Rn, $shift",
547 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000548 bits<4> Rd;
549 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000550 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000551 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000552 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000553 let Inst{15-12} = Rd;
554 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 }
Evan Chenga8e29892007-01-19 07:51:42 +0000556}
557
Evan Cheng1e249e32009-06-25 20:59:23 +0000558/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000559/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000560let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000561multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
562 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
563 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000564 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
565 iii, opc, "\t$Rd, $Rn, $imm",
566 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
567 bits<4> Rd;
568 bits<4> Rn;
569 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000571 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000572 let Inst{19-16} = Rn;
573 let Inst{15-12} = Rd;
574 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
577 iir, opc, "\t$Rd, $Rn, $Rm",
578 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
579 bits<4> Rd;
580 bits<4> Rn;
581 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000583 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000584 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000585 let Inst{19-16} = Rn;
586 let Inst{15-12} = Rd;
587 let Inst{11-4} = 0b00000000;
588 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
591 iis, opc, "\t$Rd, $Rn, $shift",
592 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
593 bits<4> Rd;
594 bits<4> Rn;
595 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000597 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000598 let Inst{19-16} = Rn;
599 let Inst{15-12} = Rd;
600 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 }
Evan Cheng071a2792007-09-11 19:55:27 +0000602}
Evan Chengc85e8322007-07-05 07:13:32 +0000603}
604
605/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000606/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000607/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000608let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000609multiclass AI1_cmp_irs<bits<4> opcod, string opc,
610 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
611 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
613 opc, "\t$Rn, $imm",
614 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 bits<4> Rn;
616 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000618 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000620 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 }
623 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
624 opc, "\t$Rn, $Rm",
625 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 bits<4> Rn;
627 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000629 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000630 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000631 let Inst{19-16} = Rn;
632 let Inst{15-12} = 0b0000;
633 let Inst{11-4} = 0b00000000;
634 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000635 }
636 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
637 opc, "\t$Rn, $shift",
638 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000639 bits<4> Rn;
640 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{19-16} = Rn;
644 let Inst{15-12} = 0b0000;
645 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000646 }
Evan Cheng071a2792007-09-11 19:55:27 +0000647}
Evan Chenga8e29892007-01-19 07:51:42 +0000648}
649
Evan Cheng576a3962010-09-25 00:49:35 +0000650/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000651/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000652/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000653multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000654 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
655 IIC_iEXTr, opc, "\t$Rd, $Rm",
656 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000657 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000658 bits<4> Rd;
659 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000660 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000661 let Inst{15-12} = Rd;
662 let Inst{11-10} = 0b00;
663 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000664 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000665 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
666 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
667 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000668 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000669 bits<4> Rd;
670 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000671 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000672 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000673 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000674 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000675 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000676 }
Evan Chenga8e29892007-01-19 07:51:42 +0000677}
678
Evan Cheng576a3962010-09-25 00:49:35 +0000679multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000680 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
681 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000682 [/* For disassembly only; pattern left blank */]>,
683 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000685 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000686 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000687 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
688 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 [/* For disassembly only; pattern left blank */]>,
690 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000691 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000692 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000693 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694 }
695}
696
Evan Cheng576a3962010-09-25 00:49:35 +0000697/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000698/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000699multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000700 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
701 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
702 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000703 Requires<[IsARM, HasV6]> {
704 let Inst{11-10} = 0b00;
705 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000706 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
707 rot_imm:$rot),
708 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
709 [(set GPR:$Rd, (opnode GPR:$Rn,
710 (rotr GPR:$Rm, rot_imm:$rot)))]>,
711 Requires<[IsARM, HasV6]> {
712 bits<4> Rn;
713 bits<2> rot;
714 let Inst{19-16} = Rn;
715 let Inst{11-10} = rot;
716 }
Evan Chenga8e29892007-01-19 07:51:42 +0000717}
718
Johnny Chen2ec5e492010-02-22 21:50:40 +0000719// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000720multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000721 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
722 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM, HasV6]> {
725 let Inst{11-10} = 0b00;
726 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000727 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
728 rot_imm:$rot),
729 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000730 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 Requires<[IsARM, HasV6]> {
732 bits<4> Rn;
733 bits<2> rot;
734 let Inst{19-16} = Rn;
735 let Inst{11-10} = rot;
736 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000737}
738
Evan Cheng62674222009-06-25 23:34:10 +0000739/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
740let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000741multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
742 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000743 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
744 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
745 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000746 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000747 bits<4> Rd;
748 bits<4> Rn;
749 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000750 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000751 let Inst{15-12} = Rd;
752 let Inst{19-16} = Rn;
753 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
756 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
757 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000758 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000762 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 let isCommutable = Commutable;
765 let Inst{3-0} = Rm;
766 let Inst{15-12} = Rd;
767 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000768 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
770 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
771 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000772 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000773 bits<4> Rd;
774 bits<4> Rn;
775 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000777 let Inst{11-0} = shift;
778 let Inst{15-12} = Rd;
779 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbache5165492009-11-09 00:11:35 +0000781}
782// Carry setting variants
783let Defs = [CPSR] in {
784multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
785 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000786 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
787 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000789 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000790 bits<4> Rd;
791 bits<4> Rn;
792 bits<12> imm;
793 let Inst{15-12} = Rd;
794 let Inst{19-16} = Rn;
795 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000796 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000798 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000799 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
800 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
801 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000802 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000803 bits<4> Rd;
804 bits<4> Rn;
805 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000806 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000807 let isCommutable = Commutable;
808 let Inst{3-0} = Rm;
809 let Inst{15-12} = Rd;
810 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000811 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000812 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000813 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000814 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
815 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
816 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000817 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000818 bits<4> Rd;
819 bits<4> Rn;
820 bits<12> shift;
821 let Inst{11-0} = shift;
822 let Inst{15-12} = Rd;
823 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000824 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000825 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000826 }
Evan Cheng071a2792007-09-11 19:55:27 +0000827}
Evan Chengc85e8322007-07-05 07:13:32 +0000828}
Jim Grosbache5165492009-11-09 00:11:35 +0000829}
Evan Chengc85e8322007-07-05 07:13:32 +0000830
Jim Grosbach3e556122010-10-26 22:37:02 +0000831let canFoldAsLoad = 1, isReMaterializable = 1 in {
832multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
833 InstrItinClass iir, PatFrag opnode> {
834 // Note: We use the complex addrmode_imm12 rather than just an input
835 // GPR and a constrained immediate so that we can use this to match
836 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000837 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000838 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
839 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000840 bits<4> Rt;
841 bits<17> addr;
842 let Inst{23} = addr{12}; // U (add = ('U' == 1))
843 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000844 let Inst{15-12} = Rt;
845 let Inst{11-0} = addr{11-0}; // imm12
846 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000847 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000848 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
849 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000850 bits<4> Rt;
851 bits<17> shift;
852 let Inst{23} = shift{12}; // U (add = ('U' == 1))
853 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000854 let Inst{11-0} = shift{11-0};
855 }
856}
857}
858
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000859multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
860 InstrItinClass iir, PatFrag opnode> {
861 // Note: We use the complex addrmode_imm12 rather than just an input
862 // GPR and a constrained immediate so that we can use this to match
863 // frame index references and avoid matching constant pool references.
864 def i12 : AIldst1<0b010, opc22, 0, (outs),
865 (ins GPR:$Rt, addrmode_imm12:$addr),
866 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
867 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
868 bits<4> Rt;
869 bits<17> addr;
870 let Inst{23} = addr{12}; // U (add = ('U' == 1))
871 let Inst{19-16} = addr{16-13}; // Rn
872 let Inst{15-12} = Rt;
873 let Inst{11-0} = addr{11-0}; // imm12
874 }
875 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
876 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
877 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
878 bits<4> Rt;
879 bits<17> shift;
880 let Inst{23} = shift{12}; // U (add = ('U' == 1))
881 let Inst{19-16} = shift{16-13}; // Rn
882 let Inst{11-0} = shift{11-0};
883 }
884}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000885//===----------------------------------------------------------------------===//
886// Instructions
887//===----------------------------------------------------------------------===//
888
Evan Chenga8e29892007-01-19 07:51:42 +0000889//===----------------------------------------------------------------------===//
890// Miscellaneous Instructions.
891//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000892
Evan Chenga8e29892007-01-19 07:51:42 +0000893/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
894/// the function. The first operand is the ID# for this instruction, the second
895/// is the index into the MachineConstantPool that this is, the third is the
896/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000897let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000898def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000899PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000900 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000901
Jim Grosbach4642ad32010-02-22 23:10:38 +0000902// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
903// from removing one half of the matched pairs. That breaks PEI, which assumes
904// these will always be in pairs, and asserts if it finds otherwise. Better way?
905let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000906def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000907PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000908 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000909
Jim Grosbach64171712010-02-16 21:07:46 +0000910def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000911PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000912 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000913}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000914
Johnny Chenf4d81052010-02-12 22:53:19 +0000915def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000916 [/* For disassembly only; pattern left blank */]>,
917 Requires<[IsARM, HasV6T2]> {
918 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000919 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000920 let Inst{7-0} = 0b00000000;
921}
922
Johnny Chenf4d81052010-02-12 22:53:19 +0000923def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
924 [/* For disassembly only; pattern left blank */]>,
925 Requires<[IsARM, HasV6T2]> {
926 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000927 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000928 let Inst{7-0} = 0b00000001;
929}
930
931def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
932 [/* For disassembly only; pattern left blank */]>,
933 Requires<[IsARM, HasV6T2]> {
934 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000935 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000936 let Inst{7-0} = 0b00000010;
937}
938
939def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
940 [/* For disassembly only; pattern left blank */]>,
941 Requires<[IsARM, HasV6T2]> {
942 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000943 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000944 let Inst{7-0} = 0b00000011;
945}
946
Johnny Chen2ec5e492010-02-22 21:50:40 +0000947def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
948 "\t$dst, $a, $b",
949 [/* For disassembly only; pattern left blank */]>,
950 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000951 bits<4> Rd;
952 bits<4> Rn;
953 bits<4> Rm;
954 let Inst{3-0} = Rm;
955 let Inst{15-12} = Rd;
956 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000957 let Inst{27-20} = 0b01101000;
958 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000959 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000960}
961
Johnny Chenf4d81052010-02-12 22:53:19 +0000962def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
963 [/* For disassembly only; pattern left blank */]>,
964 Requires<[IsARM, HasV6T2]> {
965 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000966 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000967 let Inst{7-0} = 0b00000100;
968}
969
Johnny Chenc6f7b272010-02-11 18:12:29 +0000970// The i32imm operand $val can be used by a debugger to store more information
971// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000972def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000973 [/* For disassembly only; pattern left blank */]>,
974 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000975 bits<16> val;
976 let Inst{3-0} = val{3-0};
977 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000978 let Inst{27-20} = 0b00010010;
979 let Inst{7-4} = 0b0111;
980}
981
Johnny Chenb98e1602010-02-12 18:55:33 +0000982// Change Processor State is a system instruction -- for disassembly only.
983// The singleton $opt operand contains the following information:
984// opt{4-0} = mode from Inst{4-0}
985// opt{5} = changemode from Inst{17}
986// opt{8-6} = AIF from Inst{8-6}
987// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000988// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000989def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000990 [/* For disassembly only; pattern left blank */]>,
991 Requires<[IsARM]> {
992 let Inst{31-28} = 0b1111;
993 let Inst{27-20} = 0b00010000;
994 let Inst{16} = 0;
995 let Inst{5} = 0;
996}
997
Johnny Chenb92a23f2010-02-21 04:42:01 +0000998// Preload signals the memory system of possible future data/instruction access.
999// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001000multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001001
Evan Chengdfed19f2010-11-03 06:34:55 +00001002 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001003 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001004 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001005 bits<4> Rt;
1006 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001007 let Inst{31-26} = 0b111101;
1008 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001009 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001010 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001011 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001012 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001013 let Inst{19-16} = addr{16-13}; // Rn
1014 let Inst{15-12} = Rt;
1015 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001016 }
1017
Evan Chengdfed19f2010-11-03 06:34:55 +00001018 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001019 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001020 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001021 bits<4> Rt;
1022 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001023 let Inst{31-26} = 0b111101;
1024 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001025 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001026 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001027 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001028 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001029 let Inst{19-16} = shift{16-13}; // Rn
1030 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001031 }
1032}
1033
Evan Cheng416941d2010-11-04 05:19:35 +00001034defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1035defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1036defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001037
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001038def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1039 "setend\t$end",
1040 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001041 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001042 bits<1> end;
1043 let Inst{31-10} = 0b1111000100000001000000;
1044 let Inst{9} = end;
1045 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001046}
1047
Johnny Chenf4d81052010-02-12 22:53:19 +00001048def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001049 [/* For disassembly only; pattern left blank */]>,
1050 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001051 bits<4> opt;
1052 let Inst{27-4} = 0b001100100000111100001111;
1053 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001054}
1055
Johnny Chenba6e0332010-02-11 17:14:31 +00001056// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001057let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001058def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001059 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001060 Requires<[IsARM]> {
1061 let Inst{27-25} = 0b011;
1062 let Inst{24-20} = 0b11111;
1063 let Inst{7-5} = 0b111;
1064 let Inst{4} = 0b1;
1065}
1066
Evan Cheng12c3a532008-11-06 17:48:05 +00001067// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001068// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1069// classes (AXI1, et.al.) and so have encoding information and such,
1070// which is suboptimal. Once the rest of the code emitter (including
1071// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001072// pseudos. As is, the encoding information ends up being ignored,
1073// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001074let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001075def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001076 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001077 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001078
Evan Cheng325474e2008-01-07 23:56:57 +00001079let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001080def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001081 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001082 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001083
Evan Chengd87293c2008-11-06 08:47:38 +00001084def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001085 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001086 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1087
Evan Chengd87293c2008-11-06 08:47:38 +00001088def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001089 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001090 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1091
Evan Chengd87293c2008-11-06 08:47:38 +00001092def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001093 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001094 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1095
Evan Chengd87293c2008-11-06 08:47:38 +00001096def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001097 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001098 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1099}
Chris Lattner13c63102008-01-06 05:55:01 +00001100let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001101def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001102 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001103 [(store GPR:$src, addrmodepc:$addr)]>;
1104
Evan Chengd87293c2008-11-06 08:47:38 +00001105def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001106 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001107 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1108
Evan Chengd87293c2008-11-06 08:47:38 +00001109def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001110 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001111 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1112}
Evan Cheng12c3a532008-11-06 17:48:05 +00001113} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001114
Evan Chenge07715c2009-06-23 05:25:29 +00001115
1116// LEApcrel - Load a pc-relative address into a register without offending the
1117// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001118// FIXME: These are marked as pseudos, but they're really not(?). They're just
1119// the ADR instruction. Is this the right way to handle that? They need
1120// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001121let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001122let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001123def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001124 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001125 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001126
Jim Grosbacha967d112010-06-21 21:27:27 +00001127} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001128def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001129 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001130 Pseudo, IIC_iALUi,
1131 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001132 let Inst{25} = 1;
1133}
Evan Chenge07715c2009-06-23 05:25:29 +00001134
Evan Chenga8e29892007-01-19 07:51:42 +00001135//===----------------------------------------------------------------------===//
1136// Control Flow Instructions.
1137//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001138
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001139let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1140 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001141 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001142 "bx", "\tlr", [(ARMretflag)]>,
1143 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001144 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001145 }
1146
1147 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001148 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 "mov", "\tpc, lr", [(ARMretflag)]>,
1150 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001151 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001153}
Rafael Espindola27185192006-09-29 21:20:16 +00001154
Bob Wilson04ea6e52009-10-28 00:37:03 +00001155// Indirect branches
1156let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001157 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001158 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001159 [(brind GPR:$dst)]>,
1160 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001161 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001162 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001163 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001164 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001165
1166 // ARMV4 only
1167 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1168 [(brind GPR:$dst)]>,
1169 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001170 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001171 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001172 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001173 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001174}
1175
Evan Chenga8e29892007-01-19 07:51:42 +00001176// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001177// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001178let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001179 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001180 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001181 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001182 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001183 "ldm${mode}${p}\t$Rn!, $dsts",
1184 "$Rn = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001185
Bob Wilson54fc1242009-06-22 21:01:46 +00001186// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001187let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001188 Defs = [R0, R1, R2, R3, R12, LR,
1189 D0, D1, D2, D3, D4, D5, D6, D7,
1190 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001191 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001192 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001193 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001194 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001195 Requires<[IsARM, IsNotDarwin]> {
1196 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001197 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001198 }
Evan Cheng277f0742007-06-19 21:05:09 +00001199
Evan Cheng12c3a532008-11-06 17:48:05 +00001200 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001201 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001202 [(ARMcall_pred tglobaladdr:$func)]>,
1203 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001204
Evan Chenga8e29892007-01-19 07:51:42 +00001205 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001206 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001207 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001208 [(ARMcall GPR:$func)]>,
1209 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001210 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001211 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001212 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001213 }
1214
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001215 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001216 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1217 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001218 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001219 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001220 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001221 bits<4> func;
1222 let Inst{27-4} = 0b000100101111111111110001;
1223 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001224 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001225
1226 // ARMv4
1227 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1228 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1229 [(ARMcall_nolink tGPR:$func)]>,
1230 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001231 bits<4> func;
1232 let Inst{27-4} = 0b000110100000111100000000;
1233 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001234 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001235}
1236
1237// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001238let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001239 Defs = [R0, R1, R2, R3, R9, R12, LR,
1240 D0, D1, D2, D3, D4, D5, D6, D7,
1241 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001242 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001243 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001244 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001245 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1246 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001247 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001248 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001249
1250 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001251 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001252 [(ARMcall_pred tglobaladdr:$func)]>,
1253 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001254
1255 // ARMv5T and above
1256 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001257 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001258 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001259 bits<4> func;
1260 let Inst{27-4} = 0b000100101111111111110011;
1261 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001262 }
1263
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001264 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001265 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1266 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001267 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001268 [(ARMcall_nolink tGPR:$func)]>,
1269 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001270 bits<4> func;
1271 let Inst{27-4} = 0b000100101111111111110001;
1272 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001273 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001274
1275 // ARMv4
1276 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1277 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1278 [(ARMcall_nolink tGPR:$func)]>,
1279 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001280 bits<4> func;
1281 let Inst{27-4} = 0b000110100000111100000000;
1282 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283 }
Rafael Espindola35574632006-07-18 17:00:30 +00001284}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001285
Dale Johannesen51e28e62010-06-03 21:09:53 +00001286// Tail calls.
1287
Jim Grosbach832859d2010-10-13 22:09:34 +00001288// FIXME: These should probably be xformed into the non-TC versions of the
1289// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001290let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1291 // Darwin versions.
1292 let Defs = [R0, R1, R2, R3, R9, R12,
1293 D0, D1, D2, D3, D4, D5, D6, D7,
1294 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1295 D27, D28, D29, D30, D31, PC],
1296 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001297 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1298 Pseudo, IIC_Br,
1299 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001300
Evan Cheng6523d2f2010-06-19 00:11:54 +00001301 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1302 Pseudo, IIC_Br,
1303 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001304
Evan Cheng6523d2f2010-06-19 00:11:54 +00001305 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001306 IIC_Br, "b\t$dst @ TAILCALL",
1307 []>, Requires<[IsDarwin]>;
1308
1309 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001310 IIC_Br, "b.w\t$dst @ TAILCALL",
1311 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001312
Evan Cheng6523d2f2010-06-19 00:11:54 +00001313 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1314 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1315 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001316 bits<4> dst;
1317 let Inst{31-4} = 0b1110000100101111111111110001;
1318 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001319 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001320 }
1321
1322 // Non-Darwin versions (the difference is R9).
1323 let Defs = [R0, R1, R2, R3, R12,
1324 D0, D1, D2, D3, D4, D5, D6, D7,
1325 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1326 D27, D28, D29, D30, D31, PC],
1327 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001328 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1329 Pseudo, IIC_Br,
1330 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001331
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001332 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001333 Pseudo, IIC_Br,
1334 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001335
Evan Cheng6523d2f2010-06-19 00:11:54 +00001336 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1337 IIC_Br, "b\t$dst @ TAILCALL",
1338 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001339
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1341 IIC_Br, "b.w\t$dst @ TAILCALL",
1342 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001343
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001344 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001345 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1346 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001347 bits<4> dst;
1348 let Inst{31-4} = 0b1110000100101111111111110001;
1349 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001350 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001351 }
1352}
1353
David Goodwin1a8f36e2009-08-12 18:31:53 +00001354let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001355 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001356 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001357 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001358 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001359 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001360
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001361 let isNotDuplicable = 1, isIndirectBranch = 1,
1362 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1363 isCodeGenOnly = 1 in {
1364 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1365 IIC_Br, "mov\tpc, $target$jt",
1366 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1367 let Inst{11-4} = 0b00000000;
1368 let Inst{15-12} = 0b1111;
1369 let Inst{20} = 0; // S Bit
1370 let Inst{24-21} = 0b1101;
1371 let Inst{27-25} = 0b000;
1372 }
1373 def BR_JTm : JTI<(outs),
1374 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1375 IIC_Br, "ldr\tpc, $target$jt",
1376 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1377 imm:$id)]> {
1378 let Inst{15-12} = 0b1111;
1379 let Inst{20} = 1; // L bit
1380 let Inst{21} = 0; // W bit
1381 let Inst{22} = 0; // B bit
1382 let Inst{24} = 1; // P bit
1383 let Inst{27-25} = 0b011;
1384 }
1385 def BR_JTadd : JTI<(outs),
1386 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1387 IIC_Br, "add\tpc, $target, $idx$jt",
1388 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1389 imm:$id)]> {
1390 let Inst{15-12} = 0b1111;
1391 let Inst{20} = 0; // S bit
1392 let Inst{24-21} = 0b0100;
1393 let Inst{27-25} = 0b000;
1394 }
1395 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001396 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001397
Evan Chengc85e8322007-07-05 07:13:32 +00001398 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001399 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001400 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001401 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001402 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001403}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001404
Johnny Chena1e76212010-02-13 02:51:09 +00001405// Branch and Exchange Jazelle -- for disassembly only
1406def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1407 [/* For disassembly only; pattern left blank */]> {
1408 let Inst{23-20} = 0b0010;
1409 //let Inst{19-8} = 0xfff;
1410 let Inst{7-4} = 0b0010;
1411}
1412
Johnny Chen0296f3e2010-02-16 21:59:54 +00001413// Secure Monitor Call is a system instruction -- for disassembly only
1414def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1415 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001416 bits<4> opt;
1417 let Inst{23-4} = 0b01100000000000000111;
1418 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001419}
1420
Johnny Chen64dfb782010-02-16 20:04:27 +00001421// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001422let isCall = 1 in {
1423def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001424 [/* For disassembly only; pattern left blank */]> {
1425 bits<24> svc;
1426 let Inst{23-0} = svc;
1427}
Johnny Chen85d5a892010-02-10 18:02:25 +00001428}
1429
Johnny Chenfb566792010-02-17 21:39:10 +00001430// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001431let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001432def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1433 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001434 [/* For disassembly only; pattern left blank */]> {
1435 let Inst{31-28} = 0b1111;
1436 let Inst{22-20} = 0b110; // W = 1
1437}
1438
Jim Grosbache6913602010-11-03 01:01:43 +00001439def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1440 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-28} = 0b1111;
1443 let Inst{22-20} = 0b100; // W = 0
1444}
1445
Johnny Chenfb566792010-02-17 21:39:10 +00001446// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001447def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1448 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001449 [/* For disassembly only; pattern left blank */]> {
1450 let Inst{31-28} = 0b1111;
1451 let Inst{22-20} = 0b011; // W = 1
1452}
1453
Jim Grosbache6913602010-11-03 01:01:43 +00001454def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1455 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001456 [/* For disassembly only; pattern left blank */]> {
1457 let Inst{31-28} = 0b1111;
1458 let Inst{22-20} = 0b001; // W = 0
1459}
Chris Lattner39ee0362010-10-31 19:10:56 +00001460} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001461
Evan Chenga8e29892007-01-19 07:51:42 +00001462//===----------------------------------------------------------------------===//
1463// Load / store Instructions.
1464//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001465
Evan Chenga8e29892007-01-19 07:51:42 +00001466// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001467
1468
Evan Cheng7e2fe912010-10-28 06:47:08 +00001469defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001470 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001471defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001472 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001473defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001474 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001475defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001476 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001477
Evan Chengfa775d02007-03-19 07:20:03 +00001478// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001479let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1480 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001481def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001482 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1483 bits<4> Rt;
1484 bits<17> addr;
1485 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1486 let Inst{19-16} = 0b1111;
1487 let Inst{15-12} = Rt;
1488 let Inst{11-0} = addr{11-0}; // imm12
1489}
Evan Chengfa775d02007-03-19 07:20:03 +00001490
Evan Chenga8e29892007-01-19 07:51:42 +00001491// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001492def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001494 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001495
Evan Chenga8e29892007-01-19 07:51:42 +00001496// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001497def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001498 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001499 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001500
David Goodwin5d598aa2009-08-19 18:00:44 +00001501def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001502 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001503 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001504
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001505let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1506 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001507// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001508def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001510 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001511
Evan Chenga8e29892007-01-19 07:51:42 +00001512// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001513def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001514 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001515 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001516
Evan Chengd87293c2008-11-06 08:47:38 +00001517def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001518 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001519 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001520
Evan Chengd87293c2008-11-06 08:47:38 +00001521def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001522 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001523 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001524
Evan Chengd87293c2008-11-06 08:47:38 +00001525def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001528
Evan Chengd87293c2008-11-06 08:47:38 +00001529def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001530 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001531 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001532
Evan Chengd87293c2008-11-06 08:47:38 +00001533def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001536
Evan Chengd87293c2008-11-06 08:47:38 +00001537def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001538 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001539 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001540
Evan Chengd87293c2008-11-06 08:47:38 +00001541def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001542 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001543 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001544
Evan Chengd87293c2008-11-06 08:47:38 +00001545def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001546 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001547 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001548
Evan Chengd87293c2008-11-06 08:47:38 +00001549def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001550 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001551 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001552
1553// For disassembly only
1554def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001555 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001556 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1557 Requires<[IsARM, HasV5TE]>;
1558
1559// For disassembly only
1560def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001561 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001562 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1563 Requires<[IsARM, HasV5TE]>;
1564
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001565} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001566
Johnny Chenadb561d2010-02-18 03:27:42 +00001567// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001568
1569def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001570 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001571 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1572 let Inst{21} = 1; // overwrite
1573}
1574
1575def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001576 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001577 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1578 let Inst{21} = 1; // overwrite
1579}
1580
1581def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001582 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001583 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1584 let Inst{21} = 1; // overwrite
1585}
1586
1587def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001588 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001589 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1590 let Inst{21} = 1; // overwrite
1591}
1592
1593def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001594 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001595 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001596 let Inst{21} = 1; // overwrite
1597}
1598
Evan Chenga8e29892007-01-19 07:51:42 +00001599// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001600
1601// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001602def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001603 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001604 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1605
Evan Chenga8e29892007-01-19 07:51:42 +00001606// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001607let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1608 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001609def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001610 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001611 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001612
1613// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001614def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001615 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001616 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001617 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001618 [(set GPR:$base_wb,
1619 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1620
Evan Chengd87293c2008-11-06 08:47:38 +00001621def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001622 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001623 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001624 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001625 [(set GPR:$base_wb,
1626 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1627
Evan Chengd87293c2008-11-06 08:47:38 +00001628def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001629 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001630 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001631 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001632 [(set GPR:$base_wb,
1633 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1634
Evan Chengd87293c2008-11-06 08:47:38 +00001635def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001636 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001637 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001638 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001639 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1640 GPR:$base, am3offset:$offset))]>;
1641
Evan Chengd87293c2008-11-06 08:47:38 +00001642def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001643 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001645 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001646 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1647 GPR:$base, am2offset:$offset))]>;
1648
Evan Chengd87293c2008-11-06 08:47:38 +00001649def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001650 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001651 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001652 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001653 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1654 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001655
Johnny Chen39a4bb32010-02-18 22:31:18 +00001656// For disassembly only
1657def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1658 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001659 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001660 "strd", "\t$src1, $src2, [$base, $offset]!",
1661 "$base = $base_wb", []>;
1662
1663// For disassembly only
1664def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1665 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001667 "strd", "\t$src1, $src2, [$base], $offset",
1668 "$base = $base_wb", []>;
1669
Johnny Chenad4df4c2010-03-01 19:22:00 +00001670// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001671
1672def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001673 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001675 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1676 [/* For disassembly only; pattern left blank */]> {
1677 let Inst{21} = 1; // overwrite
1678}
1679
1680def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001681 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001682 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001683 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1684 [/* For disassembly only; pattern left blank */]> {
1685 let Inst{21} = 1; // overwrite
1686}
1687
Johnny Chenad4df4c2010-03-01 19:22:00 +00001688def STRHT: AI3sthpo<(outs GPR:$base_wb),
1689 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001690 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001691 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1692 [/* For disassembly only; pattern left blank */]> {
1693 let Inst{21} = 1; // overwrite
1694}
1695
Evan Chenga8e29892007-01-19 07:51:42 +00001696//===----------------------------------------------------------------------===//
1697// Load / store multiple Instructions.
1698//
1699
Chris Lattner39ee0362010-10-31 19:10:56 +00001700let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1701 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001702def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001703 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001704 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001705 "ldm${amode}${p}\t$Rn, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001706
Jim Grosbache6913602010-11-03 01:01:43 +00001707def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001708 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001709 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001710 "ldm${amode}${p}\t$Rn!, $dsts",
1711 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001712} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001713
Chris Lattner39ee0362010-10-31 19:10:56 +00001714let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1715 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001716def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001717 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001718 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001719 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001720
Jim Grosbache6913602010-11-03 01:01:43 +00001721def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001722 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001723 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001724 "stm${amode}${p}\t$Rn!, $srcs",
1725 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001726} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001727
1728//===----------------------------------------------------------------------===//
1729// Move Instructions.
1730//
1731
Evan Chengcd799b92009-06-12 20:46:18 +00001732let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001733def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1734 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1735 bits<4> Rd;
1736 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001737
Johnny Chen04301522009-11-07 00:54:36 +00001738 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001739 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001740 let Inst{3-0} = Rm;
1741 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001742}
1743
Dale Johannesen38d5f042010-06-15 22:24:08 +00001744// A version for the smaller set of tail call registers.
1745let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001746def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001747 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1748 bits<4> Rd;
1749 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001750
Dale Johannesen38d5f042010-06-15 22:24:08 +00001751 let Inst{11-4} = 0b00000000;
1752 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001753 let Inst{3-0} = Rm;
1754 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001755}
1756
Evan Chengf40deed2010-10-27 23:41:30 +00001757def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001758 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001759 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1760 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001761 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001762 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001763 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001764 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001765 let Inst{25} = 0;
1766}
Evan Chenga2515702007-03-19 07:09:02 +00001767
Evan Chengb3379fb2009-02-05 08:42:55 +00001768let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001769def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1770 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001771 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001772 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001773 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001774 let Inst{15-12} = Rd;
1775 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001776 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001777}
1778
1779let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001780def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001781 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001782 "movw", "\t$Rd, $imm",
1783 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001784 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001785 bits<4> Rd;
1786 bits<16> imm;
1787 let Inst{15-12} = Rd;
1788 let Inst{11-0} = imm{11-0};
1789 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001790 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001791 let Inst{25} = 1;
1792}
1793
Jim Grosbach1de588d2010-10-14 18:54:27 +00001794let Constraints = "$src = $Rd" in
1795def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001796 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001797 "movt", "\t$Rd, $imm",
1798 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001799 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001800 lo16AllZero:$imm))]>, UnaryDP,
1801 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001802 bits<4> Rd;
1803 bits<16> imm;
1804 let Inst{15-12} = Rd;
1805 let Inst{11-0} = imm{11-0};
1806 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001807 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001808 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001809}
Evan Cheng13ab0202007-07-10 18:08:01 +00001810
Evan Cheng20956592009-10-21 08:15:52 +00001811def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1812 Requires<[IsARM, HasV6T2]>;
1813
David Goodwinca01a8d2009-09-01 18:32:09 +00001814let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001815def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1816 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1817 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001818
1819// These aren't really mov instructions, but we have to define them this way
1820// due to flag operands.
1821
Evan Cheng071a2792007-09-11 19:55:27 +00001822let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001823def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1824 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1825 Requires<[IsARM]>;
1826def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1827 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1828 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001829}
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Evan Chenga8e29892007-01-19 07:51:42 +00001831//===----------------------------------------------------------------------===//
1832// Extend Instructions.
1833//
1834
1835// Sign extenders
1836
Evan Cheng576a3962010-09-25 00:49:35 +00001837defm SXTB : AI_ext_rrot<0b01101010,
1838 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1839defm SXTH : AI_ext_rrot<0b01101011,
1840 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001841
Evan Cheng576a3962010-09-25 00:49:35 +00001842defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001843 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001844defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001845 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001846
Johnny Chen2ec5e492010-02-22 21:50:40 +00001847// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001848defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001849
1850// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001851defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001852
1853// Zero extenders
1854
1855let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001856defm UXTB : AI_ext_rrot<0b01101110,
1857 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1858defm UXTH : AI_ext_rrot<0b01101111,
1859 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1860defm UXTB16 : AI_ext_rrot<0b01101100,
1861 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001862
Jim Grosbach542f6422010-07-28 23:25:44 +00001863// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1864// The transformation should probably be done as a combiner action
1865// instead so we can include a check for masking back in the upper
1866// eight bits of the source into the lower eight bits of the result.
1867//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1868// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001869def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001870 (UXTB16r_rot GPR:$Src, 8)>;
1871
Evan Cheng576a3962010-09-25 00:49:35 +00001872defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001873 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001874defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001875 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001876}
1877
Evan Chenga8e29892007-01-19 07:51:42 +00001878// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001879// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001880defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001883def SBFX : I<(outs GPR:$Rd),
1884 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001885 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001886 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001887 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001888 bits<4> Rd;
1889 bits<4> Rn;
1890 bits<5> lsb;
1891 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001892 let Inst{27-21} = 0b0111101;
1893 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001894 let Inst{20-16} = width;
1895 let Inst{15-12} = Rd;
1896 let Inst{11-7} = lsb;
1897 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001898}
1899
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001900def UBFX : I<(outs GPR:$Rd),
1901 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001902 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001903 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001904 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001905 bits<4> Rd;
1906 bits<4> Rn;
1907 bits<5> lsb;
1908 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001909 let Inst{27-21} = 0b0111111;
1910 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001911 let Inst{20-16} = width;
1912 let Inst{15-12} = Rd;
1913 let Inst{11-7} = lsb;
1914 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001915}
1916
Evan Chenga8e29892007-01-19 07:51:42 +00001917//===----------------------------------------------------------------------===//
1918// Arithmetic Instructions.
1919//
1920
Jim Grosbach26421962008-10-14 20:36:24 +00001921defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001922 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001923 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001924defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001925 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001926 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001927
Evan Chengc85e8322007-07-05 07:13:32 +00001928// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001929defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001930 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001931 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1932defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001933 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001934 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001935
Evan Cheng62674222009-06-25 23:34:10 +00001936defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001937 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001938defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001939 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001940defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001941 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001942defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001943 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001944
Jim Grosbach84760882010-10-15 18:42:41 +00001945def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1946 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1947 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1948 bits<4> Rd;
1949 bits<4> Rn;
1950 bits<12> imm;
1951 let Inst{25} = 1;
1952 let Inst{15-12} = Rd;
1953 let Inst{19-16} = Rn;
1954 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001955}
Evan Cheng13ab0202007-07-10 18:08:01 +00001956
Bob Wilsoncff71782010-08-05 18:23:43 +00001957// The reg/reg form is only defined for the disassembler; for codegen it is
1958// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001959def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1960 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001961 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001962 bits<4> Rd;
1963 bits<4> Rn;
1964 bits<4> Rm;
1965 let Inst{11-4} = 0b00000000;
1966 let Inst{25} = 0;
1967 let Inst{3-0} = Rm;
1968 let Inst{15-12} = Rd;
1969 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001970}
1971
Jim Grosbach84760882010-10-15 18:42:41 +00001972def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1973 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1974 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1975 bits<4> Rd;
1976 bits<4> Rn;
1977 bits<12> shift;
1978 let Inst{25} = 0;
1979 let Inst{11-0} = shift;
1980 let Inst{15-12} = Rd;
1981 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001982}
Evan Chengc85e8322007-07-05 07:13:32 +00001983
1984// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001985let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001986def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1987 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1988 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1989 bits<4> Rd;
1990 bits<4> Rn;
1991 bits<12> imm;
1992 let Inst{25} = 1;
1993 let Inst{20} = 1;
1994 let Inst{15-12} = Rd;
1995 let Inst{19-16} = Rn;
1996 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001997}
Jim Grosbach84760882010-10-15 18:42:41 +00001998def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1999 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2000 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2001 bits<4> Rd;
2002 bits<4> Rn;
2003 bits<12> shift;
2004 let Inst{25} = 0;
2005 let Inst{20} = 1;
2006 let Inst{11-0} = shift;
2007 let Inst{15-12} = Rd;
2008 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002009}
Evan Cheng071a2792007-09-11 19:55:27 +00002010}
Evan Chengc85e8322007-07-05 07:13:32 +00002011
Evan Cheng62674222009-06-25 23:34:10 +00002012let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002013def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2014 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2015 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002016 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002017 bits<4> Rd;
2018 bits<4> Rn;
2019 bits<12> imm;
2020 let Inst{25} = 1;
2021 let Inst{15-12} = Rd;
2022 let Inst{19-16} = Rn;
2023 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002024}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002025// The reg/reg form is only defined for the disassembler; for codegen it is
2026// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002027def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2028 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002029 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002030 bits<4> Rd;
2031 bits<4> Rn;
2032 bits<4> Rm;
2033 let Inst{11-4} = 0b00000000;
2034 let Inst{25} = 0;
2035 let Inst{3-0} = Rm;
2036 let Inst{15-12} = Rd;
2037 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002038}
Jim Grosbach84760882010-10-15 18:42:41 +00002039def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2040 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2041 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002042 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002043 bits<4> Rd;
2044 bits<4> Rn;
2045 bits<12> shift;
2046 let Inst{25} = 0;
2047 let Inst{11-0} = shift;
2048 let Inst{15-12} = Rd;
2049 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002050}
Evan Cheng62674222009-06-25 23:34:10 +00002051}
2052
2053// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002054let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002055def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2056 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2057 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002058 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002059 bits<4> Rd;
2060 bits<4> Rn;
2061 bits<12> imm;
2062 let Inst{25} = 1;
2063 let Inst{20} = 1;
2064 let Inst{15-12} = Rd;
2065 let Inst{19-16} = Rn;
2066 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002067}
Jim Grosbach84760882010-10-15 18:42:41 +00002068def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2069 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2070 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002071 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002072 bits<4> Rd;
2073 bits<4> Rn;
2074 bits<12> shift;
2075 let Inst{25} = 0;
2076 let Inst{20} = 1;
2077 let Inst{11-0} = shift;
2078 let Inst{15-12} = Rd;
2079 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002080}
Evan Cheng071a2792007-09-11 19:55:27 +00002081}
Evan Cheng2c614c52007-06-06 10:17:05 +00002082
Evan Chenga8e29892007-01-19 07:51:42 +00002083// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002084// The assume-no-carry-in form uses the negation of the input since add/sub
2085// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2086// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2087// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002088def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2089 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002090def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2091 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2092// The with-carry-in form matches bitwise not instead of the negation.
2093// Effectively, the inverse interpretation of the carry flag already accounts
2094// for part of the negation.
2095def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2096 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002097
2098// Note: These are implemented in C++ code, because they have to generate
2099// ADD/SUBrs instructions, which use a complex pattern that a xform function
2100// cannot produce.
2101// (mul X, 2^n+1) -> (add (X << n), X)
2102// (mul X, 2^n-1) -> (rsb X, (X << n))
2103
Johnny Chen667d1272010-02-22 18:50:54 +00002104// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002105// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002106class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002107 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002108 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2109 opc, "\t$Rd, $Rn, $Rm", pattern> {
2110 bits<4> Rd;
2111 bits<4> Rn;
2112 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002113 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002114 let Inst{11-4} = op11_4;
2115 let Inst{19-16} = Rn;
2116 let Inst{15-12} = Rd;
2117 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002118}
2119
Johnny Chen667d1272010-02-22 18:50:54 +00002120// Saturating add/subtract -- for disassembly only
2121
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002122def QADD : AAI<0b00010000, 0b00000101, "qadd",
2123 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2124def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2125 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2126def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2127def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2128
2129def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2130def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2131def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2132def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2133def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2134def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2135def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2136def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2137def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2138def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2139def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2140def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002141
2142// Signed/Unsigned add/subtract -- for disassembly only
2143
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002144def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2145def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2146def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2147def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2148def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2149def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2150def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2151def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2152def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2153def USAX : AAI<0b01100101, 0b11110101, "usax">;
2154def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2155def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002156
2157// Signed/Unsigned halving add/subtract -- for disassembly only
2158
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002159def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2160def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2161def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2162def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2163def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2164def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2165def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2166def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2167def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2168def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2169def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2170def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002171
Johnny Chenadc77332010-02-26 22:04:29 +00002172// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002173
Jim Grosbach70987fb2010-10-18 23:35:38 +00002174def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002175 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002176 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002177 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002178 bits<4> Rd;
2179 bits<4> Rn;
2180 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002181 let Inst{27-20} = 0b01111000;
2182 let Inst{15-12} = 0b1111;
2183 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002184 let Inst{19-16} = Rd;
2185 let Inst{11-8} = Rm;
2186 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002187}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002188def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002189 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002191 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002192 bits<4> Rd;
2193 bits<4> Rn;
2194 bits<4> Rm;
2195 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002196 let Inst{27-20} = 0b01111000;
2197 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002198 let Inst{19-16} = Rd;
2199 let Inst{15-12} = Ra;
2200 let Inst{11-8} = Rm;
2201 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002202}
2203
2204// Signed/Unsigned saturate -- for disassembly only
2205
Jim Grosbach70987fb2010-10-18 23:35:38 +00002206def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2207 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002208 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002209 bits<4> Rd;
2210 bits<5> sat_imm;
2211 bits<4> Rn;
2212 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002213 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002214 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002215 let Inst{20-16} = sat_imm;
2216 let Inst{15-12} = Rd;
2217 let Inst{11-7} = sh{7-3};
2218 let Inst{6} = sh{0};
2219 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002220}
2221
Jim Grosbach70987fb2010-10-18 23:35:38 +00002222def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2223 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002224 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002225 bits<4> Rd;
2226 bits<4> sat_imm;
2227 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002228 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002229 let Inst{11-4} = 0b11110011;
2230 let Inst{15-12} = Rd;
2231 let Inst{19-16} = sat_imm;
2232 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002233}
2234
Jim Grosbach70987fb2010-10-18 23:35:38 +00002235def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2236 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002237 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002238 bits<4> Rd;
2239 bits<5> sat_imm;
2240 bits<4> Rn;
2241 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002242 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002243 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002244 let Inst{15-12} = Rd;
2245 let Inst{11-7} = sh{7-3};
2246 let Inst{6} = sh{0};
2247 let Inst{20-16} = sat_imm;
2248 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002249}
2250
Jim Grosbach70987fb2010-10-18 23:35:38 +00002251def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2252 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002253 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002254 bits<4> Rd;
2255 bits<4> sat_imm;
2256 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002257 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002258 let Inst{11-4} = 0b11110011;
2259 let Inst{15-12} = Rd;
2260 let Inst{19-16} = sat_imm;
2261 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002262}
Evan Chenga8e29892007-01-19 07:51:42 +00002263
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002264def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2265def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002266
Evan Chenga8e29892007-01-19 07:51:42 +00002267//===----------------------------------------------------------------------===//
2268// Bitwise Instructions.
2269//
2270
Jim Grosbach26421962008-10-14 20:36:24 +00002271defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002272 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002273 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002274defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002275 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002276 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002277defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002278 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002279 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002280defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002281 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002282 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002283
Jim Grosbach3fea191052010-10-21 22:03:21 +00002284def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002285 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002286 "bfc", "\t$Rd, $imm", "$src = $Rd",
2287 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002288 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002289 bits<4> Rd;
2290 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002291 let Inst{27-21} = 0b0111110;
2292 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002293 let Inst{15-12} = Rd;
2294 let Inst{11-7} = imm{4-0}; // lsb
2295 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002296}
2297
Johnny Chenb2503c02010-02-17 06:31:48 +00002298// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002299def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002300 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002301 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2302 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002303 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002304 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002305 bits<4> Rd;
2306 bits<4> Rn;
2307 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002308 let Inst{27-21} = 0b0111110;
2309 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002310 let Inst{15-12} = Rd;
2311 let Inst{11-7} = imm{4-0}; // lsb
2312 let Inst{20-16} = imm{9-5}; // width
2313 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002314}
2315
Jim Grosbach36860462010-10-21 22:19:32 +00002316def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2317 "mvn", "\t$Rd, $Rm",
2318 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2319 bits<4> Rd;
2320 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002321 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002322 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002323 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002324 let Inst{15-12} = Rd;
2325 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002326}
Jim Grosbach36860462010-10-21 22:19:32 +00002327def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2328 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2329 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2330 bits<4> Rd;
2331 bits<4> Rm;
2332 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002333 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002334 let Inst{19-16} = 0b0000;
2335 let Inst{15-12} = Rd;
2336 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002337}
Evan Chengb3379fb2009-02-05 08:42:55 +00002338let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002339def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2340 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2341 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2342 bits<4> Rd;
2343 bits<4> Rm;
2344 bits<12> imm;
2345 let Inst{25} = 1;
2346 let Inst{19-16} = 0b0000;
2347 let Inst{15-12} = Rd;
2348 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002349}
Evan Chenga8e29892007-01-19 07:51:42 +00002350
2351def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2352 (BICri GPR:$src, so_imm_not:$imm)>;
2353
2354//===----------------------------------------------------------------------===//
2355// Multiply Instructions.
2356//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002357class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2358 string opc, string asm, list<dag> pattern>
2359 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2360 bits<4> Rd;
2361 bits<4> Rm;
2362 bits<4> Rn;
2363 let Inst{19-16} = Rd;
2364 let Inst{11-8} = Rm;
2365 let Inst{3-0} = Rn;
2366}
2367class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2368 string opc, string asm, list<dag> pattern>
2369 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2370 bits<4> RdLo;
2371 bits<4> RdHi;
2372 bits<4> Rm;
2373 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002374 let Inst{19-16} = RdHi;
2375 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002376 let Inst{11-8} = Rm;
2377 let Inst{3-0} = Rn;
2378}
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Evan Cheng8de898a2009-06-26 00:19:44 +00002380let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002381def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2382 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2383 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002384
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002385def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2386 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2387 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2388 bits<4> Ra;
2389 let Inst{15-12} = Ra;
2390}
Evan Chenga8e29892007-01-19 07:51:42 +00002391
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002392def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002393 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002394 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002395 Requires<[IsARM, HasV6T2]> {
2396 bits<4> Rd;
2397 bits<4> Rm;
2398 bits<4> Rn;
2399 let Inst{19-16} = Rd;
2400 let Inst{11-8} = Rm;
2401 let Inst{3-0} = Rn;
2402}
Evan Chengedcbada2009-07-06 22:05:45 +00002403
Evan Chenga8e29892007-01-19 07:51:42 +00002404// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002405
Evan Chengcd799b92009-06-12 20:46:18 +00002406let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002407let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002408def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2409 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2410 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002411
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002412def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2413 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2414 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002415}
Evan Chenga8e29892007-01-19 07:51:42 +00002416
2417// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002418def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2419 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2420 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002421
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002422def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2423 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2424 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002425
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002426def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2427 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2428 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2429 Requires<[IsARM, HasV6]> {
2430 bits<4> RdLo;
2431 bits<4> RdHi;
2432 bits<4> Rm;
2433 bits<4> Rn;
2434 let Inst{19-16} = RdLo;
2435 let Inst{15-12} = RdHi;
2436 let Inst{11-8} = Rm;
2437 let Inst{3-0} = Rn;
2438}
Evan Chengcd799b92009-06-12 20:46:18 +00002439} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002440
2441// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002442def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2443 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2444 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002445 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002446 let Inst{15-12} = 0b1111;
2447}
Evan Cheng13ab0202007-07-10 18:08:01 +00002448
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002449def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2450 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002451 [/* For disassembly only; pattern left blank */]>,
2452 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002453 let Inst{15-12} = 0b1111;
2454}
2455
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002456def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2457 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2458 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2459 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2460 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002461
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002462def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2463 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2464 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002465 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002466 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002467
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002468def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2469 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2470 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2471 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2472 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002473
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002474def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2475 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2476 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002477 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002478 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002479
Raul Herbster37fb5b12007-08-30 23:25:47 +00002480multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002481 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2482 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2483 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2484 (sext_inreg GPR:$Rm, i16)))]>,
2485 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002486
Jim Grosbach3870b752010-10-22 18:35:16 +00002487 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2488 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2489 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2490 (sra GPR:$Rm, (i32 16))))]>,
2491 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002492
Jim Grosbach3870b752010-10-22 18:35:16 +00002493 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2494 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2495 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2496 (sext_inreg GPR:$Rm, i16)))]>,
2497 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002498
Jim Grosbach3870b752010-10-22 18:35:16 +00002499 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2500 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2501 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2502 (sra GPR:$Rm, (i32 16))))]>,
2503 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002504
Jim Grosbach3870b752010-10-22 18:35:16 +00002505 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2506 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2507 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2508 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2509 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002510
Jim Grosbach3870b752010-10-22 18:35:16 +00002511 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2512 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2513 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2514 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2515 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002516}
2517
Raul Herbster37fb5b12007-08-30 23:25:47 +00002518
2519multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002520 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2521 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2522 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2523 [(set GPR:$Rd, (add GPR:$Ra,
2524 (opnode (sext_inreg GPR:$Rn, i16),
2525 (sext_inreg GPR:$Rm, i16))))]>,
2526 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002527
Jim Grosbach3870b752010-10-22 18:35:16 +00002528 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2529 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2530 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2531 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2532 (sra GPR:$Rm, (i32 16)))))]>,
2533 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002534
Jim Grosbach3870b752010-10-22 18:35:16 +00002535 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2536 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2537 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2538 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2539 (sext_inreg GPR:$Rm, i16))))]>,
2540 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002541
Jim Grosbach3870b752010-10-22 18:35:16 +00002542 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2543 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2544 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2545 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2546 (sra GPR:$Rm, (i32 16)))))]>,
2547 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002548
Jim Grosbach3870b752010-10-22 18:35:16 +00002549 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2550 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2551 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2552 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2553 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2554 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002555
Jim Grosbach3870b752010-10-22 18:35:16 +00002556 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2557 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2558 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2559 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2560 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2561 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002562}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002563
Raul Herbster37fb5b12007-08-30 23:25:47 +00002564defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2565defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002566
Johnny Chen83498e52010-02-12 21:59:23 +00002567// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002568def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2569 (ins GPR:$Rn, GPR:$Rm),
2570 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002571 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002572 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002573
Jim Grosbach3870b752010-10-22 18:35:16 +00002574def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2575 (ins GPR:$Rn, GPR:$Rm),
2576 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002577 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002578 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002579
Jim Grosbach3870b752010-10-22 18:35:16 +00002580def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2581 (ins GPR:$Rn, GPR:$Rm),
2582 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002583 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002584 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002585
Jim Grosbach3870b752010-10-22 18:35:16 +00002586def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2587 (ins GPR:$Rn, GPR:$Rm),
2588 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002589 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002590 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002591
Johnny Chen667d1272010-02-22 18:50:54 +00002592// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002593class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2594 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002595 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002596 bits<4> Rn;
2597 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002598 let Inst{4} = 1;
2599 let Inst{5} = swap;
2600 let Inst{6} = sub;
2601 let Inst{7} = 0;
2602 let Inst{21-20} = 0b00;
2603 let Inst{22} = long;
2604 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002605 let Inst{11-8} = Rm;
2606 let Inst{3-0} = Rn;
2607}
2608class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2609 InstrItinClass itin, string opc, string asm>
2610 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2611 bits<4> Rd;
2612 let Inst{15-12} = 0b1111;
2613 let Inst{19-16} = Rd;
2614}
2615class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2616 InstrItinClass itin, string opc, string asm>
2617 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2618 bits<4> Ra;
2619 let Inst{15-12} = Ra;
2620}
2621class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2622 InstrItinClass itin, string opc, string asm>
2623 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2624 bits<4> RdLo;
2625 bits<4> RdHi;
2626 let Inst{19-16} = RdHi;
2627 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002628}
2629
2630multiclass AI_smld<bit sub, string opc> {
2631
Jim Grosbach385e1362010-10-22 19:15:30 +00002632 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2633 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002634
Jim Grosbach385e1362010-10-22 19:15:30 +00002635 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2636 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002637
Jim Grosbach385e1362010-10-22 19:15:30 +00002638 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2639 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2640 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002641
Jim Grosbach385e1362010-10-22 19:15:30 +00002642 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2643 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2644 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002645
2646}
2647
2648defm SMLA : AI_smld<0, "smla">;
2649defm SMLS : AI_smld<1, "smls">;
2650
Johnny Chen2ec5e492010-02-22 21:50:40 +00002651multiclass AI_sdml<bit sub, string opc> {
2652
Jim Grosbach385e1362010-10-22 19:15:30 +00002653 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2654 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2655 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2656 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002657}
2658
2659defm SMUA : AI_sdml<0, "smua">;
2660defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002661
Evan Chenga8e29892007-01-19 07:51:42 +00002662//===----------------------------------------------------------------------===//
2663// Misc. Arithmetic Instructions.
2664//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002665
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002666def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2667 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2668 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002669
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002670def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2671 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2672 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2673 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002674
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002675def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2676 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2677 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002678
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002679def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2680 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2681 [(set GPR:$Rd,
2682 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2683 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2684 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2685 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2686 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002687
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002688def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2689 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2690 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002691 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002692 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2693 (shl GPR:$Rm, (i32 8))), i16))]>,
2694 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002695
Bob Wilsonf955f292010-08-17 17:23:19 +00002696def lsl_shift_imm : SDNodeXForm<imm, [{
2697 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2698 return CurDAG->getTargetConstant(Sh, MVT::i32);
2699}]>;
2700
2701def lsl_amt : PatLeaf<(i32 imm), [{
2702 return (N->getZExtValue() < 32);
2703}], lsl_shift_imm>;
2704
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002705def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2706 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2707 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2708 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2709 (and (shl GPR:$Rm, lsl_amt:$sh),
2710 0xFFFF0000)))]>,
2711 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002712
Evan Chenga8e29892007-01-19 07:51:42 +00002713// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002714def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2715 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2716def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2717 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002718
Bob Wilsonf955f292010-08-17 17:23:19 +00002719def asr_shift_imm : SDNodeXForm<imm, [{
2720 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2721 return CurDAG->getTargetConstant(Sh, MVT::i32);
2722}]>;
2723
2724def asr_amt : PatLeaf<(i32 imm), [{
2725 return (N->getZExtValue() <= 32);
2726}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002727
Bob Wilsondc66eda2010-08-16 22:26:55 +00002728// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2729// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002730def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2731 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2732 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2733 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2734 (and (sra GPR:$Rm, asr_amt:$sh),
2735 0xFFFF)))]>,
2736 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002737
Evan Chenga8e29892007-01-19 07:51:42 +00002738// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2739// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002740def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002741 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002742def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002743 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2744 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002745
Evan Chenga8e29892007-01-19 07:51:42 +00002746//===----------------------------------------------------------------------===//
2747// Comparison Instructions...
2748//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002749
Jim Grosbach26421962008-10-14 20:36:24 +00002750defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002751 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002752 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002753
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002754// FIXME: We have to be careful when using the CMN instruction and comparison
2755// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002756// results:
2757//
2758// rsbs r1, r1, 0
2759// cmp r0, r1
2760// mov r0, #0
2761// it ls
2762// mov r0, #1
2763//
2764// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002765//
Bill Wendling6165e872010-08-26 18:33:51 +00002766// cmn r0, r1
2767// mov r0, #0
2768// it ls
2769// mov r0, #1
2770//
2771// However, the CMN gives the *opposite* result when r1 is 0. This is because
2772// the carry flag is set in the CMP case but not in the CMN case. In short, the
2773// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2774// value of r0 and the carry bit (because the "carry bit" parameter to
2775// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2776// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2777// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2778// parameter to AddWithCarry is defined as 0).
2779//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002780// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002781//
2782// x = 0
2783// ~x = 0xFFFF FFFF
2784// ~x + 1 = 0x1 0000 0000
2785// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2786//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002787// Therefore, we should disable CMN when comparing against zero, until we can
2788// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2789// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002790//
2791// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2792//
2793// This is related to <rdar://problem/7569620>.
2794//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002795//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2796// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002797
Evan Chenga8e29892007-01-19 07:51:42 +00002798// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002799defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002800 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002801 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002802defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002803 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002804 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002805
David Goodwinc0309b42009-06-29 15:33:01 +00002806defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002807 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002808 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2809defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002810 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002811 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002812
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002813//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2814// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002815
David Goodwinc0309b42009-06-29 15:33:01 +00002816def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002817 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002818
Evan Cheng218977b2010-07-13 19:27:42 +00002819// Pseudo i64 compares for some floating point compares.
2820let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2821 Defs = [CPSR] in {
2822def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002823 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002824 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002825 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2826
2827def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002828 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002829 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2830} // usesCustomInserter
2831
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002832
Evan Chenga8e29892007-01-19 07:51:42 +00002833// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002834// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002835// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002836// FIXME: These should all be pseudo-instructions that get expanded to
2837// the normal MOV instructions. That would fix the dependency on
2838// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002839let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002840def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2841 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2842 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2843 RegConstraint<"$false = $Rd">, UnaryDP {
2844 bits<4> Rd;
2845 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002846 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002847 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002848 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002849 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002850 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002851}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002852
Jim Grosbach27e90082010-10-29 19:28:17 +00002853def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2854 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2855 "mov", "\t$Rd, $shift",
2856 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2857 RegConstraint<"$false = $Rd">, UnaryDP {
2858 bits<4> Rd;
2859 bits<4> Rn;
2860 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002861 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002862 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002863 let Inst{19-16} = Rn;
2864 let Inst{15-12} = Rd;
2865 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002866}
2867
Jim Grosbach27e90082010-10-29 19:28:17 +00002868def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2869 DPFrm, IIC_iMOVi,
2870 "movw", "\t$Rd, $imm",
2871 []>,
2872 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2873 UnaryDP {
2874 bits<4> Rd;
2875 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002876 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002877 let Inst{20} = 0;
2878 let Inst{19-16} = imm{15-12};
2879 let Inst{15-12} = Rd;
2880 let Inst{11-0} = imm{11-0};
2881}
2882
2883def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2884 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2885 "mov", "\t$Rd, $imm",
2886 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2887 RegConstraint<"$false = $Rd">, UnaryDP {
2888 bits<4> Rd;
2889 bits<12> imm;
2890 let Inst{25} = 1;
2891 let Inst{20} = 0;
2892 let Inst{19-16} = 0b0000;
2893 let Inst{15-12} = Rd;
2894 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002895}
Owen Andersonf523e472010-09-23 23:45:25 +00002896} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002897
Jim Grosbach3728e962009-12-10 00:11:09 +00002898//===----------------------------------------------------------------------===//
2899// Atomic operations intrinsics
2900//
2901
Bob Wilsonf74a4292010-10-30 00:54:37 +00002902def memb_opt : Operand<i32> {
2903 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002904}
Jim Grosbach3728e962009-12-10 00:11:09 +00002905
Bob Wilsonf74a4292010-10-30 00:54:37 +00002906// memory barriers protect the atomic sequences
2907let hasSideEffects = 1 in {
2908def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2909 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2910 Requires<[IsARM, HasDB]> {
2911 bits<4> opt;
2912 let Inst{31-4} = 0xf57ff05;
2913 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002914}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002915
Johnny Chen7def14f2010-08-11 23:35:12 +00002916def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002917 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002918 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002919 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002920 // FIXME: add encoding
2921}
Jim Grosbach3728e962009-12-10 00:11:09 +00002922}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002923
Bob Wilsonf74a4292010-10-30 00:54:37 +00002924def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2925 "dsb", "\t$opt",
2926 [/* For disassembly only; pattern left blank */]>,
2927 Requires<[IsARM, HasDB]> {
2928 bits<4> opt;
2929 let Inst{31-4} = 0xf57ff04;
2930 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002931}
2932
Johnny Chenfd6037d2010-02-18 00:19:08 +00002933// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002934def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2935 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002936 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002937 let Inst{3-0} = 0b1111;
2938}
2939
Jim Grosbach66869102009-12-11 18:52:41 +00002940let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002941 let Uses = [CPSR] in {
2942 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002944 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2945 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002946 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002947 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2948 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002950 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2951 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002953 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2954 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2957 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002959 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2960 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002961 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002962 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2963 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002965 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2966 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002968 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2969 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002971 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2972 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002973 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002974 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2975 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002976 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002977 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2978 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002979 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002980 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2981 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002982 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002983 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2984 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002985 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002986 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2987 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002988 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002989 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2990 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002991 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002992 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2993 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002994 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002995 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2996
2997 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3000 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3003 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003004 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003005 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3006
Jim Grosbache801dc42009-12-12 01:40:06 +00003007 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3010 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003012 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3013 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003015 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3016}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003017}
3018
3019let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003020def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3021 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003022 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003023def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3024 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003025 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003026def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3027 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003028 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003029def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003030 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003031 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003032 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003033}
3034
Jim Grosbach86875a22010-10-29 19:58:57 +00003035let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3036def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003037 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003038 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003039 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003040def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003041 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003042 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003043 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003044def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003045 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003046 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003047 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003048def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3049 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003050 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003051 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003052 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003053}
3054
Johnny Chenb9436272010-02-17 22:37:58 +00003055// Clear-Exclusive is for disassembly only.
3056def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3057 [/* For disassembly only; pattern left blank */]>,
3058 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003059 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003060}
3061
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003062// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3063let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003064def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3065 [/* For disassembly only; pattern left blank */]>;
3066def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3067 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003068}
3069
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003070//===----------------------------------------------------------------------===//
3071// TLS Instructions
3072//
3073
3074// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003075// FIXME: This needs to be a pseudo of some sort so that we can get the
3076// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003077let isCall = 1,
3078 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003079 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003080 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003081 [(set R0, ARMthread_pointer)]>;
3082}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003083
Evan Chenga8e29892007-01-19 07:51:42 +00003084//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003085// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003086// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003087// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003088// Since by its nature we may be coming from some other function to get
3089// here, and we're using the stack frame for the containing function to
3090// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003091// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003092// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003093// except for our own input by listing the relevant registers in Defs. By
3094// doing so, we also cause the prologue/epilogue code to actively preserve
3095// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003096// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003097//
3098// These are pseudo-instructions and are lowered to individual MC-insts, so
3099// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003100let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003101 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3102 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003103 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003104 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003105 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003106 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003107 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003108 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3109 Requires<[IsARM, HasVFP2]>;
3110}
3111
3112let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003113 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3114 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003115 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3116 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003117 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003118 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3119 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003120}
3121
Jim Grosbach5eb19512010-05-22 01:06:18 +00003122// FIXME: Non-Darwin version(s)
3123let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3124 Defs = [ R7, LR, SP ] in {
3125def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3126 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003127 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003128 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3129 Requires<[IsARM, IsDarwin]>;
3130}
3131
Jim Grosbache4ad3872010-10-19 23:27:08 +00003132// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003133// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003134// handled when the pseudo is expanded (which happens before any passes
3135// that need the instruction size).
3136let isBarrier = 1, hasSideEffects = 1 in
3137def Int_eh_sjlj_dispatchsetup :
3138 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3139 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3140 Requires<[IsDarwin]>;
3141
Jim Grosbach0e0da732009-05-12 23:59:14 +00003142//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003143// Non-Instruction Patterns
3144//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003145
Evan Chenga8e29892007-01-19 07:51:42 +00003146// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003147
Evan Chenga8e29892007-01-19 07:51:42 +00003148// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003149// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003150let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003151def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3152 IIC_iMOVix2, "",
3153 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003154 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003155
Evan Chenga8e29892007-01-19 07:51:42 +00003156def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003157 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3158 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003159def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003160 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3161 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003162def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3163 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3164 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003165def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3166 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3167 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003168
Evan Cheng5adb66a2009-09-28 09:14:39 +00003169// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003170// This is a single pseudo instruction, the benefit is that it can be remat'd
3171// as a single unit instead of having to handle reg inputs.
3172// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003173let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003174def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3175 [(set GPR:$dst, (i32 imm:$src))]>,
3176 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003177
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003178// ConstantPool, GlobalAddress, and JumpTable
3179def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3180 Requires<[IsARM, DontUseMovt]>;
3181def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3182def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3183 Requires<[IsARM, UseMovt]>;
3184def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3185 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3186
Evan Chenga8e29892007-01-19 07:51:42 +00003187// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003188
Dale Johannesen51e28e62010-06-03 21:09:53 +00003189// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003190def : ARMPat<(ARMtcret tcGPR:$dst),
3191 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003192
3193def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3194 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3195
3196def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3197 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3198
Dale Johannesen38d5f042010-06-15 22:24:08 +00003199def : ARMPat<(ARMtcret tcGPR:$dst),
3200 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003201
3202def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3203 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3204
3205def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3206 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003207
Evan Chenga8e29892007-01-19 07:51:42 +00003208// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003209def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003210 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003211def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003212 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003213
Evan Chenga8e29892007-01-19 07:51:42 +00003214// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003215def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3216def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003217
Evan Chenga8e29892007-01-19 07:51:42 +00003218// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003219def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3220def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3221def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3222def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3223
Evan Chenga8e29892007-01-19 07:51:42 +00003224def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003225
Evan Cheng83b5cf02008-11-05 23:22:34 +00003226def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3227def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3228
Evan Cheng34b12d22007-01-19 20:27:35 +00003229// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003230def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3231 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003232 (SMULBB GPR:$a, GPR:$b)>;
3233def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3234 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003235def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3236 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003237 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003238def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3241 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003242 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003243def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003244 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003245def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3246 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003247 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003248def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMULWB GPR:$a, GPR:$b)>;
3250
3251def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3253 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3255def : ARMV5TEPat<(add GPR:$acc,
3256 (mul sext_16_node:$a, sext_16_node:$b)),
3257 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3258def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003259 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3260 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3262def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003263 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3265def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003266 (mul (sra GPR:$a, (i32 16)),
3267 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003268 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3269def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003270 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003271 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3272def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003273 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3274 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003275 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3276def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003277 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003278 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3279
Evan Chenga8e29892007-01-19 07:51:42 +00003280//===----------------------------------------------------------------------===//
3281// Thumb Support
3282//
3283
3284include "ARMInstrThumb.td"
3285
3286//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003287// Thumb2 Support
3288//
3289
3290include "ARMInstrThumb2.td"
3291
3292//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003293// Floating Point Support
3294//
3295
3296include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
3298//===----------------------------------------------------------------------===//
3299// Advanced SIMD (NEON) Support
3300//
3301
3302include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003303
3304//===----------------------------------------------------------------------===//
3305// Coprocessor Instructions. For disassembly only.
3306//
3307
3308def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3309 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3310 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3311 [/* For disassembly only; pattern left blank */]> {
3312 let Inst{4} = 0;
3313}
3314
3315def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3316 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3317 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3318 [/* For disassembly only; pattern left blank */]> {
3319 let Inst{31-28} = 0b1111;
3320 let Inst{4} = 0;
3321}
3322
Johnny Chen64dfb782010-02-16 20:04:27 +00003323class ACI<dag oops, dag iops, string opc, string asm>
3324 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3325 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3326 let Inst{27-25} = 0b110;
3327}
3328
3329multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3330
3331 def _OFFSET : ACI<(outs),
3332 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3333 opc, "\tp$cop, cr$CRd, $addr"> {
3334 let Inst{31-28} = op31_28;
3335 let Inst{24} = 1; // P = 1
3336 let Inst{21} = 0; // W = 0
3337 let Inst{22} = 0; // D = 0
3338 let Inst{20} = load;
3339 }
3340
3341 def _PRE : ACI<(outs),
3342 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3343 opc, "\tp$cop, cr$CRd, $addr!"> {
3344 let Inst{31-28} = op31_28;
3345 let Inst{24} = 1; // P = 1
3346 let Inst{21} = 1; // W = 1
3347 let Inst{22} = 0; // D = 0
3348 let Inst{20} = load;
3349 }
3350
3351 def _POST : ACI<(outs),
3352 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3353 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3354 let Inst{31-28} = op31_28;
3355 let Inst{24} = 0; // P = 0
3356 let Inst{21} = 1; // W = 1
3357 let Inst{22} = 0; // D = 0
3358 let Inst{20} = load;
3359 }
3360
3361 def _OPTION : ACI<(outs),
3362 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3363 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3364 let Inst{31-28} = op31_28;
3365 let Inst{24} = 0; // P = 0
3366 let Inst{23} = 1; // U = 1
3367 let Inst{21} = 0; // W = 0
3368 let Inst{22} = 0; // D = 0
3369 let Inst{20} = load;
3370 }
3371
3372 def L_OFFSET : ACI<(outs),
3373 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003374 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003375 let Inst{31-28} = op31_28;
3376 let Inst{24} = 1; // P = 1
3377 let Inst{21} = 0; // W = 0
3378 let Inst{22} = 1; // D = 1
3379 let Inst{20} = load;
3380 }
3381
3382 def L_PRE : ACI<(outs),
3383 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003384 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003385 let Inst{31-28} = op31_28;
3386 let Inst{24} = 1; // P = 1
3387 let Inst{21} = 1; // W = 1
3388 let Inst{22} = 1; // D = 1
3389 let Inst{20} = load;
3390 }
3391
3392 def L_POST : ACI<(outs),
3393 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003394 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003395 let Inst{31-28} = op31_28;
3396 let Inst{24} = 0; // P = 0
3397 let Inst{21} = 1; // W = 1
3398 let Inst{22} = 1; // D = 1
3399 let Inst{20} = load;
3400 }
3401
3402 def L_OPTION : ACI<(outs),
3403 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003404 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003405 let Inst{31-28} = op31_28;
3406 let Inst{24} = 0; // P = 0
3407 let Inst{23} = 1; // U = 1
3408 let Inst{21} = 0; // W = 0
3409 let Inst{22} = 1; // D = 1
3410 let Inst{20} = load;
3411 }
3412}
3413
3414defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3415defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3416defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3417defm STC2 : LdStCop<0b1111, 0, "stc2">;
3418
Johnny Chen906d57f2010-02-12 01:44:23 +00003419def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3420 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3421 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3422 [/* For disassembly only; pattern left blank */]> {
3423 let Inst{20} = 0;
3424 let Inst{4} = 1;
3425}
3426
3427def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3428 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3429 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3430 [/* For disassembly only; pattern left blank */]> {
3431 let Inst{31-28} = 0b1111;
3432 let Inst{20} = 0;
3433 let Inst{4} = 1;
3434}
3435
3436def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3437 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3438 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3439 [/* For disassembly only; pattern left blank */]> {
3440 let Inst{20} = 1;
3441 let Inst{4} = 1;
3442}
3443
3444def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3445 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3446 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3447 [/* For disassembly only; pattern left blank */]> {
3448 let Inst{31-28} = 0b1111;
3449 let Inst{20} = 1;
3450 let Inst{4} = 1;
3451}
3452
3453def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3454 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3455 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3456 [/* For disassembly only; pattern left blank */]> {
3457 let Inst{23-20} = 0b0100;
3458}
3459
3460def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3461 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3462 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3463 [/* For disassembly only; pattern left blank */]> {
3464 let Inst{31-28} = 0b1111;
3465 let Inst{23-20} = 0b0100;
3466}
3467
3468def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3469 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3470 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3471 [/* For disassembly only; pattern left blank */]> {
3472 let Inst{23-20} = 0b0101;
3473}
3474
3475def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3476 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3477 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3478 [/* For disassembly only; pattern left blank */]> {
3479 let Inst{31-28} = 0b1111;
3480 let Inst{23-20} = 0b0101;
3481}
3482
Johnny Chenb98e1602010-02-12 18:55:33 +00003483//===----------------------------------------------------------------------===//
3484// Move between special register and ARM core register -- for disassembly only
3485//
3486
3487def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3488 [/* For disassembly only; pattern left blank */]> {
3489 let Inst{23-20} = 0b0000;
3490 let Inst{7-4} = 0b0000;
3491}
3492
3493def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3494 [/* For disassembly only; pattern left blank */]> {
3495 let Inst{23-20} = 0b0100;
3496 let Inst{7-4} = 0b0000;
3497}
3498
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003499def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3500 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003501 [/* For disassembly only; pattern left blank */]> {
3502 let Inst{23-20} = 0b0010;
3503 let Inst{7-4} = 0b0000;
3504}
3505
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003506def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3507 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003508 [/* For disassembly only; pattern left blank */]> {
3509 let Inst{23-20} = 0b0010;
3510 let Inst{7-4} = 0b0000;
3511}
3512
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003513def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3514 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003515 [/* For disassembly only; pattern left blank */]> {
3516 let Inst{23-20} = 0b0110;
3517 let Inst{7-4} = 0b0000;
3518}
3519
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003520def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3521 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003522 [/* For disassembly only; pattern left blank */]> {
3523 let Inst{23-20} = 0b0110;
3524 let Inst{7-4} = 0b0000;
3525}