blob: e8ae51f3636a997b2957b7f18bfdf709ced4ecb7 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002846 case X86ISD::UNPCKLP:
2847 case X86ISD::PUNPCKL:
2848 case X86ISD::UNPCKHP:
2849 case X86ISD::PUNPCKH:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002850 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002851 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002852 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002853 return true;
2854 }
2855 return false;
2856}
2857
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002858static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002859 SDValue V1, SelectionDAG &DAG) {
2860 switch(Opc) {
2861 default: llvm_unreachable("Unknown x86 shuffle node");
2862 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002863 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002864 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002865 return DAG.getNode(Opc, dl, VT, V1);
2866 }
2867
2868 return SDValue();
2869}
2870
2871static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002872 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002873 switch(Opc) {
2874 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002875 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002876 case X86ISD::PSHUFHW:
2877 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002878 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002879 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002880 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2881 }
2882
2883 return SDValue();
2884}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002885
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002886static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2887 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2888 switch(Opc) {
2889 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002890 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002891 case X86ISD::SHUFPD:
2892 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002893 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002894 return DAG.getNode(Opc, dl, VT, V1, V2,
2895 DAG.getConstant(TargetMask, MVT::i8));
2896 }
2897 return SDValue();
2898}
2899
2900static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2901 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2902 switch(Opc) {
2903 default: llvm_unreachable("Unknown x86 shuffle node");
2904 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002905 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002906 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002907 case X86ISD::MOVLPS:
2908 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002909 case X86ISD::MOVSS:
2910 case X86ISD::MOVSD:
Craig Topper06cb6802011-11-26 20:47:44 +00002911 case X86ISD::UNPCKLP:
2912 case X86ISD::PUNPCKL:
2913 case X86ISD::UNPCKHP:
2914 case X86ISD::PUNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002915 return DAG.getNode(Opc, dl, VT, V1, V2);
2916 }
2917 return SDValue();
2918}
2919
Dan Gohmand858e902010-04-17 15:26:15 +00002920SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002921 MachineFunction &MF = DAG.getMachineFunction();
2922 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2923 int ReturnAddrIndex = FuncInfo->getRAIndex();
2924
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002925 if (ReturnAddrIndex == 0) {
2926 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002927 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002928 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002929 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002930 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002931 }
2932
Evan Cheng25ab6902006-09-08 06:48:29 +00002933 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002934}
2935
2936
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002937bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2938 bool hasSymbolicDisplacement) {
2939 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002940 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002941 return false;
2942
2943 // If we don't have a symbolic displacement - we don't have any extra
2944 // restrictions.
2945 if (!hasSymbolicDisplacement)
2946 return true;
2947
2948 // FIXME: Some tweaks might be needed for medium code model.
2949 if (M != CodeModel::Small && M != CodeModel::Kernel)
2950 return false;
2951
2952 // For small code model we assume that latest object is 16MB before end of 31
2953 // bits boundary. We may also accept pretty large negative constants knowing
2954 // that all objects are in the positive half of address space.
2955 if (M == CodeModel::Small && Offset < 16*1024*1024)
2956 return true;
2957
2958 // For kernel code model we know that all object resist in the negative half
2959 // of 32bits address space. We may not accept negative offsets, since they may
2960 // be just off and we may accept pretty large positive ones.
2961 if (M == CodeModel::Kernel && Offset > 0)
2962 return true;
2963
2964 return false;
2965}
2966
Evan Chengef41ff62011-06-23 17:54:54 +00002967/// isCalleePop - Determines whether the callee is required to pop its
2968/// own arguments. Callee pop is necessary to support tail calls.
2969bool X86::isCalleePop(CallingConv::ID CallingConv,
2970 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2971 if (IsVarArg)
2972 return false;
2973
2974 switch (CallingConv) {
2975 default:
2976 return false;
2977 case CallingConv::X86_StdCall:
2978 return !is64Bit;
2979 case CallingConv::X86_FastCall:
2980 return !is64Bit;
2981 case CallingConv::X86_ThisCall:
2982 return !is64Bit;
2983 case CallingConv::Fast:
2984 return TailCallOpt;
2985 case CallingConv::GHC:
2986 return TailCallOpt;
2987 }
2988}
2989
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002990/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2991/// specific condition code, returning the condition code and the LHS/RHS of the
2992/// comparison to make.
2993static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2994 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002995 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002996 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2997 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2998 // X > -1 -> X == 0, jump !sign.
2999 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003000 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003001 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3002 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003003 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003004 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003005 // X < 1 -> X <= 0
3006 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003007 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003008 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003010
Evan Chengd9558e02006-01-06 00:43:03 +00003011 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003012 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003013 case ISD::SETEQ: return X86::COND_E;
3014 case ISD::SETGT: return X86::COND_G;
3015 case ISD::SETGE: return X86::COND_GE;
3016 case ISD::SETLT: return X86::COND_L;
3017 case ISD::SETLE: return X86::COND_LE;
3018 case ISD::SETNE: return X86::COND_NE;
3019 case ISD::SETULT: return X86::COND_B;
3020 case ISD::SETUGT: return X86::COND_A;
3021 case ISD::SETULE: return X86::COND_BE;
3022 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003023 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003025
Chris Lattner4c78e022008-12-23 23:42:27 +00003026 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003027
Chris Lattner4c78e022008-12-23 23:42:27 +00003028 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003029 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3030 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003031 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3032 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003033 }
3034
Chris Lattner4c78e022008-12-23 23:42:27 +00003035 switch (SetCCOpcode) {
3036 default: break;
3037 case ISD::SETOLT:
3038 case ISD::SETOLE:
3039 case ISD::SETUGT:
3040 case ISD::SETUGE:
3041 std::swap(LHS, RHS);
3042 break;
3043 }
3044
3045 // On a floating point condition, the flags are set as follows:
3046 // ZF PF CF op
3047 // 0 | 0 | 0 | X > Y
3048 // 0 | 0 | 1 | X < Y
3049 // 1 | 0 | 0 | X == Y
3050 // 1 | 1 | 1 | unordered
3051 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003052 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003053 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 case ISD::SETOLT: // flipped
3056 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003058 case ISD::SETOLE: // flipped
3059 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 case ISD::SETUGT: // flipped
3062 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003063 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 case ISD::SETUGE: // flipped
3065 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003067 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003068 case ISD::SETNE: return X86::COND_NE;
3069 case ISD::SETUO: return X86::COND_P;
3070 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003071 case ISD::SETOEQ:
3072 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003073 }
Evan Chengd9558e02006-01-06 00:43:03 +00003074}
3075
Evan Cheng4a460802006-01-11 00:33:36 +00003076/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3077/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003078/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003079static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003080 switch (X86CC) {
3081 default:
3082 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003083 case X86::COND_B:
3084 case X86::COND_BE:
3085 case X86::COND_E:
3086 case X86::COND_P:
3087 case X86::COND_A:
3088 case X86::COND_AE:
3089 case X86::COND_NE:
3090 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003091 return true;
3092 }
3093}
3094
Evan Chengeb2f9692009-10-27 19:56:55 +00003095/// isFPImmLegal - Returns true if the target can instruction select the
3096/// specified FP immediate natively. If false, the legalizer will
3097/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003098bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003099 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3100 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3101 return true;
3102 }
3103 return false;
3104}
3105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3107/// the specified range (L, H].
3108static bool isUndefOrInRange(int Val, int Low, int Hi) {
3109 return (Val < 0) || (Val >= Low && Val < Hi);
3110}
3111
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003112/// isUndefOrInRange - Return true if every element in Mask, begining
3113/// from position Pos and ending in Pos+Size, falls within the specified
3114/// range (L, L+Pos]. or is undef.
3115static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3116 int Pos, int Size, int Low, int Hi) {
3117 for (int i = Pos, e = Pos+Size; i != e; ++i)
3118 if (!isUndefOrInRange(Mask[i], Low, Hi))
3119 return false;
3120 return true;
3121}
3122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3124/// specified value.
3125static bool isUndefOrEqual(int Val, int CmpVal) {
3126 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003127 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003129}
3130
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003131/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3132/// from position Pos and ending in Pos+Size, falls within the specified
3133/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003134static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3135 int Pos, int Size, int Low) {
3136 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3137 if (!isUndefOrEqual(Mask[i], Low))
3138 return false;
3139 return true;
3140}
3141
Nate Begeman9008ca62009-04-27 18:41:29 +00003142/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3143/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3144/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003145static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003146 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 return (Mask[0] < 2 && Mask[1] < 2);
3150 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003151}
3152
Nate Begeman9008ca62009-04-27 18:41:29 +00003153bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003154 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 N->getMask(M);
3156 return ::isPSHUFDMask(M, N->getValueType(0));
3157}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3160/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003161static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003163 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 // Lower quadword copied in order or undef.
3166 for (int i = 0; i != 4; ++i)
3167 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Evan Cheng506d3df2006-03-29 23:07:14 +00003170 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 for (int i = 4; i != 8; ++i)
3172 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003173 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003174
Evan Cheng506d3df2006-03-29 23:07:14 +00003175 return true;
3176}
3177
Nate Begeman9008ca62009-04-27 18:41:29 +00003178bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003179 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 N->getMask(M);
3181 return ::isPSHUFHWMask(M, N->getValueType(0));
3182}
Evan Cheng506d3df2006-03-29 23:07:14 +00003183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3185/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003186static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003188 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003189
Rafael Espindola15684b22009-04-24 12:40:33 +00003190 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 for (int i = 4; i != 8; ++i)
3192 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003193 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003194
Rafael Espindola15684b22009-04-24 12:40:33 +00003195 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 for (int i = 0; i != 4; ++i)
3197 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003201}
3202
Nate Begeman9008ca62009-04-27 18:41:29 +00003203bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003204 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 N->getMask(M);
3206 return ::isPSHUFLWMask(M, N->getValueType(0));
3207}
3208
Nate Begemana09008b2009-10-19 02:17:23 +00003209/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PALIGNR.
3211static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003212 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003213 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003214 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3215 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003216
Nate Begemana09008b2009-10-19 02:17:23 +00003217 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003218 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003219 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003220
Nate Begemana09008b2009-10-19 02:17:23 +00003221 for (i = 0; i != e; ++i)
3222 if (Mask[i] >= 0)
3223 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003224
Nate Begemana09008b2009-10-19 02:17:23 +00003225 // All undef, not a palignr.
3226 if (i == e)
3227 return false;
3228
Eli Friedman63f8dde2011-07-25 21:36:45 +00003229 // Make sure we're shifting in the right direction.
3230 if (Mask[i] <= i)
3231 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003232
3233 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003234
Nate Begemana09008b2009-10-19 02:17:23 +00003235 // Check the rest of the elements to see if they are consecutive.
3236 for (++i; i != e; ++i) {
3237 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003238 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003239 return false;
3240 }
3241 return true;
3242}
3243
Craig Topper9d7025b2011-11-27 21:41:12 +00003244/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003245/// specifies a shuffle of elements that is suitable for input to 256-bit
3246/// VSHUFPSY.
Craig Topper9d7025b2011-11-27 21:41:12 +00003247static bool isVSHUFPYMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003248 const X86Subtarget *Subtarget) {
3249 int NumElems = VT.getVectorNumElements();
3250
3251 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3252 return false;
3253
Craig Topper9d7025b2011-11-27 21:41:12 +00003254 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003255 return false;
3256
3257 // VSHUFPSY divides the resulting vector into 4 chunks.
3258 // The sources are also splitted into 4 chunks, and each destination
3259 // chunk must come from a different source chunk.
3260 //
3261 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3262 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3263 //
3264 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3265 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3266 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003267 // VSHUFPDY divides the resulting vector into 4 chunks.
3268 // The sources are also splitted into 4 chunks, and each destination
3269 // chunk must come from a different source chunk.
3270 //
3271 // SRC1 => X3 X2 X1 X0
3272 // SRC2 => Y3 Y2 Y1 Y0
3273 //
3274 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3275 //
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003276 int QuarterSize = NumElems/4;
3277 int HalfSize = QuarterSize*2;
3278 for (int i = 0; i < QuarterSize; ++i)
3279 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3280 return false;
3281 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3282 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3283 return false;
3284
Craig Topper9d7025b2011-11-27 21:41:12 +00003285 // For VSHUFPSY, the mask of the second half must be the same as the first
3286 // but with // the appropriate offsets. This works in the same way as
3287 // VPERMILPS // works with masks.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003288 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3289 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3290 return false;
Craig Topper9d7025b2011-11-27 21:41:12 +00003291 if (NumElems == 4)
3292 continue;
3293 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003294 int FstHalfIdx = i-HalfSize;
3295 if (Mask[FstHalfIdx] < 0)
3296 continue;
3297 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3298 return false;
3299 }
3300 for (int i = QuarterSize*3; i < NumElems; ++i) {
3301 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3302 return false;
3303 int FstHalfIdx = i-HalfSize;
Craig Topper9d7025b2011-11-27 21:41:12 +00003304 if (NumElems == 4)
3305 continue;
3306 // VSHUFPSY handling
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003307 if (Mask[FstHalfIdx] < 0)
3308 continue;
3309 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3310 return false;
3311
3312 }
3313
3314 return true;
3315}
3316
Craig Topper9d7025b2011-11-27 21:41:12 +00003317/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3318/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
3319static unsigned getShuffleVSHUFPYImmediate(SDNode *N) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003320 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3321 EVT VT = SVOp->getValueType(0);
3322 int NumElems = VT.getVectorNumElements();
3323
Craig Topper9d7025b2011-11-27 21:41:12 +00003324 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3325 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326
3327 int HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003328 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003329 unsigned Mask = 0;
3330 for (int i = 0; i != NumElems ; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003331 int Elt = SVOp->getMaskElt(i);
3332 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003334 Elt %= HalfSize;
3335 unsigned Shamt = i;
3336 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3337 if (NumElems == 8) Shamt %= HalfSize;
3338 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003339 }
3340
3341 return Mask;
3342}
3343
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003344/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3345/// the two vector operands have swapped position.
3346static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3347 unsigned NumElems = VT.getVectorNumElements();
3348 for (unsigned i = 0; i != NumElems; ++i) {
3349 int idx = Mask[i];
3350 if (idx < 0)
3351 continue;
3352 else if (idx < (int)NumElems)
3353 Mask[i] = idx + NumElems;
3354 else
3355 Mask[i] = idx - NumElems;
3356 }
3357}
3358
3359/// isCommutedVSHUFP() - Return true if swapping operands will
3360/// allow to use the "vshufpd" or "vshufps" instruction
3361/// for 256-bit vectors
3362static bool isCommutedVSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3363 const X86Subtarget *Subtarget) {
3364
3365 unsigned NumElems = VT.getVectorNumElements();
3366 if ((VT.getSizeInBits() != 256) || ((NumElems != 4) && (NumElems != 8)))
3367 return false;
3368
3369 SmallVector<int, 8> CommutedMask;
3370 for (unsigned i = 0; i < NumElems; ++i)
3371 CommutedMask.push_back(Mask[i]);
3372
3373 CommuteVectorShuffleMask(CommutedMask, VT);
Craig Topper9d7025b2011-11-27 21:41:12 +00003374 return isVSHUFPYMask(CommutedMask, VT, Subtarget);
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003375}
3376
3377
Evan Cheng14aed5e2006-03-24 01:18:28 +00003378/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003379/// specifies a shuffle of elements that is suitable for input to 128-bit
3380/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003381static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003383
3384 if (VT.getSizeInBits() != 128)
3385 return false;
3386
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 if (NumElems != 2 && NumElems != 4)
3388 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003389
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 int Half = NumElems / 2;
3391 for (int i = 0; i < Half; ++i)
3392 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003393 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 for (int i = Half; i < NumElems; ++i)
3395 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003396 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003397
Evan Cheng14aed5e2006-03-24 01:18:28 +00003398 return true;
3399}
3400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3402 SmallVector<int, 8> M;
3403 N->getMask(M);
3404 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003405}
3406
Evan Cheng213d2cf2007-05-17 18:45:50 +00003407/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003408/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3409/// half elements to come from vector 1 (which would equal the dest.) and
3410/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003411static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003413
3414 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003416
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 int Half = NumElems / 2;
3418 for (int i = 0; i < Half; ++i)
3419 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003420 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 for (int i = Half; i < NumElems; ++i)
3422 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003423 return false;
3424 return true;
3425}
3426
Nate Begeman9008ca62009-04-27 18:41:29 +00003427static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3428 SmallVector<int, 8> M;
3429 N->getMask(M);
3430 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003431}
3432
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003433/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3434/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003435bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003436 EVT VT = N->getValueType(0);
3437 unsigned NumElems = VT.getVectorNumElements();
3438
3439 if (VT.getSizeInBits() != 128)
3440 return false;
3441
3442 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003443 return false;
3444
Evan Cheng2064a2b2006-03-28 06:50:32 +00003445 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3447 isUndefOrEqual(N->getMaskElt(1), 7) &&
3448 isUndefOrEqual(N->getMaskElt(2), 2) &&
3449 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003450}
3451
Nate Begeman0b10b912009-11-07 23:17:15 +00003452/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3453/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3454/// <2, 3, 2, 3>
3455bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003456 EVT VT = N->getValueType(0);
3457 unsigned NumElems = VT.getVectorNumElements();
3458
3459 if (VT.getSizeInBits() != 128)
3460 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003461
Nate Begeman0b10b912009-11-07 23:17:15 +00003462 if (NumElems != 4)
3463 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003464
Nate Begeman0b10b912009-11-07 23:17:15 +00003465 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003466 isUndefOrEqual(N->getMaskElt(1), 3) &&
3467 isUndefOrEqual(N->getMaskElt(2), 2) &&
3468 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003469}
3470
Evan Cheng5ced1d82006-04-06 23:23:56 +00003471/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3472/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003473bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3474 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
Evan Cheng5ced1d82006-04-06 23:23:56 +00003476 if (NumElems != 2 && NumElems != 4)
3477 return false;
3478
Evan Chengc5cdff22006-04-07 21:53:05 +00003479 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003480 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003481 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003482
Evan Chengc5cdff22006-04-07 21:53:05 +00003483 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
3487 return true;
3488}
3489
Nate Begeman0b10b912009-11-07 23:17:15 +00003490/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3491/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3492bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003494
David Greenea20244d2011-03-02 17:23:43 +00003495 if ((NumElems != 2 && NumElems != 4)
3496 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003497 return false;
3498
Evan Chengc5cdff22006-04-07 21:53:05 +00003499 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003500 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003501 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003502
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 for (unsigned i = 0; i < NumElems/2; ++i)
3504 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003505 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003506
3507 return true;
3508}
3509
Evan Cheng0038e592006-03-28 00:39:58 +00003510/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3511/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003512static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003513 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003515
3516 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3517 "Unsupported vector type for unpckh");
3518
Craig Topper6347e862011-11-21 06:57:39 +00003519 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003520 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003521 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003522
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003523 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3524 // independently on 128-bit lanes.
3525 unsigned NumLanes = VT.getSizeInBits()/128;
3526 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003527
3528 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003529 unsigned End = NumLaneElts;
3530 for (unsigned s = 0; s < NumLanes; ++s) {
3531 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003532 i != End;
3533 i += 2, ++j) {
3534 int BitI = Mask[i];
3535 int BitI1 = Mask[i+1];
3536 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003537 return false;
David Greenea20244d2011-03-02 17:23:43 +00003538 if (V2IsSplat) {
3539 if (!isUndefOrEqual(BitI1, NumElts))
3540 return false;
3541 } else {
3542 if (!isUndefOrEqual(BitI1, j + NumElts))
3543 return false;
3544 }
Evan Cheng39623da2006-04-20 08:58:49 +00003545 }
David Greenea20244d2011-03-02 17:23:43 +00003546 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003547 Start += NumLaneElts;
3548 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003549 }
David Greenea20244d2011-03-02 17:23:43 +00003550
Evan Cheng0038e592006-03-28 00:39:58 +00003551 return true;
3552}
3553
Craig Topper6347e862011-11-21 06:57:39 +00003554bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 SmallVector<int, 8> M;
3556 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003557 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003558}
3559
Evan Cheng4fcb9222006-03-28 02:43:26 +00003560/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3561/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003562static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003563 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003565
3566 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3567 "Unsupported vector type for unpckh");
3568
Craig Topper6347e862011-11-21 06:57:39 +00003569 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003570 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003571 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003572
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003573 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3574 // independently on 128-bit lanes.
3575 unsigned NumLanes = VT.getSizeInBits()/128;
3576 unsigned NumLaneElts = NumElts/NumLanes;
3577
3578 unsigned Start = 0;
3579 unsigned End = NumLaneElts;
3580 for (unsigned l = 0; l != NumLanes; ++l) {
3581 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3582 i != End; i += 2, ++j) {
3583 int BitI = Mask[i];
3584 int BitI1 = Mask[i+1];
3585 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003586 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003587 if (V2IsSplat) {
3588 if (isUndefOrEqual(BitI1, NumElts))
3589 return false;
3590 } else {
3591 if (!isUndefOrEqual(BitI1, j+NumElts))
3592 return false;
3593 }
Evan Cheng39623da2006-04-20 08:58:49 +00003594 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003595 // Process the next 128 bits.
3596 Start += NumLaneElts;
3597 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003598 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003599 return true;
3600}
3601
Craig Topper6347e862011-11-21 06:57:39 +00003602bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003603 SmallVector<int, 8> M;
3604 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003605 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003606}
3607
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003608/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3609/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3610/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003611static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003613 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003614 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003615
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003616 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3617 // FIXME: Need a better way to get rid of this, there's no latency difference
3618 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3619 // the former later. We should also remove the "_undef" special mask.
3620 if (NumElems == 4 && VT.getSizeInBits() == 256)
3621 return false;
3622
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003623 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3624 // independently on 128-bit lanes.
3625 unsigned NumLanes = VT.getSizeInBits() / 128;
3626 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003627
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003628 for (unsigned s = 0; s < NumLanes; ++s) {
3629 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3630 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003631 i += 2, ++j) {
3632 int BitI = Mask[i];
3633 int BitI1 = Mask[i+1];
3634
3635 if (!isUndefOrEqual(BitI, j))
3636 return false;
3637 if (!isUndefOrEqual(BitI1, j))
3638 return false;
3639 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003640 }
David Greenea20244d2011-03-02 17:23:43 +00003641
Rafael Espindola15684b22009-04-24 12:40:33 +00003642 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003643}
3644
Nate Begeman9008ca62009-04-27 18:41:29 +00003645bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3646 SmallVector<int, 8> M;
3647 N->getMask(M);
3648 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3649}
3650
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003651/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3652/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3653/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003654static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003656 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3657 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003658
Nate Begeman9008ca62009-04-27 18:41:29 +00003659 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3660 int BitI = Mask[i];
3661 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003662 if (!isUndefOrEqual(BitI, j))
3663 return false;
3664 if (!isUndefOrEqual(BitI1, j))
3665 return false;
3666 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003667 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003668}
3669
Nate Begeman9008ca62009-04-27 18:41:29 +00003670bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3671 SmallVector<int, 8> M;
3672 N->getMask(M);
3673 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3674}
3675
Evan Cheng017dcc62006-04-21 01:05:10 +00003676/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3677/// specifies a shuffle of elements that is suitable for input to MOVSS,
3678/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003679static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003680 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003681 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003682
3683 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003684
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003686 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003687
Nate Begeman9008ca62009-04-27 18:41:29 +00003688 for (int i = 1; i < NumElts; ++i)
3689 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003690 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003691
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003692 return true;
3693}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003694
Nate Begeman9008ca62009-04-27 18:41:29 +00003695bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3696 SmallVector<int, 8> M;
3697 N->getMask(M);
3698 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003699}
3700
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3702/// as permutations between 128-bit chunks or halves. As an example: this
3703/// shuffle bellow:
3704/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3705/// The first half comes from the second half of V1 and the second half from the
3706/// the second half of V2.
3707static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3708 const X86Subtarget *Subtarget) {
3709 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3710 return false;
3711
3712 // The shuffle result is divided into half A and half B. In total the two
3713 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3714 // B must come from C, D, E or F.
3715 int HalfSize = VT.getVectorNumElements()/2;
3716 bool MatchA = false, MatchB = false;
3717
3718 // Check if A comes from one of C, D, E, F.
3719 for (int Half = 0; Half < 4; ++Half) {
3720 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3721 MatchA = true;
3722 break;
3723 }
3724 }
3725
3726 // Check if B comes from one of C, D, E, F.
3727 for (int Half = 0; Half < 4; ++Half) {
3728 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3729 MatchB = true;
3730 break;
3731 }
3732 }
3733
3734 return MatchA && MatchB;
3735}
3736
3737/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3738/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3739static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3740 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3741 EVT VT = SVOp->getValueType(0);
3742
3743 int HalfSize = VT.getVectorNumElements()/2;
3744
3745 int FstHalf = 0, SndHalf = 0;
3746 for (int i = 0; i < HalfSize; ++i) {
3747 if (SVOp->getMaskElt(i) > 0) {
3748 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3749 break;
3750 }
3751 }
3752 for (int i = HalfSize; i < HalfSize*2; ++i) {
3753 if (SVOp->getMaskElt(i) > 0) {
3754 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3755 break;
3756 }
3757 }
3758
3759 return (FstHalf | (SndHalf << 4));
3760}
3761
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003762/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3763/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3764/// Note that VPERMIL mask matching is different depending whether theunderlying
3765/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3766/// to the same elements of the low, but to the higher half of the source.
3767/// In VPERMILPD the two lanes could be shuffled independently of each other
3768/// with the same restriction that lanes can't be crossed.
3769static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3770 const X86Subtarget *Subtarget) {
3771 int NumElts = VT.getVectorNumElements();
3772 int NumLanes = VT.getSizeInBits()/128;
3773
3774 if (!Subtarget->hasAVX())
3775 return false;
3776
Eli Friedmandca62d52011-10-10 22:28:47 +00003777 // Only match 256-bit with 64-bit types
3778 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003779 return false;
3780
3781 // The mask on the high lane is independent of the low. Both can match
3782 // any element in inside its own lane, but can't cross.
3783 int LaneSize = NumElts/NumLanes;
3784 for (int l = 0; l < NumLanes; ++l)
3785 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3786 int LaneStart = l*LaneSize;
3787 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3788 return false;
3789 }
3790
3791 return true;
3792}
3793
3794/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3795/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3796/// Note that VPERMIL mask matching is different depending whether theunderlying
3797/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3798/// to the same elements of the low, but to the higher half of the source.
3799/// In VPERMILPD the two lanes could be shuffled independently of each other
3800/// with the same restriction that lanes can't be crossed.
3801static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3802 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003803 unsigned NumElts = VT.getVectorNumElements();
3804 unsigned NumLanes = VT.getSizeInBits()/128;
3805
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003806 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003807 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003808
Eli Friedmandca62d52011-10-10 22:28:47 +00003809 // Only match 256-bit with 32-bit types
3810 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003811 return false;
3812
3813 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003814 // they can differ if any of the corresponding index in a lane is undef
3815 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003816 int LaneSize = NumElts/NumLanes;
3817 for (int i = 0; i < LaneSize; ++i) {
3818 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003819 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3820 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3821
3822 if (!HighValid || !LowValid)
3823 return false;
3824 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003825 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003826 if (Mask[HighElt]-Mask[i] != LaneSize)
3827 return false;
3828 }
3829
3830 return true;
3831}
3832
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003833/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3834/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3835static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003836 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3837 EVT VT = SVOp->getValueType(0);
3838
3839 int NumElts = VT.getVectorNumElements();
3840 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003841 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003842
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003843 // Although the mask is equal for both lanes do it twice to get the cases
3844 // where a mask will match because the same mask element is undef on the
3845 // first half but valid on the second. This would get pathological cases
3846 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003847 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003848 for (int l = 0; l < NumLanes; ++l) {
3849 for (int i = 0; i < LaneSize; ++i) {
3850 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3851 if (MaskElt < 0)
3852 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003853 if (MaskElt >= LaneSize)
3854 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003855 Mask |= MaskElt << (i*2);
3856 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003857 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003858
3859 return Mask;
3860}
3861
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003862/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3863/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3864static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3865 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3866 EVT VT = SVOp->getValueType(0);
3867
3868 int NumElts = VT.getVectorNumElements();
3869 int NumLanes = VT.getSizeInBits()/128;
3870
3871 unsigned Mask = 0;
3872 int LaneSize = NumElts/NumLanes;
3873 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003874 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3875 int MaskElt = SVOp->getMaskElt(i);
3876 if (MaskElt < 0)
3877 continue;
3878 Mask |= (MaskElt-l*LaneSize) << i;
3879 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003880
3881 return Mask;
3882}
3883
Evan Cheng017dcc62006-04-21 01:05:10 +00003884/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3885/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003886/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003887static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 bool V2IsSplat = false, bool V2IsUndef = false) {
3889 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003890 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003891 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003892
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003895
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 for (int i = 1; i < NumOps; ++i)
3897 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3898 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3899 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003900 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003901
Evan Cheng39623da2006-04-20 08:58:49 +00003902 return true;
3903}
3904
Nate Begeman9008ca62009-04-27 18:41:29 +00003905static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003906 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003907 SmallVector<int, 8> M;
3908 N->getMask(M);
3909 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003910}
3911
Evan Chengd9539472006-04-14 21:59:03 +00003912/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3913/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003914/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3915bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3916 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003917 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003918 return false;
3919
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003920 // The second vector must be undef
3921 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3922 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003923
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003924 EVT VT = N->getValueType(0);
3925 unsigned NumElems = VT.getVectorNumElements();
3926
3927 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3928 (VT.getSizeInBits() == 256 && NumElems != 8))
3929 return false;
3930
3931 // "i+1" is the value the indexed mask element must have
3932 for (unsigned i = 0; i < NumElems; i += 2)
3933 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3934 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003935 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003936
3937 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003938}
3939
3940/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3941/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003942/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3943bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3944 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003945 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003946 return false;
3947
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003948 // The second vector must be undef
3949 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3950 return false;
3951
3952 EVT VT = N->getValueType(0);
3953 unsigned NumElems = VT.getVectorNumElements();
3954
3955 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3956 (VT.getSizeInBits() == 256 && NumElems != 8))
3957 return false;
3958
3959 // "i" is the value the indexed mask element must have
3960 for (unsigned i = 0; i < NumElems; i += 2)
3961 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3962 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003964
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003965 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003966}
3967
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003968/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3969/// specifies a shuffle of elements that is suitable for input to 256-bit
3970/// version of MOVDDUP.
3971static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
3972 const X86Subtarget *Subtarget) {
3973 EVT VT = N->getValueType(0);
3974 int NumElts = VT.getVectorNumElements();
3975 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
3976
3977 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
3978 !V2IsUndef || NumElts != 4)
3979 return false;
3980
3981 for (int i = 0; i != NumElts/2; ++i)
3982 if (!isUndefOrEqual(N->getMaskElt(i), 0))
3983 return false;
3984 for (int i = NumElts/2; i != NumElts; ++i)
3985 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
3986 return false;
3987 return true;
3988}
3989
Evan Cheng0b457f02008-09-25 20:50:48 +00003990/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003991/// specifies a shuffle of elements that is suitable for input to 128-bit
3992/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003993bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003994 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003995
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003996 if (VT.getSizeInBits() != 128)
3997 return false;
3998
3999 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 for (int i = 0; i < e; ++i)
4001 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004002 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 for (int i = 0; i < e; ++i)
4004 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004005 return false;
4006 return true;
4007}
4008
David Greenec38a03e2011-02-03 15:50:00 +00004009/// isVEXTRACTF128Index - Return true if the specified
4010/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4011/// suitable for input to VEXTRACTF128.
4012bool X86::isVEXTRACTF128Index(SDNode *N) {
4013 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4014 return false;
4015
4016 // The index should be aligned on a 128-bit boundary.
4017 uint64_t Index =
4018 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4019
4020 unsigned VL = N->getValueType(0).getVectorNumElements();
4021 unsigned VBits = N->getValueType(0).getSizeInBits();
4022 unsigned ElSize = VBits / VL;
4023 bool Result = (Index * ElSize) % 128 == 0;
4024
4025 return Result;
4026}
4027
David Greeneccacdc12011-02-04 16:08:29 +00004028/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4029/// operand specifies a subvector insert that is suitable for input to
4030/// VINSERTF128.
4031bool X86::isVINSERTF128Index(SDNode *N) {
4032 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4033 return false;
4034
4035 // The index should be aligned on a 128-bit boundary.
4036 uint64_t Index =
4037 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4038
4039 unsigned VL = N->getValueType(0).getVectorNumElements();
4040 unsigned VBits = N->getValueType(0).getSizeInBits();
4041 unsigned ElSize = VBits / VL;
4042 bool Result = (Index * ElSize) % 128 == 0;
4043
4044 return Result;
4045}
4046
Evan Cheng63d33002006-03-22 08:01:21 +00004047/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004048/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004049unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4051 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4052
Evan Chengb9df0ca2006-03-22 02:53:00 +00004053 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4054 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 for (int i = 0; i < NumOperands; ++i) {
4056 int Val = SVOp->getMaskElt(NumOperands-i-1);
4057 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004058 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004059 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004060 if (i != NumOperands - 1)
4061 Mask <<= Shift;
4062 }
Evan Cheng63d33002006-03-22 08:01:21 +00004063 return Mask;
4064}
4065
Evan Cheng506d3df2006-03-29 23:07:14 +00004066/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004067/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004068unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004070 unsigned Mask = 0;
4071 // 8 nodes, but we only care about the last 4.
4072 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 int Val = SVOp->getMaskElt(i);
4074 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004075 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004076 if (i != 4)
4077 Mask <<= 2;
4078 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004079 return Mask;
4080}
4081
4082/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004083/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004084unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004086 unsigned Mask = 0;
4087 // 8 nodes, but we only care about the first 4.
4088 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 int Val = SVOp->getMaskElt(i);
4090 if (Val >= 0)
4091 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004092 if (i != 0)
4093 Mask <<= 2;
4094 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004095 return Mask;
4096}
4097
Nate Begemana09008b2009-10-19 02:17:23 +00004098/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4099/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4100unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4101 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4102 EVT VVT = N->getValueType(0);
4103 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4104 int Val = 0;
4105
4106 unsigned i, e;
4107 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4108 Val = SVOp->getMaskElt(i);
4109 if (Val >= 0)
4110 break;
4111 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004112 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004113 return (Val - i) * EltSize;
4114}
4115
David Greenec38a03e2011-02-03 15:50:00 +00004116/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4117/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4118/// instructions.
4119unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4120 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4121 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4122
4123 uint64_t Index =
4124 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4125
4126 EVT VecVT = N->getOperand(0).getValueType();
4127 EVT ElVT = VecVT.getVectorElementType();
4128
4129 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004130 return Index / NumElemsPerChunk;
4131}
4132
David Greeneccacdc12011-02-04 16:08:29 +00004133/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4134/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4135/// instructions.
4136unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4137 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4138 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4139
4140 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004141 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004142
4143 EVT VecVT = N->getValueType(0);
4144 EVT ElVT = VecVT.getVectorElementType();
4145
4146 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004147 return Index / NumElemsPerChunk;
4148}
4149
Evan Cheng37b73872009-07-30 08:33:02 +00004150/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4151/// constant +0.0.
4152bool X86::isZeroNode(SDValue Elt) {
4153 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004154 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004155 (isa<ConstantFPSDNode>(Elt) &&
4156 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4157}
4158
Nate Begeman9008ca62009-04-27 18:41:29 +00004159/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4160/// their permute mask.
4161static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4162 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004163 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004164 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004165 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004166
Nate Begeman5a5ca152009-04-29 05:20:52 +00004167 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 int idx = SVOp->getMaskElt(i);
4169 if (idx < 0)
4170 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004171 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004173 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004175 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4177 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004178}
4179
Evan Cheng533a0aa2006-04-19 20:35:22 +00004180/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4181/// match movhlps. The lower half elements should come from upper half of
4182/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004183/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004184static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004185 EVT VT = Op->getValueType(0);
4186 if (VT.getSizeInBits() != 128)
4187 return false;
4188 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004189 return false;
4190 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004192 return false;
4193 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004195 return false;
4196 return true;
4197}
4198
Evan Cheng5ced1d82006-04-06 23:23:56 +00004199/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004200/// is promoted to a vector. It also returns the LoadSDNode by reference if
4201/// required.
4202static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004203 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4204 return false;
4205 N = N->getOperand(0).getNode();
4206 if (!ISD::isNON_EXTLoad(N))
4207 return false;
4208 if (LD)
4209 *LD = cast<LoadSDNode>(N);
4210 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004211}
4212
Dan Gohman65fd6562011-11-03 21:49:52 +00004213// Test whether the given value is a vector value which will be legalized
4214// into a load.
4215static bool WillBeConstantPoolLoad(SDNode *N) {
4216 if (N->getOpcode() != ISD::BUILD_VECTOR)
4217 return false;
4218
4219 // Check for any non-constant elements.
4220 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4221 switch (N->getOperand(i).getNode()->getOpcode()) {
4222 case ISD::UNDEF:
4223 case ISD::ConstantFP:
4224 case ISD::Constant:
4225 break;
4226 default:
4227 return false;
4228 }
4229
4230 // Vectors of all-zeros and all-ones are materialized with special
4231 // instructions rather than being loaded.
4232 return !ISD::isBuildVectorAllZeros(N) &&
4233 !ISD::isBuildVectorAllOnes(N);
4234}
4235
Evan Cheng533a0aa2006-04-19 20:35:22 +00004236/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4237/// match movlp{s|d}. The lower half elements should come from lower half of
4238/// V1 (and in order), and the upper half elements should come from the upper
4239/// half of V2 (and in order). And since V1 will become the source of the
4240/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004241static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4242 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004243 EVT VT = Op->getValueType(0);
4244 if (VT.getSizeInBits() != 128)
4245 return false;
4246
Evan Cheng466685d2006-10-09 20:57:25 +00004247 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004248 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004249 // Is V2 is a vector load, don't do this transformation. We will try to use
4250 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004251 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004252 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004253
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004254 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004255
Evan Cheng533a0aa2006-04-19 20:35:22 +00004256 if (NumElems != 2 && NumElems != 4)
4257 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004258 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004260 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004261 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004263 return false;
4264 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004265}
4266
Evan Cheng39623da2006-04-20 08:58:49 +00004267/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4268/// all the same.
4269static bool isSplatVector(SDNode *N) {
4270 if (N->getOpcode() != ISD::BUILD_VECTOR)
4271 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004272
Dan Gohman475871a2008-07-27 21:46:04 +00004273 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004274 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4275 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004276 return false;
4277 return true;
4278}
4279
Evan Cheng213d2cf2007-05-17 18:45:50 +00004280/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004281/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004282/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004283static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004284 SDValue V1 = N->getOperand(0);
4285 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004286 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4287 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004289 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004291 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4292 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004293 if (Opc != ISD::BUILD_VECTOR ||
4294 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 return false;
4296 } else if (Idx >= 0) {
4297 unsigned Opc = V1.getOpcode();
4298 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4299 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004300 if (Opc != ISD::BUILD_VECTOR ||
4301 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004302 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004303 }
4304 }
4305 return true;
4306}
4307
4308/// getZeroVector - Returns a vector of specified type with all zero elements.
4309///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004310static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004311 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004312 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
Dale Johannesen0488fb62010-09-30 23:57:10 +00004314 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004315 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004316 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004317 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004318 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004319 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4320 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4321 } else { // SSE1
4322 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4323 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4324 }
4325 } else if (VT.getSizeInBits() == 256) { // AVX
4326 // 256-bit logic and arithmetic instructions in AVX are
4327 // all floating-point, no support for integer ops. Default
4328 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004330 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4331 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004332 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004333 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004334}
4335
Chris Lattner8a594482007-11-25 00:24:49 +00004336/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004337/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4338/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4339/// Then bitcast to their original type, ensuring they get CSE'd.
4340static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4341 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004342 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004343 assert((VT.is128BitVector() || VT.is256BitVector())
4344 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004345
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004347 SDValue Vec;
4348 if (VT.getSizeInBits() == 256) {
4349 if (HasAVX2) { // AVX2
4350 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4351 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4352 } else { // AVX
4353 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4354 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4355 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4356 Vec = Insert128BitVector(InsV, Vec,
4357 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4358 }
4359 } else {
4360 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004361 }
4362
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004363 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004364}
4365
Evan Cheng39623da2006-04-20 08:58:49 +00004366/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4367/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004368static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004369 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004370 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004371
Evan Cheng39623da2006-04-20 08:58:49 +00004372 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 SmallVector<int, 8> MaskVec;
4374 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004375
Nate Begeman5a5ca152009-04-29 05:20:52 +00004376 for (unsigned i = 0; i != NumElems; ++i) {
4377 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 MaskVec[i] = NumElems;
4379 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004380 }
Evan Cheng39623da2006-04-20 08:58:49 +00004381 }
Evan Cheng39623da2006-04-20 08:58:49 +00004382 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4384 SVOp->getOperand(1), &MaskVec[0]);
4385 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004386}
4387
Evan Cheng017dcc62006-04-21 01:05:10 +00004388/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4389/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004390static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 SDValue V2) {
4392 unsigned NumElems = VT.getVectorNumElements();
4393 SmallVector<int, 8> Mask;
4394 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004395 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 Mask.push_back(i);
4397 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004398}
4399
Nate Begeman9008ca62009-04-27 18:41:29 +00004400/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004401static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 SDValue V2) {
4403 unsigned NumElems = VT.getVectorNumElements();
4404 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004405 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004406 Mask.push_back(i);
4407 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004408 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004409 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004410}
4411
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004412/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004413static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004414 SDValue V2) {
4415 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004416 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004418 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 Mask.push_back(i + Half);
4420 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004421 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004423}
4424
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004425// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004426// a generic shuffle instruction because the target has no such instructions.
4427// Generate shuffles which repeat i16 and i8 several times until they can be
4428// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004429static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004430 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004431 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004432 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004433
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 while (NumElems > 4) {
4435 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004436 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004438 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 EltNo -= NumElems/2;
4440 }
4441 NumElems >>= 1;
4442 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004443 return V;
4444}
Eric Christopherfd179292009-08-27 18:07:15 +00004445
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004446/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4447static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4448 EVT VT = V.getValueType();
4449 DebugLoc dl = V.getDebugLoc();
4450 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4451 && "Vector size not supported");
4452
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004453 if (VT.getSizeInBits() == 128) {
4454 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004455 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004456 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4457 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004458 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004459 // To use VPERMILPS to splat scalars, the second half of indicies must
4460 // refer to the higher part, which is a duplication of the lower one,
4461 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004462 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4463 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004464
4465 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4466 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4467 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004468 }
4469
4470 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4471}
4472
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004473/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004474static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4475 EVT SrcVT = SV->getValueType(0);
4476 SDValue V1 = SV->getOperand(0);
4477 DebugLoc dl = SV->getDebugLoc();
4478
4479 int EltNo = SV->getSplatIndex();
4480 int NumElems = SrcVT.getVectorNumElements();
4481 unsigned Size = SrcVT.getSizeInBits();
4482
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004483 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4484 "Unknown how to promote splat for type");
4485
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004486 // Extract the 128-bit part containing the splat element and update
4487 // the splat element index when it refers to the higher register.
4488 if (Size == 256) {
4489 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4490 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4491 if (Idx > 0)
4492 EltNo -= NumElems/2;
4493 }
4494
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004495 // All i16 and i8 vector types can't be used directly by a generic shuffle
4496 // instruction because the target has no such instruction. Generate shuffles
4497 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004498 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004499 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004500 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004501 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004502
4503 // Recreate the 256-bit vector and place the same 128-bit vector
4504 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004505 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004506 if (Size == 256) {
4507 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4508 DAG.getConstant(0, MVT::i32), DAG, dl);
4509 V1 = Insert128BitVector(InsV, V1,
4510 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4511 }
4512
4513 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004514}
4515
Evan Chengba05f722006-04-21 23:03:30 +00004516/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004517/// vector of zero or undef vector. This produces a shuffle where the low
4518/// element of V2 is swizzled into the zero/undef vector, landing at element
4519/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004520static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004521 bool isZero, bool HasXMMInt,
4522 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004523 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004524 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004525 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 unsigned NumElems = VT.getVectorNumElements();
4527 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004528 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 // If this is the insertion idx, put the low elt of V2 here.
4530 MaskVec.push_back(i == Idx ? NumElems : i);
4531 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004532}
4533
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004534/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4535/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004536static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4537 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004538 if (Depth == 6)
4539 return SDValue(); // Limit search depth.
4540
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004541 SDValue V = SDValue(N, 0);
4542 EVT VT = V.getValueType();
4543 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004544
4545 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4546 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4547 Index = SV->getMaskElt(Index);
4548
4549 if (Index < 0)
4550 return DAG.getUNDEF(VT.getVectorElementType());
4551
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004552 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004554 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004555 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556
4557 // Recurse into target specific vector shuffles to find scalars.
4558 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004559 int NumElems = VT.getVectorNumElements();
4560 SmallVector<unsigned, 16> ShuffleMask;
4561 SDValue ImmN;
4562
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004563 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004564 case X86ISD::SHUFPS:
4565 case X86ISD::SHUFPD:
4566 ImmN = N->getOperand(N->getNumOperands()-1);
4567 DecodeSHUFPSMask(NumElems,
4568 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4569 ShuffleMask);
4570 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004571 case X86ISD::PUNPCKH:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004572 DecodePUNPCKHMask(NumElems, ShuffleMask);
4573 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004574 case X86ISD::UNPCKHP:
Craig Topperf7de5772011-11-22 01:57:35 +00004575 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004576 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004577 case X86ISD::PUNPCKL:
David Greenec4db4e52011-02-28 19:06:56 +00004578 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004579 break;
Craig Topper06cb6802011-11-26 20:47:44 +00004580 case X86ISD::UNPCKLP:
David Greenec4db4e52011-02-28 19:06:56 +00004581 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004582 break;
4583 case X86ISD::MOVHLPS:
4584 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4585 break;
4586 case X86ISD::MOVLHPS:
4587 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4588 break;
4589 case X86ISD::PSHUFD:
4590 ImmN = N->getOperand(N->getNumOperands()-1);
4591 DecodePSHUFMask(NumElems,
4592 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4593 ShuffleMask);
4594 break;
4595 case X86ISD::PSHUFHW:
4596 ImmN = N->getOperand(N->getNumOperands()-1);
4597 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4598 ShuffleMask);
4599 break;
4600 case X86ISD::PSHUFLW:
4601 ImmN = N->getOperand(N->getNumOperands()-1);
4602 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4603 ShuffleMask);
4604 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004605 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004606 case X86ISD::MOVSD: {
4607 // The index 0 always comes from the first element of the second source,
4608 // this is why MOVSS and MOVSD are used in the first place. The other
4609 // elements come from the other positions of the first source vector.
4610 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004611 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4612 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004613 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004614 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004615 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004616 DecodeVPERMILPSMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004617 ShuffleMask);
4618 break;
4619 case X86ISD::VPERMILPD:
4620 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper38034c52011-11-26 22:55:48 +00004621 DecodeVPERMILPDMask(NumElems, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004622 ShuffleMask);
4623 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004624 case X86ISD::VPERM2F128:
4625 ImmN = N->getOperand(N->getNumOperands()-1);
4626 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4627 ShuffleMask);
4628 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004629 case X86ISD::MOVDDUP:
4630 case X86ISD::MOVLHPD:
4631 case X86ISD::MOVLPD:
4632 case X86ISD::MOVLPS:
4633 case X86ISD::MOVSHDUP:
4634 case X86ISD::MOVSLDUP:
4635 case X86ISD::PALIGN:
4636 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004637 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004638 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 return SDValue();
4640 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004641
4642 Index = ShuffleMask[Index];
4643 if (Index < 0)
4644 return DAG.getUNDEF(VT.getVectorElementType());
4645
4646 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4647 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4648 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004649 }
4650
4651 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004652 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004653 V = V.getOperand(0);
4654 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004655 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004656
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004657 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004658 return SDValue();
4659 }
4660
4661 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4662 return (Index == 0) ? V.getOperand(0)
4663 : DAG.getUNDEF(VT.getVectorElementType());
4664
4665 if (V.getOpcode() == ISD::BUILD_VECTOR)
4666 return V.getOperand(Index);
4667
4668 return SDValue();
4669}
4670
4671/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4672/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004673/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004674static
4675unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4676 bool ZerosFromLeft, SelectionDAG &DAG) {
4677 int i = 0;
4678
4679 while (i < NumElems) {
4680 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004681 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004682 if (!(Elt.getNode() &&
4683 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4684 break;
4685 ++i;
4686 }
4687
4688 return i;
4689}
4690
4691/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4692/// MaskE correspond consecutively to elements from one of the vector operands,
4693/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4694static
4695bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4696 int OpIdx, int NumElems, unsigned &OpNum) {
4697 bool SeenV1 = false;
4698 bool SeenV2 = false;
4699
4700 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4701 int Idx = SVOp->getMaskElt(i);
4702 // Ignore undef indicies
4703 if (Idx < 0)
4704 continue;
4705
4706 if (Idx < NumElems)
4707 SeenV1 = true;
4708 else
4709 SeenV2 = true;
4710
4711 // Only accept consecutive elements from the same vector
4712 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4713 return false;
4714 }
4715
4716 OpNum = SeenV1 ? 0 : 1;
4717 return true;
4718}
4719
4720/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4721/// logical left shift of a vector.
4722static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4723 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4724 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4725 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4726 false /* check zeros from right */, DAG);
4727 unsigned OpSrc;
4728
4729 if (!NumZeros)
4730 return false;
4731
4732 // Considering the elements in the mask that are not consecutive zeros,
4733 // check if they consecutively come from only one of the source vectors.
4734 //
4735 // V1 = {X, A, B, C} 0
4736 // \ \ \ /
4737 // vector_shuffle V1, V2 <1, 2, 3, X>
4738 //
4739 if (!isShuffleMaskConsecutive(SVOp,
4740 0, // Mask Start Index
4741 NumElems-NumZeros-1, // Mask End Index
4742 NumZeros, // Where to start looking in the src vector
4743 NumElems, // Number of elements in vector
4744 OpSrc)) // Which source operand ?
4745 return false;
4746
4747 isLeft = false;
4748 ShAmt = NumZeros;
4749 ShVal = SVOp->getOperand(OpSrc);
4750 return true;
4751}
4752
4753/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4754/// logical left shift of a vector.
4755static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4756 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4757 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4758 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4759 true /* check zeros from left */, DAG);
4760 unsigned OpSrc;
4761
4762 if (!NumZeros)
4763 return false;
4764
4765 // Considering the elements in the mask that are not consecutive zeros,
4766 // check if they consecutively come from only one of the source vectors.
4767 //
4768 // 0 { A, B, X, X } = V2
4769 // / \ / /
4770 // vector_shuffle V1, V2 <X, X, 4, 5>
4771 //
4772 if (!isShuffleMaskConsecutive(SVOp,
4773 NumZeros, // Mask Start Index
4774 NumElems-1, // Mask End Index
4775 0, // Where to start looking in the src vector
4776 NumElems, // Number of elements in vector
4777 OpSrc)) // Which source operand ?
4778 return false;
4779
4780 isLeft = true;
4781 ShAmt = NumZeros;
4782 ShVal = SVOp->getOperand(OpSrc);
4783 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004784}
4785
4786/// isVectorShift - Returns true if the shuffle can be implemented as a
4787/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004788static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004789 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004790 // Although the logic below support any bitwidth size, there are no
4791 // shift instructions which handle more than 128-bit vectors.
4792 if (SVOp->getValueType(0).getSizeInBits() > 128)
4793 return false;
4794
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004795 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4796 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4797 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004798
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004799 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004800}
4801
Evan Chengc78d3b42006-04-24 18:01:45 +00004802/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4803///
Dan Gohman475871a2008-07-27 21:46:04 +00004804static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004805 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004806 SelectionDAG &DAG,
4807 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004808 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004809 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004810
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004811 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004812 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004813 bool First = true;
4814 for (unsigned i = 0; i < 16; ++i) {
4815 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4816 if (ThisIsNonZero && First) {
4817 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004819 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004821 First = false;
4822 }
4823
4824 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004825 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004826 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4827 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004828 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004830 }
4831 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4833 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4834 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004835 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004837 } else
4838 ThisElt = LastElt;
4839
Gabor Greifba36cb52008-08-28 21:40:38 +00004840 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004842 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004843 }
4844 }
4845
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004846 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004847}
4848
Bill Wendlinga348c562007-03-22 18:42:45 +00004849/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004850///
Dan Gohman475871a2008-07-27 21:46:04 +00004851static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004852 unsigned NumNonZero, unsigned NumZero,
4853 SelectionDAG &DAG,
4854 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004855 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004856 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004857
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004858 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004859 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004860 bool First = true;
4861 for (unsigned i = 0; i < 8; ++i) {
4862 bool isNonZero = (NonZeros & (1 << i)) != 0;
4863 if (isNonZero) {
4864 if (First) {
4865 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004867 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004869 First = false;
4870 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004871 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004873 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004874 }
4875 }
4876
4877 return V;
4878}
4879
Evan Chengf26ffe92008-05-29 08:22:04 +00004880/// getVShift - Return a vector logical shift node.
4881///
Owen Andersone50ed302009-08-10 22:56:29 +00004882static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 unsigned NumBits, SelectionDAG &DAG,
4884 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004885 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004886 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004887 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004888 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4889 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004890 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004891 DAG.getConstant(NumBits,
4892 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004893}
4894
Dan Gohman475871a2008-07-27 21:46:04 +00004895SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004896X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004897 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004898
Evan Chengc3630942009-12-09 21:00:30 +00004899 // Check if the scalar load can be widened into a vector load. And if
4900 // the address is "base + cst" see if the cst can be "absorbed" into
4901 // the shuffle mask.
4902 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4903 SDValue Ptr = LD->getBasePtr();
4904 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4905 return SDValue();
4906 EVT PVT = LD->getValueType(0);
4907 if (PVT != MVT::i32 && PVT != MVT::f32)
4908 return SDValue();
4909
4910 int FI = -1;
4911 int64_t Offset = 0;
4912 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4913 FI = FINode->getIndex();
4914 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004915 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004916 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4917 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4918 Offset = Ptr.getConstantOperandVal(1);
4919 Ptr = Ptr.getOperand(0);
4920 } else {
4921 return SDValue();
4922 }
4923
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004924 // FIXME: 256-bit vector instructions don't require a strict alignment,
4925 // improve this code to support it better.
4926 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004927 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004928 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004929 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004930 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004931 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004932 // Can't change the alignment. FIXME: It's possible to compute
4933 // the exact stack offset and reference FI + adjust offset instead.
4934 // If someone *really* cares about this. That's the way to implement it.
4935 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004936 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004937 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004938 }
4939 }
4940
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004941 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004942 // Ptr + (Offset & ~15).
4943 if (Offset < 0)
4944 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004945 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004946 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004947 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004948 if (StartOffset)
4949 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4950 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4951
4952 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004953 int NumElems = VT.getVectorNumElements();
4954
4955 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4956 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4957 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004958 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004959 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004960
4961 // Canonicalize it to a v4i32 or v8i32 shuffle.
4962 SmallVector<int, 8> Mask;
4963 for (int i = 0; i < NumElems; ++i)
4964 Mask.push_back(EltNo);
4965
4966 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4967 return DAG.getNode(ISD::BITCAST, dl, NVT,
4968 DAG.getVectorShuffle(CanonVT, dl, V1,
4969 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004970 }
4971
4972 return SDValue();
4973}
4974
Michael J. Spencerec38de22010-10-10 22:04:20 +00004975/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4976/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004977/// load which has the same value as a build_vector whose operands are 'elts'.
4978///
4979/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004980///
Nate Begeman1449f292010-03-24 22:19:06 +00004981/// FIXME: we'd also like to handle the case where the last elements are zero
4982/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4983/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004984static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004985 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004986 EVT EltVT = VT.getVectorElementType();
4987 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004988
Nate Begemanfdea31a2010-03-24 20:49:50 +00004989 LoadSDNode *LDBase = NULL;
4990 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004991
Nate Begeman1449f292010-03-24 22:19:06 +00004992 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004993 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004994 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004995 for (unsigned i = 0; i < NumElems; ++i) {
4996 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004997
Nate Begemanfdea31a2010-03-24 20:49:50 +00004998 if (!Elt.getNode() ||
4999 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5000 return SDValue();
5001 if (!LDBase) {
5002 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5003 return SDValue();
5004 LDBase = cast<LoadSDNode>(Elt.getNode());
5005 LastLoadedElt = i;
5006 continue;
5007 }
5008 if (Elt.getOpcode() == ISD::UNDEF)
5009 continue;
5010
5011 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5012 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5013 return SDValue();
5014 LastLoadedElt = i;
5015 }
Nate Begeman1449f292010-03-24 22:19:06 +00005016
5017 // If we have found an entire vector of loads and undefs, then return a large
5018 // load of the entire vector width starting at the base pointer. If we found
5019 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005020 if (LastLoadedElt == NumElems - 1) {
5021 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005022 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005023 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005024 LDBase->isVolatile(), LDBase->isNonTemporal(),
5025 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005026 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005027 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005028 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005029 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005030 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5031 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005032 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5033 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005034 SDValue ResNode =
5035 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5036 LDBase->getPointerInfo(),
5037 LDBase->getAlignment(),
5038 false/*isVolatile*/, true/*ReadMem*/,
5039 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005040 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005041 }
5042 return SDValue();
5043}
5044
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005045/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5046/// a vbroadcast node. We support two patterns:
5047/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5048/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5049/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005050/// The scalar load node is returned when a pattern is found,
5051/// or SDValue() otherwise.
5052static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005053 EVT VT = Op.getValueType();
5054 SDValue V = Op;
5055
5056 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5057 V = V.getOperand(0);
5058
5059 //A suspected load to be broadcasted.
5060 SDValue Ld;
5061
5062 switch (V.getOpcode()) {
5063 default:
5064 // Unknown pattern found.
5065 return SDValue();
5066
5067 case ISD::BUILD_VECTOR: {
5068 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005069 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005070 return SDValue();
5071
5072 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005073
5074 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005075 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005076 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005077 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005078 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005079 }
5080
5081 case ISD::VECTOR_SHUFFLE: {
5082 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5083
5084 // Shuffles must have a splat mask where the first element is
5085 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005086 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005087 return SDValue();
5088
5089 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005090 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005091 return SDValue();
5092
5093 Ld = Sc.getOperand(0);
5094
5095 // The scalar_to_vector node and the suspected
5096 // load node must have exactly one user.
5097 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5098 return SDValue();
5099 break;
5100 }
5101 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005102
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005103 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005104 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005105 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005106
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005107 bool Is256 = VT.getSizeInBits() == 256;
5108 bool Is128 = VT.getSizeInBits() == 128;
5109 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5110
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005111 if (hasAVX2) {
5112 // VBroadcast to YMM
5113 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5114 ScalarSize == 32 || ScalarSize == 64 ))
5115 return Ld;
5116
5117 // VBroadcast to XMM
5118 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5119 ScalarSize == 16 || ScalarSize == 64 ))
5120 return Ld;
5121 }
5122
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005123 // VBroadcast to YMM
5124 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5125 return Ld;
5126
5127 // VBroadcast to XMM
5128 if (Is128 && (ScalarSize == 32))
5129 return Ld;
5130
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005131
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005132 // Unsupported broadcast.
5133 return SDValue();
5134}
5135
Evan Chengc3630942009-12-09 21:00:30 +00005136SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005137X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005138 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005139
David Greenef125a292011-02-08 19:04:41 +00005140 EVT VT = Op.getValueType();
5141 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005142 unsigned NumElems = Op.getNumOperands();
5143
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005144 // Vectors containing all zeros can be matched by pxor and xorps later
5145 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5146 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5147 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005148 if (Op.getValueType() == MVT::v4i32 ||
5149 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005150 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005152 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005153 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005154
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005155 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005156 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5157 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005158 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005159 if (Op.getValueType() == MVT::v4i32 ||
5160 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005161 return Op;
5162
Craig Topper745a86b2011-11-19 22:34:59 +00005163 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005164 }
5165
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005166 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005167 if (Subtarget->hasAVX() && LD.getNode())
5168 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5169
Owen Andersone50ed302009-08-10 22:56:29 +00005170 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 unsigned NumZero = 0;
5173 unsigned NumNonZero = 0;
5174 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005175 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005176 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005177 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005178 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005179 if (Elt.getOpcode() == ISD::UNDEF)
5180 continue;
5181 Values.insert(Elt);
5182 if (Elt.getOpcode() != ISD::Constant &&
5183 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005184 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005185 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005186 NumZero++;
5187 else {
5188 NonZeros |= (1 << i);
5189 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190 }
5191 }
5192
Chris Lattner97a2a562010-08-26 05:24:29 +00005193 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5194 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005195 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196
Chris Lattner67f453a2008-03-09 05:42:06 +00005197 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005198 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005200 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005201
Chris Lattner62098042008-03-09 01:05:04 +00005202 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5203 // the value are obviously zero, truncate the value to i32 and do the
5204 // insertion that way. Only do this if the value is non-constant or if the
5205 // value is a constant being inserted into element 0. It is cheaper to do
5206 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005208 (!IsAllConstants || Idx == 0)) {
5209 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005210 // Handle SSE only.
5211 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5212 EVT VecVT = MVT::v4i32;
5213 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner62098042008-03-09 01:05:04 +00005215 // Truncate the value (which may itself be a constant) to i32, and
5216 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005218 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005219 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005220 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005221
Chris Lattner62098042008-03-09 01:05:04 +00005222 // Now we have our 32-bit value zero extended in the low element of
5223 // a vector. If Idx != 0, swizzle it into place.
5224 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005225 SmallVector<int, 4> Mask;
5226 Mask.push_back(Idx);
5227 for (unsigned i = 1; i != VecElts; ++i)
5228 Mask.push_back(i);
5229 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005230 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005232 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005233 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005234 }
5235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattner19f79692008-03-08 22:59:52 +00005237 // If we have a constant or non-constant insertion into the low element of
5238 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5239 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005240 // depending on what the source datatype is.
5241 if (Idx == 0) {
5242 if (NumZero == 0) {
5243 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5245 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005246 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5247 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005248 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005249 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5251 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005252 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5253 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005254 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5255 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005256 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005257 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005258 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005259 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005260
5261 // Is it a vector logical left shift?
5262 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005263 X86::isZeroNode(Op.getOperand(0)) &&
5264 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005265 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005266 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005267 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005268 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005269 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005271
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005272 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005273 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274
Chris Lattner19f79692008-03-08 22:59:52 +00005275 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5276 // is a non-constant being inserted into an element other than the low one,
5277 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5278 // movd/movss) to move this into the low element, then shuffle it into
5279 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005281 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005282
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005284 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005285 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005288 MaskVec.push_back(i == Idx ? 0 : 1);
5289 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 }
5291 }
5292
Chris Lattner67f453a2008-03-09 05:42:06 +00005293 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005294 if (Values.size() == 1) {
5295 if (EVTBits == 32) {
5296 // Instead of a shuffle like this:
5297 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5298 // Check if it's possible to issue this instead.
5299 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5300 unsigned Idx = CountTrailingZeros_32(NonZeros);
5301 SDValue Item = Op.getOperand(Idx);
5302 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5303 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5304 }
Dan Gohman475871a2008-07-27 21:46:04 +00005305 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005306 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005307
Dan Gohmana3941172007-07-24 22:55:08 +00005308 // A vector full of immediates; various special cases are already
5309 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005310 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005311 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005312
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005313 // For AVX-length vectors, build the individual 128-bit pieces and use
5314 // shuffles to put them in place.
5315 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5316 SmallVector<SDValue, 32> V;
5317 for (unsigned i = 0; i < NumElems; ++i)
5318 V.push_back(Op.getOperand(i));
5319
5320 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5321
5322 // Build both the lower and upper subvector.
5323 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5324 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5325 NumElems/2);
5326
5327 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005328 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5329 DAG.getConstant(0, MVT::i32), DAG, dl);
5330 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005331 DAG, dl);
5332 }
5333
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005334 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005335 if (EVTBits == 64) {
5336 if (NumNonZero == 1) {
5337 // One half is zero or undef.
5338 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005339 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005340 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005341 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005342 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005343 }
Dan Gohman475871a2008-07-27 21:46:04 +00005344 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005345 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005346
5347 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005348 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005349 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005350 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005351 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005352 }
5353
Bill Wendling826f36f2007-03-28 00:57:11 +00005354 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005356 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005357 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005358 }
5359
5360 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005361 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005362 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005363 if (NumElems == 4 && NumZero > 0) {
5364 for (unsigned i = 0; i < 4; ++i) {
5365 bool isZero = !(NonZeros & (1 << i));
5366 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005367 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 else
Dale Johannesenace16102009-02-03 19:33:06 +00005369 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370 }
5371
5372 for (unsigned i = 0; i < 2; ++i) {
5373 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5374 default: break;
5375 case 0:
5376 V[i] = V[i*2]; // Must be a zero vector.
5377 break;
5378 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005379 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380 break;
5381 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005382 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383 break;
5384 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005385 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005386 break;
5387 }
5388 }
5389
Nate Begeman9008ca62009-04-27 18:41:29 +00005390 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005391 bool Reverse = (NonZeros & 0x3) == 2;
5392 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005393 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005394 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5395 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5397 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005398 }
5399
Nate Begemanfdea31a2010-03-24 20:49:50 +00005400 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5401 // Check for a build vector of consecutive loads.
5402 for (unsigned i = 0; i < NumElems; ++i)
5403 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005404
Nate Begemanfdea31a2010-03-24 20:49:50 +00005405 // Check for elements which are consecutive loads.
5406 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5407 if (LD.getNode())
5408 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005409
5410 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005411 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005412 SDValue Result;
5413 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5414 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5415 else
5416 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005417
Chris Lattner24faf612010-08-28 17:59:08 +00005418 for (unsigned i = 1; i < NumElems; ++i) {
5419 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5420 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005421 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005422 }
5423 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005424 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005425
Chris Lattner6e80e442010-08-28 17:15:43 +00005426 // Otherwise, expand into a number of unpckl*, start by extending each of
5427 // our (non-undef) elements to the full vector width with the element in the
5428 // bottom slot of the vector (which generates no code for SSE).
5429 for (unsigned i = 0; i < NumElems; ++i) {
5430 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5431 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5432 else
5433 V[i] = DAG.getUNDEF(VT);
5434 }
5435
5436 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005437 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5438 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5439 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005440 unsigned EltStride = NumElems >> 1;
5441 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005442 for (unsigned i = 0; i < EltStride; ++i) {
5443 // If V[i+EltStride] is undef and this is the first round of mixing,
5444 // then it is safe to just drop this shuffle: V[i] is already in the
5445 // right place, the one element (since it's the first round) being
5446 // inserted as undef can be dropped. This isn't safe for successive
5447 // rounds because they will permute elements within both vectors.
5448 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5449 EltStride == NumElems/2)
5450 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005451
Chris Lattner6e80e442010-08-28 17:15:43 +00005452 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005453 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005454 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455 }
5456 return V[0];
5457 }
Dan Gohman475871a2008-07-27 21:46:04 +00005458 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005459}
5460
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005461// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5462// them in a MMX register. This is better than doing a stack convert.
5463static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005464 DebugLoc dl = Op.getDebugLoc();
5465 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005466
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005467 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5468 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5469 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005470 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005471 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5472 InVec = Op.getOperand(1);
5473 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5474 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005475 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005476 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5477 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5478 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005479 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005480 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5481 Mask[0] = 0; Mask[1] = 2;
5482 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5483 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005484 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005485}
5486
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005487// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5488// to create 256-bit vectors from two other 128-bit ones.
5489static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5490 DebugLoc dl = Op.getDebugLoc();
5491 EVT ResVT = Op.getValueType();
5492
5493 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5494
5495 SDValue V1 = Op.getOperand(0);
5496 SDValue V2 = Op.getOperand(1);
5497 unsigned NumElems = ResVT.getVectorNumElements();
5498
5499 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5500 DAG.getConstant(0, MVT::i32), DAG, dl);
5501 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5502 DAG, dl);
5503}
5504
5505SDValue
5506X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005507 EVT ResVT = Op.getValueType();
5508
5509 assert(Op.getNumOperands() == 2);
5510 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5511 "Unsupported CONCAT_VECTORS for value type");
5512
5513 // We support concatenate two MMX registers and place them in a MMX register.
5514 // This is better than doing a stack convert.
5515 if (ResVT.is128BitVector())
5516 return LowerMMXCONCAT_VECTORS(Op, DAG);
5517
5518 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5519 // from two other 128-bit ones.
5520 return LowerAVXCONCAT_VECTORS(Op, DAG);
5521}
5522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523// v8i16 shuffles - Prefer shuffles in the following order:
5524// 1. [all] pshuflw, pshufhw, optional move
5525// 2. [ssse3] 1 x pshufb
5526// 3. [ssse3] 2 x pshufb + 1 x por
5527// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005528SDValue
5529X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5530 SelectionDAG &DAG) const {
5531 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 SDValue V1 = SVOp->getOperand(0);
5533 SDValue V2 = SVOp->getOperand(1);
5534 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005535 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005536
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 // Determine if more than 1 of the words in each of the low and high quadwords
5538 // of the result come from the same quadword of one of the two inputs. Undef
5539 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005540 unsigned LoQuad[] = { 0, 0, 0, 0 };
5541 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 BitVector InputQuads(4);
5543 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005544 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005545 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 MaskVals.push_back(EltIdx);
5547 if (EltIdx < 0) {
5548 ++Quad[0];
5549 ++Quad[1];
5550 ++Quad[2];
5551 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005552 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005553 }
5554 ++Quad[EltIdx / 4];
5555 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005556 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005559 unsigned MaxQuad = 1;
5560 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 if (LoQuad[i] > MaxQuad) {
5562 BestLoQuad = i;
5563 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005564 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005565 }
5566
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005568 MaxQuad = 1;
5569 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 if (HiQuad[i] > MaxQuad) {
5571 BestHiQuad = i;
5572 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005573 }
5574 }
5575
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005577 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 // single pshufb instruction is necessary. If There are more than 2 input
5579 // quads, disable the next transformation since it does not help SSSE3.
5580 bool V1Used = InputQuads[0] || InputQuads[1];
5581 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005582 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 if (InputQuads.count() == 2 && V1Used && V2Used) {
5584 BestLoQuad = InputQuads.find_first();
5585 BestHiQuad = InputQuads.find_next(BestLoQuad);
5586 }
5587 if (InputQuads.count() > 2) {
5588 BestLoQuad = -1;
5589 BestHiQuad = -1;
5590 }
5591 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005592
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5594 // the shuffle mask. If a quad is scored as -1, that means that it contains
5595 // words from all 4 input quadwords.
5596 SDValue NewV;
5597 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005598 SmallVector<int, 8> MaskV;
5599 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5600 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005601 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005602 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5603 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5604 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005605
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5607 // source words for the shuffle, to aid later transformations.
5608 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005609 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005610 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005612 if (idx != (int)i)
5613 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005615 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 AllWordsInNewV = false;
5617 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005618 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5621 if (AllWordsInNewV) {
5622 for (int i = 0; i != 8; ++i) {
5623 int idx = MaskVals[i];
5624 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005625 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005626 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 if ((idx != i) && idx < 4)
5628 pshufhw = false;
5629 if ((idx != i) && idx > 3)
5630 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005631 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 V1 = NewV;
5633 V2Used = false;
5634 BestLoQuad = 0;
5635 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005636 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005637
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5639 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005640 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005641 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5642 unsigned TargetMask = 0;
5643 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005645 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5646 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5647 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005648 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005649 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005650 }
Eric Christopherfd179292009-08-27 18:07:15 +00005651
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 // If we have SSSE3, and all words of the result are from 1 input vector,
5653 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5654 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005655 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005656 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005659 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // mask, and elements that come from V1 in the V2 mask, so that the two
5661 // results can be OR'd together.
5662 bool TwoInputs = V1Used && V2Used;
5663 for (unsigned i = 0; i != 8; ++i) {
5664 int EltIdx = MaskVals[i] * 2;
5665 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5667 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 continue;
5669 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5671 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005673 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005674 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005675 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005678 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005679
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 // Calculate the shuffle mask for the second input, shuffle it, and
5681 // OR it with the first shuffled input.
5682 pshufbMask.clear();
5683 for (unsigned i = 0; i != 8; ++i) {
5684 int EltIdx = MaskVals[i] * 2;
5685 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5687 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 continue;
5689 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5691 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005693 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005694 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005695 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 MVT::v16i8, &pshufbMask[0], 16));
5697 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005698 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 }
5700
5701 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5702 // and update MaskVals with new element order.
5703 BitVector InOrder(8);
5704 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005705 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 for (int i = 0; i != 4; ++i) {
5707 int idx = MaskVals[i];
5708 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 InOrder.set(i);
5711 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005712 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 InOrder.set(i);
5714 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005715 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 }
5717 }
5718 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005719 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005721 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005722
Craig Topperc0d82852011-11-22 00:44:41 +00005723 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005724 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5725 NewV.getOperand(0),
5726 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5727 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005728 }
Eric Christopherfd179292009-08-27 18:07:15 +00005729
Nate Begemanb9a47b82009-02-23 08:49:38 +00005730 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5731 // and update MaskVals with the new element order.
5732 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005733 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005735 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 for (unsigned i = 4; i != 8; ++i) {
5737 int idx = MaskVals[i];
5738 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 InOrder.set(i);
5741 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005742 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 InOrder.set(i);
5744 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005745 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 }
5747 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005750
Craig Topperc0d82852011-11-22 00:44:41 +00005751 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005752 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5753 NewV.getOperand(0),
5754 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5755 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 }
Eric Christopherfd179292009-08-27 18:07:15 +00005757
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 // In case BestHi & BestLo were both -1, which means each quadword has a word
5759 // from each of the four input quadwords, calculate the InOrder bitvector now
5760 // before falling through to the insert/extract cleanup.
5761 if (BestLoQuad == -1 && BestHiQuad == -1) {
5762 NewV = V1;
5763 for (int i = 0; i != 8; ++i)
5764 if (MaskVals[i] < 0 || MaskVals[i] == i)
5765 InOrder.set(i);
5766 }
Eric Christopherfd179292009-08-27 18:07:15 +00005767
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 // The other elements are put in the right place using pextrw and pinsrw.
5769 for (unsigned i = 0; i != 8; ++i) {
5770 if (InOrder[i])
5771 continue;
5772 int EltIdx = MaskVals[i];
5773 if (EltIdx < 0)
5774 continue;
5775 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 DAG.getIntPtrConstant(i));
5782 }
5783 return NewV;
5784}
5785
5786// v16i8 shuffles - Prefer shuffles in the following order:
5787// 1. [ssse3] 1 x pshufb
5788// 2. [ssse3] 2 x pshufb + 1 x por
5789// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5790static
Nate Begeman9008ca62009-04-27 18:41:29 +00005791SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005792 SelectionDAG &DAG,
5793 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005794 SDValue V1 = SVOp->getOperand(0);
5795 SDValue V2 = SVOp->getOperand(1);
5796 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005798 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005799
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005801 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // present, fall back to case 3.
5803 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5804 bool V1Only = true;
5805 bool V2Only = true;
5806 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005807 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 if (EltIdx < 0)
5809 continue;
5810 if (EltIdx < 16)
5811 V2Only = false;
5812 else
5813 V1Only = false;
5814 }
Eric Christopherfd179292009-08-27 18:07:15 +00005815
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005817 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005821 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005822 //
5823 // Otherwise, we have elements from both input vectors, and must zero out
5824 // elements that come from V2 in the first mask, and V1 in the second mask
5825 // so that we can OR them together.
5826 bool TwoInputs = !(V1Only || V2Only);
5827 for (unsigned i = 0; i != 16; ++i) {
5828 int EltIdx = MaskVals[i];
5829 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005830 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 continue;
5832 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005834 }
5835 // If all the elements are from V2, assign it to V1 and return after
5836 // building the first pshufb.
5837 if (V2Only)
5838 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005840 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005842 if (!TwoInputs)
5843 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005844
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 // Calculate the shuffle mask for the second input, shuffle it, and
5846 // OR it with the first shuffled input.
5847 pshufbMask.clear();
5848 for (unsigned i = 0; i != 16; ++i) {
5849 int EltIdx = MaskVals[i];
5850 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005852 continue;
5853 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005854 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005857 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005858 MVT::v16i8, &pshufbMask[0], 16));
5859 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 }
Eric Christopherfd179292009-08-27 18:07:15 +00005861
Nate Begemanb9a47b82009-02-23 08:49:38 +00005862 // No SSSE3 - Calculate in place words and then fix all out of place words
5863 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5864 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005865 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5866 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 SDValue NewV = V2Only ? V2 : V1;
5868 for (int i = 0; i != 8; ++i) {
5869 int Elt0 = MaskVals[i*2];
5870 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005871
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 // This word of the result is all undef, skip it.
5873 if (Elt0 < 0 && Elt1 < 0)
5874 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005875
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 // This word of the result is already in the correct place, skip it.
5877 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5878 continue;
5879 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5880 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005881
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5883 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5884 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005885
5886 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5887 // using a single extract together, load it and store it.
5888 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005890 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005892 DAG.getIntPtrConstant(i));
5893 continue;
5894 }
5895
Nate Begemanb9a47b82009-02-23 08:49:38 +00005896 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005897 // source byte is not also odd, shift the extracted word left 8 bits
5898 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005900 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005901 DAG.getIntPtrConstant(Elt1 / 2));
5902 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005903 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005904 DAG.getConstant(8,
5905 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005906 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5908 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 }
5910 // If Elt0 is defined, extract it from the appropriate source. If the
5911 // source byte is not also even, shift the extracted word right 8 bits. If
5912 // Elt1 was also defined, OR the extracted values together before
5913 // inserting them in the result.
5914 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005916 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5917 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005919 DAG.getConstant(8,
5920 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005921 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5923 DAG.getConstant(0x00FF, MVT::i16));
5924 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005925 : InsElt0;
5926 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 DAG.getIntPtrConstant(i));
5929 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005930 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005931}
5932
Evan Cheng7a831ce2007-12-15 03:00:47 +00005933/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005934/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005935/// done when every pair / quad of shuffle mask elements point to elements in
5936/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005937/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005938static
Nate Begeman9008ca62009-04-27 18:41:29 +00005939SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005940 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005941 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005942 SDValue V1 = SVOp->getOperand(0);
5943 SDValue V2 = SVOp->getOperand(1);
5944 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005945 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005946 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005948 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 case MVT::v4f32: NewVT = MVT::v2f64; break;
5950 case MVT::v4i32: NewVT = MVT::v2i64; break;
5951 case MVT::v8i16: NewVT = MVT::v4i32; break;
5952 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005953 }
5954
Nate Begeman9008ca62009-04-27 18:41:29 +00005955 int Scale = NumElems / NewWidth;
5956 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005957 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005958 int StartIdx = -1;
5959 for (int j = 0; j < Scale; ++j) {
5960 int EltIdx = SVOp->getMaskElt(i+j);
5961 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005962 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005963 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005964 StartIdx = EltIdx - (EltIdx % Scale);
5965 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005966 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005967 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005968 if (StartIdx == -1)
5969 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005970 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005971 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005972 }
5973
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005974 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5975 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005976 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005977}
5978
Evan Chengd880b972008-05-09 21:53:03 +00005979/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005980///
Owen Andersone50ed302009-08-10 22:56:29 +00005981static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005982 SDValue SrcOp, SelectionDAG &DAG,
5983 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005984 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005985 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005986 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005987 LD = dyn_cast<LoadSDNode>(SrcOp);
5988 if (!LD) {
5989 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5990 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005991 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005992 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005993 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005994 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005995 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005996 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005998 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005999 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6000 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6001 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006002 SrcOp.getOperand(0)
6003 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006004 }
6005 }
6006 }
6007
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006008 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006009 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006010 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006011 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006012}
6013
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006014/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6015/// shuffle node referes to only one lane in the sources.
6016static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6017 EVT VT = SVOp->getValueType(0);
6018 int NumElems = VT.getVectorNumElements();
6019 int HalfSize = NumElems/2;
6020 SmallVector<int, 16> M;
6021 SVOp->getMask(M);
6022 bool MatchA = false, MatchB = false;
6023
6024 for (int l = 0; l < NumElems*2; l += HalfSize) {
6025 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6026 MatchA = true;
6027 break;
6028 }
6029 }
6030
6031 for (int l = 0; l < NumElems*2; l += HalfSize) {
6032 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6033 MatchB = true;
6034 break;
6035 }
6036 }
6037
6038 return MatchA && MatchB;
6039}
6040
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006041/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6042/// which could not be matched by any known target speficic shuffle
6043static SDValue
6044LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006045 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6046 // If each half of a vector shuffle node referes to only one lane in the
6047 // source vectors, extract each used 128-bit lane and shuffle them using
6048 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6049 // the work to the legalizer.
6050 DebugLoc dl = SVOp->getDebugLoc();
6051 EVT VT = SVOp->getValueType(0);
6052 int NumElems = VT.getVectorNumElements();
6053 int HalfSize = NumElems/2;
6054
6055 // Extract the reference for each half
6056 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6057 int FstVecOpNum = 0, SndVecOpNum = 0;
6058 for (int i = 0; i < HalfSize; ++i) {
6059 int Elt = SVOp->getMaskElt(i);
6060 if (SVOp->getMaskElt(i) < 0)
6061 continue;
6062 FstVecOpNum = Elt/NumElems;
6063 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6064 break;
6065 }
6066 for (int i = HalfSize; i < NumElems; ++i) {
6067 int Elt = SVOp->getMaskElt(i);
6068 if (SVOp->getMaskElt(i) < 0)
6069 continue;
6070 SndVecOpNum = Elt/NumElems;
6071 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6072 break;
6073 }
6074
6075 // Extract the subvectors
6076 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6077 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6078 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6079 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6080
6081 // Generate 128-bit shuffles
6082 SmallVector<int, 16> MaskV1, MaskV2;
6083 for (int i = 0; i < HalfSize; ++i) {
6084 int Elt = SVOp->getMaskElt(i);
6085 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6086 }
6087 for (int i = HalfSize; i < NumElems; ++i) {
6088 int Elt = SVOp->getMaskElt(i);
6089 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6090 }
6091
6092 EVT NVT = V1.getValueType();
6093 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6094 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6095
6096 // Concatenate the result back
6097 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6098 DAG.getConstant(0, MVT::i32), DAG, dl);
6099 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6100 DAG, dl);
6101 }
6102
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006103 return SDValue();
6104}
6105
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006106/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6107/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006108static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006109LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006110 SDValue V1 = SVOp->getOperand(0);
6111 SDValue V2 = SVOp->getOperand(1);
6112 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006113 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006114
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006115 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6116
Evan Chengace3c172008-07-22 21:13:36 +00006117 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006118 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006119 SmallVector<int, 8> Mask1(4U, -1);
6120 SmallVector<int, 8> PermMask;
6121 SVOp->getMask(PermMask);
6122
Evan Chengace3c172008-07-22 21:13:36 +00006123 unsigned NumHi = 0;
6124 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006125 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 int Idx = PermMask[i];
6127 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006128 Locs[i] = std::make_pair(-1, -1);
6129 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006130 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6131 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006132 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006134 NumLo++;
6135 } else {
6136 Locs[i] = std::make_pair(1, NumHi);
6137 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006139 NumHi++;
6140 }
6141 }
6142 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006143
Evan Chengace3c172008-07-22 21:13:36 +00006144 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006145 // If no more than two elements come from either vector. This can be
6146 // implemented with two shuffles. First shuffle gather the elements.
6147 // The second shuffle, which takes the first shuffle as both of its
6148 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006149 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006150
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006152
Evan Chengace3c172008-07-22 21:13:36 +00006153 for (unsigned i = 0; i != 4; ++i) {
6154 if (Locs[i].first == -1)
6155 continue;
6156 else {
6157 unsigned Idx = (i < 2) ? 0 : 4;
6158 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006159 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006160 }
6161 }
6162
Nate Begeman9008ca62009-04-27 18:41:29 +00006163 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006164 } else if (NumLo == 3 || NumHi == 3) {
6165 // Otherwise, we must have three elements from one vector, call it X, and
6166 // one element from the other, call it Y. First, use a shufps to build an
6167 // intermediate vector with the one element from Y and the element from X
6168 // that will be in the same half in the final destination (the indexes don't
6169 // matter). Then, use a shufps to build the final vector, taking the half
6170 // containing the element from Y from the intermediate, and the other half
6171 // from X.
6172 if (NumHi == 3) {
6173 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006174 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006175 std::swap(V1, V2);
6176 }
6177
6178 // Find the element from V2.
6179 unsigned HiIndex;
6180 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006181 int Val = PermMask[HiIndex];
6182 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006183 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006184 if (Val >= 4)
6185 break;
6186 }
6187
Nate Begeman9008ca62009-04-27 18:41:29 +00006188 Mask1[0] = PermMask[HiIndex];
6189 Mask1[1] = -1;
6190 Mask1[2] = PermMask[HiIndex^1];
6191 Mask1[3] = -1;
6192 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006193
6194 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006195 Mask1[0] = PermMask[0];
6196 Mask1[1] = PermMask[1];
6197 Mask1[2] = HiIndex & 1 ? 6 : 4;
6198 Mask1[3] = HiIndex & 1 ? 4 : 6;
6199 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006200 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006201 Mask1[0] = HiIndex & 1 ? 2 : 0;
6202 Mask1[1] = HiIndex & 1 ? 0 : 2;
6203 Mask1[2] = PermMask[2];
6204 Mask1[3] = PermMask[3];
6205 if (Mask1[2] >= 0)
6206 Mask1[2] += 4;
6207 if (Mask1[3] >= 0)
6208 Mask1[3] += 4;
6209 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006210 }
Evan Chengace3c172008-07-22 21:13:36 +00006211 }
6212
6213 // Break it into (shuffle shuffle_hi, shuffle_lo).
6214 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006215 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006216 SmallVector<int,8> LoMask(4U, -1);
6217 SmallVector<int,8> HiMask(4U, -1);
6218
6219 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006220 unsigned MaskIdx = 0;
6221 unsigned LoIdx = 0;
6222 unsigned HiIdx = 2;
6223 for (unsigned i = 0; i != 4; ++i) {
6224 if (i == 2) {
6225 MaskPtr = &HiMask;
6226 MaskIdx = 1;
6227 LoIdx = 0;
6228 HiIdx = 2;
6229 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006230 int Idx = PermMask[i];
6231 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006232 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006233 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006234 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006235 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006236 LoIdx++;
6237 } else {
6238 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006239 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006240 HiIdx++;
6241 }
6242 }
6243
Nate Begeman9008ca62009-04-27 18:41:29 +00006244 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6245 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6246 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006247 for (unsigned i = 0; i != 4; ++i) {
6248 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006249 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006250 } else {
6251 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006252 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006253 }
6254 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006255 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006256}
6257
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006258static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006259 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006260 V = V.getOperand(0);
6261 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6262 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006263 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6264 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6265 // BUILD_VECTOR (load), undef
6266 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006267 if (MayFoldLoad(V))
6268 return true;
6269 return false;
6270}
6271
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006272// FIXME: the version above should always be used. Since there's
6273// a bug where several vector shuffles can't be folded because the
6274// DAG is not updated during lowering and a node claims to have two
6275// uses while it only has one, use this version, and let isel match
6276// another instruction if the load really happens to have more than
6277// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006278// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006279static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006280 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006281 V = V.getOperand(0);
6282 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6283 V = V.getOperand(0);
6284 if (ISD::isNormalLoad(V.getNode()))
6285 return true;
6286 return false;
6287}
6288
6289/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6290/// a vector extract, and if both can be later optimized into a single load.
6291/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6292/// here because otherwise a target specific shuffle node is going to be
6293/// emitted for this shuffle, and the optimization not done.
6294/// FIXME: This is probably not the best approach, but fix the problem
6295/// until the right path is decided.
6296static
6297bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6298 const TargetLowering &TLI) {
6299 EVT VT = V.getValueType();
6300 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6301
6302 // Be sure that the vector shuffle is present in a pattern like this:
6303 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6304 if (!V.hasOneUse())
6305 return false;
6306
6307 SDNode *N = *V.getNode()->use_begin();
6308 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6309 return false;
6310
6311 SDValue EltNo = N->getOperand(1);
6312 if (!isa<ConstantSDNode>(EltNo))
6313 return false;
6314
6315 // If the bit convert changed the number of elements, it is unsafe
6316 // to examine the mask.
6317 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006318 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006319 EVT SrcVT = V.getOperand(0).getValueType();
6320 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6321 return false;
6322 V = V.getOperand(0);
6323 HasShuffleIntoBitcast = true;
6324 }
6325
6326 // Select the input vector, guarding against out of range extract vector.
6327 unsigned NumElems = VT.getVectorNumElements();
6328 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6329 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6330 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6331
6332 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006333 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006334 V = V.getOperand(0);
6335
6336 if (ISD::isNormalLoad(V.getNode())) {
6337 // Is the original load suitable?
6338 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6339
6340 // FIXME: avoid the multi-use bug that is preventing lots of
6341 // of foldings to be detected, this is still wrong of course, but
6342 // give the temporary desired behavior, and if it happens that
6343 // the load has real more uses, during isel it will not fold, and
6344 // will generate poor code.
6345 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6346 return false;
6347
6348 if (!HasShuffleIntoBitcast)
6349 return true;
6350
6351 // If there's a bitcast before the shuffle, check if the load type and
6352 // alignment is valid.
6353 unsigned Align = LN0->getAlignment();
6354 unsigned NewAlign =
6355 TLI.getTargetData()->getABITypeAlignment(
6356 VT.getTypeForEVT(*DAG.getContext()));
6357
6358 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6359 return false;
6360 }
6361
6362 return true;
6363}
6364
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006365static
Evan Cheng835580f2010-10-07 20:50:20 +00006366SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6367 EVT VT = Op.getValueType();
6368
6369 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006370 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6371 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006372 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6373 V1, DAG));
6374}
6375
6376static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006377SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006378 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006379 SDValue V1 = Op.getOperand(0);
6380 SDValue V2 = Op.getOperand(1);
6381 EVT VT = Op.getValueType();
6382
6383 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6384
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006385 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006386 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6387
Evan Cheng0899f5c2011-08-31 02:05:24 +00006388 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6389 return DAG.getNode(ISD::BITCAST, dl, VT,
6390 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6391 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6392 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006393}
6394
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006395static
6396SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6397 SDValue V1 = Op.getOperand(0);
6398 SDValue V2 = Op.getOperand(1);
6399 EVT VT = Op.getValueType();
6400
6401 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6402 "unsupported shuffle type");
6403
6404 if (V2.getOpcode() == ISD::UNDEF)
6405 V2 = V1;
6406
6407 // v4i32 or v4f32
6408 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6409}
6410
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006411static inline unsigned getSHUFPOpcode(EVT VT) {
6412 switch(VT.getSimpleVT().SimpleTy) {
6413 case MVT::v8i32: // Use fp unit for int unpack.
6414 case MVT::v8f32:
6415 case MVT::v4i32: // Use fp unit for int unpack.
6416 case MVT::v4f32: return X86ISD::SHUFPS;
6417 case MVT::v4i64: // Use fp unit for int unpack.
6418 case MVT::v4f64:
6419 case MVT::v2i64: // Use fp unit for int unpack.
6420 case MVT::v2f64: return X86ISD::SHUFPD;
6421 default:
6422 llvm_unreachable("Unknown type for shufp*");
6423 }
6424 return 0;
6425}
6426
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006427static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006428SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006429 SDValue V1 = Op.getOperand(0);
6430 SDValue V2 = Op.getOperand(1);
6431 EVT VT = Op.getValueType();
6432 unsigned NumElems = VT.getVectorNumElements();
6433
6434 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6435 // operand of these instructions is only memory, so check if there's a
6436 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6437 // same masks.
6438 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006439
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006440 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006441 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006442 CanFoldLoad = true;
6443
6444 // When V1 is a load, it can be folded later into a store in isel, example:
6445 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6446 // turns into:
6447 // (MOVLPSmr addr:$src1, VR128:$src2)
6448 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006449 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006450 CanFoldLoad = true;
6451
Dan Gohman65fd6562011-11-03 21:49:52 +00006452 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006453 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006454 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006455 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6456
6457 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006458 // If we don't care about the second element, procede to use movss.
6459 if (SVOp->getMaskElt(1) != -1)
6460 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006461 }
6462
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006463 // movl and movlp will both match v2i64, but v2i64 is never matched by
6464 // movl earlier because we make it strict to avoid messing with the movlp load
6465 // folding logic (see the code above getMOVLP call). Match it here then,
6466 // this is horrible, but will stay like this until we move all shuffle
6467 // matching to x86 specific nodes. Note that for the 1st condition all
6468 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006469 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006470 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6471 // as to remove this logic from here, as much as possible
6472 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006473 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006474 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006475 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006476
6477 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6478
6479 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006480 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006481 X86::getShuffleSHUFImmediate(SVOp), DAG);
6482}
6483
Craig Topper6347e862011-11-21 06:57:39 +00006484static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006485 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006486 case MVT::v32i8:
6487 case MVT::v16i8:
6488 case MVT::v16i16:
6489 case MVT::v8i16:
6490 case MVT::v4i32:
6491 case MVT::v2i64: return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006492 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006493 case MVT::v4i64:
6494 if (HasAVX2) return X86ISD::PUNPCKL;
Craig Topper6347e862011-11-21 06:57:39 +00006495 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006496 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006497 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006498 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006499 case MVT::v2f64: return X86ISD::UNPCKLP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006500 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006501 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006502 }
6503 return 0;
6504}
6505
Craig Topper6347e862011-11-21 06:57:39 +00006506static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006507 switch(VT.getSimpleVT().SimpleTy) {
Craig Topper06cb6802011-11-26 20:47:44 +00006508 case MVT::v32i8:
6509 case MVT::v16i8:
6510 case MVT::v16i16:
6511 case MVT::v8i16:
6512 case MVT::v4i32:
6513 case MVT::v2i64: return X86ISD::PUNPCKH;
6514 case MVT::v4i64:
Craig Topper6347e862011-11-21 06:57:39 +00006515 case MVT::v8i32:
Craig Topper06cb6802011-11-26 20:47:44 +00006516 if (HasAVX2) return X86ISD::PUNPCKH;
Craig Topper6347e862011-11-21 06:57:39 +00006517 // else use fp unit for int unpack.
Craig Topper705f2432011-11-24 22:57:10 +00006518 case MVT::v8f32:
Craig Topper06cb6802011-11-26 20:47:44 +00006519 case MVT::v4f32:
Craig Topper705f2432011-11-24 22:57:10 +00006520 case MVT::v4f64:
Craig Topper06cb6802011-11-26 20:47:44 +00006521 case MVT::v2f64: return X86ISD::UNPCKHP;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006522 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006523 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006524 }
6525 return 0;
6526}
6527
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006528static inline unsigned getVPERMILOpcode(EVT VT) {
6529 switch(VT.getSimpleVT().SimpleTy) {
6530 case MVT::v4i32:
Craig Topper38034c52011-11-26 22:55:48 +00006531 case MVT::v4f32:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006532 case MVT::v8i32:
Craig Topper38034c52011-11-26 22:55:48 +00006533 case MVT::v8f32: return X86ISD::VPERMILPS;
6534 case MVT::v2i64:
6535 case MVT::v2f64:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006536 case MVT::v4i64:
Craig Topper38034c52011-11-26 22:55:48 +00006537 case MVT::v4f64: return X86ISD::VPERMILPD;
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006538 default:
6539 llvm_unreachable("Unknown type for vpermil");
6540 }
6541 return 0;
6542}
6543
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006544static
6545SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006546 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006547 const X86Subtarget *Subtarget) {
6548 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6549 EVT VT = Op.getValueType();
6550 DebugLoc dl = Op.getDebugLoc();
6551 SDValue V1 = Op.getOperand(0);
6552 SDValue V2 = Op.getOperand(1);
6553
6554 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006555 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006556
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006557 // Handle splat operations
6558 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006559 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006560 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006561 // Special case, this is the only place now where it's allowed to return
6562 // a vector_shuffle operation without using a target specific node, because
6563 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6564 // this be moved to DAGCombine instead?
6565 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006566 return Op;
6567
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006568 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006569 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006570 if (Subtarget->hasAVX() && LD.getNode())
6571 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006572
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006573 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006574 if ((Size == 128 && NumElem <= 4) ||
6575 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006576 return SDValue();
6577
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006578 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006579 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006580 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006581
6582 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6583 // do it!
6584 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6585 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6586 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006587 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006588 } else if ((VT == MVT::v4i32 ||
6589 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006590 // FIXME: Figure out a cleaner way to do this.
6591 // Try to make use of movq to zero out the top part.
6592 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6593 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6594 if (NewOp.getNode()) {
6595 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6596 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6597 DAG, Subtarget, dl);
6598 }
6599 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6600 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6601 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6602 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6603 DAG, Subtarget, dl);
6604 }
6605 }
6606 return SDValue();
6607}
6608
Dan Gohman475871a2008-07-27 21:46:04 +00006609SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006610X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006611 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SDValue V1 = Op.getOperand(0);
6613 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006614 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006615 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006616 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006617 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006618 bool V1IsSplat = false;
6619 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006620 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006621 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006622 MachineFunction &MF = DAG.getMachineFunction();
6623 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624
Craig Topper3426a3e2011-11-14 06:46:21 +00006625 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006626
Craig Topper38034c52011-11-26 22:55:48 +00006627 assert(V1.getOpcode() != ISD::UNDEF && "Op 1 of shuffle should not be undef");
6628
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006629 // Vector shuffle lowering takes 3 steps:
6630 //
6631 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6632 // narrowing and commutation of operands should be handled.
6633 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6634 // shuffle nodes.
6635 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6636 // so the shuffle can be broken into other shuffles and the legalizer can
6637 // try the lowering again.
6638 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006639 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006640 // be matched during isel, all of them must be converted to a target specific
6641 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006642
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006643 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6644 // narrowing and commutation of operands should be handled. The actual code
6645 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006646 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006647 if (NewOp.getNode())
6648 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006649
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006650 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6651 // unpckh_undef). Only use pshufd if speed is more important than size.
6652 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006653 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6654 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006655 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006656 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6657 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006658
Craig Topperc0d82852011-11-22 00:44:41 +00006659 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006660 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006661 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006662
Dale Johannesen0488fb62010-09-30 23:57:10 +00006663 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006664 return getMOVHighToLow(Op, dl, DAG);
6665
6666 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006667 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006668 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006669 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6670 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006671
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006672 if (X86::isPSHUFDMask(SVOp)) {
6673 // The actual implementation will match the mask in the if above and then
6674 // during isel it can match several different instructions, not only pshufd
6675 // as its name says, sad but true, emulate the behavior for now...
6676 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6677 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6678
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006679 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6680
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006681 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006682 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6683
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006684 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6685 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006686 }
Eric Christopherfd179292009-08-27 18:07:15 +00006687
Evan Chengf26ffe92008-05-29 08:22:04 +00006688 // Check if this can be converted into a logical shift.
6689 bool isLeft = false;
6690 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006691 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006692 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006693 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006694 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006695 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006696 EVT EltVT = VT.getVectorElementType();
6697 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006698 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006699 }
Eric Christopherfd179292009-08-27 18:07:15 +00006700
Nate Begeman9008ca62009-04-27 18:41:29 +00006701 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006702 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006703 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006704 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006705 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006706 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6707
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006708 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006709 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6710 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006711 }
Eric Christopherfd179292009-08-27 18:07:15 +00006712
Nate Begeman9008ca62009-04-27 18:41:29 +00006713 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006714 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006715 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006716
Dale Johannesen0488fb62010-09-30 23:57:10 +00006717 if (X86::isMOVHLPSMask(SVOp))
6718 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006719
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006720 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006721 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006722
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006723 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006724 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006725
Dale Johannesen0488fb62010-09-30 23:57:10 +00006726 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006727 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728
Nate Begeman9008ca62009-04-27 18:41:29 +00006729 if (ShouldXformToMOVHLPS(SVOp) ||
6730 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6731 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732
Evan Chengf26ffe92008-05-29 08:22:04 +00006733 if (isShift) {
6734 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006735 EVT EltVT = VT.getVectorElementType();
6736 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006737 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006738 }
Eric Christopherfd179292009-08-27 18:07:15 +00006739
Evan Cheng9eca5e82006-10-25 21:49:50 +00006740 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006741 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6742 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006743 V1IsSplat = isSplatVector(V1.getNode());
6744 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006745
Chris Lattner8a594482007-11-25 00:24:49 +00006746 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006747 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006748 Op = CommuteVectorShuffle(SVOp, DAG);
6749 SVOp = cast<ShuffleVectorSDNode>(Op);
6750 V1 = SVOp->getOperand(0);
6751 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006752 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006753 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006754 }
6755
Nate Begeman9008ca62009-04-27 18:41:29 +00006756 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6757 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006758 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006759 return V1;
6760 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6761 // the instruction selector will not match, so get a canonical MOVL with
6762 // swapped operands to undo the commute.
6763 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006764 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765
Craig Topperc0d82852011-11-22 00:44:41 +00006766 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006767 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6768 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006769
Craig Topperc0d82852011-11-22 00:44:41 +00006770 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006771 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6772 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006773
Evan Cheng9bbbb982006-10-25 20:48:19 +00006774 if (V2IsSplat) {
6775 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006776 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006777 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006778 SDValue NewMask = NormalizeMask(SVOp, DAG);
6779 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6780 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006781 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006782 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006783 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006784 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 }
6786 }
6787 }
6788
Evan Cheng9eca5e82006-10-25 21:49:50 +00006789 if (Commuted) {
6790 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006791 // FIXME: this seems wrong.
6792 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6793 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006794
Craig Topperc0d82852011-11-22 00:44:41 +00006795 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006796 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6797 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006798
Craig Topperc0d82852011-11-22 00:44:41 +00006799 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006800 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6801 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006802 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006803
Nate Begeman9008ca62009-04-27 18:41:29 +00006804 // Normalize the node to match x86 shuffle ops if needed
Craig Topper38034c52011-11-26 22:55:48 +00006805 if (!V2IsUndef && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006806 return CommuteVectorShuffle(SVOp, DAG);
6807
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006808 // The checks below are all present in isShuffleMaskLegal, but they are
6809 // inlined here right now to enable us to directly emit target specific
6810 // nodes, and remove one by one until they don't return Op anymore.
6811 SmallVector<int, 16> M;
6812 SVOp->getMask(M);
6813
Craig Topperc0d82852011-11-22 00:44:41 +00006814 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006815 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6816 X86::getShufflePALIGNRImmediate(SVOp),
6817 DAG);
6818
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006819 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6820 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006821 if (VT == MVT::v2f64)
Craig Topper06cb6802011-11-26 20:47:44 +00006822 return getTargetShuffleNode(X86ISD::UNPCKLP, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006823 if (VT == MVT::v2i64)
Craig Topper06cb6802011-11-26 20:47:44 +00006824 return getTargetShuffleNode(X86ISD::PUNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006825 }
6826
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006827 if (isPSHUFHWMask(M, VT))
6828 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6829 X86::getShufflePSHUFHWImmediate(SVOp),
6830 DAG);
6831
6832 if (isPSHUFLWMask(M, VT))
6833 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6834 X86::getShufflePSHUFLWImmediate(SVOp),
6835 DAG);
6836
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006837 if (isSHUFPMask(M, VT))
6838 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6839 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006840
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006841 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006842 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6843 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006844 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006845 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6846 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006847
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006848 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006849 // Generate target specific nodes for 128 or 256-bit shuffles only
6850 // supported in the AVX instruction set.
6851 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006852
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006853 // Handle VMOVDDUPY permutations
6854 if (isMOVDDUPYMask(SVOp, Subtarget))
6855 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6856
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006857 // Handle VPERMILPS* permutations
6858 if (isVPERMILPSMask(M, VT, Subtarget))
6859 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6860 getShuffleVPERMILPSImmediate(SVOp), DAG);
6861
6862 // Handle VPERMILPD* permutations
6863 if (isVPERMILPDMask(M, VT, Subtarget))
6864 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6865 getShuffleVPERMILPDImmediate(SVOp), DAG);
6866
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006867 // Handle VPERM2F128 permutations
6868 if (isVPERM2F128Mask(M, VT, Subtarget))
6869 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6870 getShuffleVPERM2F128Immediate(SVOp), DAG);
6871
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006872 // Handle VSHUFPSY permutations
Craig Topper9d7025b2011-11-27 21:41:12 +00006873 if (isVSHUFPYMask(M, VT, Subtarget))
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006874 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006875 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006876
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00006877 // Try to swap operands in the node to match x86 shuffle ops
6878 if (isCommutedVSHUFPMask(M, VT, Subtarget)) {
6879 // Now we need to commute operands.
6880 SVOp = cast<ShuffleVectorSDNode>(CommuteVectorShuffle(SVOp, DAG));
6881 V1 = SVOp->getOperand(0);
6882 V2 = SVOp->getOperand(1);
Craig Topper9d7025b2011-11-27 21:41:12 +00006883 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6884 getShuffleVSHUFPYImmediate(SVOp), DAG);
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00006885 }
6886
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006887 //===--------------------------------------------------------------------===//
6888 // Since no target specific shuffle was selected for this generic one,
6889 // lower it into other known shuffles. FIXME: this isn't true yet, but
6890 // this is the plan.
6891 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006892
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006893 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6894 if (VT == MVT::v8i16) {
6895 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6896 if (NewOp.getNode())
6897 return NewOp;
6898 }
6899
6900 if (VT == MVT::v16i8) {
6901 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6902 if (NewOp.getNode())
6903 return NewOp;
6904 }
6905
6906 // Handle all 128-bit wide vectors with 4 elements, and match them with
6907 // several different shuffle types.
6908 if (NumElems == 4 && VT.getSizeInBits() == 128)
6909 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6910
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006911 // Handle general 256-bit shuffles
6912 if (VT.is256BitVector())
6913 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6914
Dan Gohman475871a2008-07-27 21:46:04 +00006915 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916}
6917
Dan Gohman475871a2008-07-27 21:46:04 +00006918SDValue
6919X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006920 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006921 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006922 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006923
6924 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6925 return SDValue();
6926
Duncan Sands83ec4b62008-06-06 12:08:01 +00006927 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006928 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006929 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006932 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006933 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006934 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6935 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6936 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6938 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006939 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006941 Op.getOperand(0)),
6942 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006943 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006944 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006947 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006948 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006949 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6950 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006951 // result has a single use which is a store or a bitcast to i32. And in
6952 // the case of a store, it's not worth it if the index is a constant 0,
6953 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006954 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006955 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006956 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006957 if ((User->getOpcode() != ISD::STORE ||
6958 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6959 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006960 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006962 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006963 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006964 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006965 Op.getOperand(0)),
6966 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006967 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006968 } else if (VT == MVT::i32 || VT == MVT::i64) {
6969 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006970 if (isa<ConstantSDNode>(Op.getOperand(1)))
6971 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006972 }
Dan Gohman475871a2008-07-27 21:46:04 +00006973 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006974}
6975
6976
Dan Gohman475871a2008-07-27 21:46:04 +00006977SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006978X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6979 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006980 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006981 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006982
David Greene74a579d2011-02-10 16:57:36 +00006983 SDValue Vec = Op.getOperand(0);
6984 EVT VecVT = Vec.getValueType();
6985
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006986 // If this is a 256-bit vector result, first extract the 128-bit vector and
6987 // then extract the element from the 128-bit vector.
6988 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006989 DebugLoc dl = Op.getNode()->getDebugLoc();
6990 unsigned NumElems = VecVT.getVectorNumElements();
6991 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006992 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6993
6994 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006995 bool Upper = IdxVal >= NumElems/2;
6996 Vec = Extract128BitVector(Vec,
6997 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006998
David Greene74a579d2011-02-10 16:57:36 +00006999 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007000 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007001 }
7002
7003 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7004
Craig Topperc0d82852011-11-22 00:44:41 +00007005 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007006 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007007 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007008 return Res;
7009 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007010
Owen Andersone50ed302009-08-10 22:56:29 +00007011 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007012 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007013 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007014 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007015 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007016 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007017 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7019 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007020 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007022 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007023 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007024 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007025 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007027 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007028 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007029 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007030 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007031 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007032 if (Idx == 0)
7033 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007034
Evan Cheng0db9fe62006-04-25 20:13:52 +00007035 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007036 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007037 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007038 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007039 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007040 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007041 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007042 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007043 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7044 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7045 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007046 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007047 if (Idx == 0)
7048 return Op;
7049
7050 // UNPCKHPD the element to the lowest double word, then movsd.
7051 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7052 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007053 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007054 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007055 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007056 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007057 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007058 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007059 }
7060
Dan Gohman475871a2008-07-27 21:46:04 +00007061 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007062}
7063
Dan Gohman475871a2008-07-27 21:46:04 +00007064SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007065X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7066 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007067 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007068 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007069 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007070
Dan Gohman475871a2008-07-27 21:46:04 +00007071 SDValue N0 = Op.getOperand(0);
7072 SDValue N1 = Op.getOperand(1);
7073 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007074
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007075 if (VT.getSizeInBits() == 256)
7076 return SDValue();
7077
Dan Gohman8a55ce42009-09-23 21:02:20 +00007078 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007079 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007080 unsigned Opc;
7081 if (VT == MVT::v8i16)
7082 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007083 else if (VT == MVT::v16i8)
7084 Opc = X86ISD::PINSRB;
7085 else
7086 Opc = X86ISD::PINSRB;
7087
Nate Begeman14d12ca2008-02-11 04:19:36 +00007088 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7089 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 if (N1.getValueType() != MVT::i32)
7091 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7092 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007093 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007094 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007095 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007096 // Bits [7:6] of the constant are the source select. This will always be
7097 // zero here. The DAG Combiner may combine an extract_elt index into these
7098 // bits. For example (insert (extract, 3), 2) could be matched by putting
7099 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007100 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007101 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007102 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007103 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007104 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007105 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007107 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007108 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7109 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007110 // PINSR* works with constant index.
7111 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007112 }
Dan Gohman475871a2008-07-27 21:46:04 +00007113 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007114}
7115
Dan Gohman475871a2008-07-27 21:46:04 +00007116SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007117X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007118 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007119 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007120
David Greene6b381262011-02-09 15:32:06 +00007121 DebugLoc dl = Op.getDebugLoc();
7122 SDValue N0 = Op.getOperand(0);
7123 SDValue N1 = Op.getOperand(1);
7124 SDValue N2 = Op.getOperand(2);
7125
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007126 // If this is a 256-bit vector result, first extract the 128-bit vector,
7127 // insert the element into the extracted half and then place it back.
7128 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007129 if (!isa<ConstantSDNode>(N2))
7130 return SDValue();
7131
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007132 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007133 unsigned NumElems = VT.getVectorNumElements();
7134 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007135 bool Upper = IdxVal >= NumElems/2;
7136 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7137 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007138
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007139 // Insert the element into the desired half.
7140 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7141 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007142
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007143 // Insert the changed part back to the 256-bit vector
7144 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007145 }
7146
Craig Topperc0d82852011-11-22 00:44:41 +00007147 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007148 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7149
Dan Gohman8a55ce42009-09-23 21:02:20 +00007150 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007151 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007152
Dan Gohman8a55ce42009-09-23 21:02:20 +00007153 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007154 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7155 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 if (N1.getValueType() != MVT::i32)
7157 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7158 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007159 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007160 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007161 }
Dan Gohman475871a2008-07-27 21:46:04 +00007162 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007163}
7164
Dan Gohman475871a2008-07-27 21:46:04 +00007165SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007166X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007167 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007168 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007169 EVT OpVT = Op.getValueType();
7170
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007171 // If this is a 256-bit vector result, first insert into a 128-bit
7172 // vector and then insert into the 256-bit vector.
7173 if (OpVT.getSizeInBits() > 128) {
7174 // Insert into a 128-bit vector.
7175 EVT VT128 = EVT::getVectorVT(*Context,
7176 OpVT.getVectorElementType(),
7177 OpVT.getVectorNumElements() / 2);
7178
7179 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7180
7181 // Insert the 128-bit vector.
7182 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7183 DAG.getConstant(0, MVT::i32),
7184 DAG, dl);
7185 }
7186
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007187 if (Op.getValueType() == MVT::v1i64 &&
7188 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007190
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007192 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7193 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007194 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007195 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007196}
7197
David Greene91585092011-01-26 15:38:49 +00007198// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7199// a simple subregister reference or explicit instructions to grab
7200// upper bits of a vector.
7201SDValue
7202X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7203 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007204 DebugLoc dl = Op.getNode()->getDebugLoc();
7205 SDValue Vec = Op.getNode()->getOperand(0);
7206 SDValue Idx = Op.getNode()->getOperand(1);
7207
7208 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7209 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7210 return Extract128BitVector(Vec, Idx, DAG, dl);
7211 }
David Greene91585092011-01-26 15:38:49 +00007212 }
7213 return SDValue();
7214}
7215
David Greenecfe33c42011-01-26 19:13:22 +00007216// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7217// simple superregister reference or explicit instructions to insert
7218// the upper bits of a vector.
7219SDValue
7220X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7221 if (Subtarget->hasAVX()) {
7222 DebugLoc dl = Op.getNode()->getDebugLoc();
7223 SDValue Vec = Op.getNode()->getOperand(0);
7224 SDValue SubVec = Op.getNode()->getOperand(1);
7225 SDValue Idx = Op.getNode()->getOperand(2);
7226
7227 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7228 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007229 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007230 }
7231 }
7232 return SDValue();
7233}
7234
Bill Wendling056292f2008-09-16 21:48:12 +00007235// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7236// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7237// one of the above mentioned nodes. It has to be wrapped because otherwise
7238// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7239// be used to form addressing mode. These wrapped nodes will be selected
7240// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007241SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007242X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007243 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007244
Chris Lattner41621a22009-06-26 19:22:52 +00007245 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7246 // global base reg.
7247 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007248 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007249 CodeModel::Model M = getTargetMachine().getCodeModel();
7250
Chris Lattner4f066492009-07-11 20:29:19 +00007251 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007252 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007253 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007254 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007255 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007256 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007257 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007258
Evan Cheng1606e8e2009-03-13 07:51:59 +00007259 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007260 CP->getAlignment(),
7261 CP->getOffset(), OpFlag);
7262 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007263 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007264 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007265 if (OpFlag) {
7266 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007267 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007268 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007269 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007270 }
7271
7272 return Result;
7273}
7274
Dan Gohmand858e902010-04-17 15:26:15 +00007275SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007276 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007277
Chris Lattner18c59872009-06-27 04:16:01 +00007278 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7279 // global base reg.
7280 unsigned char OpFlag = 0;
7281 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007282 CodeModel::Model M = getTargetMachine().getCodeModel();
7283
Chris Lattner4f066492009-07-11 20:29:19 +00007284 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007285 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007286 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007287 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007288 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007289 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007290 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007291
Chris Lattner18c59872009-06-27 04:16:01 +00007292 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7293 OpFlag);
7294 DebugLoc DL = JT->getDebugLoc();
7295 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007296
Chris Lattner18c59872009-06-27 04:16:01 +00007297 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007298 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007299 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7300 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007301 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007302 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007303
Chris Lattner18c59872009-06-27 04:16:01 +00007304 return Result;
7305}
7306
7307SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007308X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007309 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007310
Chris Lattner18c59872009-06-27 04:16:01 +00007311 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7312 // global base reg.
7313 unsigned char OpFlag = 0;
7314 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007315 CodeModel::Model M = getTargetMachine().getCodeModel();
7316
Chris Lattner4f066492009-07-11 20:29:19 +00007317 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007318 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7319 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7320 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007321 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007322 } else if (Subtarget->isPICStyleGOT()) {
7323 OpFlag = X86II::MO_GOT;
7324 } else if (Subtarget->isPICStyleStubPIC()) {
7325 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7326 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7327 OpFlag = X86II::MO_DARWIN_NONLAZY;
7328 }
Eric Christopherfd179292009-08-27 18:07:15 +00007329
Chris Lattner18c59872009-06-27 04:16:01 +00007330 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007331
Chris Lattner18c59872009-06-27 04:16:01 +00007332 DebugLoc DL = Op.getDebugLoc();
7333 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007334
7335
Chris Lattner18c59872009-06-27 04:16:01 +00007336 // With PIC, the address is actually $g + Offset.
7337 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007338 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007339 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7340 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007341 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007342 Result);
7343 }
Eric Christopherfd179292009-08-27 18:07:15 +00007344
Eli Friedman586272d2011-08-11 01:48:05 +00007345 // For symbols that require a load from a stub to get the address, emit the
7346 // load.
7347 if (isGlobalStubReference(OpFlag))
7348 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007349 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007350
Chris Lattner18c59872009-06-27 04:16:01 +00007351 return Result;
7352}
7353
Dan Gohman475871a2008-07-27 21:46:04 +00007354SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007355X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007356 // Create the TargetBlockAddressAddress node.
7357 unsigned char OpFlags =
7358 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007359 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007360 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007361 DebugLoc dl = Op.getDebugLoc();
7362 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7363 /*isTarget=*/true, OpFlags);
7364
Dan Gohmanf705adb2009-10-30 01:28:02 +00007365 if (Subtarget->isPICStyleRIPRel() &&
7366 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007367 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7368 else
7369 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007370
Dan Gohman29cbade2009-11-20 23:18:13 +00007371 // With PIC, the address is actually $g + Offset.
7372 if (isGlobalRelativeToPICBase(OpFlags)) {
7373 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7374 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7375 Result);
7376 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007377
7378 return Result;
7379}
7380
7381SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007382X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007383 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007384 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007385 // Create the TargetGlobalAddress node, folding in the constant
7386 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007387 unsigned char OpFlags =
7388 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007389 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007390 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007391 if (OpFlags == X86II::MO_NO_FLAG &&
7392 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007393 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007394 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007395 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007396 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007397 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007398 }
Eric Christopherfd179292009-08-27 18:07:15 +00007399
Chris Lattner4f066492009-07-11 20:29:19 +00007400 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007401 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007402 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7403 else
7404 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007405
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007406 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007407 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007408 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7409 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007410 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007411 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007412
Chris Lattner36c25012009-07-10 07:34:39 +00007413 // For globals that require a load from a stub to get the address, emit the
7414 // load.
7415 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007416 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007417 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007418
Dan Gohman6520e202008-10-18 02:06:02 +00007419 // If there was a non-zero offset that we didn't fold, create an explicit
7420 // addition for it.
7421 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007422 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007423 DAG.getConstant(Offset, getPointerTy()));
7424
Evan Cheng0db9fe62006-04-25 20:13:52 +00007425 return Result;
7426}
7427
Evan Chengda43bcf2008-09-24 00:05:32 +00007428SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007429X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007430 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007431 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007432 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007433}
7434
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007435static SDValue
7436GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007437 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007438 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007439 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007441 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007442 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007443 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007444 GA->getOffset(),
7445 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007446 if (InFlag) {
7447 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007448 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007449 } else {
7450 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007451 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007452 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007453
7454 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007455 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007456
Rafael Espindola15f1b662009-04-24 12:59:40 +00007457 SDValue Flag = Chain.getValue(1);
7458 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007459}
7460
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007461// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007462static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007463LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007464 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007465 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007466 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7467 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007468 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007469 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007470 InFlag = Chain.getValue(1);
7471
Chris Lattnerb903bed2009-06-26 21:20:29 +00007472 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007473}
7474
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007475// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007476static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007477LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007478 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007479 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7480 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007481}
7482
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007483// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7484// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007485static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007486 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007487 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007488 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007489
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007490 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7491 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7492 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007493
Michael J. Spencerec38de22010-10-10 22:04:20 +00007494 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007495 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007496 MachinePointerInfo(Ptr),
7497 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007498
Chris Lattnerb903bed2009-06-26 21:20:29 +00007499 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007500 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7501 // initialexec.
7502 unsigned WrapperKind = X86ISD::Wrapper;
7503 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007504 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007505 } else if (is64Bit) {
7506 assert(model == TLSModel::InitialExec);
7507 OperandFlags = X86II::MO_GOTTPOFF;
7508 WrapperKind = X86ISD::WrapperRIP;
7509 } else {
7510 assert(model == TLSModel::InitialExec);
7511 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007512 }
Eric Christopherfd179292009-08-27 18:07:15 +00007513
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007514 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7515 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007516 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007517 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007518 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007519 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007520
Rafael Espindola9a580232009-02-27 13:37:18 +00007521 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007522 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007523 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007524
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007525 // The address of the thread local variable is the add of the thread
7526 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007527 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007528}
7529
Dan Gohman475871a2008-07-27 21:46:04 +00007530SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007531X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007532
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007533 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007534 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007535
Eric Christopher30ef0e52010-06-03 04:07:48 +00007536 if (Subtarget->isTargetELF()) {
7537 // TODO: implement the "local dynamic" model
7538 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007539
Eric Christopher30ef0e52010-06-03 04:07:48 +00007540 // If GV is an alias then use the aliasee for determining
7541 // thread-localness.
7542 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7543 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007544
7545 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007546 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007547
Eric Christopher30ef0e52010-06-03 04:07:48 +00007548 switch (model) {
7549 case TLSModel::GeneralDynamic:
7550 case TLSModel::LocalDynamic: // not implemented
7551 if (Subtarget->is64Bit())
7552 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7553 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007554
Eric Christopher30ef0e52010-06-03 04:07:48 +00007555 case TLSModel::InitialExec:
7556 case TLSModel::LocalExec:
7557 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7558 Subtarget->is64Bit());
7559 }
7560 } else if (Subtarget->isTargetDarwin()) {
7561 // Darwin only has one model of TLS. Lower to that.
7562 unsigned char OpFlag = 0;
7563 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7564 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007565
Eric Christopher30ef0e52010-06-03 04:07:48 +00007566 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7567 // global base reg.
7568 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7569 !Subtarget->is64Bit();
7570 if (PIC32)
7571 OpFlag = X86II::MO_TLVP_PIC_BASE;
7572 else
7573 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007574 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007575 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007576 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007577 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007578 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007579
Eric Christopher30ef0e52010-06-03 04:07:48 +00007580 // With PIC32, the address is actually $g + Offset.
7581 if (PIC32)
7582 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7583 DAG.getNode(X86ISD::GlobalBaseReg,
7584 DebugLoc(), getPointerTy()),
7585 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007586
Eric Christopher30ef0e52010-06-03 04:07:48 +00007587 // Lowering the machine isd will make sure everything is in the right
7588 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007589 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007590 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007591 SDValue Args[] = { Chain, Offset };
7592 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007593
Eric Christopher30ef0e52010-06-03 04:07:48 +00007594 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7595 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7596 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007597
Eric Christopher30ef0e52010-06-03 04:07:48 +00007598 // And our return value (tls address) is in the standard call return value
7599 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007600 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007601 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7602 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007603 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007604
Eric Christopher30ef0e52010-06-03 04:07:48 +00007605 assert(false &&
7606 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007607
Torok Edwinc23197a2009-07-14 16:55:14 +00007608 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007609 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007610}
7611
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612
Nadav Rotem43012222011-05-11 08:12:09 +00007613/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007614/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007615SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007616 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007617 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007618 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007619 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007620 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007621 SDValue ShOpLo = Op.getOperand(0);
7622 SDValue ShOpHi = Op.getOperand(1);
7623 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007624 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007626 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007627
Dan Gohman475871a2008-07-27 21:46:04 +00007628 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007629 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007630 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7631 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007632 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007633 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7634 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007635 }
Evan Chenge3413162006-01-09 18:33:28 +00007636
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7638 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007639 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007641
Dan Gohman475871a2008-07-27 21:46:04 +00007642 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007644 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7645 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007646
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007647 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007648 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7649 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007650 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007651 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7652 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007653 }
7654
Dan Gohman475871a2008-07-27 21:46:04 +00007655 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007656 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007657}
Evan Chenga3195e82006-01-12 22:54:21 +00007658
Dan Gohmand858e902010-04-17 15:26:15 +00007659SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7660 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007661 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007662
Dale Johannesen0488fb62010-09-30 23:57:10 +00007663 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007664 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007665
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007667 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007668
Eli Friedman36df4992009-05-27 00:47:34 +00007669 // These are really Legal; return the operand so the caller accepts it as
7670 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007671 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007672 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007674 Subtarget->is64Bit()) {
7675 return Op;
7676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007677
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007678 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007679 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007680 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007681 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007682 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007683 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007684 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007685 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007686 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007687 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7688}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007689
Owen Andersone50ed302009-08-10 22:56:29 +00007690SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007691 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007692 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007694 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007695 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007696 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007697 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007698 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007699 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007701
Chris Lattner492a43e2010-09-22 01:28:21 +00007702 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007703
Stuart Hastings84be9582011-06-02 15:57:11 +00007704 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7705 MachineMemOperand *MMO;
7706 if (FI) {
7707 int SSFI = FI->getIndex();
7708 MMO =
7709 DAG.getMachineFunction()
7710 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7711 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7712 } else {
7713 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7714 StackSlot = StackSlot.getOperand(1);
7715 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007716 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007717 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7718 X86ISD::FILD, DL,
7719 Tys, Ops, array_lengthof(Ops),
7720 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007722 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007723 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007724 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725
7726 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7727 // shouldn't be necessary except that RFP cannot be live across
7728 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007729 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007730 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7731 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007732 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007733 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007734 SDValue Ops[] = {
7735 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7736 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007737 MachineMemOperand *MMO =
7738 DAG.getMachineFunction()
7739 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007740 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007741
Chris Lattner492a43e2010-09-22 01:28:21 +00007742 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7743 Ops, array_lengthof(Ops),
7744 Op.getValueType(), MMO);
7745 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007746 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007747 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007748 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007749
Evan Cheng0db9fe62006-04-25 20:13:52 +00007750 return Result;
7751}
7752
Bill Wendling8b8a6362009-01-17 03:56:04 +00007753// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007754SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7755 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007756 // This algorithm is not obvious. Here it is in C code, more or less:
7757 /*
7758 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7759 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7760 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007761
Bill Wendling8b8a6362009-01-17 03:56:04 +00007762 // Copy ints to xmm registers.
7763 __m128i xh = _mm_cvtsi32_si128( hi );
7764 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007765
Bill Wendling8b8a6362009-01-17 03:56:04 +00007766 // Combine into low half of a single xmm register.
7767 __m128i x = _mm_unpacklo_epi32( xh, xl );
7768 __m128d d;
7769 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007770
Bill Wendling8b8a6362009-01-17 03:56:04 +00007771 // Merge in appropriate exponents to give the integer bits the right
7772 // magnitude.
7773 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007774
Bill Wendling8b8a6362009-01-17 03:56:04 +00007775 // Subtract away the biases to deal with the IEEE-754 double precision
7776 // implicit 1.
7777 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007778
Bill Wendling8b8a6362009-01-17 03:56:04 +00007779 // All conversions up to here are exact. The correctly rounded result is
7780 // calculated using the current rounding mode using the following
7781 // horizontal add.
7782 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7783 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7784 // store doesn't really need to be here (except
7785 // maybe to zero the other double)
7786 return sd;
7787 }
7788 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007789
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007790 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007791 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007792
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007793 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007794 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007795 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7796 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7797 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7798 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007799 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007800 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007801
Bill Wendling8b8a6362009-01-17 03:56:04 +00007802 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007803 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007804 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007805 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007806 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007807 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007808 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007809
Owen Anderson825b72b2009-08-11 20:47:22 +00007810 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7811 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007812 Op.getOperand(0),
7813 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7815 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007816 Op.getOperand(0),
7817 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7819 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007820 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007821 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007822 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007823 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007824 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007825 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007826 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007828
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007829 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007830 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007831 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7832 DAG.getUNDEF(MVT::v2f64), ShufMask);
7833 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7834 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007835 DAG.getIntPtrConstant(0));
7836}
7837
Bill Wendling8b8a6362009-01-17 03:56:04 +00007838// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007839SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7840 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007841 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007842 // FP constant to bias correct the final result.
7843 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007844 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007845
7846 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007847 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007848 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007849
Eli Friedmanf3704762011-08-29 21:15:46 +00007850 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007851 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7852 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007853
Owen Anderson825b72b2009-08-11 20:47:22 +00007854 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007855 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007856 DAG.getIntPtrConstant(0));
7857
7858 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007859 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007860 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007861 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007862 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007863 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007864 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007865 MVT::v2f64, Bias)));
7866 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007867 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007868 DAG.getIntPtrConstant(0));
7869
7870 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007871 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007872
7873 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007874 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007875
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007877 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007878 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007879 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007880 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007881 }
7882
7883 // Handle final rounding.
7884 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007885}
7886
Dan Gohmand858e902010-04-17 15:26:15 +00007887SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7888 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007889 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007890 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007891
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007892 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007893 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7894 // the optimization here.
7895 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007896 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007897
Owen Andersone50ed302009-08-10 22:56:29 +00007898 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007899 EVT DstVT = Op.getValueType();
7900 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007901 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007902 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007903 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007904
7905 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007906 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007907 if (SrcVT == MVT::i32) {
7908 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7909 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7910 getPointerTy(), StackSlot, WordOff);
7911 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007912 StackSlot, MachinePointerInfo(),
7913 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007914 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007915 OffsetSlot, MachinePointerInfo(),
7916 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007917 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7918 return Fild;
7919 }
7920
7921 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7922 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007923 StackSlot, MachinePointerInfo(),
7924 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007925 // For i64 source, we need to add the appropriate power of 2 if the input
7926 // was negative. This is the same as the optimization in
7927 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7928 // we must be careful to do the computation in x87 extended precision, not
7929 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007930 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7931 MachineMemOperand *MMO =
7932 DAG.getMachineFunction()
7933 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7934 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007935
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007936 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7937 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007938 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7939 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007940
7941 APInt FF(32, 0x5F800000ULL);
7942
7943 // Check whether the sign bit is set.
7944 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7945 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7946 ISD::SETLT);
7947
7948 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7949 SDValue FudgePtr = DAG.getConstantPool(
7950 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7951 getPointerTy());
7952
7953 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7954 SDValue Zero = DAG.getIntPtrConstant(0);
7955 SDValue Four = DAG.getIntPtrConstant(4);
7956 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7957 Zero, Four);
7958 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7959
7960 // Load the value out, extending it from f32 to f80.
7961 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007962 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007963 FudgePtr, MachinePointerInfo::getConstantPool(),
7964 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007965 // Extend everything to 80 bits to force it to be done on x87.
7966 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7967 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007968}
7969
Dan Gohman475871a2008-07-27 21:46:04 +00007970std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007971FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007972 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007973
Owen Andersone50ed302009-08-10 22:56:29 +00007974 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007975
7976 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007977 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7978 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007979 }
7980
Owen Anderson825b72b2009-08-11 20:47:22 +00007981 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7982 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007983 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007984
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007985 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007986 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007987 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007988 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007989 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007990 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007991 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007992 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007993
Evan Cheng87c89352007-10-15 20:11:21 +00007994 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7995 // stack slot.
7996 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007997 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007998 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007999 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008000
Michael J. Spencerec38de22010-10-10 22:04:20 +00008001
8002
Evan Cheng0db9fe62006-04-25 20:13:52 +00008003 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008004 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008005 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008006 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8007 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8008 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008009 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008010
Dan Gohman475871a2008-07-27 21:46:04 +00008011 SDValue Chain = DAG.getEntryNode();
8012 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008013 EVT TheVT = Op.getOperand(0).getValueType();
8014 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008015 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008016 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008017 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008018 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008019 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008020 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008021 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008022 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008023
Chris Lattner492a43e2010-09-22 01:28:21 +00008024 MachineMemOperand *MMO =
8025 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8026 MachineMemOperand::MOLoad, MemSize, MemSize);
8027 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8028 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008029 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008030 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008031 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8032 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008033
Chris Lattner07290932010-09-22 01:05:16 +00008034 MachineMemOperand *MMO =
8035 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8036 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008037
Evan Cheng0db9fe62006-04-25 20:13:52 +00008038 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008039 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008040 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8041 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008042
Chris Lattner27a6c732007-11-24 07:07:01 +00008043 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008044}
8045
Dan Gohmand858e902010-04-17 15:26:15 +00008046SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8047 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008048 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008049 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008050
Eli Friedman948e95a2009-05-23 09:59:16 +00008051 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008052 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008053 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8054 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008055
Chris Lattner27a6c732007-11-24 07:07:01 +00008056 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008057 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008058 FIST, StackSlot, MachinePointerInfo(),
8059 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008060}
8061
Dan Gohmand858e902010-04-17 15:26:15 +00008062SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8063 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008064 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8065 SDValue FIST = Vals.first, StackSlot = Vals.second;
8066 assert(FIST.getNode() && "Unexpected failure");
8067
8068 // Load the result.
8069 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008070 FIST, StackSlot, MachinePointerInfo(),
8071 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008072}
8073
Dan Gohmand858e902010-04-17 15:26:15 +00008074SDValue X86TargetLowering::LowerFABS(SDValue Op,
8075 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008076 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008077 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008078 EVT VT = Op.getValueType();
8079 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008080 if (VT.isVector())
8081 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008082 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008083 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008084 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008085 CV.push_back(C);
8086 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008087 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008088 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008089 CV.push_back(C);
8090 CV.push_back(C);
8091 CV.push_back(C);
8092 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008093 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008094 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008095 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008096 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008097 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008098 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008099 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008100}
8101
Dan Gohmand858e902010-04-17 15:26:15 +00008102SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008103 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008104 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008105 EVT VT = Op.getValueType();
8106 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008107 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008108 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008109 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008110 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008111 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008112 CV.push_back(C);
8113 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008114 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008115 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008116 CV.push_back(C);
8117 CV.push_back(C);
8118 CV.push_back(C);
8119 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008120 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008121 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008122 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008123 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008124 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008125 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008126 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008127 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008128 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008129 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008130 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008131 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008132 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008133 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008134 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008135}
8136
Dan Gohmand858e902010-04-17 15:26:15 +00008137SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008138 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008139 SDValue Op0 = Op.getOperand(0);
8140 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008141 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008142 EVT VT = Op.getValueType();
8143 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008144
8145 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008146 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008147 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008148 SrcVT = VT;
8149 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008150 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008151 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008152 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008153 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008154 }
8155
8156 // At this point the operands and the result should have the same
8157 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008158
Evan Cheng68c47cb2007-01-05 07:55:56 +00008159 // First get the sign bit of second operand.
8160 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008161 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008162 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8163 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008164 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8167 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008169 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008170 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008171 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008172 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008173 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008174 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008175 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008176
8177 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008178 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008179 // Op0 is MVT::f32, Op1 is MVT::f64.
8180 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8181 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8182 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008183 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008184 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008185 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008186 }
8187
Evan Cheng73d6cf12007-01-05 21:37:56 +00008188 // Clear first operand sign bit.
8189 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008190 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008191 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8192 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008193 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8195 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8196 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008198 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008199 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008200 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008201 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008202 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008203 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008204 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008205
8206 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008207 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008208}
8209
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008210SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8211 SDValue N0 = Op.getOperand(0);
8212 DebugLoc dl = Op.getDebugLoc();
8213 EVT VT = Op.getValueType();
8214
8215 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8216 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8217 DAG.getConstant(1, VT));
8218 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8219}
8220
Dan Gohman076aee32009-03-04 19:44:21 +00008221/// Emit nodes that will be selected as "test Op0,Op0", or something
8222/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008223SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008224 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008225 DebugLoc dl = Op.getDebugLoc();
8226
Dan Gohman31125812009-03-07 01:58:32 +00008227 // CF and OF aren't always set the way we want. Determine which
8228 // of these we need.
8229 bool NeedCF = false;
8230 bool NeedOF = false;
8231 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008232 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008233 case X86::COND_A: case X86::COND_AE:
8234 case X86::COND_B: case X86::COND_BE:
8235 NeedCF = true;
8236 break;
8237 case X86::COND_G: case X86::COND_GE:
8238 case X86::COND_L: case X86::COND_LE:
8239 case X86::COND_O: case X86::COND_NO:
8240 NeedOF = true;
8241 break;
Dan Gohman31125812009-03-07 01:58:32 +00008242 }
8243
Dan Gohman076aee32009-03-04 19:44:21 +00008244 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008245 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8246 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008247 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8248 // Emit a CMP with 0, which is the TEST pattern.
8249 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8250 DAG.getConstant(0, Op.getValueType()));
8251
8252 unsigned Opcode = 0;
8253 unsigned NumOperands = 0;
8254 switch (Op.getNode()->getOpcode()) {
8255 case ISD::ADD:
8256 // Due to an isel shortcoming, be conservative if this add is likely to be
8257 // selected as part of a load-modify-store instruction. When the root node
8258 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8259 // uses of other nodes in the match, such as the ADD in this case. This
8260 // leads to the ADD being left around and reselected, with the result being
8261 // two adds in the output. Alas, even if none our users are stores, that
8262 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8263 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8264 // climbing the DAG back to the root, and it doesn't seem to be worth the
8265 // effort.
8266 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008267 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8268 if (UI->getOpcode() != ISD::CopyToReg &&
8269 UI->getOpcode() != ISD::SETCC &&
8270 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008271 goto default_case;
8272
8273 if (ConstantSDNode *C =
8274 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8275 // An add of one will be selected as an INC.
8276 if (C->getAPIntValue() == 1) {
8277 Opcode = X86ISD::INC;
8278 NumOperands = 1;
8279 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008280 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008281
8282 // An add of negative one (subtract of one) will be selected as a DEC.
8283 if (C->getAPIntValue().isAllOnesValue()) {
8284 Opcode = X86ISD::DEC;
8285 NumOperands = 1;
8286 break;
8287 }
Dan Gohman076aee32009-03-04 19:44:21 +00008288 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008289
8290 // Otherwise use a regular EFLAGS-setting add.
8291 Opcode = X86ISD::ADD;
8292 NumOperands = 2;
8293 break;
8294 case ISD::AND: {
8295 // If the primary and result isn't used, don't bother using X86ISD::AND,
8296 // because a TEST instruction will be better.
8297 bool NonFlagUse = false;
8298 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8299 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8300 SDNode *User = *UI;
8301 unsigned UOpNo = UI.getOperandNo();
8302 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8303 // Look pass truncate.
8304 UOpNo = User->use_begin().getOperandNo();
8305 User = *User->use_begin();
8306 }
8307
8308 if (User->getOpcode() != ISD::BRCOND &&
8309 User->getOpcode() != ISD::SETCC &&
8310 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8311 NonFlagUse = true;
8312 break;
8313 }
Dan Gohman076aee32009-03-04 19:44:21 +00008314 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008315
8316 if (!NonFlagUse)
8317 break;
8318 }
8319 // FALL THROUGH
8320 case ISD::SUB:
8321 case ISD::OR:
8322 case ISD::XOR:
8323 // Due to the ISEL shortcoming noted above, be conservative if this op is
8324 // likely to be selected as part of a load-modify-store instruction.
8325 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8326 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8327 if (UI->getOpcode() == ISD::STORE)
8328 goto default_case;
8329
8330 // Otherwise use a regular EFLAGS-setting instruction.
8331 switch (Op.getNode()->getOpcode()) {
8332 default: llvm_unreachable("unexpected operator!");
8333 case ISD::SUB: Opcode = X86ISD::SUB; break;
8334 case ISD::OR: Opcode = X86ISD::OR; break;
8335 case ISD::XOR: Opcode = X86ISD::XOR; break;
8336 case ISD::AND: Opcode = X86ISD::AND; break;
8337 }
8338
8339 NumOperands = 2;
8340 break;
8341 case X86ISD::ADD:
8342 case X86ISD::SUB:
8343 case X86ISD::INC:
8344 case X86ISD::DEC:
8345 case X86ISD::OR:
8346 case X86ISD::XOR:
8347 case X86ISD::AND:
8348 return SDValue(Op.getNode(), 1);
8349 default:
8350 default_case:
8351 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008352 }
8353
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008354 if (Opcode == 0)
8355 // Emit a CMP with 0, which is the TEST pattern.
8356 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8357 DAG.getConstant(0, Op.getValueType()));
8358
8359 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8360 SmallVector<SDValue, 4> Ops;
8361 for (unsigned i = 0; i != NumOperands; ++i)
8362 Ops.push_back(Op.getOperand(i));
8363
8364 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8365 DAG.ReplaceAllUsesWith(Op, New);
8366 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008367}
8368
8369/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8370/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008371SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008372 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008373 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8374 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008375 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008376
8377 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008378 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008379}
8380
Evan Chengd40d03e2010-01-06 19:38:29 +00008381/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8382/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008383SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8384 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008385 SDValue Op0 = And.getOperand(0);
8386 SDValue Op1 = And.getOperand(1);
8387 if (Op0.getOpcode() == ISD::TRUNCATE)
8388 Op0 = Op0.getOperand(0);
8389 if (Op1.getOpcode() == ISD::TRUNCATE)
8390 Op1 = Op1.getOperand(0);
8391
Evan Chengd40d03e2010-01-06 19:38:29 +00008392 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008393 if (Op1.getOpcode() == ISD::SHL)
8394 std::swap(Op0, Op1);
8395 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008396 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8397 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008398 // If we looked past a truncate, check that it's only truncating away
8399 // known zeros.
8400 unsigned BitWidth = Op0.getValueSizeInBits();
8401 unsigned AndBitWidth = And.getValueSizeInBits();
8402 if (BitWidth > AndBitWidth) {
8403 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8404 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8405 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8406 return SDValue();
8407 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008408 LHS = Op1;
8409 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008410 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008411 } else if (Op1.getOpcode() == ISD::Constant) {
8412 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008413 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008414 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008415
8416 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008417 LHS = AndLHS.getOperand(0);
8418 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008419 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008420
8421 // Use BT if the immediate can't be encoded in a TEST instruction.
8422 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8423 LHS = AndLHS;
8424 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8425 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008426 }
Evan Cheng0488db92007-09-25 01:57:46 +00008427
Evan Chengd40d03e2010-01-06 19:38:29 +00008428 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008429 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008430 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008431 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008432 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008433 // Also promote i16 to i32 for performance / code size reason.
8434 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008435 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008436 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008437
Evan Chengd40d03e2010-01-06 19:38:29 +00008438 // If the operand types disagree, extend the shift amount to match. Since
8439 // BT ignores high bits (like shifts) we can use anyextend.
8440 if (LHS.getValueType() != RHS.getValueType())
8441 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008442
Evan Chengd40d03e2010-01-06 19:38:29 +00008443 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8444 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8445 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8446 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008447 }
8448
Evan Cheng54de3ea2010-01-05 06:52:31 +00008449 return SDValue();
8450}
8451
Dan Gohmand858e902010-04-17 15:26:15 +00008452SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008453
8454 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8455
Evan Cheng54de3ea2010-01-05 06:52:31 +00008456 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8457 SDValue Op0 = Op.getOperand(0);
8458 SDValue Op1 = Op.getOperand(1);
8459 DebugLoc dl = Op.getDebugLoc();
8460 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8461
8462 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008463 // Lower (X & (1 << N)) == 0 to BT(X, N).
8464 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8465 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008466 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008467 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008468 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008469 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8470 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8471 if (NewSetCC.getNode())
8472 return NewSetCC;
8473 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008474
Chris Lattner481eebc2010-12-19 21:23:48 +00008475 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8476 // these.
8477 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008478 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008479 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8480 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008481
Chris Lattner481eebc2010-12-19 21:23:48 +00008482 // If the input is a setcc, then reuse the input setcc or use a new one with
8483 // the inverted condition.
8484 if (Op0.getOpcode() == X86ISD::SETCC) {
8485 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8486 bool Invert = (CC == ISD::SETNE) ^
8487 cast<ConstantSDNode>(Op1)->isNullValue();
8488 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008489
Evan Cheng2c755ba2010-02-27 07:36:59 +00008490 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008491 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8492 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8493 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008494 }
8495
Evan Chenge5b51ac2010-04-17 06:13:15 +00008496 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008497 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008498 if (X86CC == X86::COND_INVALID)
8499 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008500
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008501 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008502 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008503 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008504}
8505
Craig Topper89af15e2011-09-18 08:03:58 +00008506// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008507// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008508static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008509 EVT VT = Op.getValueType();
8510
Duncan Sands28b77e92011-09-06 19:07:46 +00008511 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008512 "Unsupported value type for operation");
8513
8514 int NumElems = VT.getVectorNumElements();
8515 DebugLoc dl = Op.getDebugLoc();
8516 SDValue CC = Op.getOperand(2);
8517 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8518 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8519
8520 // Extract the LHS vectors
8521 SDValue LHS = Op.getOperand(0);
8522 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8523 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8524
8525 // Extract the RHS vectors
8526 SDValue RHS = Op.getOperand(1);
8527 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8528 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8529
8530 // Issue the operation on the smaller types and concatenate the result back
8531 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8532 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8533 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8534 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8535 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8536}
8537
8538
Dan Gohmand858e902010-04-17 15:26:15 +00008539SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008540 SDValue Cond;
8541 SDValue Op0 = Op.getOperand(0);
8542 SDValue Op1 = Op.getOperand(1);
8543 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008544 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008545 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8546 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008547 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008548
8549 if (isFP) {
8550 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008551 EVT EltVT = Op0.getValueType().getVectorElementType();
8552 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8553
8554 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008555 bool Swap = false;
8556
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008557 // SSE Condition code mapping:
8558 // 0 - EQ
8559 // 1 - LT
8560 // 2 - LE
8561 // 3 - UNORD
8562 // 4 - NEQ
8563 // 5 - NLT
8564 // 6 - NLE
8565 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008566 switch (SetCCOpcode) {
8567 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008568 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008569 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008570 case ISD::SETOGT:
8571 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008572 case ISD::SETLT:
8573 case ISD::SETOLT: SSECC = 1; break;
8574 case ISD::SETOGE:
8575 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008576 case ISD::SETLE:
8577 case ISD::SETOLE: SSECC = 2; break;
8578 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008579 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008580 case ISD::SETNE: SSECC = 4; break;
8581 case ISD::SETULE: Swap = true;
8582 case ISD::SETUGE: SSECC = 5; break;
8583 case ISD::SETULT: Swap = true;
8584 case ISD::SETUGT: SSECC = 6; break;
8585 case ISD::SETO: SSECC = 7; break;
8586 }
8587 if (Swap)
8588 std::swap(Op0, Op1);
8589
Nate Begemanfb8ead02008-07-25 19:05:58 +00008590 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008591 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008592 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008593 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008594 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8595 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008596 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008597 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008598 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008599 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8600 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008601 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008602 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008603 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008604 }
8605 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008606 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008607 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008608
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008609 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008610 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008611 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008612
Nate Begeman30a0de92008-07-17 16:51:19 +00008613 // We are handling one of the integer comparisons here. Since SSE only has
8614 // GT and EQ comparisons for integer, swapping operands and multiple
8615 // operations may be required for some comparisons.
8616 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8617 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008618
Craig Topper0a150352011-11-09 08:06:13 +00008619 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008620 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008621 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8622 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8623 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8624 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008625 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008626
Nate Begeman30a0de92008-07-17 16:51:19 +00008627 switch (SetCCOpcode) {
8628 default: break;
8629 case ISD::SETNE: Invert = true;
8630 case ISD::SETEQ: Opc = EQOpc; break;
8631 case ISD::SETLT: Swap = true;
8632 case ISD::SETGT: Opc = GTOpc; break;
8633 case ISD::SETGE: Swap = true;
8634 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8635 case ISD::SETULT: Swap = true;
8636 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8637 case ISD::SETUGE: Swap = true;
8638 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8639 }
8640 if (Swap)
8641 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008642
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008643 // Check that the operation in question is available (most are plain SSE2,
8644 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008645 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008646 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008647 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008648 return SDValue();
8649
Nate Begeman30a0de92008-07-17 16:51:19 +00008650 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8651 // bits of the inputs before performing those operations.
8652 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008653 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008654 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8655 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008656 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008657 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8658 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008659 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8660 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008661 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008662
Dale Johannesenace16102009-02-03 19:33:06 +00008663 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008664
8665 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008666 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008667 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008668
Nate Begeman30a0de92008-07-17 16:51:19 +00008669 return Result;
8670}
Evan Cheng0488db92007-09-25 01:57:46 +00008671
Evan Cheng370e5342008-12-03 08:38:43 +00008672// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008673static bool isX86LogicalCmp(SDValue Op) {
8674 unsigned Opc = Op.getNode()->getOpcode();
8675 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8676 return true;
8677 if (Op.getResNo() == 1 &&
8678 (Opc == X86ISD::ADD ||
8679 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008680 Opc == X86ISD::ADC ||
8681 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008682 Opc == X86ISD::SMUL ||
8683 Opc == X86ISD::UMUL ||
8684 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008685 Opc == X86ISD::DEC ||
8686 Opc == X86ISD::OR ||
8687 Opc == X86ISD::XOR ||
8688 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008689 return true;
8690
Chris Lattner9637d5b2010-12-05 07:49:54 +00008691 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8692 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008693
Dan Gohman076aee32009-03-04 19:44:21 +00008694 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008695}
8696
Chris Lattnera2b56002010-12-05 01:23:24 +00008697static bool isZero(SDValue V) {
8698 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8699 return C && C->isNullValue();
8700}
8701
Chris Lattner96908b12010-12-05 02:00:51 +00008702static bool isAllOnes(SDValue V) {
8703 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8704 return C && C->isAllOnesValue();
8705}
8706
Dan Gohmand858e902010-04-17 15:26:15 +00008707SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008708 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008709 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008710 SDValue Op1 = Op.getOperand(1);
8711 SDValue Op2 = Op.getOperand(2);
8712 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008714
Dan Gohman1a492952009-10-20 16:22:37 +00008715 if (Cond.getOpcode() == ISD::SETCC) {
8716 SDValue NewCond = LowerSETCC(Cond, DAG);
8717 if (NewCond.getNode())
8718 Cond = NewCond;
8719 }
Evan Cheng734503b2006-09-11 02:19:56 +00008720
Chris Lattnera2b56002010-12-05 01:23:24 +00008721 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008722 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008723 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008724 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008725 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008726 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8727 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008728 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008729
Chris Lattnera2b56002010-12-05 01:23:24 +00008730 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008731
8732 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008733 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8734 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008735
8736 SDValue CmpOp0 = Cmp.getOperand(0);
8737 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8738 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008739
Chris Lattner96908b12010-12-05 02:00:51 +00008740 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008741 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8742 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008743
Chris Lattner96908b12010-12-05 02:00:51 +00008744 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8745 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008746
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008747 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008748 if (N2C == 0 || !N2C->isNullValue())
8749 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8750 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008751 }
8752 }
8753
Chris Lattnera2b56002010-12-05 01:23:24 +00008754 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008755 if (Cond.getOpcode() == ISD::AND &&
8756 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8757 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008758 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008759 Cond = Cond.getOperand(0);
8760 }
8761
Evan Cheng3f41d662007-10-08 22:16:29 +00008762 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8763 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008764 unsigned CondOpcode = Cond.getOpcode();
8765 if (CondOpcode == X86ISD::SETCC ||
8766 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008767 CC = Cond.getOperand(0);
8768
Dan Gohman475871a2008-07-27 21:46:04 +00008769 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008770 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008771 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008772
Evan Cheng3f41d662007-10-08 22:16:29 +00008773 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008774 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008775 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008776 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008777
Chris Lattnerd1980a52009-03-12 06:52:53 +00008778 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8779 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008780 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008781 addTest = false;
8782 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008783 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8784 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8785 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8786 Cond.getOperand(0).getValueType() != MVT::i8)) {
8787 SDValue LHS = Cond.getOperand(0);
8788 SDValue RHS = Cond.getOperand(1);
8789 unsigned X86Opcode;
8790 unsigned X86Cond;
8791 SDVTList VTs;
8792 switch (CondOpcode) {
8793 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8794 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8795 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8796 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8797 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8798 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8799 default: llvm_unreachable("unexpected overflowing operator");
8800 }
8801 if (CondOpcode == ISD::UMULO)
8802 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8803 MVT::i32);
8804 else
8805 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8806
8807 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8808
8809 if (CondOpcode == ISD::UMULO)
8810 Cond = X86Op.getValue(2);
8811 else
8812 Cond = X86Op.getValue(1);
8813
8814 CC = DAG.getConstant(X86Cond, MVT::i8);
8815 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008816 }
8817
8818 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008819 // Look pass the truncate.
8820 if (Cond.getOpcode() == ISD::TRUNCATE)
8821 Cond = Cond.getOperand(0);
8822
8823 // We know the result of AND is compared against zero. Try to match
8824 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008825 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008826 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008827 if (NewSetCC.getNode()) {
8828 CC = NewSetCC.getOperand(0);
8829 Cond = NewSetCC.getOperand(1);
8830 addTest = false;
8831 }
8832 }
8833 }
8834
8835 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008836 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008837 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008838 }
8839
Benjamin Kramere915ff32010-12-22 23:09:28 +00008840 // a < b ? -1 : 0 -> RES = ~setcc_carry
8841 // a < b ? 0 : -1 -> RES = setcc_carry
8842 // a >= b ? -1 : 0 -> RES = setcc_carry
8843 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8844 if (Cond.getOpcode() == X86ISD::CMP) {
8845 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8846
8847 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8848 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8849 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8850 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8851 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8852 return DAG.getNOT(DL, Res, Res.getValueType());
8853 return Res;
8854 }
8855 }
8856
Evan Cheng0488db92007-09-25 01:57:46 +00008857 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8858 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008859 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008860 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008861 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008862}
8863
Evan Cheng370e5342008-12-03 08:38:43 +00008864// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8865// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8866// from the AND / OR.
8867static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8868 Opc = Op.getOpcode();
8869 if (Opc != ISD::OR && Opc != ISD::AND)
8870 return false;
8871 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8872 Op.getOperand(0).hasOneUse() &&
8873 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8874 Op.getOperand(1).hasOneUse());
8875}
8876
Evan Cheng961d6d42009-02-02 08:19:07 +00008877// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8878// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008879static bool isXor1OfSetCC(SDValue Op) {
8880 if (Op.getOpcode() != ISD::XOR)
8881 return false;
8882 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8883 if (N1C && N1C->getAPIntValue() == 1) {
8884 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8885 Op.getOperand(0).hasOneUse();
8886 }
8887 return false;
8888}
8889
Dan Gohmand858e902010-04-17 15:26:15 +00008890SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008891 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008892 SDValue Chain = Op.getOperand(0);
8893 SDValue Cond = Op.getOperand(1);
8894 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008895 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008896 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008897 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008898
Dan Gohman1a492952009-10-20 16:22:37 +00008899 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008900 // Check for setcc([su]{add,sub,mul}o == 0).
8901 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8902 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8903 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8904 Cond.getOperand(0).getResNo() == 1 &&
8905 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8906 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8907 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8908 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8909 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8910 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8911 Inverted = true;
8912 Cond = Cond.getOperand(0);
8913 } else {
8914 SDValue NewCond = LowerSETCC(Cond, DAG);
8915 if (NewCond.getNode())
8916 Cond = NewCond;
8917 }
Dan Gohman1a492952009-10-20 16:22:37 +00008918 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008919#if 0
8920 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008921 else if (Cond.getOpcode() == X86ISD::ADD ||
8922 Cond.getOpcode() == X86ISD::SUB ||
8923 Cond.getOpcode() == X86ISD::SMUL ||
8924 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008925 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008926#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008927
Evan Chengad9c0a32009-12-15 00:53:42 +00008928 // Look pass (and (setcc_carry (cmp ...)), 1).
8929 if (Cond.getOpcode() == ISD::AND &&
8930 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8931 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008932 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008933 Cond = Cond.getOperand(0);
8934 }
8935
Evan Cheng3f41d662007-10-08 22:16:29 +00008936 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8937 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008938 unsigned CondOpcode = Cond.getOpcode();
8939 if (CondOpcode == X86ISD::SETCC ||
8940 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008941 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008942
Dan Gohman475871a2008-07-27 21:46:04 +00008943 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008944 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008945 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008946 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008947 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008948 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008949 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008950 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008951 default: break;
8952 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008953 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008954 // These can only come from an arithmetic instruction with overflow,
8955 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008956 Cond = Cond.getNode()->getOperand(1);
8957 addTest = false;
8958 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008959 }
Evan Cheng0488db92007-09-25 01:57:46 +00008960 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008961 }
8962 CondOpcode = Cond.getOpcode();
8963 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8964 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8965 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8966 Cond.getOperand(0).getValueType() != MVT::i8)) {
8967 SDValue LHS = Cond.getOperand(0);
8968 SDValue RHS = Cond.getOperand(1);
8969 unsigned X86Opcode;
8970 unsigned X86Cond;
8971 SDVTList VTs;
8972 switch (CondOpcode) {
8973 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8974 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8975 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8976 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8977 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8978 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8979 default: llvm_unreachable("unexpected overflowing operator");
8980 }
8981 if (Inverted)
8982 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8983 if (CondOpcode == ISD::UMULO)
8984 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8985 MVT::i32);
8986 else
8987 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8988
8989 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8990
8991 if (CondOpcode == ISD::UMULO)
8992 Cond = X86Op.getValue(2);
8993 else
8994 Cond = X86Op.getValue(1);
8995
8996 CC = DAG.getConstant(X86Cond, MVT::i8);
8997 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008998 } else {
8999 unsigned CondOpc;
9000 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9001 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009002 if (CondOpc == ISD::OR) {
9003 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9004 // two branches instead of an explicit OR instruction with a
9005 // separate test.
9006 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009007 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009008 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009009 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009010 Chain, Dest, CC, Cmp);
9011 CC = Cond.getOperand(1).getOperand(0);
9012 Cond = Cmp;
9013 addTest = false;
9014 }
9015 } else { // ISD::AND
9016 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9017 // two branches instead of an explicit AND instruction with a
9018 // separate test. However, we only do this if this block doesn't
9019 // have a fall-through edge, because this requires an explicit
9020 // jmp when the condition is false.
9021 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009022 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009023 Op.getNode()->hasOneUse()) {
9024 X86::CondCode CCode =
9025 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9026 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009027 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009028 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009029 // Look for an unconditional branch following this conditional branch.
9030 // We need this because we need to reverse the successors in order
9031 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009032 if (User->getOpcode() == ISD::BR) {
9033 SDValue FalseBB = User->getOperand(1);
9034 SDNode *NewBR =
9035 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009036 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009037 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009038 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009039
Dale Johannesene4d209d2009-02-03 20:21:25 +00009040 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009041 Chain, Dest, CC, Cmp);
9042 X86::CondCode CCode =
9043 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9044 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009045 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009046 Cond = Cmp;
9047 addTest = false;
9048 }
9049 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009050 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009051 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9052 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9053 // It should be transformed during dag combiner except when the condition
9054 // is set by a arithmetics with overflow node.
9055 X86::CondCode CCode =
9056 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9057 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009058 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009059 Cond = Cond.getOperand(0).getOperand(1);
9060 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009061 } else if (Cond.getOpcode() == ISD::SETCC &&
9062 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9063 // For FCMP_OEQ, we can emit
9064 // two branches instead of an explicit AND instruction with a
9065 // separate test. However, we only do this if this block doesn't
9066 // have a fall-through edge, because this requires an explicit
9067 // jmp when the condition is false.
9068 if (Op.getNode()->hasOneUse()) {
9069 SDNode *User = *Op.getNode()->use_begin();
9070 // Look for an unconditional branch following this conditional branch.
9071 // We need this because we need to reverse the successors in order
9072 // to implement FCMP_OEQ.
9073 if (User->getOpcode() == ISD::BR) {
9074 SDValue FalseBB = User->getOperand(1);
9075 SDNode *NewBR =
9076 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9077 assert(NewBR == User);
9078 (void)NewBR;
9079 Dest = FalseBB;
9080
9081 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9082 Cond.getOperand(0), Cond.getOperand(1));
9083 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9084 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9085 Chain, Dest, CC, Cmp);
9086 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9087 Cond = Cmp;
9088 addTest = false;
9089 }
9090 }
9091 } else if (Cond.getOpcode() == ISD::SETCC &&
9092 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9093 // For FCMP_UNE, we can emit
9094 // two branches instead of an explicit AND instruction with a
9095 // separate test. However, we only do this if this block doesn't
9096 // have a fall-through edge, because this requires an explicit
9097 // jmp when the condition is false.
9098 if (Op.getNode()->hasOneUse()) {
9099 SDNode *User = *Op.getNode()->use_begin();
9100 // Look for an unconditional branch following this conditional branch.
9101 // We need this because we need to reverse the successors in order
9102 // to implement FCMP_UNE.
9103 if (User->getOpcode() == ISD::BR) {
9104 SDValue FalseBB = User->getOperand(1);
9105 SDNode *NewBR =
9106 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9107 assert(NewBR == User);
9108 (void)NewBR;
9109
9110 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9111 Cond.getOperand(0), Cond.getOperand(1));
9112 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9113 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9114 Chain, Dest, CC, Cmp);
9115 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9116 Cond = Cmp;
9117 addTest = false;
9118 Dest = FalseBB;
9119 }
9120 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009121 }
Evan Cheng0488db92007-09-25 01:57:46 +00009122 }
9123
9124 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009125 // Look pass the truncate.
9126 if (Cond.getOpcode() == ISD::TRUNCATE)
9127 Cond = Cond.getOperand(0);
9128
9129 // We know the result of AND is compared against zero. Try to match
9130 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009131 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009132 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9133 if (NewSetCC.getNode()) {
9134 CC = NewSetCC.getOperand(0);
9135 Cond = NewSetCC.getOperand(1);
9136 addTest = false;
9137 }
9138 }
9139 }
9140
9141 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009142 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009143 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009144 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009145 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009146 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009147}
9148
Anton Korobeynikove060b532007-04-17 19:34:00 +00009149
9150// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9151// Calls to _alloca is needed to probe the stack when allocating more than 4k
9152// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9153// that the guard pages used by the OS virtual memory manager are allocated in
9154// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009155SDValue
9156X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009157 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009158 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9159 EnableSegmentedStacks) &&
9160 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009161 "are being used");
9162 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009163 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009164
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009165 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009166 SDValue Chain = Op.getOperand(0);
9167 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009168 // FIXME: Ensure alignment here
9169
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009170 bool Is64Bit = Subtarget->is64Bit();
9171 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009172
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009173 if (EnableSegmentedStacks) {
9174 MachineFunction &MF = DAG.getMachineFunction();
9175 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009176
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009177 if (Is64Bit) {
9178 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009179 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009180 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009181
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009182 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9183 I != E; I++)
9184 if (I->hasNestAttr())
9185 report_fatal_error("Cannot use segmented stacks with functions that "
9186 "have nested arguments.");
9187 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009188
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009189 const TargetRegisterClass *AddrRegClass =
9190 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9191 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9192 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9193 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9194 DAG.getRegister(Vreg, SPTy));
9195 SDValue Ops1[2] = { Value, Chain };
9196 return DAG.getMergeValues(Ops1, 2, dl);
9197 } else {
9198 SDValue Flag;
9199 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009200
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009201 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9202 Flag = Chain.getValue(1);
9203 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009204
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009205 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9206 Flag = Chain.getValue(1);
9207
9208 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9209
9210 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9211 return DAG.getMergeValues(Ops1, 2, dl);
9212 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009213}
9214
Dan Gohmand858e902010-04-17 15:26:15 +00009215SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009216 MachineFunction &MF = DAG.getMachineFunction();
9217 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9218
Dan Gohman69de1932008-02-06 22:27:42 +00009219 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009220 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009221
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009222 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009223 // vastart just stores the address of the VarArgsFrameIndex slot into the
9224 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009225 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9226 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009227 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9228 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009229 }
9230
9231 // __va_list_tag:
9232 // gp_offset (0 - 6 * 8)
9233 // fp_offset (48 - 48 + 8 * 16)
9234 // overflow_arg_area (point to parameters coming in memory).
9235 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009236 SmallVector<SDValue, 8> MemOps;
9237 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009238 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009239 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009240 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9241 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009242 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009243 MemOps.push_back(Store);
9244
9245 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009246 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009247 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009248 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009249 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9250 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009251 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009252 MemOps.push_back(Store);
9253
9254 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009255 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009256 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009257 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9258 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009259 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9260 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009261 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009262 MemOps.push_back(Store);
9263
9264 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009265 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009266 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009267 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9268 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009269 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9270 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009271 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009272 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009273 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009274}
9275
Dan Gohmand858e902010-04-17 15:26:15 +00009276SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009277 assert(Subtarget->is64Bit() &&
9278 "LowerVAARG only handles 64-bit va_arg!");
9279 assert((Subtarget->isTargetLinux() ||
9280 Subtarget->isTargetDarwin()) &&
9281 "Unhandled target in LowerVAARG");
9282 assert(Op.getNode()->getNumOperands() == 4);
9283 SDValue Chain = Op.getOperand(0);
9284 SDValue SrcPtr = Op.getOperand(1);
9285 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9286 unsigned Align = Op.getConstantOperandVal(3);
9287 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009288
Dan Gohman320afb82010-10-12 18:00:49 +00009289 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009290 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009291 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9292 uint8_t ArgMode;
9293
9294 // Decide which area this value should be read from.
9295 // TODO: Implement the AMD64 ABI in its entirety. This simple
9296 // selection mechanism works only for the basic types.
9297 if (ArgVT == MVT::f80) {
9298 llvm_unreachable("va_arg for f80 not yet implemented");
9299 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9300 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9301 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9302 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9303 } else {
9304 llvm_unreachable("Unhandled argument type in LowerVAARG");
9305 }
9306
9307 if (ArgMode == 2) {
9308 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009309 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009310 !(DAG.getMachineFunction()
9311 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009312 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009313 }
9314
9315 // Insert VAARG_64 node into the DAG
9316 // VAARG_64 returns two values: Variable Argument Address, Chain
9317 SmallVector<SDValue, 11> InstOps;
9318 InstOps.push_back(Chain);
9319 InstOps.push_back(SrcPtr);
9320 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9321 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9322 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9323 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9324 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9325 VTs, &InstOps[0], InstOps.size(),
9326 MVT::i64,
9327 MachinePointerInfo(SV),
9328 /*Align=*/0,
9329 /*Volatile=*/false,
9330 /*ReadMem=*/true,
9331 /*WriteMem=*/true);
9332 Chain = VAARG.getValue(1);
9333
9334 // Load the next argument and return it
9335 return DAG.getLoad(ArgVT, dl,
9336 Chain,
9337 VAARG,
9338 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009339 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009340}
9341
Dan Gohmand858e902010-04-17 15:26:15 +00009342SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009343 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009344 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009345 SDValue Chain = Op.getOperand(0);
9346 SDValue DstPtr = Op.getOperand(1);
9347 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009348 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9349 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009350 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009351
Chris Lattnere72f2022010-09-21 05:40:29 +00009352 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009353 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009354 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009355 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009356}
9357
Dan Gohman475871a2008-07-27 21:46:04 +00009358SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009359X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009360 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009361 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009362 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009363 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009364 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009365 case Intrinsic::x86_sse_comieq_ss:
9366 case Intrinsic::x86_sse_comilt_ss:
9367 case Intrinsic::x86_sse_comile_ss:
9368 case Intrinsic::x86_sse_comigt_ss:
9369 case Intrinsic::x86_sse_comige_ss:
9370 case Intrinsic::x86_sse_comineq_ss:
9371 case Intrinsic::x86_sse_ucomieq_ss:
9372 case Intrinsic::x86_sse_ucomilt_ss:
9373 case Intrinsic::x86_sse_ucomile_ss:
9374 case Intrinsic::x86_sse_ucomigt_ss:
9375 case Intrinsic::x86_sse_ucomige_ss:
9376 case Intrinsic::x86_sse_ucomineq_ss:
9377 case Intrinsic::x86_sse2_comieq_sd:
9378 case Intrinsic::x86_sse2_comilt_sd:
9379 case Intrinsic::x86_sse2_comile_sd:
9380 case Intrinsic::x86_sse2_comigt_sd:
9381 case Intrinsic::x86_sse2_comige_sd:
9382 case Intrinsic::x86_sse2_comineq_sd:
9383 case Intrinsic::x86_sse2_ucomieq_sd:
9384 case Intrinsic::x86_sse2_ucomilt_sd:
9385 case Intrinsic::x86_sse2_ucomile_sd:
9386 case Intrinsic::x86_sse2_ucomigt_sd:
9387 case Intrinsic::x86_sse2_ucomige_sd:
9388 case Intrinsic::x86_sse2_ucomineq_sd: {
9389 unsigned Opc = 0;
9390 ISD::CondCode CC = ISD::SETCC_INVALID;
9391 switch (IntNo) {
9392 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009393 case Intrinsic::x86_sse_comieq_ss:
9394 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009395 Opc = X86ISD::COMI;
9396 CC = ISD::SETEQ;
9397 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009398 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009399 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009400 Opc = X86ISD::COMI;
9401 CC = ISD::SETLT;
9402 break;
9403 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009404 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009405 Opc = X86ISD::COMI;
9406 CC = ISD::SETLE;
9407 break;
9408 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009409 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009410 Opc = X86ISD::COMI;
9411 CC = ISD::SETGT;
9412 break;
9413 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009414 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009415 Opc = X86ISD::COMI;
9416 CC = ISD::SETGE;
9417 break;
9418 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009419 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009420 Opc = X86ISD::COMI;
9421 CC = ISD::SETNE;
9422 break;
9423 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009424 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009425 Opc = X86ISD::UCOMI;
9426 CC = ISD::SETEQ;
9427 break;
9428 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009429 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009430 Opc = X86ISD::UCOMI;
9431 CC = ISD::SETLT;
9432 break;
9433 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009434 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009435 Opc = X86ISD::UCOMI;
9436 CC = ISD::SETLE;
9437 break;
9438 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009439 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009440 Opc = X86ISD::UCOMI;
9441 CC = ISD::SETGT;
9442 break;
9443 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009444 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009445 Opc = X86ISD::UCOMI;
9446 CC = ISD::SETGE;
9447 break;
9448 case Intrinsic::x86_sse_ucomineq_ss:
9449 case Intrinsic::x86_sse2_ucomineq_sd:
9450 Opc = X86ISD::UCOMI;
9451 CC = ISD::SETNE;
9452 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009453 }
Evan Cheng734503b2006-09-11 02:19:56 +00009454
Dan Gohman475871a2008-07-27 21:46:04 +00009455 SDValue LHS = Op.getOperand(1);
9456 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009457 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009458 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9460 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9461 DAG.getConstant(X86CC, MVT::i8), Cond);
9462 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009463 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009464 // Arithmetic intrinsics.
9465 case Intrinsic::x86_sse3_hadd_ps:
9466 case Intrinsic::x86_sse3_hadd_pd:
9467 case Intrinsic::x86_avx_hadd_ps_256:
9468 case Intrinsic::x86_avx_hadd_pd_256:
9469 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9470 Op.getOperand(1), Op.getOperand(2));
9471 case Intrinsic::x86_sse3_hsub_ps:
9472 case Intrinsic::x86_sse3_hsub_pd:
9473 case Intrinsic::x86_avx_hsub_ps_256:
9474 case Intrinsic::x86_avx_hsub_pd_256:
9475 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9476 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009477 case Intrinsic::x86_avx2_psllv_d:
9478 case Intrinsic::x86_avx2_psllv_q:
9479 case Intrinsic::x86_avx2_psllv_d_256:
9480 case Intrinsic::x86_avx2_psllv_q_256:
9481 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9482 Op.getOperand(1), Op.getOperand(2));
9483 case Intrinsic::x86_avx2_psrlv_d:
9484 case Intrinsic::x86_avx2_psrlv_q:
9485 case Intrinsic::x86_avx2_psrlv_d_256:
9486 case Intrinsic::x86_avx2_psrlv_q_256:
9487 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9488 Op.getOperand(1), Op.getOperand(2));
9489 case Intrinsic::x86_avx2_psrav_d:
9490 case Intrinsic::x86_avx2_psrav_d_256:
9491 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9492 Op.getOperand(1), Op.getOperand(2));
9493
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009494 // ptest and testp intrinsics. The intrinsic these come from are designed to
9495 // return an integer value, not just an instruction so lower it to the ptest
9496 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009497 case Intrinsic::x86_sse41_ptestz:
9498 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009499 case Intrinsic::x86_sse41_ptestnzc:
9500 case Intrinsic::x86_avx_ptestz_256:
9501 case Intrinsic::x86_avx_ptestc_256:
9502 case Intrinsic::x86_avx_ptestnzc_256:
9503 case Intrinsic::x86_avx_vtestz_ps:
9504 case Intrinsic::x86_avx_vtestc_ps:
9505 case Intrinsic::x86_avx_vtestnzc_ps:
9506 case Intrinsic::x86_avx_vtestz_pd:
9507 case Intrinsic::x86_avx_vtestc_pd:
9508 case Intrinsic::x86_avx_vtestnzc_pd:
9509 case Intrinsic::x86_avx_vtestz_ps_256:
9510 case Intrinsic::x86_avx_vtestc_ps_256:
9511 case Intrinsic::x86_avx_vtestnzc_ps_256:
9512 case Intrinsic::x86_avx_vtestz_pd_256:
9513 case Intrinsic::x86_avx_vtestc_pd_256:
9514 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9515 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009516 unsigned X86CC = 0;
9517 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009518 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009519 case Intrinsic::x86_avx_vtestz_ps:
9520 case Intrinsic::x86_avx_vtestz_pd:
9521 case Intrinsic::x86_avx_vtestz_ps_256:
9522 case Intrinsic::x86_avx_vtestz_pd_256:
9523 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009524 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009525 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009526 // ZF = 1
9527 X86CC = X86::COND_E;
9528 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009529 case Intrinsic::x86_avx_vtestc_ps:
9530 case Intrinsic::x86_avx_vtestc_pd:
9531 case Intrinsic::x86_avx_vtestc_ps_256:
9532 case Intrinsic::x86_avx_vtestc_pd_256:
9533 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009534 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009535 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009536 // CF = 1
9537 X86CC = X86::COND_B;
9538 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009539 case Intrinsic::x86_avx_vtestnzc_ps:
9540 case Intrinsic::x86_avx_vtestnzc_pd:
9541 case Intrinsic::x86_avx_vtestnzc_ps_256:
9542 case Intrinsic::x86_avx_vtestnzc_pd_256:
9543 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009544 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009545 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009546 // ZF and CF = 0
9547 X86CC = X86::COND_A;
9548 break;
9549 }
Eric Christopherfd179292009-08-27 18:07:15 +00009550
Eric Christopher71c67532009-07-29 00:28:05 +00009551 SDValue LHS = Op.getOperand(1);
9552 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009553 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9554 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9556 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9557 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009558 }
Evan Cheng5759f972008-05-04 09:15:50 +00009559
9560 // Fix vector shift instructions where the last operand is a non-immediate
9561 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009562 case Intrinsic::x86_avx2_pslli_w:
9563 case Intrinsic::x86_avx2_pslli_d:
9564 case Intrinsic::x86_avx2_pslli_q:
9565 case Intrinsic::x86_avx2_psrli_w:
9566 case Intrinsic::x86_avx2_psrli_d:
9567 case Intrinsic::x86_avx2_psrli_q:
9568 case Intrinsic::x86_avx2_psrai_w:
9569 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009570 case Intrinsic::x86_sse2_pslli_w:
9571 case Intrinsic::x86_sse2_pslli_d:
9572 case Intrinsic::x86_sse2_pslli_q:
9573 case Intrinsic::x86_sse2_psrli_w:
9574 case Intrinsic::x86_sse2_psrli_d:
9575 case Intrinsic::x86_sse2_psrli_q:
9576 case Intrinsic::x86_sse2_psrai_w:
9577 case Intrinsic::x86_sse2_psrai_d:
9578 case Intrinsic::x86_mmx_pslli_w:
9579 case Intrinsic::x86_mmx_pslli_d:
9580 case Intrinsic::x86_mmx_pslli_q:
9581 case Intrinsic::x86_mmx_psrli_w:
9582 case Intrinsic::x86_mmx_psrli_d:
9583 case Intrinsic::x86_mmx_psrli_q:
9584 case Intrinsic::x86_mmx_psrai_w:
9585 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009586 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009587 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009588 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009589
9590 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009592 switch (IntNo) {
9593 case Intrinsic::x86_sse2_pslli_w:
9594 NewIntNo = Intrinsic::x86_sse2_psll_w;
9595 break;
9596 case Intrinsic::x86_sse2_pslli_d:
9597 NewIntNo = Intrinsic::x86_sse2_psll_d;
9598 break;
9599 case Intrinsic::x86_sse2_pslli_q:
9600 NewIntNo = Intrinsic::x86_sse2_psll_q;
9601 break;
9602 case Intrinsic::x86_sse2_psrli_w:
9603 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9604 break;
9605 case Intrinsic::x86_sse2_psrli_d:
9606 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9607 break;
9608 case Intrinsic::x86_sse2_psrli_q:
9609 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9610 break;
9611 case Intrinsic::x86_sse2_psrai_w:
9612 NewIntNo = Intrinsic::x86_sse2_psra_w;
9613 break;
9614 case Intrinsic::x86_sse2_psrai_d:
9615 NewIntNo = Intrinsic::x86_sse2_psra_d;
9616 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009617 case Intrinsic::x86_avx2_pslli_w:
9618 NewIntNo = Intrinsic::x86_avx2_psll_w;
9619 break;
9620 case Intrinsic::x86_avx2_pslli_d:
9621 NewIntNo = Intrinsic::x86_avx2_psll_d;
9622 break;
9623 case Intrinsic::x86_avx2_pslli_q:
9624 NewIntNo = Intrinsic::x86_avx2_psll_q;
9625 break;
9626 case Intrinsic::x86_avx2_psrli_w:
9627 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9628 break;
9629 case Intrinsic::x86_avx2_psrli_d:
9630 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9631 break;
9632 case Intrinsic::x86_avx2_psrli_q:
9633 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9634 break;
9635 case Intrinsic::x86_avx2_psrai_w:
9636 NewIntNo = Intrinsic::x86_avx2_psra_w;
9637 break;
9638 case Intrinsic::x86_avx2_psrai_d:
9639 NewIntNo = Intrinsic::x86_avx2_psra_d;
9640 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009641 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009643 switch (IntNo) {
9644 case Intrinsic::x86_mmx_pslli_w:
9645 NewIntNo = Intrinsic::x86_mmx_psll_w;
9646 break;
9647 case Intrinsic::x86_mmx_pslli_d:
9648 NewIntNo = Intrinsic::x86_mmx_psll_d;
9649 break;
9650 case Intrinsic::x86_mmx_pslli_q:
9651 NewIntNo = Intrinsic::x86_mmx_psll_q;
9652 break;
9653 case Intrinsic::x86_mmx_psrli_w:
9654 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9655 break;
9656 case Intrinsic::x86_mmx_psrli_d:
9657 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9658 break;
9659 case Intrinsic::x86_mmx_psrli_q:
9660 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9661 break;
9662 case Intrinsic::x86_mmx_psrai_w:
9663 NewIntNo = Intrinsic::x86_mmx_psra_w;
9664 break;
9665 case Intrinsic::x86_mmx_psrai_d:
9666 NewIntNo = Intrinsic::x86_mmx_psra_d;
9667 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009668 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009669 }
9670 break;
9671 }
9672 }
Mon P Wangefa42202009-09-03 19:56:25 +00009673
9674 // The vector shift intrinsics with scalars uses 32b shift amounts but
9675 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9676 // to be zero.
9677 SDValue ShOps[4];
9678 ShOps[0] = ShAmt;
9679 ShOps[1] = DAG.getConstant(0, MVT::i32);
9680 if (ShAmtVT == MVT::v4i32) {
9681 ShOps[2] = DAG.getUNDEF(MVT::i32);
9682 ShOps[3] = DAG.getUNDEF(MVT::i32);
9683 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9684 } else {
9685 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009686// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009687 }
9688
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009690 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009691 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009693 Op.getOperand(1), ShAmt);
9694 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009695 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009696}
Evan Cheng72261582005-12-20 06:22:03 +00009697
Dan Gohmand858e902010-04-17 15:26:15 +00009698SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9699 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009700 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9701 MFI->setReturnAddressIsTaken(true);
9702
Bill Wendling64e87322009-01-16 19:25:27 +00009703 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009704 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009705
9706 if (Depth > 0) {
9707 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9708 SDValue Offset =
9709 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009711 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009712 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009713 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009714 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009715 }
9716
9717 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009718 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009719 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009720 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009721}
9722
Dan Gohmand858e902010-04-17 15:26:15 +00009723SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009724 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9725 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009726
Owen Andersone50ed302009-08-10 22:56:29 +00009727 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009728 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009729 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9730 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009731 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009732 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009733 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9734 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009735 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009736 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009737}
9738
Dan Gohman475871a2008-07-27 21:46:04 +00009739SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009740 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009741 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009742}
9743
Dan Gohmand858e902010-04-17 15:26:15 +00009744SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009745 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009746 SDValue Chain = Op.getOperand(0);
9747 SDValue Offset = Op.getOperand(1);
9748 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009749 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009750
Dan Gohmand8816272010-08-11 18:14:00 +00009751 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9752 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9753 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009754 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009755
Dan Gohmand8816272010-08-11 18:14:00 +00009756 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9757 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009758 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009759 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9760 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009761 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009762 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009763
Dale Johannesene4d209d2009-02-03 20:21:25 +00009764 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009766 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009767}
9768
Duncan Sands4a544a72011-09-06 13:37:06 +00009769SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9770 SelectionDAG &DAG) const {
9771 return Op.getOperand(0);
9772}
9773
9774SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9775 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009776 SDValue Root = Op.getOperand(0);
9777 SDValue Trmp = Op.getOperand(1); // trampoline
9778 SDValue FPtr = Op.getOperand(2); // nested function
9779 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009780 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009781
Dan Gohman69de1932008-02-06 22:27:42 +00009782 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009783
9784 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009785 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009786
9787 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009788 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9789 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009790
Evan Cheng0e6a0522011-07-18 20:57:22 +00009791 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9792 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009793
9794 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9795
9796 // Load the pointer to the nested function into R11.
9797 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009798 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009799 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009800 Addr, MachinePointerInfo(TrmpAddr),
9801 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
Owen Anderson825b72b2009-08-11 20:47:22 +00009803 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9804 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009805 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9806 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009807 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009808
9809 // Load the 'nest' parameter value into R10.
9810 // R10 is specified in X86CallingConv.td
9811 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9813 DAG.getConstant(10, MVT::i64));
9814 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009815 Addr, MachinePointerInfo(TrmpAddr, 10),
9816 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009817
Owen Anderson825b72b2009-08-11 20:47:22 +00009818 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9819 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009820 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9821 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009822 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009823
9824 // Jump to the nested function.
9825 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9827 DAG.getConstant(20, MVT::i64));
9828 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009829 Addr, MachinePointerInfo(TrmpAddr, 20),
9830 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009831
9832 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009833 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9834 DAG.getConstant(22, MVT::i64));
9835 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009836 MachinePointerInfo(TrmpAddr, 22),
9837 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009838
Duncan Sands4a544a72011-09-06 13:37:06 +00009839 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009840 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009841 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009842 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009843 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009844 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009845
9846 switch (CC) {
9847 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009848 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009850 case CallingConv::X86_StdCall: {
9851 // Pass 'nest' parameter in ECX.
9852 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009853 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854
9855 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009856 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009857 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858
Chris Lattner58d74912008-03-12 17:45:29 +00009859 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860 unsigned InRegCount = 0;
9861 unsigned Idx = 1;
9862
9863 for (FunctionType::param_iterator I = FTy->param_begin(),
9864 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009865 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009867 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009868
9869 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009870 report_fatal_error("Nest register in use - reduce number of inreg"
9871 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009872 }
9873 }
9874 break;
9875 }
9876 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009877 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009878 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009879 // Pass 'nest' parameter in EAX.
9880 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009881 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009882 break;
9883 }
9884
Dan Gohman475871a2008-07-27 21:46:04 +00009885 SDValue OutChains[4];
9886 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009887
Owen Anderson825b72b2009-08-11 20:47:22 +00009888 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9889 DAG.getConstant(10, MVT::i32));
9890 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891
Chris Lattnera62fe662010-02-05 19:20:30 +00009892 // This is storing the opcode for MOV32ri.
9893 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009894 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009895 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009896 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009897 Trmp, MachinePointerInfo(TrmpAddr),
9898 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009899
Owen Anderson825b72b2009-08-11 20:47:22 +00009900 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9901 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009902 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9903 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009904 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009905
Chris Lattnera62fe662010-02-05 19:20:30 +00009906 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9908 DAG.getConstant(5, MVT::i32));
9909 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009910 MachinePointerInfo(TrmpAddr, 5),
9911 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009912
Owen Anderson825b72b2009-08-11 20:47:22 +00009913 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9914 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009915 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9916 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009917 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918
Duncan Sands4a544a72011-09-06 13:37:06 +00009919 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009920 }
9921}
9922
Dan Gohmand858e902010-04-17 15:26:15 +00009923SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9924 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009925 /*
9926 The rounding mode is in bits 11:10 of FPSR, and has the following
9927 settings:
9928 00 Round to nearest
9929 01 Round to -inf
9930 10 Round to +inf
9931 11 Round to 0
9932
9933 FLT_ROUNDS, on the other hand, expects the following:
9934 -1 Undefined
9935 0 Round to 0
9936 1 Round to nearest
9937 2 Round to +inf
9938 3 Round to -inf
9939
9940 To perform the conversion, we do:
9941 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9942 */
9943
9944 MachineFunction &MF = DAG.getMachineFunction();
9945 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009946 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009947 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009948 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009949 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009950
9951 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009952 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009953 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009954
Michael J. Spencerec38de22010-10-10 22:04:20 +00009955
Chris Lattner2156b792010-09-22 01:11:26 +00009956 MachineMemOperand *MMO =
9957 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9958 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009959
Chris Lattner2156b792010-09-22 01:11:26 +00009960 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9961 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9962 DAG.getVTList(MVT::Other),
9963 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009964
9965 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009966 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009967 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009968
9969 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009970 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009971 DAG.getNode(ISD::SRL, DL, MVT::i16,
9972 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 CWD, DAG.getConstant(0x800, MVT::i16)),
9974 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009975 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009976 DAG.getNode(ISD::SRL, DL, MVT::i16,
9977 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 CWD, DAG.getConstant(0x400, MVT::i16)),
9979 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009980
Dan Gohman475871a2008-07-27 21:46:04 +00009981 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009982 DAG.getNode(ISD::AND, DL, MVT::i16,
9983 DAG.getNode(ISD::ADD, DL, MVT::i16,
9984 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 DAG.getConstant(1, MVT::i16)),
9986 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009987
9988
Duncan Sands83ec4b62008-06-06 12:08:01 +00009989 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009990 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009991}
9992
Dan Gohmand858e902010-04-17 15:26:15 +00009993SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009994 EVT VT = Op.getValueType();
9995 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009996 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009997 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009998
9999 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010001 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010003 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010004 }
Evan Cheng18efe262007-12-14 02:13:44 +000010005
Evan Cheng152804e2007-12-14 08:30:15 +000010006 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010008 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010009
10010 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010011 SDValue Ops[] = {
10012 Op,
10013 DAG.getConstant(NumBits+NumBits-1, OpVT),
10014 DAG.getConstant(X86::COND_E, MVT::i8),
10015 Op.getValue(1)
10016 };
10017 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010018
10019 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010020 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010021
Owen Anderson825b72b2009-08-11 20:47:22 +000010022 if (VT == MVT::i8)
10023 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010024 return Op;
10025}
10026
Dan Gohmand858e902010-04-17 15:26:15 +000010027SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010028 EVT VT = Op.getValueType();
10029 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010030 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010031 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010032
10033 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010034 if (VT == MVT::i8) {
10035 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010036 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010037 }
Evan Cheng152804e2007-12-14 08:30:15 +000010038
10039 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010041 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010042
10043 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010044 SDValue Ops[] = {
10045 Op,
10046 DAG.getConstant(NumBits, OpVT),
10047 DAG.getConstant(X86::COND_E, MVT::i8),
10048 Op.getValue(1)
10049 };
10050 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010051
Owen Anderson825b72b2009-08-11 20:47:22 +000010052 if (VT == MVT::i8)
10053 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010054 return Op;
10055}
10056
Craig Topper13894fa2011-08-24 06:14:18 +000010057// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10058// ones, and then concatenate the result back.
10059static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010060 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010061
10062 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10063 "Unsupported value type for operation");
10064
10065 int NumElems = VT.getVectorNumElements();
10066 DebugLoc dl = Op.getDebugLoc();
10067 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10068 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10069
10070 // Extract the LHS vectors
10071 SDValue LHS = Op.getOperand(0);
10072 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10073 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10074
10075 // Extract the RHS vectors
10076 SDValue RHS = Op.getOperand(1);
10077 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10078 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10079
10080 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10081 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10082
10083 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10084 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10085 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10086}
10087
10088SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10089 assert(Op.getValueType().getSizeInBits() == 256 &&
10090 Op.getValueType().isInteger() &&
10091 "Only handle AVX 256-bit vector integer operation");
10092 return Lower256IntArith(Op, DAG);
10093}
10094
10095SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10096 assert(Op.getValueType().getSizeInBits() == 256 &&
10097 Op.getValueType().isInteger() &&
10098 "Only handle AVX 256-bit vector integer operation");
10099 return Lower256IntArith(Op, DAG);
10100}
10101
10102SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10103 EVT VT = Op.getValueType();
10104
10105 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010106 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010107 return Lower256IntArith(Op, DAG);
10108
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010109 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010110
Craig Topperaaa643c2011-11-09 07:28:55 +000010111 SDValue A = Op.getOperand(0);
10112 SDValue B = Op.getOperand(1);
10113
10114 if (VT == MVT::v4i64) {
10115 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10116
10117 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10118 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10119 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10120 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10121 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10122 //
10123 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10124 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10125 // return AloBlo + AloBhi + AhiBlo;
10126
10127 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10128 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10129 A, DAG.getConstant(32, MVT::i32));
10130 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10131 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10132 B, DAG.getConstant(32, MVT::i32));
10133 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10134 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10135 A, B);
10136 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10137 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10138 A, Bhi);
10139 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10140 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10141 Ahi, B);
10142 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10143 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10144 AloBhi, DAG.getConstant(32, MVT::i32));
10145 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10146 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10147 AhiBlo, DAG.getConstant(32, MVT::i32));
10148 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10149 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10150 return Res;
10151 }
10152
10153 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10154
Mon P Wangaf9b9522008-12-18 21:42:19 +000010155 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10156 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10157 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10158 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10159 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10160 //
10161 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10162 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10163 // return AloBlo + AloBhi + AhiBlo;
10164
Dale Johannesene4d209d2009-02-03 20:21:25 +000010165 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010166 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10167 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010168 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010169 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10170 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010171 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010172 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010173 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010174 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010175 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010176 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010177 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010178 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010179 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010180 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010181 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10182 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010183 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010184 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10185 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010186 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10187 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010188 return Res;
10189}
10190
Nadav Rotem43012222011-05-11 08:12:09 +000010191SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10192
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010193 EVT VT = Op.getValueType();
10194 DebugLoc dl = Op.getDebugLoc();
10195 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010196 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010197 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010198
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010199 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010200 return SDValue();
10201
Nadav Rotem43012222011-05-11 08:12:09 +000010202 // Optimize shl/srl/sra with constant shift amount.
10203 if (isSplatVector(Amt.getNode())) {
10204 SDValue SclrAmt = Amt->getOperand(0);
10205 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10206 uint64_t ShiftAmt = C->getZExtValue();
10207
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010208 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10209 // Make a large shift.
10210 SDValue SHL =
10211 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10212 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10213 R, DAG.getConstant(ShiftAmt, MVT::i32));
10214 // Zero out the rightmost bits.
10215 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10216 MVT::i8));
10217 return DAG.getNode(ISD::AND, dl, VT, SHL,
10218 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10219 }
10220
Nadav Rotem43012222011-05-11 08:12:09 +000010221 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10222 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10223 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10224 R, DAG.getConstant(ShiftAmt, MVT::i32));
10225
10226 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10227 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10228 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10229 R, DAG.getConstant(ShiftAmt, MVT::i32));
10230
10231 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10232 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10233 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10234 R, DAG.getConstant(ShiftAmt, MVT::i32));
10235
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010236 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10237 // Make a large shift.
10238 SDValue SRL =
10239 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10240 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10241 R, DAG.getConstant(ShiftAmt, MVT::i32));
10242 // Zero out the leftmost bits.
10243 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10244 MVT::i8));
10245 return DAG.getNode(ISD::AND, dl, VT, SRL,
10246 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10247 }
10248
Nadav Rotem43012222011-05-11 08:12:09 +000010249 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10250 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10251 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10252 R, DAG.getConstant(ShiftAmt, MVT::i32));
10253
10254 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10255 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10256 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10257 R, DAG.getConstant(ShiftAmt, MVT::i32));
10258
10259 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10260 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10261 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10262 R, DAG.getConstant(ShiftAmt, MVT::i32));
10263
10264 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10265 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10266 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10267 R, DAG.getConstant(ShiftAmt, MVT::i32));
10268
10269 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10270 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10271 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10272 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010273
10274 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10275 if (ShiftAmt == 7) {
10276 // R s>> 7 === R s< 0
10277 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10278 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10279 }
10280
10281 // R s>> a === ((R u>> a) ^ m) - m
10282 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10283 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10284 MVT::i8));
10285 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10286 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10287 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10288 return Res;
10289 }
Craig Topper46154eb2011-11-11 07:39:23 +000010290
Craig Topper0d86d462011-11-20 00:12:05 +000010291 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10292 if (Op.getOpcode() == ISD::SHL) {
10293 // Make a large shift.
10294 SDValue SHL =
10295 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10296 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10297 R, DAG.getConstant(ShiftAmt, MVT::i32));
10298 // Zero out the rightmost bits.
10299 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10300 MVT::i8));
10301 return DAG.getNode(ISD::AND, dl, VT, SHL,
10302 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010303 }
Craig Topper0d86d462011-11-20 00:12:05 +000010304 if (Op.getOpcode() == ISD::SRL) {
10305 // Make a large shift.
10306 SDValue SRL =
10307 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10308 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10309 R, DAG.getConstant(ShiftAmt, MVT::i32));
10310 // Zero out the leftmost bits.
10311 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10312 MVT::i8));
10313 return DAG.getNode(ISD::AND, dl, VT, SRL,
10314 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10315 }
10316 if (Op.getOpcode() == ISD::SRA) {
10317 if (ShiftAmt == 7) {
10318 // R s>> 7 === R s< 0
10319 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10320 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10321 }
10322
10323 // R s>> a === ((R u>> a) ^ m) - m
10324 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10325 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10326 MVT::i8));
10327 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10328 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10329 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10330 return Res;
10331 }
10332 }
Nadav Rotem43012222011-05-11 08:12:09 +000010333 }
10334 }
10335
10336 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010337 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010338 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10339 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10340 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10341
10342 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010343
Nate Begeman51409212010-07-28 00:21:48 +000010344 std::vector<Constant*> CV(4, CI);
10345 Constant *C = ConstantVector::get(CV);
10346 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10347 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010348 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010349 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010350
10351 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010352 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010353 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10354 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10355 }
Nadav Rotem43012222011-05-11 08:12:09 +000010356 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010357 // a = a << 5;
10358 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10359 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10360 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10361
10362 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10363 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10364
10365 std::vector<Constant*> CVM1(16, CM1);
10366 std::vector<Constant*> CVM2(16, CM2);
10367 Constant *C = ConstantVector::get(CVM1);
10368 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10369 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010370 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010371 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010372
10373 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10374 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10375 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10376 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10377 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010378 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010379 // a += a
10380 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010381
Nate Begeman51409212010-07-28 00:21:48 +000010382 C = ConstantVector::get(CVM2);
10383 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10384 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010385 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010386 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010387
Nate Begeman51409212010-07-28 00:21:48 +000010388 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10389 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10390 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10391 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10392 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010393 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010394 // a += a
10395 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010396
Nate Begeman51409212010-07-28 00:21:48 +000010397 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010398 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10399 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010400 return R;
10401 }
Craig Topper46154eb2011-11-11 07:39:23 +000010402
10403 // Decompose 256-bit shifts into smaller 128-bit shifts.
10404 if (VT.getSizeInBits() == 256) {
10405 int NumElems = VT.getVectorNumElements();
10406 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10407 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10408
10409 // Extract the two vectors
10410 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10411 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10412 DAG, dl);
10413
10414 // Recreate the shift amount vectors
10415 SDValue Amt1, Amt2;
10416 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10417 // Constant shift amount
10418 SmallVector<SDValue, 4> Amt1Csts;
10419 SmallVector<SDValue, 4> Amt2Csts;
10420 for (int i = 0; i < NumElems/2; ++i)
10421 Amt1Csts.push_back(Amt->getOperand(i));
10422 for (int i = NumElems/2; i < NumElems; ++i)
10423 Amt2Csts.push_back(Amt->getOperand(i));
10424
10425 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10426 &Amt1Csts[0], NumElems/2);
10427 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10428 &Amt2Csts[0], NumElems/2);
10429 } else {
10430 // Variable shift amount
10431 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10432 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10433 DAG, dl);
10434 }
10435
10436 // Issue new vector shifts for the smaller types
10437 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10438 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10439
10440 // Concatenate the result back
10441 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10442 }
10443
Nate Begeman51409212010-07-28 00:21:48 +000010444 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010445}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010446
Dan Gohmand858e902010-04-17 15:26:15 +000010447SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010448 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10449 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010450 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10451 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010452 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010453 SDValue LHS = N->getOperand(0);
10454 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010455 unsigned BaseOp = 0;
10456 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010457 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010458 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010459 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010460 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010461 // A subtract of one will be selected as a INC. Note that INC doesn't
10462 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010463 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10464 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010465 BaseOp = X86ISD::INC;
10466 Cond = X86::COND_O;
10467 break;
10468 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010469 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010470 Cond = X86::COND_O;
10471 break;
10472 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010473 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010474 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010475 break;
10476 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010477 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10478 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010479 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10480 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010481 BaseOp = X86ISD::DEC;
10482 Cond = X86::COND_O;
10483 break;
10484 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010485 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010486 Cond = X86::COND_O;
10487 break;
10488 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010489 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010490 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010491 break;
10492 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010493 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010494 Cond = X86::COND_O;
10495 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010496 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10497 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10498 MVT::i32);
10499 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010500
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010501 SDValue SetCC =
10502 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10503 DAG.getConstant(X86::COND_O, MVT::i32),
10504 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010505
Dan Gohman6e5fda22011-07-22 18:45:15 +000010506 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010507 }
Bill Wendling74c37652008-12-09 22:08:41 +000010508 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010509
Bill Wendling61edeb52008-12-02 01:06:39 +000010510 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010511 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010512 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010513
Bill Wendling61edeb52008-12-02 01:06:39 +000010514 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010515 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10516 DAG.getConstant(Cond, MVT::i32),
10517 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010518
Dan Gohman6e5fda22011-07-22 18:45:15 +000010519 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010520}
10521
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010522SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10523 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010524 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10525 EVT VT = Op.getValueType();
10526
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010527 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010528 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10529 ExtraVT.getScalarType().getSizeInBits();
10530 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10531
10532 unsigned SHLIntrinsicsID = 0;
10533 unsigned SRAIntrinsicsID = 0;
10534 switch (VT.getSimpleVT().SimpleTy) {
10535 default:
10536 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010537 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010538 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10539 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10540 break;
Craig Toppera124f942011-11-21 01:12:36 +000010541 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010542 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10543 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10544 break;
Craig Toppera124f942011-11-21 01:12:36 +000010545 case MVT::v8i32:
10546 case MVT::v16i16:
10547 if (!Subtarget->hasAVX())
10548 return SDValue();
10549 if (!Subtarget->hasAVX2()) {
10550 // needs to be split
10551 int NumElems = VT.getVectorNumElements();
10552 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10553 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10554
10555 // Extract the LHS vectors
10556 SDValue LHS = Op.getOperand(0);
10557 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10558 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10559
10560 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10561 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10562
10563 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10564 int ExtraNumElems = ExtraVT.getVectorNumElements();
10565 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10566 ExtraNumElems/2);
10567 SDValue Extra = DAG.getValueType(ExtraVT);
10568
10569 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10570 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10571
10572 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10573 }
10574 if (VT == MVT::v8i32) {
10575 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10576 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10577 } else {
10578 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10579 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10580 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010581 }
10582
10583 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10584 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010585 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010586
Nadav Rotema7934dd2011-10-10 19:31:45 +000010587 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10588 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10589 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010590 }
10591
10592 return SDValue();
10593}
10594
10595
Eric Christopher9a9d2752010-07-22 02:48:34 +000010596SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10597 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010598
Eric Christopher77ed1352011-07-08 00:04:56 +000010599 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10600 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010601 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010602 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010603 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010604 SDValue Ops[] = {
10605 DAG.getRegister(X86::ESP, MVT::i32), // Base
10606 DAG.getTargetConstant(1, MVT::i8), // Scale
10607 DAG.getRegister(0, MVT::i32), // Index
10608 DAG.getTargetConstant(0, MVT::i32), // Disp
10609 DAG.getRegister(0, MVT::i32), // Segment.
10610 Zero,
10611 Chain
10612 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010613 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010614 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10615 array_lengthof(Ops));
10616 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010617 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010618
Eric Christopher9a9d2752010-07-22 02:48:34 +000010619 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010620 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010621 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010622
Chris Lattner132929a2010-08-14 17:26:09 +000010623 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10624 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10625 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10626 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010627
Chris Lattner132929a2010-08-14 17:26:09 +000010628 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10629 if (!Op1 && !Op2 && !Op3 && Op4)
10630 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010631
Chris Lattner132929a2010-08-14 17:26:09 +000010632 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10633 if (Op1 && !Op2 && !Op3 && !Op4)
10634 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010635
10636 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010637 // (MFENCE)>;
10638 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010639}
10640
Eli Friedman14648462011-07-27 22:21:52 +000010641SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10642 SelectionDAG &DAG) const {
10643 DebugLoc dl = Op.getDebugLoc();
10644 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10645 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10646 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10647 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10648
10649 // The only fence that needs an instruction is a sequentially-consistent
10650 // cross-thread fence.
10651 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10652 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10653 // no-sse2). There isn't any reason to disable it if the target processor
10654 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010655 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010656 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10657
10658 SDValue Chain = Op.getOperand(0);
10659 SDValue Zero = DAG.getConstant(0, MVT::i32);
10660 SDValue Ops[] = {
10661 DAG.getRegister(X86::ESP, MVT::i32), // Base
10662 DAG.getTargetConstant(1, MVT::i8), // Scale
10663 DAG.getRegister(0, MVT::i32), // Index
10664 DAG.getTargetConstant(0, MVT::i32), // Disp
10665 DAG.getRegister(0, MVT::i32), // Segment.
10666 Zero,
10667 Chain
10668 };
10669 SDNode *Res =
10670 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10671 array_lengthof(Ops));
10672 return SDValue(Res, 0);
10673 }
10674
10675 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10676 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10677}
10678
10679
Dan Gohmand858e902010-04-17 15:26:15 +000010680SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010681 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010682 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010683 unsigned Reg = 0;
10684 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010685 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010686 default:
10687 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010688 case MVT::i8: Reg = X86::AL; size = 1; break;
10689 case MVT::i16: Reg = X86::AX; size = 2; break;
10690 case MVT::i32: Reg = X86::EAX; size = 4; break;
10691 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010692 assert(Subtarget->is64Bit() && "Node not type legal!");
10693 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010694 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010695 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010696 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010697 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010698 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010699 Op.getOperand(1),
10700 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010701 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010702 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010703 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010704 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10705 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10706 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010707 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010708 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010709 return cpOut;
10710}
10711
Duncan Sands1607f052008-12-01 11:39:25 +000010712SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010713 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010714 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010715 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010716 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010717 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010718 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010719 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10720 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010721 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010722 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10723 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010724 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010725 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010726 rdx.getValue(1)
10727 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010728 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010729}
10730
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010731SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010732 SelectionDAG &DAG) const {
10733 EVT SrcVT = Op.getOperand(0).getValueType();
10734 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010735 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010736 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010737 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010738 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010739 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010740 // i64 <=> MMX conversions are Legal.
10741 if (SrcVT==MVT::i64 && DstVT.isVector())
10742 return Op;
10743 if (DstVT==MVT::i64 && SrcVT.isVector())
10744 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010745 // MMX <=> MMX conversions are Legal.
10746 if (SrcVT.isVector() && DstVT.isVector())
10747 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010748 // All other conversions need to be expanded.
10749 return SDValue();
10750}
Chris Lattner5b856542010-12-20 00:59:46 +000010751
Dan Gohmand858e902010-04-17 15:26:15 +000010752SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010753 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010754 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010755 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010756 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010757 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010758 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010759 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010760 Node->getOperand(0),
10761 Node->getOperand(1), negOp,
10762 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010763 cast<AtomicSDNode>(Node)->getAlignment(),
10764 cast<AtomicSDNode>(Node)->getOrdering(),
10765 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010766}
10767
Eli Friedman327236c2011-08-24 20:50:09 +000010768static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10769 SDNode *Node = Op.getNode();
10770 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010771 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010772
10773 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010774 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10775 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10776 // (The only way to get a 16-byte store is cmpxchg16b)
10777 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10778 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10779 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010780 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10781 cast<AtomicSDNode>(Node)->getMemoryVT(),
10782 Node->getOperand(0),
10783 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010784 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010785 cast<AtomicSDNode>(Node)->getOrdering(),
10786 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010787 return Swap.getValue(1);
10788 }
10789 // Other atomic stores have a simple pattern.
10790 return Op;
10791}
10792
Chris Lattner5b856542010-12-20 00:59:46 +000010793static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10794 EVT VT = Op.getNode()->getValueType(0);
10795
10796 // Let legalize expand this if it isn't a legal type yet.
10797 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10798 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010799
Chris Lattner5b856542010-12-20 00:59:46 +000010800 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010801
Chris Lattner5b856542010-12-20 00:59:46 +000010802 unsigned Opc;
10803 bool ExtraOp = false;
10804 switch (Op.getOpcode()) {
10805 default: assert(0 && "Invalid code");
10806 case ISD::ADDC: Opc = X86ISD::ADD; break;
10807 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10808 case ISD::SUBC: Opc = X86ISD::SUB; break;
10809 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10810 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010811
Chris Lattner5b856542010-12-20 00:59:46 +000010812 if (!ExtraOp)
10813 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10814 Op.getOperand(1));
10815 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10816 Op.getOperand(1), Op.getOperand(2));
10817}
10818
Evan Cheng0db9fe62006-04-25 20:13:52 +000010819/// LowerOperation - Provide custom lowering hooks for some operations.
10820///
Dan Gohmand858e902010-04-17 15:26:15 +000010821SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010822 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010823 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010824 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010825 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010826 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010827 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10828 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010829 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010830 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010831 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010832 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10833 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10834 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010835 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010836 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010837 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10838 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10839 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010840 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010841 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010842 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 case ISD::SHL_PARTS:
10844 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010845 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010846 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010847 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010849 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010850 case ISD::FABS: return LowerFABS(Op, DAG);
10851 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010852 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010853 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010854 case ISD::SETCC: return LowerSETCC(Op, DAG);
10855 case ISD::SELECT: return LowerSELECT(Op, DAG);
10856 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010857 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010859 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010860 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010861 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010862 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10863 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010864 case ISD::FRAME_TO_ARGS_OFFSET:
10865 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010866 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010867 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010868 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10869 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010870 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010871 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10872 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010873 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010874 case ISD::SRA:
10875 case ISD::SRL:
10876 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010877 case ISD::SADDO:
10878 case ISD::UADDO:
10879 case ISD::SSUBO:
10880 case ISD::USUBO:
10881 case ISD::SMULO:
10882 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010883 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010884 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010885 case ISD::ADDC:
10886 case ISD::ADDE:
10887 case ISD::SUBC:
10888 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010889 case ISD::ADD: return LowerADD(Op, DAG);
10890 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010891 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010892}
10893
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010894static void ReplaceATOMIC_LOAD(SDNode *Node,
10895 SmallVectorImpl<SDValue> &Results,
10896 SelectionDAG &DAG) {
10897 DebugLoc dl = Node->getDebugLoc();
10898 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10899
10900 // Convert wide load -> cmpxchg8b/cmpxchg16b
10901 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10902 // (The only way to get a 16-byte load is cmpxchg16b)
10903 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010904 SDValue Zero = DAG.getConstant(0, VT);
10905 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010906 Node->getOperand(0),
10907 Node->getOperand(1), Zero, Zero,
10908 cast<AtomicSDNode>(Node)->getMemOperand(),
10909 cast<AtomicSDNode>(Node)->getOrdering(),
10910 cast<AtomicSDNode>(Node)->getSynchScope());
10911 Results.push_back(Swap.getValue(0));
10912 Results.push_back(Swap.getValue(1));
10913}
10914
Duncan Sands1607f052008-12-01 11:39:25 +000010915void X86TargetLowering::
10916ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010917 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010918 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010919 assert (Node->getValueType(0) == MVT::i64 &&
10920 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010921
10922 SDValue Chain = Node->getOperand(0);
10923 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010924 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010925 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010926 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010927 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010928 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010929 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010930 SDValue Result =
10931 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10932 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010933 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010934 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010935 Results.push_back(Result.getValue(2));
10936}
10937
Duncan Sands126d9072008-07-04 11:47:58 +000010938/// ReplaceNodeResults - Replace a node with an illegal result type
10939/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010940void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10941 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010942 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010943 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010944 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010945 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010946 assert(false && "Do not know how to custom type legalize this operation!");
10947 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010948 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010949 case ISD::ADDC:
10950 case ISD::ADDE:
10951 case ISD::SUBC:
10952 case ISD::SUBE:
10953 // We don't want to expand or promote these.
10954 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010955 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010956 std::pair<SDValue,SDValue> Vals =
10957 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010958 SDValue FIST = Vals.first, StackSlot = Vals.second;
10959 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010960 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010961 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010962 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010963 MachinePointerInfo(),
10964 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010965 }
10966 return;
10967 }
10968 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010969 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010970 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010971 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010972 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010973 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010974 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010975 eax.getValue(2));
10976 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10977 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010978 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010979 Results.push_back(edx.getValue(1));
10980 return;
10981 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010982 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010983 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010984 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010985 bool Regs64bit = T == MVT::i128;
10986 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010987 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010988 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10989 DAG.getConstant(0, HalfT));
10990 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10991 DAG.getConstant(1, HalfT));
10992 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10993 Regs64bit ? X86::RAX : X86::EAX,
10994 cpInL, SDValue());
10995 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10996 Regs64bit ? X86::RDX : X86::EDX,
10997 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010998 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010999 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11000 DAG.getConstant(0, HalfT));
11001 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11002 DAG.getConstant(1, HalfT));
11003 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11004 Regs64bit ? X86::RBX : X86::EBX,
11005 swapInL, cpInH.getValue(1));
11006 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11007 Regs64bit ? X86::RCX : X86::ECX,
11008 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011009 SDValue Ops[] = { swapInH.getValue(0),
11010 N->getOperand(1),
11011 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011012 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011013 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011014 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11015 X86ISD::LCMPXCHG8_DAG;
11016 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011017 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011018 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11019 Regs64bit ? X86::RAX : X86::EAX,
11020 HalfT, Result.getValue(1));
11021 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11022 Regs64bit ? X86::RDX : X86::EDX,
11023 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011024 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011025 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011026 Results.push_back(cpOutH.getValue(1));
11027 return;
11028 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011029 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011030 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11031 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011032 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011033 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11034 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011035 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011036 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11037 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011038 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011039 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11040 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011041 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011042 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11043 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011044 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011045 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11046 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011047 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011048 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11049 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011050 case ISD::ATOMIC_LOAD:
11051 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011052 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011053}
11054
Evan Cheng72261582005-12-20 06:22:03 +000011055const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11056 switch (Opcode) {
11057 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011058 case X86ISD::BSF: return "X86ISD::BSF";
11059 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011060 case X86ISD::SHLD: return "X86ISD::SHLD";
11061 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011062 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011063 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011064 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011065 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011066 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011067 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011068 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11069 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11070 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011071 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011072 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011073 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011074 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011075 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011076 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011077 case X86ISD::COMI: return "X86ISD::COMI";
11078 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011079 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011080 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011081 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11082 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011083 case X86ISD::CMOV: return "X86ISD::CMOV";
11084 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011085 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011086 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11087 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011088 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011089 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011090 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011091 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011092 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011093 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11094 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011095 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011096 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011097 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011098 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011099 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11100 case X86ISD::FHADD: return "X86ISD::FHADD";
11101 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011102 case X86ISD::FMAX: return "X86ISD::FMAX";
11103 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011104 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11105 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011106 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011107 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011108 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011109 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011110 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011111 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11112 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011113 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11114 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11115 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11116 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11117 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11118 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011119 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11120 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011121 case X86ISD::VSHL: return "X86ISD::VSHL";
11122 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011123 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11124 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11125 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11126 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11127 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11128 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11129 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11130 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11131 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11132 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011133 case X86ISD::ADD: return "X86ISD::ADD";
11134 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011135 case X86ISD::ADC: return "X86ISD::ADC";
11136 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011137 case X86ISD::SMUL: return "X86ISD::SMUL";
11138 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011139 case X86ISD::INC: return "X86ISD::INC";
11140 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011141 case X86ISD::OR: return "X86ISD::OR";
11142 case X86ISD::XOR: return "X86ISD::XOR";
11143 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011144 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011145 case X86ISD::BLSI: return "X86ISD::BLSI";
11146 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11147 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011148 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011149 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011150 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011151 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11152 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11153 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11154 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11155 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11156 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11157 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11158 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11159 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011160 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011161 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011162 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011163 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11164 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011165 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11166 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11167 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11168 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11169 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11170 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11171 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper06cb6802011-11-26 20:47:44 +000011172 case X86ISD::UNPCKLP: return "X86ISD::UNPCKLP";
11173 case X86ISD::UNPCKHP: return "X86ISD::UNPCKHP";
11174 case X86ISD::PUNPCKL: return "X86ISD::PUNPCKL";
11175 case X86ISD::PUNPCKH: return "X86ISD::PUNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011176 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011177 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011178 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011179 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011180 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011181 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011182 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011183 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011184 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011185 }
11186}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011187
Chris Lattnerc9addb72007-03-30 23:15:24 +000011188// isLegalAddressingMode - Return true if the addressing mode represented
11189// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011190bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011191 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011192 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011193 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011194 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011195
Chris Lattnerc9addb72007-03-30 23:15:24 +000011196 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011197 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011198 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011199
Chris Lattnerc9addb72007-03-30 23:15:24 +000011200 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011201 unsigned GVFlags =
11202 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011203
Chris Lattnerdfed4132009-07-10 07:38:24 +000011204 // If a reference to this global requires an extra load, we can't fold it.
11205 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011206 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011207
Chris Lattnerdfed4132009-07-10 07:38:24 +000011208 // If BaseGV requires a register for the PIC base, we cannot also have a
11209 // BaseReg specified.
11210 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011211 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011212
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011213 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011214 if ((M != CodeModel::Small || R != Reloc::Static) &&
11215 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011216 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011217 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011218
Chris Lattnerc9addb72007-03-30 23:15:24 +000011219 switch (AM.Scale) {
11220 case 0:
11221 case 1:
11222 case 2:
11223 case 4:
11224 case 8:
11225 // These scales always work.
11226 break;
11227 case 3:
11228 case 5:
11229 case 9:
11230 // These scales are formed with basereg+scalereg. Only accept if there is
11231 // no basereg yet.
11232 if (AM.HasBaseReg)
11233 return false;
11234 break;
11235 default: // Other stuff never works.
11236 return false;
11237 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011238
Chris Lattnerc9addb72007-03-30 23:15:24 +000011239 return true;
11240}
11241
11242
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011243bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011244 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011245 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011246 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11247 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011248 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011249 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011250 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011251}
11252
Owen Andersone50ed302009-08-10 22:56:29 +000011253bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011254 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011255 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011256 unsigned NumBits1 = VT1.getSizeInBits();
11257 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011258 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011259 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011260 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011261}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011262
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011263bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011264 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011265 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011266}
11267
Owen Andersone50ed302009-08-10 22:56:29 +000011268bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011269 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011270 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011271}
11272
Owen Andersone50ed302009-08-10 22:56:29 +000011273bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011274 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011275 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011276}
11277
Evan Cheng60c07e12006-07-05 22:17:51 +000011278/// isShuffleMaskLegal - Targets can use this to indicate that they only
11279/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11280/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11281/// are assumed to be legal.
11282bool
Eric Christopherfd179292009-08-27 18:07:15 +000011283X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011284 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011285 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011286 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011287 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011288
Nate Begemana09008b2009-10-19 02:17:23 +000011289 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011290 return (VT.getVectorNumElements() == 2 ||
11291 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11292 isMOVLMask(M, VT) ||
11293 isSHUFPMask(M, VT) ||
11294 isPSHUFDMask(M, VT) ||
11295 isPSHUFHWMask(M, VT) ||
11296 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011297 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011298 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11299 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011300 isUNPCKL_v_undef_Mask(M, VT) ||
11301 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011302}
11303
Dan Gohman7d8143f2008-04-09 20:09:42 +000011304bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011305X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011306 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011307 unsigned NumElts = VT.getVectorNumElements();
11308 // FIXME: This collection of masks seems suspect.
11309 if (NumElts == 2)
11310 return true;
11311 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11312 return (isMOVLMask(Mask, VT) ||
11313 isCommutedMOVLMask(Mask, VT, true) ||
11314 isSHUFPMask(Mask, VT) ||
11315 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011316 }
11317 return false;
11318}
11319
11320//===----------------------------------------------------------------------===//
11321// X86 Scheduler Hooks
11322//===----------------------------------------------------------------------===//
11323
Mon P Wang63307c32008-05-05 19:05:59 +000011324// private utility function
11325MachineBasicBlock *
11326X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11327 MachineBasicBlock *MBB,
11328 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011329 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011330 unsigned LoadOpc,
11331 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011332 unsigned notOpc,
11333 unsigned EAXreg,
11334 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011335 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011336 // For the atomic bitwise operator, we generate
11337 // thisMBB:
11338 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011339 // ld t1 = [bitinstr.addr]
11340 // op t2 = t1, [bitinstr.val]
11341 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011342 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11343 // bz newMBB
11344 // fallthrough -->nextMBB
11345 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11346 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011347 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011348 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011349
Mon P Wang63307c32008-05-05 19:05:59 +000011350 /// First build the CFG
11351 MachineFunction *F = MBB->getParent();
11352 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011353 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11354 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11355 F->insert(MBBIter, newMBB);
11356 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011357
Dan Gohman14152b42010-07-06 20:24:04 +000011358 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11359 nextMBB->splice(nextMBB->begin(), thisMBB,
11360 llvm::next(MachineBasicBlock::iterator(bInstr)),
11361 thisMBB->end());
11362 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011363
Mon P Wang63307c32008-05-05 19:05:59 +000011364 // Update thisMBB to fall through to newMBB
11365 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011366
Mon P Wang63307c32008-05-05 19:05:59 +000011367 // newMBB jumps to itself and fall through to nextMBB
11368 newMBB->addSuccessor(nextMBB);
11369 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011370
Mon P Wang63307c32008-05-05 19:05:59 +000011371 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011372 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011373 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011374 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011375 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011376 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011377 int numArgs = bInstr->getNumOperands() - 1;
11378 for (int i=0; i < numArgs; ++i)
11379 argOpers[i] = &bInstr->getOperand(i+1);
11380
11381 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011382 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011383 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011384
Dale Johannesen140be2d2008-08-19 18:47:28 +000011385 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011386 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011387 for (int i=0; i <= lastAddrIndx; ++i)
11388 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011389
Dale Johannesen140be2d2008-08-19 18:47:28 +000011390 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011391 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011392 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011393 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011394 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011395 tt = t1;
11396
Dale Johannesen140be2d2008-08-19 18:47:28 +000011397 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011398 assert((argOpers[valArgIndx]->isReg() ||
11399 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011400 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011401 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011402 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011403 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011404 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011405 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011406 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011407
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011408 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011409 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011410
Dale Johannesene4d209d2009-02-03 20:21:25 +000011411 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011412 for (int i=0; i <= lastAddrIndx; ++i)
11413 (*MIB).addOperand(*argOpers[i]);
11414 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011415 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011416 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11417 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011418
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011419 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011420 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011421
Mon P Wang63307c32008-05-05 19:05:59 +000011422 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011423 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011424
Dan Gohman14152b42010-07-06 20:24:04 +000011425 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011426 return nextMBB;
11427}
11428
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011429// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011430MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11432 MachineBasicBlock *MBB,
11433 unsigned regOpcL,
11434 unsigned regOpcH,
11435 unsigned immOpcL,
11436 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011437 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 // For the atomic bitwise operator, we generate
11439 // thisMBB (instructions are in pairs, except cmpxchg8b)
11440 // ld t1,t2 = [bitinstr.addr]
11441 // newMBB:
11442 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11443 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011444 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 // mov ECX, EBX <- t5, t6
11446 // mov EAX, EDX <- t1, t2
11447 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11448 // mov t3, t4 <- EAX, EDX
11449 // bz newMBB
11450 // result in out1, out2
11451 // fallthrough -->nextMBB
11452
11453 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11454 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011455 const unsigned NotOpc = X86::NOT32r;
11456 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11457 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11458 MachineFunction::iterator MBBIter = MBB;
11459 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011460
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 /// First build the CFG
11462 MachineFunction *F = MBB->getParent();
11463 MachineBasicBlock *thisMBB = MBB;
11464 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11465 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11466 F->insert(MBBIter, newMBB);
11467 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Dan Gohman14152b42010-07-06 20:24:04 +000011469 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11470 nextMBB->splice(nextMBB->begin(), thisMBB,
11471 llvm::next(MachineBasicBlock::iterator(bInstr)),
11472 thisMBB->end());
11473 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011474
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 // Update thisMBB to fall through to newMBB
11476 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011477
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011478 // newMBB jumps to itself and fall through to nextMBB
11479 newMBB->addSuccessor(nextMBB);
11480 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011481
Dale Johannesene4d209d2009-02-03 20:21:25 +000011482 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011483 // Insert instructions into newMBB based on incoming instruction
11484 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011485 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011486 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487 MachineOperand& dest1Oper = bInstr->getOperand(0);
11488 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011489 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11490 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011491 argOpers[i] = &bInstr->getOperand(i+2);
11492
Dan Gohman71ea4e52010-05-14 21:01:44 +000011493 // We use some of the operands multiple times, so conservatively just
11494 // clear any kill flags that might be present.
11495 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11496 argOpers[i]->setIsKill(false);
11497 }
11498
Evan Chengad5b52f2010-01-08 19:14:57 +000011499 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011500 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011503 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504 for (int i=0; i <= lastAddrIndx; ++i)
11505 (*MIB).addOperand(*argOpers[i]);
11506 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011508 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011509 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011511 MachineOperand newOp3 = *(argOpers[3]);
11512 if (newOp3.isImm())
11513 newOp3.setImm(newOp3.getImm()+4);
11514 else
11515 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011517 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011518
11519 // t3/4 are defined later, at the bottom of the loop
11520 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11521 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011524 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11526
Evan Cheng306b4ca2010-01-08 23:41:50 +000011527 // The subsequent operations should be using the destination registers of
11528 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011529 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011530 t1 = F->getRegInfo().createVirtualRegister(RC);
11531 t2 = F->getRegInfo().createVirtualRegister(RC);
11532 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11533 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011535 t1 = dest1Oper.getReg();
11536 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 }
11538
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011539 int valArgIndx = lastAddrIndx + 1;
11540 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011541 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542 "invalid operand");
11543 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11544 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011545 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011546 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011547 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011548 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011549 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011550 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011551 (*MIB).addOperand(*argOpers[valArgIndx]);
11552 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011553 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011554 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011555 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011556 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011557 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011558 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011559 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011560 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011561 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011562 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011563
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011564 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011565 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011566 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011567 MIB.addReg(t2);
11568
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011569 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011570 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011571 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011572 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Dale Johannesene4d209d2009-02-03 20:21:25 +000011574 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011575 for (int i=0; i <= lastAddrIndx; ++i)
11576 (*MIB).addOperand(*argOpers[i]);
11577
11578 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011579 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11580 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011581
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011582 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011583 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011584 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011585 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011586
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011587 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011588 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011589
Dan Gohman14152b42010-07-06 20:24:04 +000011590 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011591 return nextMBB;
11592}
11593
11594// private utility function
11595MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011596X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11597 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011598 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011599 // For the atomic min/max operator, we generate
11600 // thisMBB:
11601 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011602 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011603 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011604 // cmp t1, t2
11605 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011606 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011607 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11608 // bz newMBB
11609 // fallthrough -->nextMBB
11610 //
11611 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11612 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011613 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011614 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011615
Mon P Wang63307c32008-05-05 19:05:59 +000011616 /// First build the CFG
11617 MachineFunction *F = MBB->getParent();
11618 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011619 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11620 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11621 F->insert(MBBIter, newMBB);
11622 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011623
Dan Gohman14152b42010-07-06 20:24:04 +000011624 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11625 nextMBB->splice(nextMBB->begin(), thisMBB,
11626 llvm::next(MachineBasicBlock::iterator(mInstr)),
11627 thisMBB->end());
11628 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011629
Mon P Wang63307c32008-05-05 19:05:59 +000011630 // Update thisMBB to fall through to newMBB
11631 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011632
Mon P Wang63307c32008-05-05 19:05:59 +000011633 // newMBB jumps to newMBB and fall through to nextMBB
11634 newMBB->addSuccessor(nextMBB);
11635 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011636
Dale Johannesene4d209d2009-02-03 20:21:25 +000011637 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011638 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011639 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011640 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011641 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011642 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011643 int numArgs = mInstr->getNumOperands() - 1;
11644 for (int i=0; i < numArgs; ++i)
11645 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011646
Mon P Wang63307c32008-05-05 19:05:59 +000011647 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011648 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011649 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011650
Mon P Wangab3e7472008-05-05 22:56:23 +000011651 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011652 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011653 for (int i=0; i <= lastAddrIndx; ++i)
11654 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011655
Mon P Wang63307c32008-05-05 19:05:59 +000011656 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011657 assert((argOpers[valArgIndx]->isReg() ||
11658 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011659 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011660
11661 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011662 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011663 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011664 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011665 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011666 (*MIB).addOperand(*argOpers[valArgIndx]);
11667
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011668 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011669 MIB.addReg(t1);
11670
Dale Johannesene4d209d2009-02-03 20:21:25 +000011671 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011672 MIB.addReg(t1);
11673 MIB.addReg(t2);
11674
11675 // Generate movc
11676 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011677 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011678 MIB.addReg(t2);
11679 MIB.addReg(t1);
11680
11681 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011682 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011683 for (int i=0; i <= lastAddrIndx; ++i)
11684 (*MIB).addOperand(*argOpers[i]);
11685 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011686 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011687 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11688 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011689
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011690 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011691 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011692
Mon P Wang63307c32008-05-05 19:05:59 +000011693 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011694 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011695
Dan Gohman14152b42010-07-06 20:24:04 +000011696 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011697 return nextMBB;
11698}
11699
Eric Christopherf83a5de2009-08-27 18:08:16 +000011700// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011701// or XMM0_V32I8 in AVX all of this code can be replaced with that
11702// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011703MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011704X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011705 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011706 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011707 "Target must have SSE4.2 or AVX features enabled");
11708
Eric Christopherb120ab42009-08-18 22:50:32 +000011709 DebugLoc dl = MI->getDebugLoc();
11710 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011711 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011712 if (!Subtarget->hasAVX()) {
11713 if (memArg)
11714 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11715 else
11716 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11717 } else {
11718 if (memArg)
11719 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11720 else
11721 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11722 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011723
Eric Christopher41c902f2010-11-30 08:20:21 +000011724 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011725 for (unsigned i = 0; i < numArgs; ++i) {
11726 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011727 if (!(Op.isReg() && Op.isImplicit()))
11728 MIB.addOperand(Op);
11729 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011730 BuildMI(*BB, MI, dl,
11731 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11732 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011733 .addReg(X86::XMM0);
11734
Dan Gohman14152b42010-07-06 20:24:04 +000011735 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011736 return BB;
11737}
11738
11739MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011740X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011741 DebugLoc dl = MI->getDebugLoc();
11742 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011743
Eric Christopher228232b2010-11-30 07:20:12 +000011744 // Address into RAX/EAX, other two args into ECX, EDX.
11745 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11746 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11747 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11748 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011749 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011750
Eric Christopher228232b2010-11-30 07:20:12 +000011751 unsigned ValOps = X86::AddrNumOperands;
11752 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11753 .addReg(MI->getOperand(ValOps).getReg());
11754 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11755 .addReg(MI->getOperand(ValOps+1).getReg());
11756
11757 // The instruction doesn't actually take any operands though.
11758 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011759
Eric Christopher228232b2010-11-30 07:20:12 +000011760 MI->eraseFromParent(); // The pseudo is gone now.
11761 return BB;
11762}
11763
11764MachineBasicBlock *
11765X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011766 DebugLoc dl = MI->getDebugLoc();
11767 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011768
Eric Christopher228232b2010-11-30 07:20:12 +000011769 // First arg in ECX, the second in EAX.
11770 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11771 .addReg(MI->getOperand(0).getReg());
11772 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11773 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011774
Eric Christopher228232b2010-11-30 07:20:12 +000011775 // The instruction doesn't actually take any operands though.
11776 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011777
Eric Christopher228232b2010-11-30 07:20:12 +000011778 MI->eraseFromParent(); // The pseudo is gone now.
11779 return BB;
11780}
11781
11782MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011783X86TargetLowering::EmitVAARG64WithCustomInserter(
11784 MachineInstr *MI,
11785 MachineBasicBlock *MBB) const {
11786 // Emit va_arg instruction on X86-64.
11787
11788 // Operands to this pseudo-instruction:
11789 // 0 ) Output : destination address (reg)
11790 // 1-5) Input : va_list address (addr, i64mem)
11791 // 6 ) ArgSize : Size (in bytes) of vararg type
11792 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11793 // 8 ) Align : Alignment of type
11794 // 9 ) EFLAGS (implicit-def)
11795
11796 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11797 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11798
11799 unsigned DestReg = MI->getOperand(0).getReg();
11800 MachineOperand &Base = MI->getOperand(1);
11801 MachineOperand &Scale = MI->getOperand(2);
11802 MachineOperand &Index = MI->getOperand(3);
11803 MachineOperand &Disp = MI->getOperand(4);
11804 MachineOperand &Segment = MI->getOperand(5);
11805 unsigned ArgSize = MI->getOperand(6).getImm();
11806 unsigned ArgMode = MI->getOperand(7).getImm();
11807 unsigned Align = MI->getOperand(8).getImm();
11808
11809 // Memory Reference
11810 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11811 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11812 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11813
11814 // Machine Information
11815 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11816 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11817 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11818 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11819 DebugLoc DL = MI->getDebugLoc();
11820
11821 // struct va_list {
11822 // i32 gp_offset
11823 // i32 fp_offset
11824 // i64 overflow_area (address)
11825 // i64 reg_save_area (address)
11826 // }
11827 // sizeof(va_list) = 24
11828 // alignment(va_list) = 8
11829
11830 unsigned TotalNumIntRegs = 6;
11831 unsigned TotalNumXMMRegs = 8;
11832 bool UseGPOffset = (ArgMode == 1);
11833 bool UseFPOffset = (ArgMode == 2);
11834 unsigned MaxOffset = TotalNumIntRegs * 8 +
11835 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11836
11837 /* Align ArgSize to a multiple of 8 */
11838 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11839 bool NeedsAlign = (Align > 8);
11840
11841 MachineBasicBlock *thisMBB = MBB;
11842 MachineBasicBlock *overflowMBB;
11843 MachineBasicBlock *offsetMBB;
11844 MachineBasicBlock *endMBB;
11845
11846 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11847 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11848 unsigned OffsetReg = 0;
11849
11850 if (!UseGPOffset && !UseFPOffset) {
11851 // If we only pull from the overflow region, we don't create a branch.
11852 // We don't need to alter control flow.
11853 OffsetDestReg = 0; // unused
11854 OverflowDestReg = DestReg;
11855
11856 offsetMBB = NULL;
11857 overflowMBB = thisMBB;
11858 endMBB = thisMBB;
11859 } else {
11860 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11861 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11862 // If not, pull from overflow_area. (branch to overflowMBB)
11863 //
11864 // thisMBB
11865 // | .
11866 // | .
11867 // offsetMBB overflowMBB
11868 // | .
11869 // | .
11870 // endMBB
11871
11872 // Registers for the PHI in endMBB
11873 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11874 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11875
11876 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11877 MachineFunction *MF = MBB->getParent();
11878 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11879 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11880 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11881
11882 MachineFunction::iterator MBBIter = MBB;
11883 ++MBBIter;
11884
11885 // Insert the new basic blocks
11886 MF->insert(MBBIter, offsetMBB);
11887 MF->insert(MBBIter, overflowMBB);
11888 MF->insert(MBBIter, endMBB);
11889
11890 // Transfer the remainder of MBB and its successor edges to endMBB.
11891 endMBB->splice(endMBB->begin(), thisMBB,
11892 llvm::next(MachineBasicBlock::iterator(MI)),
11893 thisMBB->end());
11894 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11895
11896 // Make offsetMBB and overflowMBB successors of thisMBB
11897 thisMBB->addSuccessor(offsetMBB);
11898 thisMBB->addSuccessor(overflowMBB);
11899
11900 // endMBB is a successor of both offsetMBB and overflowMBB
11901 offsetMBB->addSuccessor(endMBB);
11902 overflowMBB->addSuccessor(endMBB);
11903
11904 // Load the offset value into a register
11905 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11906 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11907 .addOperand(Base)
11908 .addOperand(Scale)
11909 .addOperand(Index)
11910 .addDisp(Disp, UseFPOffset ? 4 : 0)
11911 .addOperand(Segment)
11912 .setMemRefs(MMOBegin, MMOEnd);
11913
11914 // Check if there is enough room left to pull this argument.
11915 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11916 .addReg(OffsetReg)
11917 .addImm(MaxOffset + 8 - ArgSizeA8);
11918
11919 // Branch to "overflowMBB" if offset >= max
11920 // Fall through to "offsetMBB" otherwise
11921 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11922 .addMBB(overflowMBB);
11923 }
11924
11925 // In offsetMBB, emit code to use the reg_save_area.
11926 if (offsetMBB) {
11927 assert(OffsetReg != 0);
11928
11929 // Read the reg_save_area address.
11930 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11931 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11932 .addOperand(Base)
11933 .addOperand(Scale)
11934 .addOperand(Index)
11935 .addDisp(Disp, 16)
11936 .addOperand(Segment)
11937 .setMemRefs(MMOBegin, MMOEnd);
11938
11939 // Zero-extend the offset
11940 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11941 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11942 .addImm(0)
11943 .addReg(OffsetReg)
11944 .addImm(X86::sub_32bit);
11945
11946 // Add the offset to the reg_save_area to get the final address.
11947 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11948 .addReg(OffsetReg64)
11949 .addReg(RegSaveReg);
11950
11951 // Compute the offset for the next argument
11952 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11953 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11954 .addReg(OffsetReg)
11955 .addImm(UseFPOffset ? 16 : 8);
11956
11957 // Store it back into the va_list.
11958 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11959 .addOperand(Base)
11960 .addOperand(Scale)
11961 .addOperand(Index)
11962 .addDisp(Disp, UseFPOffset ? 4 : 0)
11963 .addOperand(Segment)
11964 .addReg(NextOffsetReg)
11965 .setMemRefs(MMOBegin, MMOEnd);
11966
11967 // Jump to endMBB
11968 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11969 .addMBB(endMBB);
11970 }
11971
11972 //
11973 // Emit code to use overflow area
11974 //
11975
11976 // Load the overflow_area address into a register.
11977 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11978 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11979 .addOperand(Base)
11980 .addOperand(Scale)
11981 .addOperand(Index)
11982 .addDisp(Disp, 8)
11983 .addOperand(Segment)
11984 .setMemRefs(MMOBegin, MMOEnd);
11985
11986 // If we need to align it, do so. Otherwise, just copy the address
11987 // to OverflowDestReg.
11988 if (NeedsAlign) {
11989 // Align the overflow address
11990 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11991 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11992
11993 // aligned_addr = (addr + (align-1)) & ~(align-1)
11994 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11995 .addReg(OverflowAddrReg)
11996 .addImm(Align-1);
11997
11998 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11999 .addReg(TmpReg)
12000 .addImm(~(uint64_t)(Align-1));
12001 } else {
12002 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12003 .addReg(OverflowAddrReg);
12004 }
12005
12006 // Compute the next overflow address after this argument.
12007 // (the overflow address should be kept 8-byte aligned)
12008 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12009 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12010 .addReg(OverflowDestReg)
12011 .addImm(ArgSizeA8);
12012
12013 // Store the new overflow address.
12014 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12015 .addOperand(Base)
12016 .addOperand(Scale)
12017 .addOperand(Index)
12018 .addDisp(Disp, 8)
12019 .addOperand(Segment)
12020 .addReg(NextAddrReg)
12021 .setMemRefs(MMOBegin, MMOEnd);
12022
12023 // If we branched, emit the PHI to the front of endMBB.
12024 if (offsetMBB) {
12025 BuildMI(*endMBB, endMBB->begin(), DL,
12026 TII->get(X86::PHI), DestReg)
12027 .addReg(OffsetDestReg).addMBB(offsetMBB)
12028 .addReg(OverflowDestReg).addMBB(overflowMBB);
12029 }
12030
12031 // Erase the pseudo instruction
12032 MI->eraseFromParent();
12033
12034 return endMBB;
12035}
12036
12037MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012038X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12039 MachineInstr *MI,
12040 MachineBasicBlock *MBB) const {
12041 // Emit code to save XMM registers to the stack. The ABI says that the
12042 // number of registers to save is given in %al, so it's theoretically
12043 // possible to do an indirect jump trick to avoid saving all of them,
12044 // however this code takes a simpler approach and just executes all
12045 // of the stores if %al is non-zero. It's less code, and it's probably
12046 // easier on the hardware branch predictor, and stores aren't all that
12047 // expensive anyway.
12048
12049 // Create the new basic blocks. One block contains all the XMM stores,
12050 // and one block is the final destination regardless of whether any
12051 // stores were performed.
12052 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12053 MachineFunction *F = MBB->getParent();
12054 MachineFunction::iterator MBBIter = MBB;
12055 ++MBBIter;
12056 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12057 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12058 F->insert(MBBIter, XMMSaveMBB);
12059 F->insert(MBBIter, EndMBB);
12060
Dan Gohman14152b42010-07-06 20:24:04 +000012061 // Transfer the remainder of MBB and its successor edges to EndMBB.
12062 EndMBB->splice(EndMBB->begin(), MBB,
12063 llvm::next(MachineBasicBlock::iterator(MI)),
12064 MBB->end());
12065 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12066
Dan Gohmand6708ea2009-08-15 01:38:56 +000012067 // The original block will now fall through to the XMM save block.
12068 MBB->addSuccessor(XMMSaveMBB);
12069 // The XMMSaveMBB will fall through to the end block.
12070 XMMSaveMBB->addSuccessor(EndMBB);
12071
12072 // Now add the instructions.
12073 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12074 DebugLoc DL = MI->getDebugLoc();
12075
12076 unsigned CountReg = MI->getOperand(0).getReg();
12077 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12078 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12079
12080 if (!Subtarget->isTargetWin64()) {
12081 // If %al is 0, branch around the XMM save block.
12082 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012083 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012084 MBB->addSuccessor(EndMBB);
12085 }
12086
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012087 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012088 // In the XMM save block, save all the XMM argument registers.
12089 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12090 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012091 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012092 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012093 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012094 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012095 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012096 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012097 .addFrameIndex(RegSaveFrameIndex)
12098 .addImm(/*Scale=*/1)
12099 .addReg(/*IndexReg=*/0)
12100 .addImm(/*Disp=*/Offset)
12101 .addReg(/*Segment=*/0)
12102 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012103 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012104 }
12105
Dan Gohman14152b42010-07-06 20:24:04 +000012106 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012107
12108 return EndMBB;
12109}
Mon P Wang63307c32008-05-05 19:05:59 +000012110
Evan Cheng60c07e12006-07-05 22:17:51 +000012111MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012112X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012113 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012114 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12115 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012116
Chris Lattner52600972009-09-02 05:57:00 +000012117 // To "insert" a SELECT_CC instruction, we actually have to insert the
12118 // diamond control-flow pattern. The incoming instruction knows the
12119 // destination vreg to set, the condition code register to branch on, the
12120 // true/false values to select between, and a branch opcode to use.
12121 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12122 MachineFunction::iterator It = BB;
12123 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012124
Chris Lattner52600972009-09-02 05:57:00 +000012125 // thisMBB:
12126 // ...
12127 // TrueVal = ...
12128 // cmpTY ccX, r1, r2
12129 // bCC copy1MBB
12130 // fallthrough --> copy0MBB
12131 MachineBasicBlock *thisMBB = BB;
12132 MachineFunction *F = BB->getParent();
12133 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12134 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012135 F->insert(It, copy0MBB);
12136 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012137
Bill Wendling730c07e2010-06-25 20:48:10 +000012138 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12139 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012140 if (!MI->killsRegister(X86::EFLAGS)) {
12141 copy0MBB->addLiveIn(X86::EFLAGS);
12142 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012143 }
12144
Dan Gohman14152b42010-07-06 20:24:04 +000012145 // Transfer the remainder of BB and its successor edges to sinkMBB.
12146 sinkMBB->splice(sinkMBB->begin(), BB,
12147 llvm::next(MachineBasicBlock::iterator(MI)),
12148 BB->end());
12149 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12150
12151 // Add the true and fallthrough blocks as its successors.
12152 BB->addSuccessor(copy0MBB);
12153 BB->addSuccessor(sinkMBB);
12154
12155 // Create the conditional branch instruction.
12156 unsigned Opc =
12157 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12158 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12159
Chris Lattner52600972009-09-02 05:57:00 +000012160 // copy0MBB:
12161 // %FalseValue = ...
12162 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012163 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012164
Chris Lattner52600972009-09-02 05:57:00 +000012165 // sinkMBB:
12166 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12167 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012168 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12169 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012170 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12171 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12172
Dan Gohman14152b42010-07-06 20:24:04 +000012173 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012174 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012175}
12176
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012177MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012178X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12179 bool Is64Bit) const {
12180 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12181 DebugLoc DL = MI->getDebugLoc();
12182 MachineFunction *MF = BB->getParent();
12183 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12184
12185 assert(EnableSegmentedStacks);
12186
12187 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12188 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12189
12190 // BB:
12191 // ... [Till the alloca]
12192 // If stacklet is not large enough, jump to mallocMBB
12193 //
12194 // bumpMBB:
12195 // Allocate by subtracting from RSP
12196 // Jump to continueMBB
12197 //
12198 // mallocMBB:
12199 // Allocate by call to runtime
12200 //
12201 // continueMBB:
12202 // ...
12203 // [rest of original BB]
12204 //
12205
12206 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12207 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12208 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12209
12210 MachineRegisterInfo &MRI = MF->getRegInfo();
12211 const TargetRegisterClass *AddrRegClass =
12212 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12213
12214 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12215 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12216 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012217 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012218 sizeVReg = MI->getOperand(1).getReg(),
12219 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12220
12221 MachineFunction::iterator MBBIter = BB;
12222 ++MBBIter;
12223
12224 MF->insert(MBBIter, bumpMBB);
12225 MF->insert(MBBIter, mallocMBB);
12226 MF->insert(MBBIter, continueMBB);
12227
12228 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12229 (MachineBasicBlock::iterator(MI)), BB->end());
12230 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12231
12232 // Add code to the main basic block to check if the stack limit has been hit,
12233 // and if so, jump to mallocMBB otherwise to bumpMBB.
12234 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012235 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012236 .addReg(tmpSPVReg).addReg(sizeVReg);
12237 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12238 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012239 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012240 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12241
12242 // bumpMBB simply decreases the stack pointer, since we know the current
12243 // stacklet has enough space.
12244 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012245 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012246 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012247 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012248 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12249
12250 // Calls into a routine in libgcc to allocate more space from the heap.
12251 if (Is64Bit) {
12252 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12253 .addReg(sizeVReg);
12254 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12255 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12256 } else {
12257 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12258 .addImm(12);
12259 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12260 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12261 .addExternalSymbol("__morestack_allocate_stack_space");
12262 }
12263
12264 if (!Is64Bit)
12265 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12266 .addImm(16);
12267
12268 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12269 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12270 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12271
12272 // Set up the CFG correctly.
12273 BB->addSuccessor(bumpMBB);
12274 BB->addSuccessor(mallocMBB);
12275 mallocMBB->addSuccessor(continueMBB);
12276 bumpMBB->addSuccessor(continueMBB);
12277
12278 // Take care of the PHI nodes.
12279 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12280 MI->getOperand(0).getReg())
12281 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12282 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12283
12284 // Delete the original pseudo instruction.
12285 MI->eraseFromParent();
12286
12287 // And we're done.
12288 return continueMBB;
12289}
12290
12291MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012292X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012293 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012294 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12295 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012296
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012297 assert(!Subtarget->isTargetEnvMacho());
12298
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012299 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12300 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012301
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012302 if (Subtarget->isTargetWin64()) {
12303 if (Subtarget->isTargetCygMing()) {
12304 // ___chkstk(Mingw64):
12305 // Clobbers R10, R11, RAX and EFLAGS.
12306 // Updates RSP.
12307 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12308 .addExternalSymbol("___chkstk")
12309 .addReg(X86::RAX, RegState::Implicit)
12310 .addReg(X86::RSP, RegState::Implicit)
12311 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12312 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12313 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12314 } else {
12315 // __chkstk(MSVCRT): does not update stack pointer.
12316 // Clobbers R10, R11 and EFLAGS.
12317 // FIXME: RAX(allocated size) might be reused and not killed.
12318 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12319 .addExternalSymbol("__chkstk")
12320 .addReg(X86::RAX, RegState::Implicit)
12321 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12322 // RAX has the offset to subtracted from RSP.
12323 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12324 .addReg(X86::RSP)
12325 .addReg(X86::RAX);
12326 }
12327 } else {
12328 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012329 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12330
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012331 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12332 .addExternalSymbol(StackProbeSymbol)
12333 .addReg(X86::EAX, RegState::Implicit)
12334 .addReg(X86::ESP, RegState::Implicit)
12335 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12336 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12337 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12338 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012339
Dan Gohman14152b42010-07-06 20:24:04 +000012340 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012341 return BB;
12342}
Chris Lattner52600972009-09-02 05:57:00 +000012343
12344MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012345X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12346 MachineBasicBlock *BB) const {
12347 // This is pretty easy. We're taking the value that we received from
12348 // our load from the relocation, sticking it in either RDI (x86-64)
12349 // or EAX and doing an indirect call. The return value will then
12350 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012351 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012352 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012353 DebugLoc DL = MI->getDebugLoc();
12354 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012355
12356 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012357 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012358
Eric Christopher30ef0e52010-06-03 04:07:48 +000012359 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012360 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12361 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012362 .addReg(X86::RIP)
12363 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012364 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012365 MI->getOperand(3).getTargetFlags())
12366 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012367 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012368 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012369 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012370 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12371 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012372 .addReg(0)
12373 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012374 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012375 MI->getOperand(3).getTargetFlags())
12376 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012377 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012378 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012379 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012380 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12381 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012382 .addReg(TII->getGlobalBaseReg(F))
12383 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012384 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012385 MI->getOperand(3).getTargetFlags())
12386 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012387 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012388 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012389 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012390
Dan Gohman14152b42010-07-06 20:24:04 +000012391 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012392 return BB;
12393}
12394
12395MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012396X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012397 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012398 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012399 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012400 case X86::TAILJMPd64:
12401 case X86::TAILJMPr64:
12402 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012403 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012404 case X86::TCRETURNdi64:
12405 case X86::TCRETURNri64:
12406 case X86::TCRETURNmi64:
12407 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12408 // On AMD64, additional defs should be added before register allocation.
12409 if (!Subtarget->isTargetWin64()) {
12410 MI->addRegisterDefined(X86::RSI);
12411 MI->addRegisterDefined(X86::RDI);
12412 MI->addRegisterDefined(X86::XMM6);
12413 MI->addRegisterDefined(X86::XMM7);
12414 MI->addRegisterDefined(X86::XMM8);
12415 MI->addRegisterDefined(X86::XMM9);
12416 MI->addRegisterDefined(X86::XMM10);
12417 MI->addRegisterDefined(X86::XMM11);
12418 MI->addRegisterDefined(X86::XMM12);
12419 MI->addRegisterDefined(X86::XMM13);
12420 MI->addRegisterDefined(X86::XMM14);
12421 MI->addRegisterDefined(X86::XMM15);
12422 }
12423 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012424 case X86::WIN_ALLOCA:
12425 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012426 case X86::SEG_ALLOCA_32:
12427 return EmitLoweredSegAlloca(MI, BB, false);
12428 case X86::SEG_ALLOCA_64:
12429 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012430 case X86::TLSCall_32:
12431 case X86::TLSCall_64:
12432 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012433 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012434 case X86::CMOV_FR32:
12435 case X86::CMOV_FR64:
12436 case X86::CMOV_V4F32:
12437 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012438 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012439 case X86::CMOV_V8F32:
12440 case X86::CMOV_V4F64:
12441 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012442 case X86::CMOV_GR16:
12443 case X86::CMOV_GR32:
12444 case X86::CMOV_RFP32:
12445 case X86::CMOV_RFP64:
12446 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012447 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012448
Dale Johannesen849f2142007-07-03 00:53:03 +000012449 case X86::FP32_TO_INT16_IN_MEM:
12450 case X86::FP32_TO_INT32_IN_MEM:
12451 case X86::FP32_TO_INT64_IN_MEM:
12452 case X86::FP64_TO_INT16_IN_MEM:
12453 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012454 case X86::FP64_TO_INT64_IN_MEM:
12455 case X86::FP80_TO_INT16_IN_MEM:
12456 case X86::FP80_TO_INT32_IN_MEM:
12457 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012458 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12459 DebugLoc DL = MI->getDebugLoc();
12460
Evan Cheng60c07e12006-07-05 22:17:51 +000012461 // Change the floating point control register to use "round towards zero"
12462 // mode when truncating to an integer value.
12463 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012464 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012465 addFrameReference(BuildMI(*BB, MI, DL,
12466 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012467
12468 // Load the old value of the high byte of the control word...
12469 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012470 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012471 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012472 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012473
12474 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012475 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012476 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012477
12478 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012479 addFrameReference(BuildMI(*BB, MI, DL,
12480 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012481
12482 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012483 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012484 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012485
12486 // Get the X86 opcode to use.
12487 unsigned Opc;
12488 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012489 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012490 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12491 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12492 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12493 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12494 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12495 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012496 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12497 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12498 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012499 }
12500
12501 X86AddressMode AM;
12502 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012503 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012504 AM.BaseType = X86AddressMode::RegBase;
12505 AM.Base.Reg = Op.getReg();
12506 } else {
12507 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012508 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012509 }
12510 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012511 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012512 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012513 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012514 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012515 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012516 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012517 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012518 AM.GV = Op.getGlobal();
12519 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012520 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012521 }
Dan Gohman14152b42010-07-06 20:24:04 +000012522 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012523 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012524
12525 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012526 addFrameReference(BuildMI(*BB, MI, DL,
12527 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012528
Dan Gohman14152b42010-07-06 20:24:04 +000012529 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012530 return BB;
12531 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012532 // String/text processing lowering.
12533 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012534 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012535 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12536 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012537 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012538 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12539 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012540 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012541 return EmitPCMP(MI, BB, 5, false /* in mem */);
12542 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012543 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012544 return EmitPCMP(MI, BB, 5, true /* in mem */);
12545
Eric Christopher228232b2010-11-30 07:20:12 +000012546 // Thread synchronization.
12547 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012548 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012549 case X86::MWAIT:
12550 return EmitMwait(MI, BB);
12551
Eric Christopherb120ab42009-08-18 22:50:32 +000012552 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012553 case X86::ATOMAND32:
12554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012555 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012556 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012557 X86::NOT32r, X86::EAX,
12558 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012559 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12561 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012563 X86::NOT32r, X86::EAX,
12564 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012565 case X86::ATOMXOR32:
12566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012567 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012568 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012569 X86::NOT32r, X86::EAX,
12570 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012571 case X86::ATOMNAND32:
12572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012573 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012574 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012575 X86::NOT32r, X86::EAX,
12576 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012577 case X86::ATOMMIN32:
12578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12579 case X86::ATOMMAX32:
12580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12581 case X86::ATOMUMIN32:
12582 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12583 case X86::ATOMUMAX32:
12584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012585
12586 case X86::ATOMAND16:
12587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12588 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012589 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012590 X86::NOT16r, X86::AX,
12591 X86::GR16RegisterClass);
12592 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012594 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012595 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012596 X86::NOT16r, X86::AX,
12597 X86::GR16RegisterClass);
12598 case X86::ATOMXOR16:
12599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12600 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012601 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012602 X86::NOT16r, X86::AX,
12603 X86::GR16RegisterClass);
12604 case X86::ATOMNAND16:
12605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12606 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012607 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012608 X86::NOT16r, X86::AX,
12609 X86::GR16RegisterClass, true);
12610 case X86::ATOMMIN16:
12611 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12612 case X86::ATOMMAX16:
12613 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12614 case X86::ATOMUMIN16:
12615 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12616 case X86::ATOMUMAX16:
12617 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12618
12619 case X86::ATOMAND8:
12620 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12621 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012622 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012623 X86::NOT8r, X86::AL,
12624 X86::GR8RegisterClass);
12625 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012626 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012627 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012628 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012629 X86::NOT8r, X86::AL,
12630 X86::GR8RegisterClass);
12631 case X86::ATOMXOR8:
12632 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12633 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012634 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012635 X86::NOT8r, X86::AL,
12636 X86::GR8RegisterClass);
12637 case X86::ATOMNAND8:
12638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12639 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012640 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012641 X86::NOT8r, X86::AL,
12642 X86::GR8RegisterClass, true);
12643 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012644 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012645 case X86::ATOMAND64:
12646 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012647 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012648 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012649 X86::NOT64r, X86::RAX,
12650 X86::GR64RegisterClass);
12651 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012652 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12653 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012654 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012655 X86::NOT64r, X86::RAX,
12656 X86::GR64RegisterClass);
12657 case X86::ATOMXOR64:
12658 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012659 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012660 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012661 X86::NOT64r, X86::RAX,
12662 X86::GR64RegisterClass);
12663 case X86::ATOMNAND64:
12664 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12665 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012666 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012667 X86::NOT64r, X86::RAX,
12668 X86::GR64RegisterClass, true);
12669 case X86::ATOMMIN64:
12670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12671 case X86::ATOMMAX64:
12672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12673 case X86::ATOMUMIN64:
12674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12675 case X86::ATOMUMAX64:
12676 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012677
12678 // This group does 64-bit operations on a 32-bit host.
12679 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012680 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012681 X86::AND32rr, X86::AND32rr,
12682 X86::AND32ri, X86::AND32ri,
12683 false);
12684 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012685 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012686 X86::OR32rr, X86::OR32rr,
12687 X86::OR32ri, X86::OR32ri,
12688 false);
12689 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012690 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012691 X86::XOR32rr, X86::XOR32rr,
12692 X86::XOR32ri, X86::XOR32ri,
12693 false);
12694 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012695 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012696 X86::AND32rr, X86::AND32rr,
12697 X86::AND32ri, X86::AND32ri,
12698 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012699 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012700 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012701 X86::ADD32rr, X86::ADC32rr,
12702 X86::ADD32ri, X86::ADC32ri,
12703 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012704 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012705 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012706 X86::SUB32rr, X86::SBB32rr,
12707 X86::SUB32ri, X86::SBB32ri,
12708 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012709 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012710 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012711 X86::MOV32rr, X86::MOV32rr,
12712 X86::MOV32ri, X86::MOV32ri,
12713 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012714 case X86::VASTART_SAVE_XMM_REGS:
12715 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012716
12717 case X86::VAARG_64:
12718 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012719 }
12720}
12721
12722//===----------------------------------------------------------------------===//
12723// X86 Optimization Hooks
12724//===----------------------------------------------------------------------===//
12725
Dan Gohman475871a2008-07-27 21:46:04 +000012726void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012727 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012728 APInt &KnownZero,
12729 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012730 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012731 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012732 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012733 assert((Opc >= ISD::BUILTIN_OP_END ||
12734 Opc == ISD::INTRINSIC_WO_CHAIN ||
12735 Opc == ISD::INTRINSIC_W_CHAIN ||
12736 Opc == ISD::INTRINSIC_VOID) &&
12737 "Should use MaskedValueIsZero if you don't know whether Op"
12738 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012739
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012740 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012741 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012742 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012743 case X86ISD::ADD:
12744 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012745 case X86ISD::ADC:
12746 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012747 case X86ISD::SMUL:
12748 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012749 case X86ISD::INC:
12750 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012751 case X86ISD::OR:
12752 case X86ISD::XOR:
12753 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012754 // These nodes' second result is a boolean.
12755 if (Op.getResNo() == 0)
12756 break;
12757 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012758 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012759 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12760 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012761 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012762 case ISD::INTRINSIC_WO_CHAIN: {
12763 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12764 unsigned NumLoBits = 0;
12765 switch (IntId) {
12766 default: break;
12767 case Intrinsic::x86_sse_movmsk_ps:
12768 case Intrinsic::x86_avx_movmsk_ps_256:
12769 case Intrinsic::x86_sse2_movmsk_pd:
12770 case Intrinsic::x86_avx_movmsk_pd_256:
12771 case Intrinsic::x86_mmx_pmovmskb:
12772 case Intrinsic::x86_sse2_pmovmskb_128: {
12773 // High bits of movmskp{s|d}, pmovmskb are known zero.
12774 switch (IntId) {
12775 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12776 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12777 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12778 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12779 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12780 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12781 }
12782 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12783 Mask.getBitWidth() - NumLoBits);
12784 break;
12785 }
12786 }
12787 break;
12788 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012789 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012790}
Chris Lattner259e97c2006-01-31 19:43:35 +000012791
Owen Andersonbc146b02010-09-21 20:42:50 +000012792unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12793 unsigned Depth) const {
12794 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12795 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12796 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012797
Owen Andersonbc146b02010-09-21 20:42:50 +000012798 // Fallback case.
12799 return 1;
12800}
12801
Evan Cheng206ee9d2006-07-07 08:33:52 +000012802/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012803/// node is a GlobalAddress + offset.
12804bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012805 const GlobalValue* &GA,
12806 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012807 if (N->getOpcode() == X86ISD::Wrapper) {
12808 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012809 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012810 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012811 return true;
12812 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012813 }
Evan Chengad4196b2008-05-12 19:56:52 +000012814 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012815}
12816
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012817/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12818/// same as extracting the high 128-bit part of 256-bit vector and then
12819/// inserting the result into the low part of a new 256-bit vector
12820static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12821 EVT VT = SVOp->getValueType(0);
12822 int NumElems = VT.getVectorNumElements();
12823
12824 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12825 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12826 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12827 SVOp->getMaskElt(j) >= 0)
12828 return false;
12829
12830 return true;
12831}
12832
12833/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12834/// same as extracting the low 128-bit part of 256-bit vector and then
12835/// inserting the result into the high part of a new 256-bit vector
12836static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12837 EVT VT = SVOp->getValueType(0);
12838 int NumElems = VT.getVectorNumElements();
12839
12840 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12841 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12842 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12843 SVOp->getMaskElt(j) >= 0)
12844 return false;
12845
12846 return true;
12847}
12848
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012849/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12850static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12851 TargetLowering::DAGCombinerInfo &DCI) {
12852 DebugLoc dl = N->getDebugLoc();
12853 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12854 SDValue V1 = SVOp->getOperand(0);
12855 SDValue V2 = SVOp->getOperand(1);
12856 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012857 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012858
12859 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12860 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12861 //
12862 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012863 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012864 // V UNDEF BUILD_VECTOR UNDEF
12865 // \ / \ /
12866 // CONCAT_VECTOR CONCAT_VECTOR
12867 // \ /
12868 // \ /
12869 // RESULT: V + zero extended
12870 //
12871 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12872 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12873 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12874 return SDValue();
12875
12876 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12877 return SDValue();
12878
12879 // To match the shuffle mask, the first half of the mask should
12880 // be exactly the first vector, and all the rest a splat with the
12881 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012882 for (int i = 0; i < NumElems/2; ++i)
12883 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12884 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12885 return SDValue();
12886
12887 // Emit a zeroed vector and insert the desired subvector on its
12888 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000012889 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012890 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12891 DAG.getConstant(0, MVT::i32), DAG, dl);
12892 return DCI.CombineTo(N, InsV);
12893 }
12894
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012895 //===--------------------------------------------------------------------===//
12896 // Combine some shuffles into subvector extracts and inserts:
12897 //
12898
12899 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12900 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12901 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12902 DAG, dl);
12903 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12904 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12905 return DCI.CombineTo(N, InsV);
12906 }
12907
12908 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12909 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12910 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12911 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12912 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12913 return DCI.CombineTo(N, InsV);
12914 }
12915
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012916 return SDValue();
12917}
12918
12919/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012920static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012921 TargetLowering::DAGCombinerInfo &DCI,
12922 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012923 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012924 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012925
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012926 // Don't create instructions with illegal types after legalize types has run.
12927 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12928 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12929 return SDValue();
12930
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012931 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12932 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12933 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012934 return PerformShuffleCombine256(N, DAG, DCI);
12935
12936 // Only handle 128 wide vector from here on.
12937 if (VT.getSizeInBits() != 128)
12938 return SDValue();
12939
12940 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12941 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12942 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012943 SmallVector<SDValue, 16> Elts;
12944 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012945 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012946
Nate Begemanfdea31a2010-03-24 20:49:50 +000012947 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012948}
Evan Chengd880b972008-05-09 21:53:03 +000012949
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012950/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12951/// generation and convert it from being a bunch of shuffles and extracts
12952/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012953static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12954 const TargetLowering &TLI) {
12955 SDValue InputVector = N->getOperand(0);
12956
12957 // Only operate on vectors of 4 elements, where the alternative shuffling
12958 // gets to be more expensive.
12959 if (InputVector.getValueType() != MVT::v4i32)
12960 return SDValue();
12961
12962 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12963 // single use which is a sign-extend or zero-extend, and all elements are
12964 // used.
12965 SmallVector<SDNode *, 4> Uses;
12966 unsigned ExtractedElements = 0;
12967 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12968 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12969 if (UI.getUse().getResNo() != InputVector.getResNo())
12970 return SDValue();
12971
12972 SDNode *Extract = *UI;
12973 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12974 return SDValue();
12975
12976 if (Extract->getValueType(0) != MVT::i32)
12977 return SDValue();
12978 if (!Extract->hasOneUse())
12979 return SDValue();
12980 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12981 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12982 return SDValue();
12983 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12984 return SDValue();
12985
12986 // Record which element was extracted.
12987 ExtractedElements |=
12988 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12989
12990 Uses.push_back(Extract);
12991 }
12992
12993 // If not all the elements were used, this may not be worthwhile.
12994 if (ExtractedElements != 15)
12995 return SDValue();
12996
12997 // Ok, we've now decided to do the transformation.
12998 DebugLoc dl = InputVector.getDebugLoc();
12999
13000 // Store the value to a temporary stack slot.
13001 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013002 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13003 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013004
13005 // Replace each use (extract) with a load of the appropriate element.
13006 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13007 UE = Uses.end(); UI != UE; ++UI) {
13008 SDNode *Extract = *UI;
13009
Nadav Rotem86694292011-05-17 08:31:57 +000013010 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013011 SDValue Idx = Extract->getOperand(1);
13012 unsigned EltSize =
13013 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13014 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13015 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13016
Nadav Rotem86694292011-05-17 08:31:57 +000013017 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013018 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013019
13020 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013021 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013022 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013023 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013024
13025 // Replace the exact with the load.
13026 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13027 }
13028
13029 // The replacement was made in place; don't return anything.
13030 return SDValue();
13031}
13032
Duncan Sands6bcd2192011-09-17 16:49:39 +000013033/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13034/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013035static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013036 const X86Subtarget *Subtarget) {
13037 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013038 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013039 // Get the LHS/RHS of the select.
13040 SDValue LHS = N->getOperand(1);
13041 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013042 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013043
Dan Gohman670e5392009-09-21 18:03:22 +000013044 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013045 // instructions match the semantics of the common C idiom x<y?x:y but not
13046 // x<=y?x:y, because of how they handle negative zero (which can be
13047 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013048 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13049 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13050 (Subtarget->hasXMMInt() ||
13051 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013052 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013053
Chris Lattner47b4ce82009-03-11 05:48:52 +000013054 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013055 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013056 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13057 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013058 switch (CC) {
13059 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013060 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013061 // Converting this to a min would handle NaNs incorrectly, and swapping
13062 // the operands would cause it to handle comparisons between positive
13063 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013064 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013065 if (!UnsafeFPMath &&
13066 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13067 break;
13068 std::swap(LHS, RHS);
13069 }
Dan Gohman670e5392009-09-21 18:03:22 +000013070 Opcode = X86ISD::FMIN;
13071 break;
13072 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013073 // Converting this to a min would handle comparisons between positive
13074 // and negative zero incorrectly.
13075 if (!UnsafeFPMath &&
13076 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13077 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013078 Opcode = X86ISD::FMIN;
13079 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013080 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013081 // Converting this to a min would handle both negative zeros and NaNs
13082 // incorrectly, but we can swap the operands to fix both.
13083 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013084 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013085 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013086 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013087 Opcode = X86ISD::FMIN;
13088 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013089
Dan Gohman670e5392009-09-21 18:03:22 +000013090 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013091 // Converting this to a max would handle comparisons between positive
13092 // and negative zero incorrectly.
13093 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013094 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013095 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013096 Opcode = X86ISD::FMAX;
13097 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013098 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013099 // Converting this to a max would handle NaNs incorrectly, and swapping
13100 // the operands would cause it to handle comparisons between positive
13101 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013102 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013103 if (!UnsafeFPMath &&
13104 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13105 break;
13106 std::swap(LHS, RHS);
13107 }
Dan Gohman670e5392009-09-21 18:03:22 +000013108 Opcode = X86ISD::FMAX;
13109 break;
13110 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013111 // Converting this to a max would handle both negative zeros and NaNs
13112 // incorrectly, but we can swap the operands to fix both.
13113 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013114 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013115 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013116 case ISD::SETGE:
13117 Opcode = X86ISD::FMAX;
13118 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013119 }
Dan Gohman670e5392009-09-21 18:03:22 +000013120 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013121 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13122 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013123 switch (CC) {
13124 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013125 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013126 // Converting this to a min would handle comparisons between positive
13127 // and negative zero incorrectly, and swapping the operands would
13128 // cause it to handle NaNs incorrectly.
13129 if (!UnsafeFPMath &&
13130 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013131 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013132 break;
13133 std::swap(LHS, RHS);
13134 }
Dan Gohman670e5392009-09-21 18:03:22 +000013135 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013136 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013137 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013138 // Converting this to a min would handle NaNs incorrectly.
13139 if (!UnsafeFPMath &&
13140 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13141 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013142 Opcode = X86ISD::FMIN;
13143 break;
13144 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013145 // Converting this to a min would handle both negative zeros and NaNs
13146 // incorrectly, but we can swap the operands to fix both.
13147 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013148 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013149 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013150 case ISD::SETGE:
13151 Opcode = X86ISD::FMIN;
13152 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013153
Dan Gohman670e5392009-09-21 18:03:22 +000013154 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013155 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013156 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013157 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013158 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013159 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013160 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013161 // Converting this to a max would handle comparisons between positive
13162 // and negative zero incorrectly, and swapping the operands would
13163 // cause it to handle NaNs incorrectly.
13164 if (!UnsafeFPMath &&
13165 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013166 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013167 break;
13168 std::swap(LHS, RHS);
13169 }
Dan Gohman670e5392009-09-21 18:03:22 +000013170 Opcode = X86ISD::FMAX;
13171 break;
13172 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013173 // Converting this to a max would handle both negative zeros and NaNs
13174 // incorrectly, but we can swap the operands to fix both.
13175 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013176 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013177 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013178 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013179 Opcode = X86ISD::FMAX;
13180 break;
13181 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013182 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013183
Chris Lattner47b4ce82009-03-11 05:48:52 +000013184 if (Opcode)
13185 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013186 }
Eric Christopherfd179292009-08-27 18:07:15 +000013187
Chris Lattnerd1980a52009-03-12 06:52:53 +000013188 // If this is a select between two integer constants, try to do some
13189 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013190 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13191 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013192 // Don't do this for crazy integer types.
13193 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13194 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013195 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013196 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013197
Chris Lattnercee56e72009-03-13 05:53:31 +000013198 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013199 // Efficiently invertible.
13200 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13201 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13202 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13203 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013204 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 }
Eric Christopherfd179292009-08-27 18:07:15 +000013206
Chris Lattnerd1980a52009-03-12 06:52:53 +000013207 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013208 if (FalseC->getAPIntValue() == 0 &&
13209 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013210 if (NeedsCondInvert) // Invert the condition if needed.
13211 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13212 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013213
Chris Lattnerd1980a52009-03-12 06:52:53 +000013214 // Zero extend the condition if needed.
13215 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013216
Chris Lattnercee56e72009-03-13 05:53:31 +000013217 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013218 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013219 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013220 }
Eric Christopherfd179292009-08-27 18:07:15 +000013221
Chris Lattner97a29a52009-03-13 05:22:11 +000013222 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013223 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013224 if (NeedsCondInvert) // Invert the condition if needed.
13225 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13226 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013227
Chris Lattner97a29a52009-03-13 05:22:11 +000013228 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013229 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13230 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013231 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013232 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013233 }
Eric Christopherfd179292009-08-27 18:07:15 +000013234
Chris Lattnercee56e72009-03-13 05:53:31 +000013235 // Optimize cases that will turn into an LEA instruction. This requires
13236 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013237 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013239 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013240
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 bool isFastMultiplier = false;
13242 if (Diff < 10) {
13243 switch ((unsigned char)Diff) {
13244 default: break;
13245 case 1: // result = add base, cond
13246 case 2: // result = lea base( , cond*2)
13247 case 3: // result = lea base(cond, cond*2)
13248 case 4: // result = lea base( , cond*4)
13249 case 5: // result = lea base(cond, cond*4)
13250 case 8: // result = lea base( , cond*8)
13251 case 9: // result = lea base(cond, cond*8)
13252 isFastMultiplier = true;
13253 break;
13254 }
13255 }
Eric Christopherfd179292009-08-27 18:07:15 +000013256
Chris Lattnercee56e72009-03-13 05:53:31 +000013257 if (isFastMultiplier) {
13258 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13259 if (NeedsCondInvert) // Invert the condition if needed.
13260 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13261 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013262
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 // Zero extend the condition if needed.
13264 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13265 Cond);
13266 // Scale the condition by the difference.
13267 if (Diff != 1)
13268 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13269 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013270
Chris Lattnercee56e72009-03-13 05:53:31 +000013271 // Add the base if non-zero.
13272 if (FalseC->getAPIntValue() != 0)
13273 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13274 SDValue(FalseC, 0));
13275 return Cond;
13276 }
Eric Christopherfd179292009-08-27 18:07:15 +000013277 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013278 }
13279 }
Eric Christopherfd179292009-08-27 18:07:15 +000013280
Dan Gohman475871a2008-07-27 21:46:04 +000013281 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013282}
13283
Chris Lattnerd1980a52009-03-12 06:52:53 +000013284/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13285static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13286 TargetLowering::DAGCombinerInfo &DCI) {
13287 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013288
Chris Lattnerd1980a52009-03-12 06:52:53 +000013289 // If the flag operand isn't dead, don't touch this CMOV.
13290 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13291 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013292
Evan Chengb5a55d92011-05-24 01:48:22 +000013293 SDValue FalseOp = N->getOperand(0);
13294 SDValue TrueOp = N->getOperand(1);
13295 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13296 SDValue Cond = N->getOperand(3);
13297 if (CC == X86::COND_E || CC == X86::COND_NE) {
13298 switch (Cond.getOpcode()) {
13299 default: break;
13300 case X86ISD::BSR:
13301 case X86ISD::BSF:
13302 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13303 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13304 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13305 }
13306 }
13307
Chris Lattnerd1980a52009-03-12 06:52:53 +000013308 // If this is a select between two integer constants, try to do some
13309 // optimizations. Note that the operands are ordered the opposite of SELECT
13310 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013311 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13312 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013313 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13314 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013315 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13316 CC = X86::GetOppositeBranchCondition(CC);
13317 std::swap(TrueC, FalseC);
13318 }
Eric Christopherfd179292009-08-27 18:07:15 +000013319
Chris Lattnerd1980a52009-03-12 06:52:53 +000013320 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013321 // This is efficient for any integer data type (including i8/i16) and
13322 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013323 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013324 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13325 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013326
Chris Lattnerd1980a52009-03-12 06:52:53 +000013327 // Zero extend the condition if needed.
13328 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013329
Chris Lattnerd1980a52009-03-12 06:52:53 +000013330 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13331 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013332 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013333 if (N->getNumValues() == 2) // Dead flag value?
13334 return DCI.CombineTo(N, Cond, SDValue());
13335 return Cond;
13336 }
Eric Christopherfd179292009-08-27 18:07:15 +000013337
Chris Lattnercee56e72009-03-13 05:53:31 +000013338 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13339 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013340 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013341 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13342 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013343
Chris Lattner97a29a52009-03-13 05:22:11 +000013344 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013345 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13346 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013347 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13348 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013349
Chris Lattner97a29a52009-03-13 05:22:11 +000013350 if (N->getNumValues() == 2) // Dead flag value?
13351 return DCI.CombineTo(N, Cond, SDValue());
13352 return Cond;
13353 }
Eric Christopherfd179292009-08-27 18:07:15 +000013354
Chris Lattnercee56e72009-03-13 05:53:31 +000013355 // Optimize cases that will turn into an LEA instruction. This requires
13356 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013357 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013358 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013359 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013360
Chris Lattnercee56e72009-03-13 05:53:31 +000013361 bool isFastMultiplier = false;
13362 if (Diff < 10) {
13363 switch ((unsigned char)Diff) {
13364 default: break;
13365 case 1: // result = add base, cond
13366 case 2: // result = lea base( , cond*2)
13367 case 3: // result = lea base(cond, cond*2)
13368 case 4: // result = lea base( , cond*4)
13369 case 5: // result = lea base(cond, cond*4)
13370 case 8: // result = lea base( , cond*8)
13371 case 9: // result = lea base(cond, cond*8)
13372 isFastMultiplier = true;
13373 break;
13374 }
13375 }
Eric Christopherfd179292009-08-27 18:07:15 +000013376
Chris Lattnercee56e72009-03-13 05:53:31 +000013377 if (isFastMultiplier) {
13378 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013379 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13380 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013381 // Zero extend the condition if needed.
13382 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13383 Cond);
13384 // Scale the condition by the difference.
13385 if (Diff != 1)
13386 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13387 DAG.getConstant(Diff, Cond.getValueType()));
13388
13389 // Add the base if non-zero.
13390 if (FalseC->getAPIntValue() != 0)
13391 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13392 SDValue(FalseC, 0));
13393 if (N->getNumValues() == 2) // Dead flag value?
13394 return DCI.CombineTo(N, Cond, SDValue());
13395 return Cond;
13396 }
Eric Christopherfd179292009-08-27 18:07:15 +000013397 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013398 }
13399 }
13400 return SDValue();
13401}
13402
13403
Evan Cheng0b0cd912009-03-28 05:57:29 +000013404/// PerformMulCombine - Optimize a single multiply with constant into two
13405/// in order to implement it with two cheaper instructions, e.g.
13406/// LEA + SHL, LEA + LEA.
13407static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13408 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013409 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13410 return SDValue();
13411
Owen Andersone50ed302009-08-10 22:56:29 +000013412 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013413 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013414 return SDValue();
13415
13416 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13417 if (!C)
13418 return SDValue();
13419 uint64_t MulAmt = C->getZExtValue();
13420 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13421 return SDValue();
13422
13423 uint64_t MulAmt1 = 0;
13424 uint64_t MulAmt2 = 0;
13425 if ((MulAmt % 9) == 0) {
13426 MulAmt1 = 9;
13427 MulAmt2 = MulAmt / 9;
13428 } else if ((MulAmt % 5) == 0) {
13429 MulAmt1 = 5;
13430 MulAmt2 = MulAmt / 5;
13431 } else if ((MulAmt % 3) == 0) {
13432 MulAmt1 = 3;
13433 MulAmt2 = MulAmt / 3;
13434 }
13435 if (MulAmt2 &&
13436 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13437 DebugLoc DL = N->getDebugLoc();
13438
13439 if (isPowerOf2_64(MulAmt2) &&
13440 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13441 // If second multiplifer is pow2, issue it first. We want the multiply by
13442 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13443 // is an add.
13444 std::swap(MulAmt1, MulAmt2);
13445
13446 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013447 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013448 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013449 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013450 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013451 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013452 DAG.getConstant(MulAmt1, VT));
13453
Eric Christopherfd179292009-08-27 18:07:15 +000013454 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013455 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013456 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013457 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013458 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013459 DAG.getConstant(MulAmt2, VT));
13460
13461 // Do not add new nodes to DAG combiner worklist.
13462 DCI.CombineTo(N, NewMul, false);
13463 }
13464 return SDValue();
13465}
13466
Evan Chengad9c0a32009-12-15 00:53:42 +000013467static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13468 SDValue N0 = N->getOperand(0);
13469 SDValue N1 = N->getOperand(1);
13470 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13471 EVT VT = N0.getValueType();
13472
13473 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13474 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013475 if (VT.isInteger() && !VT.isVector() &&
13476 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013477 N0.getOperand(1).getOpcode() == ISD::Constant) {
13478 SDValue N00 = N0.getOperand(0);
13479 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13480 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13481 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13482 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13483 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13484 APInt ShAmt = N1C->getAPIntValue();
13485 Mask = Mask.shl(ShAmt);
13486 if (Mask != 0)
13487 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13488 N00, DAG.getConstant(Mask, VT));
13489 }
13490 }
13491
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013492
13493 // Hardware support for vector shifts is sparse which makes us scalarize the
13494 // vector operations in many cases. Also, on sandybridge ADD is faster than
13495 // shl.
13496 // (shl V, 1) -> add V,V
13497 if (isSplatVector(N1.getNode())) {
13498 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13499 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13500 // We shift all of the values by one. In many cases we do not have
13501 // hardware support for this operation. This is better expressed as an ADD
13502 // of two values.
13503 if (N1C && (1 == N1C->getZExtValue())) {
13504 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13505 }
13506 }
13507
Evan Chengad9c0a32009-12-15 00:53:42 +000013508 return SDValue();
13509}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013510
Nate Begeman740ab032009-01-26 00:52:55 +000013511/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13512/// when possible.
13513static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13514 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013515 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013516 if (N->getOpcode() == ISD::SHL) {
13517 SDValue V = PerformSHLCombine(N, DAG);
13518 if (V.getNode()) return V;
13519 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013520
Nate Begeman740ab032009-01-26 00:52:55 +000013521 // On X86 with SSE2 support, we can transform this to a vector shift if
13522 // all elements are shifted by the same amount. We can't do this in legalize
13523 // because the a constant vector is typically transformed to a constant pool
13524 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013525 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013526 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013527
Craig Topper7be5dfd2011-11-12 09:58:49 +000013528 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13529 (!Subtarget->hasAVX2() ||
13530 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013531 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013532
Mon P Wang3becd092009-01-28 08:12:05 +000013533 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013534 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013535 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013536 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013537 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13538 unsigned NumElts = VT.getVectorNumElements();
13539 unsigned i = 0;
13540 for (; i != NumElts; ++i) {
13541 SDValue Arg = ShAmtOp.getOperand(i);
13542 if (Arg.getOpcode() == ISD::UNDEF) continue;
13543 BaseShAmt = Arg;
13544 break;
13545 }
13546 for (; i != NumElts; ++i) {
13547 SDValue Arg = ShAmtOp.getOperand(i);
13548 if (Arg.getOpcode() == ISD::UNDEF) continue;
13549 if (Arg != BaseShAmt) {
13550 return SDValue();
13551 }
13552 }
13553 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013554 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013555 SDValue InVec = ShAmtOp.getOperand(0);
13556 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13557 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13558 unsigned i = 0;
13559 for (; i != NumElts; ++i) {
13560 SDValue Arg = InVec.getOperand(i);
13561 if (Arg.getOpcode() == ISD::UNDEF) continue;
13562 BaseShAmt = Arg;
13563 break;
13564 }
13565 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13566 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013567 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013568 if (C->getZExtValue() == SplatIdx)
13569 BaseShAmt = InVec.getOperand(1);
13570 }
13571 }
13572 if (BaseShAmt.getNode() == 0)
13573 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13574 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013575 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013576 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013577
Mon P Wangefa42202009-09-03 19:56:25 +000013578 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013579 if (EltVT.bitsGT(MVT::i32))
13580 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13581 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013582 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013583
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013584 // The shift amount is identical so we can do a vector shift.
13585 SDValue ValOp = N->getOperand(0);
13586 switch (N->getOpcode()) {
13587 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013588 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013589 break;
13590 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013591 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013592 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013593 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013594 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013595 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013596 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013597 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013598 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013599 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013600 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013601 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013602 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013603 if (VT == MVT::v4i64)
13604 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13605 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13606 ValOp, BaseShAmt);
13607 if (VT == MVT::v8i32)
13608 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13609 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13610 ValOp, BaseShAmt);
13611 if (VT == MVT::v16i16)
13612 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13613 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13614 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013615 break;
13616 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013617 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013619 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013620 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013621 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013623 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013624 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013625 if (VT == MVT::v8i32)
13626 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13627 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13628 ValOp, BaseShAmt);
13629 if (VT == MVT::v16i16)
13630 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13631 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13632 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013633 break;
13634 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013635 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013636 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013637 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013638 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013639 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013640 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013641 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013642 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013643 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013644 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013645 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013646 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013647 if (VT == MVT::v4i64)
13648 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13649 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13650 ValOp, BaseShAmt);
13651 if (VT == MVT::v8i32)
13652 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13653 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13654 ValOp, BaseShAmt);
13655 if (VT == MVT::v16i16)
13656 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13657 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13658 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013659 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013660 }
13661 return SDValue();
13662}
13663
Nate Begemanb65c1752010-12-17 22:55:37 +000013664
Stuart Hastings865f0932011-06-03 23:53:54 +000013665// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13666// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13667// and friends. Likewise for OR -> CMPNEQSS.
13668static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13669 TargetLowering::DAGCombinerInfo &DCI,
13670 const X86Subtarget *Subtarget) {
13671 unsigned opcode;
13672
13673 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13674 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013675 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013676 SDValue N0 = N->getOperand(0);
13677 SDValue N1 = N->getOperand(1);
13678 SDValue CMP0 = N0->getOperand(1);
13679 SDValue CMP1 = N1->getOperand(1);
13680 DebugLoc DL = N->getDebugLoc();
13681
13682 // The SETCCs should both refer to the same CMP.
13683 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13684 return SDValue();
13685
13686 SDValue CMP00 = CMP0->getOperand(0);
13687 SDValue CMP01 = CMP0->getOperand(1);
13688 EVT VT = CMP00.getValueType();
13689
13690 if (VT == MVT::f32 || VT == MVT::f64) {
13691 bool ExpectingFlags = false;
13692 // Check for any users that want flags:
13693 for (SDNode::use_iterator UI = N->use_begin(),
13694 UE = N->use_end();
13695 !ExpectingFlags && UI != UE; ++UI)
13696 switch (UI->getOpcode()) {
13697 default:
13698 case ISD::BR_CC:
13699 case ISD::BRCOND:
13700 case ISD::SELECT:
13701 ExpectingFlags = true;
13702 break;
13703 case ISD::CopyToReg:
13704 case ISD::SIGN_EXTEND:
13705 case ISD::ZERO_EXTEND:
13706 case ISD::ANY_EXTEND:
13707 break;
13708 }
13709
13710 if (!ExpectingFlags) {
13711 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13712 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13713
13714 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13715 X86::CondCode tmp = cc0;
13716 cc0 = cc1;
13717 cc1 = tmp;
13718 }
13719
13720 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13721 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13722 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13723 X86ISD::NodeType NTOperator = is64BitFP ?
13724 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13725 // FIXME: need symbolic constants for these magic numbers.
13726 // See X86ATTInstPrinter.cpp:printSSECC().
13727 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13728 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13729 DAG.getConstant(x86cc, MVT::i8));
13730 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13731 OnesOrZeroesF);
13732 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13733 DAG.getConstant(1, MVT::i32));
13734 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13735 return OneBitOfTruth;
13736 }
13737 }
13738 }
13739 }
13740 return SDValue();
13741}
13742
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013743/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13744/// so it can be folded inside ANDNP.
13745static bool CanFoldXORWithAllOnes(const SDNode *N) {
13746 EVT VT = N->getValueType(0);
13747
13748 // Match direct AllOnes for 128 and 256-bit vectors
13749 if (ISD::isBuildVectorAllOnes(N))
13750 return true;
13751
13752 // Look through a bit convert.
13753 if (N->getOpcode() == ISD::BITCAST)
13754 N = N->getOperand(0).getNode();
13755
13756 // Sometimes the operand may come from a insert_subvector building a 256-bit
13757 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013758 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013759 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13760 SDValue V1 = N->getOperand(0);
13761 SDValue V2 = N->getOperand(1);
13762
13763 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13764 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13765 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13766 ISD::isBuildVectorAllOnes(V2.getNode()))
13767 return true;
13768 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013769
13770 return false;
13771}
13772
Nate Begemanb65c1752010-12-17 22:55:37 +000013773static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13774 TargetLowering::DAGCombinerInfo &DCI,
13775 const X86Subtarget *Subtarget) {
13776 if (DCI.isBeforeLegalizeOps())
13777 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013778
Stuart Hastings865f0932011-06-03 23:53:54 +000013779 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13780 if (R.getNode())
13781 return R;
13782
Craig Topper54a11172011-10-14 07:06:56 +000013783 EVT VT = N->getValueType(0);
13784
Craig Topperb4c94572011-10-21 06:55:01 +000013785 // Create ANDN, BLSI, and BLSR instructions
13786 // BLSI is X & (-X)
13787 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013788 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13789 SDValue N0 = N->getOperand(0);
13790 SDValue N1 = N->getOperand(1);
13791 DebugLoc DL = N->getDebugLoc();
13792
13793 // Check LHS for not
13794 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13795 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13796 // Check RHS for not
13797 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13798 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13799
Craig Topperb4c94572011-10-21 06:55:01 +000013800 // Check LHS for neg
13801 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13802 isZero(N0.getOperand(0)))
13803 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13804
13805 // Check RHS for neg
13806 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13807 isZero(N1.getOperand(0)))
13808 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13809
13810 // Check LHS for X-1
13811 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13812 isAllOnes(N0.getOperand(1)))
13813 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13814
13815 // Check RHS for X-1
13816 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13817 isAllOnes(N1.getOperand(1)))
13818 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13819
Craig Topper54a11172011-10-14 07:06:56 +000013820 return SDValue();
13821 }
13822
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013823 // Want to form ANDNP nodes:
13824 // 1) In the hopes of then easily combining them with OR and AND nodes
13825 // to form PBLEND/PSIGN.
13826 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013827 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013828 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013829
Nate Begemanb65c1752010-12-17 22:55:37 +000013830 SDValue N0 = N->getOperand(0);
13831 SDValue N1 = N->getOperand(1);
13832 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013833
Nate Begemanb65c1752010-12-17 22:55:37 +000013834 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013835 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013836 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13837 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013838 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013839
13840 // Check RHS for vnot
13841 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013842 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13843 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013844 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013845
Nate Begemanb65c1752010-12-17 22:55:37 +000013846 return SDValue();
13847}
13848
Evan Cheng760d1942010-01-04 21:22:48 +000013849static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013850 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013851 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013852 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013853 return SDValue();
13854
Stuart Hastings865f0932011-06-03 23:53:54 +000013855 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13856 if (R.getNode())
13857 return R;
13858
Evan Cheng760d1942010-01-04 21:22:48 +000013859 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013860
Evan Cheng760d1942010-01-04 21:22:48 +000013861 SDValue N0 = N->getOperand(0);
13862 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013863
Nate Begemanb65c1752010-12-17 22:55:37 +000013864 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013865 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013866 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013867 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13868 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013869
Craig Topper1666cb62011-11-19 07:07:26 +000013870 // Canonicalize pandn to RHS
13871 if (N0.getOpcode() == X86ISD::ANDNP)
13872 std::swap(N0, N1);
13873 // or (and (m, x), (pandn m, y))
13874 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13875 SDValue Mask = N1.getOperand(0);
13876 SDValue X = N1.getOperand(1);
13877 SDValue Y;
13878 if (N0.getOperand(0) == Mask)
13879 Y = N0.getOperand(1);
13880 if (N0.getOperand(1) == Mask)
13881 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013882
Craig Topper1666cb62011-11-19 07:07:26 +000013883 // Check to see if the mask appeared in both the AND and ANDNP and
13884 if (!Y.getNode())
13885 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013886
Craig Topper1666cb62011-11-19 07:07:26 +000013887 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13888 if (Mask.getOpcode() != ISD::BITCAST ||
13889 X.getOpcode() != ISD::BITCAST ||
13890 Y.getOpcode() != ISD::BITCAST)
13891 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013892
Craig Topper1666cb62011-11-19 07:07:26 +000013893 // Look through mask bitcast.
13894 Mask = Mask.getOperand(0);
13895 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013896
Craig Topper1666cb62011-11-19 07:07:26 +000013897 // Validate that the Mask operand is a vector sra node. The sra node
13898 // will be an intrinsic.
13899 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13900 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013901
Craig Topper1666cb62011-11-19 07:07:26 +000013902 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13903 // there is no psrai.b
13904 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13905 case Intrinsic::x86_sse2_psrai_w:
13906 case Intrinsic::x86_sse2_psrai_d:
13907 case Intrinsic::x86_avx2_psrai_w:
13908 case Intrinsic::x86_avx2_psrai_d:
13909 break;
13910 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013911 }
Craig Topper1666cb62011-11-19 07:07:26 +000013912
13913 // Check that the SRA is all signbits.
13914 SDValue SraC = Mask.getOperand(2);
13915 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13916 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13917 if ((SraAmt + 1) != EltBits)
13918 return SDValue();
13919
13920 DebugLoc DL = N->getDebugLoc();
13921
13922 // Now we know we at least have a plendvb with the mask val. See if
13923 // we can form a psignb/w/d.
13924 // psign = x.type == y.type == mask.type && y = sub(0, x);
13925 X = X.getOperand(0);
13926 Y = Y.getOperand(0);
13927 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13928 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013929 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13930 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13931 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13932 Mask.getOperand(1));
13933 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013934 }
13935 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000013936 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000013937 return SDValue();
13938
13939 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13940
13941 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13942 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13943 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
13944 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
13945 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013946 }
13947 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013948
Craig Topper1666cb62011-11-19 07:07:26 +000013949 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13950 return SDValue();
13951
Nate Begemanb65c1752010-12-17 22:55:37 +000013952 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013953 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13954 std::swap(N0, N1);
13955 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13956 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013957 if (!N0.hasOneUse() || !N1.hasOneUse())
13958 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013959
13960 SDValue ShAmt0 = N0.getOperand(1);
13961 if (ShAmt0.getValueType() != MVT::i8)
13962 return SDValue();
13963 SDValue ShAmt1 = N1.getOperand(1);
13964 if (ShAmt1.getValueType() != MVT::i8)
13965 return SDValue();
13966 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13967 ShAmt0 = ShAmt0.getOperand(0);
13968 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13969 ShAmt1 = ShAmt1.getOperand(0);
13970
13971 DebugLoc DL = N->getDebugLoc();
13972 unsigned Opc = X86ISD::SHLD;
13973 SDValue Op0 = N0.getOperand(0);
13974 SDValue Op1 = N1.getOperand(0);
13975 if (ShAmt0.getOpcode() == ISD::SUB) {
13976 Opc = X86ISD::SHRD;
13977 std::swap(Op0, Op1);
13978 std::swap(ShAmt0, ShAmt1);
13979 }
13980
Evan Cheng8b1190a2010-04-28 01:18:01 +000013981 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013982 if (ShAmt1.getOpcode() == ISD::SUB) {
13983 SDValue Sum = ShAmt1.getOperand(0);
13984 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013985 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13986 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13987 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13988 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013989 return DAG.getNode(Opc, DL, VT,
13990 Op0, Op1,
13991 DAG.getNode(ISD::TRUNCATE, DL,
13992 MVT::i8, ShAmt0));
13993 }
13994 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13995 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13996 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013997 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013998 return DAG.getNode(Opc, DL, VT,
13999 N0.getOperand(0), N1.getOperand(0),
14000 DAG.getNode(ISD::TRUNCATE, DL,
14001 MVT::i8, ShAmt0));
14002 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014003
Evan Cheng760d1942010-01-04 21:22:48 +000014004 return SDValue();
14005}
14006
Craig Topperb4c94572011-10-21 06:55:01 +000014007static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14008 TargetLowering::DAGCombinerInfo &DCI,
14009 const X86Subtarget *Subtarget) {
14010 if (DCI.isBeforeLegalizeOps())
14011 return SDValue();
14012
14013 EVT VT = N->getValueType(0);
14014
14015 if (VT != MVT::i32 && VT != MVT::i64)
14016 return SDValue();
14017
14018 // Create BLSMSK instructions by finding X ^ (X-1)
14019 SDValue N0 = N->getOperand(0);
14020 SDValue N1 = N->getOperand(1);
14021 DebugLoc DL = N->getDebugLoc();
14022
14023 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14024 isAllOnes(N0.getOperand(1)))
14025 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14026
14027 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14028 isAllOnes(N1.getOperand(1)))
14029 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14030
14031 return SDValue();
14032}
14033
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014034/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14035static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14036 const X86Subtarget *Subtarget) {
14037 LoadSDNode *Ld = cast<LoadSDNode>(N);
14038 EVT RegVT = Ld->getValueType(0);
14039 EVT MemVT = Ld->getMemoryVT();
14040 DebugLoc dl = Ld->getDebugLoc();
14041 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14042
14043 ISD::LoadExtType Ext = Ld->getExtensionType();
14044
Nadav Rotemca6f2962011-09-18 19:00:23 +000014045 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014046 // shuffle. We need SSE4 for the shuffles.
14047 // TODO: It is possible to support ZExt by zeroing the undef values
14048 // during the shuffle phase or after the shuffle.
14049 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14050 assert(MemVT != RegVT && "Cannot extend to the same type");
14051 assert(MemVT.isVector() && "Must load a vector from memory");
14052
14053 unsigned NumElems = RegVT.getVectorNumElements();
14054 unsigned RegSz = RegVT.getSizeInBits();
14055 unsigned MemSz = MemVT.getSizeInBits();
14056 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014057 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014058 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14059
14060 // Attempt to load the original value using a single load op.
14061 // Find a scalar type which is equal to the loaded word size.
14062 MVT SclrLoadTy = MVT::i8;
14063 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14064 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14065 MVT Tp = (MVT::SimpleValueType)tp;
14066 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14067 SclrLoadTy = Tp;
14068 break;
14069 }
14070 }
14071
14072 // Proceed if a load word is found.
14073 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14074
14075 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14076 RegSz/SclrLoadTy.getSizeInBits());
14077
14078 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14079 RegSz/MemVT.getScalarType().getSizeInBits());
14080 // Can't shuffle using an illegal type.
14081 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14082
14083 // Perform a single load.
14084 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14085 Ld->getBasePtr(),
14086 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014087 Ld->isNonTemporal(), Ld->isInvariant(),
14088 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014089
14090 // Insert the word loaded into a vector.
14091 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14092 LoadUnitVecVT, ScalarLoad);
14093
14094 // Bitcast the loaded value to a vector of the original element type, in
14095 // the size of the target vector type.
14096 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14097 unsigned SizeRatio = RegSz/MemSz;
14098
14099 // Redistribute the loaded elements into the different locations.
14100 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14101 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14102
14103 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14104 DAG.getUNDEF(SlicedVec.getValueType()),
14105 ShuffleVec.data());
14106
14107 // Bitcast to the requested type.
14108 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14109 // Replace the original load with the new sequence
14110 // and return the new chain.
14111 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14112 return SDValue(ScalarLoad.getNode(), 1);
14113 }
14114
14115 return SDValue();
14116}
14117
Chris Lattner149a4e52008-02-22 02:09:43 +000014118/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014119static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014120 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014121 StoreSDNode *St = cast<StoreSDNode>(N);
14122 EVT VT = St->getValue().getValueType();
14123 EVT StVT = St->getMemoryVT();
14124 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014125 SDValue StoredVal = St->getOperand(1);
14126 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14127
14128 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014129 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14130 // 128-bit ones. If in the future the cost becomes only one memory access the
14131 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014132 if (VT.getSizeInBits() == 256 &&
14133 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14134 StoredVal.getNumOperands() == 2) {
14135
14136 SDValue Value0 = StoredVal.getOperand(0);
14137 SDValue Value1 = StoredVal.getOperand(1);
14138
14139 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14140 SDValue Ptr0 = St->getBasePtr();
14141 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14142
14143 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14144 St->getPointerInfo(), St->isVolatile(),
14145 St->isNonTemporal(), St->getAlignment());
14146 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14147 St->getPointerInfo(), St->isVolatile(),
14148 St->isNonTemporal(), St->getAlignment());
14149 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14150 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014151
14152 // Optimize trunc store (of multiple scalars) to shuffle and store.
14153 // First, pack all of the elements in one place. Next, store to memory
14154 // in fewer chunks.
14155 if (St->isTruncatingStore() && VT.isVector()) {
14156 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14157 unsigned NumElems = VT.getVectorNumElements();
14158 assert(StVT != VT && "Cannot truncate to the same type");
14159 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14160 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14161
14162 // From, To sizes and ElemCount must be pow of two
14163 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014164 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014165 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014166 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014167
Nadav Rotem614061b2011-08-10 19:30:14 +000014168 unsigned SizeRatio = FromSz / ToSz;
14169
14170 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14171
14172 // Create a type on which we perform the shuffle
14173 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14174 StVT.getScalarType(), NumElems*SizeRatio);
14175
14176 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14177
14178 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14179 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14180 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14181
14182 // Can't shuffle using an illegal type
14183 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14184
14185 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14186 DAG.getUNDEF(WideVec.getValueType()),
14187 ShuffleVec.data());
14188 // At this point all of the data is stored at the bottom of the
14189 // register. We now need to save it to mem.
14190
14191 // Find the largest store unit
14192 MVT StoreType = MVT::i8;
14193 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14194 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14195 MVT Tp = (MVT::SimpleValueType)tp;
14196 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14197 StoreType = Tp;
14198 }
14199
14200 // Bitcast the original vector into a vector of store-size units
14201 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14202 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14203 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14204 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14205 SmallVector<SDValue, 8> Chains;
14206 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14207 TLI.getPointerTy());
14208 SDValue Ptr = St->getBasePtr();
14209
14210 // Perform one or more big stores into memory.
14211 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14212 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14213 StoreType, ShuffWide,
14214 DAG.getIntPtrConstant(i));
14215 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14216 St->getPointerInfo(), St->isVolatile(),
14217 St->isNonTemporal(), St->getAlignment());
14218 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14219 Chains.push_back(Ch);
14220 }
14221
14222 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14223 Chains.size());
14224 }
14225
14226
Chris Lattner149a4e52008-02-22 02:09:43 +000014227 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14228 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014229 // A preferable solution to the general problem is to figure out the right
14230 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014231
14232 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014233 if (VT.getSizeInBits() != 64)
14234 return SDValue();
14235
Devang Patel578efa92009-06-05 21:57:13 +000014236 const Function *F = DAG.getMachineFunction().getFunction();
14237 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014238 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014239 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014240 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014241 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014242 isa<LoadSDNode>(St->getValue()) &&
14243 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14244 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014245 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014246 LoadSDNode *Ld = 0;
14247 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014248 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014249 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014250 // Must be a store of a load. We currently handle two cases: the load
14251 // is a direct child, and it's under an intervening TokenFactor. It is
14252 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014253 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014254 Ld = cast<LoadSDNode>(St->getChain());
14255 else if (St->getValue().hasOneUse() &&
14256 ChainVal->getOpcode() == ISD::TokenFactor) {
14257 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014258 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014259 TokenFactorIndex = i;
14260 Ld = cast<LoadSDNode>(St->getValue());
14261 } else
14262 Ops.push_back(ChainVal->getOperand(i));
14263 }
14264 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014265
Evan Cheng536e6672009-03-12 05:59:15 +000014266 if (!Ld || !ISD::isNormalLoad(Ld))
14267 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014268
Evan Cheng536e6672009-03-12 05:59:15 +000014269 // If this is not the MMX case, i.e. we are just turning i64 load/store
14270 // into f64 load/store, avoid the transformation if there are multiple
14271 // uses of the loaded value.
14272 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14273 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014274
Evan Cheng536e6672009-03-12 05:59:15 +000014275 DebugLoc LdDL = Ld->getDebugLoc();
14276 DebugLoc StDL = N->getDebugLoc();
14277 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14278 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14279 // pair instead.
14280 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014281 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014282 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14283 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014284 Ld->isNonTemporal(), Ld->isInvariant(),
14285 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014286 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014287 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014288 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014289 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014290 Ops.size());
14291 }
Evan Cheng536e6672009-03-12 05:59:15 +000014292 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014293 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014294 St->isVolatile(), St->isNonTemporal(),
14295 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014296 }
Evan Cheng536e6672009-03-12 05:59:15 +000014297
14298 // Otherwise, lower to two pairs of 32-bit loads / stores.
14299 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014300 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14301 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014302
Owen Anderson825b72b2009-08-11 20:47:22 +000014303 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014304 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014305 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014306 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014307 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014308 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014309 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014310 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014311 MinAlign(Ld->getAlignment(), 4));
14312
14313 SDValue NewChain = LoLd.getValue(1);
14314 if (TokenFactorIndex != -1) {
14315 Ops.push_back(LoLd);
14316 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014317 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014318 Ops.size());
14319 }
14320
14321 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014322 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14323 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014324
14325 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014326 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014327 St->isVolatile(), St->isNonTemporal(),
14328 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014329 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014330 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014331 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014332 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014333 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014334 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014335 }
Dan Gohman475871a2008-07-27 21:46:04 +000014336 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014337}
14338
Duncan Sands17470be2011-09-22 20:15:48 +000014339/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14340/// and return the operands for the horizontal operation in LHS and RHS. A
14341/// horizontal operation performs the binary operation on successive elements
14342/// of its first operand, then on successive elements of its second operand,
14343/// returning the resulting values in a vector. For example, if
14344/// A = < float a0, float a1, float a2, float a3 >
14345/// and
14346/// B = < float b0, float b1, float b2, float b3 >
14347/// then the result of doing a horizontal operation on A and B is
14348/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14349/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14350/// A horizontal-op B, for some already available A and B, and if so then LHS is
14351/// set to A, RHS to B, and the routine returns 'true'.
14352/// Note that the binary operation should have the property that if one of the
14353/// operands is UNDEF then the result is UNDEF.
14354static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14355 // Look for the following pattern: if
14356 // A = < float a0, float a1, float a2, float a3 >
14357 // B = < float b0, float b1, float b2, float b3 >
14358 // and
14359 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14360 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14361 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14362 // which is A horizontal-op B.
14363
14364 // At least one of the operands should be a vector shuffle.
14365 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14366 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14367 return false;
14368
14369 EVT VT = LHS.getValueType();
14370 unsigned N = VT.getVectorNumElements();
14371
14372 // View LHS in the form
14373 // LHS = VECTOR_SHUFFLE A, B, LMask
14374 // If LHS is not a shuffle then pretend it is the shuffle
14375 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14376 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14377 // type VT.
14378 SDValue A, B;
14379 SmallVector<int, 8> LMask(N);
14380 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14381 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14382 A = LHS.getOperand(0);
14383 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14384 B = LHS.getOperand(1);
14385 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14386 } else {
14387 if (LHS.getOpcode() != ISD::UNDEF)
14388 A = LHS;
14389 for (unsigned i = 0; i != N; ++i)
14390 LMask[i] = i;
14391 }
14392
14393 // Likewise, view RHS in the form
14394 // RHS = VECTOR_SHUFFLE C, D, RMask
14395 SDValue C, D;
14396 SmallVector<int, 8> RMask(N);
14397 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14398 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14399 C = RHS.getOperand(0);
14400 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14401 D = RHS.getOperand(1);
14402 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14403 } else {
14404 if (RHS.getOpcode() != ISD::UNDEF)
14405 C = RHS;
14406 for (unsigned i = 0; i != N; ++i)
14407 RMask[i] = i;
14408 }
14409
14410 // Check that the shuffles are both shuffling the same vectors.
14411 if (!(A == C && B == D) && !(A == D && B == C))
14412 return false;
14413
14414 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14415 if (!A.getNode() && !B.getNode())
14416 return false;
14417
14418 // If A and B occur in reverse order in RHS, then "swap" them (which means
14419 // rewriting the mask).
14420 if (A != C)
14421 for (unsigned i = 0; i != N; ++i) {
14422 unsigned Idx = RMask[i];
14423 if (Idx < N)
14424 RMask[i] += N;
14425 else if (Idx < 2*N)
14426 RMask[i] -= N;
14427 }
14428
14429 // At this point LHS and RHS are equivalent to
14430 // LHS = VECTOR_SHUFFLE A, B, LMask
14431 // RHS = VECTOR_SHUFFLE A, B, RMask
14432 // Check that the masks correspond to performing a horizontal operation.
14433 for (unsigned i = 0; i != N; ++i) {
14434 unsigned LIdx = LMask[i], RIdx = RMask[i];
14435
14436 // Ignore any UNDEF components.
14437 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14438 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14439 continue;
14440
14441 // Check that successive elements are being operated on. If not, this is
14442 // not a horizontal operation.
14443 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14444 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14445 return false;
14446 }
14447
14448 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14449 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14450 return true;
14451}
14452
14453/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14454static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14455 const X86Subtarget *Subtarget) {
14456 EVT VT = N->getValueType(0);
14457 SDValue LHS = N->getOperand(0);
14458 SDValue RHS = N->getOperand(1);
14459
14460 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014461 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014462 isHorizontalBinOp(LHS, RHS, true))
14463 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14464 return SDValue();
14465}
14466
14467/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14468static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14469 const X86Subtarget *Subtarget) {
14470 EVT VT = N->getValueType(0);
14471 SDValue LHS = N->getOperand(0);
14472 SDValue RHS = N->getOperand(1);
14473
14474 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014475 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014476 isHorizontalBinOp(LHS, RHS, false))
14477 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14478 return SDValue();
14479}
14480
Chris Lattner6cf73262008-01-25 06:14:17 +000014481/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14482/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014483static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014484 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14485 // F[X]OR(0.0, x) -> x
14486 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014487 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14488 if (C->getValueAPF().isPosZero())
14489 return N->getOperand(1);
14490 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14491 if (C->getValueAPF().isPosZero())
14492 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014493 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014494}
14495
14496/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014497static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014498 // FAND(0.0, x) -> 0.0
14499 // FAND(x, 0.0) -> 0.0
14500 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14501 if (C->getValueAPF().isPosZero())
14502 return N->getOperand(0);
14503 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14504 if (C->getValueAPF().isPosZero())
14505 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014506 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014507}
14508
Dan Gohmane5af2d32009-01-29 01:59:02 +000014509static SDValue PerformBTCombine(SDNode *N,
14510 SelectionDAG &DAG,
14511 TargetLowering::DAGCombinerInfo &DCI) {
14512 // BT ignores high bits in the bit index operand.
14513 SDValue Op1 = N->getOperand(1);
14514 if (Op1.hasOneUse()) {
14515 unsigned BitWidth = Op1.getValueSizeInBits();
14516 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14517 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014518 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14519 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014520 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014521 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14522 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14523 DCI.CommitTargetLoweringOpt(TLO);
14524 }
14525 return SDValue();
14526}
Chris Lattner83e6c992006-10-04 06:57:07 +000014527
Eli Friedman7a5e5552009-06-07 06:52:44 +000014528static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14529 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014530 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014531 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014532 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014533 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014534 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014535 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014536 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014537 }
14538 return SDValue();
14539}
14540
Evan Cheng2e489c42009-12-16 00:53:11 +000014541static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14542 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14543 // (and (i32 x86isd::setcc_carry), 1)
14544 // This eliminates the zext. This transformation is necessary because
14545 // ISD::SETCC is always legalized to i8.
14546 DebugLoc dl = N->getDebugLoc();
14547 SDValue N0 = N->getOperand(0);
14548 EVT VT = N->getValueType(0);
14549 if (N0.getOpcode() == ISD::AND &&
14550 N0.hasOneUse() &&
14551 N0.getOperand(0).hasOneUse()) {
14552 SDValue N00 = N0.getOperand(0);
14553 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14554 return SDValue();
14555 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14556 if (!C || C->getZExtValue() != 1)
14557 return SDValue();
14558 return DAG.getNode(ISD::AND, dl, VT,
14559 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14560 N00.getOperand(0), N00.getOperand(1)),
14561 DAG.getConstant(1, VT));
14562 }
14563
14564 return SDValue();
14565}
14566
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014567// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14568static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14569 unsigned X86CC = N->getConstantOperandVal(0);
14570 SDValue EFLAG = N->getOperand(1);
14571 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014572
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014573 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14574 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14575 // cases.
14576 if (X86CC == X86::COND_B)
14577 return DAG.getNode(ISD::AND, DL, MVT::i8,
14578 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14579 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14580 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014581
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014582 return SDValue();
14583}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014584
Benjamin Kramer1396c402011-06-18 11:09:41 +000014585static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14586 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014587 SDValue Op0 = N->getOperand(0);
14588 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14589 // a 32-bit target where SSE doesn't support i64->FP operations.
14590 if (Op0.getOpcode() == ISD::LOAD) {
14591 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14592 EVT VT = Ld->getValueType(0);
14593 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14594 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14595 !XTLI->getSubtarget()->is64Bit() &&
14596 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014597 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14598 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014599 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14600 return FILDChain;
14601 }
14602 }
14603 return SDValue();
14604}
14605
Chris Lattner23a01992010-12-20 01:37:09 +000014606// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14607static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14608 X86TargetLowering::DAGCombinerInfo &DCI) {
14609 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14610 // the result is either zero or one (depending on the input carry bit).
14611 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14612 if (X86::isZeroNode(N->getOperand(0)) &&
14613 X86::isZeroNode(N->getOperand(1)) &&
14614 // We don't have a good way to replace an EFLAGS use, so only do this when
14615 // dead right now.
14616 SDValue(N, 1).use_empty()) {
14617 DebugLoc DL = N->getDebugLoc();
14618 EVT VT = N->getValueType(0);
14619 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14620 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14621 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14622 DAG.getConstant(X86::COND_B,MVT::i8),
14623 N->getOperand(2)),
14624 DAG.getConstant(1, VT));
14625 return DCI.CombineTo(N, Res1, CarryOut);
14626 }
14627
14628 return SDValue();
14629}
14630
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014631// fold (add Y, (sete X, 0)) -> adc 0, Y
14632// (add Y, (setne X, 0)) -> sbb -1, Y
14633// (sub (sete X, 0), Y) -> sbb 0, Y
14634// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014635static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014636 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014637
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014638 // Look through ZExts.
14639 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14640 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14641 return SDValue();
14642
14643 SDValue SetCC = Ext.getOperand(0);
14644 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14645 return SDValue();
14646
14647 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14648 if (CC != X86::COND_E && CC != X86::COND_NE)
14649 return SDValue();
14650
14651 SDValue Cmp = SetCC.getOperand(1);
14652 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014653 !X86::isZeroNode(Cmp.getOperand(1)) ||
14654 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014655 return SDValue();
14656
14657 SDValue CmpOp0 = Cmp.getOperand(0);
14658 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14659 DAG.getConstant(1, CmpOp0.getValueType()));
14660
14661 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14662 if (CC == X86::COND_NE)
14663 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14664 DL, OtherVal.getValueType(), OtherVal,
14665 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14666 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14667 DL, OtherVal.getValueType(), OtherVal,
14668 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14669}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014670
Craig Topper54f952a2011-11-19 09:02:40 +000014671/// PerformADDCombine - Do target-specific dag combines on integer adds.
14672static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14673 const X86Subtarget *Subtarget) {
14674 EVT VT = N->getValueType(0);
14675 SDValue Op0 = N->getOperand(0);
14676 SDValue Op1 = N->getOperand(1);
14677
14678 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014679 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014680 isHorizontalBinOp(Op0, Op1, true))
14681 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14682
14683 return OptimizeConditionalInDecrement(N, DAG);
14684}
14685
14686static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14687 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014688 SDValue Op0 = N->getOperand(0);
14689 SDValue Op1 = N->getOperand(1);
14690
14691 // X86 can't encode an immediate LHS of a sub. See if we can push the
14692 // negation into a preceding instruction.
14693 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014694 // If the RHS of the sub is a XOR with one use and a constant, invert the
14695 // immediate. Then add one to the LHS of the sub so we can turn
14696 // X-Y -> X+~Y+1, saving one register.
14697 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14698 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014699 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014700 EVT VT = Op0.getValueType();
14701 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14702 Op1.getOperand(0),
14703 DAG.getConstant(~XorC, VT));
14704 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014705 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014706 }
14707 }
14708
Craig Topper54f952a2011-11-19 09:02:40 +000014709 // Try to synthesize horizontal adds from adds of shuffles.
14710 EVT VT = N->getValueType(0);
Craig Topperc0d82852011-11-22 00:44:41 +000014711 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014712 isHorizontalBinOp(Op0, Op1, false))
14713 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14714
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014715 return OptimizeConditionalInDecrement(N, DAG);
14716}
14717
Dan Gohman475871a2008-07-27 21:46:04 +000014718SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014719 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014720 SelectionDAG &DAG = DCI.DAG;
14721 switch (N->getOpcode()) {
14722 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014723 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014724 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014725 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014726 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014727 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014728 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14729 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014730 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014731 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014732 case ISD::SHL:
14733 case ISD::SRA:
14734 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014735 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014736 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014737 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014738 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014739 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014740 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014741 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14742 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014743 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014744 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14745 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014746 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014747 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014748 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014749 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014750 case X86ISD::SHUFPS: // Handle all target specific shuffles
14751 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014752 case X86ISD::PALIGN:
Craig Topper06cb6802011-11-26 20:47:44 +000014753 case X86ISD::PUNPCKH:
14754 case X86ISD::UNPCKHP:
14755 case X86ISD::PUNPCKL:
14756 case X86ISD::UNPCKLP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014757 case X86ISD::MOVHLPS:
14758 case X86ISD::MOVLHPS:
14759 case X86ISD::PSHUFD:
14760 case X86ISD::PSHUFHW:
14761 case X86ISD::PSHUFLW:
14762 case X86ISD::MOVSS:
14763 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014764 case X86ISD::VPERMILPS:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014765 case X86ISD::VPERMILPD:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014766 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014767 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014768 }
14769
Dan Gohman475871a2008-07-27 21:46:04 +000014770 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014771}
14772
Evan Chenge5b51ac2010-04-17 06:13:15 +000014773/// isTypeDesirableForOp - Return true if the target has native support for
14774/// the specified value type and it is 'desirable' to use the type for the
14775/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14776/// instruction encodings are longer and some i16 instructions are slow.
14777bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14778 if (!isTypeLegal(VT))
14779 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014780 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014781 return true;
14782
14783 switch (Opc) {
14784 default:
14785 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014786 case ISD::LOAD:
14787 case ISD::SIGN_EXTEND:
14788 case ISD::ZERO_EXTEND:
14789 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014790 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014791 case ISD::SRL:
14792 case ISD::SUB:
14793 case ISD::ADD:
14794 case ISD::MUL:
14795 case ISD::AND:
14796 case ISD::OR:
14797 case ISD::XOR:
14798 return false;
14799 }
14800}
14801
14802/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014803/// beneficial for dag combiner to promote the specified node. If true, it
14804/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014805bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014806 EVT VT = Op.getValueType();
14807 if (VT != MVT::i16)
14808 return false;
14809
Evan Cheng4c26e932010-04-19 19:29:22 +000014810 bool Promote = false;
14811 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014812 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014813 default: break;
14814 case ISD::LOAD: {
14815 LoadSDNode *LD = cast<LoadSDNode>(Op);
14816 // If the non-extending load has a single use and it's not live out, then it
14817 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014818 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14819 Op.hasOneUse()*/) {
14820 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14821 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14822 // The only case where we'd want to promote LOAD (rather then it being
14823 // promoted as an operand is when it's only use is liveout.
14824 if (UI->getOpcode() != ISD::CopyToReg)
14825 return false;
14826 }
14827 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014828 Promote = true;
14829 break;
14830 }
14831 case ISD::SIGN_EXTEND:
14832 case ISD::ZERO_EXTEND:
14833 case ISD::ANY_EXTEND:
14834 Promote = true;
14835 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014836 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014837 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014838 SDValue N0 = Op.getOperand(0);
14839 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014840 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014841 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014842 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014843 break;
14844 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014845 case ISD::ADD:
14846 case ISD::MUL:
14847 case ISD::AND:
14848 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014849 case ISD::XOR:
14850 Commute = true;
14851 // fallthrough
14852 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014853 SDValue N0 = Op.getOperand(0);
14854 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014855 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014856 return false;
14857 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014858 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014859 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014860 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014861 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014862 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014863 }
14864 }
14865
14866 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014867 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014868}
14869
Evan Cheng60c07e12006-07-05 22:17:51 +000014870//===----------------------------------------------------------------------===//
14871// X86 Inline Assembly Support
14872//===----------------------------------------------------------------------===//
14873
Chris Lattnerb8105652009-07-20 17:51:36 +000014874bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14875 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014876
14877 std::string AsmStr = IA->getAsmString();
14878
14879 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014880 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014881 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014882
14883 switch (AsmPieces.size()) {
14884 default: return false;
14885 case 1:
14886 AsmStr = AsmPieces[0];
14887 AsmPieces.clear();
14888 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
14889
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014890 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000014891 // we will turn this bswap into something that will be lowered to logical ops
14892 // instead of emitting the bswap asm. For now, we don't support 486 or lower
14893 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014894 // bswap $0
14895 if (AsmPieces.size() == 2 &&
14896 (AsmPieces[0] == "bswap" ||
14897 AsmPieces[0] == "bswapq" ||
14898 AsmPieces[0] == "bswapl") &&
14899 (AsmPieces[1] == "$0" ||
14900 AsmPieces[1] == "${0:q}")) {
14901 // No need to check constraints, nothing other than the equivalent of
14902 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014903 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014904 if (!Ty || Ty->getBitWidth() % 16 != 0)
14905 return false;
14906 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014907 }
14908 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014909 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014910 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014911 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000014912 AsmPieces[1] == "$$8," &&
14913 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000014914 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14915 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014916 const std::string &ConstraintsStr = IA->getConstraintString();
14917 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014918 std::sort(AsmPieces.begin(), AsmPieces.end());
14919 if (AsmPieces.size() == 4 &&
14920 AsmPieces[0] == "~{cc}" &&
14921 AsmPieces[1] == "~{dirflag}" &&
14922 AsmPieces[2] == "~{flags}" &&
14923 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014924 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014925 if (!Ty || Ty->getBitWidth() % 16 != 0)
14926 return false;
14927 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000014928 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014929 }
14930 break;
14931 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014932 if (CI->getType()->isIntegerTy(32) &&
14933 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
14934 SmallVector<StringRef, 4> Words;
14935 SplitString(AsmPieces[0], Words, " \t,");
14936 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14937 Words[2] == "${0:w}") {
14938 Words.clear();
14939 SplitString(AsmPieces[1], Words, " \t,");
14940 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
14941 Words[2] == "$0") {
14942 Words.clear();
14943 SplitString(AsmPieces[2], Words, " \t,");
14944 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
14945 Words[2] == "${0:w}") {
14946 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014947 const std::string &ConstraintsStr = IA->getConstraintString();
14948 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000014949 std::sort(AsmPieces.begin(), AsmPieces.end());
14950 if (AsmPieces.size() == 4 &&
14951 AsmPieces[0] == "~{cc}" &&
14952 AsmPieces[1] == "~{dirflag}" &&
14953 AsmPieces[2] == "~{flags}" &&
14954 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014955 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014956 if (!Ty || Ty->getBitWidth() % 16 != 0)
14957 return false;
14958 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014959 }
14960 }
14961 }
14962 }
14963 }
Evan Cheng55d42002011-01-08 01:24:27 +000014964
14965 if (CI->getType()->isIntegerTy(64)) {
14966 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14967 if (Constraints.size() >= 2 &&
14968 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14969 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14970 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
14971 SmallVector<StringRef, 4> Words;
14972 SplitString(AsmPieces[0], Words, " \t");
14973 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000014974 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014975 SplitString(AsmPieces[1], Words, " \t");
14976 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
14977 Words.clear();
14978 SplitString(AsmPieces[2], Words, " \t,");
14979 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
14980 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014981 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000014982 if (!Ty || Ty->getBitWidth() % 16 != 0)
14983 return false;
14984 return IntrinsicLowering::LowerToByteSwap(CI);
14985 }
Chris Lattnerb8105652009-07-20 17:51:36 +000014986 }
14987 }
14988 }
14989 }
14990 break;
14991 }
14992 return false;
14993}
14994
14995
14996
Chris Lattnerf4dff842006-07-11 02:54:03 +000014997/// getConstraintType - Given a constraint letter, return the type of
14998/// constraint it is for this target.
14999X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015000X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15001 if (Constraint.size() == 1) {
15002 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015003 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015004 case 'q':
15005 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015006 case 'f':
15007 case 't':
15008 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015009 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015010 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015011 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015012 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015013 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015014 case 'a':
15015 case 'b':
15016 case 'c':
15017 case 'd':
15018 case 'S':
15019 case 'D':
15020 case 'A':
15021 return C_Register;
15022 case 'I':
15023 case 'J':
15024 case 'K':
15025 case 'L':
15026 case 'M':
15027 case 'N':
15028 case 'G':
15029 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015030 case 'e':
15031 case 'Z':
15032 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015033 default:
15034 break;
15035 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015036 }
Chris Lattner4234f572007-03-25 02:14:49 +000015037 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015038}
15039
John Thompson44ab89e2010-10-29 17:29:13 +000015040/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015041/// This object must already have been set up with the operand type
15042/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015043TargetLowering::ConstraintWeight
15044 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015045 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015046 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015047 Value *CallOperandVal = info.CallOperandVal;
15048 // If we don't have a value, we can't do a match,
15049 // but allow it at the lowest weight.
15050 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015051 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015052 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015053 // Look at the constraint type.
15054 switch (*constraint) {
15055 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015056 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15057 case 'R':
15058 case 'q':
15059 case 'Q':
15060 case 'a':
15061 case 'b':
15062 case 'c':
15063 case 'd':
15064 case 'S':
15065 case 'D':
15066 case 'A':
15067 if (CallOperandVal->getType()->isIntegerTy())
15068 weight = CW_SpecificReg;
15069 break;
15070 case 'f':
15071 case 't':
15072 case 'u':
15073 if (type->isFloatingPointTy())
15074 weight = CW_SpecificReg;
15075 break;
15076 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015077 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015078 weight = CW_SpecificReg;
15079 break;
15080 case 'x':
15081 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015082 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015083 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015084 break;
15085 case 'I':
15086 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15087 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015088 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015089 }
15090 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015091 case 'J':
15092 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15093 if (C->getZExtValue() <= 63)
15094 weight = CW_Constant;
15095 }
15096 break;
15097 case 'K':
15098 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15099 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15100 weight = CW_Constant;
15101 }
15102 break;
15103 case 'L':
15104 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15105 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15106 weight = CW_Constant;
15107 }
15108 break;
15109 case 'M':
15110 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15111 if (C->getZExtValue() <= 3)
15112 weight = CW_Constant;
15113 }
15114 break;
15115 case 'N':
15116 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15117 if (C->getZExtValue() <= 0xff)
15118 weight = CW_Constant;
15119 }
15120 break;
15121 case 'G':
15122 case 'C':
15123 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15124 weight = CW_Constant;
15125 }
15126 break;
15127 case 'e':
15128 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15129 if ((C->getSExtValue() >= -0x80000000LL) &&
15130 (C->getSExtValue() <= 0x7fffffffLL))
15131 weight = CW_Constant;
15132 }
15133 break;
15134 case 'Z':
15135 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15136 if (C->getZExtValue() <= 0xffffffff)
15137 weight = CW_Constant;
15138 }
15139 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015140 }
15141 return weight;
15142}
15143
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015144/// LowerXConstraint - try to replace an X constraint, which matches anything,
15145/// with another that has more specific requirements based on the type of the
15146/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015147const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015148LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015149 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15150 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015151 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015152 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015153 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015154 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015155 return "x";
15156 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015157
Chris Lattner5e764232008-04-26 23:02:14 +000015158 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015159}
15160
Chris Lattner48884cd2007-08-25 00:47:38 +000015161/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15162/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015163void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015164 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015165 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015166 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015167 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015168
Eric Christopher100c8332011-06-02 23:16:42 +000015169 // Only support length 1 constraints for now.
15170 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015171
Eric Christopher100c8332011-06-02 23:16:42 +000015172 char ConstraintLetter = Constraint[0];
15173 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015174 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015175 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015176 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015177 if (C->getZExtValue() <= 31) {
15178 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015179 break;
15180 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015181 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015182 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015183 case 'J':
15184 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015185 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015186 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15187 break;
15188 }
15189 }
15190 return;
15191 case 'K':
15192 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015193 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015194 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15195 break;
15196 }
15197 }
15198 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015199 case 'N':
15200 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015201 if (C->getZExtValue() <= 255) {
15202 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015203 break;
15204 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015205 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015206 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015207 case 'e': {
15208 // 32-bit signed value
15209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015210 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15211 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015212 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015213 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015214 break;
15215 }
15216 // FIXME gcc accepts some relocatable values here too, but only in certain
15217 // memory models; it's complicated.
15218 }
15219 return;
15220 }
15221 case 'Z': {
15222 // 32-bit unsigned value
15223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015224 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15225 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015226 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15227 break;
15228 }
15229 }
15230 // FIXME gcc accepts some relocatable values here too, but only in certain
15231 // memory models; it's complicated.
15232 return;
15233 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015234 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015235 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015236 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015237 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015238 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015239 break;
15240 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015241
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015242 // In any sort of PIC mode addresses need to be computed at runtime by
15243 // adding in a register or some sort of table lookup. These can't
15244 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015245 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015246 return;
15247
Chris Lattnerdc43a882007-05-03 16:52:29 +000015248 // If we are in non-pic codegen mode, we allow the address of a global (with
15249 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015250 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015251 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015252
Chris Lattner49921962009-05-08 18:23:14 +000015253 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15254 while (1) {
15255 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15256 Offset += GA->getOffset();
15257 break;
15258 } else if (Op.getOpcode() == ISD::ADD) {
15259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15260 Offset += C->getZExtValue();
15261 Op = Op.getOperand(0);
15262 continue;
15263 }
15264 } else if (Op.getOpcode() == ISD::SUB) {
15265 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15266 Offset += -C->getZExtValue();
15267 Op = Op.getOperand(0);
15268 continue;
15269 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015270 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015271
Chris Lattner49921962009-05-08 18:23:14 +000015272 // Otherwise, this isn't something we can handle, reject it.
15273 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015274 }
Eric Christopherfd179292009-08-27 18:07:15 +000015275
Dan Gohman46510a72010-04-15 01:51:59 +000015276 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015277 // If we require an extra load to get this address, as in PIC mode, we
15278 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015279 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15280 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015281 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015282
Devang Patel0d881da2010-07-06 22:08:15 +000015283 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15284 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015285 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015286 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015287 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015288
Gabor Greifba36cb52008-08-28 21:40:38 +000015289 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015290 Ops.push_back(Result);
15291 return;
15292 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015293 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015294}
15295
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015296std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015297X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015298 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015299 // First, see if this is a constraint that directly corresponds to an LLVM
15300 // register class.
15301 if (Constraint.size() == 1) {
15302 // GCC Constraint Letters
15303 switch (Constraint[0]) {
15304 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015305 // TODO: Slight differences here in allocation order and leaving
15306 // RIP in the class. Do they matter any more here than they do
15307 // in the normal allocation?
15308 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15309 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015310 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015311 return std::make_pair(0U, X86::GR32RegisterClass);
15312 else if (VT == MVT::i16)
15313 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015314 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015315 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015316 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015317 return std::make_pair(0U, X86::GR64RegisterClass);
15318 break;
15319 }
15320 // 32-bit fallthrough
15321 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015322 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015323 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15324 else if (VT == MVT::i16)
15325 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015326 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015327 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15328 else if (VT == MVT::i64)
15329 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15330 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015331 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015332 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015333 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015334 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015335 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015336 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015337 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015338 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015339 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015340 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015341 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015342 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15343 if (VT == MVT::i16)
15344 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15345 if (VT == MVT::i32 || !Subtarget->is64Bit())
15346 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15347 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015348 case 'f': // FP Stack registers.
15349 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15350 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015351 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015352 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015353 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015354 return std::make_pair(0U, X86::RFP64RegisterClass);
15355 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015356 case 'y': // MMX_REGS if MMX allowed.
15357 if (!Subtarget->hasMMX()) break;
15358 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015359 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015360 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015361 // FALL THROUGH.
15362 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015363 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015364
Owen Anderson825b72b2009-08-11 20:47:22 +000015365 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015366 default: break;
15367 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015368 case MVT::f32:
15369 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015370 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015371 case MVT::f64:
15372 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015373 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015374 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015375 case MVT::v16i8:
15376 case MVT::v8i16:
15377 case MVT::v4i32:
15378 case MVT::v2i64:
15379 case MVT::v4f32:
15380 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015381 return std::make_pair(0U, X86::VR128RegisterClass);
15382 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015383 break;
15384 }
15385 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015386
Chris Lattnerf76d1802006-07-31 23:26:50 +000015387 // Use the default implementation in TargetLowering to convert the register
15388 // constraint into a member of a register class.
15389 std::pair<unsigned, const TargetRegisterClass*> Res;
15390 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015391
15392 // Not found as a standard register?
15393 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015394 // Map st(0) -> st(7) -> ST0
15395 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15396 tolower(Constraint[1]) == 's' &&
15397 tolower(Constraint[2]) == 't' &&
15398 Constraint[3] == '(' &&
15399 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15400 Constraint[5] == ')' &&
15401 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015402
Chris Lattner56d77c72009-09-13 22:41:48 +000015403 Res.first = X86::ST0+Constraint[4]-'0';
15404 Res.second = X86::RFP80RegisterClass;
15405 return Res;
15406 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015407
Chris Lattner56d77c72009-09-13 22:41:48 +000015408 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015409 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015410 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015411 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015412 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015413 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015414
15415 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015416 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015417 Res.first = X86::EFLAGS;
15418 Res.second = X86::CCRRegisterClass;
15419 return Res;
15420 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015421
Dale Johannesen330169f2008-11-13 21:52:36 +000015422 // 'A' means EAX + EDX.
15423 if (Constraint == "A") {
15424 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015425 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015426 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015427 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015428 return Res;
15429 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015430
Chris Lattnerf76d1802006-07-31 23:26:50 +000015431 // Otherwise, check to see if this is a register class of the wrong value
15432 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15433 // turn into {ax},{dx}.
15434 if (Res.second->hasType(VT))
15435 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015436
Chris Lattnerf76d1802006-07-31 23:26:50 +000015437 // All of the single-register GCC register classes map their values onto
15438 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15439 // really want an 8-bit or 32-bit register, map to the appropriate register
15440 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015441 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015442 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015443 unsigned DestReg = 0;
15444 switch (Res.first) {
15445 default: break;
15446 case X86::AX: DestReg = X86::AL; break;
15447 case X86::DX: DestReg = X86::DL; break;
15448 case X86::CX: DestReg = X86::CL; break;
15449 case X86::BX: DestReg = X86::BL; break;
15450 }
15451 if (DestReg) {
15452 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015453 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015454 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015455 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015456 unsigned DestReg = 0;
15457 switch (Res.first) {
15458 default: break;
15459 case X86::AX: DestReg = X86::EAX; break;
15460 case X86::DX: DestReg = X86::EDX; break;
15461 case X86::CX: DestReg = X86::ECX; break;
15462 case X86::BX: DestReg = X86::EBX; break;
15463 case X86::SI: DestReg = X86::ESI; break;
15464 case X86::DI: DestReg = X86::EDI; break;
15465 case X86::BP: DestReg = X86::EBP; break;
15466 case X86::SP: DestReg = X86::ESP; break;
15467 }
15468 if (DestReg) {
15469 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015470 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015471 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015472 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015473 unsigned DestReg = 0;
15474 switch (Res.first) {
15475 default: break;
15476 case X86::AX: DestReg = X86::RAX; break;
15477 case X86::DX: DestReg = X86::RDX; break;
15478 case X86::CX: DestReg = X86::RCX; break;
15479 case X86::BX: DestReg = X86::RBX; break;
15480 case X86::SI: DestReg = X86::RSI; break;
15481 case X86::DI: DestReg = X86::RDI; break;
15482 case X86::BP: DestReg = X86::RBP; break;
15483 case X86::SP: DestReg = X86::RSP; break;
15484 }
15485 if (DestReg) {
15486 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015487 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015488 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015489 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015490 } else if (Res.second == X86::FR32RegisterClass ||
15491 Res.second == X86::FR64RegisterClass ||
15492 Res.second == X86::VR128RegisterClass) {
15493 // Handle references to XMM physical registers that got mapped into the
15494 // wrong class. This can happen with constraints like {xmm0} where the
15495 // target independent register mapper will just pick the first match it can
15496 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015497 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015498 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015499 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015500 Res.second = X86::FR64RegisterClass;
15501 else if (X86::VR128RegisterClass->hasType(VT))
15502 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015503 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015504
Chris Lattnerf76d1802006-07-31 23:26:50 +000015505 return Res;
15506}