blob: c11fa4292f680e4b36ab33f1118f0dc451dfe6fb [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Paulo Zanoni730488b2014-03-07 20:12:32 -0300423 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Jesse Barnes5ca58282009-03-31 14:11:15 -07001093/*
1094 * Handle hotplug events outside the interrupt handler proper.
1095 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001096#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1097
Jesse Barnes5ca58282009-03-31 14:11:15 -07001098static void i915_hotplug_work_func(struct work_struct *work)
1099{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001100 struct drm_i915_private *dev_priv =
1101 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001102 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001103 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001104 struct intel_connector *intel_connector;
1105 struct intel_encoder *intel_encoder;
1106 struct drm_connector *connector;
1107 unsigned long irqflags;
1108 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001109 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001110 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001111
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001112 /* HPD irq before everything is fully set up. */
1113 if (!dev_priv->enable_hotplug_processing)
1114 return;
1115
Keith Packarda65e34c2011-07-25 10:04:56 -07001116 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001117 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1118
Egbert Eichcd569ae2013-04-16 13:36:57 +02001119 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001120
1121 hpd_event_bits = dev_priv->hpd_event_bits;
1122 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001123 list_for_each_entry(connector, &mode_config->connector_list, head) {
1124 intel_connector = to_intel_connector(connector);
1125 intel_encoder = intel_connector->encoder;
1126 if (intel_encoder->hpd_pin > HPD_NONE &&
1127 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1128 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1129 DRM_INFO("HPD interrupt storm detected on connector %s: "
1130 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001131 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001132 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1133 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1134 | DRM_CONNECTOR_POLL_DISCONNECT;
1135 hpd_disabled = true;
1136 }
Egbert Eich142e2392013-04-11 15:57:57 +02001137 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1138 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001139 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001140 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001141 }
1142 /* if there were no outputs to poll, poll was disabled,
1143 * therefore make sure it's enabled when disabling HPD on
1144 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001145 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001146 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001147 mod_timer(&dev_priv->hotplug_reenable_timer,
1148 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1149 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001150
1151 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1152
Egbert Eich321a1b32013-04-11 16:00:26 +02001153 list_for_each_entry(connector, &mode_config->connector_list, head) {
1154 intel_connector = to_intel_connector(connector);
1155 intel_encoder = intel_connector->encoder;
1156 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1157 if (intel_encoder->hot_plug)
1158 intel_encoder->hot_plug(intel_encoder);
1159 if (intel_hpd_irq_event(dev, connector))
1160 changed = true;
1161 }
1162 }
Keith Packard40ee3382011-07-28 15:31:19 -07001163 mutex_unlock(&mode_config->mutex);
1164
Egbert Eich321a1b32013-04-11 16:00:26 +02001165 if (changed)
1166 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001167}
1168
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001169static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1170{
1171 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1172}
1173
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001174static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001175{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001176 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001177 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001178 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001179
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001180 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001181
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001182 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1183
Daniel Vetter20e4d402012-08-08 23:35:39 +02001184 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001185
Jesse Barnes7648fa92010-05-20 14:28:11 -07001186 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001187 busy_up = I915_READ(RCPREVBSYTUPAVG);
1188 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001189 max_avg = I915_READ(RCBMAXAVG);
1190 min_avg = I915_READ(RCBMINAVG);
1191
1192 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001193 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001194 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1195 new_delay = dev_priv->ips.cur_delay - 1;
1196 if (new_delay < dev_priv->ips.max_delay)
1197 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001198 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001199 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1200 new_delay = dev_priv->ips.cur_delay + 1;
1201 if (new_delay > dev_priv->ips.min_delay)
1202 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203 }
1204
Jesse Barnes7648fa92010-05-20 14:28:11 -07001205 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001206 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001207
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001208 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001209
Jesse Barnesf97108d2010-01-29 11:27:07 -08001210 return;
1211}
1212
Chris Wilson549f7362010-10-19 11:19:32 +01001213static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001214 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001215{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001216 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001217 return;
1218
Chris Wilson814e9b52013-09-23 17:33:19 -03001219 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001220
Chris Wilson549f7362010-10-19 11:19:32 +01001221 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001222 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001223}
1224
Ben Widawsky4912d042011-04-25 11:25:20 -07001225static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001226{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001227 struct drm_i915_private *dev_priv =
1228 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001229 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001230 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001231
Daniel Vetter59cdb632013-07-04 23:35:28 +02001232 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001233 pm_iir = dev_priv->rps.pm_iir;
1234 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001235 if (IS_BROADWELL(dev_priv->dev))
1236 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1237 else {
1238 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1239 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1240 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001241 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001242
Paulo Zanoni60611c12013-08-15 11:50:01 -03001243 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301244 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001245
Deepak Sa6706b42014-03-15 20:23:22 +05301246 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001247 return;
1248
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001249 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001250
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001251 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001252 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001253 if (adj > 0)
1254 adj *= 2;
1255 else
1256 adj = 1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001257 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001258
1259 /*
1260 * For better performance, jump directly
1261 * to RPe if we're below it.
1262 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001263 if (new_delay < dev_priv->rps.efficient_freq)
1264 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001265 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001266 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1267 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001268 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001269 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001270 adj = 0;
1271 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1272 if (adj < 0)
1273 adj *= 2;
1274 else
1275 adj = -1;
Ben Widawskyb39fb292014-03-19 18:31:11 -07001276 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001277 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001278 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001279 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001280
Ben Widawsky79249632012-09-07 19:43:42 -07001281 /* sysfs frequency interfaces may have snuck in while servicing the
1282 * interrupt
1283 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001284 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001285 dev_priv->rps.min_freq_softlimit,
1286 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301287
Ben Widawskyb39fb292014-03-19 18:31:11 -07001288 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001289
1290 if (IS_VALLEYVIEW(dev_priv->dev))
1291 valleyview_set_rps(dev_priv->dev, new_delay);
1292 else
1293 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001294
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001295 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001296}
1297
Ben Widawskye3689192012-05-25 16:56:22 -07001298
1299/**
1300 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1301 * occurred.
1302 * @work: workqueue struct
1303 *
1304 * Doesn't actually do anything except notify userspace. As a consequence of
1305 * this event, userspace should try to remap the bad rows since statistically
1306 * it is likely the same row is more likely to go bad again.
1307 */
1308static void ivybridge_parity_work(struct work_struct *work)
1309{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001310 struct drm_i915_private *dev_priv =
1311 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001312 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001313 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001314 uint32_t misccpctl;
1315 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001316 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001317
1318 /* We must turn off DOP level clock gating to access the L3 registers.
1319 * In order to prevent a get/put style interface, acquire struct mutex
1320 * any time we access those registers.
1321 */
1322 mutex_lock(&dev_priv->dev->struct_mutex);
1323
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001324 /* If we've screwed up tracking, just let the interrupt fire again */
1325 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1326 goto out;
1327
Ben Widawskye3689192012-05-25 16:56:22 -07001328 misccpctl = I915_READ(GEN7_MISCCPCTL);
1329 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1330 POSTING_READ(GEN7_MISCCPCTL);
1331
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001332 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1333 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001334
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001335 slice--;
1336 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1337 break;
1338
1339 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1340
1341 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1342
1343 error_status = I915_READ(reg);
1344 row = GEN7_PARITY_ERROR_ROW(error_status);
1345 bank = GEN7_PARITY_ERROR_BANK(error_status);
1346 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1347
1348 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1349 POSTING_READ(reg);
1350
1351 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1352 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1353 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1354 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1355 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1356 parity_event[5] = NULL;
1357
Dave Airlie5bdebb12013-10-11 14:07:25 +10001358 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001359 KOBJ_CHANGE, parity_event);
1360
1361 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1362 slice, row, bank, subbank);
1363
1364 kfree(parity_event[4]);
1365 kfree(parity_event[3]);
1366 kfree(parity_event[2]);
1367 kfree(parity_event[1]);
1368 }
Ben Widawskye3689192012-05-25 16:56:22 -07001369
1370 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1371
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001372out:
1373 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001374 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001375 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001376 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1377
1378 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001379}
1380
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001381static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001382{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001383 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001384
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001385 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001386 return;
1387
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001388 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001389 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001390 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001391
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001392 iir &= GT_PARITY_ERROR(dev);
1393 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1394 dev_priv->l3_parity.which_slice |= 1 << 1;
1395
1396 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1397 dev_priv->l3_parity.which_slice |= 1 << 0;
1398
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001399 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001400}
1401
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001402static void ilk_gt_irq_handler(struct drm_device *dev,
1403 struct drm_i915_private *dev_priv,
1404 u32 gt_iir)
1405{
1406 if (gt_iir &
1407 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1408 notify_ring(dev, &dev_priv->ring[RCS]);
1409 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1410 notify_ring(dev, &dev_priv->ring[VCS]);
1411}
1412
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001413static void snb_gt_irq_handler(struct drm_device *dev,
1414 struct drm_i915_private *dev_priv,
1415 u32 gt_iir)
1416{
1417
Ben Widawskycc609d52013-05-28 19:22:29 -07001418 if (gt_iir &
1419 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001420 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001421 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001422 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001423 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001424 notify_ring(dev, &dev_priv->ring[BCS]);
1425
Ben Widawskycc609d52013-05-28 19:22:29 -07001426 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1427 GT_BSD_CS_ERROR_INTERRUPT |
1428 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001429 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1430 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001431 }
Ben Widawskye3689192012-05-25 16:56:22 -07001432
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001433 if (gt_iir & GT_PARITY_ERROR(dev))
1434 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001435}
1436
Ben Widawsky09610212014-05-15 20:58:08 +03001437static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1438{
1439 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1440 return;
1441
1442 spin_lock(&dev_priv->irq_lock);
1443 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1444 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1445 spin_unlock(&dev_priv->irq_lock);
1446
1447 queue_work(dev_priv->wq, &dev_priv->rps.work);
1448}
1449
Ben Widawskyabd58f02013-11-02 21:07:09 -07001450static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1451 struct drm_i915_private *dev_priv,
1452 u32 master_ctl)
1453{
1454 u32 rcs, bcs, vcs;
1455 uint32_t tmp = 0;
1456 irqreturn_t ret = IRQ_NONE;
1457
1458 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1459 tmp = I915_READ(GEN8_GT_IIR(0));
1460 if (tmp) {
1461 ret = IRQ_HANDLED;
1462 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1463 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1464 if (rcs & GT_RENDER_USER_INTERRUPT)
1465 notify_ring(dev, &dev_priv->ring[RCS]);
1466 if (bcs & GT_RENDER_USER_INTERRUPT)
1467 notify_ring(dev, &dev_priv->ring[BCS]);
1468 I915_WRITE(GEN8_GT_IIR(0), tmp);
1469 } else
1470 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1471 }
1472
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001473 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001474 tmp = I915_READ(GEN8_GT_IIR(1));
1475 if (tmp) {
1476 ret = IRQ_HANDLED;
1477 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1478 if (vcs & GT_RENDER_USER_INTERRUPT)
1479 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001480 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1481 if (vcs & GT_RENDER_USER_INTERRUPT)
1482 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001483 I915_WRITE(GEN8_GT_IIR(1), tmp);
1484 } else
1485 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1486 }
1487
Ben Widawsky09610212014-05-15 20:58:08 +03001488 if (master_ctl & GEN8_GT_PM_IRQ) {
1489 tmp = I915_READ(GEN8_GT_IIR(2));
1490 if (tmp & dev_priv->pm_rps_events) {
1491 ret = IRQ_HANDLED;
1492 gen8_rps_irq_handler(dev_priv, tmp);
1493 I915_WRITE(GEN8_GT_IIR(2),
1494 tmp & dev_priv->pm_rps_events);
1495 } else
1496 DRM_ERROR("The master control interrupt lied (PM)!\n");
1497 }
1498
Ben Widawskyabd58f02013-11-02 21:07:09 -07001499 if (master_ctl & GEN8_GT_VECS_IRQ) {
1500 tmp = I915_READ(GEN8_GT_IIR(3));
1501 if (tmp) {
1502 ret = IRQ_HANDLED;
1503 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1504 if (vcs & GT_RENDER_USER_INTERRUPT)
1505 notify_ring(dev, &dev_priv->ring[VECS]);
1506 I915_WRITE(GEN8_GT_IIR(3), tmp);
1507 } else
1508 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1509 }
1510
1511 return ret;
1512}
1513
Egbert Eichb543fb02013-04-16 13:36:54 +02001514#define HPD_STORM_DETECT_PERIOD 1000
1515#define HPD_STORM_THRESHOLD 5
1516
Daniel Vetter10a504d2013-06-27 17:52:12 +02001517static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001518 u32 hotplug_trigger,
1519 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001520{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001521 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001522 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001523 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001524
Daniel Vetter91d131d2013-06-27 17:52:14 +02001525 if (!hotplug_trigger)
1526 return;
1527
Imre Deakcc9bd492014-01-16 19:56:54 +02001528 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1529 hotplug_trigger);
1530
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001531 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001532 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001533
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001534 if (hpd[i] & hotplug_trigger &&
1535 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1536 /*
1537 * On GMCH platforms the interrupt mask bits only
1538 * prevent irq generation, not the setting of the
1539 * hotplug bits itself. So only WARN about unexpected
1540 * interrupts on saner platforms.
1541 */
1542 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1543 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1544 hotplug_trigger, i, hpd[i]);
1545
1546 continue;
1547 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001548
Egbert Eichb543fb02013-04-16 13:36:54 +02001549 if (!(hpd[i] & hotplug_trigger) ||
1550 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1551 continue;
1552
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001553 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001554 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1555 dev_priv->hpd_stats[i].hpd_last_jiffies
1556 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1557 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1558 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001559 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001560 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1561 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001562 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001563 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001564 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001565 } else {
1566 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001567 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1568 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001569 }
1570 }
1571
Daniel Vetter10a504d2013-06-27 17:52:12 +02001572 if (storm_detected)
1573 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001574 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001575
Daniel Vetter645416f2013-09-02 16:22:25 +02001576 /*
1577 * Our hotplug handler can grab modeset locks (by calling down into the
1578 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1579 * queue for otherwise the flush_work in the pageflip code will
1580 * deadlock.
1581 */
1582 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001583}
1584
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001585static void gmbus_irq_handler(struct drm_device *dev)
1586{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001587 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001588
Daniel Vetter28c70f12012-12-01 13:53:45 +01001589 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001590}
1591
Daniel Vetterce99c252012-12-01 13:53:47 +01001592static void dp_aux_irq_handler(struct drm_device *dev)
1593{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001594 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001595
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001596 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001597}
1598
Shuang He8bf1e9f2013-10-15 18:55:27 +01001599#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001600static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1601 uint32_t crc0, uint32_t crc1,
1602 uint32_t crc2, uint32_t crc3,
1603 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001604{
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1607 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001608 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001609
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001610 spin_lock(&pipe_crc->lock);
1611
Damien Lespiau0c912c72013-10-15 18:55:37 +01001612 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001613 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001614 DRM_ERROR("spurious interrupt\n");
1615 return;
1616 }
1617
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001618 head = pipe_crc->head;
1619 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001620
1621 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001622 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001623 DRM_ERROR("CRC buffer overflowing\n");
1624 return;
1625 }
1626
1627 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001628
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001629 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001630 entry->crc[0] = crc0;
1631 entry->crc[1] = crc1;
1632 entry->crc[2] = crc2;
1633 entry->crc[3] = crc3;
1634 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001635
1636 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001637 pipe_crc->head = head;
1638
1639 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001640
1641 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001642}
Daniel Vetter277de952013-10-18 16:37:07 +02001643#else
1644static inline void
1645display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1646 uint32_t crc0, uint32_t crc1,
1647 uint32_t crc2, uint32_t crc3,
1648 uint32_t crc4) {}
1649#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001650
Daniel Vetter277de952013-10-18 16:37:07 +02001651
1652static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001653{
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655
Daniel Vetter277de952013-10-18 16:37:07 +02001656 display_pipe_crc_irq_handler(dev, pipe,
1657 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1658 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001659}
1660
Daniel Vetter277de952013-10-18 16:37:07 +02001661static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001662{
1663 struct drm_i915_private *dev_priv = dev->dev_private;
1664
Daniel Vetter277de952013-10-18 16:37:07 +02001665 display_pipe_crc_irq_handler(dev, pipe,
1666 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1667 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1668 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1669 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1670 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001671}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001672
Daniel Vetter277de952013-10-18 16:37:07 +02001673static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001674{
1675 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001676 uint32_t res1, res2;
1677
1678 if (INTEL_INFO(dev)->gen >= 3)
1679 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1680 else
1681 res1 = 0;
1682
1683 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1684 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1685 else
1686 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001687
Daniel Vetter277de952013-10-18 16:37:07 +02001688 display_pipe_crc_irq_handler(dev, pipe,
1689 I915_READ(PIPE_CRC_RES_RED(pipe)),
1690 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1691 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1692 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001693}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001694
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001695/* The RPS events need forcewake, so we add them to a work queue and mask their
1696 * IMR bits until the work is done. Other interrupts can be processed without
1697 * the work queue. */
1698static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001699{
Deepak Sa6706b42014-03-15 20:23:22 +05301700 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001701 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301702 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1703 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001704 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001705
1706 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001707 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001708
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001709 if (HAS_VEBOX(dev_priv->dev)) {
1710 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1711 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001712
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001713 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001714 i915_handle_error(dev_priv->dev, false,
1715 "VEBOX CS error interrupt 0x%08x",
1716 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001717 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001718 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001719}
1720
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001721static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1722{
1723 struct intel_crtc *crtc;
1724
1725 if (!drm_handle_vblank(dev, pipe))
1726 return false;
1727
1728 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1729 wake_up(&crtc->vbl_wait);
1730
1731 return true;
1732}
1733
Imre Deakc1874ed2014-02-04 21:35:46 +02001734static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1735{
1736 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001737 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001738 int pipe;
1739
Imre Deak58ead0d2014-02-04 21:35:47 +02001740 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001741 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001742 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001743 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001744
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001745 /*
1746 * PIPESTAT bits get signalled even when the interrupt is
1747 * disabled with the mask bits, and some of the status bits do
1748 * not generate interrupts at all (like the underrun bit). Hence
1749 * we need to be careful that we only handle what we want to
1750 * handle.
1751 */
1752 mask = 0;
1753 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1754 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1755
1756 switch (pipe) {
1757 case PIPE_A:
1758 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1759 break;
1760 case PIPE_B:
1761 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1762 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001763 case PIPE_C:
1764 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1765 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001766 }
1767 if (iir & iir_bit)
1768 mask |= dev_priv->pipestat_irq_mask[pipe];
1769
1770 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001771 continue;
1772
1773 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001774 mask |= PIPESTAT_INT_ENABLE_MASK;
1775 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001776
1777 /*
1778 * Clear the PIPE*STAT regs before the IIR
1779 */
Imre Deak91d181d2014-02-10 18:42:49 +02001780 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1781 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001782 I915_WRITE(reg, pipe_stats[pipe]);
1783 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001784 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001785
1786 for_each_pipe(pipe) {
1787 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001788 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001789
Imre Deak579a9b02014-02-04 21:35:48 +02001790 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001791 intel_prepare_page_flip(dev, pipe);
1792 intel_finish_page_flip(dev, pipe);
1793 }
1794
1795 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1796 i9xx_pipe_crc_irq_handler(dev, pipe);
1797
1798 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1799 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1800 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1801 }
1802
1803 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1804 gmbus_irq_handler(dev);
1805}
1806
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001807static void i9xx_hpd_irq_handler(struct drm_device *dev)
1808{
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1811
1812 if (IS_G4X(dev)) {
1813 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1814
1815 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1816 } else {
1817 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1818
1819 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1820 }
1821
1822 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1823 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1824 dp_aux_irq_handler(dev);
1825
1826 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1827 /*
1828 * Make sure hotplug status is cleared before we clear IIR, or else we
1829 * may miss hotplug events.
1830 */
1831 POSTING_READ(PORT_HOTPLUG_STAT);
1832}
1833
Daniel Vetterff1f5252012-10-02 15:10:55 +02001834static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001835{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001836 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001837 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001838 u32 iir, gt_iir, pm_iir;
1839 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001840
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001841 while (true) {
1842 iir = I915_READ(VLV_IIR);
1843 gt_iir = I915_READ(GTIIR);
1844 pm_iir = I915_READ(GEN6_PMIIR);
1845
1846 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1847 goto out;
1848
1849 ret = IRQ_HANDLED;
1850
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001851 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001852
Imre Deakc1874ed2014-02-04 21:35:46 +02001853 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001854
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001855 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001856 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1857 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001858
Paulo Zanoni60611c12013-08-15 11:50:01 -03001859 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001860 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001861
1862 I915_WRITE(GTIIR, gt_iir);
1863 I915_WRITE(GEN6_PMIIR, pm_iir);
1864 I915_WRITE(VLV_IIR, iir);
1865 }
1866
1867out:
1868 return ret;
1869}
1870
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001871static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1872{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001873 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001874 struct drm_i915_private *dev_priv = dev->dev_private;
1875 u32 master_ctl, iir;
1876 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001877
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001878 for (;;) {
1879 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1880 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001881
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001882 if (master_ctl == 0 && iir == 0)
1883 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001884
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001885 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001886
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001887 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001888
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001889 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001890
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001891 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä3278f672014-04-09 13:28:49 +03001892 i9xx_hpd_irq_handler(dev);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001893
1894 I915_WRITE(VLV_IIR, iir);
1895
1896 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1897 POSTING_READ(GEN8_MASTER_IRQ);
1898
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001899 ret = IRQ_HANDLED;
1900 }
1901
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001902 return ret;
1903}
1904
Adam Jackson23e81d62012-06-06 15:45:44 -04001905static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001906{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001908 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001909 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001910
Daniel Vetter91d131d2013-06-27 17:52:14 +02001911 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1912
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001913 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1914 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1915 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001916 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001917 port_name(port));
1918 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001919
Daniel Vetterce99c252012-12-01 13:53:47 +01001920 if (pch_iir & SDE_AUX_MASK)
1921 dp_aux_irq_handler(dev);
1922
Jesse Barnes776ad802011-01-04 15:09:39 -08001923 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001924 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001925
1926 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1927 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1928
1929 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1930 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1931
1932 if (pch_iir & SDE_POISON)
1933 DRM_ERROR("PCH poison interrupt\n");
1934
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001935 if (pch_iir & SDE_FDI_MASK)
1936 for_each_pipe(pipe)
1937 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1938 pipe_name(pipe),
1939 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001940
1941 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1942 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1943
1944 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1945 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1946
Jesse Barnes776ad802011-01-04 15:09:39 -08001947 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001948 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1949 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001950 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001951
1952 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1953 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1954 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001955 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001956}
1957
1958static void ivb_err_int_handler(struct drm_device *dev)
1959{
1960 struct drm_i915_private *dev_priv = dev->dev_private;
1961 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001962 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001963
Paulo Zanonide032bf2013-04-12 17:57:58 -03001964 if (err_int & ERR_INT_POISON)
1965 DRM_ERROR("Poison interrupt\n");
1966
Daniel Vetter5a69b892013-10-16 22:55:52 +02001967 for_each_pipe(pipe) {
1968 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1969 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1970 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001971 DRM_ERROR("Pipe %c FIFO underrun\n",
1972 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001973 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001974
Daniel Vetter5a69b892013-10-16 22:55:52 +02001975 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1976 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001977 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001978 else
Daniel Vetter277de952013-10-18 16:37:07 +02001979 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001980 }
1981 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001982
Paulo Zanoni86642812013-04-12 17:57:57 -03001983 I915_WRITE(GEN7_ERR_INT, err_int);
1984}
1985
1986static void cpt_serr_int_handler(struct drm_device *dev)
1987{
1988 struct drm_i915_private *dev_priv = dev->dev_private;
1989 u32 serr_int = I915_READ(SERR_INT);
1990
Paulo Zanonide032bf2013-04-12 17:57:58 -03001991 if (serr_int & SERR_INT_POISON)
1992 DRM_ERROR("PCH poison interrupt\n");
1993
Paulo Zanoni86642812013-04-12 17:57:57 -03001994 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1995 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1996 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001997 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001998
1999 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2000 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2001 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002002 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002003
2004 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2005 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2006 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002007 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002008
2009 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002010}
2011
Adam Jackson23e81d62012-06-06 15:45:44 -04002012static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2013{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002014 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002015 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002016 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002017
Daniel Vetter91d131d2013-06-27 17:52:14 +02002018 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
2019
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002020 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2021 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2022 SDE_AUDIO_POWER_SHIFT_CPT);
2023 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2024 port_name(port));
2025 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002026
2027 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002028 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002029
2030 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002031 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002032
2033 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2034 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2035
2036 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2037 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2038
2039 if (pch_iir & SDE_FDI_MASK_CPT)
2040 for_each_pipe(pipe)
2041 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2042 pipe_name(pipe),
2043 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002044
2045 if (pch_iir & SDE_ERROR_CPT)
2046 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002047}
2048
Paulo Zanonic008bc62013-07-12 16:35:10 -03002049static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2050{
2051 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002052 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002053
2054 if (de_iir & DE_AUX_CHANNEL_A)
2055 dp_aux_irq_handler(dev);
2056
2057 if (de_iir & DE_GSE)
2058 intel_opregion_asle_intr(dev);
2059
Paulo Zanonic008bc62013-07-12 16:35:10 -03002060 if (de_iir & DE_POISON)
2061 DRM_ERROR("Poison interrupt\n");
2062
Daniel Vetter40da17c2013-10-21 18:04:36 +02002063 for_each_pipe(pipe) {
2064 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002065 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002066
Daniel Vetter40da17c2013-10-21 18:04:36 +02002067 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2068 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002069 DRM_ERROR("Pipe %c FIFO underrun\n",
2070 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002071
Daniel Vetter40da17c2013-10-21 18:04:36 +02002072 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2073 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002074
Daniel Vetter40da17c2013-10-21 18:04:36 +02002075 /* plane/pipes map 1:1 on ilk+ */
2076 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2077 intel_prepare_page_flip(dev, pipe);
2078 intel_finish_page_flip_plane(dev, pipe);
2079 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002080 }
2081
2082 /* check event from PCH */
2083 if (de_iir & DE_PCH_EVENT) {
2084 u32 pch_iir = I915_READ(SDEIIR);
2085
2086 if (HAS_PCH_CPT(dev))
2087 cpt_irq_handler(dev, pch_iir);
2088 else
2089 ibx_irq_handler(dev, pch_iir);
2090
2091 /* should clear PCH hotplug event before clear CPU irq */
2092 I915_WRITE(SDEIIR, pch_iir);
2093 }
2094
2095 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2096 ironlake_rps_change_irq_handler(dev);
2097}
2098
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002099static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2100{
2101 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002102 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002103
2104 if (de_iir & DE_ERR_INT_IVB)
2105 ivb_err_int_handler(dev);
2106
2107 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2108 dp_aux_irq_handler(dev);
2109
2110 if (de_iir & DE_GSE_IVB)
2111 intel_opregion_asle_intr(dev);
2112
Damien Lespiau07d27e22014-03-03 17:31:46 +00002113 for_each_pipe(pipe) {
2114 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002115 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002116
2117 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002118 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2119 intel_prepare_page_flip(dev, pipe);
2120 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002121 }
2122 }
2123
2124 /* check event from PCH */
2125 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2126 u32 pch_iir = I915_READ(SDEIIR);
2127
2128 cpt_irq_handler(dev, pch_iir);
2129
2130 /* clear PCH hotplug event before clear CPU irq */
2131 I915_WRITE(SDEIIR, pch_iir);
2132 }
2133}
2134
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002135static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002136{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002137 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002138 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002139 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002140 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002141
Paulo Zanoni86642812013-04-12 17:57:57 -03002142 /* We get interrupts on unclaimed registers, so check for this before we
2143 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002144 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002145
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002146 /* disable master interrupt before clearing iir */
2147 de_ier = I915_READ(DEIER);
2148 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002149 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002150
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002151 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2152 * interrupts will will be stored on its back queue, and then we'll be
2153 * able to process them after we restore SDEIER (as soon as we restore
2154 * it, we'll get an interrupt if SDEIIR still has something to process
2155 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002156 if (!HAS_PCH_NOP(dev)) {
2157 sde_ier = I915_READ(SDEIER);
2158 I915_WRITE(SDEIER, 0);
2159 POSTING_READ(SDEIER);
2160 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002161
Chris Wilson0e434062012-05-09 21:45:44 +01002162 gt_iir = I915_READ(GTIIR);
2163 if (gt_iir) {
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002164 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002165 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002166 else
2167 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002168 I915_WRITE(GTIIR, gt_iir);
2169 ret = IRQ_HANDLED;
2170 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002171
2172 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002173 if (de_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002174 if (INTEL_INFO(dev)->gen >= 7)
2175 ivb_display_irq_handler(dev, de_iir);
2176 else
2177 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002178 I915_WRITE(DEIIR, de_iir);
2179 ret = IRQ_HANDLED;
2180 }
2181
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002182 if (INTEL_INFO(dev)->gen >= 6) {
2183 u32 pm_iir = I915_READ(GEN6_PMIIR);
2184 if (pm_iir) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002185 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002186 I915_WRITE(GEN6_PMIIR, pm_iir);
2187 ret = IRQ_HANDLED;
2188 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002189 }
2190
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002191 I915_WRITE(DEIER, de_ier);
2192 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002193 if (!HAS_PCH_NOP(dev)) {
2194 I915_WRITE(SDEIER, sde_ier);
2195 POSTING_READ(SDEIER);
2196 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002197
2198 return ret;
2199}
2200
Ben Widawskyabd58f02013-11-02 21:07:09 -07002201static irqreturn_t gen8_irq_handler(int irq, void *arg)
2202{
2203 struct drm_device *dev = arg;
2204 struct drm_i915_private *dev_priv = dev->dev_private;
2205 u32 master_ctl;
2206 irqreturn_t ret = IRQ_NONE;
2207 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002208 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002209
Ben Widawskyabd58f02013-11-02 21:07:09 -07002210 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2211 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2212 if (!master_ctl)
2213 return IRQ_NONE;
2214
2215 I915_WRITE(GEN8_MASTER_IRQ, 0);
2216 POSTING_READ(GEN8_MASTER_IRQ);
2217
2218 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2219
2220 if (master_ctl & GEN8_DE_MISC_IRQ) {
2221 tmp = I915_READ(GEN8_DE_MISC_IIR);
2222 if (tmp & GEN8_DE_MISC_GSE)
2223 intel_opregion_asle_intr(dev);
2224 else if (tmp)
2225 DRM_ERROR("Unexpected DE Misc interrupt\n");
2226 else
2227 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2228
2229 if (tmp) {
2230 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2231 ret = IRQ_HANDLED;
2232 }
2233 }
2234
Daniel Vetter6d766f02013-11-07 14:49:55 +01002235 if (master_ctl & GEN8_DE_PORT_IRQ) {
2236 tmp = I915_READ(GEN8_DE_PORT_IIR);
2237 if (tmp & GEN8_AUX_CHANNEL_A)
2238 dp_aux_irq_handler(dev);
2239 else if (tmp)
2240 DRM_ERROR("Unexpected DE Port interrupt\n");
2241 else
2242 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2243
2244 if (tmp) {
2245 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2246 ret = IRQ_HANDLED;
2247 }
2248 }
2249
Daniel Vetterc42664c2013-11-07 11:05:40 +01002250 for_each_pipe(pipe) {
2251 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002252
Daniel Vetterc42664c2013-11-07 11:05:40 +01002253 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2254 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002255
Daniel Vetterc42664c2013-11-07 11:05:40 +01002256 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2257 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002258 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002259
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002260 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002261 intel_prepare_page_flip(dev, pipe);
2262 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002263 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002264
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002265 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2266 hsw_pipe_crc_irq_handler(dev, pipe);
2267
Daniel Vetter38d83c962013-11-07 11:05:46 +01002268 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2269 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2270 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002271 DRM_ERROR("Pipe %c FIFO underrun\n",
2272 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002273 }
2274
Daniel Vetter30100f22013-11-07 14:49:24 +01002275 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2276 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2277 pipe_name(pipe),
2278 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2279 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002280
2281 if (pipe_iir) {
2282 ret = IRQ_HANDLED;
2283 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2284 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2286 }
2287
Daniel Vetter92d03a82013-11-07 11:05:43 +01002288 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2289 /*
2290 * FIXME(BDW): Assume for now that the new interrupt handling
2291 * scheme also closed the SDE interrupt handling race we've seen
2292 * on older pch-split platforms. But this needs testing.
2293 */
2294 u32 pch_iir = I915_READ(SDEIIR);
2295
2296 cpt_irq_handler(dev, pch_iir);
2297
2298 if (pch_iir) {
2299 I915_WRITE(SDEIIR, pch_iir);
2300 ret = IRQ_HANDLED;
2301 }
2302 }
2303
Ben Widawskyabd58f02013-11-02 21:07:09 -07002304 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2305 POSTING_READ(GEN8_MASTER_IRQ);
2306
2307 return ret;
2308}
2309
Daniel Vetter17e1df02013-09-08 21:57:13 +02002310static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2311 bool reset_completed)
2312{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002313 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002314 int i;
2315
2316 /*
2317 * Notify all waiters for GPU completion events that reset state has
2318 * been changed, and that they need to restart their wait after
2319 * checking for potential errors (and bail out to drop locks if there is
2320 * a gpu reset pending so that i915_error_work_func can acquire them).
2321 */
2322
2323 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2324 for_each_ring(ring, dev_priv, i)
2325 wake_up_all(&ring->irq_queue);
2326
2327 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2328 wake_up_all(&dev_priv->pending_flip_queue);
2329
2330 /*
2331 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2332 * reset state is cleared.
2333 */
2334 if (reset_completed)
2335 wake_up_all(&dev_priv->gpu_error.reset_queue);
2336}
2337
Jesse Barnes8a905232009-07-11 16:48:03 -04002338/**
2339 * i915_error_work_func - do process context error handling work
2340 * @work: work struct
2341 *
2342 * Fire an error uevent so userspace can see that a hang or error
2343 * was detected.
2344 */
2345static void i915_error_work_func(struct work_struct *work)
2346{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002347 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2348 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002349 struct drm_i915_private *dev_priv =
2350 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002351 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002352 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2353 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2354 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002355 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002356
Dave Airlie5bdebb12013-10-11 14:07:25 +10002357 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002358
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002359 /*
2360 * Note that there's only one work item which does gpu resets, so we
2361 * need not worry about concurrent gpu resets potentially incrementing
2362 * error->reset_counter twice. We only need to take care of another
2363 * racing irq/hangcheck declaring the gpu dead for a second time. A
2364 * quick check for that is good enough: schedule_work ensures the
2365 * correct ordering between hang detection and this work item, and since
2366 * the reset in-progress bit is only ever set by code outside of this
2367 * work we don't need to worry about any other races.
2368 */
2369 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002370 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002371 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002372 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002373
Daniel Vetter17e1df02013-09-08 21:57:13 +02002374 /*
Imre Deakf454c692014-04-23 01:09:04 +03002375 * In most cases it's guaranteed that we get here with an RPM
2376 * reference held, for example because there is a pending GPU
2377 * request that won't finish until the reset is done. This
2378 * isn't the case at least when we get here by doing a
2379 * simulated reset via debugs, so get an RPM reference.
2380 */
2381 intel_runtime_pm_get(dev_priv);
2382 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002383 * All state reset _must_ be completed before we update the
2384 * reset counter, for otherwise waiters might miss the reset
2385 * pending state and not properly drop locks, resulting in
2386 * deadlocks with the reset work.
2387 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002388 ret = i915_reset(dev);
2389
Daniel Vetter17e1df02013-09-08 21:57:13 +02002390 intel_display_handle_reset(dev);
2391
Imre Deakf454c692014-04-23 01:09:04 +03002392 intel_runtime_pm_put(dev_priv);
2393
Daniel Vetterf69061b2012-12-06 09:01:42 +01002394 if (ret == 0) {
2395 /*
2396 * After all the gem state is reset, increment the reset
2397 * counter and wake up everyone waiting for the reset to
2398 * complete.
2399 *
2400 * Since unlock operations are a one-sided barrier only,
2401 * we need to insert a barrier here to order any seqno
2402 * updates before
2403 * the counter increment.
2404 */
2405 smp_mb__before_atomic_inc();
2406 atomic_inc(&dev_priv->gpu_error.reset_counter);
2407
Dave Airlie5bdebb12013-10-11 14:07:25 +10002408 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002409 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002410 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002411 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002412 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002413
Daniel Vetter17e1df02013-09-08 21:57:13 +02002414 /*
2415 * Note: The wake_up also serves as a memory barrier so that
2416 * waiters see the update value of the reset counter atomic_t.
2417 */
2418 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002419 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002420}
2421
Chris Wilson35aed2e2010-05-27 13:18:12 +01002422static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002423{
2424 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002425 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002426 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002427 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002428
Chris Wilson35aed2e2010-05-27 13:18:12 +01002429 if (!eir)
2430 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002431
Joe Perchesa70491c2012-03-18 13:00:11 -07002432 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002433
Ben Widawskybd9854f2012-08-23 15:18:09 -07002434 i915_get_extra_instdone(dev, instdone);
2435
Jesse Barnes8a905232009-07-11 16:48:03 -04002436 if (IS_G4X(dev)) {
2437 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2438 u32 ipeir = I915_READ(IPEIR_I965);
2439
Joe Perchesa70491c2012-03-18 13:00:11 -07002440 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2441 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002442 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2443 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002444 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002445 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002446 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002447 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002448 }
2449 if (eir & GM45_ERROR_PAGE_TABLE) {
2450 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002451 pr_err("page table error\n");
2452 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002453 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002454 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002455 }
2456 }
2457
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002458 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002459 if (eir & I915_ERROR_PAGE_TABLE) {
2460 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002461 pr_err("page table error\n");
2462 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002463 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002464 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002465 }
2466 }
2467
2468 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002469 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002470 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002472 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002473 /* pipestat has already been acked */
2474 }
2475 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002476 pr_err("instruction error\n");
2477 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002478 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2479 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002480 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002481 u32 ipeir = I915_READ(IPEIR);
2482
Joe Perchesa70491c2012-03-18 13:00:11 -07002483 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2484 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002485 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002486 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002487 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002488 } else {
2489 u32 ipeir = I915_READ(IPEIR_I965);
2490
Joe Perchesa70491c2012-03-18 13:00:11 -07002491 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2492 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002493 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002494 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002495 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002496 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002497 }
2498 }
2499
2500 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002501 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002502 eir = I915_READ(EIR);
2503 if (eir) {
2504 /*
2505 * some errors might have become stuck,
2506 * mask them.
2507 */
2508 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2509 I915_WRITE(EMR, I915_READ(EMR) | eir);
2510 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2511 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002512}
2513
2514/**
2515 * i915_handle_error - handle an error interrupt
2516 * @dev: drm device
2517 *
2518 * Do some basic checking of regsiter state at error interrupt time and
2519 * dump it to the syslog. Also call i915_capture_error_state() to make
2520 * sure we get a record and make it available in debugfs. Fire a uevent
2521 * so userspace knows something bad happened (should trigger collection
2522 * of a ring dump etc.).
2523 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002524void i915_handle_error(struct drm_device *dev, bool wedged,
2525 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002526{
2527 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002528 va_list args;
2529 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002530
Mika Kuoppala58174462014-02-25 17:11:26 +02002531 va_start(args, fmt);
2532 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2533 va_end(args);
2534
2535 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002536 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002537
Ben Gamariba1234d2009-09-14 17:48:47 -04002538 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002539 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2540 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002541
Ben Gamari11ed50e2009-09-14 17:48:45 -04002542 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002543 * Wakeup waiting processes so that the reset work function
2544 * i915_error_work_func doesn't deadlock trying to grab various
2545 * locks. By bumping the reset counter first, the woken
2546 * processes will see a reset in progress and back off,
2547 * releasing their locks and then wait for the reset completion.
2548 * We must do this for _all_ gpu waiters that might hold locks
2549 * that the reset work needs to acquire.
2550 *
2551 * Note: The wake_up serves as the required memory barrier to
2552 * ensure that the waiters see the updated value of the reset
2553 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002554 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002555 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002556 }
2557
Daniel Vetter122f46b2013-09-04 17:36:14 +02002558 /*
2559 * Our reset work can grab modeset locks (since it needs to reset the
2560 * state of outstanding pagelips). Hence it must not be run on our own
2561 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2562 * code will deadlock.
2563 */
2564 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002565}
2566
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002567static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002569 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002570 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002572 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002573 struct intel_unpin_work *work;
2574 unsigned long flags;
2575 bool stall_detected;
2576
2577 /* Ignore early vblank irqs */
2578 if (intel_crtc == NULL)
2579 return;
2580
2581 spin_lock_irqsave(&dev->event_lock, flags);
2582 work = intel_crtc->unpin_work;
2583
Chris Wilsone7d841c2012-12-03 11:36:30 +00002584 if (work == NULL ||
2585 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2586 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002587 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2588 spin_unlock_irqrestore(&dev->event_lock, flags);
2589 return;
2590 }
2591
2592 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002593 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002594 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002595 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002596 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002597 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002598 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002599 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002600 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002601 crtc->y * crtc->primary->fb->pitches[0] +
2602 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002603 }
2604
2605 spin_unlock_irqrestore(&dev->event_lock, flags);
2606
2607 if (stall_detected) {
2608 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2609 intel_prepare_page_flip(dev, intel_crtc->plane);
2610 }
2611}
2612
Keith Packard42f52ef2008-10-18 19:39:29 -07002613/* Called from drm generic code, passed 'crtc' which
2614 * we use as a pipe index
2615 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002616static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002617{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002618 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002619 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002620
Chris Wilson5eddb702010-09-11 13:48:45 +01002621 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002622 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002623
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002624 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002625 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002626 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002627 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002628 else
Keith Packard7c463582008-11-04 02:03:27 -08002629 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002630 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002631
2632 /* maintain vblank delivery even in deep C-states */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002633 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002634 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002635 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002636
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002637 return 0;
2638}
2639
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002640static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002641{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002642 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002643 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002644 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002645 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002646
2647 if (!i915_pipe_enabled(dev, pipe))
2648 return -EINVAL;
2649
2650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002651 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002652 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2653
2654 return 0;
2655}
2656
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002657static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2658{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002659 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002660 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002661
2662 if (!i915_pipe_enabled(dev, pipe))
2663 return -EINVAL;
2664
2665 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002666 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002667 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002668 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2669
2670 return 0;
2671}
2672
Ben Widawskyabd58f02013-11-02 21:07:09 -07002673static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2674{
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002677
2678 if (!i915_pipe_enabled(dev, pipe))
2679 return -EINVAL;
2680
2681 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002682 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2683 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2684 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002685 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2686 return 0;
2687}
2688
Keith Packard42f52ef2008-10-18 19:39:29 -07002689/* Called from drm generic code, passed 'crtc' which
2690 * we use as a pipe index
2691 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002692static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002693{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002694 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002695 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002696
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002697 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002698 if (INTEL_INFO(dev)->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002699 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002700
Jesse Barnesf796cf82011-04-07 13:58:17 -07002701 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002702 PIPE_VBLANK_INTERRUPT_STATUS |
2703 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2705}
2706
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002707static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002708{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002710 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002711 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002712 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002713
2714 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002715 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002716 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2717}
2718
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002719static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2720{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002721 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002722 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002723
2724 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002725 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002726 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002727 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2728}
2729
Ben Widawskyabd58f02013-11-02 21:07:09 -07002730static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2731{
2732 struct drm_i915_private *dev_priv = dev->dev_private;
2733 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002734
2735 if (!i915_pipe_enabled(dev, pipe))
2736 return;
2737
2738 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002739 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2740 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2741 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002742 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2743}
2744
Chris Wilson893eead2010-10-27 14:44:35 +01002745static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002746ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002747{
Chris Wilson893eead2010-10-27 14:44:35 +01002748 return list_entry(ring->request_list.prev,
2749 struct drm_i915_gem_request, list)->seqno;
2750}
2751
Chris Wilson9107e9d2013-06-10 11:20:20 +01002752static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002753ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002754{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002755 return (list_empty(&ring->request_list) ||
2756 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002757}
2758
Daniel Vettera028c4b2014-03-15 00:08:56 +01002759static bool
2760ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2761{
2762 if (INTEL_INFO(dev)->gen >= 8) {
2763 /*
2764 * FIXME: gen8 semaphore support - currently we don't emit
2765 * semaphores on bdw anyway, but this needs to be addressed when
2766 * we merge that code.
2767 */
2768 return false;
2769 } else {
2770 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2771 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2772 MI_SEMAPHORE_REGISTER);
2773 }
2774}
2775
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002776static struct intel_engine_cs *
2777semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002778{
2779 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002780 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002781 int i;
2782
2783 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2784 /*
2785 * FIXME: gen8 semaphore support - currently we don't emit
2786 * semaphores on bdw anyway, but this needs to be addressed when
2787 * we merge that code.
2788 */
2789 return NULL;
2790 } else {
2791 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2792
2793 for_each_ring(signaller, dev_priv, i) {
2794 if(ring == signaller)
2795 continue;
2796
Ben Widawskyebc348b2014-04-29 14:52:28 -07002797 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002798 return signaller;
2799 }
2800 }
2801
2802 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2803 ring->id, ipehr);
2804
2805 return NULL;
2806}
2807
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808static struct intel_engine_cs *
2809semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002810{
2811 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002812 u32 cmd, ipehr, head;
2813 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002814
2815 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002816 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002817 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002818
Daniel Vetter88fe4292014-03-15 00:08:55 +01002819 /*
2820 * HEAD is likely pointing to the dword after the actual command,
2821 * so scan backwards until we find the MBOX. But limit it to just 3
2822 * dwords. Note that we don't care about ACTHD here since that might
2823 * point at at batch, and semaphores are always emitted into the
2824 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002825 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002826 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2827
2828 for (i = 4; i; --i) {
2829 /*
2830 * Be paranoid and presume the hw has gone off into the wild -
2831 * our ring is smaller than what the hardware (and hence
2832 * HEAD_ADDR) allows. Also handles wrap-around.
2833 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002834 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002835
2836 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002837 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002838 if (cmd == ipehr)
2839 break;
2840
Daniel Vetter88fe4292014-03-15 00:08:55 +01002841 head -= 4;
2842 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002843
Daniel Vetter88fe4292014-03-15 00:08:55 +01002844 if (!i)
2845 return NULL;
2846
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002847 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002848 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002849}
2850
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002851static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002852{
2853 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002854 struct intel_engine_cs *signaller;
Chris Wilson6274f212013-06-10 11:20:21 +01002855 u32 seqno, ctl;
2856
2857 ring->hangcheck.deadlock = true;
2858
2859 signaller = semaphore_waits_for(ring, &seqno);
2860 if (signaller == NULL || signaller->hangcheck.deadlock)
2861 return -1;
2862
2863 /* cursory check for an unkickable deadlock */
2864 ctl = I915_READ_CTL(signaller);
2865 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2866 return -1;
2867
2868 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2869}
2870
2871static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2872{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002873 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002874 int i;
2875
2876 for_each_ring(ring, dev_priv, i)
2877 ring->hangcheck.deadlock = false;
2878}
2879
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002880static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002881ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002882{
2883 struct drm_device *dev = ring->dev;
2884 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002885 u32 tmp;
2886
Chris Wilson6274f212013-06-10 11:20:21 +01002887 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002888 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002889
Chris Wilson9107e9d2013-06-10 11:20:20 +01002890 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002891 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002892
2893 /* Is the chip hanging on a WAIT_FOR_EVENT?
2894 * If so we can simply poke the RB_WAIT bit
2895 * and break the hang. This should work on
2896 * all but the second generation chipsets.
2897 */
2898 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002899 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002900 i915_handle_error(dev, false,
2901 "Kicking stuck wait on %s",
2902 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002903 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002904 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002905 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002906
Chris Wilson6274f212013-06-10 11:20:21 +01002907 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2908 switch (semaphore_passed(ring)) {
2909 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002910 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002911 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002912 i915_handle_error(dev, false,
2913 "Kicking stuck semaphore on %s",
2914 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002915 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002916 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002917 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002918 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002919 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002920 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002921
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002922 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002923}
2924
Ben Gamarif65d9422009-09-14 17:48:44 -04002925/**
2926 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002927 * batchbuffers in a long time. We keep track per ring seqno progress and
2928 * if there are no progress, hangcheck score for that ring is increased.
2929 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2930 * we kick the ring. If we see no progress on three subsequent calls
2931 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002932 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002933static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002934{
2935 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002936 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002937 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002938 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002939 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 bool stuck[I915_NUM_RINGS] = { 0 };
2941#define BUSY 1
2942#define KICK 5
2943#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002944
Jani Nikulad330a952014-01-21 11:24:25 +02002945 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002946 return;
2947
Chris Wilsonb4519512012-05-11 14:29:30 +01002948 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002949 u64 acthd;
2950 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002951 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002952
Chris Wilson6274f212013-06-10 11:20:21 +01002953 semaphore_clear_deadlocks(dev_priv);
2954
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002955 seqno = ring->get_seqno(ring, false);
2956 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002957
Chris Wilson9107e9d2013-06-10 11:20:20 +01002958 if (ring->hangcheck.seqno == seqno) {
2959 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002960 ring->hangcheck.action = HANGCHECK_IDLE;
2961
Chris Wilson9107e9d2013-06-10 11:20:20 +01002962 if (waitqueue_active(&ring->irq_queue)) {
2963 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002964 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002965 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2966 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2967 ring->name);
2968 else
2969 DRM_INFO("Fake missed irq on %s\n",
2970 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002971 wake_up_all(&ring->irq_queue);
2972 }
2973 /* Safeguard against driver failure */
2974 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002975 } else
2976 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002977 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002978 /* We always increment the hangcheck score
2979 * if the ring is busy and still processing
2980 * the same request, so that no single request
2981 * can run indefinitely (such as a chain of
2982 * batches). The only time we do not increment
2983 * the hangcheck score on this ring, if this
2984 * ring is in a legitimate wait for another
2985 * ring. In that case the waiting ring is a
2986 * victim and we want to be sure we catch the
2987 * right culprit. Then every time we do kick
2988 * the ring, add a small increment to the
2989 * score so that we can catch a batch that is
2990 * being repeatedly kicked and so responsible
2991 * for stalling the machine.
2992 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002993 ring->hangcheck.action = ring_stuck(ring,
2994 acthd);
2995
2996 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002997 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002998 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01002999 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003000 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003001 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003002 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003003 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003004 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003005 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003006 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003007 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003008 stuck[i] = true;
3009 break;
3010 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003011 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003012 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003013 ring->hangcheck.action = HANGCHECK_ACTIVE;
3014
Chris Wilson9107e9d2013-06-10 11:20:20 +01003015 /* Gradually reduce the count so that we catch DoS
3016 * attempts across multiple batches.
3017 */
3018 if (ring->hangcheck.score > 0)
3019 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003020 }
3021
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003022 ring->hangcheck.seqno = seqno;
3023 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003024 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003025 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003026
Mika Kuoppala92cab732013-05-24 17:16:07 +03003027 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003028 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003029 DRM_INFO("%s on %s\n",
3030 stuck[i] ? "stuck" : "no progress",
3031 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003032 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003033 }
3034 }
3035
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003036 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003037 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003038
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003039 if (busy_count)
3040 /* Reset timer case chip hangs without another request
3041 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003042 i915_queue_hangcheck(dev);
3043}
3044
3045void i915_queue_hangcheck(struct drm_device *dev)
3046{
3047 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003048 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003049 return;
3050
3051 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3052 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003053}
3054
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003055static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058
3059 if (HAS_PCH_NOP(dev))
3060 return;
3061
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003062 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003063
3064 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3065 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003066}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003067
Paulo Zanoni622364b2014-04-01 15:37:22 -03003068/*
3069 * SDEIER is also touched by the interrupt handler to work around missed PCH
3070 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3071 * instead we unconditionally enable all PCH interrupt sources here, but then
3072 * only unmask them as needed with SDEIMR.
3073 *
3074 * This function needs to be called before interrupts are enabled.
3075 */
3076static void ibx_irq_pre_postinstall(struct drm_device *dev)
3077{
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079
3080 if (HAS_PCH_NOP(dev))
3081 return;
3082
3083 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003084 I915_WRITE(SDEIER, 0xffffffff);
3085 POSTING_READ(SDEIER);
3086}
3087
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003088static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003089{
3090 struct drm_i915_private *dev_priv = dev->dev_private;
3091
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003092 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003093 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003094 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003095}
3096
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097/* drm_dma.h hooks
3098*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003099static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003100{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003101 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003102
Paulo Zanoni0c841212014-04-01 15:37:27 -03003103 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003104
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003105 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003106 if (IS_GEN7(dev))
3107 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003108
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003109 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003110
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003111 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003112}
3113
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003114static void valleyview_irq_preinstall(struct drm_device *dev)
3115{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003116 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003117 int pipe;
3118
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003119 /* VLV magic */
3120 I915_WRITE(VLV_IMR, 0);
3121 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3122 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3123 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3124
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125 /* and GT */
3126 I915_WRITE(GTIIR, I915_READ(GTIIR));
3127 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003128
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003129 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003130
3131 I915_WRITE(DPINVGTT, 0xff);
3132
3133 I915_WRITE(PORT_HOTPLUG_EN, 0);
3134 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3135 for_each_pipe(pipe)
3136 I915_WRITE(PIPESTAT(pipe), 0xffff);
3137 I915_WRITE(VLV_IIR, 0xffffffff);
3138 I915_WRITE(VLV_IMR, 0xffffffff);
3139 I915_WRITE(VLV_IER, 0x0);
3140 POSTING_READ(VLV_IER);
3141}
3142
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003143static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003144{
3145 struct drm_i915_private *dev_priv = dev->dev_private;
3146 int pipe;
3147
Ben Widawskyabd58f02013-11-02 21:07:09 -07003148 I915_WRITE(GEN8_MASTER_IRQ, 0);
3149 POSTING_READ(GEN8_MASTER_IRQ);
3150
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003151 GEN8_IRQ_RESET_NDX(GT, 0);
3152 GEN8_IRQ_RESET_NDX(GT, 1);
3153 GEN8_IRQ_RESET_NDX(GT, 2);
3154 GEN8_IRQ_RESET_NDX(GT, 3);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003155
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003156 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003157 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003158
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003159 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3160 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3161 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003162
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003163 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003164}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003165
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003166static void cherryview_irq_preinstall(struct drm_device *dev)
3167{
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 int pipe;
3170
3171 I915_WRITE(GEN8_MASTER_IRQ, 0);
3172 POSTING_READ(GEN8_MASTER_IRQ);
3173
3174 GEN8_IRQ_RESET_NDX(GT, 0);
3175 GEN8_IRQ_RESET_NDX(GT, 1);
3176 GEN8_IRQ_RESET_NDX(GT, 2);
3177 GEN8_IRQ_RESET_NDX(GT, 3);
3178
3179 GEN5_IRQ_RESET(GEN8_PCU_);
3180
3181 POSTING_READ(GEN8_PCU_IIR);
3182
3183 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3184
3185 I915_WRITE(PORT_HOTPLUG_EN, 0);
3186 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3187
3188 for_each_pipe(pipe)
3189 I915_WRITE(PIPESTAT(pipe), 0xffff);
3190
3191 I915_WRITE(VLV_IMR, 0xffffffff);
3192 I915_WRITE(VLV_IER, 0x0);
3193 I915_WRITE(VLV_IIR, 0xffffffff);
3194 POSTING_READ(VLV_IIR);
3195}
3196
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003197static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003198{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003199 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003200 struct drm_mode_config *mode_config = &dev->mode_config;
3201 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003202 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003203
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003204 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003205 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003206 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003207 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003208 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003209 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003210 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003211 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003212 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003213 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003214 }
3215
Daniel Vetterfee884e2013-07-04 23:35:21 +02003216 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003217
3218 /*
3219 * Enable digital hotplug on the PCH, and configure the DP short pulse
3220 * duration to 2ms (which is the minimum in the Display Port spec)
3221 *
3222 * This register is the same on all known PCH chips.
3223 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003224 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3225 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3226 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3227 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3228 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3229 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3230}
3231
Paulo Zanonid46da432013-02-08 17:35:15 -02003232static void ibx_irq_postinstall(struct drm_device *dev)
3233{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003234 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003235 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003236
Daniel Vetter692a04c2013-05-29 21:43:05 +02003237 if (HAS_PCH_NOP(dev))
3238 return;
3239
Paulo Zanoni105b1222014-04-01 15:37:17 -03003240 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003241 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003242 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003243 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003244
Paulo Zanoni337ba012014-04-01 15:37:16 -03003245 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003246 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003247}
3248
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003249static void gen5_gt_irq_postinstall(struct drm_device *dev)
3250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
3252 u32 pm_irqs, gt_irqs;
3253
3254 pm_irqs = gt_irqs = 0;
3255
3256 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003257 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003258 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003259 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3260 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003261 }
3262
3263 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3264 if (IS_GEN5(dev)) {
3265 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3266 ILK_BSD_USER_INTERRUPT;
3267 } else {
3268 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3269 }
3270
Paulo Zanoni35079892014-04-01 15:37:15 -03003271 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003272
3273 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303274 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003275
3276 if (HAS_VEBOX(dev))
3277 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3278
Paulo Zanoni605cd252013-08-06 18:57:15 -03003279 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003280 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003281 }
3282}
3283
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003284static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003285{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003286 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003287 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003288 u32 display_mask, extra_mask;
3289
3290 if (INTEL_INFO(dev)->gen >= 7) {
3291 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3292 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3293 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003294 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003295 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003296 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003297 } else {
3298 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3299 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003300 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003301 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3302 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003303 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3304 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003305 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003306
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003307 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003308
Paulo Zanoni0c841212014-04-01 15:37:27 -03003309 I915_WRITE(HWSTAM, 0xeffe);
3310
Paulo Zanoni622364b2014-04-01 15:37:22 -03003311 ibx_irq_pre_postinstall(dev);
3312
Paulo Zanoni35079892014-04-01 15:37:15 -03003313 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003314
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003315 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003316
Paulo Zanonid46da432013-02-08 17:35:15 -02003317 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003318
Jesse Barnesf97108d2010-01-29 11:27:07 -08003319 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003320 /* Enable PCU event interrupts
3321 *
3322 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003323 * setup is guaranteed to run in single-threaded context. But we
3324 * need it to make the assert_spin_locked happy. */
3325 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003326 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003327 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003328 }
3329
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003330 return 0;
3331}
3332
Imre Deakf8b79e52014-03-04 19:23:07 +02003333static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3334{
3335 u32 pipestat_mask;
3336 u32 iir_mask;
3337
3338 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3339 PIPE_FIFO_UNDERRUN_STATUS;
3340
3341 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3342 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3343 POSTING_READ(PIPESTAT(PIPE_A));
3344
3345 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3346 PIPE_CRC_DONE_INTERRUPT_STATUS;
3347
3348 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3349 PIPE_GMBUS_INTERRUPT_STATUS);
3350 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3351
3352 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3353 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3354 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3355 dev_priv->irq_mask &= ~iir_mask;
3356
3357 I915_WRITE(VLV_IIR, iir_mask);
3358 I915_WRITE(VLV_IIR, iir_mask);
3359 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3360 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3361 POSTING_READ(VLV_IER);
3362}
3363
3364static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3365{
3366 u32 pipestat_mask;
3367 u32 iir_mask;
3368
3369 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3370 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003371 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003372
3373 dev_priv->irq_mask |= iir_mask;
3374 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3375 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3376 I915_WRITE(VLV_IIR, iir_mask);
3377 I915_WRITE(VLV_IIR, iir_mask);
3378 POSTING_READ(VLV_IIR);
3379
3380 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3381 PIPE_CRC_DONE_INTERRUPT_STATUS;
3382
3383 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3384 PIPE_GMBUS_INTERRUPT_STATUS);
3385 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3386
3387 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3388 PIPE_FIFO_UNDERRUN_STATUS;
3389 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3390 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3391 POSTING_READ(PIPESTAT(PIPE_A));
3392}
3393
3394void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3395{
3396 assert_spin_locked(&dev_priv->irq_lock);
3397
3398 if (dev_priv->display_irqs_enabled)
3399 return;
3400
3401 dev_priv->display_irqs_enabled = true;
3402
3403 if (dev_priv->dev->irq_enabled)
3404 valleyview_display_irqs_install(dev_priv);
3405}
3406
3407void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3408{
3409 assert_spin_locked(&dev_priv->irq_lock);
3410
3411 if (!dev_priv->display_irqs_enabled)
3412 return;
3413
3414 dev_priv->display_irqs_enabled = false;
3415
3416 if (dev_priv->dev->irq_enabled)
3417 valleyview_display_irqs_uninstall(dev_priv);
3418}
3419
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003420static int valleyview_irq_postinstall(struct drm_device *dev)
3421{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003422 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003423 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003424
Imre Deakf8b79e52014-03-04 19:23:07 +02003425 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003426
Daniel Vetter20afbda2012-12-11 14:05:07 +01003427 I915_WRITE(PORT_HOTPLUG_EN, 0);
3428 POSTING_READ(PORT_HOTPLUG_EN);
3429
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003430 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003431 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003432 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003433 POSTING_READ(VLV_IER);
3434
Daniel Vetterb79480b2013-06-27 17:52:10 +02003435 /* Interrupt setup is already guaranteed to be single-threaded, this is
3436 * just to make the assert_spin_locked check happy. */
3437 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003438 if (dev_priv->display_irqs_enabled)
3439 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003440 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003441
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003442 I915_WRITE(VLV_IIR, 0xffffffff);
3443 I915_WRITE(VLV_IIR, 0xffffffff);
3444
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003445 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003446
3447 /* ack & enable invalid PTE error interrupts */
3448#if 0 /* FIXME: add support to irq handler for checking these bits */
3449 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3450 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3451#endif
3452
3453 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003454
3455 return 0;
3456}
3457
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3459{
3460 int i;
3461
3462 /* These are interrupts we'll toggle with the ring mask register */
3463 uint32_t gt_interrupts[] = {
3464 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3465 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3466 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3467 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3468 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3469 0,
3470 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3471 };
3472
Paulo Zanoni337ba012014-04-01 15:37:16 -03003473 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003474 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003475
3476 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003477}
3478
3479static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3480{
3481 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003482 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003483 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003484 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003485 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3486 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003488 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3489 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3490 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003491
Paulo Zanoni337ba012014-04-01 15:37:16 -03003492 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003493 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3494 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003495
Paulo Zanoni35079892014-04-01 15:37:15 -03003496 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003497}
3498
3499static int gen8_irq_postinstall(struct drm_device *dev)
3500{
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502
Paulo Zanoni622364b2014-04-01 15:37:22 -03003503 ibx_irq_pre_postinstall(dev);
3504
Ben Widawskyabd58f02013-11-02 21:07:09 -07003505 gen8_gt_irq_postinstall(dev_priv);
3506 gen8_de_irq_postinstall(dev_priv);
3507
3508 ibx_irq_postinstall(dev);
3509
3510 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3511 POSTING_READ(GEN8_MASTER_IRQ);
3512
3513 return 0;
3514}
3515
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003516static int cherryview_irq_postinstall(struct drm_device *dev)
3517{
3518 struct drm_i915_private *dev_priv = dev->dev_private;
3519 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3520 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003521 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003522 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3523 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3524 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003525 unsigned long irqflags;
3526 int pipe;
3527
3528 /*
3529 * Leave vblank interrupts masked initially. enable/disable will
3530 * toggle them based on usage.
3531 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003532 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003533
3534 for_each_pipe(pipe)
3535 I915_WRITE(PIPESTAT(pipe), 0xffff);
3536
3537 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003538 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003539 for_each_pipe(pipe)
3540 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3541 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3542
3543 I915_WRITE(VLV_IIR, 0xffffffff);
3544 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3545 I915_WRITE(VLV_IER, enable_mask);
3546
3547 gen8_gt_irq_postinstall(dev_priv);
3548
3549 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3550 POSTING_READ(GEN8_MASTER_IRQ);
3551
3552 return 0;
3553}
3554
Ben Widawskyabd58f02013-11-02 21:07:09 -07003555static void gen8_irq_uninstall(struct drm_device *dev)
3556{
3557 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003558
3559 if (!dev_priv)
3560 return;
3561
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003562 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003563
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003564 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003565}
3566
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003567static void valleyview_irq_uninstall(struct drm_device *dev)
3568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003569 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003570 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003571 int pipe;
3572
3573 if (!dev_priv)
3574 return;
3575
Imre Deak843d0e72014-04-14 20:24:23 +03003576 I915_WRITE(VLV_MASTER_IER, 0);
3577
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003578 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003579
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003580 for_each_pipe(pipe)
3581 I915_WRITE(PIPESTAT(pipe), 0xffff);
3582
3583 I915_WRITE(HWSTAM, 0xffffffff);
3584 I915_WRITE(PORT_HOTPLUG_EN, 0);
3585 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003586
3587 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3588 if (dev_priv->display_irqs_enabled)
3589 valleyview_display_irqs_uninstall(dev_priv);
3590 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3591
3592 dev_priv->irq_mask = 0;
3593
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003594 I915_WRITE(VLV_IIR, 0xffffffff);
3595 I915_WRITE(VLV_IMR, 0xffffffff);
3596 I915_WRITE(VLV_IER, 0x0);
3597 POSTING_READ(VLV_IER);
3598}
3599
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003600static void cherryview_irq_uninstall(struct drm_device *dev)
3601{
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603 int pipe;
3604
3605 if (!dev_priv)
3606 return;
3607
3608 I915_WRITE(GEN8_MASTER_IRQ, 0);
3609 POSTING_READ(GEN8_MASTER_IRQ);
3610
3611#define GEN8_IRQ_FINI_NDX(type, which) \
3612do { \
3613 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3614 I915_WRITE(GEN8_##type##_IER(which), 0); \
3615 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3616 POSTING_READ(GEN8_##type##_IIR(which)); \
3617 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3618} while (0)
3619
3620#define GEN8_IRQ_FINI(type) \
3621do { \
3622 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3623 I915_WRITE(GEN8_##type##_IER, 0); \
3624 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3625 POSTING_READ(GEN8_##type##_IIR); \
3626 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3627} while (0)
3628
3629 GEN8_IRQ_FINI_NDX(GT, 0);
3630 GEN8_IRQ_FINI_NDX(GT, 1);
3631 GEN8_IRQ_FINI_NDX(GT, 2);
3632 GEN8_IRQ_FINI_NDX(GT, 3);
3633
3634 GEN8_IRQ_FINI(PCU);
3635
3636#undef GEN8_IRQ_FINI
3637#undef GEN8_IRQ_FINI_NDX
3638
3639 I915_WRITE(PORT_HOTPLUG_EN, 0);
3640 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3641
3642 for_each_pipe(pipe)
3643 I915_WRITE(PIPESTAT(pipe), 0xffff);
3644
3645 I915_WRITE(VLV_IMR, 0xffffffff);
3646 I915_WRITE(VLV_IER, 0x0);
3647 I915_WRITE(VLV_IIR, 0xffffffff);
3648 POSTING_READ(VLV_IIR);
3649}
3650
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003651static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003652{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003654
3655 if (!dev_priv)
3656 return;
3657
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003658 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003659
Paulo Zanonibe30b292014-04-01 15:37:25 -03003660 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003661}
3662
Chris Wilsonc2798b12012-04-22 21:13:57 +01003663static void i8xx_irq_preinstall(struct drm_device * dev)
3664{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003665 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003666 int pipe;
3667
Chris Wilsonc2798b12012-04-22 21:13:57 +01003668 for_each_pipe(pipe)
3669 I915_WRITE(PIPESTAT(pipe), 0);
3670 I915_WRITE16(IMR, 0xffff);
3671 I915_WRITE16(IER, 0x0);
3672 POSTING_READ16(IER);
3673}
3674
3675static int i8xx_irq_postinstall(struct drm_device *dev)
3676{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003677 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003678 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003679
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 I915_WRITE16(EMR,
3681 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3682
3683 /* Unmask the interrupts that we always want on. */
3684 dev_priv->irq_mask =
3685 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3686 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3687 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3688 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3689 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3690 I915_WRITE16(IMR, dev_priv->irq_mask);
3691
3692 I915_WRITE16(IER,
3693 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3694 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3695 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3696 I915_USER_INTERRUPT);
3697 POSTING_READ16(IER);
3698
Daniel Vetter379ef822013-10-16 22:55:56 +02003699 /* Interrupt setup is already guaranteed to be single-threaded, this is
3700 * just to make the assert_spin_locked check happy. */
3701 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003702 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3703 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3705
Chris Wilsonc2798b12012-04-22 21:13:57 +01003706 return 0;
3707}
3708
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003709/*
3710 * Returns true when a page flip has completed.
3711 */
3712static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003713 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003714{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003715 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003716 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003717
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003718 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003719 return false;
3720
3721 if ((iir & flip_pending) == 0)
3722 return false;
3723
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003724 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003725
3726 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3727 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3728 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3729 * the flip is completed (no longer pending). Since this doesn't raise
3730 * an interrupt per se, we watch for the change at vblank.
3731 */
3732 if (I915_READ16(ISR) & flip_pending)
3733 return false;
3734
3735 intel_finish_page_flip(dev, pipe);
3736
3737 return true;
3738}
3739
Daniel Vetterff1f5252012-10-02 15:10:55 +02003740static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003741{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003742 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003743 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003744 u16 iir, new_iir;
3745 u32 pipe_stats[2];
3746 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003747 int pipe;
3748 u16 flip_mask =
3749 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3750 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3751
Chris Wilsonc2798b12012-04-22 21:13:57 +01003752 iir = I915_READ16(IIR);
3753 if (iir == 0)
3754 return IRQ_NONE;
3755
3756 while (iir & ~flip_mask) {
3757 /* Can't rely on pipestat interrupt bit in iir as it might
3758 * have been cleared after the pipestat interrupt was received.
3759 * It doesn't set the bit in iir again, but it still produces
3760 * interrupts (for non-MSI).
3761 */
3762 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3763 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003764 i915_handle_error(dev, false,
3765 "Command parser error, iir 0x%08x",
3766 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003767
3768 for_each_pipe(pipe) {
3769 int reg = PIPESTAT(pipe);
3770 pipe_stats[pipe] = I915_READ(reg);
3771
3772 /*
3773 * Clear the PIPE*STAT regs before the IIR
3774 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003775 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003776 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003777 }
3778 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3779
3780 I915_WRITE16(IIR, iir & ~flip_mask);
3781 new_iir = I915_READ16(IIR); /* Flush posted writes */
3782
Daniel Vetterd05c6172012-04-26 23:28:09 +02003783 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003784
3785 if (iir & I915_USER_INTERRUPT)
3786 notify_ring(dev, &dev_priv->ring[RCS]);
3787
Daniel Vetter4356d582013-10-16 22:55:55 +02003788 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003789 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003790 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003791 plane = !plane;
3792
Daniel Vetter4356d582013-10-16 22:55:55 +02003793 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003794 i8xx_handle_vblank(dev, plane, pipe, iir))
3795 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003796
Daniel Vetter4356d582013-10-16 22:55:55 +02003797 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003798 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003799
3800 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3801 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003802 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003803 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003804
3805 iir = new_iir;
3806 }
3807
3808 return IRQ_HANDLED;
3809}
3810
3811static void i8xx_irq_uninstall(struct drm_device * dev)
3812{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003813 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003814 int pipe;
3815
Chris Wilsonc2798b12012-04-22 21:13:57 +01003816 for_each_pipe(pipe) {
3817 /* Clear enable bits; then clear status bits */
3818 I915_WRITE(PIPESTAT(pipe), 0);
3819 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3820 }
3821 I915_WRITE16(IMR, 0xffff);
3822 I915_WRITE16(IER, 0x0);
3823 I915_WRITE16(IIR, I915_READ16(IIR));
3824}
3825
Chris Wilsona266c7d2012-04-24 22:59:44 +01003826static void i915_irq_preinstall(struct drm_device * dev)
3827{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003828 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829 int pipe;
3830
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831 if (I915_HAS_HOTPLUG(dev)) {
3832 I915_WRITE(PORT_HOTPLUG_EN, 0);
3833 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3834 }
3835
Chris Wilson00d98eb2012-04-24 22:59:48 +01003836 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837 for_each_pipe(pipe)
3838 I915_WRITE(PIPESTAT(pipe), 0);
3839 I915_WRITE(IMR, 0xffffffff);
3840 I915_WRITE(IER, 0x0);
3841 POSTING_READ(IER);
3842}
3843
3844static int i915_irq_postinstall(struct drm_device *dev)
3845{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003847 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003848 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849
Chris Wilson38bde182012-04-24 22:59:50 +01003850 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3851
3852 /* Unmask the interrupts that we always want on. */
3853 dev_priv->irq_mask =
3854 ~(I915_ASLE_INTERRUPT |
3855 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3856 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3857 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3858 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3859 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3860
3861 enable_mask =
3862 I915_ASLE_INTERRUPT |
3863 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3864 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3865 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3866 I915_USER_INTERRUPT;
3867
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003869 I915_WRITE(PORT_HOTPLUG_EN, 0);
3870 POSTING_READ(PORT_HOTPLUG_EN);
3871
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872 /* Enable in IER... */
3873 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3874 /* and unmask in IMR */
3875 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3876 }
3877
Chris Wilsona266c7d2012-04-24 22:59:44 +01003878 I915_WRITE(IMR, dev_priv->irq_mask);
3879 I915_WRITE(IER, enable_mask);
3880 POSTING_READ(IER);
3881
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003882 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003883
Daniel Vetter379ef822013-10-16 22:55:56 +02003884 /* Interrupt setup is already guaranteed to be single-threaded, this is
3885 * just to make the assert_spin_locked check happy. */
3886 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003887 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3888 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003889 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3890
Daniel Vetter20afbda2012-12-11 14:05:07 +01003891 return 0;
3892}
3893
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003894/*
3895 * Returns true when a page flip has completed.
3896 */
3897static bool i915_handle_vblank(struct drm_device *dev,
3898 int plane, int pipe, u32 iir)
3899{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003900 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003901 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3902
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003903 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003904 return false;
3905
3906 if ((iir & flip_pending) == 0)
3907 return false;
3908
3909 intel_prepare_page_flip(dev, plane);
3910
3911 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3912 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3913 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3914 * the flip is completed (no longer pending). Since this doesn't raise
3915 * an interrupt per se, we watch for the change at vblank.
3916 */
3917 if (I915_READ(ISR) & flip_pending)
3918 return false;
3919
3920 intel_finish_page_flip(dev, pipe);
3921
3922 return true;
3923}
3924
Daniel Vetterff1f5252012-10-02 15:10:55 +02003925static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003926{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003927 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003929 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003930 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003931 u32 flip_mask =
3932 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3933 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003934 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935
Chris Wilsona266c7d2012-04-24 22:59:44 +01003936 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003937 do {
3938 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003939 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940
3941 /* Can't rely on pipestat interrupt bit in iir as it might
3942 * have been cleared after the pipestat interrupt was received.
3943 * It doesn't set the bit in iir again, but it still produces
3944 * interrupts (for non-MSI).
3945 */
3946 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3947 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003948 i915_handle_error(dev, false,
3949 "Command parser error, iir 0x%08x",
3950 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951
3952 for_each_pipe(pipe) {
3953 int reg = PIPESTAT(pipe);
3954 pipe_stats[pipe] = I915_READ(reg);
3955
Chris Wilson38bde182012-04-24 22:59:50 +01003956 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003957 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003958 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003959 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003960 }
3961 }
3962 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3963
3964 if (!irq_received)
3965 break;
3966
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003968 if (I915_HAS_HOTPLUG(dev) &&
3969 iir & I915_DISPLAY_PORT_INTERRUPT)
3970 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971
Chris Wilson38bde182012-04-24 22:59:50 +01003972 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973 new_iir = I915_READ(IIR); /* Flush posted writes */
3974
Chris Wilsona266c7d2012-04-24 22:59:44 +01003975 if (iir & I915_USER_INTERRUPT)
3976 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003979 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003980 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003981 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003982
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003983 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3984 i915_handle_vblank(dev, plane, pipe, iir))
3985 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003986
3987 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3988 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003989
3990 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003991 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003992
3993 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3994 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003995 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 }
3997
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3999 intel_opregion_asle_intr(dev);
4000
4001 /* With MSI, interrupts are only generated when iir
4002 * transitions from zero to nonzero. If another bit got
4003 * set while we were handling the existing iir bits, then
4004 * we would never get another interrupt.
4005 *
4006 * This is fine on non-MSI as well, as if we hit this path
4007 * we avoid exiting the interrupt handler only to generate
4008 * another one.
4009 *
4010 * Note that for MSI this could cause a stray interrupt report
4011 * if an interrupt landed in the time between writing IIR and
4012 * the posting read. This should be rare enough to never
4013 * trigger the 99% of 100,000 interrupts test for disabling
4014 * stray interrupts.
4015 */
Chris Wilson38bde182012-04-24 22:59:50 +01004016 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004017 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004018 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019
Daniel Vetterd05c6172012-04-26 23:28:09 +02004020 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004021
Chris Wilsona266c7d2012-04-24 22:59:44 +01004022 return ret;
4023}
4024
4025static void i915_irq_uninstall(struct drm_device * dev)
4026{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004027 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004028 int pipe;
4029
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004030 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004031
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032 if (I915_HAS_HOTPLUG(dev)) {
4033 I915_WRITE(PORT_HOTPLUG_EN, 0);
4034 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4035 }
4036
Chris Wilson00d98eb2012-04-24 22:59:48 +01004037 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004038 for_each_pipe(pipe) {
4039 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004041 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4042 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043 I915_WRITE(IMR, 0xffffffff);
4044 I915_WRITE(IER, 0x0);
4045
Chris Wilsona266c7d2012-04-24 22:59:44 +01004046 I915_WRITE(IIR, I915_READ(IIR));
4047}
4048
4049static void i965_irq_preinstall(struct drm_device * dev)
4050{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004051 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 int pipe;
4053
Chris Wilsonadca4732012-05-11 18:01:31 +01004054 I915_WRITE(PORT_HOTPLUG_EN, 0);
4055 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056
4057 I915_WRITE(HWSTAM, 0xeffe);
4058 for_each_pipe(pipe)
4059 I915_WRITE(PIPESTAT(pipe), 0);
4060 I915_WRITE(IMR, 0xffffffff);
4061 I915_WRITE(IER, 0x0);
4062 POSTING_READ(IER);
4063}
4064
4065static int i965_irq_postinstall(struct drm_device *dev)
4066{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004067 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004068 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004070 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004073 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004074 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004075 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4076 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4077 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4078 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4079 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4080
4081 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004082 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4083 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004084 enable_mask |= I915_USER_INTERRUPT;
4085
4086 if (IS_G4X(dev))
4087 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088
Daniel Vetterb79480b2013-06-27 17:52:10 +02004089 /* Interrupt setup is already guaranteed to be single-threaded, this is
4090 * just to make the assert_spin_locked check happy. */
4091 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004092 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4093 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4094 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004095 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004096
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 /*
4098 * Enable some error detection, note the instruction error mask
4099 * bit is reserved, so we leave it masked.
4100 */
4101 if (IS_G4X(dev)) {
4102 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4103 GM45_ERROR_MEM_PRIV |
4104 GM45_ERROR_CP_PRIV |
4105 I915_ERROR_MEMORY_REFRESH);
4106 } else {
4107 error_mask = ~(I915_ERROR_PAGE_TABLE |
4108 I915_ERROR_MEMORY_REFRESH);
4109 }
4110 I915_WRITE(EMR, error_mask);
4111
4112 I915_WRITE(IMR, dev_priv->irq_mask);
4113 I915_WRITE(IER, enable_mask);
4114 POSTING_READ(IER);
4115
Daniel Vetter20afbda2012-12-11 14:05:07 +01004116 I915_WRITE(PORT_HOTPLUG_EN, 0);
4117 POSTING_READ(PORT_HOTPLUG_EN);
4118
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004119 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004120
4121 return 0;
4122}
4123
Egbert Eichbac56d52013-02-25 12:06:51 -05004124static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004125{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004126 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004127 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004128 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004129 u32 hotplug_en;
4130
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004131 assert_spin_locked(&dev_priv->irq_lock);
4132
Egbert Eichbac56d52013-02-25 12:06:51 -05004133 if (I915_HAS_HOTPLUG(dev)) {
4134 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4135 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4136 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004137 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004138 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4139 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4140 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004141 /* Programming the CRT detection parameters tends
4142 to generate a spurious hotplug event about three
4143 seconds later. So just do it once.
4144 */
4145 if (IS_G4X(dev))
4146 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004147 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004148 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149
Egbert Eichbac56d52013-02-25 12:06:51 -05004150 /* Ignore TV since it's buggy */
4151 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4152 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153}
4154
Daniel Vetterff1f5252012-10-02 15:10:55 +02004155static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004157 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004158 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004159 u32 iir, new_iir;
4160 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004163 u32 flip_mask =
4164 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4165 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167 iir = I915_READ(IIR);
4168
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004170 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004171 bool blc_event = false;
4172
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 /* Can't rely on pipestat interrupt bit in iir as it might
4174 * have been cleared after the pipestat interrupt was received.
4175 * It doesn't set the bit in iir again, but it still produces
4176 * interrupts (for non-MSI).
4177 */
4178 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4179 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004180 i915_handle_error(dev, false,
4181 "Command parser error, iir 0x%08x",
4182 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183
4184 for_each_pipe(pipe) {
4185 int reg = PIPESTAT(pipe);
4186 pipe_stats[pipe] = I915_READ(reg);
4187
4188 /*
4189 * Clear the PIPE*STAT regs before the IIR
4190 */
4191 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004193 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 }
4195 }
4196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4197
4198 if (!irq_received)
4199 break;
4200
4201 ret = IRQ_HANDLED;
4202
4203 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004204 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4205 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004207 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208 new_iir = I915_READ(IIR); /* Flush posted writes */
4209
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 if (iir & I915_USER_INTERRUPT)
4211 notify_ring(dev, &dev_priv->ring[RCS]);
4212 if (iir & I915_BSD_USER_INTERRUPT)
4213 notify_ring(dev, &dev_priv->ring[VCS]);
4214
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004216 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004217 i915_handle_vblank(dev, pipe, pipe, iir))
4218 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219
4220 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4221 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004222
4223 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004224 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004225
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004226 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4227 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004228 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004229 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230
4231 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4232 intel_opregion_asle_intr(dev);
4233
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004234 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4235 gmbus_irq_handler(dev);
4236
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237 /* With MSI, interrupts are only generated when iir
4238 * transitions from zero to nonzero. If another bit got
4239 * set while we were handling the existing iir bits, then
4240 * we would never get another interrupt.
4241 *
4242 * This is fine on non-MSI as well, as if we hit this path
4243 * we avoid exiting the interrupt handler only to generate
4244 * another one.
4245 *
4246 * Note that for MSI this could cause a stray interrupt report
4247 * if an interrupt landed in the time between writing IIR and
4248 * the posting read. This should be rare enough to never
4249 * trigger the 99% of 100,000 interrupts test for disabling
4250 * stray interrupts.
4251 */
4252 iir = new_iir;
4253 }
4254
Daniel Vetterd05c6172012-04-26 23:28:09 +02004255 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004256
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257 return ret;
4258}
4259
4260static void i965_irq_uninstall(struct drm_device * dev)
4261{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004262 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263 int pipe;
4264
4265 if (!dev_priv)
4266 return;
4267
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004268 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004269
Chris Wilsonadca4732012-05-11 18:01:31 +01004270 I915_WRITE(PORT_HOTPLUG_EN, 0);
4271 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272
4273 I915_WRITE(HWSTAM, 0xffffffff);
4274 for_each_pipe(pipe)
4275 I915_WRITE(PIPESTAT(pipe), 0);
4276 I915_WRITE(IMR, 0xffffffff);
4277 I915_WRITE(IER, 0x0);
4278
4279 for_each_pipe(pipe)
4280 I915_WRITE(PIPESTAT(pipe),
4281 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4282 I915_WRITE(IIR, I915_READ(IIR));
4283}
4284
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004285static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004286{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004287 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004288 struct drm_device *dev = dev_priv->dev;
4289 struct drm_mode_config *mode_config = &dev->mode_config;
4290 unsigned long irqflags;
4291 int i;
4292
4293 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4294 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4295 struct drm_connector *connector;
4296
4297 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4298 continue;
4299
4300 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4301
4302 list_for_each_entry(connector, &mode_config->connector_list, head) {
4303 struct intel_connector *intel_connector = to_intel_connector(connector);
4304
4305 if (intel_connector->encoder->hpd_pin == i) {
4306 if (connector->polled != intel_connector->polled)
4307 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004308 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004309 connector->polled = intel_connector->polled;
4310 if (!connector->polled)
4311 connector->polled = DRM_CONNECTOR_POLL_HPD;
4312 }
4313 }
4314 }
4315 if (dev_priv->display.hpd_irq_setup)
4316 dev_priv->display.hpd_irq_setup(dev);
4317 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4318}
4319
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004320void intel_irq_init(struct drm_device *dev)
4321{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004322 struct drm_i915_private *dev_priv = dev->dev_private;
4323
4324 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004325 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004326 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004327 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004328
Deepak Sa6706b42014-03-15 20:23:22 +05304329 /* Let's track the enabled rps events */
4330 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4331
Daniel Vetter99584db2012-11-14 17:14:04 +01004332 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4333 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004334 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004335 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004336 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004337
Tomas Janousek97a19a22012-12-08 13:48:13 +01004338 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004339
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004340 if (IS_GEN2(dev)) {
4341 dev->max_vblank_count = 0;
4342 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4343 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004344 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4345 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004346 } else {
4347 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4348 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004349 }
4350
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004351 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004352 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004353 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4354 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004355
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004356 if (IS_CHERRYVIEW(dev)) {
4357 dev->driver->irq_handler = cherryview_irq_handler;
4358 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4359 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4360 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4361 dev->driver->enable_vblank = valleyview_enable_vblank;
4362 dev->driver->disable_vblank = valleyview_disable_vblank;
4363 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4364 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004365 dev->driver->irq_handler = valleyview_irq_handler;
4366 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4367 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4368 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4369 dev->driver->enable_vblank = valleyview_enable_vblank;
4370 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004371 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004372 } else if (IS_GEN8(dev)) {
4373 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004374 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004375 dev->driver->irq_postinstall = gen8_irq_postinstall;
4376 dev->driver->irq_uninstall = gen8_irq_uninstall;
4377 dev->driver->enable_vblank = gen8_enable_vblank;
4378 dev->driver->disable_vblank = gen8_disable_vblank;
4379 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004380 } else if (HAS_PCH_SPLIT(dev)) {
4381 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004382 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004383 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4384 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4385 dev->driver->enable_vblank = ironlake_enable_vblank;
4386 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004387 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004388 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004389 if (INTEL_INFO(dev)->gen == 2) {
4390 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4391 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4392 dev->driver->irq_handler = i8xx_irq_handler;
4393 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004394 } else if (INTEL_INFO(dev)->gen == 3) {
4395 dev->driver->irq_preinstall = i915_irq_preinstall;
4396 dev->driver->irq_postinstall = i915_irq_postinstall;
4397 dev->driver->irq_uninstall = i915_irq_uninstall;
4398 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004399 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004400 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004401 dev->driver->irq_preinstall = i965_irq_preinstall;
4402 dev->driver->irq_postinstall = i965_irq_postinstall;
4403 dev->driver->irq_uninstall = i965_irq_uninstall;
4404 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004405 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004406 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004407 dev->driver->enable_vblank = i915_enable_vblank;
4408 dev->driver->disable_vblank = i915_disable_vblank;
4409 }
4410}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004411
4412void intel_hpd_init(struct drm_device *dev)
4413{
4414 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004415 struct drm_mode_config *mode_config = &dev->mode_config;
4416 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004417 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004418 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004419
Egbert Eich821450c2013-04-16 13:36:55 +02004420 for (i = 1; i < HPD_NUM_PINS; i++) {
4421 dev_priv->hpd_stats[i].hpd_cnt = 0;
4422 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4423 }
4424 list_for_each_entry(connector, &mode_config->connector_list, head) {
4425 struct intel_connector *intel_connector = to_intel_connector(connector);
4426 connector->polled = intel_connector->polled;
4427 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4428 connector->polled = DRM_CONNECTOR_POLL_HPD;
4429 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004430
4431 /* Interrupt setup is already guaranteed to be single-threaded, this is
4432 * just to make the assert_spin_locked checks happy. */
4433 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004434 if (dev_priv->display.hpd_irq_setup)
4435 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004436 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004437}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004438
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004439/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004440void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004441{
4442 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004443
Paulo Zanoni730488b2014-03-07 20:12:32 -03004444 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004445 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004446}
4447
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004448/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004449void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004450{
4451 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004452
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004453 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004454 dev->driver->irq_preinstall(dev);
4455 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004456}