blob: a1110fb7e583b66544801e389cd7d2cbbb7813c4 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
Eric Anholt5a125c32008-10-22 21:40:13 -0700163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
Chris Wilson6299f992010-11-24 12:23:44 +0000171 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700173 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800174 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700175 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700178 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184static int
185i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100186{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
188 char *vaddr = obj->phys_handle->vaddr;
189 struct sg_table *st;
190 struct scatterlist *sg;
191 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100192
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
194 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100195
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
197 struct page *page;
198 char *src;
199
200 page = shmem_read_mapping_page(mapping, i);
201 if (IS_ERR(page))
202 return PTR_ERR(page);
203
204 src = kmap_atomic(page);
205 memcpy(vaddr, src, PAGE_SIZE);
206 drm_clflush_virt_range(vaddr, PAGE_SIZE);
207 kunmap_atomic(src);
208
209 page_cache_release(page);
210 vaddr += PAGE_SIZE;
211 }
212
213 i915_gem_chipset_flush(obj->base.dev);
214
215 st = kmalloc(sizeof(*st), GFP_KERNEL);
216 if (st == NULL)
217 return -ENOMEM;
218
219 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
220 kfree(st);
221 return -ENOMEM;
222 }
223
224 sg = st->sgl;
225 sg->offset = 0;
226 sg->length = obj->base.size;
227
228 sg_dma_address(sg) = obj->phys_handle->busaddr;
229 sg_dma_len(sg) = obj->base.size;
230
231 obj->pages = st;
232 obj->has_dma_mapping = true;
233 return 0;
234}
235
236static void
237i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
238{
239 int ret;
240
241 BUG_ON(obj->madv == __I915_MADV_PURGED);
242
243 ret = i915_gem_object_set_to_cpu_domain(obj, true);
244 if (ret) {
245 /* In the event of a disaster, abandon all caches and
246 * hope for the best.
247 */
248 WARN_ON(ret != -EIO);
249 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
250 }
251
252 if (obj->madv == I915_MADV_DONTNEED)
253 obj->dirty = 0;
254
255 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100256 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800257 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100258 int i;
259
260 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800261 struct page *page;
262 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100263
Chris Wilson6a2c4232014-11-04 04:51:40 -0800264 page = shmem_read_mapping_page(mapping, i);
265 if (IS_ERR(page))
266 continue;
267
268 dst = kmap_atomic(page);
269 drm_clflush_virt_range(vaddr, PAGE_SIZE);
270 memcpy(dst, vaddr, PAGE_SIZE);
271 kunmap_atomic(dst);
272
273 set_page_dirty(page);
274 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100275 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100277 vaddr += PAGE_SIZE;
278 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100280 }
281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 sg_free_table(obj->pages);
283 kfree(obj->pages);
284
285 obj->has_dma_mapping = false;
286}
287
288static void
289i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
290{
291 drm_pci_free(obj->base.dev, obj->phys_handle);
292}
293
294static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
295 .get_pages = i915_gem_object_get_pages_phys,
296 .put_pages = i915_gem_object_put_pages_phys,
297 .release = i915_gem_object_release_phys,
298};
299
300static int
301drop_pages(struct drm_i915_gem_object *obj)
302{
303 struct i915_vma *vma, *next;
304 int ret;
305
306 drm_gem_object_reference(&obj->base);
307 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
308 if (i915_vma_unbind(vma))
309 break;
310
311 ret = i915_gem_object_put_pages(obj);
312 drm_gem_object_unreference(&obj->base);
313
314 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100315}
316
317int
318i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
319 int align)
320{
321 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800322 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100323
324 if (obj->phys_handle) {
325 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
326 return -EBUSY;
327
328 return 0;
329 }
330
331 if (obj->madv != I915_MADV_WILLNEED)
332 return -EFAULT;
333
334 if (obj->base.filp == NULL)
335 return -EINVAL;
336
Chris Wilson6a2c4232014-11-04 04:51:40 -0800337 ret = drop_pages(obj);
338 if (ret)
339 return ret;
340
Chris Wilson00731152014-05-21 12:42:56 +0100341 /* create a new object */
342 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
343 if (!phys)
344 return -ENOMEM;
345
Chris Wilson00731152014-05-21 12:42:56 +0100346 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800347 obj->ops = &i915_gem_phys_ops;
348
349 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100350}
351
352static int
353i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
354 struct drm_i915_gem_pwrite *args,
355 struct drm_file *file_priv)
356{
357 struct drm_device *dev = obj->base.dev;
358 void *vaddr = obj->phys_handle->vaddr + args->offset;
359 char __user *user_data = to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800360 int ret;
361
362 /* We manually control the domain here and pretend that it
363 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
364 */
365 ret = i915_gem_object_wait_rendering(obj, false);
366 if (ret)
367 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100368
369 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
370 unsigned long unwritten;
371
372 /* The physical object once assigned is fixed for the lifetime
373 * of the obj, so we can safely drop the lock and continue
374 * to access vaddr.
375 */
376 mutex_unlock(&dev->struct_mutex);
377 unwritten = copy_from_user(vaddr, user_data, args->size);
378 mutex_lock(&dev->struct_mutex);
379 if (unwritten)
380 return -EFAULT;
381 }
382
Chris Wilson6a2c4232014-11-04 04:51:40 -0800383 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100384 i915_gem_chipset_flush(dev);
385 return 0;
386}
387
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388void *i915_gem_object_alloc(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700391 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000392}
393
394void i915_gem_object_free(struct drm_i915_gem_object *obj)
395{
396 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
397 kmem_cache_free(dev_priv->slab, obj);
398}
399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400static int
401i915_gem_create(struct drm_file *file,
402 struct drm_device *dev,
403 uint64_t size,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100404 bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700406{
Chris Wilson05394f32010-11-08 19:18:58 +0000407 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300408 int ret;
409 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
Dave Airlieff72145b2011-02-07 12:16:14 +1000411 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200412 if (size == 0)
413 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700414
415 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000416 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700417 if (obj == NULL)
418 return -ENOMEM;
419
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100420 obj->base.dumb = dumb;
Chris Wilson05394f32010-11-08 19:18:58 +0000421 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100422 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200423 drm_gem_object_unreference_unlocked(&obj->base);
424 if (ret)
425 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100426
Dave Airlieff72145b2011-02-07 12:16:14 +1000427 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700428 return 0;
429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431int
432i915_gem_dumb_create(struct drm_file *file,
433 struct drm_device *dev,
434 struct drm_mode_create_dumb *args)
435{
436 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300437 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000438 args->size = args->pitch * args->height;
439 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100440 args->size, true, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000441}
442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443/**
444 * Creates a new mm object and returns a handle to it.
445 */
446int
447i915_gem_create_ioctl(struct drm_device *dev, void *data,
448 struct drm_file *file)
449{
450 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200451
Dave Airlieff72145b2011-02-07 12:16:14 +1000452 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100453 args->size, false, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000454}
455
Daniel Vetter8c599672011-12-14 13:57:31 +0100456static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100457__copy_to_user_swizzled(char __user *cpu_vaddr,
458 const char *gpu_vaddr, int gpu_offset,
459 int length)
460{
461 int ret, cpu_offset = 0;
462
463 while (length > 0) {
464 int cacheline_end = ALIGN(gpu_offset + 1, 64);
465 int this_length = min(cacheline_end - gpu_offset, length);
466 int swizzled_gpu_offset = gpu_offset ^ 64;
467
468 ret = __copy_to_user(cpu_vaddr + cpu_offset,
469 gpu_vaddr + swizzled_gpu_offset,
470 this_length);
471 if (ret)
472 return ret + length;
473
474 cpu_offset += this_length;
475 gpu_offset += this_length;
476 length -= this_length;
477 }
478
479 return 0;
480}
481
482static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700483__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
484 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100485 int length)
486{
487 int ret, cpu_offset = 0;
488
489 while (length > 0) {
490 int cacheline_end = ALIGN(gpu_offset + 1, 64);
491 int this_length = min(cacheline_end - gpu_offset, length);
492 int swizzled_gpu_offset = gpu_offset ^ 64;
493
494 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
495 cpu_vaddr + cpu_offset,
496 this_length);
497 if (ret)
498 return ret + length;
499
500 cpu_offset += this_length;
501 gpu_offset += this_length;
502 length -= this_length;
503 }
504
505 return 0;
506}
507
Brad Volkin4c914c02014-02-18 10:15:45 -0800508/*
509 * Pins the specified object's pages and synchronizes the object with
510 * GPU accesses. Sets needs_clflush to non-zero if the caller should
511 * flush the object from the CPU cache.
512 */
513int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
514 int *needs_clflush)
515{
516 int ret;
517
518 *needs_clflush = 0;
519
520 if (!obj->base.filp)
521 return -EINVAL;
522
523 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
524 /* If we're not in the cpu read domain, set ourself into the gtt
525 * read domain and manually flush cachelines (if required). This
526 * optimizes for the case when the gpu will dirty the data
527 * anyway again before the next pread happens. */
528 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
529 obj->cache_level);
530 ret = i915_gem_object_wait_rendering(obj, true);
531 if (ret)
532 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000533
534 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800535 }
536
537 ret = i915_gem_object_get_pages(obj);
538 if (ret)
539 return ret;
540
541 i915_gem_object_pin_pages(obj);
542
543 return ret;
544}
545
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546/* Per-page copy function for the shmem pread fastpath.
547 * Flushes invalid cachelines before reading the target if
548 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700549static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200550shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
551 char __user *user_data,
552 bool page_do_bit17_swizzling, bool needs_clflush)
553{
554 char *vaddr;
555 int ret;
556
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200557 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558 return -EINVAL;
559
560 vaddr = kmap_atomic(page);
561 if (needs_clflush)
562 drm_clflush_virt_range(vaddr + shmem_page_offset,
563 page_length);
564 ret = __copy_to_user_inatomic(user_data,
565 vaddr + shmem_page_offset,
566 page_length);
567 kunmap_atomic(vaddr);
568
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100569 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200570}
571
Daniel Vetter23c18c72012-03-25 19:47:42 +0200572static void
573shmem_clflush_swizzled_range(char *addr, unsigned long length,
574 bool swizzled)
575{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200576 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200577 unsigned long start = (unsigned long) addr;
578 unsigned long end = (unsigned long) addr + length;
579
580 /* For swizzling simply ensure that we always flush both
581 * channels. Lame, but simple and it works. Swizzled
582 * pwrite/pread is far from a hotpath - current userspace
583 * doesn't use it at all. */
584 start = round_down(start, 128);
585 end = round_up(end, 128);
586
587 drm_clflush_virt_range((void *)start, end - start);
588 } else {
589 drm_clflush_virt_range(addr, length);
590 }
591
592}
593
Daniel Vetterd174bd62012-03-25 19:47:40 +0200594/* Only difference to the fast-path function is that this can handle bit17
595 * and uses non-atomic copy and kmap functions. */
596static int
597shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
598 char __user *user_data,
599 bool page_do_bit17_swizzling, bool needs_clflush)
600{
601 char *vaddr;
602 int ret;
603
604 vaddr = kmap(page);
605 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200606 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
607 page_length,
608 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609
610 if (page_do_bit17_swizzling)
611 ret = __copy_to_user_swizzled(user_data,
612 vaddr, shmem_page_offset,
613 page_length);
614 else
615 ret = __copy_to_user(user_data,
616 vaddr + shmem_page_offset,
617 page_length);
618 kunmap(page);
619
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100620 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200621}
622
Eric Anholteb014592009-03-10 11:44:52 -0700623static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200624i915_gem_shmem_pread(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_pread *args,
627 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700628{
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700630 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100632 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100633 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200634 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200635 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200636 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700637
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200638 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700639 remain = args->size;
640
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700642
Brad Volkin4c914c02014-02-18 10:15:45 -0800643 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100644 if (ret)
645 return ret;
646
Eric Anholteb014592009-03-10 11:44:52 -0700647 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100648
Imre Deak67d5a502013-02-18 19:28:02 +0200649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
650 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200651 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100652
653 if (remain <= 0)
654 break;
655
Eric Anholteb014592009-03-10 11:44:52 -0700656 /* Operation in this page
657 *
Eric Anholteb014592009-03-10 11:44:52 -0700658 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700659 * page_length = bytes to copy for this page
660 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100661 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700662 page_length = remain;
663 if ((shmem_page_offset + page_length) > PAGE_SIZE)
664 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700665
Daniel Vetter8461d222011-12-14 13:57:32 +0100666 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
667 (page_to_phys(page) & (1 << 17)) != 0;
668
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
670 user_data, page_do_bit17_swizzling,
671 needs_clflush);
672 if (ret == 0)
673 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700674
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200675 mutex_unlock(&dev->struct_mutex);
676
Jani Nikulad330a952014-01-21 11:24:25 +0200677 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200678 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200679 /* Userspace is tricking us, but we've already clobbered
680 * its pages with the prefault and promised to write the
681 * data up to the first fault. Hence ignore any errors
682 * and just continue. */
683 (void)ret;
684 prefaulted = 1;
685 }
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
688 user_data, page_do_bit17_swizzling,
689 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700690
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200691 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100692
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100693 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100694 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100695
Chris Wilson17793c92014-03-07 08:30:36 +0000696next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700697 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100698 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700699 offset += page_length;
700 }
701
Chris Wilson4f27b752010-10-14 15:26:45 +0100702out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100703 i915_gem_object_unpin_pages(obj);
704
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
706}
707
Eric Anholt673a3942008-07-30 12:06:12 -0700708/**
709 * Reads data from the object referenced by handle.
710 *
711 * On error, the contents of *data are undefined.
712 */
713int
714i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000715 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700716{
717 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000718 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100719 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson51311d02010-11-17 09:10:42 +0000721 if (args->size == 0)
722 return 0;
723
724 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200725 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000726 args->size))
727 return -EFAULT;
728
Chris Wilson4f27b752010-10-14 15:26:45 +0100729 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Chris Wilson05394f32010-11-08 19:18:58 +0000733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000734 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100735 ret = -ENOENT;
736 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100737 }
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Chris Wilson7dcd2492010-09-26 20:21:44 +0100739 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000740 if (args->offset > obj->base.size ||
741 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100742 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100743 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100744 }
745
Daniel Vetter1286ff72012-05-10 15:25:09 +0200746 /* prime objects have no backing filp to GEM pread/pwrite
747 * pages from.
748 */
749 if (!obj->base.filp) {
750 ret = -EINVAL;
751 goto out;
752 }
753
Chris Wilsondb53a302011-02-03 11:57:46 +0000754 trace_i915_gem_object_pread(obj, args->offset, args->size);
755
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200756 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700757
Chris Wilson35b62a82010-09-26 20:23:38 +0100758out:
Chris Wilson05394f32010-11-08 19:18:58 +0000759 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100760unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100761 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700762 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700763}
764
Keith Packard0839ccb2008-10-30 19:38:48 -0700765/* This is the fast write path which cannot handle
766 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700767 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700768
Keith Packard0839ccb2008-10-30 19:38:48 -0700769static inline int
770fast_user_write(struct io_mapping *mapping,
771 loff_t page_base, int page_offset,
772 char __user *user_data,
773 int length)
774{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700775 void __iomem *vaddr_atomic;
776 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 unsigned long unwritten;
778
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700779 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700780 /* We can use the cpu mem copy function because this is X86. */
781 vaddr = (void __force*)vaddr_atomic + page_offset;
782 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700784 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100785 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786}
787
Eric Anholt3de09aa2009-03-09 09:42:23 -0700788/**
789 * This is the fast pwrite path, where we copy the data directly from the
790 * user into the GTT, uncached.
791 */
Eric Anholt673a3942008-07-30 12:06:12 -0700792static int
Chris Wilson05394f32010-11-08 19:18:58 +0000793i915_gem_gtt_pwrite_fast(struct drm_device *dev,
794 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000796 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700797{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700799 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700800 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700801 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200802 int page_offset, page_length, ret;
803
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100804 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200805 if (ret)
806 goto out;
807
808 ret = i915_gem_object_set_to_gtt_domain(obj, true);
809 if (ret)
810 goto out_unpin;
811
812 ret = i915_gem_object_put_fence(obj);
813 if (ret)
814 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200816 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700817 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700819 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700820
821 while (remain > 0) {
822 /* Operation in this page
823 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 * page_base = page offset within aperture
825 * page_offset = offset within page
826 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700827 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100828 page_base = offset & PAGE_MASK;
829 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700830 page_length = remain;
831 if ((page_offset + remain) > PAGE_SIZE)
832 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700835 * source page isn't available. Return the error and we'll
836 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700837 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800838 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839 page_offset, user_data, page_length)) {
840 ret = -EFAULT;
841 goto out_unpin;
842 }
Eric Anholt673a3942008-07-30 12:06:12 -0700843
Keith Packard0839ccb2008-10-30 19:38:48 -0700844 remain -= page_length;
845 user_data += page_length;
846 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700847 }
Eric Anholt673a3942008-07-30 12:06:12 -0700848
Daniel Vetter935aaa62012-03-25 19:47:35 +0200849out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800850 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200851out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
Daniel Vetterd174bd62012-03-25 19:47:40 +0200855/* Per-page copy function for the shmem pwrite fastpath.
856 * Flushes invalid cachelines before writing to the target if
857 * needs_clflush_before is set and flushes out any written cachelines after
858 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700859static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
861 char __user *user_data,
862 bool page_do_bit17_swizzling,
863 bool needs_clflush_before,
864 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700867 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700868
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap_atomic(page);
873 if (needs_clflush_before)
874 drm_clflush_virt_range(vaddr + shmem_page_offset,
875 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000876 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
877 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878 if (needs_clflush_after)
879 drm_clflush_virt_range(vaddr + shmem_page_offset,
880 page_length);
881 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700882
Chris Wilson755d2212012-09-04 21:02:55 +0100883 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700888static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
890 char __user *user_data,
891 bool page_do_bit17_swizzling,
892 bool needs_clflush_before,
893 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700894{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 char *vaddr;
896 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700897
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200899 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200900 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
901 page_length,
902 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 if (page_do_bit17_swizzling)
904 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100905 user_data,
906 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 else
908 ret = __copy_from_user(vaddr + shmem_page_offset,
909 user_data,
910 page_length);
911 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200912 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
913 page_length,
914 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson755d2212012-09-04 21:02:55 +0100917 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700918}
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920static int
Daniel Vettere244a442012-03-25 19:47:28 +0200921i915_gem_shmem_pwrite(struct drm_device *dev,
922 struct drm_i915_gem_object *obj,
923 struct drm_i915_gem_pwrite *args,
924 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700925{
Eric Anholt40123c12009-03-09 13:42:30 -0700926 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100927 loff_t offset;
928 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100929 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100930 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200931 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200932 int needs_clflush_after = 0;
933 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200934 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700935
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200936 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700937 remain = args->size;
938
Daniel Vetter8c599672011-12-14 13:57:31 +0100939 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700940
Daniel Vetter58642882012-03-25 19:47:37 +0200941 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
942 /* If we're not in the cpu write domain, set ourself into the gtt
943 * write domain and manually flush cachelines (if required). This
944 * optimizes for the case when the gpu will use the data
945 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100946 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700947 ret = i915_gem_object_wait_rendering(obj, false);
948 if (ret)
949 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000950
951 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200952 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100953 /* Same trick applies to invalidate partially written cachelines read
954 * before writing. */
955 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
956 needs_clflush_before =
957 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200958
Chris Wilson755d2212012-09-04 21:02:55 +0100959 ret = i915_gem_object_get_pages(obj);
960 if (ret)
961 return ret;
962
963 i915_gem_object_pin_pages(obj);
964
Eric Anholt40123c12009-03-09 13:42:30 -0700965 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700967
Imre Deak67d5a502013-02-18 19:28:02 +0200968 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
969 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200970 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200971 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 if (remain <= 0)
974 break;
975
Eric Anholt40123c12009-03-09 13:42:30 -0700976 /* Operation in this page
977 *
Eric Anholt40123c12009-03-09 13:42:30 -0700978 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700979 * page_length = bytes to copy for this page
980 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100981 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700982
983 page_length = remain;
984 if ((shmem_page_offset + page_length) > PAGE_SIZE)
985 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700986
Daniel Vetter58642882012-03-25 19:47:37 +0200987 /* If we don't overwrite a cacheline completely we need to be
988 * careful to have up-to-date data by first clflushing. Don't
989 * overcomplicate things and flush the entire patch. */
990 partial_cacheline_write = needs_clflush_before &&
991 ((shmem_page_offset | page_length)
992 & (boot_cpu_data.x86_clflush_size - 1));
993
Daniel Vetter8c599672011-12-14 13:57:31 +0100994 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
995 (page_to_phys(page) & (1 << 17)) != 0;
996
Daniel Vetterd174bd62012-03-25 19:47:40 +0200997 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
998 user_data, page_do_bit17_swizzling,
999 partial_cacheline_write,
1000 needs_clflush_after);
1001 if (ret == 0)
1002 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001003
Daniel Vettere244a442012-03-25 19:47:28 +02001004 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001006 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1007 user_data, page_do_bit17_swizzling,
1008 partial_cacheline_write,
1009 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001010
Daniel Vettere244a442012-03-25 19:47:28 +02001011 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001012
Chris Wilson755d2212012-09-04 21:02:55 +01001013 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001014 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001015
Chris Wilson17793c92014-03-07 08:30:36 +00001016next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001017 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001018 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001019 offset += page_length;
1020 }
1021
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001022out:
Chris Wilson755d2212012-09-04 21:02:55 +01001023 i915_gem_object_unpin_pages(obj);
1024
Daniel Vettere244a442012-03-25 19:47:28 +02001025 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001026 /*
1027 * Fixup: Flush cpu caches in case we didn't flush the dirty
1028 * cachelines in-line while writing and the object moved
1029 * out of the cpu write domain while we've dropped the lock.
1030 */
1031 if (!needs_clflush_after &&
1032 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001033 if (i915_gem_clflush_object(obj, obj->pin_display))
1034 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001035 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001036 }
Eric Anholt40123c12009-03-09 13:42:30 -07001037
Daniel Vetter58642882012-03-25 19:47:37 +02001038 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001039 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001040
Eric Anholt40123c12009-03-09 13:42:30 -07001041 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001042}
1043
1044/**
1045 * Writes data to the object referenced by handle.
1046 *
1047 * On error, the contents of the buffer that were to be modified are undefined.
1048 */
1049int
1050i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001052{
1053 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001054 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001055 int ret;
1056
1057 if (args->size == 0)
1058 return 0;
1059
1060 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001061 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001062 args->size))
1063 return -EFAULT;
1064
Jani Nikulad330a952014-01-21 11:24:25 +02001065 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001066 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1067 args->size);
1068 if (ret)
1069 return -EFAULT;
1070 }
Eric Anholt673a3942008-07-30 12:06:12 -07001071
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = i915_mutex_lock_interruptible(dev);
1073 if (ret)
1074 return ret;
1075
Chris Wilson05394f32010-11-08 19:18:58 +00001076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001078 ret = -ENOENT;
1079 goto unlock;
1080 }
Eric Anholt673a3942008-07-30 12:06:12 -07001081
Chris Wilson7dcd2492010-09-26 20:21:44 +01001082 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001083 if (args->offset > obj->base.size ||
1084 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001086 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001087 }
1088
Daniel Vetter1286ff72012-05-10 15:25:09 +02001089 /* prime objects have no backing filp to GEM pread/pwrite
1090 * pages from.
1091 */
1092 if (!obj->base.filp) {
1093 ret = -EINVAL;
1094 goto out;
1095 }
1096
Chris Wilsondb53a302011-02-03 11:57:46 +00001097 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1098
Daniel Vetter935aaa62012-03-25 19:47:35 +02001099 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001100 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1101 * it would end up going through the fenced access, and we'll get
1102 * different detiling behavior between reading and writing.
1103 * pread/pwrite currently are reading and writing from the CPU
1104 * perspective, requiring manual detiling by the client.
1105 */
Chris Wilson2c225692013-08-09 12:26:45 +01001106 if (obj->tiling_mode == I915_TILING_NONE &&
1107 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1108 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001109 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001110 /* Note that the gtt paths might fail with non-page-backed user
1111 * pointers (e.g. gtt mappings when moving data between
1112 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001113 }
Eric Anholt673a3942008-07-30 12:06:12 -07001114
Chris Wilson6a2c4232014-11-04 04:51:40 -08001115 if (ret == -EFAULT || ret == -ENOSPC) {
1116 if (obj->phys_handle)
1117 ret = i915_gem_phys_pwrite(obj, args, file);
1118 else
1119 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1120 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001121
Chris Wilson35b62a82010-09-26 20:23:38 +01001122out:
Chris Wilson05394f32010-11-08 19:18:58 +00001123 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001124unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001125 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001126 return ret;
1127}
1128
Chris Wilsonb3612372012-08-24 09:35:08 +01001129int
Daniel Vetter33196de2012-11-14 17:14:05 +01001130i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 bool interruptible)
1132{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001133 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001134 /* Non-interruptible callers can't handle -EAGAIN, hence return
1135 * -EIO unconditionally for these. */
1136 if (!interruptible)
1137 return -EIO;
1138
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001139 /* Recovery complete, but the reset failed ... */
1140 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 return -EIO;
1142
McAulay, Alistair6689c162014-08-15 18:51:35 +01001143 /*
1144 * Check if GPU Reset is in progress - we need intel_ring_begin
1145 * to work properly to reinit the hw state while the gpu is
1146 * still marked as reset-in-progress. Handle this with a flag.
1147 */
1148 if (!error->reload_in_reset)
1149 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001150 }
1151
1152 return 0;
1153}
1154
1155/*
1156 * Compare seqno against outstanding lazy request. Emit a request if they are
1157 * equal.
1158 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301159int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001160i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001161{
1162 int ret;
1163
1164 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1165
1166 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001167 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001168 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001169
1170 return ret;
1171}
1172
Chris Wilson094f9a52013-09-25 17:34:55 +01001173static void fake_irq(unsigned long data)
1174{
1175 wake_up_process((struct task_struct *)data);
1176}
1177
1178static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001179 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001180{
1181 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1182}
1183
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001184static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1185{
1186 if (file_priv == NULL)
1187 return true;
1188
1189 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1190}
1191
Chris Wilsonb3612372012-08-24 09:35:08 +01001192/**
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001193 * __i915_wait_seqno - wait until execution of seqno has finished
Chris Wilsonb3612372012-08-24 09:35:08 +01001194 * @ring: the ring expected to report seqno
1195 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001196 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001197 * @interruptible: do an interruptible wait (normally yes)
1198 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1199 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001200 * Note: It is of utmost importance that the passed in seqno and reset_counter
1201 * values have been read by the caller in an smp safe manner. Where read-side
1202 * locks are involved, it is sufficient to read the reset_counter before
1203 * unlocking the lock that protects the seqno. For lockless tricks, the
1204 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1205 * inserted.
1206 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001207 * Returns 0 if the seqno was found within the alloted time. Else returns the
1208 * errno with remaining time filled in timeout argument.
1209 */
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001210int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001211 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001212 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001213 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001214 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001215{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001216 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001217 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001218 const bool irq_test_in_progress =
1219 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001220 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001221 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001222 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001223 int ret;
1224
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001225 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001226
Chris Wilsonb3612372012-08-24 09:35:08 +01001227 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1228 return 0;
1229
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001230 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001231
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001232 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001233 gen6_rps_boost(dev_priv);
1234 if (file_priv)
1235 mod_delayed_work(dev_priv->wq,
1236 &file_priv->mm.idle_work,
1237 msecs_to_jiffies(100));
1238 }
1239
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001240 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001241 return -ENODEV;
1242
Chris Wilson094f9a52013-09-25 17:34:55 +01001243 /* Record current time in case interrupted by signal, or wedged */
1244 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001245 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001246 for (;;) {
1247 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001248
Chris Wilson094f9a52013-09-25 17:34:55 +01001249 prepare_to_wait(&ring->irq_queue, &wait,
1250 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001251
Daniel Vetterf69061b2012-12-06 09:01:42 +01001252 /* We need to check whether any gpu reset happened in between
1253 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001254 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1255 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1256 * is truely gone. */
1257 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1258 if (ret == 0)
1259 ret = -EAGAIN;
1260 break;
1261 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001262
Chris Wilson094f9a52013-09-25 17:34:55 +01001263 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1264 ret = 0;
1265 break;
1266 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001267
Chris Wilson094f9a52013-09-25 17:34:55 +01001268 if (interruptible && signal_pending(current)) {
1269 ret = -ERESTARTSYS;
1270 break;
1271 }
1272
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001273 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001274 ret = -ETIME;
1275 break;
1276 }
1277
1278 timer.function = NULL;
1279 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001280 unsigned long expire;
1281
Chris Wilson094f9a52013-09-25 17:34:55 +01001282 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001283 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001284 mod_timer(&timer, expire);
1285 }
1286
Chris Wilson5035c272013-10-04 09:58:46 +01001287 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001288
Chris Wilson094f9a52013-09-25 17:34:55 +01001289 if (timer.function) {
1290 del_singleshot_timer_sync(&timer);
1291 destroy_timer_on_stack(&timer);
1292 }
1293 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001294 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001295 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001296
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001297 if (!irq_test_in_progress)
1298 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001299
1300 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001301
1302 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001303 s64 tres = *timeout - (now - before);
1304
1305 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001306 }
1307
Chris Wilson094f9a52013-09-25 17:34:55 +01001308 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001309}
1310
1311/**
1312 * Waits for a sequence number to be signaled, and cleans up the
1313 * request and object lists appropriately for that event.
1314 */
1315int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001316i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001317{
1318 struct drm_device *dev = ring->dev;
1319 struct drm_i915_private *dev_priv = dev->dev_private;
1320 bool interruptible = dev_priv->mm.interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001321 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001322 int ret;
1323
1324 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1325 BUG_ON(seqno == 0);
1326
Daniel Vetter33196de2012-11-14 17:14:05 +01001327 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001328 if (ret)
1329 return ret;
1330
1331 ret = i915_gem_check_olr(ring, seqno);
1332 if (ret)
1333 return ret;
1334
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001335 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
1336 return __i915_wait_seqno(ring, seqno, reset_counter, interruptible,
1337 NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001338}
1339
Chris Wilsond26e3af2013-06-29 22:05:26 +01001340static int
John Harrison8e6395492014-10-30 18:40:53 +00001341i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001342{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001343 if (!obj->active)
1344 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001345
1346 /* Manually manage the write flush as we may have not yet
1347 * retired the buffer.
1348 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001349 * Note that the last_write_req is always the earlier of
1350 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001351 * we know we have passed the last write.
1352 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001353 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001354
1355 return 0;
1356}
1357
Chris Wilsonb3612372012-08-24 09:35:08 +01001358/**
1359 * Ensures that all rendering to the object has completed and the object is
1360 * safe to unbind from the GTT or access from the CPU.
1361 */
1362static __must_check int
1363i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1364 bool readonly)
1365{
John Harrison97b2a6a2014-11-24 18:49:26 +00001366 struct drm_i915_gem_request *req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001367 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001368 u32 seqno;
1369 int ret;
1370
John Harrison97b2a6a2014-11-24 18:49:26 +00001371 req = readonly ? obj->last_write_req : obj->last_read_req;
1372 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001373 return 0;
1374
John Harrison97b2a6a2014-11-24 18:49:26 +00001375 seqno = i915_gem_request_get_seqno(req);
1376 WARN_ON(seqno == 0);
1377
Chris Wilsonb3612372012-08-24 09:35:08 +01001378 ret = i915_wait_seqno(ring, seqno);
1379 if (ret)
1380 return ret;
1381
John Harrison8e6395492014-10-30 18:40:53 +00001382 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001383}
1384
Chris Wilson3236f572012-08-24 09:35:09 +01001385/* A nonblocking variant of the above wait. This is a highly dangerous routine
1386 * as the object state may change during this call.
1387 */
1388static __must_check int
1389i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001390 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001391 bool readonly)
1392{
John Harrison97b2a6a2014-11-24 18:49:26 +00001393 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001394 struct drm_device *dev = obj->base.dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001396 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001397 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001398 u32 seqno;
1399 int ret;
1400
1401 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1402 BUG_ON(!dev_priv->mm.interruptible);
1403
John Harrison97b2a6a2014-11-24 18:49:26 +00001404 req = readonly ? obj->last_write_req : obj->last_read_req;
1405 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001406 return 0;
1407
John Harrison97b2a6a2014-11-24 18:49:26 +00001408 seqno = i915_gem_request_get_seqno(req);
1409 WARN_ON(seqno == 0);
1410
Daniel Vetter33196de2012-11-14 17:14:05 +01001411 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001412 if (ret)
1413 return ret;
1414
1415 ret = i915_gem_check_olr(ring, seqno);
1416 if (ret)
1417 return ret;
1418
Daniel Vetterf69061b2012-12-06 09:01:42 +01001419 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001420 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001421 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, NULL,
1422 file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001423 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001424 if (ret)
1425 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001426
John Harrison8e6395492014-10-30 18:40:53 +00001427 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001428}
1429
Eric Anholt673a3942008-07-30 12:06:12 -07001430/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001431 * Called when user space prepares to use an object with the CPU, either
1432 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001433 */
1434int
1435i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001437{
1438 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001439 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001440 uint32_t read_domains = args->read_domains;
1441 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001442 int ret;
1443
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001444 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001445 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001446 return -EINVAL;
1447
Chris Wilson21d509e2009-06-06 09:46:02 +01001448 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001449 return -EINVAL;
1450
1451 /* Having something in the write domain implies it's in the read
1452 * domain, and only that read domain. Enforce that in the request.
1453 */
1454 if (write_domain != 0 && read_domains != write_domain)
1455 return -EINVAL;
1456
Chris Wilson76c1dec2010-09-25 11:22:51 +01001457 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001458 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001459 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001460
Chris Wilson05394f32010-11-08 19:18:58 +00001461 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001462 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001463 ret = -ENOENT;
1464 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001465 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001466
Chris Wilson3236f572012-08-24 09:35:09 +01001467 /* Try to flush the object off the GPU without holding the lock.
1468 * We will repeat the flush holding the lock in the normal manner
1469 * to catch cases where we are gazumped.
1470 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001471 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1472 file->driver_priv,
1473 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001474 if (ret)
1475 goto unref;
1476
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001477 if (read_domains & I915_GEM_DOMAIN_GTT) {
1478 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001479
1480 /* Silently promote "you're not bound, there was nothing to do"
1481 * to success, since the client was just asking us to
1482 * make sure everything was done.
1483 */
1484 if (ret == -EINVAL)
1485 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001486 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001487 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001488 }
1489
Chris Wilson3236f572012-08-24 09:35:09 +01001490unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001491 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001492unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001493 mutex_unlock(&dev->struct_mutex);
1494 return ret;
1495}
1496
1497/**
1498 * Called when user space has done writes to this buffer
1499 */
1500int
1501i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001502 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001503{
1504 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001505 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001506 int ret = 0;
1507
Chris Wilson76c1dec2010-09-25 11:22:51 +01001508 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001509 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001510 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001511
Chris Wilson05394f32010-11-08 19:18:58 +00001512 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001513 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514 ret = -ENOENT;
1515 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001516 }
1517
Eric Anholt673a3942008-07-30 12:06:12 -07001518 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001519 if (obj->pin_display)
1520 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001521
Chris Wilson05394f32010-11-08 19:18:58 +00001522 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001523unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001524 mutex_unlock(&dev->struct_mutex);
1525 return ret;
1526}
1527
1528/**
1529 * Maps the contents of an object, returning the address it is mapped
1530 * into.
1531 *
1532 * While the mapping holds a reference on the contents of the object, it doesn't
1533 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001534 *
1535 * IMPORTANT:
1536 *
1537 * DRM driver writers who look a this function as an example for how to do GEM
1538 * mmap support, please don't implement mmap support like here. The modern way
1539 * to implement DRM mmap support is with an mmap offset ioctl (like
1540 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1541 * That way debug tooling like valgrind will understand what's going on, hiding
1542 * the mmap call in a driver private ioctl will break that. The i915 driver only
1543 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001544 */
1545int
1546i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001547 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001548{
1549 struct drm_i915_gem_mmap *args = data;
1550 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001551 unsigned long addr;
1552
Chris Wilson05394f32010-11-08 19:18:58 +00001553 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001554 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001555 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001556
Daniel Vetter1286ff72012-05-10 15:25:09 +02001557 /* prime objects have no backing filp to GEM mmap
1558 * pages from.
1559 */
1560 if (!obj->filp) {
1561 drm_gem_object_unreference_unlocked(obj);
1562 return -EINVAL;
1563 }
1564
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001565 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001566 PROT_READ | PROT_WRITE, MAP_SHARED,
1567 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001568 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001569 if (IS_ERR((void *)addr))
1570 return addr;
1571
1572 args->addr_ptr = (uint64_t) addr;
1573
1574 return 0;
1575}
1576
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577/**
1578 * i915_gem_fault - fault a page into the GTT
1579 * vma: VMA in question
1580 * vmf: fault info
1581 *
1582 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1583 * from userspace. The fault handler takes care of binding the object to
1584 * the GTT (if needed), allocating and programming a fence register (again,
1585 * only if needed based on whether the old reg is still valid or the object
1586 * is tiled) and inserting a new PTE into the faulting process.
1587 *
1588 * Note that the faulting process may involve evicting existing objects
1589 * from the GTT and/or fence registers to make room. So performance may
1590 * suffer if the GTT working set is large or there are few fence registers
1591 * left.
1592 */
1593int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1594{
Chris Wilson05394f32010-11-08 19:18:58 +00001595 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1596 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001597 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001598 pgoff_t page_offset;
1599 unsigned long pfn;
1600 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001601 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602
Paulo Zanonif65c9162013-11-27 18:20:34 -02001603 intel_runtime_pm_get(dev_priv);
1604
Jesse Barnesde151cf2008-11-12 10:03:55 -08001605 /* We don't use vmf->pgoff since that has the fake offset */
1606 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1607 PAGE_SHIFT;
1608
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001609 ret = i915_mutex_lock_interruptible(dev);
1610 if (ret)
1611 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001612
Chris Wilsondb53a302011-02-03 11:57:46 +00001613 trace_i915_gem_object_fault(obj, page_offset, true, write);
1614
Chris Wilson6e4930f2014-02-07 18:37:06 -02001615 /* Try to flush the object off the GPU first without holding the lock.
1616 * Upon reacquiring the lock, we will perform our sanity checks and then
1617 * repeat the flush holding the lock in the normal manner to catch cases
1618 * where we are gazumped.
1619 */
1620 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1621 if (ret)
1622 goto unlock;
1623
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001624 /* Access to snoopable pages through the GTT is incoherent. */
1625 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001626 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001627 goto unlock;
1628 }
1629
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001630 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001631 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001632 if (ret)
1633 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634
Chris Wilsonc9839302012-11-20 10:45:17 +00001635 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1636 if (ret)
1637 goto unpin;
1638
1639 ret = i915_gem_object_get_fence(obj);
1640 if (ret)
1641 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001642
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001643 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001644 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1645 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001646
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001647 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001648 unsigned long size = min_t(unsigned long,
1649 vma->vm_end - vma->vm_start,
1650 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001651 int i;
1652
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001653 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001654 ret = vm_insert_pfn(vma,
1655 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1656 pfn + i);
1657 if (ret)
1658 break;
1659 }
1660
1661 obj->fault_mappable = true;
1662 } else
1663 ret = vm_insert_pfn(vma,
1664 (unsigned long)vmf->virtual_address,
1665 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001666unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001667 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001668unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001669 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001670out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001671 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001672 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001673 /*
1674 * We eat errors when the gpu is terminally wedged to avoid
1675 * userspace unduly crashing (gl has no provisions for mmaps to
1676 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1677 * and so needs to be reported.
1678 */
1679 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001680 ret = VM_FAULT_SIGBUS;
1681 break;
1682 }
Chris Wilson045e7692010-11-07 09:18:22 +00001683 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001684 /*
1685 * EAGAIN means the gpu is hung and we'll wait for the error
1686 * handler to reset everything when re-faulting in
1687 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001688 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001689 case 0:
1690 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001691 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001692 case -EBUSY:
1693 /*
1694 * EBUSY is ok: this just means that another thread
1695 * already did the job.
1696 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001697 ret = VM_FAULT_NOPAGE;
1698 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001699 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001700 ret = VM_FAULT_OOM;
1701 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001702 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001703 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001704 ret = VM_FAULT_SIGBUS;
1705 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001707 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001708 ret = VM_FAULT_SIGBUS;
1709 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001710 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001711
1712 intel_runtime_pm_put(dev_priv);
1713 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714}
1715
1716/**
Chris Wilson901782b2009-07-10 08:18:50 +01001717 * i915_gem_release_mmap - remove physical page mappings
1718 * @obj: obj in question
1719 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001720 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001721 * relinquish ownership of the pages back to the system.
1722 *
1723 * It is vital that we remove the page mapping if we have mapped a tiled
1724 * object through the GTT and then lose the fence register due to
1725 * resource pressure. Similarly if the object has been moved out of the
1726 * aperture, than pages mapped into userspace must be revoked. Removing the
1727 * mapping will then trigger a page fault on the next user access, allowing
1728 * fixup by i915_gem_fault().
1729 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001730void
Chris Wilson05394f32010-11-08 19:18:58 +00001731i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001732{
Chris Wilson6299f992010-11-24 12:23:44 +00001733 if (!obj->fault_mappable)
1734 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001735
David Herrmann6796cb12014-01-03 14:24:19 +01001736 drm_vma_node_unmap(&obj->base.vma_node,
1737 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001738 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001739}
1740
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001741void
1742i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1743{
1744 struct drm_i915_gem_object *obj;
1745
1746 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1747 i915_gem_release_mmap(obj);
1748}
1749
Imre Deak0fa87792013-01-07 21:47:35 +02001750uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001751i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001752{
Chris Wilsone28f8712011-07-18 13:11:49 -07001753 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001754
1755 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001756 tiling_mode == I915_TILING_NONE)
1757 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001758
1759 /* Previous chips need a power-of-two fence region when tiling */
1760 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001761 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001762 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001763 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001764
Chris Wilsone28f8712011-07-18 13:11:49 -07001765 while (gtt_size < size)
1766 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001767
Chris Wilsone28f8712011-07-18 13:11:49 -07001768 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001769}
1770
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771/**
1772 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1773 * @obj: object to check
1774 *
1775 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001776 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001777 */
Imre Deakd8651102013-01-07 21:47:33 +02001778uint32_t
1779i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1780 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 /*
1783 * Minimum alignment is 4k (GTT page size), but might be greater
1784 * if a fence register is needed for the object.
1785 */
Imre Deakd8651102013-01-07 21:47:33 +02001786 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001787 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788 return 4096;
1789
1790 /*
1791 * Previous chips need to be aligned to the size of the smallest
1792 * fence register that can contain the object.
1793 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001794 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001795}
1796
Chris Wilsond8cb5082012-08-11 15:41:03 +01001797static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1798{
1799 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1800 int ret;
1801
David Herrmann0de23972013-07-24 21:07:52 +02001802 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001803 return 0;
1804
Daniel Vetterda494d72012-12-20 15:11:16 +01001805 dev_priv->mm.shrinker_no_lock_stealing = true;
1806
Chris Wilsond8cb5082012-08-11 15:41:03 +01001807 ret = drm_gem_create_mmap_offset(&obj->base);
1808 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001809 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001810
1811 /* Badly fragmented mmap space? The only way we can recover
1812 * space is by destroying unwanted objects. We can't randomly release
1813 * mmap_offsets as userspace expects them to be persistent for the
1814 * lifetime of the objects. The closest we can is to release the
1815 * offsets on purgeable objects by truncating it and marking it purged,
1816 * which prevents userspace from ever using that object again.
1817 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001818 i915_gem_shrink(dev_priv,
1819 obj->base.size >> PAGE_SHIFT,
1820 I915_SHRINK_BOUND |
1821 I915_SHRINK_UNBOUND |
1822 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001823 ret = drm_gem_create_mmap_offset(&obj->base);
1824 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001825 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001826
1827 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001828 ret = drm_gem_create_mmap_offset(&obj->base);
1829out:
1830 dev_priv->mm.shrinker_no_lock_stealing = false;
1831
1832 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001833}
1834
1835static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1836{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001837 drm_gem_free_mmap_offset(&obj->base);
1838}
1839
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001840static int
Dave Airlieff72145b2011-02-07 12:16:14 +10001841i915_gem_mmap_gtt(struct drm_file *file,
1842 struct drm_device *dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001843 uint32_t handle, bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +10001844 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001845{
Chris Wilsonda761a62010-10-27 17:37:08 +01001846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001847 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001848 int ret;
1849
Chris Wilson76c1dec2010-09-25 11:22:51 +01001850 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001851 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001852 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853
Dave Airlieff72145b2011-02-07 12:16:14 +10001854 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001855 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001856 ret = -ENOENT;
1857 goto unlock;
1858 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001859
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001860 /*
1861 * We don't allow dumb mmaps on objects created using another
1862 * interface.
1863 */
1864 WARN_ONCE(dumb && !(obj->base.dumb || obj->base.import_attach),
1865 "Illegal dumb map of accelerated buffer.\n");
1866
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001867 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001868 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001869 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001870 }
1871
Chris Wilson05394f32010-11-08 19:18:58 +00001872 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001873 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001874 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001875 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001876 }
1877
Chris Wilsond8cb5082012-08-11 15:41:03 +01001878 ret = i915_gem_object_create_mmap_offset(obj);
1879 if (ret)
1880 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881
David Herrmann0de23972013-07-24 21:07:52 +02001882 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001884out:
Chris Wilson05394f32010-11-08 19:18:58 +00001885 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001886unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001888 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889}
1890
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001891int
1892i915_gem_dumb_map_offset(struct drm_file *file,
1893 struct drm_device *dev,
1894 uint32_t handle,
1895 uint64_t *offset)
1896{
1897 return i915_gem_mmap_gtt(file, dev, handle, true, offset);
1898}
1899
Dave Airlieff72145b2011-02-07 12:16:14 +10001900/**
1901 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1902 * @dev: DRM device
1903 * @data: GTT mapping ioctl data
1904 * @file: GEM object info
1905 *
1906 * Simply returns the fake offset to userspace so it can mmap it.
1907 * The mmap call will end up in drm_gem_mmap(), which will set things
1908 * up so we can get faults in the handler above.
1909 *
1910 * The fault handler will take care of binding the object into the GTT
1911 * (since it may have been evicted to make room for something), allocating
1912 * a fence register, and mapping the appropriate aperture address into
1913 * userspace.
1914 */
1915int
1916i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1917 struct drm_file *file)
1918{
1919 struct drm_i915_gem_mmap_gtt *args = data;
1920
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001921 return i915_gem_mmap_gtt(file, dev, args->handle, false, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001922}
1923
Chris Wilson55372522014-03-25 13:23:06 +00001924static inline int
1925i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1926{
1927 return obj->madv == I915_MADV_DONTNEED;
1928}
1929
Daniel Vetter225067e2012-08-20 10:23:20 +02001930/* Immediately discard the backing storage */
1931static void
1932i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001933{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001934 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001935
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001936 if (obj->base.filp == NULL)
1937 return;
1938
Daniel Vetter225067e2012-08-20 10:23:20 +02001939 /* Our goal here is to return as much of the memory as
1940 * is possible back to the system as we are called from OOM.
1941 * To do this we must instruct the shmfs to drop all of its
1942 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001943 */
Chris Wilson55372522014-03-25 13:23:06 +00001944 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001945 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001946}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001947
Chris Wilson55372522014-03-25 13:23:06 +00001948/* Try to discard unwanted pages */
1949static void
1950i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001951{
Chris Wilson55372522014-03-25 13:23:06 +00001952 struct address_space *mapping;
1953
1954 switch (obj->madv) {
1955 case I915_MADV_DONTNEED:
1956 i915_gem_object_truncate(obj);
1957 case __I915_MADV_PURGED:
1958 return;
1959 }
1960
1961 if (obj->base.filp == NULL)
1962 return;
1963
1964 mapping = file_inode(obj->base.filp)->i_mapping,
1965 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001966}
1967
Chris Wilson5cdf5882010-09-27 15:51:07 +01001968static void
Chris Wilson05394f32010-11-08 19:18:58 +00001969i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001970{
Imre Deak90797e62013-02-18 19:28:03 +02001971 struct sg_page_iter sg_iter;
1972 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001973
Chris Wilson05394f32010-11-08 19:18:58 +00001974 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001975
Chris Wilson6c085a72012-08-20 11:40:46 +02001976 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1977 if (ret) {
1978 /* In the event of a disaster, abandon all caches and
1979 * hope for the best.
1980 */
1981 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001982 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001983 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1984 }
1985
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001986 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001987 i915_gem_object_save_bit_17_swizzle(obj);
1988
Chris Wilson05394f32010-11-08 19:18:58 +00001989 if (obj->madv == I915_MADV_DONTNEED)
1990 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001991
Imre Deak90797e62013-02-18 19:28:03 +02001992 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001993 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001994
Chris Wilson05394f32010-11-08 19:18:58 +00001995 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001996 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001997
Chris Wilson05394f32010-11-08 19:18:58 +00001998 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001999 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002000
Chris Wilson9da3da62012-06-01 15:20:22 +01002001 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002002 }
Chris Wilson05394f32010-11-08 19:18:58 +00002003 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002004
Chris Wilson9da3da62012-06-01 15:20:22 +01002005 sg_free_table(obj->pages);
2006 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002007}
2008
Chris Wilsondd624af2013-01-15 12:39:35 +00002009int
Chris Wilson37e680a2012-06-07 15:38:42 +01002010i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2011{
2012 const struct drm_i915_gem_object_ops *ops = obj->ops;
2013
Chris Wilson2f745ad2012-09-04 21:02:58 +01002014 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002015 return 0;
2016
Chris Wilsona5570172012-09-04 21:02:54 +01002017 if (obj->pages_pin_count)
2018 return -EBUSY;
2019
Ben Widawsky98438772013-07-31 17:00:12 -07002020 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002021
Chris Wilsona2165e32012-12-03 11:49:00 +00002022 /* ->put_pages might need to allocate memory for the bit17 swizzle
2023 * array, hence protect them from being reaped by removing them from gtt
2024 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002025 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002026
Chris Wilson37e680a2012-06-07 15:38:42 +01002027 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002028 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002029
Chris Wilson55372522014-03-25 13:23:06 +00002030 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002031
2032 return 0;
2033}
2034
Chris Wilson21ab4e72014-09-09 11:16:08 +01002035unsigned long
2036i915_gem_shrink(struct drm_i915_private *dev_priv,
2037 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02002038{
Chris Wilson60a53722014-10-03 10:29:51 +01002039 const struct {
2040 struct list_head *list;
2041 unsigned int bit;
2042 } phases[] = {
2043 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
2044 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
2045 { NULL, 0 },
2046 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01002047 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02002048
Chris Wilson57094f82013-09-04 10:45:50 +01002049 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00002050 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01002051 * (due to retiring requests) we have to strictly process only
2052 * one element of the list at the time, and recheck the list
2053 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00002054 *
2055 * In particular, we must hold a reference whilst removing the
2056 * object as we may end up waiting for and/or retiring the objects.
2057 * This might release the final reference (held by the active list)
2058 * and result in the object being freed from under us. This is
2059 * similar to the precautions the eviction code must take whilst
2060 * removing objects.
2061 *
2062 * Also note that although these lists do not hold a reference to
2063 * the object we can safely grab one here: The final object
2064 * unreferencing and the bound_list are both protected by the
2065 * dev->struct_mutex and so we won't ever be able to observe an
2066 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01002067 */
Chris Wilson60a53722014-10-03 10:29:51 +01002068 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002069 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002070
Chris Wilson60a53722014-10-03 10:29:51 +01002071 if ((flags & phase->bit) == 0)
2072 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002073
Chris Wilson21ab4e72014-09-09 11:16:08 +01002074 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01002075 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002076 struct drm_i915_gem_object *obj;
2077 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01002078
Chris Wilson60a53722014-10-03 10:29:51 +01002079 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01002080 typeof(*obj), global_list);
2081 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002082
Chris Wilson60a53722014-10-03 10:29:51 +01002083 if (flags & I915_SHRINK_PURGEABLE &&
2084 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002085 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002086
Chris Wilson21ab4e72014-09-09 11:16:08 +01002087 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002088
Chris Wilson60a53722014-10-03 10:29:51 +01002089 /* For the unbound phase, this should be a no-op! */
2090 list_for_each_entry_safe(vma, v,
2091 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002092 if (i915_vma_unbind(vma))
2093 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002094
Chris Wilson21ab4e72014-09-09 11:16:08 +01002095 if (i915_gem_object_put_pages(obj) == 0)
2096 count += obj->base.size >> PAGE_SHIFT;
2097
2098 drm_gem_object_unreference(&obj->base);
2099 }
Chris Wilson60a53722014-10-03 10:29:51 +01002100 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002101 }
2102
2103 return count;
2104}
2105
Chris Wilsond9973b42013-10-04 10:33:00 +01002106static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002107i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2108{
Chris Wilson6c085a72012-08-20 11:40:46 +02002109 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002110 return i915_gem_shrink(dev_priv, LONG_MAX,
2111 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002112}
2113
Chris Wilson37e680a2012-06-07 15:38:42 +01002114static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002115i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002116{
Chris Wilson6c085a72012-08-20 11:40:46 +02002117 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002118 int page_count, i;
2119 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002120 struct sg_table *st;
2121 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002122 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002123 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002124 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002125 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilson6c085a72012-08-20 11:40:46 +02002127 /* Assert that the object is not currently in any GPU domain. As it
2128 * wasn't in the GTT, there shouldn't be any way it could have been in
2129 * a GPU cache
2130 */
2131 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2132 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2133
Chris Wilson9da3da62012-06-01 15:20:22 +01002134 st = kmalloc(sizeof(*st), GFP_KERNEL);
2135 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002136 return -ENOMEM;
2137
Chris Wilson9da3da62012-06-01 15:20:22 +01002138 page_count = obj->base.size / PAGE_SIZE;
2139 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002140 kfree(st);
2141 return -ENOMEM;
2142 }
2143
2144 /* Get the list of pages out of our struct file. They'll be pinned
2145 * at this point until we release them.
2146 *
2147 * Fail silently without starting the shrinker
2148 */
Al Viro496ad9a2013-01-23 17:07:38 -05002149 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002150 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002151 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002152 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002153 sg = st->sgl;
2154 st->nents = 0;
2155 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002156 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2157 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002158 i915_gem_shrink(dev_priv,
2159 page_count,
2160 I915_SHRINK_BOUND |
2161 I915_SHRINK_UNBOUND |
2162 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002163 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2164 }
2165 if (IS_ERR(page)) {
2166 /* We've tried hard to allocate the memory by reaping
2167 * our own buffer, now let the real VM do its job and
2168 * go down in flames if truly OOM.
2169 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002170 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002171 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 if (IS_ERR(page))
2173 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002174 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002175#ifdef CONFIG_SWIOTLB
2176 if (swiotlb_nr_tbl()) {
2177 st->nents++;
2178 sg_set_page(sg, page, PAGE_SIZE, 0);
2179 sg = sg_next(sg);
2180 continue;
2181 }
2182#endif
Imre Deak90797e62013-02-18 19:28:03 +02002183 if (!i || page_to_pfn(page) != last_pfn + 1) {
2184 if (i)
2185 sg = sg_next(sg);
2186 st->nents++;
2187 sg_set_page(sg, page, PAGE_SIZE, 0);
2188 } else {
2189 sg->length += PAGE_SIZE;
2190 }
2191 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002192
2193 /* Check that the i965g/gm workaround works. */
2194 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002195 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002196#ifdef CONFIG_SWIOTLB
2197 if (!swiotlb_nr_tbl())
2198#endif
2199 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002200 obj->pages = st;
2201
Eric Anholt673a3942008-07-30 12:06:12 -07002202 if (i915_gem_object_needs_bit17_swizzle(obj))
2203 i915_gem_object_do_bit_17_swizzle(obj);
2204
Daniel Vetter656bfa32014-11-20 09:26:30 +01002205 if (obj->tiling_mode != I915_TILING_NONE &&
2206 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2207 i915_gem_object_pin_pages(obj);
2208
Eric Anholt673a3942008-07-30 12:06:12 -07002209 return 0;
2210
2211err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002212 sg_mark_end(sg);
2213 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002214 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002215 sg_free_table(st);
2216 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002217
2218 /* shmemfs first checks if there is enough memory to allocate the page
2219 * and reports ENOSPC should there be insufficient, along with the usual
2220 * ENOMEM for a genuine allocation failure.
2221 *
2222 * We use ENOSPC in our driver to mean that we have run out of aperture
2223 * space and so want to translate the error from shmemfs back to our
2224 * usual understanding of ENOMEM.
2225 */
2226 if (PTR_ERR(page) == -ENOSPC)
2227 return -ENOMEM;
2228 else
2229 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002230}
2231
Chris Wilson37e680a2012-06-07 15:38:42 +01002232/* Ensure that the associated pages are gathered from the backing storage
2233 * and pinned into our object. i915_gem_object_get_pages() may be called
2234 * multiple times before they are released by a single call to
2235 * i915_gem_object_put_pages() - once the pages are no longer referenced
2236 * either as a result of memory pressure (reaping pages under the shrinker)
2237 * or as the object is itself released.
2238 */
2239int
2240i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2241{
2242 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2243 const struct drm_i915_gem_object_ops *ops = obj->ops;
2244 int ret;
2245
Chris Wilson2f745ad2012-09-04 21:02:58 +01002246 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002247 return 0;
2248
Chris Wilson43e28f02013-01-08 10:53:09 +00002249 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002250 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002251 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002252 }
2253
Chris Wilsona5570172012-09-04 21:02:54 +01002254 BUG_ON(obj->pages_pin_count);
2255
Chris Wilson37e680a2012-06-07 15:38:42 +01002256 ret = ops->get_pages(obj);
2257 if (ret)
2258 return ret;
2259
Ben Widawsky35c20a62013-05-31 11:28:48 -07002260 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002261 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002262}
2263
Ben Widawskye2d05a82013-09-24 09:57:58 -07002264static void
Chris Wilson05394f32010-11-08 19:18:58 +00002265i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002266 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002267{
John Harrison97b2a6a2014-11-24 18:49:26 +00002268 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002269
Zou Nan hai852835f2010-05-21 09:08:56 +08002270 BUG_ON(ring == NULL);
John Harrison97b2a6a2014-11-24 18:49:26 +00002271 if (obj->ring != ring && obj->last_write_req) {
2272 /* Keep the request relative to the current ring */
2273 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002274 }
Chris Wilson05394f32010-11-08 19:18:58 +00002275 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002276
2277 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002278 if (!obj->active) {
2279 drm_gem_object_reference(&obj->base);
2280 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002281 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002282
Chris Wilson05394f32010-11-08 19:18:58 +00002283 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002284
John Harrison97b2a6a2014-11-24 18:49:26 +00002285 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002286}
2287
Ben Widawskye2d05a82013-09-24 09:57:58 -07002288void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002289 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002290{
2291 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2292 return i915_gem_object_move_to_active(vma->obj, ring);
2293}
2294
Chris Wilsoncaea7472010-11-12 13:53:37 +00002295static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002296i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2297{
Ben Widawskyca191b12013-07-31 17:00:14 -07002298 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002299 struct i915_address_space *vm;
2300 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002301
Chris Wilson65ce3022012-07-20 12:41:02 +01002302 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002303 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002304
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002305 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2306 vma = i915_gem_obj_to_vma(obj, vm);
2307 if (vma && !list_empty(&vma->mm_list))
2308 list_move_tail(&vma->mm_list, &vm->inactive_list);
2309 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002310
Daniel Vetterf99d7062014-06-19 16:01:59 +02002311 intel_fb_obj_flush(obj, true);
2312
Chris Wilson65ce3022012-07-20 12:41:02 +01002313 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002314 obj->ring = NULL;
2315
John Harrison97b2a6a2014-11-24 18:49:26 +00002316 i915_gem_request_assign(&obj->last_read_req, NULL);
2317 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002318 obj->base.write_domain = 0;
2319
John Harrison97b2a6a2014-11-24 18:49:26 +00002320 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002321
2322 obj->active = 0;
2323 drm_gem_object_unreference(&obj->base);
2324
2325 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002326}
Eric Anholt673a3942008-07-30 12:06:12 -07002327
Chris Wilsonc8725f32014-03-17 12:21:55 +00002328static void
2329i915_gem_object_retire(struct drm_i915_gem_object *obj)
2330{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002332
2333 if (ring == NULL)
2334 return;
2335
2336 if (i915_seqno_passed(ring->get_seqno(ring, true),
John Harrison97b2a6a2014-11-24 18:49:26 +00002337 i915_gem_request_get_seqno(obj->last_read_req)))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002338 i915_gem_object_move_to_inactive(obj);
2339}
2340
Chris Wilson9d7730912012-11-27 16:22:52 +00002341static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002342i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002343{
Chris Wilson9d7730912012-11-27 16:22:52 +00002344 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002345 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002346 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002347
Chris Wilson107f27a52012-12-10 13:56:17 +02002348 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002349 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002350 ret = intel_ring_idle(ring);
2351 if (ret)
2352 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002353 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002354 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002355
2356 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002357 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002358 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002359
Ben Widawskyebc348b2014-04-29 14:52:28 -07002360 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2361 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002362 }
2363
2364 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002365}
2366
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002367int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 int ret;
2371
2372 if (seqno == 0)
2373 return -EINVAL;
2374
2375 /* HWS page needs to be set less than what we
2376 * will inject to ring
2377 */
2378 ret = i915_gem_init_seqno(dev, seqno - 1);
2379 if (ret)
2380 return ret;
2381
2382 /* Carefully set the last_seqno value so that wrap
2383 * detection still works
2384 */
2385 dev_priv->next_seqno = seqno;
2386 dev_priv->last_seqno = seqno - 1;
2387 if (dev_priv->last_seqno == 0)
2388 dev_priv->last_seqno--;
2389
2390 return 0;
2391}
2392
Chris Wilson9d7730912012-11-27 16:22:52 +00002393int
2394i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002395{
Chris Wilson9d7730912012-11-27 16:22:52 +00002396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002397
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 /* reserve 0 for non-seqno */
2399 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002400 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002401 if (ret)
2402 return ret;
2403
2404 dev_priv->next_seqno = 1;
2405 }
2406
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002407 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002409}
2410
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002411int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002412 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002413 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002414 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002415{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002416 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002417 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002418 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002419 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002420 int ret;
2421
Oscar Mateo48e29f52014-07-24 17:04:29 +01002422 request = ring->preallocated_lazy_request;
2423 if (WARN_ON(request == NULL))
2424 return -ENOMEM;
2425
2426 if (i915.enable_execlists) {
2427 struct intel_context *ctx = request->ctx;
2428 ringbuf = ctx->engine[ring->id].ringbuf;
2429 } else
2430 ringbuf = ring->buffer;
2431
2432 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002433 /*
2434 * Emit any outstanding flushes - execbuf can fail to emit the flush
2435 * after having emitted the batchbuffer command. Hence we need to fix
2436 * things up similar to emitting the lazy request. The difference here
2437 * is that the flush _must_ happen before the next request, no matter
2438 * what.
2439 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002440 if (i915.enable_execlists) {
2441 ret = logical_ring_flush_all_caches(ringbuf);
2442 if (ret)
2443 return ret;
2444 } else {
2445 ret = intel_ring_flush_all_caches(ring);
2446 if (ret)
2447 return ret;
2448 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002449
Chris Wilsona71d8d92012-02-15 11:25:36 +00002450 /* Record the position of the start of the request so that
2451 * should we detect the updated seqno part-way through the
2452 * GPU processing the request, we never over-estimate the
2453 * position of the head.
2454 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002455 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002456
Oscar Mateo48e29f52014-07-24 17:04:29 +01002457 if (i915.enable_execlists) {
2458 ret = ring->emit_request(ringbuf);
2459 if (ret)
2460 return ret;
2461 } else {
2462 ret = ring->add_request(ring);
2463 if (ret)
2464 return ret;
2465 }
Eric Anholt673a3942008-07-30 12:06:12 -07002466
Chris Wilson9d7730912012-11-27 16:22:52 +00002467 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002468 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002469 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002470 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002471
2472 /* Whilst this request exists, batch_obj will be on the
2473 * active_list, and so will hold the active reference. Only when this
2474 * request is retired will the the batch_obj be moved onto the
2475 * inactive_list and lose its active reference. Hence we do not need
2476 * to explicitly hold another reference here.
2477 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002478 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002479
Oscar Mateo48e29f52014-07-24 17:04:29 +01002480 if (!i915.enable_execlists) {
2481 /* Hold a reference to the current context so that we can inspect
2482 * it later in case a hangcheck error event fires.
2483 */
2484 request->ctx = ring->last_context;
2485 if (request->ctx)
2486 i915_gem_context_reference(request->ctx);
2487 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002488
Eric Anholt673a3942008-07-30 12:06:12 -07002489 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002490 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002491 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002492
Chris Wilsondb53a302011-02-03 11:57:46 +00002493 if (file) {
2494 struct drm_i915_file_private *file_priv = file->driver_priv;
2495
Chris Wilson1c255952010-09-26 11:03:27 +01002496 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002497 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002498 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002499 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002500 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002501 }
Eric Anholt673a3942008-07-30 12:06:12 -07002502
Chris Wilson9d7730912012-11-27 16:22:52 +00002503 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002504 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002505 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002506
Daniel Vetter87255482014-11-19 20:36:48 +01002507 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002508
Daniel Vetter87255482014-11-19 20:36:48 +01002509 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2510 queue_delayed_work(dev_priv->wq,
2511 &dev_priv->mm.retire_work,
2512 round_jiffies_up_relative(HZ));
2513 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002514
Chris Wilsonacb868d2012-09-26 13:47:30 +01002515 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002516 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002517 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002518}
2519
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002520static inline void
2521i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002522{
Chris Wilson1c255952010-09-26 11:03:27 +01002523 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002524
Chris Wilson1c255952010-09-26 11:03:27 +01002525 if (!file_priv)
2526 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002527
Chris Wilson1c255952010-09-26 11:03:27 +01002528 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002529 list_del(&request->client_list);
2530 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002531 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002532}
2533
Mika Kuoppala939fd762014-01-30 19:04:44 +02002534static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002535 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002536{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002537 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002538
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002539 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2540
2541 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002542 return true;
2543
2544 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002545 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002546 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002547 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002548 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2549 if (i915_stop_ring_allow_warn(dev_priv))
2550 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002551 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002552 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002553 }
2554
2555 return false;
2556}
2557
Mika Kuoppala939fd762014-01-30 19:04:44 +02002558static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002559 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002560 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002561{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002562 struct i915_ctx_hang_stats *hs;
2563
2564 if (WARN_ON(!ctx))
2565 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002566
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002567 hs = &ctx->hang_stats;
2568
2569 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002570 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002571 hs->batch_active++;
2572 hs->guilty_ts = get_seconds();
2573 } else {
2574 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002575 }
2576}
2577
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002578static void i915_gem_free_request(struct drm_i915_gem_request *request)
2579{
2580 list_del(&request->list);
2581 i915_gem_request_remove_from_client(request);
2582
John Harrisonabfe2622014-11-24 18:49:24 +00002583 i915_gem_request_unreference(request);
2584}
2585
2586void i915_gem_request_free(struct kref *req_ref)
2587{
2588 struct drm_i915_gem_request *req = container_of(req_ref,
2589 typeof(*req), ref);
2590 struct intel_context *ctx = req->ctx;
2591
Thomas Daniel0794aed2014-11-25 10:39:25 +00002592 if (ctx) {
2593 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002594 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002595
Thomas Daniel0794aed2014-11-25 10:39:25 +00002596 if (ctx != ring->default_context)
2597 intel_lr_context_unpin(ring, ctx);
2598 }
John Harrisonabfe2622014-11-24 18:49:24 +00002599
Oscar Mateodcb4c122014-11-13 10:28:10 +00002600 i915_gem_context_unreference(ctx);
2601 }
John Harrisonabfe2622014-11-24 18:49:24 +00002602
2603 kfree(req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002604}
2605
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002606struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002607i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002608{
Chris Wilson4db080f2013-12-04 11:37:09 +00002609 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002610 u32 completed_seqno;
2611
2612 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002613
Chris Wilson4db080f2013-12-04 11:37:09 +00002614 list_for_each_entry(request, &ring->request_list, list) {
2615 if (i915_seqno_passed(completed_seqno, request->seqno))
2616 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002617
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002618 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002619 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002620
2621 return NULL;
2622}
2623
2624static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002625 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002626{
2627 struct drm_i915_gem_request *request;
2628 bool ring_hung;
2629
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002630 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002631
2632 if (request == NULL)
2633 return;
2634
2635 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2636
Mika Kuoppala939fd762014-01-30 19:04:44 +02002637 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002638
2639 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002640 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002641}
2642
2643static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002644 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002645{
Chris Wilsondfaae392010-09-22 10:31:52 +01002646 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002647 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002648
Chris Wilson05394f32010-11-08 19:18:58 +00002649 obj = list_first_entry(&ring->active_list,
2650 struct drm_i915_gem_object,
2651 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002652
Chris Wilson05394f32010-11-08 19:18:58 +00002653 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002654 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002655
2656 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002657 * Clear the execlists queue up before freeing the requests, as those
2658 * are the ones that keep the context and ringbuffer backing objects
2659 * pinned in place.
2660 */
2661 while (!list_empty(&ring->execlist_queue)) {
2662 struct intel_ctx_submit_request *submit_req;
2663
2664 submit_req = list_first_entry(&ring->execlist_queue,
2665 struct intel_ctx_submit_request,
2666 execlist_link);
2667 list_del(&submit_req->execlist_link);
2668 intel_runtime_pm_put(dev_priv);
2669 i915_gem_context_unreference(submit_req->ctx);
2670 kfree(submit_req);
2671 }
2672
2673 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002674 * We must free the requests after all the corresponding objects have
2675 * been moved off active lists. Which is the same order as the normal
2676 * retire_requests function does. This is important if object hold
2677 * implicit references on things like e.g. ppgtt address spaces through
2678 * the request.
2679 */
2680 while (!list_empty(&ring->request_list)) {
2681 struct drm_i915_gem_request *request;
2682
2683 request = list_first_entry(&ring->request_list,
2684 struct drm_i915_gem_request,
2685 list);
2686
2687 i915_gem_free_request(request);
2688 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002689
2690 /* These may not have been flush before the reset, do so now */
John Harrisonabfe2622014-11-24 18:49:24 +00002691 i915_gem_request_assign(&ring->preallocated_lazy_request, NULL);
Chris Wilsone3efda42014-04-09 09:19:41 +01002692 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002693}
2694
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002695void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002696{
2697 struct drm_i915_private *dev_priv = dev->dev_private;
2698 int i;
2699
Daniel Vetter4b9de732011-10-09 21:52:02 +02002700 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002701 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002702
Daniel Vetter94a335d2013-07-17 14:51:28 +02002703 /*
2704 * Commit delayed tiling changes if we have an object still
2705 * attached to the fence, otherwise just clear the fence.
2706 */
2707 if (reg->obj) {
2708 i915_gem_object_update_fence(reg->obj, reg,
2709 reg->obj->tiling_mode);
2710 } else {
2711 i915_gem_write_fence(dev, i, NULL);
2712 }
Chris Wilson312817a2010-11-22 11:50:11 +00002713 }
2714}
2715
Chris Wilson069efc12010-09-30 16:53:18 +01002716void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002717{
Chris Wilsondfaae392010-09-22 10:31:52 +01002718 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002719 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002720 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002721
Chris Wilson4db080f2013-12-04 11:37:09 +00002722 /*
2723 * Before we free the objects from the requests, we need to inspect
2724 * them for finding the guilty party. As the requests only borrow
2725 * their reference to the objects, the inspection must be done first.
2726 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002727 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002728 i915_gem_reset_ring_status(dev_priv, ring);
2729
2730 for_each_ring(ring, dev_priv, i)
2731 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002732
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002733 i915_gem_context_reset(dev);
2734
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002735 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002736}
2737
2738/**
2739 * This function clears the request list as sequence numbers are passed.
2740 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002741void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002742i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002743{
Eric Anholt673a3942008-07-30 12:06:12 -07002744 uint32_t seqno;
2745
Chris Wilsondb53a302011-02-03 11:57:46 +00002746 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002747 return;
2748
Chris Wilsondb53a302011-02-03 11:57:46 +00002749 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002750
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002751 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002752
Chris Wilsone9103032014-01-07 11:45:14 +00002753 /* Move any buffers on the active list that are no longer referenced
2754 * by the ringbuffer to the flushing/inactive lists as appropriate,
2755 * before we free the context associated with the requests.
2756 */
2757 while (!list_empty(&ring->active_list)) {
2758 struct drm_i915_gem_object *obj;
2759
2760 obj = list_first_entry(&ring->active_list,
2761 struct drm_i915_gem_object,
2762 ring_list);
2763
John Harrison97b2a6a2014-11-24 18:49:26 +00002764 if (!i915_seqno_passed(seqno,
2765 i915_gem_request_get_seqno(obj->last_read_req)))
Chris Wilsone9103032014-01-07 11:45:14 +00002766 break;
2767
2768 i915_gem_object_move_to_inactive(obj);
2769 }
2770
2771
Zou Nan hai852835f2010-05-21 09:08:56 +08002772 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002773 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002774 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002775
Zou Nan hai852835f2010-05-21 09:08:56 +08002776 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002777 struct drm_i915_gem_request,
2778 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002779
Chris Wilsondfaae392010-09-22 10:31:52 +01002780 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002781 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002782
Chris Wilsondb53a302011-02-03 11:57:46 +00002783 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002784
2785 /* This is one of the few common intersection points
2786 * between legacy ringbuffer submission and execlists:
2787 * we need to tell them apart in order to find the correct
2788 * ringbuffer to which the request belongs to.
2789 */
2790 if (i915.enable_execlists) {
2791 struct intel_context *ctx = request->ctx;
2792 ringbuf = ctx->engine[ring->id].ringbuf;
2793 } else
2794 ringbuf = ring->buffer;
2795
Chris Wilsona71d8d92012-02-15 11:25:36 +00002796 /* We know the GPU must have read the request to have
2797 * sent us the seqno + interrupt, so use the position
2798 * of tail of the request to update the last known position
2799 * of the GPU head.
2800 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002801 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002802
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002803 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002804 }
2805
Chris Wilsondb53a302011-02-03 11:57:46 +00002806 if (unlikely(ring->trace_irq_seqno &&
2807 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002808 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002809 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002810 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002811
Chris Wilsondb53a302011-02-03 11:57:46 +00002812 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002813}
2814
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002815bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002816i915_gem_retire_requests(struct drm_device *dev)
2817{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002818 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002819 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002820 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002821 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002822
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002823 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002824 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002825 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002826 if (i915.enable_execlists) {
2827 unsigned long flags;
2828
2829 spin_lock_irqsave(&ring->execlist_lock, flags);
2830 idle &= list_empty(&ring->execlist_queue);
2831 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2832
2833 intel_execlists_retire_requests(ring);
2834 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002835 }
2836
2837 if (idle)
2838 mod_delayed_work(dev_priv->wq,
2839 &dev_priv->mm.idle_work,
2840 msecs_to_jiffies(100));
2841
2842 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002843}
2844
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002845static void
Eric Anholt673a3942008-07-30 12:06:12 -07002846i915_gem_retire_work_handler(struct work_struct *work)
2847{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002848 struct drm_i915_private *dev_priv =
2849 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2850 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002851 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002852
Chris Wilson891b48c2010-09-29 12:26:37 +01002853 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002854 idle = false;
2855 if (mutex_trylock(&dev->struct_mutex)) {
2856 idle = i915_gem_retire_requests(dev);
2857 mutex_unlock(&dev->struct_mutex);
2858 }
2859 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002860 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2861 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002862}
Chris Wilson891b48c2010-09-29 12:26:37 +01002863
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002864static void
2865i915_gem_idle_work_handler(struct work_struct *work)
2866{
2867 struct drm_i915_private *dev_priv =
2868 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002869
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002870 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002871}
2872
Ben Widawsky5816d642012-04-11 11:18:19 -07002873/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002874 * Ensures that an object will eventually get non-busy by flushing any required
2875 * write domains, emitting any outstanding lazy request and retiring and
2876 * completed requests.
2877 */
2878static int
2879i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2880{
2881 int ret;
2882
2883 if (obj->active) {
John Harrison97b2a6a2014-11-24 18:49:26 +00002884 ret = i915_gem_check_olr(obj->ring,
2885 i915_gem_request_get_seqno(obj->last_read_req));
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002886 if (ret)
2887 return ret;
2888
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002889 i915_gem_retire_requests_ring(obj->ring);
2890 }
2891
2892 return 0;
2893}
2894
2895/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002896 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2897 * @DRM_IOCTL_ARGS: standard ioctl arguments
2898 *
2899 * Returns 0 if successful, else an error is returned with the remaining time in
2900 * the timeout parameter.
2901 * -ETIME: object is still busy after timeout
2902 * -ERESTARTSYS: signal interrupted the wait
2903 * -ENONENT: object doesn't exist
2904 * Also possible, but rare:
2905 * -EAGAIN: GPU wedged
2906 * -ENOMEM: damn
2907 * -ENODEV: Internal IRQ fail
2908 * -E?: The add request failed
2909 *
2910 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2911 * non-zero timeout parameter the wait ioctl will wait for the given number of
2912 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2913 * without holding struct_mutex the object may become re-busied before this
2914 * function completes. A similar but shorter * race condition exists in the busy
2915 * ioctl
2916 */
2917int
2918i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2919{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002920 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002921 struct drm_i915_gem_wait *args = data;
2922 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002923 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002924 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002925 u32 seqno = 0;
2926 int ret = 0;
2927
Daniel Vetter11b5d512014-09-29 15:31:26 +02002928 if (args->flags != 0)
2929 return -EINVAL;
2930
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002931 ret = i915_mutex_lock_interruptible(dev);
2932 if (ret)
2933 return ret;
2934
2935 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2936 if (&obj->base == NULL) {
2937 mutex_unlock(&dev->struct_mutex);
2938 return -ENOENT;
2939 }
2940
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002941 /* Need to make sure the object gets inactive eventually. */
2942 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002943 if (ret)
2944 goto out;
2945
John Harrison97b2a6a2014-11-24 18:49:26 +00002946 if (!obj->active || !obj->last_read_req)
2947 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002948
John Harrison97b2a6a2014-11-24 18:49:26 +00002949 seqno = i915_gem_request_get_seqno(obj->last_read_req);
2950 WARN_ON(seqno == 0);
2951 ring = obj->ring;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002952
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002953 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002954 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002955 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002956 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002957 ret = -ETIME;
2958 goto out;
2959 }
2960
2961 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002962 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002963 mutex_unlock(&dev->struct_mutex);
2964
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002965 return __i915_wait_seqno(ring, seqno, reset_counter, true,
2966 &args->timeout_ns, file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002967
2968out:
2969 drm_gem_object_unreference(&obj->base);
2970 mutex_unlock(&dev->struct_mutex);
2971 return ret;
2972}
2973
2974/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002975 * i915_gem_object_sync - sync an object to a ring.
2976 *
2977 * @obj: object which may be in use on another ring.
2978 * @to: ring we wish to use the object on. May be NULL.
2979 *
2980 * This code is meant to abstract object synchronization with the GPU.
2981 * Calling with NULL implies synchronizing the object with the CPU
2982 * rather than a particular GPU ring.
2983 *
2984 * Returns 0 if successful, else propagates up the lower layer error.
2985 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002986int
2987i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002988 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002989{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002990 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002991 u32 seqno;
2992 int ret, idx;
2993
2994 if (from == NULL || to == from)
2995 return 0;
2996
Ben Widawsky5816d642012-04-11 11:18:19 -07002997 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002998 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002999
3000 idx = intel_ring_sync_index(from, to);
3001
John Harrison97b2a6a2014-11-24 18:49:26 +00003002 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07003003 /* Optimization: Avoid semaphore sync when we are sure we already
3004 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07003005 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07003006 return 0;
3007
Ben Widawskyb4aca012012-04-25 20:50:12 -07003008 ret = i915_gem_check_olr(obj->ring, seqno);
3009 if (ret)
3010 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003011
Chris Wilsonb52b89d2013-09-25 11:43:28 +01003012 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07003013 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07003014 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00003015 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02003016 * might have just caused seqno wrap under
3017 * the radar.
3018 */
John Harrison97b2a6a2014-11-24 18:49:26 +00003019 from->semaphore.sync_seqno[idx] =
3020 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07003021
Ben Widawskye3a5a222012-04-11 11:18:20 -07003022 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003023}
3024
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003025static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3026{
3027 u32 old_write_domain, old_read_domains;
3028
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003029 /* Force a pagefault for domain tracking on next user access */
3030 i915_gem_release_mmap(obj);
3031
Keith Packardb97c3d92011-06-24 21:02:59 -07003032 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3033 return;
3034
Chris Wilson97c809fd2012-10-09 19:24:38 +01003035 /* Wait for any direct GTT access to complete */
3036 mb();
3037
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003038 old_read_domains = obj->base.read_domains;
3039 old_write_domain = obj->base.write_domain;
3040
3041 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3042 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3043
3044 trace_i915_gem_object_change_domain(obj,
3045 old_read_domains,
3046 old_write_domain);
3047}
3048
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003049int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003050{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003051 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003052 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003053 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003054
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003055 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003056 return 0;
3057
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003058 if (!drm_mm_node_allocated(&vma->node)) {
3059 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003060 return 0;
3061 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003062
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003063 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003064 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003065
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003066 BUG_ON(obj->pages == NULL);
3067
Chris Wilsona8198ee2011-04-13 22:04:09 +01003068 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003069 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003070 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003071 /* Continue on if we fail due to EIO, the GPU is hung so we
3072 * should be safe and we need to cleanup or else we might
3073 * cause memory corruption through use-after-free.
3074 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003075
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01003076 /* Throw away the active reference before moving to the unbound list */
3077 i915_gem_object_retire(obj);
3078
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003079 if (i915_is_ggtt(vma->vm)) {
3080 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003081
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003082 /* release the fence reg _after_ flushing */
3083 ret = i915_gem_object_put_fence(obj);
3084 if (ret)
3085 return ret;
3086 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003087
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003088 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003089
Ben Widawsky6f65e292013-12-06 14:10:56 -08003090 vma->unbind_vma(vma);
3091
Chris Wilson64bf9302014-02-25 14:23:28 +00003092 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003093 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02003094 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003095
Ben Widawsky2f633152013-07-17 12:19:03 -07003096 drm_mm_remove_node(&vma->node);
3097 i915_gem_vma_destroy(vma);
3098
3099 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003100 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003101 if (list_empty(&obj->vma_list)) {
3102 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003103 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003104 }
Eric Anholt673a3942008-07-30 12:06:12 -07003105
Chris Wilson70903c32013-12-04 09:59:09 +00003106 /* And finally now the object is completely decoupled from this vma,
3107 * we can drop its hold on the backing storage and allow it to be
3108 * reaped by the shrinker.
3109 */
3110 i915_gem_object_unpin_pages(obj);
3111
Chris Wilson88241782011-01-07 17:09:48 +00003112 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003113}
3114
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003115int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003116{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003117 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003118 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003119 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003120
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003121 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003122 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003123 if (!i915.enable_execlists) {
3124 ret = i915_switch_context(ring, ring->default_context);
3125 if (ret)
3126 return ret;
3127 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003128
Chris Wilson3e960502012-11-27 16:22:54 +00003129 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003130 if (ret)
3131 return ret;
3132 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003133
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003134 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003135}
3136
Chris Wilson9ce079e2012-04-17 15:31:30 +01003137static void i965_write_fence_reg(struct drm_device *dev, int reg,
3138 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003139{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003140 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003141 int fence_reg;
3142 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003143
Imre Deak56c844e2013-01-07 21:47:34 +02003144 if (INTEL_INFO(dev)->gen >= 6) {
3145 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3146 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3147 } else {
3148 fence_reg = FENCE_REG_965_0;
3149 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3150 }
3151
Chris Wilsond18b9612013-07-10 13:36:23 +01003152 fence_reg += reg * 8;
3153
3154 /* To w/a incoherency with non-atomic 64-bit register updates,
3155 * we split the 64-bit update into two 32-bit writes. In order
3156 * for a partial fence not to be evaluated between writes, we
3157 * precede the update with write to turn off the fence register,
3158 * and only enable the fence as the last step.
3159 *
3160 * For extra levels of paranoia, we make sure each step lands
3161 * before applying the next step.
3162 */
3163 I915_WRITE(fence_reg, 0);
3164 POSTING_READ(fence_reg);
3165
Chris Wilson9ce079e2012-04-17 15:31:30 +01003166 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003167 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003168 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003169
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003170 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003171 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003172 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003173 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003174 if (obj->tiling_mode == I915_TILING_Y)
3175 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3176 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003177
Chris Wilsond18b9612013-07-10 13:36:23 +01003178 I915_WRITE(fence_reg + 4, val >> 32);
3179 POSTING_READ(fence_reg + 4);
3180
3181 I915_WRITE(fence_reg + 0, val);
3182 POSTING_READ(fence_reg);
3183 } else {
3184 I915_WRITE(fence_reg + 4, 0);
3185 POSTING_READ(fence_reg + 4);
3186 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003187}
3188
Chris Wilson9ce079e2012-04-17 15:31:30 +01003189static void i915_write_fence_reg(struct drm_device *dev, int reg,
3190 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003191{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003192 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003193 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003194
Chris Wilson9ce079e2012-04-17 15:31:30 +01003195 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003196 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003197 int pitch_val;
3198 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003199
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003200 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003201 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003202 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3203 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3204 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003205
3206 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3207 tile_width = 128;
3208 else
3209 tile_width = 512;
3210
3211 /* Note: pitch better be a power of two tile widths */
3212 pitch_val = obj->stride / tile_width;
3213 pitch_val = ffs(pitch_val) - 1;
3214
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003215 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003216 if (obj->tiling_mode == I915_TILING_Y)
3217 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3218 val |= I915_FENCE_SIZE_BITS(size);
3219 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3220 val |= I830_FENCE_REG_VALID;
3221 } else
3222 val = 0;
3223
3224 if (reg < 8)
3225 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003226 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003227 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003228
Chris Wilson9ce079e2012-04-17 15:31:30 +01003229 I915_WRITE(reg, val);
3230 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003231}
3232
Chris Wilson9ce079e2012-04-17 15:31:30 +01003233static void i830_write_fence_reg(struct drm_device *dev, int reg,
3234 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003235{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003236 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003237 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003238
Chris Wilson9ce079e2012-04-17 15:31:30 +01003239 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003240 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003241 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003242
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003243 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003244 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003245 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3246 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3247 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003248
Chris Wilson9ce079e2012-04-17 15:31:30 +01003249 pitch_val = obj->stride / 128;
3250 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003251
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003252 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003253 if (obj->tiling_mode == I915_TILING_Y)
3254 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3255 val |= I830_FENCE_SIZE_BITS(size);
3256 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3257 val |= I830_FENCE_REG_VALID;
3258 } else
3259 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003260
Chris Wilson9ce079e2012-04-17 15:31:30 +01003261 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3262 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3263}
3264
Chris Wilsond0a57782012-10-09 19:24:37 +01003265inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3266{
3267 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3268}
3269
Chris Wilson9ce079e2012-04-17 15:31:30 +01003270static void i915_gem_write_fence(struct drm_device *dev, int reg,
3271 struct drm_i915_gem_object *obj)
3272{
Chris Wilsond0a57782012-10-09 19:24:37 +01003273 struct drm_i915_private *dev_priv = dev->dev_private;
3274
3275 /* Ensure that all CPU reads are completed before installing a fence
3276 * and all writes before removing the fence.
3277 */
3278 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3279 mb();
3280
Daniel Vetter94a335d2013-07-17 14:51:28 +02003281 WARN(obj && (!obj->stride || !obj->tiling_mode),
3282 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3283 obj->stride, obj->tiling_mode);
3284
Chris Wilson9ce079e2012-04-17 15:31:30 +01003285 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003286 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003287 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003288 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003289 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003290 case 5:
3291 case 4: i965_write_fence_reg(dev, reg, obj); break;
3292 case 3: i915_write_fence_reg(dev, reg, obj); break;
3293 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003294 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003295 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003296
3297 /* And similarly be paranoid that no direct access to this region
3298 * is reordered to before the fence is installed.
3299 */
3300 if (i915_gem_object_needs_mb(obj))
3301 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003302}
3303
Chris Wilson61050802012-04-17 15:31:31 +01003304static inline int fence_number(struct drm_i915_private *dev_priv,
3305 struct drm_i915_fence_reg *fence)
3306{
3307 return fence - dev_priv->fence_regs;
3308}
3309
3310static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3311 struct drm_i915_fence_reg *fence,
3312 bool enable)
3313{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003314 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003315 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003316
Chris Wilson46a0b632013-07-10 13:36:24 +01003317 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003318
3319 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003320 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003321 fence->obj = obj;
3322 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3323 } else {
3324 obj->fence_reg = I915_FENCE_REG_NONE;
3325 fence->obj = NULL;
3326 list_del_init(&fence->lru_list);
3327 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003328 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003329}
3330
Chris Wilsond9e86c02010-11-10 16:40:20 +00003331static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003332i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003333{
John Harrison97b2a6a2014-11-24 18:49:26 +00003334 if (obj->last_fenced_req) {
3335 int ret = i915_wait_seqno(obj->ring,
3336 i915_gem_request_get_seqno(obj->last_fenced_req));
Chris Wilson18991842012-04-17 15:31:29 +01003337 if (ret)
3338 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003339
John Harrison97b2a6a2014-11-24 18:49:26 +00003340 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003341 }
3342
3343 return 0;
3344}
3345
3346int
3347i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3348{
Chris Wilson61050802012-04-17 15:31:31 +01003349 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003350 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003351 int ret;
3352
Chris Wilsond0a57782012-10-09 19:24:37 +01003353 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003354 if (ret)
3355 return ret;
3356
Chris Wilson61050802012-04-17 15:31:31 +01003357 if (obj->fence_reg == I915_FENCE_REG_NONE)
3358 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003359
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003360 fence = &dev_priv->fence_regs[obj->fence_reg];
3361
Daniel Vetteraff10b302014-02-14 14:06:05 +01003362 if (WARN_ON(fence->pin_count))
3363 return -EBUSY;
3364
Chris Wilson61050802012-04-17 15:31:31 +01003365 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003366 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003367
3368 return 0;
3369}
3370
3371static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003372i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003373{
Daniel Vetterae3db242010-02-19 11:51:58 +01003374 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003375 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003376 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003377
3378 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003379 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003380 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3381 reg = &dev_priv->fence_regs[i];
3382 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003383 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003384
Chris Wilson1690e1e2011-12-14 13:57:08 +01003385 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003386 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003387 }
3388
Chris Wilsond9e86c02010-11-10 16:40:20 +00003389 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003390 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003391
3392 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003393 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003394 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003395 continue;
3396
Chris Wilson8fe301a2012-04-17 15:31:28 +01003397 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003398 }
3399
Chris Wilson5dce5b932014-01-20 10:17:36 +00003400deadlock:
3401 /* Wait for completion of pending flips which consume fences */
3402 if (intel_has_pending_fb_unpin(dev))
3403 return ERR_PTR(-EAGAIN);
3404
3405 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003406}
3407
Jesse Barnesde151cf2008-11-12 10:03:55 -08003408/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003409 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003410 * @obj: object to map through a fence reg
3411 *
3412 * When mapping objects through the GTT, userspace wants to be able to write
3413 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003414 * This function walks the fence regs looking for a free one for @obj,
3415 * stealing one if it can't find any.
3416 *
3417 * It then sets up the reg based on the object's properties: address, pitch
3418 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003419 *
3420 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003421 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003422int
Chris Wilson06d98132012-04-17 15:31:24 +01003423i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003424{
Chris Wilson05394f32010-11-08 19:18:58 +00003425 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003427 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003428 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003429 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003430
Chris Wilson14415742012-04-17 15:31:33 +01003431 /* Have we updated the tiling parameters upon the object and so
3432 * will need to serialise the write to the associated fence register?
3433 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003434 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003435 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003436 if (ret)
3437 return ret;
3438 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003439
Chris Wilsond9e86c02010-11-10 16:40:20 +00003440 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003441 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3442 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003443 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003444 list_move_tail(&reg->lru_list,
3445 &dev_priv->mm.fence_list);
3446 return 0;
3447 }
3448 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003449 if (WARN_ON(!obj->map_and_fenceable))
3450 return -EINVAL;
3451
Chris Wilson14415742012-04-17 15:31:33 +01003452 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003453 if (IS_ERR(reg))
3454 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003455
Chris Wilson14415742012-04-17 15:31:33 +01003456 if (reg->obj) {
3457 struct drm_i915_gem_object *old = reg->obj;
3458
Chris Wilsond0a57782012-10-09 19:24:37 +01003459 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003460 if (ret)
3461 return ret;
3462
Chris Wilson14415742012-04-17 15:31:33 +01003463 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003464 }
Chris Wilson14415742012-04-17 15:31:33 +01003465 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003466 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003467
Chris Wilson14415742012-04-17 15:31:33 +01003468 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003469
Chris Wilson9ce079e2012-04-17 15:31:30 +01003470 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003471}
3472
Chris Wilson4144f9b2014-09-11 08:43:48 +01003473static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003474 unsigned long cache_level)
3475{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003476 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003477 struct drm_mm_node *other;
3478
Chris Wilson4144f9b2014-09-11 08:43:48 +01003479 /*
3480 * On some machines we have to be careful when putting differing types
3481 * of snoopable memory together to avoid the prefetcher crossing memory
3482 * domains and dying. During vm initialisation, we decide whether or not
3483 * these constraints apply and set the drm_mm.color_adjust
3484 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003485 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003486 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003487 return true;
3488
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003489 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003490 return true;
3491
3492 if (list_empty(&gtt_space->node_list))
3493 return true;
3494
3495 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3496 if (other->allocated && !other->hole_follows && other->color != cache_level)
3497 return false;
3498
3499 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3500 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3501 return false;
3502
3503 return true;
3504}
3505
Jesse Barnesde151cf2008-11-12 10:03:55 -08003506/**
Eric Anholt673a3942008-07-30 12:06:12 -07003507 * Finds free space in the GTT aperture and binds the object there.
3508 */
Daniel Vetter262de142014-02-14 14:01:20 +01003509static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003510i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3511 struct i915_address_space *vm,
3512 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003513 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003514{
Chris Wilson05394f32010-11-08 19:18:58 +00003515 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003516 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003517 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003518 unsigned long start =
3519 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3520 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003521 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003522 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003523 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003524
Chris Wilsone28f8712011-07-18 13:11:49 -07003525 fence_size = i915_gem_get_gtt_size(dev,
3526 obj->base.size,
3527 obj->tiling_mode);
3528 fence_alignment = i915_gem_get_gtt_alignment(dev,
3529 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003530 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003531 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003532 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003533 obj->base.size,
3534 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003535
Eric Anholt673a3942008-07-30 12:06:12 -07003536 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003537 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003538 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003539 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003540 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003541 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003542 }
3543
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003544 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003545
Chris Wilson654fc602010-05-27 13:18:21 +01003546 /* If the object is bigger than the entire aperture, reject it early
3547 * before evicting everything in a vain attempt to find space.
3548 */
Chris Wilsond23db882014-05-23 08:48:08 +02003549 if (obj->base.size > end) {
3550 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003551 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003552 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003553 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003554 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003555 }
3556
Chris Wilson37e680a2012-06-07 15:38:42 +01003557 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003558 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003559 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003560
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003561 i915_gem_object_pin_pages(obj);
3562
Ben Widawskyaccfef22013-08-14 11:38:35 +02003563 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003564 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003565 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003566
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003567search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003568 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003569 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003570 obj->cache_level,
3571 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003572 DRM_MM_SEARCH_DEFAULT,
3573 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003574 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003575 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003576 obj->cache_level,
3577 start, end,
3578 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003579 if (ret == 0)
3580 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003581
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003582 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003583 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003584 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003585 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003586 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003587 }
3588
Daniel Vetter74163902012-02-15 23:50:21 +01003589 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003590 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003591 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003592
Ben Widawsky35c20a62013-05-31 11:28:48 -07003593 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003594 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003595
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003596 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003597 vma->bind_vma(vma, obj->cache_level,
Chris Wilsonc826c442014-10-31 13:53:53 +00003598 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003599
Daniel Vetter262de142014-02-14 14:01:20 +01003600 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003601
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003602err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003603 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003604err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003605 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003606 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003607err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003608 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003609 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003610}
3611
Chris Wilson000433b2013-08-08 14:41:09 +01003612bool
Chris Wilson2c225692013-08-09 12:26:45 +01003613i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3614 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003615{
Eric Anholt673a3942008-07-30 12:06:12 -07003616 /* If we don't have a page list set up, then we're not pinned
3617 * to GPU, and we can ignore the cache flush because it'll happen
3618 * again at bind time.
3619 */
Chris Wilson05394f32010-11-08 19:18:58 +00003620 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003621 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003622
Imre Deak769ce462013-02-13 21:56:05 +02003623 /*
3624 * Stolen memory is always coherent with the GPU as it is explicitly
3625 * marked as wc by the system, or the system is cache-coherent.
3626 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003627 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003628 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003629
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003630 /* If the GPU is snooping the contents of the CPU cache,
3631 * we do not need to manually clear the CPU cache lines. However,
3632 * the caches are only snooped when the render cache is
3633 * flushed/invalidated. As we always have to emit invalidations
3634 * and flushes when moving into and out of the RENDER domain, correct
3635 * snooping behaviour occurs naturally as the result of our domain
3636 * tracking.
3637 */
Chris Wilson2c225692013-08-09 12:26:45 +01003638 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003639 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003640
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003641 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003642 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003643
3644 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003645}
3646
3647/** Flushes the GTT write domain for the object if it's dirty. */
3648static void
Chris Wilson05394f32010-11-08 19:18:58 +00003649i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003650{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003651 uint32_t old_write_domain;
3652
Chris Wilson05394f32010-11-08 19:18:58 +00003653 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003654 return;
3655
Chris Wilson63256ec2011-01-04 18:42:07 +00003656 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003657 * to it immediately go to main memory as far as we know, so there's
3658 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003659 *
3660 * However, we do have to enforce the order so that all writes through
3661 * the GTT land before any writes to the device, such as updates to
3662 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003663 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003664 wmb();
3665
Chris Wilson05394f32010-11-08 19:18:58 +00003666 old_write_domain = obj->base.write_domain;
3667 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003668
Daniel Vetterf99d7062014-06-19 16:01:59 +02003669 intel_fb_obj_flush(obj, false);
3670
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003671 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003672 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003673 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003674}
3675
3676/** Flushes the CPU write domain for the object if it's dirty. */
3677static void
Chris Wilson2c225692013-08-09 12:26:45 +01003678i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3679 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003680{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003681 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003682
Chris Wilson05394f32010-11-08 19:18:58 +00003683 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003684 return;
3685
Chris Wilson000433b2013-08-08 14:41:09 +01003686 if (i915_gem_clflush_object(obj, force))
3687 i915_gem_chipset_flush(obj->base.dev);
3688
Chris Wilson05394f32010-11-08 19:18:58 +00003689 old_write_domain = obj->base.write_domain;
3690 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003691
Daniel Vetterf99d7062014-06-19 16:01:59 +02003692 intel_fb_obj_flush(obj, false);
3693
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003694 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003695 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003696 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003697}
3698
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003699/**
3700 * Moves a single object to the GTT read, and possibly write domain.
3701 *
3702 * This function returns when the move is complete, including waiting on
3703 * flushes to occur.
3704 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003705int
Chris Wilson20217462010-11-23 15:26:33 +00003706i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003707{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003708 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003709 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003710 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003711 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003712
Eric Anholt02354392008-11-26 13:58:13 -08003713 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003714 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003715 return -EINVAL;
3716
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003717 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3718 return 0;
3719
Chris Wilson0201f1e2012-07-20 12:41:01 +01003720 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003721 if (ret)
3722 return ret;
3723
Chris Wilsonc8725f32014-03-17 12:21:55 +00003724 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003725 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003726
Chris Wilsond0a57782012-10-09 19:24:37 +01003727 /* Serialise direct access to this object with the barriers for
3728 * coherent writes from the GPU, by effectively invalidating the
3729 * GTT domain upon first access.
3730 */
3731 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3732 mb();
3733
Chris Wilson05394f32010-11-08 19:18:58 +00003734 old_write_domain = obj->base.write_domain;
3735 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003736
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003737 /* It should now be out of any other write domains, and we can update
3738 * the domain values for our changes.
3739 */
Chris Wilson05394f32010-11-08 19:18:58 +00003740 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3741 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003742 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003743 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3744 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3745 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003746 }
3747
Daniel Vetterf99d7062014-06-19 16:01:59 +02003748 if (write)
3749 intel_fb_obj_invalidate(obj, NULL);
3750
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003751 trace_i915_gem_object_change_domain(obj,
3752 old_read_domains,
3753 old_write_domain);
3754
Chris Wilson8325a092012-04-24 15:52:35 +01003755 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003756 if (i915_gem_object_is_inactive(obj))
3757 list_move_tail(&vma->mm_list,
3758 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003759
Eric Anholte47c68e2008-11-14 13:35:19 -08003760 return 0;
3761}
3762
Chris Wilsone4ffd172011-04-04 09:44:39 +01003763int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3764 enum i915_cache_level cache_level)
3765{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003766 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003767 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003768 int ret;
3769
3770 if (obj->cache_level == cache_level)
3771 return 0;
3772
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003773 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003774 DRM_DEBUG("can not change the cache level of pinned objects\n");
3775 return -EBUSY;
3776 }
3777
Chris Wilsondf6f7832014-03-21 07:40:56 +00003778 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003779 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003780 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003781 if (ret)
3782 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003783 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003784 }
3785
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003786 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003787 ret = i915_gem_object_finish_gpu(obj);
3788 if (ret)
3789 return ret;
3790
3791 i915_gem_object_finish_gtt(obj);
3792
3793 /* Before SandyBridge, you could not use tiling or fence
3794 * registers with snooped memory, so relinquish any fences
3795 * currently pointing to our region in the aperture.
3796 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003797 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003798 ret = i915_gem_object_put_fence(obj);
3799 if (ret)
3800 return ret;
3801 }
3802
Ben Widawsky6f65e292013-12-06 14:10:56 -08003803 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003804 if (drm_mm_node_allocated(&vma->node))
3805 vma->bind_vma(vma, cache_level,
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01003806 vma->bound & GLOBAL_BIND);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003807 }
3808
Chris Wilson2c225692013-08-09 12:26:45 +01003809 list_for_each_entry(vma, &obj->vma_list, vma_link)
3810 vma->node.color = cache_level;
3811 obj->cache_level = cache_level;
3812
3813 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003814 u32 old_read_domains, old_write_domain;
3815
3816 /* If we're coming from LLC cached, then we haven't
3817 * actually been tracking whether the data is in the
3818 * CPU cache or not, since we only allow one bit set
3819 * in obj->write_domain and have been skipping the clflushes.
3820 * Just set it to the CPU cache for now.
3821 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003822 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003823 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003824
3825 old_read_domains = obj->base.read_domains;
3826 old_write_domain = obj->base.write_domain;
3827
3828 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3829 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3830
3831 trace_i915_gem_object_change_domain(obj,
3832 old_read_domains,
3833 old_write_domain);
3834 }
3835
Chris Wilsone4ffd172011-04-04 09:44:39 +01003836 return 0;
3837}
3838
Ben Widawsky199adf42012-09-21 17:01:20 -07003839int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3840 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003841{
Ben Widawsky199adf42012-09-21 17:01:20 -07003842 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003843 struct drm_i915_gem_object *obj;
3844 int ret;
3845
3846 ret = i915_mutex_lock_interruptible(dev);
3847 if (ret)
3848 return ret;
3849
3850 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3851 if (&obj->base == NULL) {
3852 ret = -ENOENT;
3853 goto unlock;
3854 }
3855
Chris Wilson651d7942013-08-08 14:41:10 +01003856 switch (obj->cache_level) {
3857 case I915_CACHE_LLC:
3858 case I915_CACHE_L3_LLC:
3859 args->caching = I915_CACHING_CACHED;
3860 break;
3861
Chris Wilson4257d3b2013-08-08 14:41:11 +01003862 case I915_CACHE_WT:
3863 args->caching = I915_CACHING_DISPLAY;
3864 break;
3865
Chris Wilson651d7942013-08-08 14:41:10 +01003866 default:
3867 args->caching = I915_CACHING_NONE;
3868 break;
3869 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003870
3871 drm_gem_object_unreference(&obj->base);
3872unlock:
3873 mutex_unlock(&dev->struct_mutex);
3874 return ret;
3875}
3876
Ben Widawsky199adf42012-09-21 17:01:20 -07003877int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3878 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003879{
Ben Widawsky199adf42012-09-21 17:01:20 -07003880 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003881 struct drm_i915_gem_object *obj;
3882 enum i915_cache_level level;
3883 int ret;
3884
Ben Widawsky199adf42012-09-21 17:01:20 -07003885 switch (args->caching) {
3886 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003887 level = I915_CACHE_NONE;
3888 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003889 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003890 level = I915_CACHE_LLC;
3891 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003892 case I915_CACHING_DISPLAY:
3893 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3894 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003895 default:
3896 return -EINVAL;
3897 }
3898
Ben Widawsky3bc29132012-09-26 16:15:20 -07003899 ret = i915_mutex_lock_interruptible(dev);
3900 if (ret)
3901 return ret;
3902
Chris Wilsone6994ae2012-07-10 10:27:08 +01003903 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3904 if (&obj->base == NULL) {
3905 ret = -ENOENT;
3906 goto unlock;
3907 }
3908
3909 ret = i915_gem_object_set_cache_level(obj, level);
3910
3911 drm_gem_object_unreference(&obj->base);
3912unlock:
3913 mutex_unlock(&dev->struct_mutex);
3914 return ret;
3915}
3916
Chris Wilsoncc98b412013-08-09 12:25:09 +01003917static bool is_pin_display(struct drm_i915_gem_object *obj)
3918{
Oscar Mateo19656432014-05-16 14:20:43 +01003919 struct i915_vma *vma;
3920
Oscar Mateo19656432014-05-16 14:20:43 +01003921 vma = i915_gem_obj_to_ggtt(obj);
3922 if (!vma)
3923 return false;
3924
Daniel Vetter4feb7652014-11-24 11:21:52 +01003925 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003926 * 1. The display engine (scanouts, sprites, cursors);
3927 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003928 *
3929 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003930 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003931 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003932 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003933}
3934
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003935/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003936 * Prepare buffer for display plane (scanout, cursors, etc).
3937 * Can be called from an uninterruptible phase (modesetting) and allows
3938 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003939 */
3940int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003941i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3942 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003943 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003944{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003945 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003946 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003947 int ret;
3948
Chris Wilson0be73282010-12-06 14:36:27 +00003949 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003950 ret = i915_gem_object_sync(obj, pipelined);
3951 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003952 return ret;
3953 }
3954
Chris Wilsoncc98b412013-08-09 12:25:09 +01003955 /* Mark the pin_display early so that we account for the
3956 * display coherency whilst setting up the cache domains.
3957 */
Oscar Mateo19656432014-05-16 14:20:43 +01003958 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003959 obj->pin_display = true;
3960
Eric Anholta7ef0642011-03-29 16:59:54 -07003961 /* The display engine is not coherent with the LLC cache on gen6. As
3962 * a result, we make sure that the pinning that is about to occur is
3963 * done with uncached PTEs. This is lowest common denominator for all
3964 * chipsets.
3965 *
3966 * However for gen6+, we could do better by using the GFDT bit instead
3967 * of uncaching, which would allow us to flush all the LLC-cached data
3968 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3969 */
Chris Wilson651d7942013-08-08 14:41:10 +01003970 ret = i915_gem_object_set_cache_level(obj,
3971 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003972 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003973 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003974
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003975 /* As the user may map the buffer once pinned in the display plane
3976 * (e.g. libkms for the bootup splash), we have to ensure that we
3977 * always use map_and_fenceable for all scanout buffers.
3978 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003979 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003980 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003981 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003982
Chris Wilson2c225692013-08-09 12:26:45 +01003983 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003984
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003985 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003986 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003987
3988 /* It should now be out of any other write domains, and we can update
3989 * the domain values for our changes.
3990 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003991 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003992 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003993
3994 trace_i915_gem_object_change_domain(obj,
3995 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003996 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003997
3998 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003999
4000err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01004001 WARN_ON(was_pin_display != is_pin_display(obj));
4002 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004003 return ret;
4004}
4005
4006void
4007i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
4008{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004009 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01004010 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004011}
4012
Chris Wilson85345512010-11-13 09:49:11 +00004013int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004014i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004015{
Chris Wilson88241782011-01-07 17:09:48 +00004016 int ret;
4017
Chris Wilsona8198ee2011-04-13 22:04:09 +01004018 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004019 return 0;
4020
Chris Wilson0201f1e2012-07-20 12:41:01 +01004021 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004022 if (ret)
4023 return ret;
4024
Chris Wilsona8198ee2011-04-13 22:04:09 +01004025 /* Ensure that we invalidate the GPU's caches and TLBs. */
4026 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004027 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004028}
4029
Eric Anholte47c68e2008-11-14 13:35:19 -08004030/**
4031 * Moves a single object to the CPU read, and possibly write domain.
4032 *
4033 * This function returns when the move is complete, including waiting on
4034 * flushes to occur.
4035 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004036int
Chris Wilson919926a2010-11-12 13:42:53 +00004037i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004038{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004039 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004040 int ret;
4041
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004042 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4043 return 0;
4044
Chris Wilson0201f1e2012-07-20 12:41:01 +01004045 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004046 if (ret)
4047 return ret;
4048
Chris Wilsonc8725f32014-03-17 12:21:55 +00004049 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004050 i915_gem_object_flush_gtt_write_domain(obj);
4051
Chris Wilson05394f32010-11-08 19:18:58 +00004052 old_write_domain = obj->base.write_domain;
4053 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004054
Eric Anholte47c68e2008-11-14 13:35:19 -08004055 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004056 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004057 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004058
Chris Wilson05394f32010-11-08 19:18:58 +00004059 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004060 }
4061
4062 /* It should now be out of any other write domains, and we can update
4063 * the domain values for our changes.
4064 */
Chris Wilson05394f32010-11-08 19:18:58 +00004065 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004066
4067 /* If we're writing through the CPU, then the GPU read domains will
4068 * need to be invalidated at next use.
4069 */
4070 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004071 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4072 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004073 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004074
Daniel Vetterf99d7062014-06-19 16:01:59 +02004075 if (write)
4076 intel_fb_obj_invalidate(obj, NULL);
4077
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004078 trace_i915_gem_object_change_domain(obj,
4079 old_read_domains,
4080 old_write_domain);
4081
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004082 return 0;
4083}
4084
Eric Anholt673a3942008-07-30 12:06:12 -07004085/* Throttle our rendering by waiting until the ring has completed our requests
4086 * emitted over 20 msec ago.
4087 *
Eric Anholtb9624422009-06-03 07:27:35 +00004088 * Note that if we were to use the current jiffies each time around the loop,
4089 * we wouldn't escape the function with any frames outstanding if the time to
4090 * render a frame was over 20ms.
4091 *
Eric Anholt673a3942008-07-30 12:06:12 -07004092 * This should get us reasonable parallelism between CPU and GPU but also
4093 * relatively low latency when blocking on a particular request to finish.
4094 */
4095static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004096i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004097{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004098 struct drm_i915_private *dev_priv = dev->dev_private;
4099 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004100 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004101 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004102 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004103 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004104 u32 seqno = 0;
4105 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004106
Daniel Vetter308887a2012-11-14 17:14:06 +01004107 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4108 if (ret)
4109 return ret;
4110
4111 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4112 if (ret)
4113 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004114
Chris Wilson1c255952010-09-26 11:03:27 +01004115 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004116 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004117 if (time_after_eq(request->emitted_jiffies, recent_enough))
4118 break;
4119
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004120 ring = request->ring;
4121 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004122 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004123 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004124 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004125
4126 if (seqno == 0)
4127 return 0;
4128
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02004129 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004130 if (ret == 0)
4131 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004132
Eric Anholt673a3942008-07-30 12:06:12 -07004133 return ret;
4134}
4135
Chris Wilsond23db882014-05-23 08:48:08 +02004136static bool
4137i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4138{
4139 struct drm_i915_gem_object *obj = vma->obj;
4140
4141 if (alignment &&
4142 vma->node.start & (alignment - 1))
4143 return true;
4144
4145 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4146 return true;
4147
4148 if (flags & PIN_OFFSET_BIAS &&
4149 vma->node.start < (flags & PIN_OFFSET_MASK))
4150 return true;
4151
4152 return false;
4153}
4154
Eric Anholt673a3942008-07-30 12:06:12 -07004155int
Chris Wilson05394f32010-11-08 19:18:58 +00004156i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004157 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004158 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004159 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004160{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004161 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004162 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004163 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004164 int ret;
4165
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004166 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4167 return -ENODEV;
4168
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004169 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004170 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004171
Chris Wilsonc826c442014-10-31 13:53:53 +00004172 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4173 return -EINVAL;
4174
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004175 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004176 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004177 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4178 return -EBUSY;
4179
Chris Wilsond23db882014-05-23 08:48:08 +02004180 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004181 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004182 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004183 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004184 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004185 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004186 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004187 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004188 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004189 if (ret)
4190 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004191
4192 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004193 }
4194 }
4195
Chris Wilsonef79e172014-10-31 13:53:52 +00004196 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004197 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004198 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4199 if (IS_ERR(vma))
4200 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004201 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004202
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01004203 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND))
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004204 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004205
Chris Wilsonef79e172014-10-31 13:53:52 +00004206 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4207 bool mappable, fenceable;
4208 u32 fence_size, fence_alignment;
4209
4210 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4211 obj->base.size,
4212 obj->tiling_mode);
4213 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4214 obj->base.size,
4215 obj->tiling_mode,
4216 true);
4217
4218 fenceable = (vma->node.size == fence_size &&
4219 (vma->node.start & (fence_alignment - 1)) == 0);
4220
4221 mappable = (vma->node.start + obj->base.size <=
4222 dev_priv->gtt.mappable_end);
4223
4224 obj->map_and_fenceable = mappable && fenceable;
4225 }
4226
4227 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4228
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004229 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004230 if (flags & PIN_MAPPABLE)
4231 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004232
4233 return 0;
4234}
4235
4236void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004237i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004238{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004239 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004240
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004241 BUG_ON(!vma);
4242 BUG_ON(vma->pin_count == 0);
4243 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4244
4245 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004246 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004247}
4248
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004249bool
4250i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4251{
4252 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4253 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4254 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4255
4256 WARN_ON(!ggtt_vma ||
4257 dev_priv->fence_regs[obj->fence_reg].pin_count >
4258 ggtt_vma->pin_count);
4259 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4260 return true;
4261 } else
4262 return false;
4263}
4264
4265void
4266i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4267{
4268 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4269 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4270 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4271 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4272 }
4273}
4274
Eric Anholt673a3942008-07-30 12:06:12 -07004275int
Eric Anholt673a3942008-07-30 12:06:12 -07004276i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004277 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004278{
4279 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004280 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004281 int ret;
4282
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004283 ret = i915_mutex_lock_interruptible(dev);
4284 if (ret)
4285 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004286
Chris Wilson05394f32010-11-08 19:18:58 +00004287 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004288 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004289 ret = -ENOENT;
4290 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004291 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004292
Chris Wilson0be555b2010-08-04 15:36:30 +01004293 /* Count all active objects as busy, even if they are currently not used
4294 * by the gpu. Users of this interface expect objects to eventually
4295 * become non-busy without any further actions, therefore emit any
4296 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004297 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004298 ret = i915_gem_object_flush_active(obj);
4299
Chris Wilson05394f32010-11-08 19:18:58 +00004300 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004301 if (obj->ring) {
4302 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4303 args->busy |= intel_ring_flag(obj->ring) << 16;
4304 }
Eric Anholt673a3942008-07-30 12:06:12 -07004305
Chris Wilson05394f32010-11-08 19:18:58 +00004306 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004307unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004308 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004309 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004310}
4311
4312int
4313i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4314 struct drm_file *file_priv)
4315{
Akshay Joshi0206e352011-08-16 15:34:10 -04004316 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004317}
4318
Chris Wilson3ef94da2009-09-14 16:50:29 +01004319int
4320i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4321 struct drm_file *file_priv)
4322{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004323 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004324 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004325 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004326 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004327
4328 switch (args->madv) {
4329 case I915_MADV_DONTNEED:
4330 case I915_MADV_WILLNEED:
4331 break;
4332 default:
4333 return -EINVAL;
4334 }
4335
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004336 ret = i915_mutex_lock_interruptible(dev);
4337 if (ret)
4338 return ret;
4339
Chris Wilson05394f32010-11-08 19:18:58 +00004340 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004341 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004342 ret = -ENOENT;
4343 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004344 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004345
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004346 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004347 ret = -EINVAL;
4348 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004349 }
4350
Daniel Vetter656bfa32014-11-20 09:26:30 +01004351 if (obj->pages &&
4352 obj->tiling_mode != I915_TILING_NONE &&
4353 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4354 if (obj->madv == I915_MADV_WILLNEED)
4355 i915_gem_object_unpin_pages(obj);
4356 if (args->madv == I915_MADV_WILLNEED)
4357 i915_gem_object_pin_pages(obj);
4358 }
4359
Chris Wilson05394f32010-11-08 19:18:58 +00004360 if (obj->madv != __I915_MADV_PURGED)
4361 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004362
Chris Wilson6c085a72012-08-20 11:40:46 +02004363 /* if the object is no longer attached, discard its backing storage */
4364 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004365 i915_gem_object_truncate(obj);
4366
Chris Wilson05394f32010-11-08 19:18:58 +00004367 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004368
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004369out:
Chris Wilson05394f32010-11-08 19:18:58 +00004370 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004371unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004372 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004373 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004374}
4375
Chris Wilson37e680a2012-06-07 15:38:42 +01004376void i915_gem_object_init(struct drm_i915_gem_object *obj,
4377 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004378{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004379 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004380 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004381 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004382 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004383
Chris Wilson37e680a2012-06-07 15:38:42 +01004384 obj->ops = ops;
4385
Chris Wilson0327d6b2012-08-11 15:41:06 +01004386 obj->fence_reg = I915_FENCE_REG_NONE;
4387 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004388
4389 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4390}
4391
Chris Wilson37e680a2012-06-07 15:38:42 +01004392static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4393 .get_pages = i915_gem_object_get_pages_gtt,
4394 .put_pages = i915_gem_object_put_pages_gtt,
4395};
4396
Chris Wilson05394f32010-11-08 19:18:58 +00004397struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4398 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004399{
Daniel Vetterc397b902010-04-09 19:05:07 +00004400 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004401 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004402 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004403
Chris Wilson42dcedd2012-11-15 11:32:30 +00004404 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004405 if (obj == NULL)
4406 return NULL;
4407
4408 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004409 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004410 return NULL;
4411 }
4412
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004413 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4414 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4415 /* 965gm cannot relocate objects above 4GiB. */
4416 mask &= ~__GFP_HIGHMEM;
4417 mask |= __GFP_DMA32;
4418 }
4419
Al Viro496ad9a2013-01-23 17:07:38 -05004420 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004421 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004422
Chris Wilson37e680a2012-06-07 15:38:42 +01004423 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004424
Daniel Vetterc397b902010-04-09 19:05:07 +00004425 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4426 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4427
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004428 if (HAS_LLC(dev)) {
4429 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004430 * cache) for about a 10% performance improvement
4431 * compared to uncached. Graphics requests other than
4432 * display scanout are coherent with the CPU in
4433 * accessing this cache. This means in this mode we
4434 * don't need to clflush on the CPU side, and on the
4435 * GPU side we only need to flush internal caches to
4436 * get data visible to the CPU.
4437 *
4438 * However, we maintain the display planes as UC, and so
4439 * need to rebind when first used as such.
4440 */
4441 obj->cache_level = I915_CACHE_LLC;
4442 } else
4443 obj->cache_level = I915_CACHE_NONE;
4444
Daniel Vetterd861e332013-07-24 23:25:03 +02004445 trace_i915_gem_object_create(obj);
4446
Chris Wilson05394f32010-11-08 19:18:58 +00004447 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004448}
4449
Chris Wilson340fbd82014-05-22 09:16:52 +01004450static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4451{
4452 /* If we are the last user of the backing storage (be it shmemfs
4453 * pages or stolen etc), we know that the pages are going to be
4454 * immediately released. In this case, we can then skip copying
4455 * back the contents from the GPU.
4456 */
4457
4458 if (obj->madv != I915_MADV_WILLNEED)
4459 return false;
4460
4461 if (obj->base.filp == NULL)
4462 return true;
4463
4464 /* At first glance, this looks racy, but then again so would be
4465 * userspace racing mmap against close. However, the first external
4466 * reference to the filp can only be obtained through the
4467 * i915_gem_mmap_ioctl() which safeguards us against the user
4468 * acquiring such a reference whilst we are in the middle of
4469 * freeing the object.
4470 */
4471 return atomic_long_read(&obj->base.filp->f_count) == 1;
4472}
4473
Chris Wilson1488fc02012-04-24 15:47:31 +01004474void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004475{
Chris Wilson1488fc02012-04-24 15:47:31 +01004476 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004477 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004478 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004479 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004480
Paulo Zanonif65c9162013-11-27 18:20:34 -02004481 intel_runtime_pm_get(dev_priv);
4482
Chris Wilson26e12f892011-03-20 11:20:19 +00004483 trace_i915_gem_object_destroy(obj);
4484
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004485 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004486 int ret;
4487
4488 vma->pin_count = 0;
4489 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004490 if (WARN_ON(ret == -ERESTARTSYS)) {
4491 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004492
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004493 was_interruptible = dev_priv->mm.interruptible;
4494 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004495
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004496 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004497
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004498 dev_priv->mm.interruptible = was_interruptible;
4499 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004500 }
4501
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004502 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4503 * before progressing. */
4504 if (obj->stolen)
4505 i915_gem_object_unpin_pages(obj);
4506
Daniel Vettera071fa02014-06-18 23:28:09 +02004507 WARN_ON(obj->frontbuffer_bits);
4508
Daniel Vetter656bfa32014-11-20 09:26:30 +01004509 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4510 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4511 obj->tiling_mode != I915_TILING_NONE)
4512 i915_gem_object_unpin_pages(obj);
4513
Ben Widawsky401c29f2013-05-31 11:28:47 -07004514 if (WARN_ON(obj->pages_pin_count))
4515 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004516 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004517 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004518 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004519 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004520
Chris Wilson9da3da62012-06-01 15:20:22 +01004521 BUG_ON(obj->pages);
4522
Chris Wilson2f745ad2012-09-04 21:02:58 +01004523 if (obj->base.import_attach)
4524 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004525
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004526 if (obj->ops->release)
4527 obj->ops->release(obj);
4528
Chris Wilson05394f32010-11-08 19:18:58 +00004529 drm_gem_object_release(&obj->base);
4530 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004531
Chris Wilson05394f32010-11-08 19:18:58 +00004532 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004533 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004534
4535 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004536}
4537
Daniel Vettere656a6c2013-08-14 14:14:04 +02004538struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004539 struct i915_address_space *vm)
4540{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004541 struct i915_vma *vma;
4542 list_for_each_entry(vma, &obj->vma_list, vma_link)
4543 if (vma->vm == vm)
4544 return vma;
4545
4546 return NULL;
4547}
4548
Ben Widawsky2f633152013-07-17 12:19:03 -07004549void i915_gem_vma_destroy(struct i915_vma *vma)
4550{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004551 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004552 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004553
4554 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4555 if (!list_empty(&vma->exec_list))
4556 return;
4557
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004558 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004559
Daniel Vetter841cd772014-08-06 15:04:48 +02004560 if (!i915_is_ggtt(vm))
4561 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004562
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004563 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004564
Ben Widawsky2f633152013-07-17 12:19:03 -07004565 kfree(vma);
4566}
4567
Chris Wilsone3efda42014-04-09 09:19:41 +01004568static void
4569i915_gem_stop_ringbuffers(struct drm_device *dev)
4570{
4571 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004572 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004573 int i;
4574
4575 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004576 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004577}
4578
Jesse Barnes5669fca2009-02-17 15:13:31 -08004579int
Chris Wilson45c5f202013-10-16 11:50:01 +01004580i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004581{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004583 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004584
Chris Wilson45c5f202013-10-16 11:50:01 +01004585 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004586 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004587 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004588 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004589
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004590 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004591
Chris Wilson29105cc2010-01-07 10:39:13 +00004592 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004593 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004594 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004595
Chris Wilsone3efda42014-04-09 09:19:41 +01004596 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004597 mutex_unlock(&dev->struct_mutex);
4598
4599 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004600 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004601 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004602
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004603 /* Assert that we sucessfully flushed all the work and
4604 * reset the GPU back to its idle, low power state.
4605 */
4606 WARN_ON(dev_priv->mm.busy);
4607
Eric Anholt673a3942008-07-30 12:06:12 -07004608 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004609
4610err:
4611 mutex_unlock(&dev->struct_mutex);
4612 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004613}
4614
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004615int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004616{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004617 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004618 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004619 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4620 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004621 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004622
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004623 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004624 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004625
Ben Widawskyc3787e22013-09-17 21:12:44 -07004626 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4627 if (ret)
4628 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004629
Ben Widawskyc3787e22013-09-17 21:12:44 -07004630 /*
4631 * Note: We do not worry about the concurrent register cacheline hang
4632 * here because no other code should access these registers other than
4633 * at initialization time.
4634 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004635 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004636 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4637 intel_ring_emit(ring, reg_base + i);
4638 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004639 }
4640
Ben Widawskyc3787e22013-09-17 21:12:44 -07004641 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004642
Ben Widawskyc3787e22013-09-17 21:12:44 -07004643 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004644}
4645
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004646void i915_gem_init_swizzling(struct drm_device *dev)
4647{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004648 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004649
Daniel Vetter11782b02012-01-31 16:47:55 +01004650 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004651 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4652 return;
4653
4654 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4655 DISP_TILE_SURFACE_SWIZZLING);
4656
Daniel Vetter11782b02012-01-31 16:47:55 +01004657 if (IS_GEN5(dev))
4658 return;
4659
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004660 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4661 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004662 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004663 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004664 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004665 else if (IS_GEN8(dev))
4666 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004667 else
4668 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004669}
Daniel Vettere21af882012-02-09 20:53:27 +01004670
Chris Wilson67b1b572012-07-05 23:49:40 +01004671static bool
4672intel_enable_blt(struct drm_device *dev)
4673{
4674 if (!HAS_BLT(dev))
4675 return false;
4676
4677 /* The blitter was dysfunctional on early prototypes */
4678 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4679 DRM_INFO("BLT not supported on this pre-production hardware;"
4680 " graphics performance will be degraded.\n");
4681 return false;
4682 }
4683
4684 return true;
4685}
4686
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004687static void init_unused_ring(struct drm_device *dev, u32 base)
4688{
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690
4691 I915_WRITE(RING_CTL(base), 0);
4692 I915_WRITE(RING_HEAD(base), 0);
4693 I915_WRITE(RING_TAIL(base), 0);
4694 I915_WRITE(RING_START(base), 0);
4695}
4696
4697static void init_unused_rings(struct drm_device *dev)
4698{
4699 if (IS_I830(dev)) {
4700 init_unused_ring(dev, PRB1_BASE);
4701 init_unused_ring(dev, SRB0_BASE);
4702 init_unused_ring(dev, SRB1_BASE);
4703 init_unused_ring(dev, SRB2_BASE);
4704 init_unused_ring(dev, SRB3_BASE);
4705 } else if (IS_GEN2(dev)) {
4706 init_unused_ring(dev, SRB0_BASE);
4707 init_unused_ring(dev, SRB1_BASE);
4708 } else if (IS_GEN3(dev)) {
4709 init_unused_ring(dev, PRB1_BASE);
4710 init_unused_ring(dev, PRB2_BASE);
4711 }
4712}
4713
Oscar Mateoa83014d2014-07-24 17:04:21 +01004714int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004715{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004716 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004717 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004718
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004719 /*
4720 * At least 830 can leave some of the unused rings
4721 * "active" (ie. head != tail) after resume which
4722 * will prevent c3 entry. Makes sure all unused rings
4723 * are totally idle.
4724 */
4725 init_unused_rings(dev);
4726
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004727 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004728 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004729 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004730
4731 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004732 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004733 if (ret)
4734 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004735 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004736
Chris Wilson67b1b572012-07-05 23:49:40 +01004737 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004738 ret = intel_init_blt_ring_buffer(dev);
4739 if (ret)
4740 goto cleanup_bsd_ring;
4741 }
4742
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004743 if (HAS_VEBOX(dev)) {
4744 ret = intel_init_vebox_ring_buffer(dev);
4745 if (ret)
4746 goto cleanup_blt_ring;
4747 }
4748
Zhao Yakui845f74a2014-04-17 10:37:37 +08004749 if (HAS_BSD2(dev)) {
4750 ret = intel_init_bsd2_ring_buffer(dev);
4751 if (ret)
4752 goto cleanup_vebox_ring;
4753 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004754
Mika Kuoppala99433932013-01-22 14:12:17 +02004755 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4756 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004757 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004758
4759 return 0;
4760
Zhao Yakui845f74a2014-04-17 10:37:37 +08004761cleanup_bsd2_ring:
4762 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004763cleanup_vebox_ring:
4764 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004765cleanup_blt_ring:
4766 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4767cleanup_bsd_ring:
4768 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4769cleanup_render_ring:
4770 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4771
4772 return ret;
4773}
4774
4775int
4776i915_gem_init_hw(struct drm_device *dev)
4777{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004778 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004779 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004780
4781 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4782 return -EIO;
4783
Ben Widawsky59124502013-07-04 11:02:05 -07004784 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004785 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004786
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004787 if (IS_HASWELL(dev))
4788 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4789 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004790
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004791 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004792 if (IS_IVYBRIDGE(dev)) {
4793 u32 temp = I915_READ(GEN7_MSG_CTL);
4794 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4795 I915_WRITE(GEN7_MSG_CTL, temp);
4796 } else if (INTEL_INFO(dev)->gen >= 7) {
4797 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4798 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4799 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4800 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004801 }
4802
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004803 i915_gem_init_swizzling(dev);
4804
Oscar Mateoa83014d2014-07-24 17:04:21 +01004805 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004806 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004807 return ret;
4808
Ben Widawskyc3787e22013-09-17 21:12:44 -07004809 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4810 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4811
Ben Widawsky254f9652012-06-04 14:42:42 -07004812 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004813 * XXX: Contexts should only be initialized once. Doing a switch to the
4814 * default context switch however is something we'd like to do after
4815 * reset or thaw (the latter may not actually be necessary for HW, but
4816 * goes with our code better). Context switching requires rings (for
4817 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004818 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004819 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004820 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004821 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004822 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004823
4824 return ret;
4825 }
4826
4827 ret = i915_ppgtt_init_hw(dev);
4828 if (ret && ret != -EIO) {
4829 DRM_ERROR("PPGTT enable failed %d\n", ret);
4830 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004831 }
Daniel Vettere21af882012-02-09 20:53:27 +01004832
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004833 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004834}
4835
Chris Wilson1070a422012-04-24 15:47:41 +01004836int i915_gem_init(struct drm_device *dev)
4837{
4838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004839 int ret;
4840
Oscar Mateo127f1002014-07-24 17:04:11 +01004841 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4842 i915.enable_execlists);
4843
Chris Wilson1070a422012-04-24 15:47:41 +01004844 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004845
4846 if (IS_VALLEYVIEW(dev)) {
4847 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004848 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4849 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4850 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004851 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4852 }
4853
Oscar Mateoa83014d2014-07-24 17:04:21 +01004854 if (!i915.enable_execlists) {
4855 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4856 dev_priv->gt.init_rings = i915_gem_init_rings;
4857 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4858 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004859 } else {
4860 dev_priv->gt.do_execbuf = intel_execlists_submission;
4861 dev_priv->gt.init_rings = intel_logical_rings_init;
4862 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4863 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004864 }
4865
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004866 ret = i915_gem_init_userptr(dev);
4867 if (ret) {
4868 mutex_unlock(&dev->struct_mutex);
4869 return ret;
4870 }
4871
Ben Widawskyd7e50082012-12-18 10:31:25 -08004872 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004873
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004874 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004875 if (ret) {
4876 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004877 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004878 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004879
Chris Wilson1070a422012-04-24 15:47:41 +01004880 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004881 if (ret == -EIO) {
4882 /* Allow ring initialisation to fail by marking the GPU as
4883 * wedged. But we only want to do this where the GPU is angry,
4884 * for all other failure, such as an allocation failure, bail.
4885 */
4886 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4887 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4888 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004889 }
Chris Wilson60990322014-04-09 09:19:42 +01004890 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004891
Chris Wilson60990322014-04-09 09:19:42 +01004892 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004893}
4894
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004895void
4896i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4897{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004898 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004899 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004900 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004901
Chris Wilsonb4519512012-05-11 14:29:30 +01004902 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004903 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004904}
4905
Chris Wilson64193402010-10-24 12:38:05 +01004906static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004907init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004908{
4909 INIT_LIST_HEAD(&ring->active_list);
4910 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004911}
4912
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004913void i915_init_vm(struct drm_i915_private *dev_priv,
4914 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004915{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004916 if (!i915_is_ggtt(vm))
4917 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004918 vm->dev = dev_priv->dev;
4919 INIT_LIST_HEAD(&vm->active_list);
4920 INIT_LIST_HEAD(&vm->inactive_list);
4921 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004922 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004923}
4924
Eric Anholt673a3942008-07-30 12:06:12 -07004925void
4926i915_gem_load(struct drm_device *dev)
4927{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004929 int i;
4930
4931 dev_priv->slab =
4932 kmem_cache_create("i915_gem_object",
4933 sizeof(struct drm_i915_gem_object), 0,
4934 SLAB_HWCACHE_ALIGN,
4935 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004936
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004937 INIT_LIST_HEAD(&dev_priv->vm_list);
4938 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4939
Ben Widawskya33afea2013-09-17 21:12:45 -07004940 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004941 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4942 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004943 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004944 for (i = 0; i < I915_NUM_RINGS; i++)
4945 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004946 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004947 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004948 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4949 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004950 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4951 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004952 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004953
Dave Airlie94400122010-07-20 13:15:31 +10004954 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004955 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004956 I915_WRITE(MI_ARB_STATE,
4957 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004958 }
4959
Chris Wilson72bfa192010-12-19 11:42:05 +00004960 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4961
Jesse Barnesde151cf2008-11-12 10:03:55 -08004962 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004963 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4964 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004965
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004966 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4967 dev_priv->num_fence_regs = 32;
4968 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004969 dev_priv->num_fence_regs = 16;
4970 else
4971 dev_priv->num_fence_regs = 8;
4972
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004973 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004974 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4975 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004976
Eric Anholt673a3942008-07-30 12:06:12 -07004977 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004978 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004979
Chris Wilsonce453d82011-02-21 14:43:56 +00004980 dev_priv->mm.interruptible = true;
4981
Chris Wilsonceabbba52014-03-25 13:23:04 +00004982 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4983 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4984 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4985 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01004986
4987 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4988 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004989
4990 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004991}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004992
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004993void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004994{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004995 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004996
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004997 cancel_delayed_work_sync(&file_priv->mm.idle_work);
4998
Eric Anholtb9624422009-06-03 07:27:35 +00004999 /* Clean up our request list when the client is going away, so that
5000 * later retire_requests won't dereference our soon-to-be-gone
5001 * file_priv.
5002 */
Chris Wilson1c255952010-09-26 11:03:27 +01005003 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005004 while (!list_empty(&file_priv->mm.request_list)) {
5005 struct drm_i915_gem_request *request;
5006
5007 request = list_first_entry(&file_priv->mm.request_list,
5008 struct drm_i915_gem_request,
5009 client_list);
5010 list_del(&request->client_list);
5011 request->file_priv = NULL;
5012 }
Chris Wilson1c255952010-09-26 11:03:27 +01005013 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005014}
Chris Wilson31169712009-09-14 16:50:28 +01005015
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005016static void
5017i915_gem_file_idle_work_handler(struct work_struct *work)
5018{
5019 struct drm_i915_file_private *file_priv =
5020 container_of(work, typeof(*file_priv), mm.idle_work.work);
5021
5022 atomic_set(&file_priv->rps_wait_boost, false);
5023}
5024
5025int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5026{
5027 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005028 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005029
5030 DRM_DEBUG_DRIVER("\n");
5031
5032 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5033 if (!file_priv)
5034 return -ENOMEM;
5035
5036 file->driver_priv = file_priv;
5037 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005038 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005039
5040 spin_lock_init(&file_priv->mm.lock);
5041 INIT_LIST_HEAD(&file_priv->mm.request_list);
5042 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5043 i915_gem_file_idle_work_handler);
5044
Ben Widawskye422b882013-12-06 14:10:58 -08005045 ret = i915_gem_context_open(dev, file);
5046 if (ret)
5047 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005048
Ben Widawskye422b882013-12-06 14:10:58 -08005049 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005050}
5051
Daniel Vetterb680c372014-09-19 18:27:27 +02005052/**
5053 * i915_gem_track_fb - update frontbuffer tracking
5054 * old: current GEM buffer for the frontbuffer slots
5055 * new: new GEM buffer for the frontbuffer slots
5056 * frontbuffer_bits: bitmask of frontbuffer slots
5057 *
5058 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5059 * from @old and setting them in @new. Both @old and @new can be NULL.
5060 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005061void i915_gem_track_fb(struct drm_i915_gem_object *old,
5062 struct drm_i915_gem_object *new,
5063 unsigned frontbuffer_bits)
5064{
5065 if (old) {
5066 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5067 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5068 old->frontbuffer_bits &= ~frontbuffer_bits;
5069 }
5070
5071 if (new) {
5072 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5073 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5074 new->frontbuffer_bits |= frontbuffer_bits;
5075 }
5076}
5077
Chris Wilson57745062012-11-21 13:04:04 +00005078static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5079{
5080 if (!mutex_is_locked(mutex))
5081 return false;
5082
5083#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5084 return mutex->owner == task;
5085#else
5086 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5087 return false;
5088#endif
5089}
5090
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005091static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5092{
5093 if (!mutex_trylock(&dev->struct_mutex)) {
5094 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5095 return false;
5096
5097 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5098 return false;
5099
5100 *unlock = false;
5101 } else
5102 *unlock = true;
5103
5104 return true;
5105}
5106
Chris Wilsonceabbba52014-03-25 13:23:04 +00005107static int num_vma_bound(struct drm_i915_gem_object *obj)
5108{
5109 struct i915_vma *vma;
5110 int count = 0;
5111
5112 list_for_each_entry(vma, &obj->vma_list, vma_link)
5113 if (drm_mm_node_allocated(&vma->node))
5114 count++;
5115
5116 return count;
5117}
5118
Dave Chinner7dc19d52013-08-28 10:18:11 +10005119static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005120i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005121{
Chris Wilson17250b72010-10-28 12:51:39 +01005122 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005123 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005124 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005125 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005126 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005127 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005128
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005129 if (!i915_gem_shrinker_lock(dev, &unlock))
5130 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005131
Dave Chinner7dc19d52013-08-28 10:18:11 +10005132 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005133 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005134 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005135 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005136
5137 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005138 if (!i915_gem_obj_is_pinned(obj) &&
5139 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005140 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005141 }
Chris Wilson31169712009-09-14 16:50:28 +01005142
Chris Wilson57745062012-11-21 13:04:04 +00005143 if (unlock)
5144 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005145
Dave Chinner7dc19d52013-08-28 10:18:11 +10005146 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005147}
Ben Widawskya70a3142013-07-31 16:59:56 -07005148
5149/* All the new VM stuff */
5150unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5151 struct i915_address_space *vm)
5152{
5153 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5154 struct i915_vma *vma;
5155
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005156 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005157
Ben Widawskya70a3142013-07-31 16:59:56 -07005158 list_for_each_entry(vma, &o->vma_list, vma_link) {
5159 if (vma->vm == vm)
5160 return vma->node.start;
5161
5162 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005163 WARN(1, "%s vma for this object not found.\n",
5164 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005165 return -1;
5166}
5167
5168bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5169 struct i915_address_space *vm)
5170{
5171 struct i915_vma *vma;
5172
5173 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005174 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005175 return true;
5176
5177 return false;
5178}
5179
5180bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5181{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005182 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005183
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005184 list_for_each_entry(vma, &o->vma_list, vma_link)
5185 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005186 return true;
5187
5188 return false;
5189}
5190
5191unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5192 struct i915_address_space *vm)
5193{
5194 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5195 struct i915_vma *vma;
5196
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005197 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005198
5199 BUG_ON(list_empty(&o->vma_list));
5200
5201 list_for_each_entry(vma, &o->vma_list, vma_link)
5202 if (vma->vm == vm)
5203 return vma->node.size;
5204
5205 return 0;
5206}
5207
Dave Chinner7dc19d52013-08-28 10:18:11 +10005208static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005209i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005210{
5211 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005212 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005213 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005214 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005215 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005216
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005217 if (!i915_gem_shrinker_lock(dev, &unlock))
5218 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005219
Chris Wilson21ab4e72014-09-09 11:16:08 +01005220 freed = i915_gem_shrink(dev_priv,
5221 sc->nr_to_scan,
5222 I915_SHRINK_BOUND |
5223 I915_SHRINK_UNBOUND |
5224 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005225 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005226 freed += i915_gem_shrink(dev_priv,
5227 sc->nr_to_scan - freed,
5228 I915_SHRINK_BOUND |
5229 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005230 if (unlock)
5231 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005232
Dave Chinner7dc19d52013-08-28 10:18:11 +10005233 return freed;
5234}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005235
Chris Wilson2cfcd322014-05-20 08:28:43 +01005236static int
5237i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5238{
5239 struct drm_i915_private *dev_priv =
5240 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5241 struct drm_device *dev = dev_priv->dev;
5242 struct drm_i915_gem_object *obj;
5243 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005244 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005245 bool was_interruptible;
5246 bool unlock;
5247
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005248 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005249 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005250 if (fatal_signal_pending(current))
5251 return NOTIFY_DONE;
5252 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005253 if (timeout == 0) {
5254 pr_err("Unable to purge GPU memory due lock contention.\n");
5255 return NOTIFY_DONE;
5256 }
5257
5258 was_interruptible = dev_priv->mm.interruptible;
5259 dev_priv->mm.interruptible = false;
5260
Chris Wilson005445c2014-10-08 11:25:16 +01005261 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005262
5263 dev_priv->mm.interruptible = was_interruptible;
5264
5265 /* Because we may be allocating inside our own driver, we cannot
5266 * assert that there are no objects with pinned pages that are not
5267 * being pointed to by hardware.
5268 */
5269 unbound = bound = pinned = 0;
5270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5271 if (!obj->base.filp) /* not backed by a freeable object */
5272 continue;
5273
5274 if (obj->pages_pin_count)
5275 pinned += obj->base.size;
5276 else
5277 unbound += obj->base.size;
5278 }
5279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5280 if (!obj->base.filp)
5281 continue;
5282
5283 if (obj->pages_pin_count)
5284 pinned += obj->base.size;
5285 else
5286 bound += obj->base.size;
5287 }
5288
5289 if (unlock)
5290 mutex_unlock(&dev->struct_mutex);
5291
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005292 if (freed_pages || unbound || bound)
5293 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5294 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005295 if (unbound || bound)
5296 pr_err("%lu and %lu bytes still available in the "
5297 "bound and unbound GPU page lists.\n",
5298 bound, unbound);
5299
Chris Wilson005445c2014-10-08 11:25:16 +01005300 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005301 return NOTIFY_DONE;
5302}
5303
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005304struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5305{
5306 struct i915_vma *vma;
5307
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005308 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005309 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005310 return NULL;
5311
5312 return vma;
5313}