blob: 3feaaba3616d0b887902a62a9eb1325092edc1c6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
1517 if (!IS_VALLEYVIEW(dev))
1518 return;
1519
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001520 if (IS_CHERRYVIEW(dev)) {
1521 enum dpio_phy phy;
1522 u32 val;
1523
1524 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1525 /* Poll for phypwrgood signal */
1526 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1527 PHY_POWERGOOD(phy), 1))
1528 DRM_ERROR("Display PHY %d is not power up\n", phy);
1529
1530 /*
1531 * Deassert common lane reset for PHY.
1532 *
1533 * This should only be done on init and resume from S3
1534 * with both PLLs disabled, or we risk losing DPIO and
1535 * PLL synchronization.
1536 */
1537 val = I915_READ(DISPLAY_PHY_CONTROL);
1538 I915_WRITE(DISPLAY_PHY_CONTROL,
1539 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1540 }
1541
1542 } else {
1543 /*
Jesse Barnes57021052014-05-23 13:16:40 -07001544 * If DPIO has already been reset, e.g. by BIOS, just skip all
1545 * this.
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001546 */
Jesse Barnes57021052014-05-23 13:16:40 -07001547 if (I915_READ(DPIO_CTL) & DPIO_CMNRST)
1548 return;
1549
1550 /*
1551 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
1552 * Need to assert and de-assert PHY SB reset by gating the
1553 * common lane power, then un-gating it.
1554 * Simply ungating isn't enough to reset the PHY enough to get
1555 * ports and lanes running.
1556 */
1557 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1558 false);
1559 __vlv_set_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC,
1560 true);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001561 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001562}
1563
Daniel Vetter426115c2013-07-11 22:13:42 +02001564static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001565{
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int reg = DPLL(crtc->pipe);
1569 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001572
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001573 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001574 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1575
1576 /* PLL is protected by panel, make sure we can write it */
1577 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001579
Daniel Vetter426115c2013-07-11 22:13:42 +02001580 I915_WRITE(reg, dpll);
1581 POSTING_READ(reg);
1582 udelay(150);
1583
1584 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1585 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1586
1587 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001589
1590 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001591 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001592 POSTING_READ(reg);
1593 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001594 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001595 POSTING_READ(reg);
1596 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001598 POSTING_READ(reg);
1599 udelay(150); /* wait for warmup */
1600}
1601
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001602static void chv_enable_pll(struct intel_crtc *crtc)
1603{
1604 struct drm_device *dev = crtc->base.dev;
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606 int pipe = crtc->pipe;
1607 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 u32 tmp;
1609
1610 assert_pipe_disabled(dev_priv, crtc->pipe);
1611
1612 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1613
1614 mutex_lock(&dev_priv->dpio_lock);
1615
1616 /* Enable back the 10bit clock to display controller */
1617 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1618 tmp |= DPIO_DCLKP_EN;
1619 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1620
1621 /*
1622 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1623 */
1624 udelay(1);
1625
1626 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001628
1629 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001630 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631 DRM_ERROR("PLL %d failed to lock\n", pipe);
1632
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001633 /* not sure when this should be written */
1634 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1635 POSTING_READ(DPLL_MD(pipe));
1636
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637 mutex_unlock(&dev_priv->dpio_lock);
1638}
1639
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001641{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 struct drm_device *dev = crtc->base.dev;
1643 struct drm_i915_private *dev_priv = dev->dev_private;
1644 int reg = DPLL(crtc->pipe);
1645 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001646
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001647 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648
1649 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001650 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001651
1652 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 if (IS_MOBILE(dev) && !IS_I830(dev))
1654 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 I915_WRITE(reg, dpll);
1657
1658 /* Wait for the clocks to stabilize. */
1659 POSTING_READ(reg);
1660 udelay(150);
1661
1662 if (INTEL_INFO(dev)->gen >= 4) {
1663 I915_WRITE(DPLL_MD(crtc->pipe),
1664 crtc->config.dpll_hw_state.dpll_md);
1665 } else {
1666 /* The pixel multiplier can only be updated once the
1667 * DPLL is enabled and the clocks are stable.
1668 *
1669 * So write it again.
1670 */
1671 I915_WRITE(reg, dpll);
1672 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673
1674 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001675 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001676 POSTING_READ(reg);
1677 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001679 POSTING_READ(reg);
1680 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 POSTING_READ(reg);
1683 udelay(150); /* wait for warmup */
1684}
1685
1686/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688 * @dev_priv: i915 private structure
1689 * @pipe: pipe PLL to disable
1690 *
1691 * Disable the PLL for @pipe, making sure the pipe is off first.
1692 *
1693 * Note! This is for pre-ILK only.
1694 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001695static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 /* Don't disable pipe A or pipe A PLLs if needed */
1698 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1699 return;
1700
1701 /* Make sure the pipe isn't still relying on us */
1702 assert_pipe_disabled(dev_priv, pipe);
1703
Daniel Vetter50b44a42013-06-05 13:34:33 +02001704 I915_WRITE(DPLL(pipe), 0);
1705 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706}
1707
Jesse Barnesf6071162013-10-01 10:41:38 -07001708static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1709{
1710 u32 val = 0;
1711
1712 /* Make sure the pipe isn't still relying on us */
1713 assert_pipe_disabled(dev_priv, pipe);
1714
Imre Deake5cbfbf2014-01-09 17:08:16 +02001715 /*
1716 * Leave integrated clock source and reference clock enabled for pipe B.
1717 * The latter is needed for VGA hotplug / manual detection.
1718 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001719 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001720 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001723
1724}
1725
1726static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1727{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001728 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001729 u32 val;
1730
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001733
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001734 /* Set PLL en = 0 */
1735 val = DPLL_SSC_REF_CLOCK_CHV;
1736 if (pipe != PIPE_A)
1737 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1738 I915_WRITE(DPLL(pipe), val);
1739 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001740
1741 mutex_lock(&dev_priv->dpio_lock);
1742
1743 /* Disable 10bit clock to display controller */
1744 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1745 val &= ~DPIO_DCLKP_EN;
1746 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1747
Ville Syrjälä61407f62014-05-27 16:32:55 +03001748 /* disable left/right clock distribution */
1749 if (pipe != PIPE_B) {
1750 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1751 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1752 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1753 } else {
1754 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1755 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1756 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1757 }
1758
Ville Syrjäläd7520482014-04-09 13:28:59 +03001759 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001760}
1761
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001762void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1763 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001764{
1765 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001766 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001768 switch (dport->port) {
1769 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001772 break;
1773 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001775 dpll_reg = DPLL(0);
1776 break;
1777 case PORT_D:
1778 port_mask = DPLL_PORTD_READY_MASK;
1779 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001780 break;
1781 default:
1782 BUG();
1783 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001784
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001785 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001787 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001788}
1789
Daniel Vetterb14b1052014-04-24 23:55:13 +02001790static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1791{
1792 struct drm_device *dev = crtc->base.dev;
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1795
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001796 if (WARN_ON(pll == NULL))
1797 return;
1798
Daniel Vetterb14b1052014-04-24 23:55:13 +02001799 WARN_ON(!pll->refcount);
1800 if (pll->active == 0) {
1801 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1802 WARN_ON(pll->on);
1803 assert_shared_dpll_disabled(dev_priv, pll);
1804
1805 pll->mode_set(dev_priv, pll);
1806 }
1807}
1808
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001809/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001810 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001811 * @dev_priv: i915 private structure
1812 * @pipe: pipe PLL to enable
1813 *
1814 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1815 * drives the transcoder clock.
1816 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001817static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001818{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001819 struct drm_device *dev = crtc->base.dev;
1820 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001821 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001822
Daniel Vetter87a875b2013-06-05 13:34:19 +02001823 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001824 return;
1825
1826 if (WARN_ON(pll->refcount == 0))
1827 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828
Daniel Vetter46edb022013-06-05 13:34:12 +02001829 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1830 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001831 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001832
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (pll->active++) {
1834 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001835 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836 return;
1837 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001838 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839
Daniel Vetter46edb022013-06-05 13:34:12 +02001840 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001841 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001843}
1844
Daniel Vettere2b78262013-06-07 23:10:03 +02001845static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001846{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001847 struct drm_device *dev = crtc->base.dev;
1848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001850
Jesse Barnes92f25842011-01-04 15:09:34 -08001851 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001852 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854 return;
1855
Chris Wilson48da64a2012-05-13 20:16:12 +01001856 if (WARN_ON(pll->refcount == 0))
1857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Daniel Vetter46edb022013-06-05 13:34:12 +02001859 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862
Chris Wilson48da64a2012-05-13 20:16:12 +01001863 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001864 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001865 return;
1866 }
1867
Daniel Vettere9d69442013-06-05 13:34:15 +02001868 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001869 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001870 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001871 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001872
Daniel Vetter46edb022013-06-05 13:34:12 +02001873 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001874 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001875 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001876}
1877
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001878static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1879 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001880{
Daniel Vetter23670b322012-11-01 09:15:30 +01001881 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001885
1886 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001887 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001888
1889 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001890 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001891 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001892
1893 /* FDI must be feeding us bits for PCH ports */
1894 assert_fdi_tx_enabled(dev_priv, pipe);
1895 assert_fdi_rx_enabled(dev_priv, pipe);
1896
Daniel Vetter23670b322012-11-01 09:15:30 +01001897 if (HAS_PCH_CPT(dev)) {
1898 /* Workaround: Set the timing override bit before enabling the
1899 * pch transcoder. */
1900 reg = TRANS_CHICKEN2(pipe);
1901 val = I915_READ(reg);
1902 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1903 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001904 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001905
Daniel Vetterab9412b2013-05-03 11:49:46 +02001906 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001907 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001909
1910 if (HAS_PCH_IBX(dev_priv->dev)) {
1911 /*
1912 * make the BPC in transcoder be consistent with
1913 * that in pipeconf reg.
1914 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001915 val &= ~PIPECONF_BPC_MASK;
1916 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001917 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001918
1919 val &= ~TRANS_INTERLACE_MASK;
1920 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001921 if (HAS_PCH_IBX(dev_priv->dev) &&
1922 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1923 val |= TRANS_LEGACY_INTERLACED_ILK;
1924 else
1925 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001926 else
1927 val |= TRANS_PROGRESSIVE;
1928
Jesse Barnes040484a2011-01-03 12:14:26 -08001929 I915_WRITE(reg, val | TRANS_ENABLE);
1930 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001931 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001935 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001936{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001937 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938
1939 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001943 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001944 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001945
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001946 /* Workaround: set timing override bit. */
1947 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001948 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001949 I915_WRITE(_TRANSA_CHICKEN2, val);
1950
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001951 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1955 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001956 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 else
1958 val |= TRANS_PROGRESSIVE;
1959
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
1961 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001962 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001963}
1964
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001965static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1966 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001967{
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 struct drm_device *dev = dev_priv->dev;
1969 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001970
1971 /* FDI relies on the transcoder */
1972 assert_fdi_tx_disabled(dev_priv, pipe);
1973 assert_fdi_rx_disabled(dev_priv, pipe);
1974
Jesse Barnes291906f2011-02-02 12:28:03 -08001975 /* Ports must be off as well */
1976 assert_pch_ports_disabled(dev_priv, pipe);
1977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
1980 val &= ~TRANS_ENABLE;
1981 I915_WRITE(reg, val);
1982 /* wait for PCH transcoder off, transcoder state */
1983 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001984 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001985
1986 if (!HAS_PCH_IBX(dev)) {
1987 /* Workaround: Clear the timing override chicken bit again. */
1988 reg = TRANS_CHICKEN2(pipe);
1989 val = I915_READ(reg);
1990 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1991 I915_WRITE(reg, val);
1992 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001993}
1994
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001995static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997 u32 val;
1998
Daniel Vetterab9412b2013-05-03 11:49:46 +02001999 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002002 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002004 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005
2006 /* Workaround: clear timing override bit. */
2007 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002008 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002009 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002010}
2011
2012/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002013 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002014 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002016 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002018 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002019static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020{
Paulo Zanoni03722642014-01-17 13:51:09 -02002021 struct drm_device *dev = crtc->base.dev;
2022 struct drm_i915_private *dev_priv = dev->dev_private;
2023 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2025 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002027 int reg;
2028 u32 val;
2029
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002030 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002031 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002032 assert_sprites_disabled(dev_priv, pipe);
2033
Paulo Zanoni681e5812012-12-06 11:12:38 -02002034 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002035 pch_transcoder = TRANSCODER_A;
2036 else
2037 pch_transcoder = pipe;
2038
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 /*
2040 * A pipe without a PLL won't actually be able to drive bits from
2041 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2042 * need the check.
2043 */
2044 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002045 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002046 assert_dsi_pll_enabled(dev_priv);
2047 else
2048 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002049 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002050 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002051 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002053 assert_fdi_tx_pll_enabled(dev_priv,
2054 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 }
2056 /* FIXME: assert CPU port conditions for SNB+ */
2057 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002059 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002061 if (val & PIPECONF_ENABLE) {
2062 WARN_ON(!(pipe == PIPE_A &&
2063 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002065 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002066
2067 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002068 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 * @dev_priv: i915 private structure
2074 * @pipe: pipe to disable
2075 *
2076 * Disable @pipe, making sure that various hardware specific requirements
2077 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2078 *
2079 * @pipe should be %PIPE_A or %PIPE_B.
2080 *
2081 * Will wait until the pipe has shut down before returning.
2082 */
2083static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2084 enum pipe pipe)
2085{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2087 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 int reg;
2089 u32 val;
2090
2091 /*
2092 * Make sure planes won't keep trying to pump pixels to us,
2093 * or we might hang the display.
2094 */
2095 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002096 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002097 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098
2099 /* Don't disable pipe A or pipe A PLLs if needed */
2100 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2101 return;
2102
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002103 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002105 if ((val & PIPECONF_ENABLE) == 0)
2106 return;
2107
2108 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2110}
2111
Keith Packardd74362c2011-07-28 14:47:14 -07002112/*
2113 * Plane regs are double buffered, going from enabled->disabled needs a
2114 * trigger in order to latch. The display address reg provides this.
2115 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002116void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2117 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002118{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002119 struct drm_device *dev = dev_priv->dev;
2120 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002121
2122 I915_WRITE(reg, I915_READ(reg));
2123 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002124}
2125
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002127 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 * @dev_priv: i915 private structure
2129 * @plane: plane to enable
2130 * @pipe: pipe being fed
2131 *
2132 * Enable @plane on @pipe, making sure that @pipe is running first.
2133 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002134static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2135 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002137 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002138 struct intel_crtc *intel_crtc =
2139 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140 int reg;
2141 u32 val;
2142
2143 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2144 assert_pipe_enabled(dev_priv, pipe);
2145
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002146 if (intel_crtc->primary_enabled)
2147 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002148
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002149 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002150
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 reg = DSPCNTR(plane);
2152 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002153 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002154
2155 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002156 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002157
2158 /*
2159 * BDW signals flip done immediately if the plane
2160 * is disabled, even if the plane enable is already
2161 * armed to occur at the next vblank :(
2162 */
2163 if (IS_BROADWELL(dev))
2164 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165}
2166
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002168 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 * @dev_priv: i915 private structure
2170 * @plane: plane to disable
2171 * @pipe: pipe consuming the data
2172 *
2173 * Disable @plane; should be an independent operation.
2174 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002175static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2176 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178 struct intel_crtc *intel_crtc =
2179 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 int reg;
2181 u32 val;
2182
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002183 if (!intel_crtc->primary_enabled)
2184 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002185
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002186 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002187
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 reg = DSPCNTR(plane);
2189 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002190 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191
2192 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002193 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194}
2195
Chris Wilson693db182013-03-05 14:52:39 +00002196static bool need_vtd_wa(struct drm_device *dev)
2197{
2198#ifdef CONFIG_INTEL_IOMMU
2199 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2200 return true;
2201#endif
2202 return false;
2203}
2204
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002205static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2206{
2207 int tile_height;
2208
2209 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2210 return ALIGN(height, tile_height);
2211}
2212
Chris Wilson127bd2a2010-07-23 23:32:05 +01002213int
Chris Wilson48b956c2010-09-14 12:50:34 +01002214intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002215 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002216 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002217{
Chris Wilsonce453d82011-02-21 14:43:56 +00002218 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 u32 alignment;
2220 int ret;
2221
Chris Wilson05394f32010-11-08 19:18:58 +00002222 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002223 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002224 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2225 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002226 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002227 alignment = 4 * 1024;
2228 else
2229 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 break;
2231 case I915_TILING_X:
2232 /* pin() will align the object as required by fence */
2233 alignment = 0;
2234 break;
2235 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002236 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237 return -EINVAL;
2238 default:
2239 BUG();
2240 }
2241
Chris Wilson693db182013-03-05 14:52:39 +00002242 /* Note that the w/a also requires 64 PTE of padding following the
2243 * bo. We currently fill all unused PTE with the shadow page and so
2244 * we should always have valid PTE following the scanout preventing
2245 * the VT-d warning.
2246 */
2247 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2248 alignment = 256 * 1024;
2249
Chris Wilsonce453d82011-02-21 14:43:56 +00002250 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002251 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002252 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002253 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
2255 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2256 * fence, whereas 965+ only requires a fence if using
2257 * framebuffer compression. For simplicity, we always install
2258 * a fence as the cost is not that onerous.
2259 */
Chris Wilson06d98132012-04-17 15:31:24 +01002260 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002261 if (ret)
2262 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002264 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002268
2269err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002270 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002271err_interruptible:
2272 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002273 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274}
2275
Chris Wilson1690e1e2011-12-14 13:57:08 +01002276void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2277{
2278 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002279 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280}
2281
Daniel Vetterc2c75132012-07-05 12:17:30 +02002282/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2283 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002284unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2285 unsigned int tiling_mode,
2286 unsigned int cpp,
2287 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288{
Chris Wilsonbc752862013-02-21 20:04:31 +00002289 if (tiling_mode != I915_TILING_NONE) {
2290 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002291
Chris Wilsonbc752862013-02-21 20:04:31 +00002292 tile_rows = *y / 8;
2293 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294
Chris Wilsonbc752862013-02-21 20:04:31 +00002295 tiles = *x / (512/cpp);
2296 *x %= 512/cpp;
2297
2298 return tile_rows * pitch * 8 + tiles * 4096;
2299 } else {
2300 unsigned int offset;
2301
2302 offset = *y * pitch + *x * cpp;
2303 *y = 0;
2304 *x = (offset & 4095) / cpp;
2305 return offset & -4096;
2306 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002307}
2308
Jesse Barnes46f297f2014-03-07 08:57:48 -08002309int intel_format_to_fourcc(int format)
2310{
2311 switch (format) {
2312 case DISPPLANE_8BPP:
2313 return DRM_FORMAT_C8;
2314 case DISPPLANE_BGRX555:
2315 return DRM_FORMAT_XRGB1555;
2316 case DISPPLANE_BGRX565:
2317 return DRM_FORMAT_RGB565;
2318 default:
2319 case DISPPLANE_BGRX888:
2320 return DRM_FORMAT_XRGB8888;
2321 case DISPPLANE_RGBX888:
2322 return DRM_FORMAT_XBGR8888;
2323 case DISPPLANE_BGRX101010:
2324 return DRM_FORMAT_XRGB2101010;
2325 case DISPPLANE_RGBX101010:
2326 return DRM_FORMAT_XBGR2101010;
2327 }
2328}
2329
Jesse Barnes484b41d2014-03-07 08:57:55 -08002330static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331 struct intel_plane_config *plane_config)
2332{
2333 struct drm_device *dev = crtc->base.dev;
2334 struct drm_i915_gem_object *obj = NULL;
2335 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2336 u32 base = plane_config->base;
2337
Chris Wilsonff2652e2014-03-10 08:07:02 +00002338 if (plane_config->size == 0)
2339 return false;
2340
Jesse Barnes46f297f2014-03-07 08:57:48 -08002341 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2342 plane_config->size);
2343 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345
2346 if (plane_config->tiled) {
2347 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002348 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002349 }
2350
Dave Airlie66e514c2014-04-03 07:51:54 +10002351 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2352 mode_cmd.width = crtc->base.primary->fb->width;
2353 mode_cmd.height = crtc->base.primary->fb->height;
2354 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002355
2356 mutex_lock(&dev->struct_mutex);
2357
Dave Airlie66e514c2014-04-03 07:51:54 +10002358 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002359 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002360 DRM_DEBUG_KMS("intel fb init failed\n");
2361 goto out_unref_obj;
2362 }
2363
Daniel Vettera071fa02014-06-18 23:28:09 +02002364 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002365 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002366
2367 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2368 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369
2370out_unref_obj:
2371 drm_gem_object_unreference(&obj->base);
2372 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002373 return false;
2374}
2375
2376static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2377 struct intel_plane_config *plane_config)
2378{
2379 struct drm_device *dev = intel_crtc->base.dev;
2380 struct drm_crtc *c;
2381 struct intel_crtc *i;
2382 struct intel_framebuffer *fb;
2383
Dave Airlie66e514c2014-04-03 07:51:54 +10002384 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002385 return;
2386
2387 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2388 return;
2389
Dave Airlie66e514c2014-04-03 07:51:54 +10002390 kfree(intel_crtc->base.primary->fb);
2391 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392
2393 /*
2394 * Failed to alloc the obj, check to see if we should share
2395 * an fb with another CRTC instead
2396 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002397 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002398 i = to_intel_crtc(c);
2399
2400 if (c == &intel_crtc->base)
2401 continue;
2402
Dave Airlie66e514c2014-04-03 07:51:54 +10002403 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404 continue;
2405
Dave Airlie66e514c2014-04-03 07:51:54 +10002406 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002407 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002408 drm_framebuffer_reference(c->primary->fb);
2409 intel_crtc->base.primary->fb = c->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002410 fb->obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 break;
2412 }
2413 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002414}
2415
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002416static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2417 struct drm_framebuffer *fb,
2418 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002419{
2420 struct drm_device *dev = crtc->dev;
2421 struct drm_i915_private *dev_priv = dev->dev_private;
2422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2423 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002424 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002425 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002426 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002427 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002429
Jesse Barnes81255562010-08-02 12:07:50 -07002430 intel_fb = to_intel_framebuffer(fb);
2431 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002432
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = DSPCNTR(plane);
2434 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002435 /* Mask out pixel format bits in case we change it */
2436 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002437 switch (fb->pixel_format) {
2438 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002439 dspcntr |= DISPPLANE_8BPP;
2440 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002441 case DRM_FORMAT_XRGB1555:
2442 case DRM_FORMAT_ARGB1555:
2443 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002444 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002445 case DRM_FORMAT_RGB565:
2446 dspcntr |= DISPPLANE_BGRX565;
2447 break;
2448 case DRM_FORMAT_XRGB8888:
2449 case DRM_FORMAT_ARGB8888:
2450 dspcntr |= DISPPLANE_BGRX888;
2451 break;
2452 case DRM_FORMAT_XBGR8888:
2453 case DRM_FORMAT_ABGR8888:
2454 dspcntr |= DISPPLANE_RGBX888;
2455 break;
2456 case DRM_FORMAT_XRGB2101010:
2457 case DRM_FORMAT_ARGB2101010:
2458 dspcntr |= DISPPLANE_BGRX101010;
2459 break;
2460 case DRM_FORMAT_XBGR2101010:
2461 case DRM_FORMAT_ABGR2101010:
2462 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002463 break;
2464 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002465 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002466 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002467
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002468 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002469 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002470 dspcntr |= DISPPLANE_TILED;
2471 else
2472 dspcntr &= ~DISPPLANE_TILED;
2473 }
2474
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002475 if (IS_G4X(dev))
2476 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2477
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002479
Daniel Vettere506a0c2012-07-05 12:17:29 +02002480 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002481
Daniel Vetterc2c75132012-07-05 12:17:30 +02002482 if (INTEL_INFO(dev)->gen >= 4) {
2483 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002484 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2485 fb->bits_per_pixel / 8,
2486 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002487 linear_offset -= intel_crtc->dspaddr_offset;
2488 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002489 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002490 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002491
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002496 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002497 I915_WRITE(DSPSURF(plane),
2498 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002500 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002502 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504}
2505
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002506static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2507 struct drm_framebuffer *fb,
2508 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002509{
2510 struct drm_device *dev = crtc->dev;
2511 struct drm_i915_private *dev_priv = dev->dev_private;
2512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2513 struct intel_framebuffer *intel_fb;
2514 struct drm_i915_gem_object *obj;
2515 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002516 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002517 u32 dspcntr;
2518 u32 reg;
2519
Jesse Barnes17638cd2011-06-24 12:19:23 -07002520 intel_fb = to_intel_framebuffer(fb);
2521 obj = intel_fb->obj;
2522
2523 reg = DSPCNTR(plane);
2524 dspcntr = I915_READ(reg);
2525 /* Mask out pixel format bits in case we change it */
2526 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002527 switch (fb->pixel_format) {
2528 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002529 dspcntr |= DISPPLANE_8BPP;
2530 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002531 case DRM_FORMAT_RGB565:
2532 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002533 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002534 case DRM_FORMAT_XRGB8888:
2535 case DRM_FORMAT_ARGB8888:
2536 dspcntr |= DISPPLANE_BGRX888;
2537 break;
2538 case DRM_FORMAT_XBGR8888:
2539 case DRM_FORMAT_ABGR8888:
2540 dspcntr |= DISPPLANE_RGBX888;
2541 break;
2542 case DRM_FORMAT_XRGB2101010:
2543 case DRM_FORMAT_ARGB2101010:
2544 dspcntr |= DISPPLANE_BGRX101010;
2545 break;
2546 case DRM_FORMAT_XBGR2101010:
2547 case DRM_FORMAT_ABGR2101010:
2548 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002549 break;
2550 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002551 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002552 }
2553
2554 if (obj->tiling_mode != I915_TILING_NONE)
2555 dspcntr |= DISPPLANE_TILED;
2556 else
2557 dspcntr &= ~DISPPLANE_TILED;
2558
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002559 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002560 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2561 else
2562 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563
2564 I915_WRITE(reg, dspcntr);
2565
Daniel Vettere506a0c2012-07-05 12:17:29 +02002566 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002567 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002568 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2569 fb->bits_per_pixel / 8,
2570 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002571 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002573 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2574 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2575 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002576 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002577 I915_WRITE(DSPSURF(plane),
2578 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002579 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002580 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2581 } else {
2582 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2583 I915_WRITE(DSPLINOFF(plane), linear_offset);
2584 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002585 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586}
2587
2588/* Assume fb object is pinned & idle & fenced and just update base pointers */
2589static int
2590intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2591 int x, int y, enum mode_set_atomic state)
2592{
2593 struct drm_device *dev = crtc->dev;
2594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002595
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002596 if (dev_priv->display.disable_fbc)
2597 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002598 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002599
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002600 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2601
2602 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002603}
2604
Ville Syrjälä96a02912013-02-18 19:08:49 +02002605void intel_display_handle_reset(struct drm_device *dev)
2606{
2607 struct drm_i915_private *dev_priv = dev->dev_private;
2608 struct drm_crtc *crtc;
2609
2610 /*
2611 * Flips in the rings have been nuked by the reset,
2612 * so complete all pending flips so that user space
2613 * will get its events and not get stuck.
2614 *
2615 * Also update the base address of all primary
2616 * planes to the the last fb to make sure we're
2617 * showing the correct fb after a reset.
2618 *
2619 * Need to make two loops over the crtcs so that we
2620 * don't try to grab a crtc mutex before the
2621 * pending_flip_queue really got woken up.
2622 */
2623
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002624 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2626 enum plane plane = intel_crtc->plane;
2627
2628 intel_prepare_page_flip(dev, plane);
2629 intel_finish_page_flip_plane(dev, plane);
2630 }
2631
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002632 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2634
Rob Clark51fd3712013-11-19 12:10:12 -05002635 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002636 /*
2637 * FIXME: Once we have proper support for primary planes (and
2638 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002639 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002640 */
Matt Roperf4510a22014-04-01 15:22:40 -07002641 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002642 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002643 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002644 crtc->x,
2645 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002646 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002647 }
2648}
2649
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002650static int
Chris Wilson14667a42012-04-03 17:58:35 +01002651intel_finish_fb(struct drm_framebuffer *old_fb)
2652{
2653 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2654 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2655 bool was_interruptible = dev_priv->mm.interruptible;
2656 int ret;
2657
Chris Wilson14667a42012-04-03 17:58:35 +01002658 /* Big Hammer, we also need to ensure that any pending
2659 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2660 * current scanout is retired before unpinning the old
2661 * framebuffer.
2662 *
2663 * This should only fail upon a hung GPU, in which case we
2664 * can safely continue.
2665 */
2666 dev_priv->mm.interruptible = false;
2667 ret = i915_gem_object_finish_gpu(obj);
2668 dev_priv->mm.interruptible = was_interruptible;
2669
2670 return ret;
2671}
2672
Chris Wilson7d5e3792014-03-04 13:15:08 +00002673static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2674{
2675 struct drm_device *dev = crtc->dev;
2676 struct drm_i915_private *dev_priv = dev->dev_private;
2677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2678 unsigned long flags;
2679 bool pending;
2680
2681 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2682 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2683 return false;
2684
2685 spin_lock_irqsave(&dev->event_lock, flags);
2686 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2687 spin_unlock_irqrestore(&dev->event_lock, flags);
2688
2689 return pending;
2690}
2691
Chris Wilson14667a42012-04-03 17:58:35 +01002692static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002693intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002694 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002695{
2696 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002697 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002699 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002700 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +02002701 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Matt Roper91565c82014-06-24 17:05:02 -07002702 struct drm_i915_gem_object *old_obj;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002704
Chris Wilson7d5e3792014-03-04 13:15:08 +00002705 if (intel_crtc_has_pending_flip(crtc)) {
2706 DRM_ERROR("pipe is still busy with an old pageflip\n");
2707 return -EBUSY;
2708 }
2709
Jesse Barnes79e53942008-11-07 14:24:08 -08002710 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002711 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002712 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002713 return 0;
2714 }
2715
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002716 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002717 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2718 plane_name(intel_crtc->plane),
2719 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002720 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002721 }
2722
Daniel Vettera071fa02014-06-18 23:28:09 +02002723 old_fb = crtc->primary->fb;
Matt Roper91565c82014-06-24 17:05:02 -07002724 old_obj = old_fb ? to_intel_framebuffer(old_fb)->obj : NULL;
Daniel Vettera071fa02014-06-18 23:28:09 +02002725
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002726 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002727 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2728 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002729 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002730 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002731 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002732 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002733 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002734 return ret;
2735 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002736
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002737 /*
2738 * Update pipe size and adjust fitter if needed: the reason for this is
2739 * that in compute_mode_changes we check the native mode (not the pfit
2740 * mode) to see if we can flip rather than do a full mode set. In the
2741 * fastboot case, we'll flip, but if we don't update the pipesrc and
2742 * pfit state, we'll end up with a big fb scanned out into the wrong
2743 * sized surface.
2744 *
2745 * To fix this properly, we need to hoist the checks up into
2746 * compute_mode_changes (or above), check the actual pfit state and
2747 * whether the platform allows pfit disable with pipe active, and only
2748 * then update the pipesrc and pfit state, even on the flip path.
2749 */
Jani Nikulad330a952014-01-21 11:24:25 +02002750 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002751 const struct drm_display_mode *adjusted_mode =
2752 &intel_crtc->config.adjusted_mode;
2753
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002754 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002755 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2756 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002757 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002758 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2759 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2760 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2761 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2762 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2763 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002764 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2765 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002766 }
2767
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002768 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002769
Daniel Vetterf99d7062014-06-19 16:01:59 +02002770 if (intel_crtc->active)
2771 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2772
Matt Roperf4510a22014-04-01 15:22:40 -07002773 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002774 crtc->x = x;
2775 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002776
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002777 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002778 if (intel_crtc->active && old_fb != fb)
2779 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002780 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002781 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002782 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002783 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002784
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002785 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002786 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002787 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002788
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002789 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002790}
2791
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002792static void intel_fdi_normal_train(struct drm_crtc *crtc)
2793{
2794 struct drm_device *dev = crtc->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797 int pipe = intel_crtc->pipe;
2798 u32 reg, temp;
2799
2800 /* enable normal train */
2801 reg = FDI_TX_CTL(pipe);
2802 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002803 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002804 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2805 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002806 } else {
2807 temp &= ~FDI_LINK_TRAIN_NONE;
2808 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002809 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002810 I915_WRITE(reg, temp);
2811
2812 reg = FDI_RX_CTL(pipe);
2813 temp = I915_READ(reg);
2814 if (HAS_PCH_CPT(dev)) {
2815 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2816 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2817 } else {
2818 temp &= ~FDI_LINK_TRAIN_NONE;
2819 temp |= FDI_LINK_TRAIN_NONE;
2820 }
2821 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2822
2823 /* wait one idle pattern time */
2824 POSTING_READ(reg);
2825 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002826
2827 /* IVB wants error correction enabled */
2828 if (IS_IVYBRIDGE(dev))
2829 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2830 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002831}
2832
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002833static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002834{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002835 return crtc->base.enabled && crtc->active &&
2836 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002837}
2838
Daniel Vetter01a415f2012-10-27 15:58:40 +02002839static void ivb_modeset_global_resources(struct drm_device *dev)
2840{
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *pipe_B_crtc =
2843 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2844 struct intel_crtc *pipe_C_crtc =
2845 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2846 uint32_t temp;
2847
Daniel Vetter1e833f42013-02-19 22:31:57 +01002848 /*
2849 * When everything is off disable fdi C so that we could enable fdi B
2850 * with all lanes. Note that we don't care about enabled pipes without
2851 * an enabled pch encoder.
2852 */
2853 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2854 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002855 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2856 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2857
2858 temp = I915_READ(SOUTH_CHICKEN1);
2859 temp &= ~FDI_BC_BIFURCATION_SELECT;
2860 DRM_DEBUG_KMS("disabling fdi C rx\n");
2861 I915_WRITE(SOUTH_CHICKEN1, temp);
2862 }
2863}
2864
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865/* The FDI link training functions for ILK/Ibexpeak. */
2866static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2867{
2868 struct drm_device *dev = crtc->dev;
2869 struct drm_i915_private *dev_priv = dev->dev_private;
2870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2871 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002872 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002873
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002874 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002875 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002876
Adam Jacksone1a44742010-06-25 15:32:14 -04002877 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2878 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002879 reg = FDI_RX_IMR(pipe);
2880 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002881 temp &= ~FDI_RX_SYMBOL_LOCK;
2882 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002883 I915_WRITE(reg, temp);
2884 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002885 udelay(150);
2886
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002887 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002888 reg = FDI_TX_CTL(pipe);
2889 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002890 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2891 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002892 temp &= ~FDI_LINK_TRAIN_NONE;
2893 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895
Chris Wilson5eddb702010-09-11 13:48:45 +01002896 reg = FDI_RX_CTL(pipe);
2897 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002898 temp &= ~FDI_LINK_TRAIN_NONE;
2899 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002900 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2901
2902 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903 udelay(150);
2904
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002905 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002906 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2907 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2908 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002909
Chris Wilson5eddb702010-09-11 13:48:45 +01002910 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002911 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002913 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2914
2915 if ((temp & FDI_RX_BIT_LOCK)) {
2916 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002918 break;
2919 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002921 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002923
2924 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002925 reg = FDI_TX_CTL(pipe);
2926 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 temp &= ~FDI_LINK_TRAIN_NONE;
2928 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002929 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930
Chris Wilson5eddb702010-09-11 13:48:45 +01002931 reg = FDI_RX_CTL(pipe);
2932 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933 temp &= ~FDI_LINK_TRAIN_NONE;
2934 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 I915_WRITE(reg, temp);
2936
2937 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002938 udelay(150);
2939
Chris Wilson5eddb702010-09-11 13:48:45 +01002940 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002941 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002942 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002943 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2944
2945 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002946 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002947 DRM_DEBUG_KMS("FDI train 2 done.\n");
2948 break;
2949 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002950 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002951 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002952 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002953
2954 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002955
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002956}
2957
Akshay Joshi0206e352011-08-16 15:34:10 -04002958static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002959 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2960 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2961 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2962 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2963};
2964
2965/* The FDI link training functions for SNB/Cougarpoint. */
2966static void gen6_fdi_link_train(struct drm_crtc *crtc)
2967{
2968 struct drm_device *dev = crtc->dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2971 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002972 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973
Adam Jacksone1a44742010-06-25 15:32:14 -04002974 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2975 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002976 reg = FDI_RX_IMR(pipe);
2977 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002978 temp &= ~FDI_RX_SYMBOL_LOCK;
2979 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002983 udelay(150);
2984
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002988 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2989 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990 temp &= ~FDI_LINK_TRAIN_NONE;
2991 temp |= FDI_LINK_TRAIN_PATTERN_1;
2992 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2993 /* SNB-B */
2994 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002996
Daniel Vetterd74cf322012-10-26 10:58:13 +02002997 I915_WRITE(FDI_RX_MISC(pipe),
2998 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2999
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 reg = FDI_RX_CTL(pipe);
3001 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003002 if (HAS_PCH_CPT(dev)) {
3003 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3004 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3005 } else {
3006 temp &= ~FDI_LINK_TRAIN_NONE;
3007 temp |= FDI_LINK_TRAIN_PATTERN_1;
3008 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3010
3011 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003012 udelay(150);
3013
Akshay Joshi0206e352011-08-16 15:34:10 -04003014 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_TX_CTL(pipe);
3016 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3018 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
3020
3021 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003022 udelay(500);
3023
Sean Paulfa37d392012-03-02 12:53:39 -05003024 for (retry = 0; retry < 5; retry++) {
3025 reg = FDI_RX_IIR(pipe);
3026 temp = I915_READ(reg);
3027 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3028 if (temp & FDI_RX_BIT_LOCK) {
3029 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3030 DRM_DEBUG_KMS("FDI train 1 done.\n");
3031 break;
3032 }
3033 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 }
Sean Paulfa37d392012-03-02 12:53:39 -05003035 if (retry < 5)
3036 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037 }
3038 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
3041 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003042 reg = FDI_TX_CTL(pipe);
3043 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003044 temp &= ~FDI_LINK_TRAIN_NONE;
3045 temp |= FDI_LINK_TRAIN_PATTERN_2;
3046 if (IS_GEN6(dev)) {
3047 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3048 /* SNB-B */
3049 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3050 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 reg = FDI_RX_CTL(pipe);
3054 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 if (HAS_PCH_CPT(dev)) {
3056 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3057 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3058 } else {
3059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_2;
3061 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 I915_WRITE(reg, temp);
3063
3064 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065 udelay(150);
3066
Akshay Joshi0206e352011-08-16 15:34:10 -04003067 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 reg = FDI_TX_CTL(pipe);
3069 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3071 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003072 I915_WRITE(reg, temp);
3073
3074 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003075 udelay(500);
3076
Sean Paulfa37d392012-03-02 12:53:39 -05003077 for (retry = 0; retry < 5; retry++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081 if (temp & FDI_RX_SYMBOL_LOCK) {
3082 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3083 DRM_DEBUG_KMS("FDI train 2 done.\n");
3084 break;
3085 }
3086 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003087 }
Sean Paulfa37d392012-03-02 12:53:39 -05003088 if (retry < 5)
3089 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090 }
3091 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003093
3094 DRM_DEBUG_KMS("FDI train done.\n");
3095}
3096
Jesse Barnes357555c2011-04-28 15:09:55 -07003097/* Manual link training for Ivy Bridge A0 parts */
3098static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3099{
3100 struct drm_device *dev = crtc->dev;
3101 struct drm_i915_private *dev_priv = dev->dev_private;
3102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3103 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003104 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003105
3106 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3107 for train result */
3108 reg = FDI_RX_IMR(pipe);
3109 temp = I915_READ(reg);
3110 temp &= ~FDI_RX_SYMBOL_LOCK;
3111 temp &= ~FDI_RX_BIT_LOCK;
3112 I915_WRITE(reg, temp);
3113
3114 POSTING_READ(reg);
3115 udelay(150);
3116
Daniel Vetter01a415f2012-10-27 15:58:40 +02003117 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3118 I915_READ(FDI_RX_IIR(pipe)));
3119
Jesse Barnes139ccd32013-08-19 11:04:55 -07003120 /* Try each vswing and preemphasis setting twice before moving on */
3121 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3122 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003123 reg = FDI_TX_CTL(pipe);
3124 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003125 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3126 temp &= ~FDI_TX_ENABLE;
3127 I915_WRITE(reg, temp);
3128
3129 reg = FDI_RX_CTL(pipe);
3130 temp = I915_READ(reg);
3131 temp &= ~FDI_LINK_TRAIN_AUTO;
3132 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3133 temp &= ~FDI_RX_ENABLE;
3134 I915_WRITE(reg, temp);
3135
3136 /* enable CPU FDI TX and PCH FDI RX */
3137 reg = FDI_TX_CTL(pipe);
3138 temp = I915_READ(reg);
3139 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3140 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3141 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003142 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003143 temp |= snb_b_fdi_train_param[j/2];
3144 temp |= FDI_COMPOSITE_SYNC;
3145 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3146
3147 I915_WRITE(FDI_RX_MISC(pipe),
3148 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3149
3150 reg = FDI_RX_CTL(pipe);
3151 temp = I915_READ(reg);
3152 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3153 temp |= FDI_COMPOSITE_SYNC;
3154 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3155
3156 POSTING_READ(reg);
3157 udelay(1); /* should be 0.5us */
3158
3159 for (i = 0; i < 4; i++) {
3160 reg = FDI_RX_IIR(pipe);
3161 temp = I915_READ(reg);
3162 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3163
3164 if (temp & FDI_RX_BIT_LOCK ||
3165 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3166 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3167 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3168 i);
3169 break;
3170 }
3171 udelay(1); /* should be 0.5us */
3172 }
3173 if (i == 4) {
3174 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3175 continue;
3176 }
3177
3178 /* Train 2 */
3179 reg = FDI_TX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3182 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3183 I915_WRITE(reg, temp);
3184
3185 reg = FDI_RX_CTL(pipe);
3186 temp = I915_READ(reg);
3187 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3188 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003189 I915_WRITE(reg, temp);
3190
3191 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003192 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003193
Jesse Barnes139ccd32013-08-19 11:04:55 -07003194 for (i = 0; i < 4; i++) {
3195 reg = FDI_RX_IIR(pipe);
3196 temp = I915_READ(reg);
3197 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003198
Jesse Barnes139ccd32013-08-19 11:04:55 -07003199 if (temp & FDI_RX_SYMBOL_LOCK ||
3200 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3201 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3202 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3203 i);
3204 goto train_done;
3205 }
3206 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003207 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003208 if (i == 4)
3209 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003210 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003211
Jesse Barnes139ccd32013-08-19 11:04:55 -07003212train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003213 DRM_DEBUG_KMS("FDI train done.\n");
3214}
3215
Daniel Vetter88cefb62012-08-12 19:27:14 +02003216static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003217{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003218 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003219 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003220 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003222
Jesse Barnesc64e3112010-09-10 11:27:03 -07003223
Jesse Barnes0e23b992010-09-10 11:10:00 -07003224 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 reg = FDI_RX_CTL(pipe);
3226 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003227 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3228 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003229 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3231
3232 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003233 udelay(200);
3234
3235 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 temp = I915_READ(reg);
3237 I915_WRITE(reg, temp | FDI_PCDCLK);
3238
3239 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003240 udelay(200);
3241
Paulo Zanoni20749732012-11-23 15:30:38 -02003242 /* Enable CPU FDI TX PLL, always on for Ironlake */
3243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
3245 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3246 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003247
Paulo Zanoni20749732012-11-23 15:30:38 -02003248 POSTING_READ(reg);
3249 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003250 }
3251}
3252
Daniel Vetter88cefb62012-08-12 19:27:14 +02003253static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3254{
3255 struct drm_device *dev = intel_crtc->base.dev;
3256 struct drm_i915_private *dev_priv = dev->dev_private;
3257 int pipe = intel_crtc->pipe;
3258 u32 reg, temp;
3259
3260 /* Switch from PCDclk to Rawclk */
3261 reg = FDI_RX_CTL(pipe);
3262 temp = I915_READ(reg);
3263 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3264
3265 /* Disable CPU FDI TX PLL */
3266 reg = FDI_TX_CTL(pipe);
3267 temp = I915_READ(reg);
3268 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3269
3270 POSTING_READ(reg);
3271 udelay(100);
3272
3273 reg = FDI_RX_CTL(pipe);
3274 temp = I915_READ(reg);
3275 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3276
3277 /* Wait for the clocks to turn off. */
3278 POSTING_READ(reg);
3279 udelay(100);
3280}
3281
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003282static void ironlake_fdi_disable(struct drm_crtc *crtc)
3283{
3284 struct drm_device *dev = crtc->dev;
3285 struct drm_i915_private *dev_priv = dev->dev_private;
3286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3287 int pipe = intel_crtc->pipe;
3288 u32 reg, temp;
3289
3290 /* disable CPU FDI tx and PCH FDI rx */
3291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
3293 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3294 POSTING_READ(reg);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003299 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003300 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3301
3302 POSTING_READ(reg);
3303 udelay(100);
3304
3305 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003306 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003307 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003308
3309 /* still set train pattern 1 */
3310 reg = FDI_TX_CTL(pipe);
3311 temp = I915_READ(reg);
3312 temp &= ~FDI_LINK_TRAIN_NONE;
3313 temp |= FDI_LINK_TRAIN_PATTERN_1;
3314 I915_WRITE(reg, temp);
3315
3316 reg = FDI_RX_CTL(pipe);
3317 temp = I915_READ(reg);
3318 if (HAS_PCH_CPT(dev)) {
3319 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 } else {
3322 temp &= ~FDI_LINK_TRAIN_NONE;
3323 temp |= FDI_LINK_TRAIN_PATTERN_1;
3324 }
3325 /* BPC in FDI rx is consistent with that in PIPECONF */
3326 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003327 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003328 I915_WRITE(reg, temp);
3329
3330 POSTING_READ(reg);
3331 udelay(100);
3332}
3333
Chris Wilson5dce5b932014-01-20 10:17:36 +00003334bool intel_has_pending_fb_unpin(struct drm_device *dev)
3335{
3336 struct intel_crtc *crtc;
3337
3338 /* Note that we don't need to be called with mode_config.lock here
3339 * as our list of CRTC objects is static for the lifetime of the
3340 * device and so cannot disappear as we iterate. Similarly, we can
3341 * happily treat the predicates as racy, atomic checks as userspace
3342 * cannot claim and pin a new fb without at least acquring the
3343 * struct_mutex and so serialising with us.
3344 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003345 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003346 if (atomic_read(&crtc->unpin_work_count) == 0)
3347 continue;
3348
3349 if (crtc->unpin_work)
3350 intel_wait_for_vblank(dev, crtc->pipe);
3351
3352 return true;
3353 }
3354
3355 return false;
3356}
3357
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003358void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003359{
Chris Wilson0f911282012-04-17 10:05:38 +01003360 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003361 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003362
Matt Roperf4510a22014-04-01 15:22:40 -07003363 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003364 return;
3365
Daniel Vetter2c10d572012-12-20 21:24:07 +01003366 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3367
Daniel Vettereed6d672014-05-19 16:09:35 +02003368 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3369 !intel_crtc_has_pending_flip(crtc),
3370 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003371
Chris Wilson0f911282012-04-17 10:05:38 +01003372 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003373 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003374 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003375}
3376
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003377/* Program iCLKIP clock to the desired frequency */
3378static void lpt_program_iclkip(struct drm_crtc *crtc)
3379{
3380 struct drm_device *dev = crtc->dev;
3381 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003382 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003383 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3384 u32 temp;
3385
Daniel Vetter09153002012-12-12 14:06:44 +01003386 mutex_lock(&dev_priv->dpio_lock);
3387
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003388 /* It is necessary to ungate the pixclk gate prior to programming
3389 * the divisors, and gate it back when it is done.
3390 */
3391 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3392
3393 /* Disable SSCCTL */
3394 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003395 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3396 SBI_SSCCTL_DISABLE,
3397 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003398
3399 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003400 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003401 auxdiv = 1;
3402 divsel = 0x41;
3403 phaseinc = 0x20;
3404 } else {
3405 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003406 * but the adjusted_mode->crtc_clock in in KHz. To get the
3407 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003408 * convert the virtual clock precision to KHz here for higher
3409 * precision.
3410 */
3411 u32 iclk_virtual_root_freq = 172800 * 1000;
3412 u32 iclk_pi_range = 64;
3413 u32 desired_divisor, msb_divisor_value, pi_value;
3414
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003415 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003416 msb_divisor_value = desired_divisor / iclk_pi_range;
3417 pi_value = desired_divisor % iclk_pi_range;
3418
3419 auxdiv = 0;
3420 divsel = msb_divisor_value - 2;
3421 phaseinc = pi_value;
3422 }
3423
3424 /* This should not happen with any sane values */
3425 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3426 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3427 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3428 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3429
3430 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003431 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432 auxdiv,
3433 divsel,
3434 phasedir,
3435 phaseinc);
3436
3437 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003438 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003439 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3440 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3441 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3442 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3443 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3444 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003445 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003446
3447 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003448 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003449 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3450 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003451 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003452
3453 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003454 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003455 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003456 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003457
3458 /* Wait for initialization time */
3459 udelay(24);
3460
3461 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003462
3463 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003464}
3465
Daniel Vetter275f01b22013-05-03 11:49:47 +02003466static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3467 enum pipe pch_transcoder)
3468{
3469 struct drm_device *dev = crtc->base.dev;
3470 struct drm_i915_private *dev_priv = dev->dev_private;
3471 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3472
3473 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3474 I915_READ(HTOTAL(cpu_transcoder)));
3475 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3476 I915_READ(HBLANK(cpu_transcoder)));
3477 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3478 I915_READ(HSYNC(cpu_transcoder)));
3479
3480 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3481 I915_READ(VTOTAL(cpu_transcoder)));
3482 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3483 I915_READ(VBLANK(cpu_transcoder)));
3484 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3485 I915_READ(VSYNC(cpu_transcoder)));
3486 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3487 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3488}
3489
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003490static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3491{
3492 struct drm_i915_private *dev_priv = dev->dev_private;
3493 uint32_t temp;
3494
3495 temp = I915_READ(SOUTH_CHICKEN1);
3496 if (temp & FDI_BC_BIFURCATION_SELECT)
3497 return;
3498
3499 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3500 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3501
3502 temp |= FDI_BC_BIFURCATION_SELECT;
3503 DRM_DEBUG_KMS("enabling fdi C rx\n");
3504 I915_WRITE(SOUTH_CHICKEN1, temp);
3505 POSTING_READ(SOUTH_CHICKEN1);
3506}
3507
3508static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3509{
3510 struct drm_device *dev = intel_crtc->base.dev;
3511 struct drm_i915_private *dev_priv = dev->dev_private;
3512
3513 switch (intel_crtc->pipe) {
3514 case PIPE_A:
3515 break;
3516 case PIPE_B:
3517 if (intel_crtc->config.fdi_lanes > 2)
3518 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3519 else
3520 cpt_enable_fdi_bc_bifurcation(dev);
3521
3522 break;
3523 case PIPE_C:
3524 cpt_enable_fdi_bc_bifurcation(dev);
3525
3526 break;
3527 default:
3528 BUG();
3529 }
3530}
3531
Jesse Barnesf67a5592011-01-05 10:31:48 -08003532/*
3533 * Enable PCH resources required for PCH ports:
3534 * - PCH PLLs
3535 * - FDI training & RX/TX
3536 * - update transcoder timings
3537 * - DP transcoding bits
3538 * - transcoder
3539 */
3540static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003541{
3542 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003543 struct drm_i915_private *dev_priv = dev->dev_private;
3544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3545 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003546 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003547
Daniel Vetterab9412b2013-05-03 11:49:46 +02003548 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003549
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003550 if (IS_IVYBRIDGE(dev))
3551 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3552
Daniel Vettercd986ab2012-10-26 10:58:12 +02003553 /* Write the TU size bits before fdi link training, so that error
3554 * detection works. */
3555 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3556 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3557
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003558 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003559 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003560
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003561 /* We need to program the right clock selection before writing the pixel
3562 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003563 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003564 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003565
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003566 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003567 temp |= TRANS_DPLL_ENABLE(pipe);
3568 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003569 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003570 temp |= sel;
3571 else
3572 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003573 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003574 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003575
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003576 /* XXX: pch pll's can be enabled any time before we enable the PCH
3577 * transcoder, and we actually should do this to not upset any PCH
3578 * transcoder that already use the clock when we share it.
3579 *
3580 * Note that enable_shared_dpll tries to do the right thing, but
3581 * get_shared_dpll unconditionally resets the pll - we need that to have
3582 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003583 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003584
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003585 /* set transcoder timing, panel must allow it */
3586 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003587 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003588
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003589 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003590
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003591 /* For PCH DP, enable TRANS_DP_CTL */
3592 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003593 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3594 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003595 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 reg = TRANS_DP_CTL(pipe);
3597 temp = I915_READ(reg);
3598 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003599 TRANS_DP_SYNC_MASK |
3600 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 temp |= (TRANS_DP_OUTPUT_ENABLE |
3602 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003603 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003604
3605 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003606 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003607 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003608 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003609
3610 switch (intel_trans_dp_port_sel(crtc)) {
3611 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003612 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003613 break;
3614 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003615 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003616 break;
3617 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003619 break;
3620 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003621 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003622 }
3623
Chris Wilson5eddb702010-09-11 13:48:45 +01003624 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003625 }
3626
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003627 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003628}
3629
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003630static void lpt_pch_enable(struct drm_crtc *crtc)
3631{
3632 struct drm_device *dev = crtc->dev;
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003635 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003636
Daniel Vetterab9412b2013-05-03 11:49:46 +02003637 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003638
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003639 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003640
Paulo Zanoni0540e482012-10-31 18:12:40 -02003641 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003642 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003643
Paulo Zanoni937bb612012-10-31 18:12:47 -02003644 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003645}
3646
Daniel Vettere2b78262013-06-07 23:10:03 +02003647static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003648{
Daniel Vettere2b78262013-06-07 23:10:03 +02003649 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003650
3651 if (pll == NULL)
3652 return;
3653
3654 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003655 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003656 return;
3657 }
3658
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003659 if (--pll->refcount == 0) {
3660 WARN_ON(pll->on);
3661 WARN_ON(pll->active);
3662 }
3663
Daniel Vettera43f6e02013-06-07 23:10:32 +02003664 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003665}
3666
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003667static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003668{
Daniel Vettere2b78262013-06-07 23:10:03 +02003669 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3670 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3671 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003672
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003673 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003674 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3675 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003676 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003677 }
3678
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003679 if (HAS_PCH_IBX(dev_priv->dev)) {
3680 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003681 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003682 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003683
Daniel Vetter46edb022013-06-05 13:34:12 +02003684 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3685 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003686
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003687 WARN_ON(pll->refcount);
3688
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003689 goto found;
3690 }
3691
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003692 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3693 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003694
3695 /* Only want to check enabled timings first */
3696 if (pll->refcount == 0)
3697 continue;
3698
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003699 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3700 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003701 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003702 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003703 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003704
3705 goto found;
3706 }
3707 }
3708
3709 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003710 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3711 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003712 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003713 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3714 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003715 goto found;
3716 }
3717 }
3718
3719 return NULL;
3720
3721found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003722 if (pll->refcount == 0)
3723 pll->hw_state = crtc->config.dpll_hw_state;
3724
Daniel Vettera43f6e02013-06-07 23:10:32 +02003725 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003726 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3727 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003728
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003729 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003730
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003731 return pll;
3732}
3733
Daniel Vettera1520312013-05-03 11:49:50 +02003734static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003735{
3736 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003737 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003738 u32 temp;
3739
3740 temp = I915_READ(dslreg);
3741 udelay(500);
3742 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003743 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003744 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003745 }
3746}
3747
Jesse Barnesb074cec2013-04-25 12:55:02 -07003748static void ironlake_pfit_enable(struct intel_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->base.dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 int pipe = crtc->pipe;
3753
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003754 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003755 /* Force use of hard-coded filter coefficients
3756 * as some pre-programmed values are broken,
3757 * e.g. x201.
3758 */
3759 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3760 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3761 PF_PIPE_SEL_IVB(pipe));
3762 else
3763 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3764 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3765 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003766 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003767}
3768
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003769static void intel_enable_planes(struct drm_crtc *crtc)
3770{
3771 struct drm_device *dev = crtc->dev;
3772 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003773 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003774 struct intel_plane *intel_plane;
3775
Matt Roperaf2b6532014-04-01 15:22:32 -07003776 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3777 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003778 if (intel_plane->pipe == pipe)
3779 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003780 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003781}
3782
3783static void intel_disable_planes(struct drm_crtc *crtc)
3784{
3785 struct drm_device *dev = crtc->dev;
3786 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003787 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003788 struct intel_plane *intel_plane;
3789
Matt Roperaf2b6532014-04-01 15:22:32 -07003790 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3791 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003792 if (intel_plane->pipe == pipe)
3793 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003794 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003795}
3796
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003797void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003798{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003799 struct drm_device *dev = crtc->base.dev;
3800 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003801
3802 if (!crtc->config.ips_enabled)
3803 return;
3804
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003805 /* We can only enable IPS after we enable a plane and wait for a vblank */
3806 intel_wait_for_vblank(dev, crtc->pipe);
3807
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003809 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003810 mutex_lock(&dev_priv->rps.hw_lock);
3811 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3812 mutex_unlock(&dev_priv->rps.hw_lock);
3813 /* Quoting Art Runyan: "its not safe to expect any particular
3814 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003815 * mailbox." Moreover, the mailbox may return a bogus state,
3816 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003817 */
3818 } else {
3819 I915_WRITE(IPS_CTL, IPS_ENABLE);
3820 /* The bit only becomes 1 in the next vblank, so this wait here
3821 * is essentially intel_wait_for_vblank. If we don't have this
3822 * and don't wait for vblanks until the end of crtc_enable, then
3823 * the HW state readout code will complain that the expected
3824 * IPS_CTL value is not the one we read. */
3825 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3826 DRM_ERROR("Timed out waiting for IPS enable\n");
3827 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003828}
3829
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003830void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003831{
3832 struct drm_device *dev = crtc->base.dev;
3833 struct drm_i915_private *dev_priv = dev->dev_private;
3834
3835 if (!crtc->config.ips_enabled)
3836 return;
3837
3838 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003839 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003840 mutex_lock(&dev_priv->rps.hw_lock);
3841 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3842 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003843 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3844 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3845 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003846 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003847 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003848 POSTING_READ(IPS_CTL);
3849 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003850
3851 /* We need to wait for a vblank before we can disable the plane. */
3852 intel_wait_for_vblank(dev, crtc->pipe);
3853}
3854
3855/** Loads the palette/gamma unit for the CRTC with the prepared values */
3856static void intel_crtc_load_lut(struct drm_crtc *crtc)
3857{
3858 struct drm_device *dev = crtc->dev;
3859 struct drm_i915_private *dev_priv = dev->dev_private;
3860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3861 enum pipe pipe = intel_crtc->pipe;
3862 int palreg = PALETTE(pipe);
3863 int i;
3864 bool reenable_ips = false;
3865
3866 /* The clocks have to be on to load the palette. */
3867 if (!crtc->enabled || !intel_crtc->active)
3868 return;
3869
3870 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3871 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3872 assert_dsi_pll_enabled(dev_priv);
3873 else
3874 assert_pll_enabled(dev_priv, pipe);
3875 }
3876
3877 /* use legacy palette for Ironlake */
3878 if (HAS_PCH_SPLIT(dev))
3879 palreg = LGC_PALETTE(pipe);
3880
3881 /* Workaround : Do not read or write the pipe palette/gamma data while
3882 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3883 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003884 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003885 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3886 GAMMA_MODE_MODE_SPLIT)) {
3887 hsw_disable_ips(intel_crtc);
3888 reenable_ips = true;
3889 }
3890
3891 for (i = 0; i < 256; i++) {
3892 I915_WRITE(palreg + 4 * i,
3893 (intel_crtc->lut_r[i] << 16) |
3894 (intel_crtc->lut_g[i] << 8) |
3895 intel_crtc->lut_b[i]);
3896 }
3897
3898 if (reenable_ips)
3899 hsw_enable_ips(intel_crtc);
3900}
3901
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003902static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3903{
3904 if (!enable && intel_crtc->overlay) {
3905 struct drm_device *dev = intel_crtc->base.dev;
3906 struct drm_i915_private *dev_priv = dev->dev_private;
3907
3908 mutex_lock(&dev->struct_mutex);
3909 dev_priv->mm.interruptible = false;
3910 (void) intel_overlay_switch_off(intel_crtc->overlay);
3911 dev_priv->mm.interruptible = true;
3912 mutex_unlock(&dev->struct_mutex);
3913 }
3914
3915 /* Let userspace switch the overlay on again. In most cases userspace
3916 * has to recompute where to put it anyway.
3917 */
3918}
3919
3920/**
3921 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3922 * cursor plane briefly if not already running after enabling the display
3923 * plane.
3924 * This workaround avoids occasional blank screens when self refresh is
3925 * enabled.
3926 */
3927static void
3928g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3929{
3930 u32 cntl = I915_READ(CURCNTR(pipe));
3931
3932 if ((cntl & CURSOR_MODE) == 0) {
3933 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3934
3935 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3936 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3937 intel_wait_for_vblank(dev_priv->dev, pipe);
3938 I915_WRITE(CURCNTR(pipe), cntl);
3939 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3940 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3941 }
3942}
3943
3944static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003945{
3946 struct drm_device *dev = crtc->dev;
3947 struct drm_i915_private *dev_priv = dev->dev_private;
3948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3949 int pipe = intel_crtc->pipe;
3950 int plane = intel_crtc->plane;
3951
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003952 drm_vblank_on(dev, pipe);
3953
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003954 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3955 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003956 /* The fixup needs to happen before cursor is enabled */
3957 if (IS_G4X(dev))
3958 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003959 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003960 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003961
3962 hsw_enable_ips(intel_crtc);
3963
3964 mutex_lock(&dev->struct_mutex);
3965 intel_update_fbc(dev);
3966 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003967
3968 /*
3969 * FIXME: Once we grow proper nuclear flip support out of this we need
3970 * to compute the mask of flip planes precisely. For the time being
3971 * consider this a flip from a NULL plane.
3972 */
3973 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003974}
3975
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003976static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003977{
3978 struct drm_device *dev = crtc->dev;
3979 struct drm_i915_private *dev_priv = dev->dev_private;
3980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3981 int pipe = intel_crtc->pipe;
3982 int plane = intel_crtc->plane;
3983
3984 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003985
3986 if (dev_priv->fbc.plane == plane)
3987 intel_disable_fbc(dev);
3988
3989 hsw_disable_ips(intel_crtc);
3990
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003991 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003992 intel_crtc_update_cursor(crtc, false);
3993 intel_disable_planes(crtc);
3994 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003995
Daniel Vetterf99d7062014-06-19 16:01:59 +02003996 /*
3997 * FIXME: Once we grow proper nuclear flip support out of this we need
3998 * to compute the mask of flip planes precisely. For the time being
3999 * consider this a flip to a NULL plane.
4000 */
4001 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
4002
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004003 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004004}
4005
Jesse Barnesf67a5592011-01-05 10:31:48 -08004006static void ironlake_crtc_enable(struct drm_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004011 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004012 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02004013 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004014
Daniel Vetter08a48462012-07-02 11:43:47 +02004015 WARN_ON(!crtc->enabled);
4016
Jesse Barnesf67a5592011-01-05 10:31:48 -08004017 if (intel_crtc->active)
4018 return;
4019
Daniel Vetterb14b1052014-04-24 23:55:13 +02004020 if (intel_crtc->config.has_pch_encoder)
4021 intel_prepare_shared_dpll(intel_crtc);
4022
Daniel Vetter29407aa2014-04-24 23:55:08 +02004023 if (intel_crtc->config.has_dp_encoder)
4024 intel_dp_set_m_n(intel_crtc);
4025
4026 intel_set_pipe_timings(intel_crtc);
4027
4028 if (intel_crtc->config.has_pch_encoder) {
4029 intel_cpu_transcoder_set_m_n(intel_crtc,
4030 &intel_crtc->config.fdi_m_n);
4031 }
4032
4033 ironlake_set_pipeconf(crtc);
4034
4035 /* Set up the display plane register */
4036 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
4037 POSTING_READ(DSPCNTR(plane));
4038
4039 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4040 crtc->x, crtc->y);
4041
Jesse Barnesf67a5592011-01-05 10:31:48 -08004042 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004043
4044 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4045 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4046
Daniel Vetterf6736a12013-06-05 13:34:30 +02004047 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004048 if (encoder->pre_enable)
4049 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004050
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004051 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004052 /* Note: FDI PLL enabling _must_ be done before we enable the
4053 * cpu pipes, hence this is separate from all the other fdi/pch
4054 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004055 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004056 } else {
4057 assert_fdi_tx_disabled(dev_priv, pipe);
4058 assert_fdi_rx_disabled(dev_priv, pipe);
4059 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004060
Jesse Barnesb074cec2013-04-25 12:55:02 -07004061 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004062
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004063 /*
4064 * On ILK+ LUT must be loaded before the pipe is running but with
4065 * clocks enabled
4066 */
4067 intel_crtc_load_lut(crtc);
4068
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004069 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004070 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004071
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004072 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004073 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004074
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004075 for_each_encoder_on_crtc(dev, crtc, encoder)
4076 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004077
4078 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004079 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004080
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004081 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004082}
4083
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004084/* IPS only exists on ULT machines and is tied to pipe A. */
4085static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4086{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004087 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004088}
4089
Paulo Zanonie4916942013-09-20 16:21:19 -03004090/*
4091 * This implements the workaround described in the "notes" section of the mode
4092 * set sequence documentation. When going from no pipes or single pipe to
4093 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4094 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4095 */
4096static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4097{
4098 struct drm_device *dev = crtc->base.dev;
4099 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4100
4101 /* We want to get the other_active_crtc only if there's only 1 other
4102 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004103 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004104 if (!crtc_it->active || crtc_it == crtc)
4105 continue;
4106
4107 if (other_active_crtc)
4108 return;
4109
4110 other_active_crtc = crtc_it;
4111 }
4112 if (!other_active_crtc)
4113 return;
4114
4115 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4116 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4117}
4118
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004119static void haswell_crtc_enable(struct drm_crtc *crtc)
4120{
4121 struct drm_device *dev = crtc->dev;
4122 struct drm_i915_private *dev_priv = dev->dev_private;
4123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4124 struct intel_encoder *encoder;
4125 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004126 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004127
4128 WARN_ON(!crtc->enabled);
4129
4130 if (intel_crtc->active)
4131 return;
4132
Daniel Vetter229fca92014-04-24 23:55:09 +02004133 if (intel_crtc->config.has_dp_encoder)
4134 intel_dp_set_m_n(intel_crtc);
4135
4136 intel_set_pipe_timings(intel_crtc);
4137
4138 if (intel_crtc->config.has_pch_encoder) {
4139 intel_cpu_transcoder_set_m_n(intel_crtc,
4140 &intel_crtc->config.fdi_m_n);
4141 }
4142
4143 haswell_set_pipeconf(crtc);
4144
4145 intel_set_pipe_csc(crtc);
4146
4147 /* Set up the display plane register */
4148 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4149 POSTING_READ(DSPCNTR(plane));
4150
4151 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4152 crtc->x, crtc->y);
4153
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004154 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004155
4156 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4157 if (intel_crtc->config.has_pch_encoder)
4158 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4159
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004160 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004161 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004162
4163 for_each_encoder_on_crtc(dev, crtc, encoder)
4164 if (encoder->pre_enable)
4165 encoder->pre_enable(encoder);
4166
Paulo Zanoni1f544382012-10-24 11:32:00 -02004167 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004168
Jesse Barnesb074cec2013-04-25 12:55:02 -07004169 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004170
4171 /*
4172 * On ILK+ LUT must be loaded before the pipe is running but with
4173 * clocks enabled
4174 */
4175 intel_crtc_load_lut(crtc);
4176
Paulo Zanoni1f544382012-10-24 11:32:00 -02004177 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004178 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004179
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004180 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004181 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004182
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004183 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004185
Jani Nikula8807e552013-08-30 19:40:32 +03004186 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004187 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004188 intel_opregion_notify_encoder(encoder, true);
4189 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004190
Paulo Zanonie4916942013-09-20 16:21:19 -03004191 /* If we change the relative order between pipe/planes enabling, we need
4192 * to change the workaround. */
4193 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004194 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004195}
4196
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004197static void ironlake_pfit_disable(struct intel_crtc *crtc)
4198{
4199 struct drm_device *dev = crtc->base.dev;
4200 struct drm_i915_private *dev_priv = dev->dev_private;
4201 int pipe = crtc->pipe;
4202
4203 /* To avoid upsetting the power well on haswell only disable the pfit if
4204 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004205 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004206 I915_WRITE(PF_CTL(pipe), 0);
4207 I915_WRITE(PF_WIN_POS(pipe), 0);
4208 I915_WRITE(PF_WIN_SZ(pipe), 0);
4209 }
4210}
4211
Jesse Barnes6be4a602010-09-10 10:26:01 -07004212static void ironlake_crtc_disable(struct drm_crtc *crtc)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004217 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004218 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004219 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004220
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004221 if (!intel_crtc->active)
4222 return;
4223
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004224 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004225
Daniel Vetterea9d7582012-07-10 10:42:52 +02004226 for_each_encoder_on_crtc(dev, crtc, encoder)
4227 encoder->disable(encoder);
4228
Daniel Vetterd925c592013-06-05 13:34:04 +02004229 if (intel_crtc->config.has_pch_encoder)
4230 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4231
Jesse Barnesb24e7172011-01-04 15:09:30 -08004232 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004233
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004234 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004235
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004236 for_each_encoder_on_crtc(dev, crtc, encoder)
4237 if (encoder->post_disable)
4238 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004239
Daniel Vetterd925c592013-06-05 13:34:04 +02004240 if (intel_crtc->config.has_pch_encoder) {
4241 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004242
Daniel Vetterd925c592013-06-05 13:34:04 +02004243 ironlake_disable_pch_transcoder(dev_priv, pipe);
4244 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004245
Daniel Vetterd925c592013-06-05 13:34:04 +02004246 if (HAS_PCH_CPT(dev)) {
4247 /* disable TRANS_DP_CTL */
4248 reg = TRANS_DP_CTL(pipe);
4249 temp = I915_READ(reg);
4250 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4251 TRANS_DP_PORT_SEL_MASK);
4252 temp |= TRANS_DP_PORT_SEL_NONE;
4253 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004254
Daniel Vetterd925c592013-06-05 13:34:04 +02004255 /* disable DPLL_SEL */
4256 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004257 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004258 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004259 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004260
4261 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004262 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004263
4264 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004265 }
4266
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004267 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004268 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004269
4270 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004271 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004272 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004273}
4274
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004275static void haswell_crtc_disable(struct drm_crtc *crtc)
4276{
4277 struct drm_device *dev = crtc->dev;
4278 struct drm_i915_private *dev_priv = dev->dev_private;
4279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4280 struct intel_encoder *encoder;
4281 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004282 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004283
4284 if (!intel_crtc->active)
4285 return;
4286
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004287 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004288
Jani Nikula8807e552013-08-30 19:40:32 +03004289 for_each_encoder_on_crtc(dev, crtc, encoder) {
4290 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004291 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004292 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004293
Paulo Zanoni86642812013-04-12 17:57:57 -03004294 if (intel_crtc->config.has_pch_encoder)
4295 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004296 intel_disable_pipe(dev_priv, pipe);
4297
Paulo Zanoniad80a812012-10-24 16:06:19 -02004298 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004299
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004300 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004301
Paulo Zanoni1f544382012-10-24 11:32:00 -02004302 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004303
4304 for_each_encoder_on_crtc(dev, crtc, encoder)
4305 if (encoder->post_disable)
4306 encoder->post_disable(encoder);
4307
Daniel Vetter88adfff2013-03-28 10:42:01 +01004308 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004309 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004310 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004311 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004312 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004313
4314 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004315 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004316
4317 mutex_lock(&dev->struct_mutex);
4318 intel_update_fbc(dev);
4319 mutex_unlock(&dev->struct_mutex);
4320}
4321
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322static void ironlake_crtc_off(struct drm_crtc *crtc)
4323{
4324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004325 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004326}
4327
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004328static void haswell_crtc_off(struct drm_crtc *crtc)
4329{
4330 intel_ddi_put_crtc_pll(crtc);
4331}
4332
Jesse Barnes2dd24552013-04-25 12:55:01 -07004333static void i9xx_pfit_enable(struct intel_crtc *crtc)
4334{
4335 struct drm_device *dev = crtc->base.dev;
4336 struct drm_i915_private *dev_priv = dev->dev_private;
4337 struct intel_crtc_config *pipe_config = &crtc->config;
4338
Daniel Vetter328d8e82013-05-08 10:36:31 +02004339 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004340 return;
4341
Daniel Vetterc0b03412013-05-28 12:05:54 +02004342 /*
4343 * The panel fitter should only be adjusted whilst the pipe is disabled,
4344 * according to register description and PRM.
4345 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004346 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4347 assert_pipe_disabled(dev_priv, crtc->pipe);
4348
Jesse Barnesb074cec2013-04-25 12:55:02 -07004349 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4350 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004351
4352 /* Border color in case we don't scale up to the full screen. Black by
4353 * default, change to something else for debugging. */
4354 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004355}
4356
Imre Deak77d22dc2014-03-05 16:20:52 +02004357#define for_each_power_domain(domain, mask) \
4358 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4359 if ((1 << (domain)) & (mask))
4360
Imre Deak319be8a2014-03-04 19:22:57 +02004361enum intel_display_power_domain
4362intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004363{
Imre Deak319be8a2014-03-04 19:22:57 +02004364 struct drm_device *dev = intel_encoder->base.dev;
4365 struct intel_digital_port *intel_dig_port;
4366
4367 switch (intel_encoder->type) {
4368 case INTEL_OUTPUT_UNKNOWN:
4369 /* Only DDI platforms should ever use this output type */
4370 WARN_ON_ONCE(!HAS_DDI(dev));
4371 case INTEL_OUTPUT_DISPLAYPORT:
4372 case INTEL_OUTPUT_HDMI:
4373 case INTEL_OUTPUT_EDP:
4374 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4375 switch (intel_dig_port->port) {
4376 case PORT_A:
4377 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4378 case PORT_B:
4379 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4380 case PORT_C:
4381 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4382 case PORT_D:
4383 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4384 default:
4385 WARN_ON_ONCE(1);
4386 return POWER_DOMAIN_PORT_OTHER;
4387 }
4388 case INTEL_OUTPUT_ANALOG:
4389 return POWER_DOMAIN_PORT_CRT;
4390 case INTEL_OUTPUT_DSI:
4391 return POWER_DOMAIN_PORT_DSI;
4392 default:
4393 return POWER_DOMAIN_PORT_OTHER;
4394 }
4395}
4396
4397static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4398{
4399 struct drm_device *dev = crtc->dev;
4400 struct intel_encoder *intel_encoder;
4401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4402 enum pipe pipe = intel_crtc->pipe;
4403 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004404 unsigned long mask;
4405 enum transcoder transcoder;
4406
4407 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4408
4409 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4410 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4411 if (pfit_enabled)
4412 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4413
Imre Deak319be8a2014-03-04 19:22:57 +02004414 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4415 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4416
Imre Deak77d22dc2014-03-05 16:20:52 +02004417 return mask;
4418}
4419
4420void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4421 bool enable)
4422{
4423 if (dev_priv->power_domains.init_power_on == enable)
4424 return;
4425
4426 if (enable)
4427 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4428 else
4429 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4430
4431 dev_priv->power_domains.init_power_on = enable;
4432}
4433
4434static void modeset_update_crtc_power_domains(struct drm_device *dev)
4435{
4436 struct drm_i915_private *dev_priv = dev->dev_private;
4437 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4438 struct intel_crtc *crtc;
4439
4440 /*
4441 * First get all needed power domains, then put all unneeded, to avoid
4442 * any unnecessary toggling of the power wells.
4443 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004444 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004445 enum intel_display_power_domain domain;
4446
4447 if (!crtc->base.enabled)
4448 continue;
4449
Imre Deak319be8a2014-03-04 19:22:57 +02004450 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004451
4452 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4453 intel_display_power_get(dev_priv, domain);
4454 }
4455
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004456 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004457 enum intel_display_power_domain domain;
4458
4459 for_each_power_domain(domain, crtc->enabled_power_domains)
4460 intel_display_power_put(dev_priv, domain);
4461
4462 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4463 }
4464
4465 intel_display_set_init_power(dev_priv, false);
4466}
4467
Ville Syrjälädfcab172014-06-13 13:37:47 +03004468/* returns HPLL frequency in kHz */
Jesse Barnes586f49d2013-11-04 16:06:59 -08004469int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004470{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004471 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004472
Jesse Barnes586f49d2013-11-04 16:06:59 -08004473 /* Obtain SKU information */
4474 mutex_lock(&dev_priv->dpio_lock);
4475 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4476 CCK_FUSE_HPLL_FREQ_MASK;
4477 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004478
Ville Syrjälädfcab172014-06-13 13:37:47 +03004479 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004480}
4481
4482/* Adjust CDclk dividers to allow high res or save power if possible */
4483static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4484{
4485 struct drm_i915_private *dev_priv = dev->dev_private;
4486 u32 val, cmd;
4487
Imre Deakd60c4472014-03-27 17:45:10 +02004488 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4489 dev_priv->vlv_cdclk_freq = cdclk;
4490
Ville Syrjälädfcab172014-06-13 13:37:47 +03004491 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004492 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004493 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004494 cmd = 1;
4495 else
4496 cmd = 0;
4497
4498 mutex_lock(&dev_priv->rps.hw_lock);
4499 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4500 val &= ~DSPFREQGUAR_MASK;
4501 val |= (cmd << DSPFREQGUAR_SHIFT);
4502 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4503 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4504 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4505 50)) {
4506 DRM_ERROR("timed out waiting for CDclk change\n");
4507 }
4508 mutex_unlock(&dev_priv->rps.hw_lock);
4509
Ville Syrjälädfcab172014-06-13 13:37:47 +03004510 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004511 u32 divider, vco;
4512
4513 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004514 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004515
4516 mutex_lock(&dev_priv->dpio_lock);
4517 /* adjust cdclk divider */
4518 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004519 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004520 val |= divider;
4521 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4522 mutex_unlock(&dev_priv->dpio_lock);
4523 }
4524
4525 mutex_lock(&dev_priv->dpio_lock);
4526 /* adjust self-refresh exit latency value */
4527 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4528 val &= ~0x7f;
4529
4530 /*
4531 * For high bandwidth configs, we set a higher latency in the bunit
4532 * so that the core display fetch happens in time to avoid underruns.
4533 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004534 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004535 val |= 4500 / 250; /* 4.5 usec */
4536 else
4537 val |= 3000 / 250; /* 3.0 usec */
4538 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4539 mutex_unlock(&dev_priv->dpio_lock);
4540
4541 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4542 intel_i2c_reset(dev);
4543}
4544
Imre Deakd60c4472014-03-27 17:45:10 +02004545int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004546{
4547 int cur_cdclk, vco;
4548 int divider;
4549
4550 vco = valleyview_get_vco(dev_priv);
4551
4552 mutex_lock(&dev_priv->dpio_lock);
4553 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4554 mutex_unlock(&dev_priv->dpio_lock);
4555
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004556 divider &= DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004557
Ville Syrjälädfcab172014-06-13 13:37:47 +03004558 cur_cdclk = DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004559
4560 return cur_cdclk;
4561}
4562
4563static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4564 int max_pixclk)
4565{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004566 /*
4567 * Really only a few cases to deal with, as only 4 CDclks are supported:
4568 * 200MHz
4569 * 267MHz
4570 * 320MHz
4571 * 400MHz
4572 * So we check to see whether we're above 90% of the lower bin and
4573 * adjust if needed.
4574 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004575 if (max_pixclk > 320000*9/10)
4576 return 400000;
4577 else if (max_pixclk > 266667*9/10)
4578 return 320000;
4579 else
4580 return 266667;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004581 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4582}
4583
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004584/* compute the max pixel clock for new configuration */
4585static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004586{
4587 struct drm_device *dev = dev_priv->dev;
4588 struct intel_crtc *intel_crtc;
4589 int max_pixclk = 0;
4590
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004591 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004592 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004593 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004594 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004595 }
4596
4597 return max_pixclk;
4598}
4599
4600static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004601 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004602{
4603 struct drm_i915_private *dev_priv = dev->dev_private;
4604 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004605 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004606
Imre Deakd60c4472014-03-27 17:45:10 +02004607 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4608 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004609 return;
4610
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004611 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004612 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004613 if (intel_crtc->base.enabled)
4614 *prepare_pipes |= (1 << intel_crtc->pipe);
4615}
4616
4617static void valleyview_modeset_global_resources(struct drm_device *dev)
4618{
4619 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004620 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004621 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4622
Imre Deakd60c4472014-03-27 17:45:10 +02004623 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004624 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004625 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004626}
4627
Jesse Barnes89b667f2013-04-18 14:51:36 -07004628static void valleyview_crtc_enable(struct drm_crtc *crtc)
4629{
4630 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004631 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4633 struct intel_encoder *encoder;
4634 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004635 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004636 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004637 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004638
4639 WARN_ON(!crtc->enabled);
4640
4641 if (intel_crtc->active)
4642 return;
4643
Shobhit Kumar8525a232014-06-25 12:20:39 +05304644 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4645
4646 if (!is_dsi && !IS_CHERRYVIEW(dev))
4647 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004648
Daniel Vetter5b18e572014-04-24 23:55:06 +02004649 /* Set up the display plane register */
4650 dspcntr = DISPPLANE_GAMMA_ENABLE;
4651
4652 if (intel_crtc->config.has_dp_encoder)
4653 intel_dp_set_m_n(intel_crtc);
4654
4655 intel_set_pipe_timings(intel_crtc);
4656
4657 /* pipesrc and dspsize control the size that is scaled from,
4658 * which should always be the user's requested size.
4659 */
4660 I915_WRITE(DSPSIZE(plane),
4661 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4662 (intel_crtc->config.pipe_src_w - 1));
4663 I915_WRITE(DSPPOS(plane), 0);
4664
4665 i9xx_set_pipeconf(intel_crtc);
4666
4667 I915_WRITE(DSPCNTR(plane), dspcntr);
4668 POSTING_READ(DSPCNTR(plane));
4669
4670 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4671 crtc->x, crtc->y);
4672
Jesse Barnes89b667f2013-04-18 14:51:36 -07004673 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004674
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004675 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4676
Jesse Barnes89b667f2013-04-18 14:51:36 -07004677 for_each_encoder_on_crtc(dev, crtc, encoder)
4678 if (encoder->pre_pll_enable)
4679 encoder->pre_pll_enable(encoder);
4680
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004681 if (!is_dsi) {
4682 if (IS_CHERRYVIEW(dev))
4683 chv_enable_pll(intel_crtc);
4684 else
4685 vlv_enable_pll(intel_crtc);
4686 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004687
4688 for_each_encoder_on_crtc(dev, crtc, encoder)
4689 if (encoder->pre_enable)
4690 encoder->pre_enable(encoder);
4691
Jesse Barnes2dd24552013-04-25 12:55:01 -07004692 i9xx_pfit_enable(intel_crtc);
4693
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004694 intel_crtc_load_lut(crtc);
4695
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004696 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004697 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004698
Jani Nikula50049452013-07-30 12:20:32 +03004699 for_each_encoder_on_crtc(dev, crtc, encoder)
4700 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004701
4702 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004703
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004704 /* Underruns don't raise interrupts, so check manually. */
4705 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004706}
4707
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004708static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4709{
4710 struct drm_device *dev = crtc->base.dev;
4711 struct drm_i915_private *dev_priv = dev->dev_private;
4712
4713 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4714 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4715}
4716
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004717static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004718{
4719 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004722 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004723 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004724 int plane = intel_crtc->plane;
4725 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004726
Daniel Vetter08a48462012-07-02 11:43:47 +02004727 WARN_ON(!crtc->enabled);
4728
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004729 if (intel_crtc->active)
4730 return;
4731
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004732 i9xx_set_pll_dividers(intel_crtc);
4733
Daniel Vetter5b18e572014-04-24 23:55:06 +02004734 /* Set up the display plane register */
4735 dspcntr = DISPPLANE_GAMMA_ENABLE;
4736
4737 if (pipe == 0)
4738 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4739 else
4740 dspcntr |= DISPPLANE_SEL_PIPE_B;
4741
4742 if (intel_crtc->config.has_dp_encoder)
4743 intel_dp_set_m_n(intel_crtc);
4744
4745 intel_set_pipe_timings(intel_crtc);
4746
4747 /* pipesrc and dspsize control the size that is scaled from,
4748 * which should always be the user's requested size.
4749 */
4750 I915_WRITE(DSPSIZE(plane),
4751 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4752 (intel_crtc->config.pipe_src_w - 1));
4753 I915_WRITE(DSPPOS(plane), 0);
4754
4755 i9xx_set_pipeconf(intel_crtc);
4756
4757 I915_WRITE(DSPCNTR(plane), dspcntr);
4758 POSTING_READ(DSPCNTR(plane));
4759
4760 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4761 crtc->x, crtc->y);
4762
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004763 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004764
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004765 if (!IS_GEN2(dev))
4766 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4767
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004768 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004769 if (encoder->pre_enable)
4770 encoder->pre_enable(encoder);
4771
Daniel Vetterf6736a12013-06-05 13:34:30 +02004772 i9xx_enable_pll(intel_crtc);
4773
Jesse Barnes2dd24552013-04-25 12:55:01 -07004774 i9xx_pfit_enable(intel_crtc);
4775
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004776 intel_crtc_load_lut(crtc);
4777
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004778 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004779 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004780
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004781 for_each_encoder_on_crtc(dev, crtc, encoder)
4782 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004783
4784 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004785
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004786 /*
4787 * Gen2 reports pipe underruns whenever all planes are disabled.
4788 * So don't enable underrun reporting before at least some planes
4789 * are enabled.
4790 * FIXME: Need to fix the logic to work when we turn off all planes
4791 * but leave the pipe running.
4792 */
4793 if (IS_GEN2(dev))
4794 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4795
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004796 /* Underruns don't raise interrupts, so check manually. */
4797 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004798}
4799
Daniel Vetter87476d62013-04-11 16:29:06 +02004800static void i9xx_pfit_disable(struct intel_crtc *crtc)
4801{
4802 struct drm_device *dev = crtc->base.dev;
4803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004804
4805 if (!crtc->config.gmch_pfit.control)
4806 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004807
4808 assert_pipe_disabled(dev_priv, crtc->pipe);
4809
Daniel Vetter328d8e82013-05-08 10:36:31 +02004810 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4811 I915_READ(PFIT_CONTROL));
4812 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004813}
4814
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004815static void i9xx_crtc_disable(struct drm_crtc *crtc)
4816{
4817 struct drm_device *dev = crtc->dev;
4818 struct drm_i915_private *dev_priv = dev->dev_private;
4819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004820 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004821 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004822
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004823 if (!intel_crtc->active)
4824 return;
4825
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004826 /*
4827 * Gen2 reports pipe underruns whenever all planes are disabled.
4828 * So diasble underrun reporting before all the planes get disabled.
4829 * FIXME: Need to fix the logic to work when we turn off all planes
4830 * but leave the pipe running.
4831 */
4832 if (IS_GEN2(dev))
4833 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4834
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004835 intel_crtc_disable_planes(crtc);
4836
Daniel Vetterea9d7582012-07-10 10:42:52 +02004837 for_each_encoder_on_crtc(dev, crtc, encoder)
4838 encoder->disable(encoder);
4839
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004840 /*
4841 * On gen2 planes are double buffered but the pipe isn't, so we must
4842 * wait for planes to fully turn off before disabling the pipe.
4843 */
4844 if (IS_GEN2(dev))
4845 intel_wait_for_vblank(dev, pipe);
4846
Jesse Barnesb24e7172011-01-04 15:09:30 -08004847 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004848
Daniel Vetter87476d62013-04-11 16:29:06 +02004849 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004850
Jesse Barnes89b667f2013-04-18 14:51:36 -07004851 for_each_encoder_on_crtc(dev, crtc, encoder)
4852 if (encoder->post_disable)
4853 encoder->post_disable(encoder);
4854
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004855 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4856 if (IS_CHERRYVIEW(dev))
4857 chv_disable_pll(dev_priv, pipe);
4858 else if (IS_VALLEYVIEW(dev))
4859 vlv_disable_pll(dev_priv, pipe);
4860 else
4861 i9xx_disable_pll(dev_priv, pipe);
4862 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004863
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004864 if (!IS_GEN2(dev))
4865 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4866
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004867 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004868 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004869
Daniel Vetterefa96242014-04-24 23:55:02 +02004870 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004871 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004872 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004873}
4874
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004875static void i9xx_crtc_off(struct drm_crtc *crtc)
4876{
4877}
4878
Daniel Vetter976f8a22012-07-08 22:34:21 +02004879static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4880 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004881{
4882 struct drm_device *dev = crtc->dev;
4883 struct drm_i915_master_private *master_priv;
4884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4885 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004886
4887 if (!dev->primary->master)
4888 return;
4889
4890 master_priv = dev->primary->master->driver_priv;
4891 if (!master_priv->sarea_priv)
4892 return;
4893
Jesse Barnes79e53942008-11-07 14:24:08 -08004894 switch (pipe) {
4895 case 0:
4896 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4897 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4898 break;
4899 case 1:
4900 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4901 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4902 break;
4903 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004904 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004905 break;
4906 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004907}
4908
Daniel Vetter976f8a22012-07-08 22:34:21 +02004909/**
4910 * Sets the power management mode of the pipe and plane.
4911 */
4912void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004913{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004914 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004917 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004918 enum intel_display_power_domain domain;
4919 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004920 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004921
Daniel Vetter976f8a22012-07-08 22:34:21 +02004922 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4923 enable |= intel_encoder->connectors_active;
4924
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004925 if (enable) {
4926 if (!intel_crtc->active) {
4927 /*
4928 * FIXME: DDI plls and relevant code isn't converted
4929 * yet, so do runtime PM for DPMS only for all other
4930 * platforms for now.
4931 */
4932 if (!HAS_DDI(dev)) {
4933 domains = get_crtc_power_domains(crtc);
4934 for_each_power_domain(domain, domains)
4935 intel_display_power_get(dev_priv, domain);
4936 intel_crtc->enabled_power_domains = domains;
4937 }
4938
4939 dev_priv->display.crtc_enable(crtc);
4940 }
4941 } else {
4942 if (intel_crtc->active) {
4943 dev_priv->display.crtc_disable(crtc);
4944
4945 if (!HAS_DDI(dev)) {
4946 domains = intel_crtc->enabled_power_domains;
4947 for_each_power_domain(domain, domains)
4948 intel_display_power_put(dev_priv, domain);
4949 intel_crtc->enabled_power_domains = 0;
4950 }
4951 }
4952 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004953
4954 intel_crtc_update_sarea(crtc, enable);
4955}
4956
Daniel Vetter976f8a22012-07-08 22:34:21 +02004957static void intel_crtc_disable(struct drm_crtc *crtc)
4958{
4959 struct drm_device *dev = crtc->dev;
4960 struct drm_connector *connector;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettera071fa02014-06-18 23:28:09 +02004962 struct drm_i915_gem_object *old_obj;
4963 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004964
4965 /* crtc should still be enabled when we disable it. */
4966 WARN_ON(!crtc->enabled);
4967
4968 dev_priv->display.crtc_disable(crtc);
4969 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004970 dev_priv->display.off(crtc);
4971
Chris Wilson931872f2012-01-16 23:01:13 +00004972 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004973 assert_cursor_disabled(dev_priv, pipe);
4974 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004975
Matt Roperf4510a22014-04-01 15:22:40 -07004976 if (crtc->primary->fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +02004977 old_obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004978 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004979 intel_unpin_fb_obj(old_obj);
4980 i915_gem_track_fb(old_obj, NULL,
4981 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004982 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004983 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004984 }
4985
4986 /* Update computed state. */
4987 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4988 if (!connector->encoder || !connector->encoder->crtc)
4989 continue;
4990
4991 if (connector->encoder->crtc != crtc)
4992 continue;
4993
4994 connector->dpms = DRM_MODE_DPMS_OFF;
4995 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004996 }
4997}
4998
Chris Wilsonea5b2132010-08-04 13:50:23 +01004999void intel_encoder_destroy(struct drm_encoder *encoder)
5000{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005001 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005002
Chris Wilsonea5b2132010-08-04 13:50:23 +01005003 drm_encoder_cleanup(encoder);
5004 kfree(intel_encoder);
5005}
5006
Damien Lespiau92373292013-08-08 22:28:57 +01005007/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005008 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5009 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005010static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005011{
5012 if (mode == DRM_MODE_DPMS_ON) {
5013 encoder->connectors_active = true;
5014
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005015 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005016 } else {
5017 encoder->connectors_active = false;
5018
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005019 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005020 }
5021}
5022
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005023/* Cross check the actual hw state with our own modeset state tracking (and it's
5024 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005025static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005026{
5027 if (connector->get_hw_state(connector)) {
5028 struct intel_encoder *encoder = connector->encoder;
5029 struct drm_crtc *crtc;
5030 bool encoder_enabled;
5031 enum pipe pipe;
5032
5033 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5034 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005035 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005036
5037 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5038 "wrong connector dpms state\n");
5039 WARN(connector->base.encoder != &encoder->base,
5040 "active connector not linked to encoder\n");
5041 WARN(!encoder->connectors_active,
5042 "encoder->connectors_active not set\n");
5043
5044 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5045 WARN(!encoder_enabled, "encoder not enabled\n");
5046 if (WARN_ON(!encoder->base.crtc))
5047 return;
5048
5049 crtc = encoder->base.crtc;
5050
5051 WARN(!crtc->enabled, "crtc not enabled\n");
5052 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5053 WARN(pipe != to_intel_crtc(crtc)->pipe,
5054 "encoder active on the wrong pipe\n");
5055 }
5056}
5057
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005058/* Even simpler default implementation, if there's really no special case to
5059 * consider. */
5060void intel_connector_dpms(struct drm_connector *connector, int mode)
5061{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005062 /* All the simple cases only support two dpms states. */
5063 if (mode != DRM_MODE_DPMS_ON)
5064 mode = DRM_MODE_DPMS_OFF;
5065
5066 if (mode == connector->dpms)
5067 return;
5068
5069 connector->dpms = mode;
5070
5071 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005072 if (connector->encoder)
5073 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005074
Daniel Vetterb9805142012-08-31 17:37:33 +02005075 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005076}
5077
Daniel Vetterf0947c32012-07-02 13:10:34 +02005078/* Simple connector->get_hw_state implementation for encoders that support only
5079 * one connector and no cloning and hence the encoder state determines the state
5080 * of the connector. */
5081bool intel_connector_get_hw_state(struct intel_connector *connector)
5082{
Daniel Vetter24929352012-07-02 20:28:59 +02005083 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005084 struct intel_encoder *encoder = connector->encoder;
5085
5086 return encoder->get_hw_state(encoder, &pipe);
5087}
5088
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005089static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5090 struct intel_crtc_config *pipe_config)
5091{
5092 struct drm_i915_private *dev_priv = dev->dev_private;
5093 struct intel_crtc *pipe_B_crtc =
5094 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5095
5096 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5097 pipe_name(pipe), pipe_config->fdi_lanes);
5098 if (pipe_config->fdi_lanes > 4) {
5099 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5100 pipe_name(pipe), pipe_config->fdi_lanes);
5101 return false;
5102 }
5103
Paulo Zanonibafb6552013-11-02 21:07:44 -07005104 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005105 if (pipe_config->fdi_lanes > 2) {
5106 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5107 pipe_config->fdi_lanes);
5108 return false;
5109 } else {
5110 return true;
5111 }
5112 }
5113
5114 if (INTEL_INFO(dev)->num_pipes == 2)
5115 return true;
5116
5117 /* Ivybridge 3 pipe is really complicated */
5118 switch (pipe) {
5119 case PIPE_A:
5120 return true;
5121 case PIPE_B:
5122 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5123 pipe_config->fdi_lanes > 2) {
5124 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5125 pipe_name(pipe), pipe_config->fdi_lanes);
5126 return false;
5127 }
5128 return true;
5129 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005130 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005131 pipe_B_crtc->config.fdi_lanes <= 2) {
5132 if (pipe_config->fdi_lanes > 2) {
5133 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5134 pipe_name(pipe), pipe_config->fdi_lanes);
5135 return false;
5136 }
5137 } else {
5138 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5139 return false;
5140 }
5141 return true;
5142 default:
5143 BUG();
5144 }
5145}
5146
Daniel Vettere29c22c2013-02-21 00:00:16 +01005147#define RETRY 1
5148static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5149 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005150{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005151 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005152 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005153 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005154 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005155
Daniel Vettere29c22c2013-02-21 00:00:16 +01005156retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005157 /* FDI is a binary signal running at ~2.7GHz, encoding
5158 * each output octet as 10 bits. The actual frequency
5159 * is stored as a divider into a 100MHz clock, and the
5160 * mode pixel clock is stored in units of 1KHz.
5161 * Hence the bw of each lane in terms of the mode signal
5162 * is:
5163 */
5164 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5165
Damien Lespiau241bfc32013-09-25 16:45:37 +01005166 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005167
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005168 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005169 pipe_config->pipe_bpp);
5170
5171 pipe_config->fdi_lanes = lane;
5172
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005173 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005174 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005175
Daniel Vettere29c22c2013-02-21 00:00:16 +01005176 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5177 intel_crtc->pipe, pipe_config);
5178 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5179 pipe_config->pipe_bpp -= 2*3;
5180 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5181 pipe_config->pipe_bpp);
5182 needs_recompute = true;
5183 pipe_config->bw_constrained = true;
5184
5185 goto retry;
5186 }
5187
5188 if (needs_recompute)
5189 return RETRY;
5190
5191 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005192}
5193
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005194static void hsw_compute_ips_config(struct intel_crtc *crtc,
5195 struct intel_crtc_config *pipe_config)
5196{
Jani Nikulad330a952014-01-21 11:24:25 +02005197 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005198 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005199 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005200}
5201
Daniel Vettera43f6e02013-06-07 23:10:32 +02005202static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005203 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005204{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005205 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005206 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005207
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005208 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005209 if (INTEL_INFO(dev)->gen < 4) {
5210 struct drm_i915_private *dev_priv = dev->dev_private;
5211 int clock_limit =
5212 dev_priv->display.get_display_clock_speed(dev);
5213
5214 /*
5215 * Enable pixel doubling when the dot clock
5216 * is > 90% of the (display) core speed.
5217 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005218 * GDG double wide on either pipe,
5219 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005220 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005221 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005222 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005223 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005224 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005225 }
5226
Damien Lespiau241bfc32013-09-25 16:45:37 +01005227 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005228 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005229 }
Chris Wilson89749352010-09-12 18:25:19 +01005230
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005231 /*
5232 * Pipe horizontal size must be even in:
5233 * - DVO ganged mode
5234 * - LVDS dual channel mode
5235 * - Double wide pipe
5236 */
5237 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5238 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5239 pipe_config->pipe_src_w &= ~1;
5240
Damien Lespiau8693a822013-05-03 18:48:11 +01005241 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5242 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005243 */
5244 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5245 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005246 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005247
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005248 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005249 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005250 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005251 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5252 * for lvds. */
5253 pipe_config->pipe_bpp = 8*3;
5254 }
5255
Damien Lespiauf5adf942013-06-24 18:29:34 +01005256 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005257 hsw_compute_ips_config(crtc, pipe_config);
5258
5259 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5260 * clock survives for now. */
5261 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5262 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005263
Daniel Vetter877d48d2013-04-19 11:24:43 +02005264 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005265 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005266
Daniel Vettere29c22c2013-02-21 00:00:16 +01005267 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005268}
5269
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005270static int valleyview_get_display_clock_speed(struct drm_device *dev)
5271{
5272 return 400000; /* FIXME */
5273}
5274
Jesse Barnese70236a2009-09-21 10:42:27 -07005275static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005276{
Jesse Barnese70236a2009-09-21 10:42:27 -07005277 return 400000;
5278}
Jesse Barnes79e53942008-11-07 14:24:08 -08005279
Jesse Barnese70236a2009-09-21 10:42:27 -07005280static int i915_get_display_clock_speed(struct drm_device *dev)
5281{
5282 return 333000;
5283}
Jesse Barnes79e53942008-11-07 14:24:08 -08005284
Jesse Barnese70236a2009-09-21 10:42:27 -07005285static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5286{
5287 return 200000;
5288}
Jesse Barnes79e53942008-11-07 14:24:08 -08005289
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005290static int pnv_get_display_clock_speed(struct drm_device *dev)
5291{
5292 u16 gcfgc = 0;
5293
5294 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5295
5296 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5297 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5298 return 267000;
5299 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5300 return 333000;
5301 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5302 return 444000;
5303 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5304 return 200000;
5305 default:
5306 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5307 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5308 return 133000;
5309 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5310 return 167000;
5311 }
5312}
5313
Jesse Barnese70236a2009-09-21 10:42:27 -07005314static int i915gm_get_display_clock_speed(struct drm_device *dev)
5315{
5316 u16 gcfgc = 0;
5317
5318 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5319
5320 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005321 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005322 else {
5323 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5324 case GC_DISPLAY_CLOCK_333_MHZ:
5325 return 333000;
5326 default:
5327 case GC_DISPLAY_CLOCK_190_200_MHZ:
5328 return 190000;
5329 }
5330 }
5331}
Jesse Barnes79e53942008-11-07 14:24:08 -08005332
Jesse Barnese70236a2009-09-21 10:42:27 -07005333static int i865_get_display_clock_speed(struct drm_device *dev)
5334{
5335 return 266000;
5336}
5337
5338static int i855_get_display_clock_speed(struct drm_device *dev)
5339{
5340 u16 hpllcc = 0;
5341 /* Assume that the hardware is in the high speed state. This
5342 * should be the default.
5343 */
5344 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5345 case GC_CLOCK_133_200:
5346 case GC_CLOCK_100_200:
5347 return 200000;
5348 case GC_CLOCK_166_250:
5349 return 250000;
5350 case GC_CLOCK_100_133:
5351 return 133000;
5352 }
5353
5354 /* Shouldn't happen */
5355 return 0;
5356}
5357
5358static int i830_get_display_clock_speed(struct drm_device *dev)
5359{
5360 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005361}
5362
Zhenyu Wang2c072452009-06-05 15:38:42 +08005363static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005364intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005365{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005366 while (*num > DATA_LINK_M_N_MASK ||
5367 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005368 *num >>= 1;
5369 *den >>= 1;
5370 }
5371}
5372
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005373static void compute_m_n(unsigned int m, unsigned int n,
5374 uint32_t *ret_m, uint32_t *ret_n)
5375{
5376 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5377 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5378 intel_reduce_m_n_ratio(ret_m, ret_n);
5379}
5380
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005381void
5382intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5383 int pixel_clock, int link_clock,
5384 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005385{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005386 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005387
5388 compute_m_n(bits_per_pixel * pixel_clock,
5389 link_clock * nlanes * 8,
5390 &m_n->gmch_m, &m_n->gmch_n);
5391
5392 compute_m_n(pixel_clock, link_clock,
5393 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005394}
5395
Chris Wilsona7615032011-01-12 17:04:08 +00005396static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5397{
Jani Nikulad330a952014-01-21 11:24:25 +02005398 if (i915.panel_use_ssc >= 0)
5399 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005400 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005401 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005402}
5403
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005404static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5405{
5406 struct drm_device *dev = crtc->dev;
5407 struct drm_i915_private *dev_priv = dev->dev_private;
5408 int refclk;
5409
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005410 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005411 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005413 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005414 refclk = dev_priv->vbt.lvds_ssc_freq;
5415 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005416 } else if (!IS_GEN2(dev)) {
5417 refclk = 96000;
5418 } else {
5419 refclk = 48000;
5420 }
5421
5422 return refclk;
5423}
5424
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005425static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005426{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005427 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005428}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005429
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005430static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5431{
5432 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005433}
5434
Daniel Vetterf47709a2013-03-28 10:42:02 +01005435static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005436 intel_clock_t *reduced_clock)
5437{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005438 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005439 u32 fp, fp2 = 0;
5440
5441 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005442 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005443 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005444 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005445 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005446 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005447 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005448 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005449 }
5450
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005451 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005452
Daniel Vetterf47709a2013-03-28 10:42:02 +01005453 crtc->lowfreq_avail = false;
5454 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005455 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005456 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005457 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005458 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005459 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005460 }
5461}
5462
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005463static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5464 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005465{
5466 u32 reg_val;
5467
5468 /*
5469 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5470 * and set it to a reasonable value instead.
5471 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005472 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005473 reg_val &= 0xffffff00;
5474 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005475 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005476
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005477 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005478 reg_val &= 0x8cffffff;
5479 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005480 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005481
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005482 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005483 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005484 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005485
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005486 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005487 reg_val &= 0x00ffffff;
5488 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005489 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005490}
5491
Daniel Vetterb5518422013-05-03 11:49:48 +02005492static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5493 struct intel_link_m_n *m_n)
5494{
5495 struct drm_device *dev = crtc->base.dev;
5496 struct drm_i915_private *dev_priv = dev->dev_private;
5497 int pipe = crtc->pipe;
5498
Daniel Vettere3b95f12013-05-03 11:49:49 +02005499 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5500 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5501 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5502 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005503}
5504
5505static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5506 struct intel_link_m_n *m_n)
5507{
5508 struct drm_device *dev = crtc->base.dev;
5509 struct drm_i915_private *dev_priv = dev->dev_private;
5510 int pipe = crtc->pipe;
5511 enum transcoder transcoder = crtc->config.cpu_transcoder;
5512
5513 if (INTEL_INFO(dev)->gen >= 5) {
5514 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5515 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5516 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5517 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5518 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005519 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5520 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5521 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5522 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005523 }
5524}
5525
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005526static void intel_dp_set_m_n(struct intel_crtc *crtc)
5527{
5528 if (crtc->config.has_pch_encoder)
5529 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5530 else
5531 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5532}
5533
Daniel Vetterf47709a2013-03-28 10:42:02 +01005534static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005535{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005536 u32 dpll, dpll_md;
5537
5538 /*
5539 * Enable DPIO clock input. We should never disable the reference
5540 * clock for pipe B, since VGA hotplug / manual detection depends
5541 * on it.
5542 */
5543 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5544 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5545 /* We should never disable this, set it here for state tracking */
5546 if (crtc->pipe == PIPE_B)
5547 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5548 dpll |= DPLL_VCO_ENABLE;
5549 crtc->config.dpll_hw_state.dpll = dpll;
5550
5551 dpll_md = (crtc->config.pixel_multiplier - 1)
5552 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5553 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5554}
5555
5556static void vlv_prepare_pll(struct intel_crtc *crtc)
5557{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005558 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005559 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005560 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005561 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005562 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005563 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005564
Daniel Vetter09153002012-12-12 14:06:44 +01005565 mutex_lock(&dev_priv->dpio_lock);
5566
Daniel Vetterf47709a2013-03-28 10:42:02 +01005567 bestn = crtc->config.dpll.n;
5568 bestm1 = crtc->config.dpll.m1;
5569 bestm2 = crtc->config.dpll.m2;
5570 bestp1 = crtc->config.dpll.p1;
5571 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005572
Jesse Barnes89b667f2013-04-18 14:51:36 -07005573 /* See eDP HDMI DPIO driver vbios notes doc */
5574
5575 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005576 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005577 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005578
5579 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005580 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005581
5582 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005583 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005584 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005586
5587 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005588 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005589
5590 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005591 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5592 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5593 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005594 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005595
5596 /*
5597 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5598 * but we don't support that).
5599 * Note: don't use the DAC post divider as it seems unstable.
5600 */
5601 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005602 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005603
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005604 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005605 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005606
Jesse Barnes89b667f2013-04-18 14:51:36 -07005607 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005608 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005609 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005610 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005611 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005612 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005613 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005614 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005615 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005616
Jesse Barnes89b667f2013-04-18 14:51:36 -07005617 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5618 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5619 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005620 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005621 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 0x0df40000);
5623 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 0x0df70000);
5626 } else { /* HDMI or VGA */
5627 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005628 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005629 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005630 0x0df70000);
5631 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005632 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005633 0x0df40000);
5634 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005635
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005636 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005637 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5638 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5639 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5640 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005641 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005642
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005643 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005644 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005645}
5646
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005647static void chv_update_pll(struct intel_crtc *crtc)
5648{
5649 struct drm_device *dev = crtc->base.dev;
5650 struct drm_i915_private *dev_priv = dev->dev_private;
5651 int pipe = crtc->pipe;
5652 int dpll_reg = DPLL(crtc->pipe);
5653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005654 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005655 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5656 int refclk;
5657
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005658 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5659 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5660 DPLL_VCO_ENABLE;
5661 if (pipe != PIPE_A)
5662 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5663
5664 crtc->config.dpll_hw_state.dpll_md =
5665 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005666
5667 bestn = crtc->config.dpll.n;
5668 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5669 bestm1 = crtc->config.dpll.m1;
5670 bestm2 = crtc->config.dpll.m2 >> 22;
5671 bestp1 = crtc->config.dpll.p1;
5672 bestp2 = crtc->config.dpll.p2;
5673
5674 /*
5675 * Enable Refclk and SSC
5676 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005677 I915_WRITE(dpll_reg,
5678 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5679
5680 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005681
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005682 /* p1 and p2 divider */
5683 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5684 5 << DPIO_CHV_S1_DIV_SHIFT |
5685 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5686 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5687 1 << DPIO_CHV_K_DIV_SHIFT);
5688
5689 /* Feedback post-divider - m2 */
5690 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5691
5692 /* Feedback refclk divider - n and m1 */
5693 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5694 DPIO_CHV_M1_DIV_BY_2 |
5695 1 << DPIO_CHV_N_DIV_SHIFT);
5696
5697 /* M2 fraction division */
5698 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5699
5700 /* M2 fraction division enable */
5701 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5702 DPIO_CHV_FRAC_DIV_EN |
5703 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5704
5705 /* Loop filter */
5706 refclk = i9xx_get_refclk(&crtc->base, 0);
5707 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5708 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5709 if (refclk == 100000)
5710 intcoeff = 11;
5711 else if (refclk == 38400)
5712 intcoeff = 10;
5713 else
5714 intcoeff = 9;
5715 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5716 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5717
5718 /* AFC Recal */
5719 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5720 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5721 DPIO_AFC_RECAL);
5722
5723 mutex_unlock(&dev_priv->dpio_lock);
5724}
5725
Daniel Vetterf47709a2013-03-28 10:42:02 +01005726static void i9xx_update_pll(struct intel_crtc *crtc,
5727 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005728 int num_connectors)
5729{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005730 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005731 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005732 u32 dpll;
5733 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005734 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005735
Daniel Vetterf47709a2013-03-28 10:42:02 +01005736 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305737
Daniel Vetterf47709a2013-03-28 10:42:02 +01005738 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5739 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005740
5741 dpll = DPLL_VGA_MODE_DIS;
5742
Daniel Vetterf47709a2013-03-28 10:42:02 +01005743 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005744 dpll |= DPLLB_MODE_LVDS;
5745 else
5746 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005747
Daniel Vetteref1b4602013-06-01 17:17:04 +02005748 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005749 dpll |= (crtc->config.pixel_multiplier - 1)
5750 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005751 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005752
5753 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005754 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005755
Daniel Vetterf47709a2013-03-28 10:42:02 +01005756 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005757 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005758
5759 /* compute bitmask from p1 value */
5760 if (IS_PINEVIEW(dev))
5761 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5762 else {
5763 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5764 if (IS_G4X(dev) && reduced_clock)
5765 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5766 }
5767 switch (clock->p2) {
5768 case 5:
5769 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5770 break;
5771 case 7:
5772 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5773 break;
5774 case 10:
5775 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5776 break;
5777 case 14:
5778 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5779 break;
5780 }
5781 if (INTEL_INFO(dev)->gen >= 4)
5782 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5783
Daniel Vetter09ede542013-04-30 14:01:45 +02005784 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005785 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005786 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005787 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5788 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5789 else
5790 dpll |= PLL_REF_INPUT_DREFCLK;
5791
5792 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005793 crtc->config.dpll_hw_state.dpll = dpll;
5794
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005795 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005796 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5797 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005798 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005799 }
5800}
5801
Daniel Vetterf47709a2013-03-28 10:42:02 +01005802static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005803 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005804 int num_connectors)
5805{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005806 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005808 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005809 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005810
Daniel Vetterf47709a2013-03-28 10:42:02 +01005811 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305812
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005813 dpll = DPLL_VGA_MODE_DIS;
5814
Daniel Vetterf47709a2013-03-28 10:42:02 +01005815 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005816 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5817 } else {
5818 if (clock->p1 == 2)
5819 dpll |= PLL_P1_DIVIDE_BY_TWO;
5820 else
5821 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5822 if (clock->p2 == 4)
5823 dpll |= PLL_P2_DIVIDE_BY_4;
5824 }
5825
Daniel Vetter4a33e482013-07-06 12:52:05 +02005826 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5827 dpll |= DPLL_DVO_2X_MODE;
5828
Daniel Vetterf47709a2013-03-28 10:42:02 +01005829 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005830 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5831 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5832 else
5833 dpll |= PLL_REF_INPUT_DREFCLK;
5834
5835 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005836 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005837}
5838
Daniel Vetter8a654f32013-06-01 17:16:22 +02005839static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005840{
5841 struct drm_device *dev = intel_crtc->base.dev;
5842 struct drm_i915_private *dev_priv = dev->dev_private;
5843 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005844 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005845 struct drm_display_mode *adjusted_mode =
5846 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005847 uint32_t crtc_vtotal, crtc_vblank_end;
5848 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005849
5850 /* We need to be careful not to changed the adjusted mode, for otherwise
5851 * the hw state checker will get angry at the mismatch. */
5852 crtc_vtotal = adjusted_mode->crtc_vtotal;
5853 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005854
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005855 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005856 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005857 crtc_vtotal -= 1;
5858 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005859
5860 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5861 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5862 else
5863 vsyncshift = adjusted_mode->crtc_hsync_start -
5864 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005865 if (vsyncshift < 0)
5866 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005867 }
5868
5869 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005870 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005871
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005872 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005873 (adjusted_mode->crtc_hdisplay - 1) |
5874 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005875 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005876 (adjusted_mode->crtc_hblank_start - 1) |
5877 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005878 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005879 (adjusted_mode->crtc_hsync_start - 1) |
5880 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5881
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005882 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005883 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005884 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005885 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005886 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005887 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005888 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889 (adjusted_mode->crtc_vsync_start - 1) |
5890 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5891
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005892 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5893 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5894 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5895 * bits. */
5896 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5897 (pipe == PIPE_B || pipe == PIPE_C))
5898 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5899
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005900 /* pipesrc controls the size that is scaled from, which should
5901 * always be the user's requested size.
5902 */
5903 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005904 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5905 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005906}
5907
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005908static void intel_get_pipe_timings(struct intel_crtc *crtc,
5909 struct intel_crtc_config *pipe_config)
5910{
5911 struct drm_device *dev = crtc->base.dev;
5912 struct drm_i915_private *dev_priv = dev->dev_private;
5913 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5914 uint32_t tmp;
5915
5916 tmp = I915_READ(HTOTAL(cpu_transcoder));
5917 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5918 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5919 tmp = I915_READ(HBLANK(cpu_transcoder));
5920 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5921 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5922 tmp = I915_READ(HSYNC(cpu_transcoder));
5923 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5924 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5925
5926 tmp = I915_READ(VTOTAL(cpu_transcoder));
5927 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5928 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5929 tmp = I915_READ(VBLANK(cpu_transcoder));
5930 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5931 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5932 tmp = I915_READ(VSYNC(cpu_transcoder));
5933 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5934 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5935
5936 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5937 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5938 pipe_config->adjusted_mode.crtc_vtotal += 1;
5939 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5940 }
5941
5942 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005943 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5944 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5945
5946 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5947 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005948}
5949
Daniel Vetterf6a83282014-02-11 15:28:57 -08005950void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5951 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005952{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005953 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5954 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5955 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5956 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005957
Daniel Vetterf6a83282014-02-11 15:28:57 -08005958 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5959 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5960 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5961 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005962
Daniel Vetterf6a83282014-02-11 15:28:57 -08005963 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005964
Daniel Vetterf6a83282014-02-11 15:28:57 -08005965 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5966 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005967}
5968
Daniel Vetter84b046f2013-02-19 18:48:54 +01005969static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5970{
5971 struct drm_device *dev = intel_crtc->base.dev;
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 uint32_t pipeconf;
5974
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005975 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005976
Daniel Vetter67c72a12013-09-24 11:46:14 +02005977 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5978 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5979 pipeconf |= PIPECONF_ENABLE;
5980
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005981 if (intel_crtc->config.double_wide)
5982 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005983
Daniel Vetterff9ce462013-04-24 14:57:17 +02005984 /* only g4x and later have fancy bpc/dither controls */
5985 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005986 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5987 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5988 pipeconf |= PIPECONF_DITHER_EN |
5989 PIPECONF_DITHER_TYPE_SP;
5990
5991 switch (intel_crtc->config.pipe_bpp) {
5992 case 18:
5993 pipeconf |= PIPECONF_6BPC;
5994 break;
5995 case 24:
5996 pipeconf |= PIPECONF_8BPC;
5997 break;
5998 case 30:
5999 pipeconf |= PIPECONF_10BPC;
6000 break;
6001 default:
6002 /* Case prevented by intel_choose_pipe_bpp_dither. */
6003 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006004 }
6005 }
6006
6007 if (HAS_PIPE_CXSR(dev)) {
6008 if (intel_crtc->lowfreq_avail) {
6009 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6010 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6011 } else {
6012 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006013 }
6014 }
6015
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006016 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6017 if (INTEL_INFO(dev)->gen < 4 ||
6018 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6019 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6020 else
6021 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6022 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006023 pipeconf |= PIPECONF_PROGRESSIVE;
6024
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006025 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6026 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006027
Daniel Vetter84b046f2013-02-19 18:48:54 +01006028 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6029 POSTING_READ(PIPECONF(intel_crtc->pipe));
6030}
6031
Eric Anholtf564048e2011-03-30 13:01:02 -07006032static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006033 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006034 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006035{
6036 struct drm_device *dev = crtc->dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
6038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006039 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006040 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006041 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006042 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006043 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006044 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006045
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006046 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006047 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006048 case INTEL_OUTPUT_LVDS:
6049 is_lvds = true;
6050 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006051 case INTEL_OUTPUT_DSI:
6052 is_dsi = true;
6053 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006054 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006055
Eric Anholtc751ce42010-03-25 11:48:48 -07006056 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006057 }
6058
Jani Nikulaf2335332013-09-13 11:03:09 +03006059 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006060 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006061
Jani Nikulaf2335332013-09-13 11:03:09 +03006062 if (!intel_crtc->config.clock_set) {
6063 refclk = i9xx_get_refclk(crtc, num_connectors);
6064
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006065 /*
6066 * Returns a set of divisors for the desired target clock with
6067 * the given refclk, or FALSE. The returned values represent
6068 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6069 * 2) / p1 / p2.
6070 */
6071 limit = intel_limit(crtc, refclk);
6072 ok = dev_priv->display.find_dpll(limit, crtc,
6073 intel_crtc->config.port_clock,
6074 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006075 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006076 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6077 return -EINVAL;
6078 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006079
Jani Nikulaf2335332013-09-13 11:03:09 +03006080 if (is_lvds && dev_priv->lvds_downclock_avail) {
6081 /*
6082 * Ensure we match the reduced clock's P to the target
6083 * clock. If the clocks don't match, we can't switch
6084 * the display clock by using the FP0/FP1. In such case
6085 * we will disable the LVDS downclock feature.
6086 */
6087 has_reduced_clock =
6088 dev_priv->display.find_dpll(limit, crtc,
6089 dev_priv->lvds_downclock,
6090 refclk, &clock,
6091 &reduced_clock);
6092 }
6093 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006094 intel_crtc->config.dpll.n = clock.n;
6095 intel_crtc->config.dpll.m1 = clock.m1;
6096 intel_crtc->config.dpll.m2 = clock.m2;
6097 intel_crtc->config.dpll.p1 = clock.p1;
6098 intel_crtc->config.dpll.p2 = clock.p2;
6099 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006100
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006101 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006102 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306103 has_reduced_clock ? &reduced_clock : NULL,
6104 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006105 } else if (IS_CHERRYVIEW(dev)) {
6106 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006107 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006108 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006109 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006110 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006111 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006112 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006113 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006114
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006115 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006116}
6117
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006118static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6119 struct intel_crtc_config *pipe_config)
6120{
6121 struct drm_device *dev = crtc->base.dev;
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123 uint32_t tmp;
6124
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006125 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6126 return;
6127
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006128 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006129 if (!(tmp & PFIT_ENABLE))
6130 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006131
Daniel Vetter06922822013-07-11 13:35:40 +02006132 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006133 if (INTEL_INFO(dev)->gen < 4) {
6134 if (crtc->pipe != PIPE_B)
6135 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006136 } else {
6137 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6138 return;
6139 }
6140
Daniel Vetter06922822013-07-11 13:35:40 +02006141 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006142 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6143 if (INTEL_INFO(dev)->gen < 5)
6144 pipe_config->gmch_pfit.lvds_border_bits =
6145 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6146}
6147
Jesse Barnesacbec812013-09-20 11:29:32 -07006148static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6149 struct intel_crtc_config *pipe_config)
6150{
6151 struct drm_device *dev = crtc->base.dev;
6152 struct drm_i915_private *dev_priv = dev->dev_private;
6153 int pipe = pipe_config->cpu_transcoder;
6154 intel_clock_t clock;
6155 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006156 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006157
6158 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006159 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006160 mutex_unlock(&dev_priv->dpio_lock);
6161
6162 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6163 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6164 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6165 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6166 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6167
Ville Syrjäläf6466282013-10-14 14:50:31 +03006168 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006169
Ville Syrjäläf6466282013-10-14 14:50:31 +03006170 /* clock.dot is the fast clock */
6171 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006172}
6173
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006174static void i9xx_get_plane_config(struct intel_crtc *crtc,
6175 struct intel_plane_config *plane_config)
6176{
6177 struct drm_device *dev = crtc->base.dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179 u32 val, base, offset;
6180 int pipe = crtc->pipe, plane = crtc->plane;
6181 int fourcc, pixel_format;
6182 int aligned_height;
6183
Dave Airlie66e514c2014-04-03 07:51:54 +10006184 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6185 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006186 DRM_DEBUG_KMS("failed to alloc fb\n");
6187 return;
6188 }
6189
6190 val = I915_READ(DSPCNTR(plane));
6191
6192 if (INTEL_INFO(dev)->gen >= 4)
6193 if (val & DISPPLANE_TILED)
6194 plane_config->tiled = true;
6195
6196 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6197 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006198 crtc->base.primary->fb->pixel_format = fourcc;
6199 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006200 drm_format_plane_cpp(fourcc, 0) * 8;
6201
6202 if (INTEL_INFO(dev)->gen >= 4) {
6203 if (plane_config->tiled)
6204 offset = I915_READ(DSPTILEOFF(plane));
6205 else
6206 offset = I915_READ(DSPLINOFF(plane));
6207 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6208 } else {
6209 base = I915_READ(DSPADDR(plane));
6210 }
6211 plane_config->base = base;
6212
6213 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006214 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6215 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006216
6217 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006218 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006219
Dave Airlie66e514c2014-04-03 07:51:54 +10006220 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006221 plane_config->tiled);
6222
Fabian Frederick1267a262014-07-01 20:39:41 +02006223 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6224 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006225
6226 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006227 pipe, plane, crtc->base.primary->fb->width,
6228 crtc->base.primary->fb->height,
6229 crtc->base.primary->fb->bits_per_pixel, base,
6230 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006231 plane_config->size);
6232
6233}
6234
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006235static void chv_crtc_clock_get(struct intel_crtc *crtc,
6236 struct intel_crtc_config *pipe_config)
6237{
6238 struct drm_device *dev = crtc->base.dev;
6239 struct drm_i915_private *dev_priv = dev->dev_private;
6240 int pipe = pipe_config->cpu_transcoder;
6241 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6242 intel_clock_t clock;
6243 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6244 int refclk = 100000;
6245
6246 mutex_lock(&dev_priv->dpio_lock);
6247 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6248 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6249 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6250 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6251 mutex_unlock(&dev_priv->dpio_lock);
6252
6253 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6254 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6255 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6256 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6257 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6258
6259 chv_clock(refclk, &clock);
6260
6261 /* clock.dot is the fast clock */
6262 pipe_config->port_clock = clock.dot / 5;
6263}
6264
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006265static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6266 struct intel_crtc_config *pipe_config)
6267{
6268 struct drm_device *dev = crtc->base.dev;
6269 struct drm_i915_private *dev_priv = dev->dev_private;
6270 uint32_t tmp;
6271
Imre Deakb5482bd2014-03-05 16:20:55 +02006272 if (!intel_display_power_enabled(dev_priv,
6273 POWER_DOMAIN_PIPE(crtc->pipe)))
6274 return false;
6275
Daniel Vettere143a212013-07-04 12:01:15 +02006276 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006277 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006278
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006279 tmp = I915_READ(PIPECONF(crtc->pipe));
6280 if (!(tmp & PIPECONF_ENABLE))
6281 return false;
6282
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006283 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6284 switch (tmp & PIPECONF_BPC_MASK) {
6285 case PIPECONF_6BPC:
6286 pipe_config->pipe_bpp = 18;
6287 break;
6288 case PIPECONF_8BPC:
6289 pipe_config->pipe_bpp = 24;
6290 break;
6291 case PIPECONF_10BPC:
6292 pipe_config->pipe_bpp = 30;
6293 break;
6294 default:
6295 break;
6296 }
6297 }
6298
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006299 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6300 pipe_config->limited_color_range = true;
6301
Ville Syrjälä282740f2013-09-04 18:30:03 +03006302 if (INTEL_INFO(dev)->gen < 4)
6303 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6304
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006305 intel_get_pipe_timings(crtc, pipe_config);
6306
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006307 i9xx_get_pfit_config(crtc, pipe_config);
6308
Daniel Vetter6c49f242013-06-06 12:45:25 +02006309 if (INTEL_INFO(dev)->gen >= 4) {
6310 tmp = I915_READ(DPLL_MD(crtc->pipe));
6311 pipe_config->pixel_multiplier =
6312 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6313 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006314 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006315 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6316 tmp = I915_READ(DPLL(crtc->pipe));
6317 pipe_config->pixel_multiplier =
6318 ((tmp & SDVO_MULTIPLIER_MASK)
6319 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6320 } else {
6321 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6322 * port and will be fixed up in the encoder->get_config
6323 * function. */
6324 pipe_config->pixel_multiplier = 1;
6325 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006326 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6327 if (!IS_VALLEYVIEW(dev)) {
6328 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6329 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006330 } else {
6331 /* Mask out read-only status bits. */
6332 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6333 DPLL_PORTC_READY_MASK |
6334 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006335 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006336
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006337 if (IS_CHERRYVIEW(dev))
6338 chv_crtc_clock_get(crtc, pipe_config);
6339 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006340 vlv_crtc_clock_get(crtc, pipe_config);
6341 else
6342 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006343
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006344 return true;
6345}
6346
Paulo Zanonidde86e22012-12-01 12:04:25 -02006347static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006348{
6349 struct drm_i915_private *dev_priv = dev->dev_private;
6350 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006351 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006352 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006353 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006354 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006355 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006356 bool has_ck505 = false;
6357 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006358
6359 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006360 list_for_each_entry(encoder, &mode_config->encoder_list,
6361 base.head) {
6362 switch (encoder->type) {
6363 case INTEL_OUTPUT_LVDS:
6364 has_panel = true;
6365 has_lvds = true;
6366 break;
6367 case INTEL_OUTPUT_EDP:
6368 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006369 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006370 has_cpu_edp = true;
6371 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006372 }
6373 }
6374
Keith Packard99eb6a02011-09-26 14:29:12 -07006375 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006376 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006377 can_ssc = has_ck505;
6378 } else {
6379 has_ck505 = false;
6380 can_ssc = true;
6381 }
6382
Imre Deak2de69052013-05-08 13:14:04 +03006383 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6384 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006385
6386 /* Ironlake: try to setup display ref clock before DPLL
6387 * enabling. This is only under driver's control after
6388 * PCH B stepping, previous chipset stepping should be
6389 * ignoring this setting.
6390 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006391 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006392
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006393 /* As we must carefully and slowly disable/enable each source in turn,
6394 * compute the final state we want first and check if we need to
6395 * make any changes at all.
6396 */
6397 final = val;
6398 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006399 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006400 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006401 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006402 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6403
6404 final &= ~DREF_SSC_SOURCE_MASK;
6405 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6406 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006407
Keith Packard199e5d72011-09-22 12:01:57 -07006408 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006409 final |= DREF_SSC_SOURCE_ENABLE;
6410
6411 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6412 final |= DREF_SSC1_ENABLE;
6413
6414 if (has_cpu_edp) {
6415 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6416 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6417 else
6418 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6419 } else
6420 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6421 } else {
6422 final |= DREF_SSC_SOURCE_DISABLE;
6423 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6424 }
6425
6426 if (final == val)
6427 return;
6428
6429 /* Always enable nonspread source */
6430 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6431
6432 if (has_ck505)
6433 val |= DREF_NONSPREAD_CK505_ENABLE;
6434 else
6435 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6436
6437 if (has_panel) {
6438 val &= ~DREF_SSC_SOURCE_MASK;
6439 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006440
Keith Packard199e5d72011-09-22 12:01:57 -07006441 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006442 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006443 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006444 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006445 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006446 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006447
6448 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006449 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006450 POSTING_READ(PCH_DREF_CONTROL);
6451 udelay(200);
6452
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006453 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006454
6455 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006456 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006457 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006458 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006459 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006460 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006461 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006462 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006463 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006464
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006465 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006466 POSTING_READ(PCH_DREF_CONTROL);
6467 udelay(200);
6468 } else {
6469 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6470
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006471 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006472
6473 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006474 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006475
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006476 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006477 POSTING_READ(PCH_DREF_CONTROL);
6478 udelay(200);
6479
6480 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006481 val &= ~DREF_SSC_SOURCE_MASK;
6482 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006483
6484 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006485 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006486
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006487 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006488 POSTING_READ(PCH_DREF_CONTROL);
6489 udelay(200);
6490 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006491
6492 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006493}
6494
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006495static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006496{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006497 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006498
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006499 tmp = I915_READ(SOUTH_CHICKEN2);
6500 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6501 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006502
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006503 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6504 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6505 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006506
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006507 tmp = I915_READ(SOUTH_CHICKEN2);
6508 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6509 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006510
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006511 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6512 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6513 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006514}
6515
6516/* WaMPhyProgramming:hsw */
6517static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6518{
6519 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006520
6521 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6522 tmp &= ~(0xFF << 24);
6523 tmp |= (0x12 << 24);
6524 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6525
Paulo Zanonidde86e22012-12-01 12:04:25 -02006526 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6527 tmp |= (1 << 11);
6528 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6529
6530 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6531 tmp |= (1 << 11);
6532 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6533
Paulo Zanonidde86e22012-12-01 12:04:25 -02006534 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6535 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6536 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6537
6538 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6539 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6540 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6541
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006542 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6543 tmp &= ~(7 << 13);
6544 tmp |= (5 << 13);
6545 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006546
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006547 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6548 tmp &= ~(7 << 13);
6549 tmp |= (5 << 13);
6550 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006551
6552 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6553 tmp &= ~0xFF;
6554 tmp |= 0x1C;
6555 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6556
6557 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6558 tmp &= ~0xFF;
6559 tmp |= 0x1C;
6560 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6561
6562 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6563 tmp &= ~(0xFF << 16);
6564 tmp |= (0x1C << 16);
6565 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6566
6567 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6568 tmp &= ~(0xFF << 16);
6569 tmp |= (0x1C << 16);
6570 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6571
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006572 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6573 tmp |= (1 << 27);
6574 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006575
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006576 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6577 tmp |= (1 << 27);
6578 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006579
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006580 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6581 tmp &= ~(0xF << 28);
6582 tmp |= (4 << 28);
6583 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006584
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006585 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6586 tmp &= ~(0xF << 28);
6587 tmp |= (4 << 28);
6588 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006589}
6590
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006591/* Implements 3 different sequences from BSpec chapter "Display iCLK
6592 * Programming" based on the parameters passed:
6593 * - Sequence to enable CLKOUT_DP
6594 * - Sequence to enable CLKOUT_DP without spread
6595 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6596 */
6597static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6598 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006599{
6600 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006601 uint32_t reg, tmp;
6602
6603 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6604 with_spread = true;
6605 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6606 with_fdi, "LP PCH doesn't have FDI\n"))
6607 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006608
6609 mutex_lock(&dev_priv->dpio_lock);
6610
6611 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6612 tmp &= ~SBI_SSCCTL_DISABLE;
6613 tmp |= SBI_SSCCTL_PATHALT;
6614 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6615
6616 udelay(24);
6617
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006618 if (with_spread) {
6619 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6620 tmp &= ~SBI_SSCCTL_PATHALT;
6621 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006622
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006623 if (with_fdi) {
6624 lpt_reset_fdi_mphy(dev_priv);
6625 lpt_program_fdi_mphy(dev_priv);
6626 }
6627 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006628
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006629 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6630 SBI_GEN0 : SBI_DBUFF0;
6631 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6632 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6633 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006634
6635 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006636}
6637
Paulo Zanoni47701c32013-07-23 11:19:25 -03006638/* Sequence to disable CLKOUT_DP */
6639static void lpt_disable_clkout_dp(struct drm_device *dev)
6640{
6641 struct drm_i915_private *dev_priv = dev->dev_private;
6642 uint32_t reg, tmp;
6643
6644 mutex_lock(&dev_priv->dpio_lock);
6645
6646 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6647 SBI_GEN0 : SBI_DBUFF0;
6648 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6649 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6650 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6651
6652 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6653 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6654 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6655 tmp |= SBI_SSCCTL_PATHALT;
6656 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6657 udelay(32);
6658 }
6659 tmp |= SBI_SSCCTL_DISABLE;
6660 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6661 }
6662
6663 mutex_unlock(&dev_priv->dpio_lock);
6664}
6665
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006666static void lpt_init_pch_refclk(struct drm_device *dev)
6667{
6668 struct drm_mode_config *mode_config = &dev->mode_config;
6669 struct intel_encoder *encoder;
6670 bool has_vga = false;
6671
6672 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6673 switch (encoder->type) {
6674 case INTEL_OUTPUT_ANALOG:
6675 has_vga = true;
6676 break;
6677 }
6678 }
6679
Paulo Zanoni47701c32013-07-23 11:19:25 -03006680 if (has_vga)
6681 lpt_enable_clkout_dp(dev, true, true);
6682 else
6683 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006684}
6685
Paulo Zanonidde86e22012-12-01 12:04:25 -02006686/*
6687 * Initialize reference clocks when the driver loads
6688 */
6689void intel_init_pch_refclk(struct drm_device *dev)
6690{
6691 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6692 ironlake_init_pch_refclk(dev);
6693 else if (HAS_PCH_LPT(dev))
6694 lpt_init_pch_refclk(dev);
6695}
6696
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006697static int ironlake_get_refclk(struct drm_crtc *crtc)
6698{
6699 struct drm_device *dev = crtc->dev;
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006702 int num_connectors = 0;
6703 bool is_lvds = false;
6704
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006705 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006706 switch (encoder->type) {
6707 case INTEL_OUTPUT_LVDS:
6708 is_lvds = true;
6709 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006710 }
6711 num_connectors++;
6712 }
6713
6714 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006715 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006716 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006717 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006718 }
6719
6720 return 120000;
6721}
6722
Daniel Vetter6ff93602013-04-19 11:24:36 +02006723static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006724{
6725 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6727 int pipe = intel_crtc->pipe;
6728 uint32_t val;
6729
Daniel Vetter78114072013-06-13 00:54:57 +02006730 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006731
Daniel Vetter965e0c42013-03-27 00:44:57 +01006732 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006733 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006734 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006735 break;
6736 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006737 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006738 break;
6739 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006740 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006741 break;
6742 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006743 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006744 break;
6745 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006746 /* Case prevented by intel_choose_pipe_bpp_dither. */
6747 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006748 }
6749
Daniel Vetterd8b32242013-04-25 17:54:44 +02006750 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006751 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6752
Daniel Vetter6ff93602013-04-19 11:24:36 +02006753 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006754 val |= PIPECONF_INTERLACED_ILK;
6755 else
6756 val |= PIPECONF_PROGRESSIVE;
6757
Daniel Vetter50f3b012013-03-27 00:44:56 +01006758 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006759 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006760
Paulo Zanonic8203562012-09-12 10:06:29 -03006761 I915_WRITE(PIPECONF(pipe), val);
6762 POSTING_READ(PIPECONF(pipe));
6763}
6764
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006765/*
6766 * Set up the pipe CSC unit.
6767 *
6768 * Currently only full range RGB to limited range RGB conversion
6769 * is supported, but eventually this should handle various
6770 * RGB<->YCbCr scenarios as well.
6771 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006772static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006773{
6774 struct drm_device *dev = crtc->dev;
6775 struct drm_i915_private *dev_priv = dev->dev_private;
6776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6777 int pipe = intel_crtc->pipe;
6778 uint16_t coeff = 0x7800; /* 1.0 */
6779
6780 /*
6781 * TODO: Check what kind of values actually come out of the pipe
6782 * with these coeff/postoff values and adjust to get the best
6783 * accuracy. Perhaps we even need to take the bpc value into
6784 * consideration.
6785 */
6786
Daniel Vetter50f3b012013-03-27 00:44:56 +01006787 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006788 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6789
6790 /*
6791 * GY/GU and RY/RU should be the other way around according
6792 * to BSpec, but reality doesn't agree. Just set them up in
6793 * a way that results in the correct picture.
6794 */
6795 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6796 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6797
6798 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6799 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6800
6801 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6802 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6803
6804 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6805 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6806 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6807
6808 if (INTEL_INFO(dev)->gen > 6) {
6809 uint16_t postoff = 0;
6810
Daniel Vetter50f3b012013-03-27 00:44:56 +01006811 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006812 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006813
6814 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6815 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6816 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6817
6818 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6819 } else {
6820 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6821
Daniel Vetter50f3b012013-03-27 00:44:56 +01006822 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006823 mode |= CSC_BLACK_SCREEN_OFFSET;
6824
6825 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6826 }
6827}
6828
Daniel Vetter6ff93602013-04-19 11:24:36 +02006829static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006830{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006831 struct drm_device *dev = crtc->dev;
6832 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006834 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006835 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006836 uint32_t val;
6837
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006838 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006839
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006840 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006841 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6842
Daniel Vetter6ff93602013-04-19 11:24:36 +02006843 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006844 val |= PIPECONF_INTERLACED_ILK;
6845 else
6846 val |= PIPECONF_PROGRESSIVE;
6847
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006848 I915_WRITE(PIPECONF(cpu_transcoder), val);
6849 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006850
6851 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6852 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006853
6854 if (IS_BROADWELL(dev)) {
6855 val = 0;
6856
6857 switch (intel_crtc->config.pipe_bpp) {
6858 case 18:
6859 val |= PIPEMISC_DITHER_6_BPC;
6860 break;
6861 case 24:
6862 val |= PIPEMISC_DITHER_8_BPC;
6863 break;
6864 case 30:
6865 val |= PIPEMISC_DITHER_10_BPC;
6866 break;
6867 case 36:
6868 val |= PIPEMISC_DITHER_12_BPC;
6869 break;
6870 default:
6871 /* Case prevented by pipe_config_set_bpp. */
6872 BUG();
6873 }
6874
6875 if (intel_crtc->config.dither)
6876 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6877
6878 I915_WRITE(PIPEMISC(pipe), val);
6879 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006880}
6881
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006882static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006883 intel_clock_t *clock,
6884 bool *has_reduced_clock,
6885 intel_clock_t *reduced_clock)
6886{
6887 struct drm_device *dev = crtc->dev;
6888 struct drm_i915_private *dev_priv = dev->dev_private;
6889 struct intel_encoder *intel_encoder;
6890 int refclk;
6891 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006892 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006893
6894 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6895 switch (intel_encoder->type) {
6896 case INTEL_OUTPUT_LVDS:
6897 is_lvds = true;
6898 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006899 }
6900 }
6901
6902 refclk = ironlake_get_refclk(crtc);
6903
6904 /*
6905 * Returns a set of divisors for the desired target clock with the given
6906 * refclk, or FALSE. The returned values represent the clock equation:
6907 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6908 */
6909 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006910 ret = dev_priv->display.find_dpll(limit, crtc,
6911 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006912 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006913 if (!ret)
6914 return false;
6915
6916 if (is_lvds && dev_priv->lvds_downclock_avail) {
6917 /*
6918 * Ensure we match the reduced clock's P to the target clock.
6919 * If the clocks don't match, we can't switch the display clock
6920 * by using the FP0/FP1. In such case we will disable the LVDS
6921 * downclock feature.
6922 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006923 *has_reduced_clock =
6924 dev_priv->display.find_dpll(limit, crtc,
6925 dev_priv->lvds_downclock,
6926 refclk, clock,
6927 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006928 }
6929
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006930 return true;
6931}
6932
Paulo Zanonid4b19312012-11-29 11:29:32 -02006933int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6934{
6935 /*
6936 * Account for spread spectrum to avoid
6937 * oversubscribing the link. Max center spread
6938 * is 2.5%; use 5% for safety's sake.
6939 */
6940 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006941 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006942}
6943
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006944static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006945{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006946 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006947}
6948
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006949static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006950 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006951 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006952{
6953 struct drm_crtc *crtc = &intel_crtc->base;
6954 struct drm_device *dev = crtc->dev;
6955 struct drm_i915_private *dev_priv = dev->dev_private;
6956 struct intel_encoder *intel_encoder;
6957 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006958 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006959 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006960
6961 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6962 switch (intel_encoder->type) {
6963 case INTEL_OUTPUT_LVDS:
6964 is_lvds = true;
6965 break;
6966 case INTEL_OUTPUT_SDVO:
6967 case INTEL_OUTPUT_HDMI:
6968 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006969 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006970 }
6971
6972 num_connectors++;
6973 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006974
Chris Wilsonc1858122010-12-03 21:35:48 +00006975 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006976 factor = 21;
6977 if (is_lvds) {
6978 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006979 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006980 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006981 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006982 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006983 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006984
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006985 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006986 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006987
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006988 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6989 *fp2 |= FP_CB_TUNE;
6990
Chris Wilson5eddb702010-09-11 13:48:45 +01006991 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006992
Eric Anholta07d6782011-03-30 13:01:08 -07006993 if (is_lvds)
6994 dpll |= DPLLB_MODE_LVDS;
6995 else
6996 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006997
Daniel Vetteref1b4602013-06-01 17:17:04 +02006998 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6999 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007000
7001 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007002 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007003 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007004 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007005
Eric Anholta07d6782011-03-30 13:01:08 -07007006 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007007 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007008 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007009 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007010
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007011 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007012 case 5:
7013 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7014 break;
7015 case 7:
7016 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7017 break;
7018 case 10:
7019 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7020 break;
7021 case 14:
7022 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7023 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 }
7025
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007026 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007027 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007028 else
7029 dpll |= PLL_REF_INPUT_DREFCLK;
7030
Daniel Vetter959e16d2013-06-05 13:34:21 +02007031 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007032}
7033
Jesse Barnes79e53942008-11-07 14:24:08 -08007034static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007035 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007036 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007037{
7038 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007040 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007041 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007042 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007043 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007044 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007045 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007046 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007047
7048 for_each_encoder_on_crtc(dev, crtc, encoder) {
7049 switch (encoder->type) {
7050 case INTEL_OUTPUT_LVDS:
7051 is_lvds = true;
7052 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007053 }
7054
7055 num_connectors++;
7056 }
7057
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007058 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7059 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7060
Daniel Vetterff9a6752013-06-01 17:16:21 +02007061 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007062 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007063 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007064 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7065 return -EINVAL;
7066 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007067 /* Compat-code for transition, will disappear. */
7068 if (!intel_crtc->config.clock_set) {
7069 intel_crtc->config.dpll.n = clock.n;
7070 intel_crtc->config.dpll.m1 = clock.m1;
7071 intel_crtc->config.dpll.m2 = clock.m2;
7072 intel_crtc->config.dpll.p1 = clock.p1;
7073 intel_crtc->config.dpll.p2 = clock.p2;
7074 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007075
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007076 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007077 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007078 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007079 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007080 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007081
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007083 &fp, &reduced_clock,
7084 has_reduced_clock ? &fp2 : NULL);
7085
Daniel Vetter959e16d2013-06-05 13:34:21 +02007086 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007087 intel_crtc->config.dpll_hw_state.fp0 = fp;
7088 if (has_reduced_clock)
7089 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7090 else
7091 intel_crtc->config.dpll_hw_state.fp1 = fp;
7092
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007093 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007094 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007095 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007096 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007097 return -EINVAL;
7098 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007099 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007100 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007101
Jani Nikulad330a952014-01-21 11:24:25 +02007102 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007103 intel_crtc->lowfreq_avail = true;
7104 else
7105 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007106
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007107 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007108}
7109
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007110static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7111 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007112{
7113 struct drm_device *dev = crtc->base.dev;
7114 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007115 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007116
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007117 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7118 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7119 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7120 & ~TU_SIZE_MASK;
7121 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7122 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7123 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7124}
7125
7126static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7127 enum transcoder transcoder,
7128 struct intel_link_m_n *m_n)
7129{
7130 struct drm_device *dev = crtc->base.dev;
7131 struct drm_i915_private *dev_priv = dev->dev_private;
7132 enum pipe pipe = crtc->pipe;
7133
7134 if (INTEL_INFO(dev)->gen >= 5) {
7135 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7136 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7137 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7138 & ~TU_SIZE_MASK;
7139 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7140 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7141 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7142 } else {
7143 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7144 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7145 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7146 & ~TU_SIZE_MASK;
7147 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7148 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7149 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7150 }
7151}
7152
7153void intel_dp_get_m_n(struct intel_crtc *crtc,
7154 struct intel_crtc_config *pipe_config)
7155{
7156 if (crtc->config.has_pch_encoder)
7157 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7158 else
7159 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7160 &pipe_config->dp_m_n);
7161}
7162
Daniel Vetter72419202013-04-04 13:28:53 +02007163static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7164 struct intel_crtc_config *pipe_config)
7165{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007166 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7167 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007168}
7169
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007170static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7171 struct intel_crtc_config *pipe_config)
7172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 uint32_t tmp;
7176
7177 tmp = I915_READ(PF_CTL(crtc->pipe));
7178
7179 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007180 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007181 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7182 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007183
7184 /* We currently do not free assignements of panel fitters on
7185 * ivb/hsw (since we don't use the higher upscaling modes which
7186 * differentiates them) so just WARN about this case for now. */
7187 if (IS_GEN7(dev)) {
7188 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7189 PF_PIPE_SEL_IVB(crtc->pipe));
7190 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007191 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007192}
7193
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007194static void ironlake_get_plane_config(struct intel_crtc *crtc,
7195 struct intel_plane_config *plane_config)
7196{
7197 struct drm_device *dev = crtc->base.dev;
7198 struct drm_i915_private *dev_priv = dev->dev_private;
7199 u32 val, base, offset;
7200 int pipe = crtc->pipe, plane = crtc->plane;
7201 int fourcc, pixel_format;
7202 int aligned_height;
7203
Dave Airlie66e514c2014-04-03 07:51:54 +10007204 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7205 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007206 DRM_DEBUG_KMS("failed to alloc fb\n");
7207 return;
7208 }
7209
7210 val = I915_READ(DSPCNTR(plane));
7211
7212 if (INTEL_INFO(dev)->gen >= 4)
7213 if (val & DISPPLANE_TILED)
7214 plane_config->tiled = true;
7215
7216 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7217 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007218 crtc->base.primary->fb->pixel_format = fourcc;
7219 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007220 drm_format_plane_cpp(fourcc, 0) * 8;
7221
7222 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7223 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7224 offset = I915_READ(DSPOFFSET(plane));
7225 } else {
7226 if (plane_config->tiled)
7227 offset = I915_READ(DSPTILEOFF(plane));
7228 else
7229 offset = I915_READ(DSPLINOFF(plane));
7230 }
7231 plane_config->base = base;
7232
7233 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007234 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7235 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007236
7237 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007238 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007239
Dave Airlie66e514c2014-04-03 07:51:54 +10007240 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007241 plane_config->tiled);
7242
Fabian Frederick1267a262014-07-01 20:39:41 +02007243 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7244 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007245
7246 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007247 pipe, plane, crtc->base.primary->fb->width,
7248 crtc->base.primary->fb->height,
7249 crtc->base.primary->fb->bits_per_pixel, base,
7250 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007251 plane_config->size);
7252}
7253
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007254static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7255 struct intel_crtc_config *pipe_config)
7256{
7257 struct drm_device *dev = crtc->base.dev;
7258 struct drm_i915_private *dev_priv = dev->dev_private;
7259 uint32_t tmp;
7260
Daniel Vettere143a212013-07-04 12:01:15 +02007261 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007262 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007263
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007264 tmp = I915_READ(PIPECONF(crtc->pipe));
7265 if (!(tmp & PIPECONF_ENABLE))
7266 return false;
7267
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007268 switch (tmp & PIPECONF_BPC_MASK) {
7269 case PIPECONF_6BPC:
7270 pipe_config->pipe_bpp = 18;
7271 break;
7272 case PIPECONF_8BPC:
7273 pipe_config->pipe_bpp = 24;
7274 break;
7275 case PIPECONF_10BPC:
7276 pipe_config->pipe_bpp = 30;
7277 break;
7278 case PIPECONF_12BPC:
7279 pipe_config->pipe_bpp = 36;
7280 break;
7281 default:
7282 break;
7283 }
7284
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007285 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7286 pipe_config->limited_color_range = true;
7287
Daniel Vetterab9412b2013-05-03 11:49:46 +02007288 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007289 struct intel_shared_dpll *pll;
7290
Daniel Vetter88adfff2013-03-28 10:42:01 +01007291 pipe_config->has_pch_encoder = true;
7292
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007293 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7294 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7295 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007296
7297 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007298
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007299 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007300 pipe_config->shared_dpll =
7301 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007302 } else {
7303 tmp = I915_READ(PCH_DPLL_SEL);
7304 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7305 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7306 else
7307 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7308 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007309
7310 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7311
7312 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7313 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007314
7315 tmp = pipe_config->dpll_hw_state.dpll;
7316 pipe_config->pixel_multiplier =
7317 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7318 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007319
7320 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007321 } else {
7322 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007323 }
7324
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007325 intel_get_pipe_timings(crtc, pipe_config);
7326
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007327 ironlake_get_pfit_config(crtc, pipe_config);
7328
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007329 return true;
7330}
7331
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007332static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7333{
7334 struct drm_device *dev = dev_priv->dev;
7335 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7336 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007337
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007338 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007339 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007340 pipe_name(crtc->pipe));
7341
7342 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7343 WARN(plls->spll_refcount, "SPLL enabled\n");
7344 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7345 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7346 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7347 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7348 "CPU PWM1 enabled\n");
7349 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7350 "CPU PWM2 enabled\n");
7351 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7352 "PCH PWM1 enabled\n");
7353 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7354 "Utility pin enabled\n");
7355 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7356
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007357 /*
7358 * In theory we can still leave IRQs enabled, as long as only the HPD
7359 * interrupts remain enabled. We used to check for that, but since it's
7360 * gen-specific and since we only disable LCPLL after we fully disable
7361 * the interrupts, the check below should be enough.
7362 */
7363 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007364}
7365
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007366static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7367{
7368 struct drm_device *dev = dev_priv->dev;
7369
7370 if (IS_HASWELL(dev)) {
7371 mutex_lock(&dev_priv->rps.hw_lock);
7372 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7373 val))
7374 DRM_ERROR("Failed to disable D_COMP\n");
7375 mutex_unlock(&dev_priv->rps.hw_lock);
7376 } else {
7377 I915_WRITE(D_COMP, val);
7378 }
7379 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007380}
7381
7382/*
7383 * This function implements pieces of two sequences from BSpec:
7384 * - Sequence for display software to disable LCPLL
7385 * - Sequence for display software to allow package C8+
7386 * The steps implemented here are just the steps that actually touch the LCPLL
7387 * register. Callers should take care of disabling all the display engine
7388 * functions, doing the mode unset, fixing interrupts, etc.
7389 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007390static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7391 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007392{
7393 uint32_t val;
7394
7395 assert_can_disable_lcpll(dev_priv);
7396
7397 val = I915_READ(LCPLL_CTL);
7398
7399 if (switch_to_fclk) {
7400 val |= LCPLL_CD_SOURCE_FCLK;
7401 I915_WRITE(LCPLL_CTL, val);
7402
7403 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7404 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7405 DRM_ERROR("Switching to FCLK failed\n");
7406
7407 val = I915_READ(LCPLL_CTL);
7408 }
7409
7410 val |= LCPLL_PLL_DISABLE;
7411 I915_WRITE(LCPLL_CTL, val);
7412 POSTING_READ(LCPLL_CTL);
7413
7414 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7415 DRM_ERROR("LCPLL still locked\n");
7416
7417 val = I915_READ(D_COMP);
7418 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007419 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007420 ndelay(100);
7421
7422 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7423 DRM_ERROR("D_COMP RCOMP still in progress\n");
7424
7425 if (allow_power_down) {
7426 val = I915_READ(LCPLL_CTL);
7427 val |= LCPLL_POWER_DOWN_ALLOW;
7428 I915_WRITE(LCPLL_CTL, val);
7429 POSTING_READ(LCPLL_CTL);
7430 }
7431}
7432
7433/*
7434 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7435 * source.
7436 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007437static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007438{
7439 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007440 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007441
7442 val = I915_READ(LCPLL_CTL);
7443
7444 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7445 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7446 return;
7447
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007448 /*
7449 * Make sure we're not on PC8 state before disabling PC8, otherwise
7450 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7451 *
7452 * The other problem is that hsw_restore_lcpll() is called as part of
7453 * the runtime PM resume sequence, so we can't just call
7454 * gen6_gt_force_wake_get() because that function calls
7455 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7456 * while we are on the resume sequence. So to solve this problem we have
7457 * to call special forcewake code that doesn't touch runtime PM and
7458 * doesn't enable the forcewake delayed work.
7459 */
7460 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7461 if (dev_priv->uncore.forcewake_count++ == 0)
7462 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7463 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007464
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007465 if (val & LCPLL_POWER_DOWN_ALLOW) {
7466 val &= ~LCPLL_POWER_DOWN_ALLOW;
7467 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007468 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007469 }
7470
7471 val = I915_READ(D_COMP);
7472 val |= D_COMP_COMP_FORCE;
7473 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007474 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007475
7476 val = I915_READ(LCPLL_CTL);
7477 val &= ~LCPLL_PLL_DISABLE;
7478 I915_WRITE(LCPLL_CTL, val);
7479
7480 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7481 DRM_ERROR("LCPLL not locked yet\n");
7482
7483 if (val & LCPLL_CD_SOURCE_FCLK) {
7484 val = I915_READ(LCPLL_CTL);
7485 val &= ~LCPLL_CD_SOURCE_FCLK;
7486 I915_WRITE(LCPLL_CTL, val);
7487
7488 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7489 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7490 DRM_ERROR("Switching back to LCPLL failed\n");
7491 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007492
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007493 /* See the big comment above. */
7494 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7495 if (--dev_priv->uncore.forcewake_count == 0)
7496 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7497 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007498}
7499
Paulo Zanoni765dab62014-03-07 20:08:18 -03007500/*
7501 * Package states C8 and deeper are really deep PC states that can only be
7502 * reached when all the devices on the system allow it, so even if the graphics
7503 * device allows PC8+, it doesn't mean the system will actually get to these
7504 * states. Our driver only allows PC8+ when going into runtime PM.
7505 *
7506 * The requirements for PC8+ are that all the outputs are disabled, the power
7507 * well is disabled and most interrupts are disabled, and these are also
7508 * requirements for runtime PM. When these conditions are met, we manually do
7509 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7510 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7511 * hang the machine.
7512 *
7513 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7514 * the state of some registers, so when we come back from PC8+ we need to
7515 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7516 * need to take care of the registers kept by RC6. Notice that this happens even
7517 * if we don't put the device in PCI D3 state (which is what currently happens
7518 * because of the runtime PM support).
7519 *
7520 * For more, read "Display Sequences for Package C8" on the hardware
7521 * documentation.
7522 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007523void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007524{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007525 struct drm_device *dev = dev_priv->dev;
7526 uint32_t val;
7527
Paulo Zanonic67a4702013-08-19 13:18:09 -03007528 DRM_DEBUG_KMS("Enabling package C8+\n");
7529
Paulo Zanonic67a4702013-08-19 13:18:09 -03007530 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7531 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7532 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7533 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7534 }
7535
7536 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007537 hsw_disable_lcpll(dev_priv, true, true);
7538}
7539
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007540void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007541{
7542 struct drm_device *dev = dev_priv->dev;
7543 uint32_t val;
7544
Paulo Zanonic67a4702013-08-19 13:18:09 -03007545 DRM_DEBUG_KMS("Disabling package C8+\n");
7546
7547 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007548 lpt_init_pch_refclk(dev);
7549
7550 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7551 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7552 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7553 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7554 }
7555
7556 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007557}
7558
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007559static void snb_modeset_global_resources(struct drm_device *dev)
7560{
7561 modeset_update_crtc_power_domains(dev);
7562}
7563
Imre Deak4f074122013-10-16 17:25:51 +03007564static void haswell_modeset_global_resources(struct drm_device *dev)
7565{
Paulo Zanonida723562013-12-19 11:54:51 -02007566 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007567}
7568
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007569static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007570 int x, int y,
7571 struct drm_framebuffer *fb)
7572{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007574
Paulo Zanoni566b7342013-11-25 15:27:08 -02007575 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007576 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007577 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007578
Daniel Vetter644cef32014-04-24 23:55:07 +02007579 intel_crtc->lowfreq_avail = false;
7580
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007581 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007582}
7583
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007584static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7585 struct intel_crtc_config *pipe_config)
7586{
7587 struct drm_device *dev = crtc->base.dev;
7588 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007589 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007590 uint32_t tmp;
7591
Imre Deakb5482bd2014-03-05 16:20:55 +02007592 if (!intel_display_power_enabled(dev_priv,
7593 POWER_DOMAIN_PIPE(crtc->pipe)))
7594 return false;
7595
Daniel Vettere143a212013-07-04 12:01:15 +02007596 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007597 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7598
Daniel Vettereccb1402013-05-22 00:50:22 +02007599 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7600 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7601 enum pipe trans_edp_pipe;
7602 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7603 default:
7604 WARN(1, "unknown pipe linked to edp transcoder\n");
7605 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7606 case TRANS_DDI_EDP_INPUT_A_ON:
7607 trans_edp_pipe = PIPE_A;
7608 break;
7609 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7610 trans_edp_pipe = PIPE_B;
7611 break;
7612 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7613 trans_edp_pipe = PIPE_C;
7614 break;
7615 }
7616
7617 if (trans_edp_pipe == crtc->pipe)
7618 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7619 }
7620
Imre Deakda7e29b2014-02-18 00:02:02 +02007621 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007622 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007623 return false;
7624
Daniel Vettereccb1402013-05-22 00:50:22 +02007625 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007626 if (!(tmp & PIPECONF_ENABLE))
7627 return false;
7628
Daniel Vetter88adfff2013-03-28 10:42:01 +01007629 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007630 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007631 * DDI E. So just check whether this pipe is wired to DDI E and whether
7632 * the PCH transcoder is on.
7633 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007634 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007635 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007636 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007637 pipe_config->has_pch_encoder = true;
7638
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007639 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7640 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7641 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007642
7643 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007644 }
7645
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007646 intel_get_pipe_timings(crtc, pipe_config);
7647
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007648 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007649 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007650 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007651
Jesse Barnese59150d2014-01-07 13:30:45 -08007652 if (IS_HASWELL(dev))
7653 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7654 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007655
Daniel Vetter6c49f242013-06-06 12:45:25 +02007656 pipe_config->pixel_multiplier = 1;
7657
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007658 return true;
7659}
7660
Jani Nikula1a915102013-10-16 12:34:48 +03007661static struct {
7662 int clock;
7663 u32 config;
7664} hdmi_audio_clock[] = {
7665 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7666 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7667 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7668 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7669 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7670 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7671 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7672 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7673 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7674 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7675};
7676
7677/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7678static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7679{
7680 int i;
7681
7682 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7683 if (mode->clock == hdmi_audio_clock[i].clock)
7684 break;
7685 }
7686
7687 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7688 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7689 i = 1;
7690 }
7691
7692 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7693 hdmi_audio_clock[i].clock,
7694 hdmi_audio_clock[i].config);
7695
7696 return hdmi_audio_clock[i].config;
7697}
7698
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007699static bool intel_eld_uptodate(struct drm_connector *connector,
7700 int reg_eldv, uint32_t bits_eldv,
7701 int reg_elda, uint32_t bits_elda,
7702 int reg_edid)
7703{
7704 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7705 uint8_t *eld = connector->eld;
7706 uint32_t i;
7707
7708 i = I915_READ(reg_eldv);
7709 i &= bits_eldv;
7710
7711 if (!eld[0])
7712 return !i;
7713
7714 if (!i)
7715 return false;
7716
7717 i = I915_READ(reg_elda);
7718 i &= ~bits_elda;
7719 I915_WRITE(reg_elda, i);
7720
7721 for (i = 0; i < eld[2]; i++)
7722 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7723 return false;
7724
7725 return true;
7726}
7727
Wu Fengguange0dac652011-09-05 14:25:34 +08007728static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007729 struct drm_crtc *crtc,
7730 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007731{
7732 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7733 uint8_t *eld = connector->eld;
7734 uint32_t eldv;
7735 uint32_t len;
7736 uint32_t i;
7737
7738 i = I915_READ(G4X_AUD_VID_DID);
7739
7740 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7741 eldv = G4X_ELDV_DEVCL_DEVBLC;
7742 else
7743 eldv = G4X_ELDV_DEVCTG;
7744
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007745 if (intel_eld_uptodate(connector,
7746 G4X_AUD_CNTL_ST, eldv,
7747 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7748 G4X_HDMIW_HDMIEDID))
7749 return;
7750
Wu Fengguange0dac652011-09-05 14:25:34 +08007751 i = I915_READ(G4X_AUD_CNTL_ST);
7752 i &= ~(eldv | G4X_ELD_ADDR);
7753 len = (i >> 9) & 0x1f; /* ELD buffer size */
7754 I915_WRITE(G4X_AUD_CNTL_ST, i);
7755
7756 if (!eld[0])
7757 return;
7758
7759 len = min_t(uint8_t, eld[2], len);
7760 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7761 for (i = 0; i < len; i++)
7762 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7763
7764 i = I915_READ(G4X_AUD_CNTL_ST);
7765 i |= eldv;
7766 I915_WRITE(G4X_AUD_CNTL_ST, i);
7767}
7768
Wang Xingchao83358c852012-08-16 22:43:37 +08007769static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007770 struct drm_crtc *crtc,
7771 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007772{
7773 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7774 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007775 uint32_t eldv;
7776 uint32_t i;
7777 int len;
7778 int pipe = to_intel_crtc(crtc)->pipe;
7779 int tmp;
7780
7781 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7782 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7783 int aud_config = HSW_AUD_CFG(pipe);
7784 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7785
Wang Xingchao83358c852012-08-16 22:43:37 +08007786 /* Audio output enable */
7787 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7788 tmp = I915_READ(aud_cntrl_st2);
7789 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7790 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007791 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007792
Daniel Vetterc7905792014-04-16 16:56:09 +02007793 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007794
7795 /* Set ELD valid state */
7796 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007797 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007798 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7799 I915_WRITE(aud_cntrl_st2, tmp);
7800 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007801 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007802
7803 /* Enable HDMI mode */
7804 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007805 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007806 /* clear N_programing_enable and N_value_index */
7807 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7808 I915_WRITE(aud_config, tmp);
7809
7810 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7811
7812 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7813
7814 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7815 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7816 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7817 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007818 } else {
7819 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7820 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007821
7822 if (intel_eld_uptodate(connector,
7823 aud_cntrl_st2, eldv,
7824 aud_cntl_st, IBX_ELD_ADDRESS,
7825 hdmiw_hdmiedid))
7826 return;
7827
7828 i = I915_READ(aud_cntrl_st2);
7829 i &= ~eldv;
7830 I915_WRITE(aud_cntrl_st2, i);
7831
7832 if (!eld[0])
7833 return;
7834
7835 i = I915_READ(aud_cntl_st);
7836 i &= ~IBX_ELD_ADDRESS;
7837 I915_WRITE(aud_cntl_st, i);
7838 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7839 DRM_DEBUG_DRIVER("port num:%d\n", i);
7840
7841 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7842 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7843 for (i = 0; i < len; i++)
7844 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7845
7846 i = I915_READ(aud_cntrl_st2);
7847 i |= eldv;
7848 I915_WRITE(aud_cntrl_st2, i);
7849
7850}
7851
Wu Fengguange0dac652011-09-05 14:25:34 +08007852static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007853 struct drm_crtc *crtc,
7854 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007855{
7856 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7857 uint8_t *eld = connector->eld;
7858 uint32_t eldv;
7859 uint32_t i;
7860 int len;
7861 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007862 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007863 int aud_cntl_st;
7864 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007865 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007866
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007867 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007868 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7869 aud_config = IBX_AUD_CFG(pipe);
7870 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007871 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007872 } else if (IS_VALLEYVIEW(connector->dev)) {
7873 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7874 aud_config = VLV_AUD_CFG(pipe);
7875 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7876 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007877 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007878 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7879 aud_config = CPT_AUD_CFG(pipe);
7880 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007881 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007882 }
7883
Wang Xingchao9b138a82012-08-09 16:52:18 +08007884 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007885
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007886 if (IS_VALLEYVIEW(connector->dev)) {
7887 struct intel_encoder *intel_encoder;
7888 struct intel_digital_port *intel_dig_port;
7889
7890 intel_encoder = intel_attached_encoder(connector);
7891 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7892 i = intel_dig_port->port;
7893 } else {
7894 i = I915_READ(aud_cntl_st);
7895 i = (i >> 29) & DIP_PORT_SEL_MASK;
7896 /* DIP_Port_Select, 0x1 = PortB */
7897 }
7898
Wu Fengguange0dac652011-09-05 14:25:34 +08007899 if (!i) {
7900 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7901 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007902 eldv = IBX_ELD_VALIDB;
7903 eldv |= IBX_ELD_VALIDB << 4;
7904 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007905 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007906 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007907 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007908 }
7909
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007910 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7911 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7912 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007913 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007914 } else {
7915 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7916 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007917
7918 if (intel_eld_uptodate(connector,
7919 aud_cntrl_st2, eldv,
7920 aud_cntl_st, IBX_ELD_ADDRESS,
7921 hdmiw_hdmiedid))
7922 return;
7923
Wu Fengguange0dac652011-09-05 14:25:34 +08007924 i = I915_READ(aud_cntrl_st2);
7925 i &= ~eldv;
7926 I915_WRITE(aud_cntrl_st2, i);
7927
7928 if (!eld[0])
7929 return;
7930
Wu Fengguange0dac652011-09-05 14:25:34 +08007931 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007932 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007933 I915_WRITE(aud_cntl_st, i);
7934
7935 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7936 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7937 for (i = 0; i < len; i++)
7938 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7939
7940 i = I915_READ(aud_cntrl_st2);
7941 i |= eldv;
7942 I915_WRITE(aud_cntrl_st2, i);
7943}
7944
7945void intel_write_eld(struct drm_encoder *encoder,
7946 struct drm_display_mode *mode)
7947{
7948 struct drm_crtc *crtc = encoder->crtc;
7949 struct drm_connector *connector;
7950 struct drm_device *dev = encoder->dev;
7951 struct drm_i915_private *dev_priv = dev->dev_private;
7952
7953 connector = drm_select_eld(encoder, mode);
7954 if (!connector)
7955 return;
7956
7957 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7958 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007959 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007960 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03007961 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007962
7963 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7964
7965 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007966 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007967}
7968
Chris Wilson560b85b2010-08-07 11:01:38 +01007969static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7970{
7971 struct drm_device *dev = crtc->dev;
7972 struct drm_i915_private *dev_priv = dev->dev_private;
7973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007974 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01007975
Chris Wilson4b0e3332014-05-30 16:35:26 +03007976 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01007977 /* On these chipsets we can only modify the base whilst
7978 * the cursor is disabled.
7979 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03007980 if (intel_crtc->cursor_cntl) {
7981 I915_WRITE(_CURACNTR, 0);
7982 POSTING_READ(_CURACNTR);
7983 intel_crtc->cursor_cntl = 0;
7984 }
7985
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007986 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007987 POSTING_READ(_CURABASE);
7988 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007989
Chris Wilson4b0e3332014-05-30 16:35:26 +03007990 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7991 cntl = 0;
7992 if (base)
7993 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01007994 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03007995 CURSOR_FORMAT_ARGB);
7996 if (intel_crtc->cursor_cntl != cntl) {
7997 I915_WRITE(_CURACNTR, cntl);
7998 POSTING_READ(_CURACNTR);
7999 intel_crtc->cursor_cntl = cntl;
8000 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008001}
8002
8003static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8004{
8005 struct drm_device *dev = crtc->dev;
8006 struct drm_i915_private *dev_priv = dev->dev_private;
8007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8008 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008009 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008010
Chris Wilson4b0e3332014-05-30 16:35:26 +03008011 cntl = 0;
8012 if (base) {
8013 cntl = MCURSOR_GAMMA_ENABLE;
8014 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308015 case 64:
8016 cntl |= CURSOR_MODE_64_ARGB_AX;
8017 break;
8018 case 128:
8019 cntl |= CURSOR_MODE_128_ARGB_AX;
8020 break;
8021 case 256:
8022 cntl |= CURSOR_MODE_256_ARGB_AX;
8023 break;
8024 default:
8025 WARN_ON(1);
8026 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008027 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008028 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008029 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008030 if (intel_crtc->cursor_cntl != cntl) {
8031 I915_WRITE(CURCNTR(pipe), cntl);
8032 POSTING_READ(CURCNTR(pipe));
8033 intel_crtc->cursor_cntl = cntl;
8034 }
8035
Chris Wilson560b85b2010-08-07 11:01:38 +01008036 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008037 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008038 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008039}
8040
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008041static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8042{
8043 struct drm_device *dev = crtc->dev;
8044 struct drm_i915_private *dev_priv = dev->dev_private;
8045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8046 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008047 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008048
Chris Wilson4b0e3332014-05-30 16:35:26 +03008049 cntl = 0;
8050 if (base) {
8051 cntl = MCURSOR_GAMMA_ENABLE;
8052 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308053 case 64:
8054 cntl |= CURSOR_MODE_64_ARGB_AX;
8055 break;
8056 case 128:
8057 cntl |= CURSOR_MODE_128_ARGB_AX;
8058 break;
8059 case 256:
8060 cntl |= CURSOR_MODE_256_ARGB_AX;
8061 break;
8062 default:
8063 WARN_ON(1);
8064 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008065 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008066 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008067 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8068 cntl |= CURSOR_PIPE_CSC_ENABLE;
8069
8070 if (intel_crtc->cursor_cntl != cntl) {
8071 I915_WRITE(CURCNTR(pipe), cntl);
8072 POSTING_READ(CURCNTR(pipe));
8073 intel_crtc->cursor_cntl = cntl;
8074 }
8075
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008076 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008077 I915_WRITE(CURBASE(pipe), base);
8078 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008079}
8080
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008081/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008082static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8083 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008084{
8085 struct drm_device *dev = crtc->dev;
8086 struct drm_i915_private *dev_priv = dev->dev_private;
8087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8088 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008089 int x = crtc->cursor_x;
8090 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008091 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008092
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008093 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008094 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008095
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008096 if (x >= intel_crtc->config.pipe_src_w)
8097 base = 0;
8098
8099 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008100 base = 0;
8101
8102 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008103 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008104 base = 0;
8105
8106 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8107 x = -x;
8108 }
8109 pos |= x << CURSOR_X_SHIFT;
8110
8111 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008112 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008113 base = 0;
8114
8115 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8116 y = -y;
8117 }
8118 pos |= y << CURSOR_Y_SHIFT;
8119
Chris Wilson4b0e3332014-05-30 16:35:26 +03008120 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008121 return;
8122
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008123 I915_WRITE(CURPOS(pipe), pos);
8124
8125 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008126 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008127 else if (IS_845G(dev) || IS_I865G(dev))
8128 i845_update_cursor(crtc, base);
8129 else
8130 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008131 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008132}
8133
Matt Ropere3287952014-06-10 08:28:12 -07008134/*
8135 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8136 *
8137 * Note that the object's reference will be consumed if the update fails. If
8138 * the update succeeds, the reference of the old object (if any) will be
8139 * consumed.
8140 */
8141static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8142 struct drm_i915_gem_object *obj,
8143 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008144{
8145 struct drm_device *dev = crtc->dev;
8146 struct drm_i915_private *dev_priv = dev->dev_private;
8147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008148 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008149 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008150 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008151 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008152
Jesse Barnes79e53942008-11-07 14:24:08 -08008153 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008154 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008155 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008156 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008157 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008158 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008159 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008160 }
8161
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308162 /* Check for which cursor types we support */
8163 if (!((width == 64 && height == 64) ||
8164 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8165 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8166 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008167 return -EINVAL;
8168 }
8169
Chris Wilson05394f32010-11-08 19:18:58 +00008170 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008171 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008172 ret = -ENOMEM;
8173 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008174 }
8175
Dave Airlie71acb5e2008-12-30 20:31:46 +10008176 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008177 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008178 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008179 unsigned alignment;
8180
Chris Wilsond9e86c02010-11-10 16:40:20 +00008181 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008182 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008183 ret = -EINVAL;
8184 goto fail_locked;
8185 }
8186
Chris Wilson693db182013-03-05 14:52:39 +00008187 /* Note that the w/a also requires 2 PTE of padding following
8188 * the bo. We currently fill all unused PTE with the shadow
8189 * page and so we should always have valid PTE following the
8190 * cursor preventing the VT-d warning.
8191 */
8192 alignment = 0;
8193 if (need_vtd_wa(dev))
8194 alignment = 64*1024;
8195
8196 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008197 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008198 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008199 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008200 }
8201
Chris Wilsond9e86c02010-11-10 16:40:20 +00008202 ret = i915_gem_object_put_fence(obj);
8203 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008204 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008205 goto fail_unpin;
8206 }
8207
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008208 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008209 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008210 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008211 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008212 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008213 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008214 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008215 }
Chris Wilson00731152014-05-21 12:42:56 +01008216 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008217 }
8218
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008219 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008220 I915_WRITE(CURSIZE, (height << 12) | width);
8221
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008222 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008223 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008224 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008225 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008226 }
Jesse Barnes80824002009-09-10 15:28:06 -07008227
Daniel Vettera071fa02014-06-18 23:28:09 +02008228 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8229 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008230 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008231
Chris Wilson64f962e2014-03-26 12:38:15 +00008232 old_width = intel_crtc->cursor_width;
8233
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008234 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008235 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008236 intel_crtc->cursor_width = width;
8237 intel_crtc->cursor_height = height;
8238
Chris Wilson64f962e2014-03-26 12:38:15 +00008239 if (intel_crtc->active) {
8240 if (old_width != width)
8241 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008242 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008243 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008244
Daniel Vetterf99d7062014-06-19 16:01:59 +02008245 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8246
Jesse Barnes79e53942008-11-07 14:24:08 -08008247 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008248fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008249 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008250fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008251 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008252fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008253 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008254 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008255}
8256
Jesse Barnes79e53942008-11-07 14:24:08 -08008257static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008258 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008259{
James Simmons72034252010-08-03 01:33:19 +01008260 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008262
James Simmons72034252010-08-03 01:33:19 +01008263 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008264 intel_crtc->lut_r[i] = red[i] >> 8;
8265 intel_crtc->lut_g[i] = green[i] >> 8;
8266 intel_crtc->lut_b[i] = blue[i] >> 8;
8267 }
8268
8269 intel_crtc_load_lut(crtc);
8270}
8271
Jesse Barnes79e53942008-11-07 14:24:08 -08008272/* VESA 640x480x72Hz mode to set on the pipe */
8273static struct drm_display_mode load_detect_mode = {
8274 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8275 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8276};
8277
Daniel Vettera8bb6812014-02-10 18:00:39 +01008278struct drm_framebuffer *
8279__intel_framebuffer_create(struct drm_device *dev,
8280 struct drm_mode_fb_cmd2 *mode_cmd,
8281 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008282{
8283 struct intel_framebuffer *intel_fb;
8284 int ret;
8285
8286 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8287 if (!intel_fb) {
8288 drm_gem_object_unreference_unlocked(&obj->base);
8289 return ERR_PTR(-ENOMEM);
8290 }
8291
8292 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008293 if (ret)
8294 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008295
8296 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008297err:
8298 drm_gem_object_unreference_unlocked(&obj->base);
8299 kfree(intel_fb);
8300
8301 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008302}
8303
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008304static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008305intel_framebuffer_create(struct drm_device *dev,
8306 struct drm_mode_fb_cmd2 *mode_cmd,
8307 struct drm_i915_gem_object *obj)
8308{
8309 struct drm_framebuffer *fb;
8310 int ret;
8311
8312 ret = i915_mutex_lock_interruptible(dev);
8313 if (ret)
8314 return ERR_PTR(ret);
8315 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8316 mutex_unlock(&dev->struct_mutex);
8317
8318 return fb;
8319}
8320
Chris Wilsond2dff872011-04-19 08:36:26 +01008321static u32
8322intel_framebuffer_pitch_for_width(int width, int bpp)
8323{
8324 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8325 return ALIGN(pitch, 64);
8326}
8327
8328static u32
8329intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8330{
8331 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008332 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008333}
8334
8335static struct drm_framebuffer *
8336intel_framebuffer_create_for_mode(struct drm_device *dev,
8337 struct drm_display_mode *mode,
8338 int depth, int bpp)
8339{
8340 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008342
8343 obj = i915_gem_alloc_object(dev,
8344 intel_framebuffer_size_for_mode(mode, bpp));
8345 if (obj == NULL)
8346 return ERR_PTR(-ENOMEM);
8347
8348 mode_cmd.width = mode->hdisplay;
8349 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008350 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8351 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008352 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008353
8354 return intel_framebuffer_create(dev, &mode_cmd, obj);
8355}
8356
8357static struct drm_framebuffer *
8358mode_fits_in_fbdev(struct drm_device *dev,
8359 struct drm_display_mode *mode)
8360{
Daniel Vetter4520f532013-10-09 09:18:51 +02008361#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008362 struct drm_i915_private *dev_priv = dev->dev_private;
8363 struct drm_i915_gem_object *obj;
8364 struct drm_framebuffer *fb;
8365
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008366 if (!dev_priv->fbdev)
8367 return NULL;
8368
8369 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008370 return NULL;
8371
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008372 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008373 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008374
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008375 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008376 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8377 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008378 return NULL;
8379
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008380 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008381 return NULL;
8382
8383 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008384#else
8385 return NULL;
8386#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008387}
8388
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008389bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008390 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008391 struct intel_load_detect_pipe *old,
8392 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008393{
8394 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008395 struct intel_encoder *intel_encoder =
8396 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008397 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008398 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008399 struct drm_crtc *crtc = NULL;
8400 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008401 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008402 struct drm_mode_config *config = &dev->mode_config;
8403 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008404
Chris Wilsond2dff872011-04-19 08:36:26 +01008405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008406 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008407 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008408
Rob Clark51fd3712013-11-19 12:10:12 -05008409 drm_modeset_acquire_init(ctx, 0);
8410
8411retry:
8412 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8413 if (ret)
8414 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008415
Jesse Barnes79e53942008-11-07 14:24:08 -08008416 /*
8417 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008418 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008419 * - if the connector already has an assigned crtc, use it (but make
8420 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008421 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 * - try to find the first unused crtc that can drive this connector,
8423 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008424 */
8425
8426 /* See if we already have a CRTC for this connector */
8427 if (encoder->crtc) {
8428 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008429
Rob Clark51fd3712013-11-19 12:10:12 -05008430 ret = drm_modeset_lock(&crtc->mutex, ctx);
8431 if (ret)
8432 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008433
Daniel Vetter24218aa2012-08-12 19:27:11 +02008434 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008435 old->load_detect_temp = false;
8436
8437 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008438 if (connector->dpms != DRM_MODE_DPMS_ON)
8439 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008440
Chris Wilson71731882011-04-19 23:10:58 +01008441 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008442 }
8443
8444 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008445 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008446 i++;
8447 if (!(encoder->possible_crtcs & (1 << i)))
8448 continue;
8449 if (!possible_crtc->enabled) {
8450 crtc = possible_crtc;
8451 break;
8452 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008453 }
8454
8455 /*
8456 * If we didn't find an unused CRTC, don't use any.
8457 */
8458 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008459 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008460 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008461 }
8462
Rob Clark51fd3712013-11-19 12:10:12 -05008463 ret = drm_modeset_lock(&crtc->mutex, ctx);
8464 if (ret)
8465 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008466 intel_encoder->new_crtc = to_intel_crtc(crtc);
8467 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008468
8469 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008470 intel_crtc->new_enabled = true;
8471 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008472 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008473 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008474 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008475
Chris Wilson64927112011-04-20 07:25:26 +01008476 if (!mode)
8477 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008478
Chris Wilsond2dff872011-04-19 08:36:26 +01008479 /* We need a framebuffer large enough to accommodate all accesses
8480 * that the plane may generate whilst we perform load detection.
8481 * We can not rely on the fbcon either being present (we get called
8482 * during its initialisation to detect all boot displays, or it may
8483 * not even exist) or that it is large enough to satisfy the
8484 * requested mode.
8485 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008486 fb = mode_fits_in_fbdev(dev, mode);
8487 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008488 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008489 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8490 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008491 } else
8492 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008493 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008494 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008495 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008496 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008497
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008498 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008499 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008500 if (old->release_fb)
8501 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008502 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008503 }
Chris Wilson71731882011-04-19 23:10:58 +01008504
Jesse Barnes79e53942008-11-07 14:24:08 -08008505 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008506 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008507 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008508
8509 fail:
8510 intel_crtc->new_enabled = crtc->enabled;
8511 if (intel_crtc->new_enabled)
8512 intel_crtc->new_config = &intel_crtc->config;
8513 else
8514 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008515fail_unlock:
8516 if (ret == -EDEADLK) {
8517 drm_modeset_backoff(ctx);
8518 goto retry;
8519 }
8520
8521 drm_modeset_drop_locks(ctx);
8522 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008523
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008524 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008525}
8526
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008527void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008528 struct intel_load_detect_pipe *old,
8529 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008530{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008531 struct intel_encoder *intel_encoder =
8532 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008533 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008534 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008536
Chris Wilsond2dff872011-04-19 08:36:26 +01008537 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008538 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008539 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008540
Chris Wilson8261b192011-04-19 23:18:09 +01008541 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008542 to_intel_connector(connector)->new_encoder = NULL;
8543 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008544 intel_crtc->new_enabled = false;
8545 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008546 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008547
Daniel Vetter36206362012-12-10 20:42:17 +01008548 if (old->release_fb) {
8549 drm_framebuffer_unregister_private(old->release_fb);
8550 drm_framebuffer_unreference(old->release_fb);
8551 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008552
Rob Clark51fd3712013-11-19 12:10:12 -05008553 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008554 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008555 }
8556
Eric Anholtc751ce42010-03-25 11:48:48 -07008557 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008558 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8559 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008560
Rob Clark51fd3712013-11-19 12:10:12 -05008561unlock:
8562 drm_modeset_drop_locks(ctx);
8563 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008564}
8565
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008566static int i9xx_pll_refclk(struct drm_device *dev,
8567 const struct intel_crtc_config *pipe_config)
8568{
8569 struct drm_i915_private *dev_priv = dev->dev_private;
8570 u32 dpll = pipe_config->dpll_hw_state.dpll;
8571
8572 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008573 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008574 else if (HAS_PCH_SPLIT(dev))
8575 return 120000;
8576 else if (!IS_GEN2(dev))
8577 return 96000;
8578 else
8579 return 48000;
8580}
8581
Jesse Barnes79e53942008-11-07 14:24:08 -08008582/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008583static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8584 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008585{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008586 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008587 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008588 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008589 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008590 u32 fp;
8591 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008592 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008593
8594 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008595 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008596 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008597 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008598
8599 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008600 if (IS_PINEVIEW(dev)) {
8601 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8602 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008603 } else {
8604 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8605 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8606 }
8607
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008608 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008609 if (IS_PINEVIEW(dev))
8610 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8611 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008612 else
8613 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008614 DPLL_FPA01_P1_POST_DIV_SHIFT);
8615
8616 switch (dpll & DPLL_MODE_MASK) {
8617 case DPLLB_MODE_DAC_SERIAL:
8618 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8619 5 : 10;
8620 break;
8621 case DPLLB_MODE_LVDS:
8622 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8623 7 : 14;
8624 break;
8625 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008626 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008627 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008628 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008629 }
8630
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008631 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008632 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008633 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008634 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008635 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008636 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008637 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008638
8639 if (is_lvds) {
8640 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8641 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008642
8643 if (lvds & LVDS_CLKB_POWER_UP)
8644 clock.p2 = 7;
8645 else
8646 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008647 } else {
8648 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8649 clock.p1 = 2;
8650 else {
8651 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8652 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8653 }
8654 if (dpll & PLL_P2_DIVIDE_BY_4)
8655 clock.p2 = 4;
8656 else
8657 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008658 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008659
8660 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008661 }
8662
Ville Syrjälä18442d02013-09-13 16:00:08 +03008663 /*
8664 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008665 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008666 * encoder's get_config() function.
8667 */
8668 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008669}
8670
Ville Syrjälä6878da02013-09-13 15:59:11 +03008671int intel_dotclock_calculate(int link_freq,
8672 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008673{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008674 /*
8675 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008676 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008677 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008678 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008679 *
8680 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008681 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008682 */
8683
Ville Syrjälä6878da02013-09-13 15:59:11 +03008684 if (!m_n->link_n)
8685 return 0;
8686
8687 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8688}
8689
Ville Syrjälä18442d02013-09-13 16:00:08 +03008690static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8691 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008692{
8693 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008694
8695 /* read out port_clock from the DPLL */
8696 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008697
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008698 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008699 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008700 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008701 * agree once we know their relationship in the encoder's
8702 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008703 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008704 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008705 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8706 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008707}
8708
8709/** Returns the currently programmed mode of the given pipe. */
8710struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8711 struct drm_crtc *crtc)
8712{
Jesse Barnes548f2452011-02-17 10:40:53 -08008713 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008715 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008716 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008717 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008718 int htot = I915_READ(HTOTAL(cpu_transcoder));
8719 int hsync = I915_READ(HSYNC(cpu_transcoder));
8720 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8721 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008722 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008723
8724 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8725 if (!mode)
8726 return NULL;
8727
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008728 /*
8729 * Construct a pipe_config sufficient for getting the clock info
8730 * back out of crtc_clock_get.
8731 *
8732 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8733 * to use a real value here instead.
8734 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008735 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008736 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008737 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8738 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8739 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008740 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8741
Ville Syrjälä773ae032013-09-23 17:48:20 +03008742 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008743 mode->hdisplay = (htot & 0xffff) + 1;
8744 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8745 mode->hsync_start = (hsync & 0xffff) + 1;
8746 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8747 mode->vdisplay = (vtot & 0xffff) + 1;
8748 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8749 mode->vsync_start = (vsync & 0xffff) + 1;
8750 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8751
8752 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008753
8754 return mode;
8755}
8756
Daniel Vettercc365132014-06-18 13:59:13 +02008757static void intel_increase_pllclock(struct drm_device *dev,
8758 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008759{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008761 int dpll_reg = DPLL(pipe);
8762 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008763
Eric Anholtbad720f2009-10-22 16:11:14 -07008764 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008765 return;
8766
8767 if (!dev_priv->lvds_downclock_avail)
8768 return;
8769
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008770 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008771 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008772 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008773
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008774 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008775
8776 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8777 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008778 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008779
Jesse Barnes652c3932009-08-17 13:31:43 -07008780 dpll = I915_READ(dpll_reg);
8781 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008782 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008783 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008784}
8785
8786static void intel_decrease_pllclock(struct drm_crtc *crtc)
8787{
8788 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008789 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008791
Eric Anholtbad720f2009-10-22 16:11:14 -07008792 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008793 return;
8794
8795 if (!dev_priv->lvds_downclock_avail)
8796 return;
8797
8798 /*
8799 * Since this is called by a timer, we should never get here in
8800 * the manual case.
8801 */
8802 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008803 int pipe = intel_crtc->pipe;
8804 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008805 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008806
Zhao Yakui44d98a62009-10-09 11:39:40 +08008807 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008808
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008809 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008810
Chris Wilson074b5e12012-05-02 12:07:06 +01008811 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008812 dpll |= DISPLAY_RATE_SELECT_FPA1;
8813 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008814 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008815 dpll = I915_READ(dpll_reg);
8816 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008817 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008818 }
8819
8820}
8821
Chris Wilsonf047e392012-07-21 12:31:41 +01008822void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008823{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008824 struct drm_i915_private *dev_priv = dev->dev_private;
8825
Chris Wilsonf62a0072014-02-21 17:55:39 +00008826 if (dev_priv->mm.busy)
8827 return;
8828
Paulo Zanoni43694d62014-03-07 20:08:08 -03008829 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008830 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008831 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008832}
8833
8834void intel_mark_idle(struct drm_device *dev)
8835{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008836 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008837 struct drm_crtc *crtc;
8838
Chris Wilsonf62a0072014-02-21 17:55:39 +00008839 if (!dev_priv->mm.busy)
8840 return;
8841
8842 dev_priv->mm.busy = false;
8843
Jani Nikulad330a952014-01-21 11:24:25 +02008844 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008845 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008846
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008847 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008848 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008849 continue;
8850
8851 intel_decrease_pllclock(crtc);
8852 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008853
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008854 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008855 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008856
8857out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008858 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008859}
8860
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008861
Daniel Vetterf99d7062014-06-19 16:01:59 +02008862/**
8863 * intel_mark_fb_busy - mark given planes as busy
8864 * @dev: DRM device
8865 * @frontbuffer_bits: bits for the affected planes
8866 * @ring: optional ring for asynchronous commands
8867 *
8868 * This function gets called every time the screen contents change. It can be
8869 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8870 */
8871static void intel_mark_fb_busy(struct drm_device *dev,
8872 unsigned frontbuffer_bits,
8873 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008874{
Daniel Vettercc365132014-06-18 13:59:13 +02008875 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008876
Jani Nikulad330a952014-01-21 11:24:25 +02008877 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008878 return;
8879
Daniel Vettercc365132014-06-18 13:59:13 +02008880 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008881 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008882 continue;
8883
Daniel Vettercc365132014-06-18 13:59:13 +02008884 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008885 if (ring && intel_fbc_enabled(dev))
8886 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008887 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008888}
8889
Daniel Vetterf99d7062014-06-19 16:01:59 +02008890/**
8891 * intel_fb_obj_invalidate - invalidate frontbuffer object
8892 * @obj: GEM object to invalidate
8893 * @ring: set for asynchronous rendering
8894 *
8895 * This function gets called every time rendering on the given object starts and
8896 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8897 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8898 * until the rendering completes or a flip on this frontbuffer plane is
8899 * scheduled.
8900 */
8901void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8902 struct intel_engine_cs *ring)
8903{
8904 struct drm_device *dev = obj->base.dev;
8905 struct drm_i915_private *dev_priv = dev->dev_private;
8906
8907 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8908
8909 if (!obj->frontbuffer_bits)
8910 return;
8911
8912 if (ring) {
8913 mutex_lock(&dev_priv->fb_tracking.lock);
8914 dev_priv->fb_tracking.busy_bits
8915 |= obj->frontbuffer_bits;
8916 dev_priv->fb_tracking.flip_bits
8917 &= ~obj->frontbuffer_bits;
8918 mutex_unlock(&dev_priv->fb_tracking.lock);
8919 }
8920
8921 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8922
8923 intel_edp_psr_exit(dev);
8924}
8925
8926/**
8927 * intel_frontbuffer_flush - flush frontbuffer
8928 * @dev: DRM device
8929 * @frontbuffer_bits: frontbuffer plane tracking bits
8930 *
8931 * This function gets called every time rendering on the given planes has
8932 * completed and frontbuffer caching can be started again. Flushes will get
8933 * delayed if they're blocked by some oustanding asynchronous rendering.
8934 *
8935 * Can be called without any locks held.
8936 */
8937void intel_frontbuffer_flush(struct drm_device *dev,
8938 unsigned frontbuffer_bits)
8939{
8940 struct drm_i915_private *dev_priv = dev->dev_private;
8941
8942 /* Delay flushing when rings are still busy.*/
8943 mutex_lock(&dev_priv->fb_tracking.lock);
8944 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8945 mutex_unlock(&dev_priv->fb_tracking.lock);
8946
8947 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8948
8949 intel_edp_psr_exit(dev);
8950}
8951
8952/**
8953 * intel_fb_obj_flush - flush frontbuffer object
8954 * @obj: GEM object to flush
8955 * @retire: set when retiring asynchronous rendering
8956 *
8957 * This function gets called every time rendering on the given object has
8958 * completed and frontbuffer caching can be started again. If @retire is true
8959 * then any delayed flushes will be unblocked.
8960 */
8961void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8962 bool retire)
8963{
8964 struct drm_device *dev = obj->base.dev;
8965 struct drm_i915_private *dev_priv = dev->dev_private;
8966 unsigned frontbuffer_bits;
8967
8968 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8969
8970 if (!obj->frontbuffer_bits)
8971 return;
8972
8973 frontbuffer_bits = obj->frontbuffer_bits;
8974
8975 if (retire) {
8976 mutex_lock(&dev_priv->fb_tracking.lock);
8977 /* Filter out new bits since rendering started. */
8978 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
8979
8980 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
8981 mutex_unlock(&dev_priv->fb_tracking.lock);
8982 }
8983
8984 intel_frontbuffer_flush(dev, frontbuffer_bits);
8985}
8986
8987/**
8988 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
8989 * @dev: DRM device
8990 * @frontbuffer_bits: frontbuffer plane tracking bits
8991 *
8992 * This function gets called after scheduling a flip on @obj. The actual
8993 * frontbuffer flushing will be delayed until completion is signalled with
8994 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
8995 * flush will be cancelled.
8996 *
8997 * Can be called without any locks held.
8998 */
8999void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9000 unsigned frontbuffer_bits)
9001{
9002 struct drm_i915_private *dev_priv = dev->dev_private;
9003
9004 mutex_lock(&dev_priv->fb_tracking.lock);
9005 dev_priv->fb_tracking.flip_bits
9006 |= frontbuffer_bits;
9007 mutex_unlock(&dev_priv->fb_tracking.lock);
9008}
9009
9010/**
9011 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9012 * @dev: DRM device
9013 * @frontbuffer_bits: frontbuffer plane tracking bits
9014 *
9015 * This function gets called after the flip has been latched and will complete
9016 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9017 *
9018 * Can be called without any locks held.
9019 */
9020void intel_frontbuffer_flip_complete(struct drm_device *dev,
9021 unsigned frontbuffer_bits)
9022{
9023 struct drm_i915_private *dev_priv = dev->dev_private;
9024
9025 mutex_lock(&dev_priv->fb_tracking.lock);
9026 /* Mask any cancelled flips. */
9027 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9028 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9029 mutex_unlock(&dev_priv->fb_tracking.lock);
9030
9031 intel_frontbuffer_flush(dev, frontbuffer_bits);
9032}
9033
Jesse Barnes79e53942008-11-07 14:24:08 -08009034static void intel_crtc_destroy(struct drm_crtc *crtc)
9035{
9036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009037 struct drm_device *dev = crtc->dev;
9038 struct intel_unpin_work *work;
9039 unsigned long flags;
9040
9041 spin_lock_irqsave(&dev->event_lock, flags);
9042 work = intel_crtc->unpin_work;
9043 intel_crtc->unpin_work = NULL;
9044 spin_unlock_irqrestore(&dev->event_lock, flags);
9045
9046 if (work) {
9047 cancel_work_sync(&work->work);
9048 kfree(work);
9049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009050
9051 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009052
Jesse Barnes79e53942008-11-07 14:24:08 -08009053 kfree(intel_crtc);
9054}
9055
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009056static void intel_unpin_work_fn(struct work_struct *__work)
9057{
9058 struct intel_unpin_work *work =
9059 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009060 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009061 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009062
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009063 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009064 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009065 drm_gem_object_unreference(&work->pending_flip_obj->base);
9066 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009067
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009068 intel_update_fbc(dev);
9069 mutex_unlock(&dev->struct_mutex);
9070
Daniel Vetterf99d7062014-06-19 16:01:59 +02009071 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9072
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009073 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9074 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9075
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009076 kfree(work);
9077}
9078
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009079static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009080 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009081{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009082 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9084 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009085 unsigned long flags;
9086
9087 /* Ignore early vblank irqs */
9088 if (intel_crtc == NULL)
9089 return;
9090
9091 spin_lock_irqsave(&dev->event_lock, flags);
9092 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009093
9094 /* Ensure we don't miss a work->pending update ... */
9095 smp_rmb();
9096
9097 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009098 spin_unlock_irqrestore(&dev->event_lock, flags);
9099 return;
9100 }
9101
Chris Wilsone7d841c2012-12-03 11:36:30 +00009102 /* and that the unpin work is consistent wrt ->pending. */
9103 smp_rmb();
9104
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009105 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009106
Rob Clark45a066e2012-10-08 14:50:40 -05009107 if (work->event)
9108 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009109
Daniel Vetter87b6b102014-05-15 15:33:46 +02009110 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009111
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009112 spin_unlock_irqrestore(&dev->event_lock, flags);
9113
Daniel Vetter2c10d572012-12-20 21:24:07 +01009114 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009115
9116 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009117
9118 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009119}
9120
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009121void intel_finish_page_flip(struct drm_device *dev, int pipe)
9122{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009123 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009124 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9125
Mario Kleiner49b14a52010-12-09 07:00:07 +01009126 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009127}
9128
9129void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9130{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009131 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009132 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9133
Mario Kleiner49b14a52010-12-09 07:00:07 +01009134 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009135}
9136
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009137/* Is 'a' after or equal to 'b'? */
9138static bool g4x_flip_count_after_eq(u32 a, u32 b)
9139{
9140 return !((a - b) & 0x80000000);
9141}
9142
9143static bool page_flip_finished(struct intel_crtc *crtc)
9144{
9145 struct drm_device *dev = crtc->base.dev;
9146 struct drm_i915_private *dev_priv = dev->dev_private;
9147
9148 /*
9149 * The relevant registers doen't exist on pre-ctg.
9150 * As the flip done interrupt doesn't trigger for mmio
9151 * flips on gmch platforms, a flip count check isn't
9152 * really needed there. But since ctg has the registers,
9153 * include it in the check anyway.
9154 */
9155 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9156 return true;
9157
9158 /*
9159 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9160 * used the same base address. In that case the mmio flip might
9161 * have completed, but the CS hasn't even executed the flip yet.
9162 *
9163 * A flip count check isn't enough as the CS might have updated
9164 * the base address just after start of vblank, but before we
9165 * managed to process the interrupt. This means we'd complete the
9166 * CS flip too soon.
9167 *
9168 * Combining both checks should get us a good enough result. It may
9169 * still happen that the CS flip has been executed, but has not
9170 * yet actually completed. But in case the base address is the same
9171 * anyway, we don't really care.
9172 */
9173 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9174 crtc->unpin_work->gtt_offset &&
9175 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9176 crtc->unpin_work->flip_count);
9177}
9178
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009179void intel_prepare_page_flip(struct drm_device *dev, int plane)
9180{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009181 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009182 struct intel_crtc *intel_crtc =
9183 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9184 unsigned long flags;
9185
Chris Wilsone7d841c2012-12-03 11:36:30 +00009186 /* NB: An MMIO update of the plane base pointer will also
9187 * generate a page-flip completion irq, i.e. every modeset
9188 * is also accompanied by a spurious intel_prepare_page_flip().
9189 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009190 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009191 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009192 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009193 spin_unlock_irqrestore(&dev->event_lock, flags);
9194}
9195
Robin Schroereba905b2014-05-18 02:24:50 +02009196static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009197{
9198 /* Ensure that the work item is consistent when activating it ... */
9199 smp_wmb();
9200 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9201 /* and that it is marked active as soon as the irq could fire. */
9202 smp_wmb();
9203}
9204
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205static int intel_gen2_queue_flip(struct drm_device *dev,
9206 struct drm_crtc *crtc,
9207 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009208 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009209 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009210 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009211{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009213 u32 flip_mask;
9214 int ret;
9215
Daniel Vetter6d90c952012-04-26 23:28:05 +02009216 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009217 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009218 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009219
9220 /* Can't queue multiple flips, so wait for the previous
9221 * one to finish before executing the next.
9222 */
9223 if (intel_crtc->plane)
9224 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9225 else
9226 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009227 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9228 intel_ring_emit(ring, MI_NOOP);
9229 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9230 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9231 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009232 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009233 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009234
9235 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009236 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009237 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009238}
9239
9240static int intel_gen3_queue_flip(struct drm_device *dev,
9241 struct drm_crtc *crtc,
9242 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009243 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009244 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009245 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009246{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009248 u32 flip_mask;
9249 int ret;
9250
Daniel Vetter6d90c952012-04-26 23:28:05 +02009251 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009252 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009253 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009254
9255 if (intel_crtc->plane)
9256 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9257 else
9258 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009259 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9260 intel_ring_emit(ring, MI_NOOP);
9261 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9262 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9263 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009264 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009265 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266
Chris Wilsone7d841c2012-12-03 11:36:30 +00009267 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009268 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009269 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009270}
9271
9272static int intel_gen4_queue_flip(struct drm_device *dev,
9273 struct drm_crtc *crtc,
9274 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009275 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009276 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009277 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009278{
9279 struct drm_i915_private *dev_priv = dev->dev_private;
9280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9281 uint32_t pf, pipesrc;
9282 int ret;
9283
Daniel Vetter6d90c952012-04-26 23:28:05 +02009284 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009285 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009286 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009287
9288 /* i965+ uses the linear or tiled offsets from the
9289 * Display Registers (which do not change across a page-flip)
9290 * so we need only reprogram the base address.
9291 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009292 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9293 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9294 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009295 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009296 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009297
9298 /* XXX Enabling the panel-fitter across page-flip is so far
9299 * untested on non-native modes, so ignore it for now.
9300 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9301 */
9302 pf = 0;
9303 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009305
9306 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009307 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009308 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009309}
9310
9311static int intel_gen6_queue_flip(struct drm_device *dev,
9312 struct drm_crtc *crtc,
9313 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009314 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009315 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009316 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009317{
9318 struct drm_i915_private *dev_priv = dev->dev_private;
9319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9320 uint32_t pf, pipesrc;
9321 int ret;
9322
Daniel Vetter6d90c952012-04-26 23:28:05 +02009323 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009324 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009325 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326
Daniel Vetter6d90c952012-04-26 23:28:05 +02009327 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9328 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9329 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009330 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009331
Chris Wilson99d9acd2012-04-17 20:37:00 +01009332 /* Contrary to the suggestions in the documentation,
9333 * "Enable Panel Fitter" does not seem to be required when page
9334 * flipping with a non-native mode, and worse causes a normal
9335 * modeset to fail.
9336 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9337 */
9338 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009339 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009340 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009341
9342 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009343 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009344 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009345}
9346
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009347static int intel_gen7_queue_flip(struct drm_device *dev,
9348 struct drm_crtc *crtc,
9349 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009350 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009351 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009352 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009353{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009355 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009356 int len, ret;
9357
Robin Schroereba905b2014-05-18 02:24:50 +02009358 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009359 case PLANE_A:
9360 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9361 break;
9362 case PLANE_B:
9363 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9364 break;
9365 case PLANE_C:
9366 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9367 break;
9368 default:
9369 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009370 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009371 }
9372
Chris Wilsonffe74d72013-08-26 20:58:12 +01009373 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009374 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009375 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009376 /*
9377 * On Gen 8, SRM is now taking an extra dword to accommodate
9378 * 48bits addresses, and we need a NOOP for the batch size to
9379 * stay even.
9380 */
9381 if (IS_GEN8(dev))
9382 len += 2;
9383 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009384
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009385 /*
9386 * BSpec MI_DISPLAY_FLIP for IVB:
9387 * "The full packet must be contained within the same cache line."
9388 *
9389 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9390 * cacheline, if we ever start emitting more commands before
9391 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9392 * then do the cacheline alignment, and finally emit the
9393 * MI_DISPLAY_FLIP.
9394 */
9395 ret = intel_ring_cacheline_align(ring);
9396 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009397 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009398
Chris Wilsonffe74d72013-08-26 20:58:12 +01009399 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009400 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009401 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009402
Chris Wilsonffe74d72013-08-26 20:58:12 +01009403 /* Unmask the flip-done completion message. Note that the bspec says that
9404 * we should do this for both the BCS and RCS, and that we must not unmask
9405 * more than one flip event at any time (or ensure that one flip message
9406 * can be sent by waiting for flip-done prior to queueing new flips).
9407 * Experimentation says that BCS works despite DERRMR masking all
9408 * flip-done completion events and that unmasking all planes at once
9409 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9410 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9411 */
9412 if (ring->id == RCS) {
9413 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9414 intel_ring_emit(ring, DERRMR);
9415 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9416 DERRMR_PIPEB_PRI_FLIP_DONE |
9417 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009418 if (IS_GEN8(dev))
9419 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9420 MI_SRM_LRM_GLOBAL_GTT);
9421 else
9422 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9423 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009424 intel_ring_emit(ring, DERRMR);
9425 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009426 if (IS_GEN8(dev)) {
9427 intel_ring_emit(ring, 0);
9428 intel_ring_emit(ring, MI_NOOP);
9429 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009430 }
9431
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009432 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009433 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009434 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009435 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009436
9437 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009438 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009439 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009440}
9441
Sourab Gupta84c33a62014-06-02 16:47:17 +05309442static bool use_mmio_flip(struct intel_engine_cs *ring,
9443 struct drm_i915_gem_object *obj)
9444{
9445 /*
9446 * This is not being used for older platforms, because
9447 * non-availability of flip done interrupt forces us to use
9448 * CS flips. Older platforms derive flip done using some clever
9449 * tricks involving the flip_pending status bits and vblank irqs.
9450 * So using MMIO flips there would disrupt this mechanism.
9451 */
9452
9453 if (INTEL_INFO(ring->dev)->gen < 5)
9454 return false;
9455
9456 if (i915.use_mmio_flip < 0)
9457 return false;
9458 else if (i915.use_mmio_flip > 0)
9459 return true;
9460 else
9461 return ring != obj->ring;
9462}
9463
9464static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9465{
9466 struct drm_device *dev = intel_crtc->base.dev;
9467 struct drm_i915_private *dev_priv = dev->dev_private;
9468 struct intel_framebuffer *intel_fb =
9469 to_intel_framebuffer(intel_crtc->base.primary->fb);
9470 struct drm_i915_gem_object *obj = intel_fb->obj;
9471 u32 dspcntr;
9472 u32 reg;
9473
9474 intel_mark_page_flip_active(intel_crtc);
9475
9476 reg = DSPCNTR(intel_crtc->plane);
9477 dspcntr = I915_READ(reg);
9478
9479 if (INTEL_INFO(dev)->gen >= 4) {
9480 if (obj->tiling_mode != I915_TILING_NONE)
9481 dspcntr |= DISPPLANE_TILED;
9482 else
9483 dspcntr &= ~DISPPLANE_TILED;
9484 }
9485 I915_WRITE(reg, dspcntr);
9486
9487 I915_WRITE(DSPSURF(intel_crtc->plane),
9488 intel_crtc->unpin_work->gtt_offset);
9489 POSTING_READ(DSPSURF(intel_crtc->plane));
9490}
9491
9492static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9493{
9494 struct intel_engine_cs *ring;
9495 int ret;
9496
9497 lockdep_assert_held(&obj->base.dev->struct_mutex);
9498
9499 if (!obj->last_write_seqno)
9500 return 0;
9501
9502 ring = obj->ring;
9503
9504 if (i915_seqno_passed(ring->get_seqno(ring, true),
9505 obj->last_write_seqno))
9506 return 0;
9507
9508 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9509 if (ret)
9510 return ret;
9511
9512 if (WARN_ON(!ring->irq_get(ring)))
9513 return 0;
9514
9515 return 1;
9516}
9517
9518void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9519{
9520 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9521 struct intel_crtc *intel_crtc;
9522 unsigned long irq_flags;
9523 u32 seqno;
9524
9525 seqno = ring->get_seqno(ring, false);
9526
9527 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9528 for_each_intel_crtc(ring->dev, intel_crtc) {
9529 struct intel_mmio_flip *mmio_flip;
9530
9531 mmio_flip = &intel_crtc->mmio_flip;
9532 if (mmio_flip->seqno == 0)
9533 continue;
9534
9535 if (ring->id != mmio_flip->ring_id)
9536 continue;
9537
9538 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9539 intel_do_mmio_flip(intel_crtc);
9540 mmio_flip->seqno = 0;
9541 ring->irq_put(ring);
9542 }
9543 }
9544 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9545}
9546
9547static int intel_queue_mmio_flip(struct drm_device *dev,
9548 struct drm_crtc *crtc,
9549 struct drm_framebuffer *fb,
9550 struct drm_i915_gem_object *obj,
9551 struct intel_engine_cs *ring,
9552 uint32_t flags)
9553{
9554 struct drm_i915_private *dev_priv = dev->dev_private;
9555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9556 unsigned long irq_flags;
9557 int ret;
9558
9559 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9560 return -EBUSY;
9561
9562 ret = intel_postpone_flip(obj);
9563 if (ret < 0)
9564 return ret;
9565 if (ret == 0) {
9566 intel_do_mmio_flip(intel_crtc);
9567 return 0;
9568 }
9569
9570 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9571 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9572 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9573 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9574
9575 /*
9576 * Double check to catch cases where irq fired before
9577 * mmio flip data was ready
9578 */
9579 intel_notify_mmio_flip(obj->ring);
9580 return 0;
9581}
9582
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009583static int intel_default_queue_flip(struct drm_device *dev,
9584 struct drm_crtc *crtc,
9585 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009586 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009587 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009588 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009589{
9590 return -ENODEV;
9591}
9592
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009593static int intel_crtc_page_flip(struct drm_crtc *crtc,
9594 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009595 struct drm_pending_vblank_event *event,
9596 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009597{
9598 struct drm_device *dev = crtc->dev;
9599 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009600 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009601 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009603 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009604 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009605 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009606 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009607 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009608
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009609 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009610 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009611 return -EINVAL;
9612
9613 /*
9614 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9615 * Note that pitch changes could also affect these register.
9616 */
9617 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009618 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9619 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009620 return -EINVAL;
9621
Chris Wilsonf900db42014-02-20 09:26:13 +00009622 if (i915_terminally_wedged(&dev_priv->gpu_error))
9623 goto out_hang;
9624
Daniel Vetterb14c5672013-09-19 12:18:32 +02009625 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009626 if (work == NULL)
9627 return -ENOMEM;
9628
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009629 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009630 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009631 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009632 INIT_WORK(&work->work, intel_unpin_work_fn);
9633
Daniel Vetter87b6b102014-05-15 15:33:46 +02009634 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009635 if (ret)
9636 goto free_work;
9637
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009638 /* We borrow the event spin lock for protecting unpin_work */
9639 spin_lock_irqsave(&dev->event_lock, flags);
9640 if (intel_crtc->unpin_work) {
9641 spin_unlock_irqrestore(&dev->event_lock, flags);
9642 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009643 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009644
9645 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009646 return -EBUSY;
9647 }
9648 intel_crtc->unpin_work = work;
9649 spin_unlock_irqrestore(&dev->event_lock, flags);
9650
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009651 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9652 flush_workqueue(dev_priv->wq);
9653
Chris Wilson79158102012-05-23 11:13:58 +01009654 ret = i915_mutex_lock_interruptible(dev);
9655 if (ret)
9656 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009657
Jesse Barnes75dfca82010-02-10 15:09:44 -08009658 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009659 drm_gem_object_reference(&work->old_fb_obj->base);
9660 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009661
Matt Roperf4510a22014-04-01 15:22:40 -07009662 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009663
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009664 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009665
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009666 work->enable_stall_check = true;
9667
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009668 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009669 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009670
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009671 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009672 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009673
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009674 if (IS_VALLEYVIEW(dev)) {
9675 ring = &dev_priv->ring[BCS];
9676 } else if (INTEL_INFO(dev)->gen >= 7) {
9677 ring = obj->ring;
9678 if (ring == NULL || ring->id != RCS)
9679 ring = &dev_priv->ring[BCS];
9680 } else {
9681 ring = &dev_priv->ring[RCS];
9682 }
9683
9684 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009685 if (ret)
9686 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009687
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009688 work->gtt_offset =
9689 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9690
Sourab Gupta84c33a62014-06-02 16:47:17 +05309691 if (use_mmio_flip(ring, obj))
9692 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9693 page_flip_flags);
9694 else
9695 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9696 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009697 if (ret)
9698 goto cleanup_unpin;
9699
Daniel Vettera071fa02014-06-18 23:28:09 +02009700 i915_gem_track_fb(work->old_fb_obj, obj,
9701 INTEL_FRONTBUFFER_PRIMARY(pipe));
9702
Chris Wilson7782de32011-07-08 12:22:41 +01009703 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009704 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009705 mutex_unlock(&dev->struct_mutex);
9706
Jesse Barnese5510fa2010-07-01 16:48:37 -07009707 trace_i915_flip_request(intel_crtc->plane, obj);
9708
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009709 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009710
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009711cleanup_unpin:
9712 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009713cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009714 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009715 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009716 drm_gem_object_unreference(&work->old_fb_obj->base);
9717 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009718 mutex_unlock(&dev->struct_mutex);
9719
Chris Wilson79158102012-05-23 11:13:58 +01009720cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009721 spin_lock_irqsave(&dev->event_lock, flags);
9722 intel_crtc->unpin_work = NULL;
9723 spin_unlock_irqrestore(&dev->event_lock, flags);
9724
Daniel Vetter87b6b102014-05-15 15:33:46 +02009725 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009726free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009727 kfree(work);
9728
Chris Wilsonf900db42014-02-20 09:26:13 +00009729 if (ret == -EIO) {
9730out_hang:
9731 intel_crtc_wait_for_pending_flips(crtc);
9732 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9733 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009734 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009735 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009736 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009737}
9738
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009739static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009740 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9741 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009742};
9743
Daniel Vetter9a935852012-07-05 22:34:27 +02009744/**
9745 * intel_modeset_update_staged_output_state
9746 *
9747 * Updates the staged output configuration state, e.g. after we've read out the
9748 * current hw state.
9749 */
9750static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9751{
Ville Syrjälä76688512014-01-10 11:28:06 +02009752 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009753 struct intel_encoder *encoder;
9754 struct intel_connector *connector;
9755
9756 list_for_each_entry(connector, &dev->mode_config.connector_list,
9757 base.head) {
9758 connector->new_encoder =
9759 to_intel_encoder(connector->base.encoder);
9760 }
9761
9762 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9763 base.head) {
9764 encoder->new_crtc =
9765 to_intel_crtc(encoder->base.crtc);
9766 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009767
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009768 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009769 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009770
9771 if (crtc->new_enabled)
9772 crtc->new_config = &crtc->config;
9773 else
9774 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009775 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009776}
9777
9778/**
9779 * intel_modeset_commit_output_state
9780 *
9781 * This function copies the stage display pipe configuration to the real one.
9782 */
9783static void intel_modeset_commit_output_state(struct drm_device *dev)
9784{
Ville Syrjälä76688512014-01-10 11:28:06 +02009785 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009786 struct intel_encoder *encoder;
9787 struct intel_connector *connector;
9788
9789 list_for_each_entry(connector, &dev->mode_config.connector_list,
9790 base.head) {
9791 connector->base.encoder = &connector->new_encoder->base;
9792 }
9793
9794 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9795 base.head) {
9796 encoder->base.crtc = &encoder->new_crtc->base;
9797 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009798
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009799 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009800 crtc->base.enabled = crtc->new_enabled;
9801 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009802}
9803
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009804static void
Robin Schroereba905b2014-05-18 02:24:50 +02009805connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009806 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009807{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009808 int bpp = pipe_config->pipe_bpp;
9809
9810 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9811 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009812 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009813
9814 /* Don't use an invalid EDID bpc value */
9815 if (connector->base.display_info.bpc &&
9816 connector->base.display_info.bpc * 3 < bpp) {
9817 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9818 bpp, connector->base.display_info.bpc*3);
9819 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9820 }
9821
9822 /* Clamp bpp to 8 on screens without EDID 1.4 */
9823 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9824 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9825 bpp);
9826 pipe_config->pipe_bpp = 24;
9827 }
9828}
9829
9830static int
9831compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9832 struct drm_framebuffer *fb,
9833 struct intel_crtc_config *pipe_config)
9834{
9835 struct drm_device *dev = crtc->base.dev;
9836 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009837 int bpp;
9838
Daniel Vetterd42264b2013-03-28 16:38:08 +01009839 switch (fb->pixel_format) {
9840 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009841 bpp = 8*3; /* since we go through a colormap */
9842 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009843 case DRM_FORMAT_XRGB1555:
9844 case DRM_FORMAT_ARGB1555:
9845 /* checked in intel_framebuffer_init already */
9846 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9847 return -EINVAL;
9848 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009849 bpp = 6*3; /* min is 18bpp */
9850 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009851 case DRM_FORMAT_XBGR8888:
9852 case DRM_FORMAT_ABGR8888:
9853 /* checked in intel_framebuffer_init already */
9854 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9855 return -EINVAL;
9856 case DRM_FORMAT_XRGB8888:
9857 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009858 bpp = 8*3;
9859 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009860 case DRM_FORMAT_XRGB2101010:
9861 case DRM_FORMAT_ARGB2101010:
9862 case DRM_FORMAT_XBGR2101010:
9863 case DRM_FORMAT_ABGR2101010:
9864 /* checked in intel_framebuffer_init already */
9865 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009866 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009867 bpp = 10*3;
9868 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009869 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009870 default:
9871 DRM_DEBUG_KMS("unsupported depth\n");
9872 return -EINVAL;
9873 }
9874
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009875 pipe_config->pipe_bpp = bpp;
9876
9877 /* Clamp display bpp to EDID value */
9878 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009879 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009880 if (!connector->new_encoder ||
9881 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009882 continue;
9883
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009884 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009885 }
9886
9887 return bpp;
9888}
9889
Daniel Vetter644db712013-09-19 14:53:58 +02009890static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9891{
9892 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9893 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009894 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009895 mode->crtc_hdisplay, mode->crtc_hsync_start,
9896 mode->crtc_hsync_end, mode->crtc_htotal,
9897 mode->crtc_vdisplay, mode->crtc_vsync_start,
9898 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9899}
9900
Daniel Vetterc0b03412013-05-28 12:05:54 +02009901static void intel_dump_pipe_config(struct intel_crtc *crtc,
9902 struct intel_crtc_config *pipe_config,
9903 const char *context)
9904{
9905 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9906 context, pipe_name(crtc->pipe));
9907
9908 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9909 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9910 pipe_config->pipe_bpp, pipe_config->dither);
9911 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9912 pipe_config->has_pch_encoder,
9913 pipe_config->fdi_lanes,
9914 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9915 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9916 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009917 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9918 pipe_config->has_dp_encoder,
9919 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9920 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9921 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009922 DRM_DEBUG_KMS("requested mode:\n");
9923 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9924 DRM_DEBUG_KMS("adjusted mode:\n");
9925 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009926 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009927 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009928 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9929 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009930 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9931 pipe_config->gmch_pfit.control,
9932 pipe_config->gmch_pfit.pgm_ratios,
9933 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009934 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009935 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009936 pipe_config->pch_pfit.size,
9937 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009938 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009939 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009940}
9941
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009942static bool encoders_cloneable(const struct intel_encoder *a,
9943 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009944{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009945 /* masks could be asymmetric, so check both ways */
9946 return a == b || (a->cloneable & (1 << b->type) &&
9947 b->cloneable & (1 << a->type));
9948}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009949
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009950static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9951 struct intel_encoder *encoder)
9952{
9953 struct drm_device *dev = crtc->base.dev;
9954 struct intel_encoder *source_encoder;
9955
9956 list_for_each_entry(source_encoder,
9957 &dev->mode_config.encoder_list, base.head) {
9958 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009959 continue;
9960
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009961 if (!encoders_cloneable(encoder, source_encoder))
9962 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009963 }
9964
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009965 return true;
9966}
9967
9968static bool check_encoder_cloning(struct intel_crtc *crtc)
9969{
9970 struct drm_device *dev = crtc->base.dev;
9971 struct intel_encoder *encoder;
9972
9973 list_for_each_entry(encoder,
9974 &dev->mode_config.encoder_list, base.head) {
9975 if (encoder->new_crtc != crtc)
9976 continue;
9977
9978 if (!check_single_encoder_cloning(crtc, encoder))
9979 return false;
9980 }
9981
9982 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009983}
9984
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009985static struct intel_crtc_config *
9986intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009987 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009988 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009989{
9990 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009991 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009992 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009993 int plane_bpp, ret = -EINVAL;
9994 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009995
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009996 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009997 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9998 return ERR_PTR(-EINVAL);
9999 }
10000
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010001 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10002 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010003 return ERR_PTR(-ENOMEM);
10004
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010005 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10006 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010007
Daniel Vettere143a212013-07-04 12:01:15 +020010008 pipe_config->cpu_transcoder =
10009 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010010 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010011
Imre Deak2960bc92013-07-30 13:36:32 +030010012 /*
10013 * Sanitize sync polarity flags based on requested ones. If neither
10014 * positive or negative polarity is requested, treat this as meaning
10015 * negative polarity.
10016 */
10017 if (!(pipe_config->adjusted_mode.flags &
10018 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10019 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10020
10021 if (!(pipe_config->adjusted_mode.flags &
10022 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10023 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10024
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010025 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10026 * plane pixel format and any sink constraints into account. Returns the
10027 * source plane bpp so that dithering can be selected on mismatches
10028 * after encoders and crtc also have had their say. */
10029 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10030 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010031 if (plane_bpp < 0)
10032 goto fail;
10033
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010034 /*
10035 * Determine the real pipe dimensions. Note that stereo modes can
10036 * increase the actual pipe size due to the frame doubling and
10037 * insertion of additional space for blanks between the frame. This
10038 * is stored in the crtc timings. We use the requested mode to do this
10039 * computation to clearly distinguish it from the adjusted mode, which
10040 * can be changed by the connectors in the below retry loop.
10041 */
10042 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10043 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10044 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10045
Daniel Vettere29c22c2013-02-21 00:00:16 +010010046encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010047 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010048 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010049 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010050
Daniel Vetter135c81b2013-07-21 21:37:09 +020010051 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010052 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010053
Daniel Vetter7758a112012-07-08 19:40:39 +020010054 /* Pass our mode to the connectors and the CRTC to give them a chance to
10055 * adjust it according to limitations or connector properties, and also
10056 * a chance to reject the mode entirely.
10057 */
10058 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10059 base.head) {
10060
10061 if (&encoder->new_crtc->base != crtc)
10062 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010063
Daniel Vetterefea6e82013-07-21 21:36:59 +020010064 if (!(encoder->compute_config(encoder, pipe_config))) {
10065 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010066 goto fail;
10067 }
10068 }
10069
Daniel Vetterff9a6752013-06-01 17:16:21 +020010070 /* Set default port clock if not overwritten by the encoder. Needs to be
10071 * done afterwards in case the encoder adjusts the mode. */
10072 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010073 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10074 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010075
Daniel Vettera43f6e02013-06-07 23:10:32 +020010076 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010077 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010078 DRM_DEBUG_KMS("CRTC fixup failed\n");
10079 goto fail;
10080 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010081
10082 if (ret == RETRY) {
10083 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10084 ret = -EINVAL;
10085 goto fail;
10086 }
10087
10088 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10089 retry = false;
10090 goto encoder_retry;
10091 }
10092
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010093 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10094 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10095 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10096
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010097 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010098fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010099 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010100 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010101}
10102
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010103/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10104 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10105static void
10106intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10107 unsigned *prepare_pipes, unsigned *disable_pipes)
10108{
10109 struct intel_crtc *intel_crtc;
10110 struct drm_device *dev = crtc->dev;
10111 struct intel_encoder *encoder;
10112 struct intel_connector *connector;
10113 struct drm_crtc *tmp_crtc;
10114
10115 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10116
10117 /* Check which crtcs have changed outputs connected to them, these need
10118 * to be part of the prepare_pipes mask. We don't (yet) support global
10119 * modeset across multiple crtcs, so modeset_pipes will only have one
10120 * bit set at most. */
10121 list_for_each_entry(connector, &dev->mode_config.connector_list,
10122 base.head) {
10123 if (connector->base.encoder == &connector->new_encoder->base)
10124 continue;
10125
10126 if (connector->base.encoder) {
10127 tmp_crtc = connector->base.encoder->crtc;
10128
10129 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10130 }
10131
10132 if (connector->new_encoder)
10133 *prepare_pipes |=
10134 1 << connector->new_encoder->new_crtc->pipe;
10135 }
10136
10137 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10138 base.head) {
10139 if (encoder->base.crtc == &encoder->new_crtc->base)
10140 continue;
10141
10142 if (encoder->base.crtc) {
10143 tmp_crtc = encoder->base.crtc;
10144
10145 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10146 }
10147
10148 if (encoder->new_crtc)
10149 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10150 }
10151
Ville Syrjälä76688512014-01-10 11:28:06 +020010152 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010153 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010154 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010155 continue;
10156
Ville Syrjälä76688512014-01-10 11:28:06 +020010157 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010158 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010159 else
10160 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010161 }
10162
10163
10164 /* set_mode is also used to update properties on life display pipes. */
10165 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010166 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010167 *prepare_pipes |= 1 << intel_crtc->pipe;
10168
Daniel Vetterb6c51642013-04-12 18:48:43 +020010169 /*
10170 * For simplicity do a full modeset on any pipe where the output routing
10171 * changed. We could be more clever, but that would require us to be
10172 * more careful with calling the relevant encoder->mode_set functions.
10173 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010174 if (*prepare_pipes)
10175 *modeset_pipes = *prepare_pipes;
10176
10177 /* ... and mask these out. */
10178 *modeset_pipes &= ~(*disable_pipes);
10179 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010180
10181 /*
10182 * HACK: We don't (yet) fully support global modesets. intel_set_config
10183 * obies this rule, but the modeset restore mode of
10184 * intel_modeset_setup_hw_state does not.
10185 */
10186 *modeset_pipes &= 1 << intel_crtc->pipe;
10187 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010188
10189 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10190 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010191}
10192
Daniel Vetterea9d7582012-07-10 10:42:52 +020010193static bool intel_crtc_in_use(struct drm_crtc *crtc)
10194{
10195 struct drm_encoder *encoder;
10196 struct drm_device *dev = crtc->dev;
10197
10198 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10199 if (encoder->crtc == crtc)
10200 return true;
10201
10202 return false;
10203}
10204
10205static void
10206intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10207{
10208 struct intel_encoder *intel_encoder;
10209 struct intel_crtc *intel_crtc;
10210 struct drm_connector *connector;
10211
10212 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10213 base.head) {
10214 if (!intel_encoder->base.crtc)
10215 continue;
10216
10217 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10218
10219 if (prepare_pipes & (1 << intel_crtc->pipe))
10220 intel_encoder->connectors_active = false;
10221 }
10222
10223 intel_modeset_commit_output_state(dev);
10224
Ville Syrjälä76688512014-01-10 11:28:06 +020010225 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010226 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010227 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010228 WARN_ON(intel_crtc->new_config &&
10229 intel_crtc->new_config != &intel_crtc->config);
10230 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010231 }
10232
10233 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10234 if (!connector->encoder || !connector->encoder->crtc)
10235 continue;
10236
10237 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10238
10239 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010240 struct drm_property *dpms_property =
10241 dev->mode_config.dpms_property;
10242
Daniel Vetterea9d7582012-07-10 10:42:52 +020010243 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010244 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010245 dpms_property,
10246 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010247
10248 intel_encoder = to_intel_encoder(connector->encoder);
10249 intel_encoder->connectors_active = true;
10250 }
10251 }
10252
10253}
10254
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010255static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010256{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010257 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010258
10259 if (clock1 == clock2)
10260 return true;
10261
10262 if (!clock1 || !clock2)
10263 return false;
10264
10265 diff = abs(clock1 - clock2);
10266
10267 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10268 return true;
10269
10270 return false;
10271}
10272
Daniel Vetter25c5b262012-07-08 22:08:04 +020010273#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10274 list_for_each_entry((intel_crtc), \
10275 &(dev)->mode_config.crtc_list, \
10276 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010277 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010278
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010279static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010280intel_pipe_config_compare(struct drm_device *dev,
10281 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010282 struct intel_crtc_config *pipe_config)
10283{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010284#define PIPE_CONF_CHECK_X(name) \
10285 if (current_config->name != pipe_config->name) { \
10286 DRM_ERROR("mismatch in " #name " " \
10287 "(expected 0x%08x, found 0x%08x)\n", \
10288 current_config->name, \
10289 pipe_config->name); \
10290 return false; \
10291 }
10292
Daniel Vetter08a24032013-04-19 11:25:34 +020010293#define PIPE_CONF_CHECK_I(name) \
10294 if (current_config->name != pipe_config->name) { \
10295 DRM_ERROR("mismatch in " #name " " \
10296 "(expected %i, found %i)\n", \
10297 current_config->name, \
10298 pipe_config->name); \
10299 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010300 }
10301
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010302#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10303 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010304 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010305 "(expected %i, found %i)\n", \
10306 current_config->name & (mask), \
10307 pipe_config->name & (mask)); \
10308 return false; \
10309 }
10310
Ville Syrjälä5e550652013-09-06 23:29:07 +030010311#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10312 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10313 DRM_ERROR("mismatch in " #name " " \
10314 "(expected %i, found %i)\n", \
10315 current_config->name, \
10316 pipe_config->name); \
10317 return false; \
10318 }
10319
Daniel Vetterbb760062013-06-06 14:55:52 +020010320#define PIPE_CONF_QUIRK(quirk) \
10321 ((current_config->quirks | pipe_config->quirks) & (quirk))
10322
Daniel Vettereccb1402013-05-22 00:50:22 +020010323 PIPE_CONF_CHECK_I(cpu_transcoder);
10324
Daniel Vetter08a24032013-04-19 11:25:34 +020010325 PIPE_CONF_CHECK_I(has_pch_encoder);
10326 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010327 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10328 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10329 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10330 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10331 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010332
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010333 PIPE_CONF_CHECK_I(has_dp_encoder);
10334 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10335 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10336 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10337 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10338 PIPE_CONF_CHECK_I(dp_m_n.tu);
10339
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010340 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10341 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10342 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10343 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10344 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10345 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10346
10347 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10348 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10353
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010354 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010355 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010356 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10357 IS_VALLEYVIEW(dev))
10358 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010359
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010360 PIPE_CONF_CHECK_I(has_audio);
10361
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010362 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10363 DRM_MODE_FLAG_INTERLACE);
10364
Daniel Vetterbb760062013-06-06 14:55:52 +020010365 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10366 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10367 DRM_MODE_FLAG_PHSYNC);
10368 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10369 DRM_MODE_FLAG_NHSYNC);
10370 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10371 DRM_MODE_FLAG_PVSYNC);
10372 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10373 DRM_MODE_FLAG_NVSYNC);
10374 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010375
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010376 PIPE_CONF_CHECK_I(pipe_src_w);
10377 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010378
Daniel Vetter99535992014-04-13 12:00:33 +020010379 /*
10380 * FIXME: BIOS likes to set up a cloned config with lvds+external
10381 * screen. Since we don't yet re-compute the pipe config when moving
10382 * just the lvds port away to another pipe the sw tracking won't match.
10383 *
10384 * Proper atomic modesets with recomputed global state will fix this.
10385 * Until then just don't check gmch state for inherited modes.
10386 */
10387 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10388 PIPE_CONF_CHECK_I(gmch_pfit.control);
10389 /* pfit ratios are autocomputed by the hw on gen4+ */
10390 if (INTEL_INFO(dev)->gen < 4)
10391 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10392 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10393 }
10394
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010395 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10396 if (current_config->pch_pfit.enabled) {
10397 PIPE_CONF_CHECK_I(pch_pfit.pos);
10398 PIPE_CONF_CHECK_I(pch_pfit.size);
10399 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010400
Jesse Barnese59150d2014-01-07 13:30:45 -080010401 /* BDW+ don't expose a synchronous way to read the state */
10402 if (IS_HASWELL(dev))
10403 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010404
Ville Syrjälä282740f2013-09-04 18:30:03 +030010405 PIPE_CONF_CHECK_I(double_wide);
10406
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010407 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010408 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010409 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010410 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10411 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010412
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010413 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10414 PIPE_CONF_CHECK_I(pipe_bpp);
10415
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010416 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10417 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010418
Daniel Vetter66e985c2013-06-05 13:34:20 +020010419#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010420#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010421#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010422#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010423#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010424
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010425 return true;
10426}
10427
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010428static void
10429check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010430{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010431 struct intel_connector *connector;
10432
10433 list_for_each_entry(connector, &dev->mode_config.connector_list,
10434 base.head) {
10435 /* This also checks the encoder/connector hw state with the
10436 * ->get_hw_state callbacks. */
10437 intel_connector_check_state(connector);
10438
10439 WARN(&connector->new_encoder->base != connector->base.encoder,
10440 "connector's staged encoder doesn't match current encoder\n");
10441 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010442}
10443
10444static void
10445check_encoder_state(struct drm_device *dev)
10446{
10447 struct intel_encoder *encoder;
10448 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010449
10450 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10451 base.head) {
10452 bool enabled = false;
10453 bool active = false;
10454 enum pipe pipe, tracked_pipe;
10455
10456 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10457 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010458 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010459
10460 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10461 "encoder's stage crtc doesn't match current crtc\n");
10462 WARN(encoder->connectors_active && !encoder->base.crtc,
10463 "encoder's active_connectors set, but no crtc\n");
10464
10465 list_for_each_entry(connector, &dev->mode_config.connector_list,
10466 base.head) {
10467 if (connector->base.encoder != &encoder->base)
10468 continue;
10469 enabled = true;
10470 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10471 active = true;
10472 }
10473 WARN(!!encoder->base.crtc != enabled,
10474 "encoder's enabled state mismatch "
10475 "(expected %i, found %i)\n",
10476 !!encoder->base.crtc, enabled);
10477 WARN(active && !encoder->base.crtc,
10478 "active encoder with no crtc\n");
10479
10480 WARN(encoder->connectors_active != active,
10481 "encoder's computed active state doesn't match tracked active state "
10482 "(expected %i, found %i)\n", active, encoder->connectors_active);
10483
10484 active = encoder->get_hw_state(encoder, &pipe);
10485 WARN(active != encoder->connectors_active,
10486 "encoder's hw state doesn't match sw tracking "
10487 "(expected %i, found %i)\n",
10488 encoder->connectors_active, active);
10489
10490 if (!encoder->base.crtc)
10491 continue;
10492
10493 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10494 WARN(active && pipe != tracked_pipe,
10495 "active encoder's pipe doesn't match"
10496 "(expected %i, found %i)\n",
10497 tracked_pipe, pipe);
10498
10499 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010500}
10501
10502static void
10503check_crtc_state(struct drm_device *dev)
10504{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010506 struct intel_crtc *crtc;
10507 struct intel_encoder *encoder;
10508 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010509
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010510 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010511 bool enabled = false;
10512 bool active = false;
10513
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010514 memset(&pipe_config, 0, sizeof(pipe_config));
10515
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010516 DRM_DEBUG_KMS("[CRTC:%d]\n",
10517 crtc->base.base.id);
10518
10519 WARN(crtc->active && !crtc->base.enabled,
10520 "active crtc, but not enabled in sw tracking\n");
10521
10522 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10523 base.head) {
10524 if (encoder->base.crtc != &crtc->base)
10525 continue;
10526 enabled = true;
10527 if (encoder->connectors_active)
10528 active = true;
10529 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010530
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010531 WARN(active != crtc->active,
10532 "crtc's computed active state doesn't match tracked active state "
10533 "(expected %i, found %i)\n", active, crtc->active);
10534 WARN(enabled != crtc->base.enabled,
10535 "crtc's computed enabled state doesn't match tracked enabled state "
10536 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010538 active = dev_priv->display.get_pipe_config(crtc,
10539 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010540
10541 /* hw state is inconsistent with the pipe A quirk */
10542 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10543 active = crtc->active;
10544
Daniel Vetter6c49f242013-06-06 12:45:25 +020010545 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10546 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010547 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010548 if (encoder->base.crtc != &crtc->base)
10549 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010550 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010551 encoder->get_config(encoder, &pipe_config);
10552 }
10553
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010554 WARN(crtc->active != active,
10555 "crtc active state doesn't match with hw state "
10556 "(expected %i, found %i)\n", crtc->active, active);
10557
Daniel Vetterc0b03412013-05-28 12:05:54 +020010558 if (active &&
10559 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10560 WARN(1, "pipe state doesn't match!\n");
10561 intel_dump_pipe_config(crtc, &pipe_config,
10562 "[hw state]");
10563 intel_dump_pipe_config(crtc, &crtc->config,
10564 "[sw state]");
10565 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010566 }
10567}
10568
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010569static void
10570check_shared_dpll_state(struct drm_device *dev)
10571{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010572 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010573 struct intel_crtc *crtc;
10574 struct intel_dpll_hw_state dpll_hw_state;
10575 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010576
10577 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10578 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10579 int enabled_crtcs = 0, active_crtcs = 0;
10580 bool active;
10581
10582 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10583
10584 DRM_DEBUG_KMS("%s\n", pll->name);
10585
10586 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10587
10588 WARN(pll->active > pll->refcount,
10589 "more active pll users than references: %i vs %i\n",
10590 pll->active, pll->refcount);
10591 WARN(pll->active && !pll->on,
10592 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010593 WARN(pll->on && !pll->active,
10594 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010595 WARN(pll->on != active,
10596 "pll on state mismatch (expected %i, found %i)\n",
10597 pll->on, active);
10598
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010599 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010600 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10601 enabled_crtcs++;
10602 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10603 active_crtcs++;
10604 }
10605 WARN(pll->active != active_crtcs,
10606 "pll active crtcs mismatch (expected %i, found %i)\n",
10607 pll->active, active_crtcs);
10608 WARN(pll->refcount != enabled_crtcs,
10609 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10610 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010611
10612 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10613 sizeof(dpll_hw_state)),
10614 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010615 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010616}
10617
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010618void
10619intel_modeset_check_state(struct drm_device *dev)
10620{
10621 check_connector_state(dev);
10622 check_encoder_state(dev);
10623 check_crtc_state(dev);
10624 check_shared_dpll_state(dev);
10625}
10626
Ville Syrjälä18442d02013-09-13 16:00:08 +030010627void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10628 int dotclock)
10629{
10630 /*
10631 * FDI already provided one idea for the dotclock.
10632 * Yell if the encoder disagrees.
10633 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010634 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010635 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010636 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010637}
10638
Ville Syrjälä80715b22014-05-15 20:23:23 +030010639static void update_scanline_offset(struct intel_crtc *crtc)
10640{
10641 struct drm_device *dev = crtc->base.dev;
10642
10643 /*
10644 * The scanline counter increments at the leading edge of hsync.
10645 *
10646 * On most platforms it starts counting from vtotal-1 on the
10647 * first active line. That means the scanline counter value is
10648 * always one less than what we would expect. Ie. just after
10649 * start of vblank, which also occurs at start of hsync (on the
10650 * last active line), the scanline counter will read vblank_start-1.
10651 *
10652 * On gen2 the scanline counter starts counting from 1 instead
10653 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10654 * to keep the value positive), instead of adding one.
10655 *
10656 * On HSW+ the behaviour of the scanline counter depends on the output
10657 * type. For DP ports it behaves like most other platforms, but on HDMI
10658 * there's an extra 1 line difference. So we need to add two instead of
10659 * one to the value.
10660 */
10661 if (IS_GEN2(dev)) {
10662 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10663 int vtotal;
10664
10665 vtotal = mode->crtc_vtotal;
10666 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10667 vtotal /= 2;
10668
10669 crtc->scanline_offset = vtotal - 1;
10670 } else if (HAS_DDI(dev) &&
10671 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10672 crtc->scanline_offset = 2;
10673 } else
10674 crtc->scanline_offset = 1;
10675}
10676
Daniel Vetterf30da182013-04-11 20:22:50 +020010677static int __intel_set_mode(struct drm_crtc *crtc,
10678 struct drm_display_mode *mode,
10679 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010680{
10681 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010682 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010683 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010684 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010685 struct intel_crtc *intel_crtc;
10686 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010687 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010688
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010689 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010690 if (!saved_mode)
10691 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010692
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010693 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010694 &prepare_pipes, &disable_pipes);
10695
Tim Gardner3ac18232012-12-07 07:54:26 -070010696 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010697
Daniel Vetter25c5b262012-07-08 22:08:04 +020010698 /* Hack: Because we don't (yet) support global modeset on multiple
10699 * crtcs, we don't keep track of the new mode for more than one crtc.
10700 * Hence simply check whether any bit is set in modeset_pipes in all the
10701 * pieces of code that are not yet converted to deal with mutliple crtcs
10702 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010703 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010704 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010705 if (IS_ERR(pipe_config)) {
10706 ret = PTR_ERR(pipe_config);
10707 pipe_config = NULL;
10708
Tim Gardner3ac18232012-12-07 07:54:26 -070010709 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010710 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010711 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10712 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010713 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010714 }
10715
Jesse Barnes30a970c2013-11-04 13:48:12 -080010716 /*
10717 * See if the config requires any additional preparation, e.g.
10718 * to adjust global state with pipes off. We need to do this
10719 * here so we can get the modeset_pipe updated config for the new
10720 * mode set on this crtc. For other crtcs we need to use the
10721 * adjusted_mode bits in the crtc directly.
10722 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010723 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010724 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010725
Ville Syrjäläc164f832013-11-05 22:34:12 +020010726 /* may have added more to prepare_pipes than we should */
10727 prepare_pipes &= ~disable_pipes;
10728 }
10729
Daniel Vetter460da9162013-03-27 00:44:51 +010010730 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10731 intel_crtc_disable(&intel_crtc->base);
10732
Daniel Vetterea9d7582012-07-10 10:42:52 +020010733 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10734 if (intel_crtc->base.enabled)
10735 dev_priv->display.crtc_disable(&intel_crtc->base);
10736 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010737
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010738 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10739 * to set it here already despite that we pass it down the callchain.
10740 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010741 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010742 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010743 /* mode_set/enable/disable functions rely on a correct pipe
10744 * config. */
10745 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010746 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010747
10748 /*
10749 * Calculate and store various constants which
10750 * are later needed by vblank and swap-completion
10751 * timestamping. They are derived from true hwmode.
10752 */
10753 drm_calc_timestamping_constants(crtc,
10754 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010755 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010756
Daniel Vetterea9d7582012-07-10 10:42:52 +020010757 /* Only after disabling all output pipelines that will be changed can we
10758 * update the the output configuration. */
10759 intel_modeset_update_state(dev, prepare_pipes);
10760
Daniel Vetter47fab732012-10-26 10:58:18 +020010761 if (dev_priv->display.modeset_global_resources)
10762 dev_priv->display.modeset_global_resources(dev);
10763
Daniel Vettera6778b32012-07-02 09:56:42 +020010764 /* Set up the DPLL and any encoders state that needs to adjust or depend
10765 * on the DPLL.
10766 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010767 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Daniel Vetter4c107942014-04-24 23:55:05 +020010768 struct drm_framebuffer *old_fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010769 struct drm_i915_gem_object *old_obj = NULL;
10770 struct drm_i915_gem_object *obj =
10771 to_intel_framebuffer(fb)->obj;
Daniel Vetter4c107942014-04-24 23:55:05 +020010772
10773 mutex_lock(&dev->struct_mutex);
10774 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010775 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010776 NULL);
10777 if (ret != 0) {
10778 DRM_ERROR("pin & fence failed\n");
10779 mutex_unlock(&dev->struct_mutex);
10780 goto done;
10781 }
10782 old_fb = crtc->primary->fb;
Daniel Vettera071fa02014-06-18 23:28:09 +020010783 if (old_fb) {
10784 old_obj = to_intel_framebuffer(old_fb)->obj;
10785 intel_unpin_fb_obj(old_obj);
10786 }
10787 i915_gem_track_fb(old_obj, obj,
10788 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010789 mutex_unlock(&dev->struct_mutex);
10790
10791 crtc->primary->fb = fb;
10792 crtc->x = x;
10793 crtc->y = y;
10794
Daniel Vetter4271b752014-04-24 23:55:00 +020010795 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10796 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010797 if (ret)
10798 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010799 }
10800
10801 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010802 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10803 update_scanline_offset(intel_crtc);
10804
Daniel Vetter25c5b262012-07-08 22:08:04 +020010805 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010806 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010807
Daniel Vettera6778b32012-07-02 09:56:42 +020010808 /* FIXME: add subpixel order */
10809done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010810 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010811 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010812
Tim Gardner3ac18232012-12-07 07:54:26 -070010813out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010814 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010815 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010816 return ret;
10817}
10818
Damien Lespiaue7457a92013-08-08 22:28:59 +010010819static int intel_set_mode(struct drm_crtc *crtc,
10820 struct drm_display_mode *mode,
10821 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010822{
10823 int ret;
10824
10825 ret = __intel_set_mode(crtc, mode, x, y, fb);
10826
10827 if (ret == 0)
10828 intel_modeset_check_state(crtc->dev);
10829
10830 return ret;
10831}
10832
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010833void intel_crtc_restore_mode(struct drm_crtc *crtc)
10834{
Matt Roperf4510a22014-04-01 15:22:40 -070010835 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010836}
10837
Daniel Vetter25c5b262012-07-08 22:08:04 +020010838#undef for_each_intel_crtc_masked
10839
Daniel Vetterd9e55602012-07-04 22:16:09 +020010840static void intel_set_config_free(struct intel_set_config *config)
10841{
10842 if (!config)
10843 return;
10844
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010845 kfree(config->save_connector_encoders);
10846 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010847 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010848 kfree(config);
10849}
10850
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010851static int intel_set_config_save_state(struct drm_device *dev,
10852 struct intel_set_config *config)
10853{
Ville Syrjälä76688512014-01-10 11:28:06 +020010854 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010855 struct drm_encoder *encoder;
10856 struct drm_connector *connector;
10857 int count;
10858
Ville Syrjälä76688512014-01-10 11:28:06 +020010859 config->save_crtc_enabled =
10860 kcalloc(dev->mode_config.num_crtc,
10861 sizeof(bool), GFP_KERNEL);
10862 if (!config->save_crtc_enabled)
10863 return -ENOMEM;
10864
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010865 config->save_encoder_crtcs =
10866 kcalloc(dev->mode_config.num_encoder,
10867 sizeof(struct drm_crtc *), GFP_KERNEL);
10868 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010869 return -ENOMEM;
10870
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010871 config->save_connector_encoders =
10872 kcalloc(dev->mode_config.num_connector,
10873 sizeof(struct drm_encoder *), GFP_KERNEL);
10874 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010875 return -ENOMEM;
10876
10877 /* Copy data. Note that driver private data is not affected.
10878 * Should anything bad happen only the expected state is
10879 * restored, not the drivers personal bookkeeping.
10880 */
10881 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010882 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010883 config->save_crtc_enabled[count++] = crtc->enabled;
10884 }
10885
10886 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010887 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010888 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010889 }
10890
10891 count = 0;
10892 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010893 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010894 }
10895
10896 return 0;
10897}
10898
10899static void intel_set_config_restore_state(struct drm_device *dev,
10900 struct intel_set_config *config)
10901{
Ville Syrjälä76688512014-01-10 11:28:06 +020010902 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010903 struct intel_encoder *encoder;
10904 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010905 int count;
10906
10907 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010908 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010909 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010910
10911 if (crtc->new_enabled)
10912 crtc->new_config = &crtc->config;
10913 else
10914 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010915 }
10916
10917 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010918 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10919 encoder->new_crtc =
10920 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010921 }
10922
10923 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010924 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10925 connector->new_encoder =
10926 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010927 }
10928}
10929
Imre Deake3de42b2013-05-03 19:44:07 +020010930static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010931is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010932{
10933 int i;
10934
Chris Wilson2e57f472013-07-17 12:14:40 +010010935 if (set->num_connectors == 0)
10936 return false;
10937
10938 if (WARN_ON(set->connectors == NULL))
10939 return false;
10940
10941 for (i = 0; i < set->num_connectors; i++)
10942 if (set->connectors[i]->encoder &&
10943 set->connectors[i]->encoder->crtc == set->crtc &&
10944 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010945 return true;
10946
10947 return false;
10948}
10949
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010950static void
10951intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10952 struct intel_set_config *config)
10953{
10954
10955 /* We should be able to check here if the fb has the same properties
10956 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010957 if (is_crtc_connector_off(set)) {
10958 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010959 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010960 /*
10961 * If we have no fb, we can only flip as long as the crtc is
10962 * active, otherwise we need a full mode set. The crtc may
10963 * be active if we've only disabled the primary plane, or
10964 * in fastboot situations.
10965 */
Matt Roperf4510a22014-04-01 15:22:40 -070010966 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010967 struct intel_crtc *intel_crtc =
10968 to_intel_crtc(set->crtc);
10969
Matt Roper3b150f02014-05-29 08:06:53 -070010970 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010971 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10972 config->fb_changed = true;
10973 } else {
10974 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10975 config->mode_changed = true;
10976 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010977 } else if (set->fb == NULL) {
10978 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010979 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010980 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010981 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010982 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010983 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010984 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010985 }
10986
Daniel Vetter835c5872012-07-10 18:11:08 +020010987 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010988 config->fb_changed = true;
10989
10990 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10991 DRM_DEBUG_KMS("modes are different, full mode set\n");
10992 drm_mode_debug_printmodeline(&set->crtc->mode);
10993 drm_mode_debug_printmodeline(set->mode);
10994 config->mode_changed = true;
10995 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010996
10997 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10998 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010999}
11000
Daniel Vetter2e431052012-07-04 22:42:15 +020011001static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011002intel_modeset_stage_output_state(struct drm_device *dev,
11003 struct drm_mode_set *set,
11004 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011005{
Daniel Vetter9a935852012-07-05 22:34:27 +020011006 struct intel_connector *connector;
11007 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011008 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011009 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011010
Damien Lespiau9abdda72013-02-13 13:29:23 +000011011 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011012 * of connectors. For paranoia, double-check this. */
11013 WARN_ON(!set->fb && (set->num_connectors != 0));
11014 WARN_ON(set->fb && (set->num_connectors == 0));
11015
Daniel Vetter9a935852012-07-05 22:34:27 +020011016 list_for_each_entry(connector, &dev->mode_config.connector_list,
11017 base.head) {
11018 /* Otherwise traverse passed in connector list and get encoders
11019 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011020 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011021 if (set->connectors[ro] == &connector->base) {
11022 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011023 break;
11024 }
11025 }
11026
Daniel Vetter9a935852012-07-05 22:34:27 +020011027 /* If we disable the crtc, disable all its connectors. Also, if
11028 * the connector is on the changing crtc but not on the new
11029 * connector list, disable it. */
11030 if ((!set->fb || ro == set->num_connectors) &&
11031 connector->base.encoder &&
11032 connector->base.encoder->crtc == set->crtc) {
11033 connector->new_encoder = NULL;
11034
11035 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11036 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011037 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011038 }
11039
11040
11041 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011042 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011043 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011044 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011045 }
11046 /* connector->new_encoder is now updated for all connectors. */
11047
11048 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011049 list_for_each_entry(connector, &dev->mode_config.connector_list,
11050 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011051 struct drm_crtc *new_crtc;
11052
Daniel Vetter9a935852012-07-05 22:34:27 +020011053 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011054 continue;
11055
Daniel Vetter9a935852012-07-05 22:34:27 +020011056 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011057
11058 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011059 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011060 new_crtc = set->crtc;
11061 }
11062
11063 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011064 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11065 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011066 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011067 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011068 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11069
11070 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11071 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011072 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011073 new_crtc->base.id);
11074 }
11075
11076 /* Check for any encoders that needs to be disabled. */
11077 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11078 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011079 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011080 list_for_each_entry(connector,
11081 &dev->mode_config.connector_list,
11082 base.head) {
11083 if (connector->new_encoder == encoder) {
11084 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011085 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011086 }
11087 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011088
11089 if (num_connectors == 0)
11090 encoder->new_crtc = NULL;
11091 else if (num_connectors > 1)
11092 return -EINVAL;
11093
Daniel Vetter9a935852012-07-05 22:34:27 +020011094 /* Only now check for crtc changes so we don't miss encoders
11095 * that will be disabled. */
11096 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011097 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011098 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011099 }
11100 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011101 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011102
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011103 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011104 crtc->new_enabled = false;
11105
11106 list_for_each_entry(encoder,
11107 &dev->mode_config.encoder_list,
11108 base.head) {
11109 if (encoder->new_crtc == crtc) {
11110 crtc->new_enabled = true;
11111 break;
11112 }
11113 }
11114
11115 if (crtc->new_enabled != crtc->base.enabled) {
11116 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11117 crtc->new_enabled ? "en" : "dis");
11118 config->mode_changed = true;
11119 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011120
11121 if (crtc->new_enabled)
11122 crtc->new_config = &crtc->config;
11123 else
11124 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011125 }
11126
Daniel Vetter2e431052012-07-04 22:42:15 +020011127 return 0;
11128}
11129
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011130static void disable_crtc_nofb(struct intel_crtc *crtc)
11131{
11132 struct drm_device *dev = crtc->base.dev;
11133 struct intel_encoder *encoder;
11134 struct intel_connector *connector;
11135
11136 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11137 pipe_name(crtc->pipe));
11138
11139 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11140 if (connector->new_encoder &&
11141 connector->new_encoder->new_crtc == crtc)
11142 connector->new_encoder = NULL;
11143 }
11144
11145 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11146 if (encoder->new_crtc == crtc)
11147 encoder->new_crtc = NULL;
11148 }
11149
11150 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011151 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011152}
11153
Daniel Vetter2e431052012-07-04 22:42:15 +020011154static int intel_crtc_set_config(struct drm_mode_set *set)
11155{
11156 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011157 struct drm_mode_set save_set;
11158 struct intel_set_config *config;
11159 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011160
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011161 BUG_ON(!set);
11162 BUG_ON(!set->crtc);
11163 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011164
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011165 /* Enforce sane interface api - has been abused by the fb helper. */
11166 BUG_ON(!set->mode && set->fb);
11167 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011168
Daniel Vetter2e431052012-07-04 22:42:15 +020011169 if (set->fb) {
11170 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11171 set->crtc->base.id, set->fb->base.id,
11172 (int)set->num_connectors, set->x, set->y);
11173 } else {
11174 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011175 }
11176
11177 dev = set->crtc->dev;
11178
11179 ret = -ENOMEM;
11180 config = kzalloc(sizeof(*config), GFP_KERNEL);
11181 if (!config)
11182 goto out_config;
11183
11184 ret = intel_set_config_save_state(dev, config);
11185 if (ret)
11186 goto out_config;
11187
11188 save_set.crtc = set->crtc;
11189 save_set.mode = &set->crtc->mode;
11190 save_set.x = set->crtc->x;
11191 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011192 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011193
11194 /* Compute whether we need a full modeset, only an fb base update or no
11195 * change at all. In the future we might also check whether only the
11196 * mode changed, e.g. for LVDS where we only change the panel fitter in
11197 * such cases. */
11198 intel_set_config_compute_mode_changes(set, config);
11199
Daniel Vetter9a935852012-07-05 22:34:27 +020011200 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011201 if (ret)
11202 goto fail;
11203
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011204 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011205 ret = intel_set_mode(set->crtc, set->mode,
11206 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011207 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011208 struct drm_i915_private *dev_priv = dev->dev_private;
11209 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11210
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011211 intel_crtc_wait_for_pending_flips(set->crtc);
11212
Daniel Vetter4f660f42012-07-02 09:47:37 +020011213 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011214 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011215
11216 /*
11217 * We need to make sure the primary plane is re-enabled if it
11218 * has previously been turned off.
11219 */
11220 if (!intel_crtc->primary_enabled && ret == 0) {
11221 WARN_ON(!intel_crtc->active);
11222 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11223 intel_crtc->pipe);
11224 }
11225
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011226 /*
11227 * In the fastboot case this may be our only check of the
11228 * state after boot. It would be better to only do it on
11229 * the first update, but we don't have a nice way of doing that
11230 * (and really, set_config isn't used much for high freq page
11231 * flipping, so increasing its cost here shouldn't be a big
11232 * deal).
11233 */
Jani Nikulad330a952014-01-21 11:24:25 +020011234 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011235 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011236 }
11237
Chris Wilson2d05eae2013-05-03 17:36:25 +010011238 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011239 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11240 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011241fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011242 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011243
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011244 /*
11245 * HACK: if the pipe was on, but we didn't have a framebuffer,
11246 * force the pipe off to avoid oopsing in the modeset code
11247 * due to fb==NULL. This should only happen during boot since
11248 * we don't yet reconstruct the FB from the hardware state.
11249 */
11250 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11251 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11252
Chris Wilson2d05eae2013-05-03 17:36:25 +010011253 /* Try to restore the config */
11254 if (config->mode_changed &&
11255 intel_set_mode(save_set.crtc, save_set.mode,
11256 save_set.x, save_set.y, save_set.fb))
11257 DRM_ERROR("failed to restore config after modeset failure\n");
11258 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011259
Daniel Vetterd9e55602012-07-04 22:16:09 +020011260out_config:
11261 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011262 return ret;
11263}
11264
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011265static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011266 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011267 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011268 .destroy = intel_crtc_destroy,
11269 .page_flip = intel_crtc_page_flip,
11270};
11271
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011272static void intel_cpu_pll_init(struct drm_device *dev)
11273{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011274 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011275 intel_ddi_pll_init(dev);
11276}
11277
Daniel Vetter53589012013-06-05 13:34:16 +020011278static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11279 struct intel_shared_dpll *pll,
11280 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011281{
Daniel Vetter53589012013-06-05 13:34:16 +020011282 uint32_t val;
11283
11284 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011285 hw_state->dpll = val;
11286 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11287 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011288
11289 return val & DPLL_VCO_ENABLE;
11290}
11291
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011292static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11293 struct intel_shared_dpll *pll)
11294{
11295 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11296 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11297}
11298
Daniel Vettere7b903d2013-06-05 13:34:14 +020011299static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11300 struct intel_shared_dpll *pll)
11301{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011302 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011303 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011304
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011305 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11306
11307 /* Wait for the clocks to stabilize. */
11308 POSTING_READ(PCH_DPLL(pll->id));
11309 udelay(150);
11310
11311 /* The pixel multiplier can only be updated once the
11312 * DPLL is enabled and the clocks are stable.
11313 *
11314 * So write it again.
11315 */
11316 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11317 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011318 udelay(200);
11319}
11320
11321static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11322 struct intel_shared_dpll *pll)
11323{
11324 struct drm_device *dev = dev_priv->dev;
11325 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011326
11327 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011328 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011329 if (intel_crtc_to_shared_dpll(crtc) == pll)
11330 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11331 }
11332
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011333 I915_WRITE(PCH_DPLL(pll->id), 0);
11334 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011335 udelay(200);
11336}
11337
Daniel Vetter46edb022013-06-05 13:34:12 +020011338static char *ibx_pch_dpll_names[] = {
11339 "PCH DPLL A",
11340 "PCH DPLL B",
11341};
11342
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011343static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011344{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011345 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011346 int i;
11347
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011348 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011349
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011350 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011351 dev_priv->shared_dplls[i].id = i;
11352 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011353 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011354 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11355 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011356 dev_priv->shared_dplls[i].get_hw_state =
11357 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011358 }
11359}
11360
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011361static void intel_shared_dpll_init(struct drm_device *dev)
11362{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011363 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011364
11365 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
11366 ibx_pch_dpll_init(dev);
11367 else
11368 dev_priv->num_shared_dpll = 0;
11369
11370 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011371}
11372
Matt Roper465c1202014-05-29 08:06:54 -070011373static int
11374intel_primary_plane_disable(struct drm_plane *plane)
11375{
11376 struct drm_device *dev = plane->dev;
11377 struct drm_i915_private *dev_priv = dev->dev_private;
11378 struct intel_plane *intel_plane = to_intel_plane(plane);
11379 struct intel_crtc *intel_crtc;
11380
11381 if (!plane->fb)
11382 return 0;
11383
11384 BUG_ON(!plane->crtc);
11385
11386 intel_crtc = to_intel_crtc(plane->crtc);
11387
11388 /*
11389 * Even though we checked plane->fb above, it's still possible that
11390 * the primary plane has been implicitly disabled because the crtc
11391 * coordinates given weren't visible, or because we detected
11392 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11393 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11394 * In either case, we need to unpin the FB and let the fb pointer get
11395 * updated, but otherwise we don't need to touch the hardware.
11396 */
11397 if (!intel_crtc->primary_enabled)
11398 goto disable_unpin;
11399
11400 intel_crtc_wait_for_pending_flips(plane->crtc);
11401 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11402 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011403disable_unpin:
Daniel Vettera071fa02014-06-18 23:28:09 +020011404 i915_gem_track_fb(to_intel_framebuffer(plane->fb)->obj, NULL,
11405 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011406 intel_unpin_fb_obj(to_intel_framebuffer(plane->fb)->obj);
11407 plane->fb = NULL;
11408
11409 return 0;
11410}
11411
11412static int
11413intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11414 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11415 unsigned int crtc_w, unsigned int crtc_h,
11416 uint32_t src_x, uint32_t src_y,
11417 uint32_t src_w, uint32_t src_h)
11418{
11419 struct drm_device *dev = crtc->dev;
11420 struct drm_i915_private *dev_priv = dev->dev_private;
11421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11422 struct intel_plane *intel_plane = to_intel_plane(plane);
Daniel Vettera071fa02014-06-18 23:28:09 +020011423 struct drm_i915_gem_object *obj, *old_obj = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011424 struct drm_rect dest = {
11425 /* integer pixels */
11426 .x1 = crtc_x,
11427 .y1 = crtc_y,
11428 .x2 = crtc_x + crtc_w,
11429 .y2 = crtc_y + crtc_h,
11430 };
11431 struct drm_rect src = {
11432 /* 16.16 fixed point */
11433 .x1 = src_x,
11434 .y1 = src_y,
11435 .x2 = src_x + src_w,
11436 .y2 = src_y + src_h,
11437 };
11438 const struct drm_rect clip = {
11439 /* integer pixels */
11440 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11441 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11442 };
11443 bool visible;
11444 int ret;
11445
11446 ret = drm_plane_helper_check_update(plane, crtc, fb,
11447 &src, &dest, &clip,
11448 DRM_PLANE_HELPER_NO_SCALING,
11449 DRM_PLANE_HELPER_NO_SCALING,
11450 false, true, &visible);
11451
11452 if (ret)
11453 return ret;
11454
Daniel Vettera071fa02014-06-18 23:28:09 +020011455 if (plane->fb)
11456 old_obj = to_intel_framebuffer(plane->fb)->obj;
11457 obj = to_intel_framebuffer(fb)->obj;
11458
Matt Roper465c1202014-05-29 08:06:54 -070011459 /*
11460 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11461 * updating the fb pointer, and returning without touching the
11462 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11463 * turn on the display with all planes setup as desired.
11464 */
11465 if (!crtc->enabled) {
11466 /*
11467 * If we already called setplane while the crtc was disabled,
11468 * we may have an fb pinned; unpin it.
11469 */
11470 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011471 intel_unpin_fb_obj(old_obj);
11472
11473 i915_gem_track_fb(old_obj, obj,
11474 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011475
11476 /* Pin and return without programming hardware */
Daniel Vettera071fa02014-06-18 23:28:09 +020011477 return intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011478 }
11479
11480 intel_crtc_wait_for_pending_flips(crtc);
11481
11482 /*
11483 * If clipping results in a non-visible primary plane, we'll disable
11484 * the primary plane. Note that this is a bit different than what
11485 * happens if userspace explicitly disables the plane by passing fb=0
11486 * because plane->fb still gets set and pinned.
11487 */
11488 if (!visible) {
11489 /*
11490 * Try to pin the new fb first so that we can bail out if we
11491 * fail.
11492 */
11493 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011494 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070011495 if (ret)
11496 return ret;
11497 }
11498
Daniel Vettera071fa02014-06-18 23:28:09 +020011499 i915_gem_track_fb(old_obj, obj,
11500 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11501
Matt Roper465c1202014-05-29 08:06:54 -070011502 if (intel_crtc->primary_enabled)
11503 intel_disable_primary_hw_plane(dev_priv,
11504 intel_plane->plane,
11505 intel_plane->pipe);
11506
11507
11508 if (plane->fb != fb)
11509 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011510 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011511
11512 return 0;
11513 }
11514
11515 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11516 if (ret)
11517 return ret;
11518
11519 if (!intel_crtc->primary_enabled)
11520 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11521 intel_crtc->pipe);
11522
11523 return 0;
11524}
11525
Matt Roper3d7d6512014-06-10 08:28:13 -070011526/* Common destruction function for both primary and cursor planes */
11527static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011528{
11529 struct intel_plane *intel_plane = to_intel_plane(plane);
11530 drm_plane_cleanup(plane);
11531 kfree(intel_plane);
11532}
11533
11534static const struct drm_plane_funcs intel_primary_plane_funcs = {
11535 .update_plane = intel_primary_plane_setplane,
11536 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011537 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011538};
11539
11540static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11541 int pipe)
11542{
11543 struct intel_plane *primary;
11544 const uint32_t *intel_primary_formats;
11545 int num_formats;
11546
11547 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11548 if (primary == NULL)
11549 return NULL;
11550
11551 primary->can_scale = false;
11552 primary->max_downscale = 1;
11553 primary->pipe = pipe;
11554 primary->plane = pipe;
11555 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11556 primary->plane = !pipe;
11557
11558 if (INTEL_INFO(dev)->gen <= 3) {
11559 intel_primary_formats = intel_primary_formats_gen2;
11560 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11561 } else {
11562 intel_primary_formats = intel_primary_formats_gen4;
11563 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11564 }
11565
11566 drm_universal_plane_init(dev, &primary->base, 0,
11567 &intel_primary_plane_funcs,
11568 intel_primary_formats, num_formats,
11569 DRM_PLANE_TYPE_PRIMARY);
11570 return &primary->base;
11571}
11572
Matt Roper3d7d6512014-06-10 08:28:13 -070011573static int
11574intel_cursor_plane_disable(struct drm_plane *plane)
11575{
11576 if (!plane->fb)
11577 return 0;
11578
11579 BUG_ON(!plane->crtc);
11580
11581 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11582}
11583
11584static int
11585intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11586 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11587 unsigned int crtc_w, unsigned int crtc_h,
11588 uint32_t src_x, uint32_t src_y,
11589 uint32_t src_w, uint32_t src_h)
11590{
11591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11592 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11593 struct drm_i915_gem_object *obj = intel_fb->obj;
11594 struct drm_rect dest = {
11595 /* integer pixels */
11596 .x1 = crtc_x,
11597 .y1 = crtc_y,
11598 .x2 = crtc_x + crtc_w,
11599 .y2 = crtc_y + crtc_h,
11600 };
11601 struct drm_rect src = {
11602 /* 16.16 fixed point */
11603 .x1 = src_x,
11604 .y1 = src_y,
11605 .x2 = src_x + src_w,
11606 .y2 = src_y + src_h,
11607 };
11608 const struct drm_rect clip = {
11609 /* integer pixels */
11610 .x2 = intel_crtc->config.pipe_src_w,
11611 .y2 = intel_crtc->config.pipe_src_h,
11612 };
11613 bool visible;
11614 int ret;
11615
11616 ret = drm_plane_helper_check_update(plane, crtc, fb,
11617 &src, &dest, &clip,
11618 DRM_PLANE_HELPER_NO_SCALING,
11619 DRM_PLANE_HELPER_NO_SCALING,
11620 true, true, &visible);
11621 if (ret)
11622 return ret;
11623
11624 crtc->cursor_x = crtc_x;
11625 crtc->cursor_y = crtc_y;
11626 if (fb != crtc->cursor->fb) {
11627 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11628 } else {
11629 intel_crtc_update_cursor(crtc, visible);
11630 return 0;
11631 }
11632}
11633static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11634 .update_plane = intel_cursor_plane_update,
11635 .disable_plane = intel_cursor_plane_disable,
11636 .destroy = intel_plane_destroy,
11637};
11638
11639static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11640 int pipe)
11641{
11642 struct intel_plane *cursor;
11643
11644 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11645 if (cursor == NULL)
11646 return NULL;
11647
11648 cursor->can_scale = false;
11649 cursor->max_downscale = 1;
11650 cursor->pipe = pipe;
11651 cursor->plane = pipe;
11652
11653 drm_universal_plane_init(dev, &cursor->base, 0,
11654 &intel_cursor_plane_funcs,
11655 intel_cursor_formats,
11656 ARRAY_SIZE(intel_cursor_formats),
11657 DRM_PLANE_TYPE_CURSOR);
11658 return &cursor->base;
11659}
11660
Hannes Ederb358d0a2008-12-18 21:18:47 +010011661static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011662{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011663 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011664 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011665 struct drm_plane *primary = NULL;
11666 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011667 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011668
Daniel Vetter955382f2013-09-19 14:05:45 +020011669 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011670 if (intel_crtc == NULL)
11671 return;
11672
Matt Roper465c1202014-05-29 08:06:54 -070011673 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011674 if (!primary)
11675 goto fail;
11676
11677 cursor = intel_cursor_plane_create(dev, pipe);
11678 if (!cursor)
11679 goto fail;
11680
Matt Roper465c1202014-05-29 08:06:54 -070011681 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011682 cursor, &intel_crtc_funcs);
11683 if (ret)
11684 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011685
11686 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011687 for (i = 0; i < 256; i++) {
11688 intel_crtc->lut_r[i] = i;
11689 intel_crtc->lut_g[i] = i;
11690 intel_crtc->lut_b[i] = i;
11691 }
11692
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011693 /*
11694 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011695 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011696 */
Jesse Barnes80824002009-09-10 15:28:06 -070011697 intel_crtc->pipe = pipe;
11698 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011699 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011700 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011701 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011702 }
11703
Chris Wilson4b0e3332014-05-30 16:35:26 +030011704 intel_crtc->cursor_base = ~0;
11705 intel_crtc->cursor_cntl = ~0;
11706
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011707 init_waitqueue_head(&intel_crtc->vbl_wait);
11708
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011709 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11710 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11711 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11712 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11713
Jesse Barnes79e53942008-11-07 14:24:08 -080011714 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011715
11716 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011717 return;
11718
11719fail:
11720 if (primary)
11721 drm_plane_cleanup(primary);
11722 if (cursor)
11723 drm_plane_cleanup(cursor);
11724 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011725}
11726
Jesse Barnes752aa882013-10-31 18:55:49 +020011727enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11728{
11729 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011730 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011731
Rob Clark51fd3712013-11-19 12:10:12 -050011732 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011733
11734 if (!encoder)
11735 return INVALID_PIPE;
11736
11737 return to_intel_crtc(encoder->crtc)->pipe;
11738}
11739
Carl Worth08d7b3d2009-04-29 14:43:54 -070011740int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011741 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011742{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011743 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011744 struct drm_mode_object *drmmode_obj;
11745 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011746
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011747 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11748 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011749
Daniel Vetterc05422d2009-08-11 16:05:30 +020011750 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11751 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011752
Daniel Vetterc05422d2009-08-11 16:05:30 +020011753 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011754 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011755 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011756 }
11757
Daniel Vetterc05422d2009-08-11 16:05:30 +020011758 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11759 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011760
Daniel Vetterc05422d2009-08-11 16:05:30 +020011761 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011762}
11763
Daniel Vetter66a92782012-07-12 20:08:18 +020011764static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011765{
Daniel Vetter66a92782012-07-12 20:08:18 +020011766 struct drm_device *dev = encoder->base.dev;
11767 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011768 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011769 int entry = 0;
11770
Daniel Vetter66a92782012-07-12 20:08:18 +020011771 list_for_each_entry(source_encoder,
11772 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011773 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011774 index_mask |= (1 << entry);
11775
Jesse Barnes79e53942008-11-07 14:24:08 -080011776 entry++;
11777 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011778
Jesse Barnes79e53942008-11-07 14:24:08 -080011779 return index_mask;
11780}
11781
Chris Wilson4d302442010-12-14 19:21:29 +000011782static bool has_edp_a(struct drm_device *dev)
11783{
11784 struct drm_i915_private *dev_priv = dev->dev_private;
11785
11786 if (!IS_MOBILE(dev))
11787 return false;
11788
11789 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11790 return false;
11791
Damien Lespiaue3589902014-02-07 19:12:50 +000011792 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011793 return false;
11794
11795 return true;
11796}
11797
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011798const char *intel_output_name(int output)
11799{
11800 static const char *names[] = {
11801 [INTEL_OUTPUT_UNUSED] = "Unused",
11802 [INTEL_OUTPUT_ANALOG] = "Analog",
11803 [INTEL_OUTPUT_DVO] = "DVO",
11804 [INTEL_OUTPUT_SDVO] = "SDVO",
11805 [INTEL_OUTPUT_LVDS] = "LVDS",
11806 [INTEL_OUTPUT_TVOUT] = "TV",
11807 [INTEL_OUTPUT_HDMI] = "HDMI",
11808 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11809 [INTEL_OUTPUT_EDP] = "eDP",
11810 [INTEL_OUTPUT_DSI] = "DSI",
11811 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11812 };
11813
11814 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11815 return "Invalid";
11816
11817 return names[output];
11818}
11819
Jesse Barnes84b4e042014-06-25 08:24:29 -070011820static bool intel_crt_present(struct drm_device *dev)
11821{
11822 struct drm_i915_private *dev_priv = dev->dev_private;
11823
11824 if (IS_ULT(dev))
11825 return false;
11826
11827 if (IS_CHERRYVIEW(dev))
11828 return false;
11829
11830 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11831 return false;
11832
11833 return true;
11834}
11835
Jesse Barnes79e53942008-11-07 14:24:08 -080011836static void intel_setup_outputs(struct drm_device *dev)
11837{
Eric Anholt725e30a2009-01-22 13:01:02 -080011838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011839 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011840 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011841
Daniel Vetterc9093352013-06-06 22:22:47 +020011842 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011843
Jesse Barnes84b4e042014-06-25 08:24:29 -070011844 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011845 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011846
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011847 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011848 int found;
11849
11850 /* Haswell uses DDI functions to detect digital outputs */
11851 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11852 /* DDI A only supports eDP */
11853 if (found)
11854 intel_ddi_init(dev, PORT_A);
11855
11856 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11857 * register */
11858 found = I915_READ(SFUSE_STRAP);
11859
11860 if (found & SFUSE_STRAP_DDIB_DETECTED)
11861 intel_ddi_init(dev, PORT_B);
11862 if (found & SFUSE_STRAP_DDIC_DETECTED)
11863 intel_ddi_init(dev, PORT_C);
11864 if (found & SFUSE_STRAP_DDID_DETECTED)
11865 intel_ddi_init(dev, PORT_D);
11866 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011867 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011868 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011869
11870 if (has_edp_a(dev))
11871 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011872
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011873 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011874 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011875 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011876 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011877 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011878 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011879 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011880 }
11881
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011882 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011883 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011884
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011885 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011886 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011887
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011888 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011889 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011890
Daniel Vetter270b3042012-10-27 15:52:05 +020011891 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011892 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011893 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011894 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11895 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11896 PORT_B);
11897 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11898 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11899 }
11900
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011901 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11902 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11903 PORT_C);
11904 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011905 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011906 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011907
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011908 if (IS_CHERRYVIEW(dev)) {
11909 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11910 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11911 PORT_D);
11912 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11913 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11914 }
11915 }
11916
Jani Nikula3cfca972013-08-27 15:12:26 +030011917 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011918 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011919 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011920
Paulo Zanonie2debe92013-02-18 19:00:27 -030011921 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011922 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011923 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011924 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11925 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011926 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011927 }
Ma Ling27185ae2009-08-24 13:50:23 +080011928
Imre Deake7281ea2013-05-08 13:14:08 +030011929 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011930 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011931 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011932
11933 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011934
Paulo Zanonie2debe92013-02-18 19:00:27 -030011935 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011936 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011937 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011938 }
Ma Ling27185ae2009-08-24 13:50:23 +080011939
Paulo Zanonie2debe92013-02-18 19:00:27 -030011940 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011941
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011942 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11943 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011944 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011945 }
Imre Deake7281ea2013-05-08 13:14:08 +030011946 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011947 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011948 }
Ma Ling27185ae2009-08-24 13:50:23 +080011949
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011950 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011951 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011952 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011953 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011954 intel_dvo_init(dev);
11955
Zhenyu Wang103a1962009-11-27 11:44:36 +080011956 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011957 intel_tv_init(dev);
11958
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070011959 intel_edp_psr_init(dev);
11960
Chris Wilson4ef69c72010-09-09 15:14:28 +010011961 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11962 encoder->base.possible_crtcs = encoder->crtc_mask;
11963 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011964 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011965 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011966
Paulo Zanonidde86e22012-12-01 12:04:25 -020011967 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011968
11969 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011970}
11971
11972static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11973{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011974 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080011975 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011976
Daniel Vetteref2d6332014-02-10 18:00:38 +010011977 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011978 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010011979 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030011980 drm_gem_object_unreference(&intel_fb->obj->base);
11981 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011982 kfree(intel_fb);
11983}
11984
11985static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011986 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011987 unsigned int *handle)
11988{
11989 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011990 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011991
Chris Wilson05394f32010-11-08 19:18:58 +000011992 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011993}
11994
11995static const struct drm_framebuffer_funcs intel_fb_funcs = {
11996 .destroy = intel_user_framebuffer_destroy,
11997 .create_handle = intel_user_framebuffer_create_handle,
11998};
11999
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012000static int intel_framebuffer_init(struct drm_device *dev,
12001 struct intel_framebuffer *intel_fb,
12002 struct drm_mode_fb_cmd2 *mode_cmd,
12003 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012004{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012005 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012006 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012007 int ret;
12008
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012009 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12010
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012011 if (obj->tiling_mode == I915_TILING_Y) {
12012 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012013 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012014 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012015
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012016 if (mode_cmd->pitches[0] & 63) {
12017 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12018 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012019 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012020 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012021
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012022 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12023 pitch_limit = 32*1024;
12024 } else if (INTEL_INFO(dev)->gen >= 4) {
12025 if (obj->tiling_mode)
12026 pitch_limit = 16*1024;
12027 else
12028 pitch_limit = 32*1024;
12029 } else if (INTEL_INFO(dev)->gen >= 3) {
12030 if (obj->tiling_mode)
12031 pitch_limit = 8*1024;
12032 else
12033 pitch_limit = 16*1024;
12034 } else
12035 /* XXX DSPC is limited to 4k tiled */
12036 pitch_limit = 8*1024;
12037
12038 if (mode_cmd->pitches[0] > pitch_limit) {
12039 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12040 obj->tiling_mode ? "tiled" : "linear",
12041 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012042 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012043 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012044
12045 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012046 mode_cmd->pitches[0] != obj->stride) {
12047 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12048 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012049 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012050 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012051
Ville Syrjälä57779d02012-10-31 17:50:14 +020012052 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012053 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012054 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012055 case DRM_FORMAT_RGB565:
12056 case DRM_FORMAT_XRGB8888:
12057 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012058 break;
12059 case DRM_FORMAT_XRGB1555:
12060 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012061 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012062 DRM_DEBUG("unsupported pixel format: %s\n",
12063 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012064 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012065 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012066 break;
12067 case DRM_FORMAT_XBGR8888:
12068 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012069 case DRM_FORMAT_XRGB2101010:
12070 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012071 case DRM_FORMAT_XBGR2101010:
12072 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012073 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012074 DRM_DEBUG("unsupported pixel format: %s\n",
12075 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012076 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012077 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012078 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012079 case DRM_FORMAT_YUYV:
12080 case DRM_FORMAT_UYVY:
12081 case DRM_FORMAT_YVYU:
12082 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012083 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012084 DRM_DEBUG("unsupported pixel format: %s\n",
12085 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012086 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012087 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012088 break;
12089 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012090 DRM_DEBUG("unsupported pixel format: %s\n",
12091 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012092 return -EINVAL;
12093 }
12094
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012095 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12096 if (mode_cmd->offsets[0] != 0)
12097 return -EINVAL;
12098
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012099 aligned_height = intel_align_height(dev, mode_cmd->height,
12100 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012101 /* FIXME drm helper for size checks (especially planar formats)? */
12102 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12103 return -EINVAL;
12104
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012105 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12106 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012107 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012108
Jesse Barnes79e53942008-11-07 14:24:08 -080012109 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12110 if (ret) {
12111 DRM_ERROR("framebuffer init failed %d\n", ret);
12112 return ret;
12113 }
12114
Jesse Barnes79e53942008-11-07 14:24:08 -080012115 return 0;
12116}
12117
Jesse Barnes79e53942008-11-07 14:24:08 -080012118static struct drm_framebuffer *
12119intel_user_framebuffer_create(struct drm_device *dev,
12120 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012121 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012122{
Chris Wilson05394f32010-11-08 19:18:58 +000012123 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012124
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012125 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12126 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012127 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012128 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012129
Chris Wilsond2dff872011-04-19 08:36:26 +010012130 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012131}
12132
Daniel Vetter4520f532013-10-09 09:18:51 +020012133#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012134static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012135{
12136}
12137#endif
12138
Jesse Barnes79e53942008-11-07 14:24:08 -080012139static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012140 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012141 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012142};
12143
Jesse Barnese70236a2009-09-21 10:42:27 -070012144/* Set up chip specific display functions */
12145static void intel_init_display(struct drm_device *dev)
12146{
12147 struct drm_i915_private *dev_priv = dev->dev_private;
12148
Daniel Vetteree9300b2013-06-03 22:40:22 +020012149 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12150 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012151 else if (IS_CHERRYVIEW(dev))
12152 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012153 else if (IS_VALLEYVIEW(dev))
12154 dev_priv->display.find_dpll = vlv_find_best_dpll;
12155 else if (IS_PINEVIEW(dev))
12156 dev_priv->display.find_dpll = pnv_find_best_dpll;
12157 else
12158 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12159
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012160 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012161 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012162 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012163 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012164 dev_priv->display.crtc_enable = haswell_crtc_enable;
12165 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012166 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012167 dev_priv->display.update_primary_plane =
12168 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012169 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012170 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012171 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012172 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012173 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12174 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012175 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012176 dev_priv->display.update_primary_plane =
12177 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012178 } else if (IS_VALLEYVIEW(dev)) {
12179 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012180 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012181 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12182 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12183 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12184 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012185 dev_priv->display.update_primary_plane =
12186 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012187 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012188 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012189 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012190 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012191 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12192 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012193 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012194 dev_priv->display.update_primary_plane =
12195 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012196 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012197
Jesse Barnese70236a2009-09-21 10:42:27 -070012198 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012199 if (IS_VALLEYVIEW(dev))
12200 dev_priv->display.get_display_clock_speed =
12201 valleyview_get_display_clock_speed;
12202 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012203 dev_priv->display.get_display_clock_speed =
12204 i945_get_display_clock_speed;
12205 else if (IS_I915G(dev))
12206 dev_priv->display.get_display_clock_speed =
12207 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012208 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012209 dev_priv->display.get_display_clock_speed =
12210 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012211 else if (IS_PINEVIEW(dev))
12212 dev_priv->display.get_display_clock_speed =
12213 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012214 else if (IS_I915GM(dev))
12215 dev_priv->display.get_display_clock_speed =
12216 i915gm_get_display_clock_speed;
12217 else if (IS_I865G(dev))
12218 dev_priv->display.get_display_clock_speed =
12219 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012220 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012221 dev_priv->display.get_display_clock_speed =
12222 i855_get_display_clock_speed;
12223 else /* 852, 830 */
12224 dev_priv->display.get_display_clock_speed =
12225 i830_get_display_clock_speed;
12226
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012227 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012228 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012229 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012230 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012231 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012232 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012233 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012234 dev_priv->display.modeset_global_resources =
12235 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012236 } else if (IS_IVYBRIDGE(dev)) {
12237 /* FIXME: detect B0+ stepping and use auto training */
12238 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012239 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012240 dev_priv->display.modeset_global_resources =
12241 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012242 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012243 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012244 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012245 dev_priv->display.modeset_global_resources =
12246 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012247 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012248 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012249 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012250 } else if (IS_VALLEYVIEW(dev)) {
12251 dev_priv->display.modeset_global_resources =
12252 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012253 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012254 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012255
12256 /* Default just returns -ENODEV to indicate unsupported */
12257 dev_priv->display.queue_flip = intel_default_queue_flip;
12258
12259 switch (INTEL_INFO(dev)->gen) {
12260 case 2:
12261 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12262 break;
12263
12264 case 3:
12265 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12266 break;
12267
12268 case 4:
12269 case 5:
12270 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12271 break;
12272
12273 case 6:
12274 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12275 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012276 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012277 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012278 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12279 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012280 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012281
12282 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012283}
12284
Jesse Barnesb690e962010-07-19 13:53:12 -070012285/*
12286 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12287 * resume, or other times. This quirk makes sure that's the case for
12288 * affected systems.
12289 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012290static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012291{
12292 struct drm_i915_private *dev_priv = dev->dev_private;
12293
12294 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012295 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012296}
12297
Keith Packard435793d2011-07-12 14:56:22 -070012298/*
12299 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12300 */
12301static void quirk_ssc_force_disable(struct drm_device *dev)
12302{
12303 struct drm_i915_private *dev_priv = dev->dev_private;
12304 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012305 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012306}
12307
Carsten Emde4dca20e2012-03-15 15:56:26 +010012308/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012309 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12310 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012311 */
12312static void quirk_invert_brightness(struct drm_device *dev)
12313{
12314 struct drm_i915_private *dev_priv = dev->dev_private;
12315 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012316 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012317}
12318
12319struct intel_quirk {
12320 int device;
12321 int subsystem_vendor;
12322 int subsystem_device;
12323 void (*hook)(struct drm_device *dev);
12324};
12325
Egbert Eich5f85f1762012-10-14 15:46:38 +020012326/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12327struct intel_dmi_quirk {
12328 void (*hook)(struct drm_device *dev);
12329 const struct dmi_system_id (*dmi_id_list)[];
12330};
12331
12332static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12333{
12334 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12335 return 1;
12336}
12337
12338static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12339 {
12340 .dmi_id_list = &(const struct dmi_system_id[]) {
12341 {
12342 .callback = intel_dmi_reverse_brightness,
12343 .ident = "NCR Corporation",
12344 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12345 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12346 },
12347 },
12348 { } /* terminating entry */
12349 },
12350 .hook = quirk_invert_brightness,
12351 },
12352};
12353
Ben Widawskyc43b5632012-04-16 14:07:40 -070012354static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012355 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012356 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012357
Jesse Barnesb690e962010-07-19 13:53:12 -070012358 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12359 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12360
Jesse Barnesb690e962010-07-19 13:53:12 -070012361 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12362 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12363
Keith Packard435793d2011-07-12 14:56:22 -070012364 /* Lenovo U160 cannot use SSC on LVDS */
12365 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012366
12367 /* Sony Vaio Y cannot use SSC on LVDS */
12368 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012369
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012370 /* Acer Aspire 5734Z must invert backlight brightness */
12371 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12372
12373 /* Acer/eMachines G725 */
12374 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12375
12376 /* Acer/eMachines e725 */
12377 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12378
12379 /* Acer/Packard Bell NCL20 */
12380 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12381
12382 /* Acer Aspire 4736Z */
12383 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012384
12385 /* Acer Aspire 5336 */
12386 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012387};
12388
12389static void intel_init_quirks(struct drm_device *dev)
12390{
12391 struct pci_dev *d = dev->pdev;
12392 int i;
12393
12394 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12395 struct intel_quirk *q = &intel_quirks[i];
12396
12397 if (d->device == q->device &&
12398 (d->subsystem_vendor == q->subsystem_vendor ||
12399 q->subsystem_vendor == PCI_ANY_ID) &&
12400 (d->subsystem_device == q->subsystem_device ||
12401 q->subsystem_device == PCI_ANY_ID))
12402 q->hook(dev);
12403 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012404 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12405 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12406 intel_dmi_quirks[i].hook(dev);
12407 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012408}
12409
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012410/* Disable the VGA plane that we never use */
12411static void i915_disable_vga(struct drm_device *dev)
12412{
12413 struct drm_i915_private *dev_priv = dev->dev_private;
12414 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012415 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012416
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012417 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012418 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012419 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012420 sr1 = inb(VGA_SR_DATA);
12421 outb(sr1 | 1<<5, VGA_SR_DATA);
12422 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12423 udelay(300);
12424
12425 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12426 POSTING_READ(vga_reg);
12427}
12428
Daniel Vetterf8175862012-04-10 15:50:11 +020012429void intel_modeset_init_hw(struct drm_device *dev)
12430{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012431 intel_prepare_ddi(dev);
12432
Daniel Vetterf8175862012-04-10 15:50:11 +020012433 intel_init_clock_gating(dev);
12434
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012435 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012436
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012437 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012438}
12439
Imre Deak7d708ee2013-04-17 14:04:50 +030012440void intel_modeset_suspend_hw(struct drm_device *dev)
12441{
12442 intel_suspend_hw(dev);
12443}
12444
Jesse Barnes79e53942008-11-07 14:24:08 -080012445void intel_modeset_init(struct drm_device *dev)
12446{
Jesse Barnes652c3932009-08-17 13:31:43 -070012447 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012448 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012449 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012450 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012451
12452 drm_mode_config_init(dev);
12453
12454 dev->mode_config.min_width = 0;
12455 dev->mode_config.min_height = 0;
12456
Dave Airlie019d96c2011-09-29 16:20:42 +010012457 dev->mode_config.preferred_depth = 24;
12458 dev->mode_config.prefer_shadow = 1;
12459
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012460 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012461
Jesse Barnesb690e962010-07-19 13:53:12 -070012462 intel_init_quirks(dev);
12463
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012464 intel_init_pm(dev);
12465
Ben Widawskye3c74752013-04-05 13:12:39 -070012466 if (INTEL_INFO(dev)->num_pipes == 0)
12467 return;
12468
Jesse Barnese70236a2009-09-21 10:42:27 -070012469 intel_init_display(dev);
12470
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012471 if (IS_GEN2(dev)) {
12472 dev->mode_config.max_width = 2048;
12473 dev->mode_config.max_height = 2048;
12474 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012475 dev->mode_config.max_width = 4096;
12476 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012477 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012478 dev->mode_config.max_width = 8192;
12479 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012480 }
Damien Lespiau068be562014-03-28 14:17:49 +000012481
12482 if (IS_GEN2(dev)) {
12483 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12484 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12485 } else {
12486 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12487 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12488 }
12489
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012490 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012491
Zhao Yakui28c97732009-10-09 11:39:41 +080012492 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012493 INTEL_INFO(dev)->num_pipes,
12494 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012495
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012496 for_each_pipe(pipe) {
12497 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012498 for_each_sprite(pipe, sprite) {
12499 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012500 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012501 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012502 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012503 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012504 }
12505
Jesse Barnesf42bb702013-12-16 16:34:23 -080012506 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012507 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012508
Paulo Zanoni79f689a2012-10-05 12:05:52 -030012509 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012510 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012511
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012512 /* Just disable it once at startup */
12513 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012514 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012515
12516 /* Just in case the BIOS is doing something questionable. */
12517 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012518
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012519 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012520 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012521 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012522
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012523 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012524 if (!crtc->active)
12525 continue;
12526
Jesse Barnes46f297f2014-03-07 08:57:48 -080012527 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012528 * Note that reserving the BIOS fb up front prevents us
12529 * from stuffing other stolen allocations like the ring
12530 * on top. This prevents some ugliness at boot time, and
12531 * can even allow for smooth boot transitions if the BIOS
12532 * fb is large enough for the active pipe configuration.
12533 */
12534 if (dev_priv->display.get_plane_config) {
12535 dev_priv->display.get_plane_config(crtc,
12536 &crtc->plane_config);
12537 /*
12538 * If the fb is shared between multiple heads, we'll
12539 * just get the first one.
12540 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012541 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012542 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012543 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012544}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012545
Daniel Vetter7fad7982012-07-04 17:51:47 +020012546static void intel_enable_pipe_a(struct drm_device *dev)
12547{
12548 struct intel_connector *connector;
12549 struct drm_connector *crt = NULL;
12550 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012551 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012552
12553 /* We can't just switch on the pipe A, we need to set things up with a
12554 * proper mode and output configuration. As a gross hack, enable pipe A
12555 * by enabling the load detect pipe once. */
12556 list_for_each_entry(connector,
12557 &dev->mode_config.connector_list,
12558 base.head) {
12559 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12560 crt = &connector->base;
12561 break;
12562 }
12563 }
12564
12565 if (!crt)
12566 return;
12567
Rob Clark51fd3712013-11-19 12:10:12 -050012568 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12569 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012570
12571
12572}
12573
Daniel Vetterfa555832012-10-10 23:14:00 +020012574static bool
12575intel_check_plane_mapping(struct intel_crtc *crtc)
12576{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012577 struct drm_device *dev = crtc->base.dev;
12578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012579 u32 reg, val;
12580
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012581 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012582 return true;
12583
12584 reg = DSPCNTR(!crtc->plane);
12585 val = I915_READ(reg);
12586
12587 if ((val & DISPLAY_PLANE_ENABLE) &&
12588 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12589 return false;
12590
12591 return true;
12592}
12593
Daniel Vetter24929352012-07-02 20:28:59 +020012594static void intel_sanitize_crtc(struct intel_crtc *crtc)
12595{
12596 struct drm_device *dev = crtc->base.dev;
12597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012598 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012599
Daniel Vetter24929352012-07-02 20:28:59 +020012600 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012601 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012602 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12603
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012604 /* restore vblank interrupts to correct state */
12605 if (crtc->active)
12606 drm_vblank_on(dev, crtc->pipe);
12607 else
12608 drm_vblank_off(dev, crtc->pipe);
12609
Daniel Vetter24929352012-07-02 20:28:59 +020012610 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012611 * disable the crtc (and hence change the state) if it is wrong. Note
12612 * that gen4+ has a fixed plane -> pipe mapping. */
12613 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012614 struct intel_connector *connector;
12615 bool plane;
12616
Daniel Vetter24929352012-07-02 20:28:59 +020012617 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12618 crtc->base.base.id);
12619
12620 /* Pipe has the wrong plane attached and the plane is active.
12621 * Temporarily change the plane mapping and disable everything
12622 * ... */
12623 plane = crtc->plane;
12624 crtc->plane = !plane;
12625 dev_priv->display.crtc_disable(&crtc->base);
12626 crtc->plane = plane;
12627
12628 /* ... and break all links. */
12629 list_for_each_entry(connector, &dev->mode_config.connector_list,
12630 base.head) {
12631 if (connector->encoder->base.crtc != &crtc->base)
12632 continue;
12633
Egbert Eich7f1950f2014-04-25 10:56:22 +020012634 connector->base.dpms = DRM_MODE_DPMS_OFF;
12635 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012636 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012637 /* multiple connectors may have the same encoder:
12638 * handle them and break crtc link separately */
12639 list_for_each_entry(connector, &dev->mode_config.connector_list,
12640 base.head)
12641 if (connector->encoder->base.crtc == &crtc->base) {
12642 connector->encoder->base.crtc = NULL;
12643 connector->encoder->connectors_active = false;
12644 }
Daniel Vetter24929352012-07-02 20:28:59 +020012645
12646 WARN_ON(crtc->active);
12647 crtc->base.enabled = false;
12648 }
Daniel Vetter24929352012-07-02 20:28:59 +020012649
Daniel Vetter7fad7982012-07-04 17:51:47 +020012650 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12651 crtc->pipe == PIPE_A && !crtc->active) {
12652 /* BIOS forgot to enable pipe A, this mostly happens after
12653 * resume. Force-enable the pipe to fix this, the update_dpms
12654 * call below we restore the pipe to the right state, but leave
12655 * the required bits on. */
12656 intel_enable_pipe_a(dev);
12657 }
12658
Daniel Vetter24929352012-07-02 20:28:59 +020012659 /* Adjust the state of the output pipe according to whether we
12660 * have active connectors/encoders. */
12661 intel_crtc_update_dpms(&crtc->base);
12662
12663 if (crtc->active != crtc->base.enabled) {
12664 struct intel_encoder *encoder;
12665
12666 /* This can happen either due to bugs in the get_hw_state
12667 * functions or because the pipe is force-enabled due to the
12668 * pipe A quirk. */
12669 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12670 crtc->base.base.id,
12671 crtc->base.enabled ? "enabled" : "disabled",
12672 crtc->active ? "enabled" : "disabled");
12673
12674 crtc->base.enabled = crtc->active;
12675
12676 /* Because we only establish the connector -> encoder ->
12677 * crtc links if something is active, this means the
12678 * crtc is now deactivated. Break the links. connector
12679 * -> encoder links are only establish when things are
12680 * actually up, hence no need to break them. */
12681 WARN_ON(crtc->active);
12682
12683 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12684 WARN_ON(encoder->connectors_active);
12685 encoder->base.crtc = NULL;
12686 }
12687 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012688
12689 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012690 /*
12691 * We start out with underrun reporting disabled to avoid races.
12692 * For correct bookkeeping mark this on active crtcs.
12693 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012694 * Also on gmch platforms we dont have any hardware bits to
12695 * disable the underrun reporting. Which means we need to start
12696 * out with underrun reporting disabled also on inactive pipes,
12697 * since otherwise we'll complain about the garbage we read when
12698 * e.g. coming up after runtime pm.
12699 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012700 * No protection against concurrent access is required - at
12701 * worst a fifo underrun happens which also sets this to false.
12702 */
12703 crtc->cpu_fifo_underrun_disabled = true;
12704 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012705
12706 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012707 }
Daniel Vetter24929352012-07-02 20:28:59 +020012708}
12709
12710static void intel_sanitize_encoder(struct intel_encoder *encoder)
12711{
12712 struct intel_connector *connector;
12713 struct drm_device *dev = encoder->base.dev;
12714
12715 /* We need to check both for a crtc link (meaning that the
12716 * encoder is active and trying to read from a pipe) and the
12717 * pipe itself being active. */
12718 bool has_active_crtc = encoder->base.crtc &&
12719 to_intel_crtc(encoder->base.crtc)->active;
12720
12721 if (encoder->connectors_active && !has_active_crtc) {
12722 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12723 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012724 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012725
12726 /* Connector is active, but has no active pipe. This is
12727 * fallout from our resume register restoring. Disable
12728 * the encoder manually again. */
12729 if (encoder->base.crtc) {
12730 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12731 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012732 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012733 encoder->disable(encoder);
12734 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012735 encoder->base.crtc = NULL;
12736 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012737
12738 /* Inconsistent output/port/pipe state happens presumably due to
12739 * a bug in one of the get_hw_state functions. Or someplace else
12740 * in our code, like the register restore mess on resume. Clamp
12741 * things to off as a safer default. */
12742 list_for_each_entry(connector,
12743 &dev->mode_config.connector_list,
12744 base.head) {
12745 if (connector->encoder != encoder)
12746 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012747 connector->base.dpms = DRM_MODE_DPMS_OFF;
12748 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012749 }
12750 }
12751 /* Enabled encoders without active connectors will be fixed in
12752 * the crtc fixup. */
12753}
12754
Imre Deak04098752014-02-18 00:02:16 +020012755void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012756{
12757 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012758 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012759
Imre Deak04098752014-02-18 00:02:16 +020012760 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12761 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12762 i915_disable_vga(dev);
12763 }
12764}
12765
12766void i915_redisable_vga(struct drm_device *dev)
12767{
12768 struct drm_i915_private *dev_priv = dev->dev_private;
12769
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012770 /* This function can be called both from intel_modeset_setup_hw_state or
12771 * at a very early point in our resume sequence, where the power well
12772 * structures are not yet restored. Since this function is at a very
12773 * paranoid "someone might have enabled VGA while we were not looking"
12774 * level, just check if the power well is enabled instead of trying to
12775 * follow the "don't touch the power well if we don't need it" policy
12776 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012777 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012778 return;
12779
Imre Deak04098752014-02-18 00:02:16 +020012780 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012781}
12782
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012783static bool primary_get_hw_state(struct intel_crtc *crtc)
12784{
12785 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12786
12787 if (!crtc->active)
12788 return false;
12789
12790 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12791}
12792
Daniel Vetter30e984d2013-06-05 13:34:17 +020012793static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012794{
12795 struct drm_i915_private *dev_priv = dev->dev_private;
12796 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012797 struct intel_crtc *crtc;
12798 struct intel_encoder *encoder;
12799 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012800 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012801
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012802 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012803 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012804
Daniel Vetter99535992014-04-13 12:00:33 +020012805 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12806
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012807 crtc->active = dev_priv->display.get_pipe_config(crtc,
12808 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012809
12810 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012811 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012812
12813 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12814 crtc->base.base.id,
12815 crtc->active ? "enabled" : "disabled");
12816 }
12817
Daniel Vetter53589012013-06-05 13:34:16 +020012818 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012819 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012820 intel_ddi_setup_hw_pll_state(dev);
12821
Daniel Vetter53589012013-06-05 13:34:16 +020012822 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12823 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12824
12825 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12826 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012827 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012828 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12829 pll->active++;
12830 }
12831 pll->refcount = pll->active;
12832
Daniel Vetter35c95372013-07-17 06:55:04 +020012833 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12834 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020012835 }
12836
Daniel Vetter24929352012-07-02 20:28:59 +020012837 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12838 base.head) {
12839 pipe = 0;
12840
12841 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012842 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12843 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012844 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012845 } else {
12846 encoder->base.crtc = NULL;
12847 }
12848
12849 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012850 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012851 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012852 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012853 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012854 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012855 }
12856
12857 list_for_each_entry(connector, &dev->mode_config.connector_list,
12858 base.head) {
12859 if (connector->get_hw_state(connector)) {
12860 connector->base.dpms = DRM_MODE_DPMS_ON;
12861 connector->encoder->connectors_active = true;
12862 connector->base.encoder = &connector->encoder->base;
12863 } else {
12864 connector->base.dpms = DRM_MODE_DPMS_OFF;
12865 connector->base.encoder = NULL;
12866 }
12867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12868 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012869 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012870 connector->base.encoder ? "enabled" : "disabled");
12871 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012872}
12873
12874/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12875 * and i915 state tracking structures. */
12876void intel_modeset_setup_hw_state(struct drm_device *dev,
12877 bool force_restore)
12878{
12879 struct drm_i915_private *dev_priv = dev->dev_private;
12880 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012881 struct intel_crtc *crtc;
12882 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012883 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012884
12885 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012886
Jesse Barnesbabea612013-06-26 18:57:38 +030012887 /*
12888 * Now that we have the config, copy it to each CRTC struct
12889 * Note that this could go away if we move to using crtc_config
12890 * checking everywhere.
12891 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012892 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012893 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012894 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012895 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12896 crtc->base.base.id);
12897 drm_mode_debug_printmodeline(&crtc->base.mode);
12898 }
12899 }
12900
Daniel Vetter24929352012-07-02 20:28:59 +020012901 /* HW state is read out, now we need to sanitize this mess. */
12902 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12903 base.head) {
12904 intel_sanitize_encoder(encoder);
12905 }
12906
12907 for_each_pipe(pipe) {
12908 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12909 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012910 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012911 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012912
Daniel Vetter35c95372013-07-17 06:55:04 +020012913 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12914 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12915
12916 if (!pll->on || pll->active)
12917 continue;
12918
12919 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12920
12921 pll->disable(dev_priv, pll);
12922 pll->on = false;
12923 }
12924
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012925 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012926 ilk_wm_get_hw_state(dev);
12927
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012928 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012929 i915_redisable_vga(dev);
12930
Daniel Vetterf30da182013-04-11 20:22:50 +020012931 /*
12932 * We need to use raw interfaces for restoring state to avoid
12933 * checking (bogus) intermediate states.
12934 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012935 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012936 struct drm_crtc *crtc =
12937 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012938
12939 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012940 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012941 }
12942 } else {
12943 intel_modeset_update_staged_output_state(dev);
12944 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012945
12946 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012947}
12948
12949void intel_modeset_gem_init(struct drm_device *dev)
12950{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012951 struct drm_crtc *c;
12952 struct intel_framebuffer *fb;
12953
Imre Deakae484342014-03-31 15:10:44 +030012954 mutex_lock(&dev->struct_mutex);
12955 intel_init_gt_powersave(dev);
12956 mutex_unlock(&dev->struct_mutex);
12957
Chris Wilson1833b132012-05-09 11:56:28 +010012958 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012959
12960 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012961
12962 /*
12963 * Make sure any fbs we allocated at startup are properly
12964 * pinned & fenced. When we do the allocation it's too early
12965 * for this.
12966 */
12967 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010012968 for_each_crtc(dev, c) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012969 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012970 continue;
12971
Dave Airlie66e514c2014-04-03 07:51:54 +100012972 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012973 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12974 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12975 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012976 drm_framebuffer_unreference(c->primary->fb);
12977 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012978 }
12979 }
12980 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012981}
12982
Imre Deak4932e2c2014-02-11 17:12:48 +020012983void intel_connector_unregister(struct intel_connector *intel_connector)
12984{
12985 struct drm_connector *connector = &intel_connector->base;
12986
12987 intel_panel_destroy_backlight(connector);
12988 drm_sysfs_connector_remove(connector);
12989}
12990
Jesse Barnes79e53942008-11-07 14:24:08 -080012991void intel_modeset_cleanup(struct drm_device *dev)
12992{
Jesse Barnes652c3932009-08-17 13:31:43 -070012993 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012994 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012995
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012996 /*
12997 * Interrupts and polling as the first thing to avoid creating havoc.
12998 * Too much stuff here (turning of rps, connectors, ...) would
12999 * experience fancy races otherwise.
13000 */
13001 drm_irq_uninstall(dev);
13002 cancel_work_sync(&dev_priv->hotplug_work);
13003 /*
13004 * Due to the hpd irq storm handling the hotplug work can re-arm the
13005 * poll handlers. Hence disable polling after hpd handling is shut down.
13006 */
Keith Packardf87ea762010-10-03 19:36:26 -070013007 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013008
Jesse Barnes652c3932009-08-17 13:31:43 -070013009 mutex_lock(&dev->struct_mutex);
13010
Jesse Barnes723bfd72010-10-07 16:01:13 -070013011 intel_unregister_dsm_handler();
13012
Chris Wilson973d04f2011-07-08 12:22:37 +010013013 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013014
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013015 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013016
Daniel Vetter930ebb42012-06-29 23:32:16 +020013017 ironlake_teardown_rc6(dev);
13018
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013019 mutex_unlock(&dev->struct_mutex);
13020
Chris Wilson1630fe72011-07-08 12:22:42 +010013021 /* flush any delayed tasks or pending work */
13022 flush_scheduled_work();
13023
Jani Nikuladb31af12013-11-08 16:48:53 +020013024 /* destroy the backlight and sysfs files before encoders/connectors */
13025 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013026 struct intel_connector *intel_connector;
13027
13028 intel_connector = to_intel_connector(connector);
13029 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013030 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013031
Jesse Barnes79e53942008-11-07 14:24:08 -080013032 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013033
13034 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013035
13036 mutex_lock(&dev->struct_mutex);
13037 intel_cleanup_gt_powersave(dev);
13038 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013039}
13040
Dave Airlie28d52042009-09-21 14:33:58 +100013041/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013042 * Return which encoder is currently attached for connector.
13043 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013044struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013045{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013046 return &intel_attached_encoder(connector)->base;
13047}
Jesse Barnes79e53942008-11-07 14:24:08 -080013048
Chris Wilsondf0e9242010-09-09 16:20:55 +010013049void intel_connector_attach_encoder(struct intel_connector *connector,
13050 struct intel_encoder *encoder)
13051{
13052 connector->encoder = encoder;
13053 drm_mode_connector_attach_encoder(&connector->base,
13054 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013055}
Dave Airlie28d52042009-09-21 14:33:58 +100013056
13057/*
13058 * set vga decode state - true == enable VGA decode
13059 */
13060int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13061{
13062 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013063 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013064 u16 gmch_ctrl;
13065
Chris Wilson75fa0412014-02-07 18:37:02 -020013066 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13067 DRM_ERROR("failed to read control word\n");
13068 return -EIO;
13069 }
13070
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013071 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13072 return 0;
13073
Dave Airlie28d52042009-09-21 14:33:58 +100013074 if (state)
13075 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13076 else
13077 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013078
13079 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13080 DRM_ERROR("failed to write control word\n");
13081 return -EIO;
13082 }
13083
Dave Airlie28d52042009-09-21 14:33:58 +100013084 return 0;
13085}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013086
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013087struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013088
13089 u32 power_well_driver;
13090
Chris Wilson63b66e52013-08-08 15:12:06 +020013091 int num_transcoders;
13092
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013093 struct intel_cursor_error_state {
13094 u32 control;
13095 u32 position;
13096 u32 base;
13097 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013098 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013099
13100 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013101 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013102 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013103 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013104 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013105
13106 struct intel_plane_error_state {
13107 u32 control;
13108 u32 stride;
13109 u32 size;
13110 u32 pos;
13111 u32 addr;
13112 u32 surface;
13113 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013114 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013115
13116 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013117 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013118 enum transcoder cpu_transcoder;
13119
13120 u32 conf;
13121
13122 u32 htotal;
13123 u32 hblank;
13124 u32 hsync;
13125 u32 vtotal;
13126 u32 vblank;
13127 u32 vsync;
13128 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013129};
13130
13131struct intel_display_error_state *
13132intel_display_capture_error_state(struct drm_device *dev)
13133{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013134 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013135 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013136 int transcoders[] = {
13137 TRANSCODER_A,
13138 TRANSCODER_B,
13139 TRANSCODER_C,
13140 TRANSCODER_EDP,
13141 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013142 int i;
13143
Chris Wilson63b66e52013-08-08 15:12:06 +020013144 if (INTEL_INFO(dev)->num_pipes == 0)
13145 return NULL;
13146
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013147 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013148 if (error == NULL)
13149 return NULL;
13150
Imre Deak190be112013-11-25 17:15:31 +020013151 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013152 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13153
Damien Lespiau52331302012-08-15 19:23:25 +010013154 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013155 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013156 intel_display_power_enabled_unlocked(dev_priv,
13157 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013158 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013159 continue;
13160
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013161 error->cursor[i].control = I915_READ(CURCNTR(i));
13162 error->cursor[i].position = I915_READ(CURPOS(i));
13163 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013164
13165 error->plane[i].control = I915_READ(DSPCNTR(i));
13166 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013167 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013168 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013169 error->plane[i].pos = I915_READ(DSPPOS(i));
13170 }
Paulo Zanonica291362013-03-06 20:03:14 -030013171 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13172 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013173 if (INTEL_INFO(dev)->gen >= 4) {
13174 error->plane[i].surface = I915_READ(DSPSURF(i));
13175 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13176 }
13177
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013178 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013179
13180 if (!HAS_PCH_SPLIT(dev))
13181 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013182 }
13183
13184 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13185 if (HAS_DDI(dev_priv->dev))
13186 error->num_transcoders++; /* Account for eDP. */
13187
13188 for (i = 0; i < error->num_transcoders; i++) {
13189 enum transcoder cpu_transcoder = transcoders[i];
13190
Imre Deakddf9c532013-11-27 22:02:02 +020013191 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013192 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013193 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013194 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013195 continue;
13196
Chris Wilson63b66e52013-08-08 15:12:06 +020013197 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13198
13199 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13200 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13201 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13202 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13203 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13204 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13205 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013206 }
13207
13208 return error;
13209}
13210
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013211#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13212
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013213void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013214intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013215 struct drm_device *dev,
13216 struct intel_display_error_state *error)
13217{
13218 int i;
13219
Chris Wilson63b66e52013-08-08 15:12:06 +020013220 if (!error)
13221 return;
13222
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013223 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013224 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013225 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013226 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013227 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013228 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013229 err_printf(m, " Power: %s\n",
13230 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013231 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013232 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013233
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013234 err_printf(m, "Plane [%d]:\n", i);
13235 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13236 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013237 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013238 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13239 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013240 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013241 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013242 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013243 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013244 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13245 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013246 }
13247
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013248 err_printf(m, "Cursor [%d]:\n", i);
13249 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13250 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13251 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013252 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013253
13254 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013255 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013256 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013257 err_printf(m, " Power: %s\n",
13258 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013259 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13260 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13261 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13262 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13263 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13264 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13265 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13266 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013267}