blob: 02908e37c228d5dd7e346ed61acecf09f221d852 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300262}
263
Daniel Vetter480c8032014-07-16 09:49:40 +0200264void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300265{
266 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100267 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Chris Wilsondc979972016-05-10 14:10:04 +0100339void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200340{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200341 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200342
343 spin_lock_irq(&dev_priv->irq_lock);
344 I915_WRITE(reg, dev_priv->pm_rps_events);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200347 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200348 spin_unlock_irq(&dev_priv->irq_lock);
349}
350
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100351void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200352{
Chris Wilsonac756942016-09-21 14:51:06 +0100353 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
354 return;
355
Imre Deakb900b942014-11-05 20:48:48 +0200356 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100357 WARN_ON_ONCE(dev_priv->rps.pm_iir);
358 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200359 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200360 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
361 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200362 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200363
Imre Deakb900b942014-11-05 20:48:48 +0200364 spin_unlock_irq(&dev_priv->irq_lock);
365}
366
Imre Deak59d02a12014-12-19 19:33:26 +0200367u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
368{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530369 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200370}
371
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100372void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200373{
Chris Wilsonac756942016-09-21 14:51:06 +0100374 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
375 return;
376
Imre Deakd4d70aa2014-11-19 15:30:04 +0200377 spin_lock_irq(&dev_priv->irq_lock);
378 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200379
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100380 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200381
382 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200383 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
384 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200385
386 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100387 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100388
389 /* Now that we will not be generating any more work, flush any
390 * outsanding tasks. As we are called on the RPS idle path,
391 * we will reset the GPU to minimum frequencies, so the current
392 * state of the worker can be discarded.
393 */
394 cancel_work_sync(&dev_priv->rps.work);
395 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200396}
397
Ben Widawsky09610212014-05-15 20:58:08 +0300398/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200399 * bdw_update_port_irq - update DE port interrupt
400 * @dev_priv: driver private
401 * @interrupt_mask: mask of interrupt bits to update
402 * @enabled_irq_mask: mask of interrupt bits to enable
403 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300404static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
405 uint32_t interrupt_mask,
406 uint32_t enabled_irq_mask)
407{
408 uint32_t new_val;
409 uint32_t old_val;
410
411 assert_spin_locked(&dev_priv->irq_lock);
412
413 WARN_ON(enabled_irq_mask & ~interrupt_mask);
414
415 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
416 return;
417
418 old_val = I915_READ(GEN8_DE_PORT_IMR);
419
420 new_val = old_val;
421 new_val &= ~interrupt_mask;
422 new_val |= (~enabled_irq_mask & interrupt_mask);
423
424 if (new_val != old_val) {
425 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
426 POSTING_READ(GEN8_DE_PORT_IMR);
427 }
428}
429
430/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200431 * bdw_update_pipe_irq - update DE pipe interrupt
432 * @dev_priv: driver private
433 * @pipe: pipe whose interrupt to update
434 * @interrupt_mask: mask of interrupt bits to update
435 * @enabled_irq_mask: mask of interrupt bits to enable
436 */
437void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
438 enum pipe pipe,
439 uint32_t interrupt_mask,
440 uint32_t enabled_irq_mask)
441{
442 uint32_t new_val;
443
444 assert_spin_locked(&dev_priv->irq_lock);
445
446 WARN_ON(enabled_irq_mask & ~interrupt_mask);
447
448 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
449 return;
450
451 new_val = dev_priv->de_irq_mask[pipe];
452 new_val &= ~interrupt_mask;
453 new_val |= (~enabled_irq_mask & interrupt_mask);
454
455 if (new_val != dev_priv->de_irq_mask[pipe]) {
456 dev_priv->de_irq_mask[pipe] = new_val;
457 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
458 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
459 }
460}
461
462/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 * ibx_display_interrupt_update - update SDEIMR
464 * @dev_priv: driver private
465 * @interrupt_mask: mask of interrupt bits to update
466 * @enabled_irq_mask: mask of interrupt bits to enable
467 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200468void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
469 uint32_t interrupt_mask,
470 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200471{
472 uint32_t sdeimr = I915_READ(SDEIMR);
473 sdeimr &= ~interrupt_mask;
474 sdeimr |= (~enabled_irq_mask & interrupt_mask);
475
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100476 WARN_ON(enabled_irq_mask & ~interrupt_mask);
477
Daniel Vetterfee884e2013-07-04 23:35:21 +0200478 assert_spin_locked(&dev_priv->irq_lock);
479
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700480 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300481 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300482
Daniel Vetterfee884e2013-07-04 23:35:21 +0200483 I915_WRITE(SDEIMR, sdeimr);
484 POSTING_READ(SDEIMR);
485}
Paulo Zanoni86642812013-04-12 17:57:57 -0300486
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100487static void
Imre Deak755e9012014-02-10 18:42:47 +0200488__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
489 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800490{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200491 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200492 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800493
Daniel Vetterb79480b2013-06-27 17:52:10 +0200494 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200495 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200496
Ville Syrjälä04feced2014-04-03 13:28:33 +0300497 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
498 status_mask & ~PIPESTAT_INT_STATUS_MASK,
499 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
500 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200501 return;
502
503 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200504 return;
505
Imre Deak91d181d2014-02-10 18:42:49 +0200506 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
507
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200508 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200509 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200510 I915_WRITE(reg, pipestat);
511 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800512}
513
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100514static void
Imre Deak755e9012014-02-10 18:42:47 +0200515__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
516 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800517{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200518 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200519 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800520
Daniel Vetterb79480b2013-06-27 17:52:10 +0200521 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200522 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200523
Ville Syrjälä04feced2014-04-03 13:28:33 +0300524 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
525 status_mask & ~PIPESTAT_INT_STATUS_MASK,
526 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
527 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200528 return;
529
Imre Deak755e9012014-02-10 18:42:47 +0200530 if ((pipestat & enable_mask) == 0)
531 return;
532
Imre Deak91d181d2014-02-10 18:42:49 +0200533 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
534
Imre Deak755e9012014-02-10 18:42:47 +0200535 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200536 I915_WRITE(reg, pipestat);
537 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800538}
539
Imre Deak10c59c52014-02-10 18:42:48 +0200540static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
541{
542 u32 enable_mask = status_mask << 16;
543
544 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300545 * On pipe A we don't support the PSR interrupt yet,
546 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200547 */
548 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
549 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300550 /*
551 * On pipe B and C we don't support the PSR interrupt yet, on pipe
552 * A the same bit is for perf counters which we don't use either.
553 */
554 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
555 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200556
557 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
558 SPRITE0_FLIP_DONE_INT_EN_VLV |
559 SPRITE1_FLIP_DONE_INT_EN_VLV);
560 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
561 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
562 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
563 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
564
565 return enable_mask;
566}
567
Imre Deak755e9012014-02-10 18:42:47 +0200568void
569i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570 u32 status_mask)
571{
572 u32 enable_mask;
573
Wayne Boyer666a4532015-12-09 12:29:35 -0800574 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100575 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200576 status_mask);
577 else
578 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200579 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580}
581
582void
583i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
584 u32 status_mask)
585{
586 u32 enable_mask;
587
Wayne Boyer666a4532015-12-09 12:29:35 -0800588 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100589 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200590 status_mask);
591 else
592 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200593 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
594}
595
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000596/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300597 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100598 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000599 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100600static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000601{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100602 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300603 return;
604
Daniel Vetter13321782014-09-15 14:55:29 +0200605 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000606
Imre Deak755e9012014-02-10 18:42:47 +0200607 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100608 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200609 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200610 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611
Daniel Vetter13321782014-09-15 14:55:29 +0200612 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000613}
614
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300615/*
616 * This timing diagram depicts the video signal in and
617 * around the vertical blanking period.
618 *
619 * Assumptions about the fictitious mode used in this example:
620 * vblank_start >= 3
621 * vsync_start = vblank_start + 1
622 * vsync_end = vblank_start + 2
623 * vtotal = vblank_start + 3
624 *
625 * start of vblank:
626 * latch double buffered registers
627 * increment frame counter (ctg+)
628 * generate start of vblank interrupt (gen4+)
629 * |
630 * | frame start:
631 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
632 * | may be shifted forward 1-3 extra lines via PIPECONF
633 * | |
634 * | | start of vsync:
635 * | | generate vsync interrupt
636 * | | |
637 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
638 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
639 * ----va---> <-----------------vb--------------------> <--------va-------------
640 * | | <----vs-----> |
641 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
642 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
643 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
644 * | | |
645 * last visible pixel first visible pixel
646 * | increment frame counter (gen3/4)
647 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
648 *
649 * x = horizontal active
650 * _ = horizontal blanking
651 * hs = horizontal sync
652 * va = vertical active
653 * vb = vertical blanking
654 * vs = vertical sync
655 * vbs = vblank_start (number)
656 *
657 * Summary:
658 * - most events happen at the start of horizontal sync
659 * - frame start happens at the start of horizontal blank, 1-4 lines
660 * (depending on PIPECONF settings) after the start of vblank
661 * - gen3/4 pixel and frame counter are synchronized with the start
662 * of horizontal active on the first line of vertical active
663 */
664
Keith Packard42f52ef2008-10-18 19:39:29 -0700665/* Called from drm generic code, passed a 'crtc', which
666 * we use as a pipe index
667 */
Thierry Reding88e72712015-09-24 18:35:31 +0200668static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700669{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100670 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200671 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300672 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100673 struct intel_crtc *intel_crtc =
674 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200675 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700676
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100677 htotal = mode->crtc_htotal;
678 hsync_start = mode->crtc_hsync_start;
679 vbl_start = mode->crtc_vblank_start;
680 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
681 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300682
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300683 /* Convert to pixel count */
684 vbl_start *= htotal;
685
686 /* Start of vblank event occurs at start of hsync */
687 vbl_start -= htotal - hsync_start;
688
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800689 high_frame = PIPEFRAME(pipe);
690 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100691
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700692 /*
693 * High & low register fields aren't synchronized, so make sure
694 * we get a low value that's stable across two reads of the high
695 * register.
696 */
697 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100698 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300699 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100700 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700701 } while (high1 != high2);
702
Chris Wilson5eddb702010-09-11 13:48:45 +0100703 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300704 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100705 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300706
707 /*
708 * The frame counter increments at beginning of active.
709 * Cook up a vblank counter by also checking the pixel
710 * counter against vblank start.
711 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200712 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713}
714
Dave Airlie974e59b2015-10-30 09:45:33 +1000715static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800716{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100717 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800718
Ville Syrjälä649636e2015-09-22 19:50:01 +0300719 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800720}
721
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300722/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300723static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
724{
725 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100726 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200727 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300728 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300729 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300730
Ville Syrjälä80715b22014-05-15 20:23:23 +0300731 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300732 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
733 vtotal /= 2;
734
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100735 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300736 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300737 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300738 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300739
740 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700741 * On HSW, the DSL reg (0x70000) appears to return 0 if we
742 * read it just before the start of vblank. So try it again
743 * so we don't accidentally end up spanning a vblank frame
744 * increment, causing the pipe_update_end() code to squak at us.
745 *
746 * The nature of this problem means we can't simply check the ISR
747 * bit and return the vblank start value; nor can we use the scanline
748 * debug register in the transcoder as it appears to have the same
749 * problem. We may need to extend this to include other platforms,
750 * but so far testing only shows the problem on HSW.
751 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100752 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700753 int i, temp;
754
755 for (i = 0; i < 100; i++) {
756 udelay(1);
757 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
758 DSL_LINEMASK_GEN3;
759 if (temp != position) {
760 position = temp;
761 break;
762 }
763 }
764 }
765
766 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300767 * See update_scanline_offset() for the details on the
768 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300769 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300770 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300771}
772
Thierry Reding88e72712015-09-24 18:35:31 +0200773static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200774 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300775 ktime_t *stime, ktime_t *etime,
776 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100777{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100778 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300779 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
780 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300781 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300782 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783 bool in_vbl = true;
784 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100785 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100786
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200787 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100788 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800789 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100790 return 0;
791 }
792
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300793 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300794 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300795 vtotal = mode->crtc_vtotal;
796 vbl_start = mode->crtc_vblank_start;
797 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100798
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200799 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
800 vbl_start = DIV_ROUND_UP(vbl_start, 2);
801 vbl_end /= 2;
802 vtotal /= 2;
803 }
804
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300805 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
806
Mario Kleinerad3543e2013-10-30 05:13:08 +0100807 /*
808 * Lock uncore.lock, as we will do multiple timing critical raw
809 * register reads, potentially with preemption disabled, so the
810 * following code must not block on uncore.lock.
811 */
812 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300813
Mario Kleinerad3543e2013-10-30 05:13:08 +0100814 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
815
816 /* Get optional system timestamp before query. */
817 if (stime)
818 *stime = ktime_get();
819
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100820 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100821 /* No obvious pixelcount register. Only query vertical
822 * scanout position from Display scan line register.
823 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100825 } else {
826 /* Have access to pixelcount since start of frame.
827 * We can split this into vertical and horizontal
828 * scanout position.
829 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300830 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100831
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300832 /* convert to pixel counts */
833 vbl_start *= htotal;
834 vbl_end *= htotal;
835 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300836
837 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300838 * In interlaced modes, the pixel counter counts all pixels,
839 * so one field will have htotal more pixels. In order to avoid
840 * the reported position from jumping backwards when the pixel
841 * counter is beyond the length of the shorter field, just
842 * clamp the position the length of the shorter field. This
843 * matches how the scanline counter based position works since
844 * the scanline counter doesn't count the two half lines.
845 */
846 if (position >= vtotal)
847 position = vtotal - 1;
848
849 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300850 * Start of vblank interrupt is triggered at start of hsync,
851 * just prior to the first active line of vblank. However we
852 * consider lines to start at the leading edge of horizontal
853 * active. So, should we get here before we've crossed into
854 * the horizontal active of the first line in vblank, we would
855 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
856 * always add htotal-hsync_start to the current pixel position.
857 */
858 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300859 }
860
Mario Kleinerad3543e2013-10-30 05:13:08 +0100861 /* Get optional system timestamp after query. */
862 if (etime)
863 *etime = ktime_get();
864
865 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
866
867 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
868
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300869 in_vbl = position >= vbl_start && position < vbl_end;
870
871 /*
872 * While in vblank, position will be negative
873 * counting up towards 0 at vbl_end. And outside
874 * vblank, position will be positive counting
875 * up since vbl_end.
876 */
877 if (position >= vbl_start)
878 position -= vbl_end;
879 else
880 position += vtotal - vbl_end;
881
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100882 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300883 *vpos = position;
884 *hpos = 0;
885 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886 *vpos = position / htotal;
887 *hpos = position - (*vpos * htotal);
888 }
889
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100890 /* In vblank? */
891 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200892 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100893
894 return ret;
895}
896
Ville Syrjäläa225f072014-04-29 13:35:45 +0300897int intel_get_crtc_scanline(struct intel_crtc *crtc)
898{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100899 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 unsigned long irqflags;
901 int position;
902
903 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
904 position = __intel_get_crtc_scanline(crtc);
905 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
906
907 return position;
908}
909
Thierry Reding88e72712015-09-24 18:35:31 +0200910static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911 int *max_error,
912 struct timeval *vblank_time,
913 unsigned flags)
914{
Chris Wilson4041b852011-01-22 10:07:56 +0000915 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100916
Thierry Reding88e72712015-09-24 18:35:31 +0200917 if (pipe >= INTEL_INFO(dev)->num_pipes) {
918 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 return -EINVAL;
920 }
921
922 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000923 crtc = intel_get_crtc_for_pipe(dev, pipe);
924 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200925 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000926 return -EINVAL;
927 }
928
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200929 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200930 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000931 return -EBUSY;
932 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100933
934 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000935 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
936 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200937 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100938}
939
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100940static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800941{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000942 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200943 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200944
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200945 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800946
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200947 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
948
Daniel Vetter20e4d402012-08-08 23:35:39 +0200949 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200950
Jesse Barnes7648fa92010-05-20 14:28:11 -0700951 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000952 busy_up = I915_READ(RCPREVBSYTUPAVG);
953 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800954 max_avg = I915_READ(RCBMAXAVG);
955 min_avg = I915_READ(RCBMINAVG);
956
957 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000958 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200959 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
960 new_delay = dev_priv->ips.cur_delay - 1;
961 if (new_delay < dev_priv->ips.max_delay)
962 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000963 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200964 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
965 new_delay = dev_priv->ips.cur_delay + 1;
966 if (new_delay > dev_priv->ips.min_delay)
967 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800968 }
969
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100970 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200971 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800972
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200973 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200974
Jesse Barnesf97108d2010-01-29 11:27:07 -0800975 return;
976}
977
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000978static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +0100979{
Chris Wilsonaca34b62016-07-06 12:39:02 +0100980 smp_store_mb(engine->breadcrumbs.irq_posted, true);
Chris Wilson83348ba2016-08-09 17:47:51 +0100981 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +0100982 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +0100983}
984
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000985static void vlv_c0_read(struct drm_i915_private *dev_priv,
986 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400987{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000988 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
989 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
990 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400991}
992
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000993void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
994{
Chris Wilson82dafcb2017-03-13 17:06:17 +0000995 memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000996}
997
998static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
999{
Chris Wilson82dafcb2017-03-13 17:06:17 +00001000 const struct intel_rps_ei *prev = &dev_priv->rps.ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001001 struct intel_rps_ei now;
1002 u32 events = 0;
1003
Chris Wilson82dafcb2017-03-13 17:06:17 +00001004 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001005 return 0;
1006
1007 vlv_c0_read(dev_priv, &now);
1008 if (now.cz_clock == 0)
1009 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001010
Chris Wilson82dafcb2017-03-13 17:06:17 +00001011 if (prev->cz_clock) {
1012 u64 time, c0;
1013 unsigned int mul;
1014
1015 mul = VLV_CZ_CLOCK_TO_MILLI_SEC * 100; /* scale to threshold% */
1016 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1017 mul <<= 8;
1018
1019 time = now.cz_clock - prev->cz_clock;
1020 time *= dev_priv->czclk_freq;
1021
1022 /* Workload can be split between render + media,
1023 * e.g. SwapBuffers being blitted in X after being rendered in
1024 * mesa. To account for this we need to combine both engines
1025 * into our activity counter.
1026 */
1027 c0 = now.render_c0 - prev->render_c0;
1028 c0 += now.media_c0 - prev->media_c0;
1029 c0 *= mul;
1030
1031 if (c0 > time * dev_priv->rps.up_threshold)
1032 events = GEN6_PM_RP_UP_THRESHOLD;
1033 else if (c0 < time * dev_priv->rps.down_threshold)
1034 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001035 }
1036
Chris Wilson82dafcb2017-03-13 17:06:17 +00001037 dev_priv->rps.ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001038 return events;
Deepak S31685c22014-07-03 17:33:01 -04001039}
1040
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001041static bool any_waiters(struct drm_i915_private *dev_priv)
1042{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001043 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001044
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001045 for_each_engine(engine, dev_priv)
Chris Wilson688e6c72016-07-01 17:23:15 +01001046 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001047 return true;
1048
1049 return false;
1050}
1051
Ben Widawsky4912d042011-04-25 11:25:20 -07001052static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001053{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001054 struct drm_i915_private *dev_priv =
1055 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001056 bool client_boost;
1057 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001058 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001059
Daniel Vetter59cdb632013-07-04 23:35:28 +02001060 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001061 /* Speed up work cancelation during disabling rps interrupts. */
1062 if (!dev_priv->rps.interrupts_enabled) {
1063 spin_unlock_irq(&dev_priv->irq_lock);
1064 return;
1065 }
Imre Deak1f814da2015-12-16 02:52:19 +02001066
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001067 pm_iir = dev_priv->rps.pm_iir;
1068 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001069 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1070 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001071 client_boost = dev_priv->rps.client_boost;
1072 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001073 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001074
Paulo Zanoni60611c12013-08-15 11:50:01 -03001075 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301076 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001077
Chris Wilson8d3afd72015-05-21 21:01:47 +01001078 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001079 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001080
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001081 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001082
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001083 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1084
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001085 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001086 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001087 min = dev_priv->rps.min_freq_softlimit;
1088 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001089 if (client_boost || any_waiters(dev_priv))
1090 max = dev_priv->rps.max_freq;
1091 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1092 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001093 adj = 0;
1094 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001095 if (adj > 0)
1096 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001097 else /* CHV needs even encode values */
1098 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001099 /*
1100 * For better performance, jump directly
1101 * to RPe if we're below it.
1102 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001103 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001104 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001105 adj = 0;
1106 }
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001107 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001108 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001109 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001110 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1111 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001112 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001113 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001114 adj = 0;
1115 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1116 if (adj < 0)
1117 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001118 else /* CHV needs even encode values */
1119 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001120 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001121 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001122 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001123
Chris Wilsonedcf2842015-04-07 16:20:29 +01001124 dev_priv->rps.last_adj = adj;
1125
Ben Widawsky79249632012-09-07 19:43:42 -07001126 /* sysfs frequency interfaces may have snuck in while servicing the
1127 * interrupt
1128 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001129 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301131
Chris Wilsondc979972016-05-10 14:10:04 +01001132 intel_set_rps(dev_priv, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001133
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001134 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135}
1136
Ben Widawskye3689192012-05-25 16:56:22 -07001137
1138/**
1139 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1140 * occurred.
1141 * @work: workqueue struct
1142 *
1143 * Doesn't actually do anything except notify userspace. As a consequence of
1144 * this event, userspace should try to remap the bad rows since statistically
1145 * it is likely the same row is more likely to go bad again.
1146 */
1147static void ivybridge_parity_work(struct work_struct *work)
1148{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001149 struct drm_i915_private *dev_priv =
1150 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001151 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001152 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001153 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001154 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001155
1156 /* We must turn off DOP level clock gating to access the L3 registers.
1157 * In order to prevent a get/put style interface, acquire struct mutex
1158 * any time we access those registers.
1159 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001160 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001161
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001162 /* If we've screwed up tracking, just let the interrupt fire again */
1163 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1164 goto out;
1165
Ben Widawskye3689192012-05-25 16:56:22 -07001166 misccpctl = I915_READ(GEN7_MISCCPCTL);
1167 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1168 POSTING_READ(GEN7_MISCCPCTL);
1169
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001170 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001171 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001172
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001173 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001174 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 break;
1176
1177 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1178
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001179 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001180
1181 error_status = I915_READ(reg);
1182 row = GEN7_PARITY_ERROR_ROW(error_status);
1183 bank = GEN7_PARITY_ERROR_BANK(error_status);
1184 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1185
1186 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1187 POSTING_READ(reg);
1188
1189 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1190 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1191 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1192 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1193 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1194 parity_event[5] = NULL;
1195
Chris Wilson91c8a322016-07-05 10:40:23 +01001196 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001197 KOBJ_CHANGE, parity_event);
1198
1199 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1200 slice, row, bank, subbank);
1201
1202 kfree(parity_event[4]);
1203 kfree(parity_event[3]);
1204 kfree(parity_event[2]);
1205 kfree(parity_event[1]);
1206 }
Ben Widawskye3689192012-05-25 16:56:22 -07001207
1208 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1209
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001210out:
1211 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001212 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001213 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001214 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001215
Chris Wilson91c8a322016-07-05 10:40:23 +01001216 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001217}
1218
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001219static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1220 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001221{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001222 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001223 return;
1224
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001225 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001226 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001227 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001228
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001229 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1231 dev_priv->l3_parity.which_slice |= 1 << 1;
1232
1233 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1234 dev_priv->l3_parity.which_slice |= 1 << 0;
1235
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001236 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001237}
1238
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001239static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001240 u32 gt_iir)
1241{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001242 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001243 notify_ring(&dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001244 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001245 notify_ring(&dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001246}
1247
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001248static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001249 u32 gt_iir)
1250{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001251 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001252 notify_ring(&dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001253 if (gt_iir & GT_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001254 notify_ring(&dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001255 if (gt_iir & GT_BLT_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001256 notify_ring(&dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001257
Ben Widawskycc609d52013-05-28 19:22:29 -07001258 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1259 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001260 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1261 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001262
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001263 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1264 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001265}
1266
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001267static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001268gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001269{
1270 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001271 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001272 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001273 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001274}
1275
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001276static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1277 u32 master_ctl,
1278 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001279{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001280 irqreturn_t ret = IRQ_NONE;
1281
1282 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001283 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1284 if (gt_iir[0]) {
1285 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001286 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001287 } else
1288 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1289 }
1290
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001291 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001292 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1293 if (gt_iir[1]) {
1294 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001296 } else
1297 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1298 }
1299
Chris Wilson74cdb332015-04-07 16:21:05 +01001300 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001301 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1302 if (gt_iir[3]) {
1303 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001304 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001305 } else
1306 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1307 }
1308
Ben Widawsky09610212014-05-15 20:58:08 +03001309 if (master_ctl & GEN8_GT_PM_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001310 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1311 if (gt_iir[2] & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001312 I915_WRITE_FW(GEN8_GT_IIR(2),
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001313 gt_iir[2] & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001314 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001315 } else
1316 DRM_ERROR("The master control interrupt lied (PM)!\n");
1317 }
1318
Ben Widawskyabd58f02013-11-02 21:07:09 -07001319 return ret;
1320}
1321
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001322static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1323 u32 gt_iir[4])
1324{
1325 if (gt_iir[0]) {
1326 gen8_cs_irq_handler(&dev_priv->engine[RCS],
1327 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1328 gen8_cs_irq_handler(&dev_priv->engine[BCS],
1329 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1330 }
1331
1332 if (gt_iir[1]) {
1333 gen8_cs_irq_handler(&dev_priv->engine[VCS],
1334 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1335 gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1336 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1337 }
1338
1339 if (gt_iir[3])
1340 gen8_cs_irq_handler(&dev_priv->engine[VECS],
1341 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1342
1343 if (gt_iir[2] & dev_priv->pm_rps_events)
1344 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1345}
1346
Imre Deak63c88d22015-07-20 14:43:39 -07001347static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1348{
1349 switch (port) {
1350 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001351 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001352 case PORT_B:
1353 return val & PORTB_HOTPLUG_LONG_DETECT;
1354 case PORT_C:
1355 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001356 default:
1357 return false;
1358 }
1359}
1360
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001361static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1362{
1363 switch (port) {
1364 case PORT_E:
1365 return val & PORTE_HOTPLUG_LONG_DETECT;
1366 default:
1367 return false;
1368 }
1369}
1370
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001371static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1372{
1373 switch (port) {
1374 case PORT_A:
1375 return val & PORTA_HOTPLUG_LONG_DETECT;
1376 case PORT_B:
1377 return val & PORTB_HOTPLUG_LONG_DETECT;
1378 case PORT_C:
1379 return val & PORTC_HOTPLUG_LONG_DETECT;
1380 case PORT_D:
1381 return val & PORTD_HOTPLUG_LONG_DETECT;
1382 default:
1383 return false;
1384 }
1385}
1386
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001387static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1388{
1389 switch (port) {
1390 case PORT_A:
1391 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1392 default:
1393 return false;
1394 }
1395}
1396
Jani Nikula676574d2015-05-28 15:43:53 +03001397static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001398{
1399 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001400 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001401 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001402 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001403 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001404 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001405 return val & PORTD_HOTPLUG_LONG_DETECT;
1406 default:
1407 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001408 }
1409}
1410
Jani Nikula676574d2015-05-28 15:43:53 +03001411static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001412{
1413 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001414 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001415 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001416 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001417 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001418 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001419 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1420 default:
1421 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001422 }
1423}
1424
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001425/*
1426 * Get a bit mask of pins that have triggered, and which ones may be long.
1427 * This can be called multiple times with the same masks to accumulate
1428 * hotplug detection results from several registers.
1429 *
1430 * Note that the caller is expected to zero out the masks initially.
1431 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001432static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001433 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001434 const u32 hpd[HPD_NUM_PINS],
1435 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001436{
Jani Nikula8c841e52015-06-18 13:06:17 +03001437 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001438 int i;
1439
Jani Nikula676574d2015-05-28 15:43:53 +03001440 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001441 if ((hpd[i] & hotplug_trigger) == 0)
1442 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001443
Jani Nikula8c841e52015-06-18 13:06:17 +03001444 *pin_mask |= BIT(i);
1445
Imre Deakcc24fcd2015-07-21 15:32:45 -07001446 if (!intel_hpd_pin_to_port(i, &port))
1447 continue;
1448
Imre Deakfd63e2a2015-07-21 15:32:44 -07001449 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001450 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001451 }
1452
1453 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1454 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1455
1456}
1457
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001458static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001459{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001460 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001461}
1462
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001463static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001464{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001465 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001466}
1467
Shuang He8bf1e9f2013-10-15 18:55:27 +01001468#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001469static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1470 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001471 uint32_t crc0, uint32_t crc1,
1472 uint32_t crc2, uint32_t crc3,
1473 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001474{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001475 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1476 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001477 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001478
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001479 spin_lock(&pipe_crc->lock);
1480
Damien Lespiau0c912c72013-10-15 18:55:37 +01001481 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001482 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001483 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001484 return;
1485 }
1486
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001487 head = pipe_crc->head;
1488 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001489
1490 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001491 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001492 DRM_ERROR("CRC buffer overflowing\n");
1493 return;
1494 }
1495
1496 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001497
Chris Wilson91c8a322016-07-05 10:40:23 +01001498 entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001499 pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001500 entry->crc[0] = crc0;
1501 entry->crc[1] = crc1;
1502 entry->crc[2] = crc2;
1503 entry->crc[3] = crc3;
1504 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001505
1506 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001507 pipe_crc->head = head;
1508
1509 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001510
1511 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001512}
Daniel Vetter277de952013-10-18 16:37:07 +02001513#else
1514static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001515display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1516 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001517 uint32_t crc0, uint32_t crc1,
1518 uint32_t crc2, uint32_t crc3,
1519 uint32_t crc4) {}
1520#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001521
Daniel Vetter277de952013-10-18 16:37:07 +02001522
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001523static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1524 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001525{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001526 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001527 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1528 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001529}
1530
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001531static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1532 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001533{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001534 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001535 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1536 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1537 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1538 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1539 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001540}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001541
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001542static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1543 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001544{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001545 uint32_t res1, res2;
1546
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001547 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001548 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1549 else
1550 res1 = 0;
1551
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001552 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001553 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1554 else
1555 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001556
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001557 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001558 I915_READ(PIPE_CRC_RES_RED(pipe)),
1559 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1560 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1561 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001562}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001563
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001564/* The RPS events need forcewake, so we add them to a work queue and mask their
1565 * IMR bits until the work is done. Other interrupts can be processed without
1566 * the work queue. */
1567static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001568{
Deepak Sa6706b42014-03-15 20:23:22 +05301569 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001570 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001571 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001572 if (dev_priv->rps.interrupts_enabled) {
1573 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001574 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001575 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001576 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001577 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001578
Imre Deakc9a9a262014-11-05 20:48:37 +02001579 if (INTEL_INFO(dev_priv)->gen >= 8)
1580 return;
1581
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001582 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001583 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001584 notify_ring(&dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001585
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001586 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1587 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001588 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001589}
1590
Daniel Vetter5a21b662016-05-24 17:13:53 +02001591static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001592 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001593{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001594 bool ret;
1595
Chris Wilson91c8a322016-07-05 10:40:23 +01001596 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001597 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001598 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001599
1600 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001601}
1602
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001603static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1604 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001605{
Imre Deakc1874ed2014-02-04 21:35:46 +02001606 int pipe;
1607
Imre Deak58ead0d2014-02-04 21:35:47 +02001608 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001609
1610 if (!dev_priv->display_irqs_enabled) {
1611 spin_unlock(&dev_priv->irq_lock);
1612 return;
1613 }
1614
Damien Lespiau055e3932014-08-18 13:49:10 +01001615 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001616 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001617 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001618
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001619 /*
1620 * PIPESTAT bits get signalled even when the interrupt is
1621 * disabled with the mask bits, and some of the status bits do
1622 * not generate interrupts at all (like the underrun bit). Hence
1623 * we need to be careful that we only handle what we want to
1624 * handle.
1625 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001626
1627 /* fifo underruns are filterered in the underrun handler. */
1628 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001629
1630 switch (pipe) {
1631 case PIPE_A:
1632 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1633 break;
1634 case PIPE_B:
1635 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1636 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001637 case PIPE_C:
1638 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1639 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001640 }
1641 if (iir & iir_bit)
1642 mask |= dev_priv->pipestat_irq_mask[pipe];
1643
1644 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001645 continue;
1646
1647 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001648 mask |= PIPESTAT_INT_ENABLE_MASK;
1649 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001650
1651 /*
1652 * Clear the PIPE*STAT regs before the IIR
1653 */
Imre Deak91d181d2014-02-10 18:42:49 +02001654 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1655 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001656 I915_WRITE(reg, pipe_stats[pipe]);
1657 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001658 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001659}
1660
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001661static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001662 u32 pipe_stats[I915_MAX_PIPES])
1663{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001664 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001665
Damien Lespiau055e3932014-08-18 13:49:10 +01001666 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001667 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1668 intel_pipe_handle_vblank(dev_priv, pipe))
1669 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001670
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001671 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001672 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001673
1674 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001675 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001676
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001677 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1678 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001679 }
1680
1681 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001682 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001683}
1684
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001685static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001686{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001687 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001688
1689 if (hotplug_status)
1690 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1691
1692 return hotplug_status;
1693}
1694
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001695static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001696 u32 hotplug_status)
1697{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001698 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001699
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001700 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1701 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001702 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001703
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001704 if (hotplug_trigger) {
1705 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1706 hotplug_trigger, hpd_status_g4x,
1707 i9xx_port_hotplug_long_detect);
1708
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001709 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001710 }
Jani Nikula369712e2015-05-27 15:03:40 +03001711
1712 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001713 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001714 } else {
1715 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001716
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001717 if (hotplug_trigger) {
1718 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001719 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001720 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001721 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001722 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001723 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001724}
1725
Daniel Vetterff1f5252012-10-02 15:10:55 +02001726static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001727{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001728 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001729 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001730 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001731
Imre Deak2dd2a882015-02-24 11:14:30 +02001732 if (!intel_irqs_enabled(dev_priv))
1733 return IRQ_NONE;
1734
Imre Deak1f814da2015-12-16 02:52:19 +02001735 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1736 disable_rpm_wakeref_asserts(dev_priv);
1737
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001738 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001739 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001740 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001741 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001742 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001743
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744 gt_iir = I915_READ(GTIIR);
1745 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001746 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001747
1748 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001749 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001750
1751 ret = IRQ_HANDLED;
1752
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001753 /*
1754 * Theory on interrupt generation, based on empirical evidence:
1755 *
1756 * x = ((VLV_IIR & VLV_IER) ||
1757 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1758 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1759 *
1760 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1761 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1762 * guarantee the CPU interrupt will be raised again even if we
1763 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1764 * bits this time around.
1765 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001766 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001767 ier = I915_READ(VLV_IER);
1768 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001769
1770 if (gt_iir)
1771 I915_WRITE(GTIIR, gt_iir);
1772 if (pm_iir)
1773 I915_WRITE(GEN6_PMIIR, pm_iir);
1774
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001775 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001776 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001777
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001778 /* Call regardless, as some status bits might not be
1779 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001780 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001781
1782 /*
1783 * VLV_IIR is single buffered, and reflects the level
1784 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1785 */
1786 if (iir)
1787 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001788
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001789 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001790 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1791 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001792
Ville Syrjälä52894872016-04-13 21:19:56 +03001793 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001794 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001795 if (pm_iir)
1796 gen6_rps_irq_handler(dev_priv, pm_iir);
1797
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001798 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001799 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001800
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001801 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001802 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001803
Imre Deak1f814da2015-12-16 02:52:19 +02001804 enable_rpm_wakeref_asserts(dev_priv);
1805
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001806 return ret;
1807}
1808
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001809static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1810{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001811 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001812 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001813 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001814
Imre Deak2dd2a882015-02-24 11:14:30 +02001815 if (!intel_irqs_enabled(dev_priv))
1816 return IRQ_NONE;
1817
Imre Deak1f814da2015-12-16 02:52:19 +02001818 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1819 disable_rpm_wakeref_asserts(dev_priv);
1820
Chris Wilson579de732016-03-14 09:01:57 +00001821 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001822 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001823 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001824 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001825 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001826 u32 ier = 0;
1827
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001828 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1829 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001830
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001831 if (master_ctl == 0 && iir == 0)
1832 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001833
Oscar Mateo27b6c122014-06-16 16:11:00 +01001834 ret = IRQ_HANDLED;
1835
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001836 /*
1837 * Theory on interrupt generation, based on empirical evidence:
1838 *
1839 * x = ((VLV_IIR & VLV_IER) ||
1840 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1841 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1842 *
1843 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1844 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1845 * guarantee the CPU interrupt will be raised again even if we
1846 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1847 * bits this time around.
1848 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001849 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001850 ier = I915_READ(VLV_IER);
1851 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001852
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001853 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001854
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001855 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001856 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001857
Oscar Mateo27b6c122014-06-16 16:11:00 +01001858 /* Call regardless, as some status bits might not be
1859 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001860 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001861
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001862 /*
1863 * VLV_IIR is single buffered, and reflects the level
1864 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1865 */
1866 if (iir)
1867 I915_WRITE(VLV_IIR, iir);
1868
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001869 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001870 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001871 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001872
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001873 gen8_gt_irq_handler(dev_priv, gt_iir);
1874
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001875 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001876 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001877
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001878 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00001879 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001880
Imre Deak1f814da2015-12-16 02:52:19 +02001881 enable_rpm_wakeref_asserts(dev_priv);
1882
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001883 return ret;
1884}
1885
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001886static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1887 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03001888 const u32 hpd[HPD_NUM_PINS])
1889{
Ville Syrjälä40e56412015-08-27 23:56:10 +03001890 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1891
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001892 /*
1893 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1894 * unless we touch the hotplug register, even if hotplug_trigger is
1895 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1896 * errors.
1897 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001898 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001899 if (!hotplug_trigger) {
1900 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1901 PORTD_HOTPLUG_STATUS_MASK |
1902 PORTC_HOTPLUG_STATUS_MASK |
1903 PORTB_HOTPLUG_STATUS_MASK;
1904 dig_hotplug_reg &= ~mask;
1905 }
1906
Ville Syrjälä40e56412015-08-27 23:56:10 +03001907 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001908 if (!hotplug_trigger)
1909 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001910
1911 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1912 dig_hotplug_reg, hpd,
1913 pch_port_hotplug_long_detect);
1914
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001915 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03001916}
1917
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001918static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001919{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001920 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001921 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001922
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001923 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001924
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001925 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1926 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1927 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001928 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001929 port_name(port));
1930 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001931
Daniel Vetterce99c252012-12-01 13:53:47 +01001932 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001933 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01001934
Jesse Barnes776ad802011-01-04 15:09:39 -08001935 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001936 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08001937
1938 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1939 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1940
1941 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1942 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1943
1944 if (pch_iir & SDE_POISON)
1945 DRM_ERROR("PCH poison interrupt\n");
1946
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001947 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001948 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001949 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1950 pipe_name(pipe),
1951 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001952
1953 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1954 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1955
1956 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1957 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1958
Jesse Barnes776ad802011-01-04 15:09:39 -08001959 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001960 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001961
1962 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001963 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001964}
1965
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001966static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03001967{
Paulo Zanoni86642812013-04-12 17:57:57 -03001968 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001969 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001970
Paulo Zanonide032bf2013-04-12 17:57:58 -03001971 if (err_int & ERR_INT_POISON)
1972 DRM_ERROR("Poison interrupt\n");
1973
Damien Lespiau055e3932014-08-18 13:49:10 +01001974 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001975 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1976 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001977
Daniel Vetter5a69b892013-10-16 22:55:52 +02001978 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001979 if (IS_IVYBRIDGE(dev_priv))
1980 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001981 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001982 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001983 }
1984 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001985
Paulo Zanoni86642812013-04-12 17:57:57 -03001986 I915_WRITE(GEN7_ERR_INT, err_int);
1987}
1988
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001989static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03001990{
Paulo Zanoni86642812013-04-12 17:57:57 -03001991 u32 serr_int = I915_READ(SERR_INT);
1992
Paulo Zanonide032bf2013-04-12 17:57:58 -03001993 if (serr_int & SERR_INT_POISON)
1994 DRM_ERROR("PCH poison interrupt\n");
1995
Paulo Zanoni86642812013-04-12 17:57:57 -03001996 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001997 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001998
1999 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002000 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002001
2002 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002003 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002004
2005 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002006}
2007
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002008static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002009{
Adam Jackson23e81d62012-06-06 15:45:44 -04002010 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002011 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002012
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002013 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002014
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002015 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2016 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2017 SDE_AUDIO_POWER_SHIFT_CPT);
2018 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2019 port_name(port));
2020 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002021
2022 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002023 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002024
2025 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002026 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002027
2028 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2029 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2030
2031 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2032 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2033
2034 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002035 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002036 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2037 pipe_name(pipe),
2038 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002039
2040 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002041 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002042}
2043
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002044static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002045{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002046 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2047 ~SDE_PORTE_HOTPLUG_SPT;
2048 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2049 u32 pin_mask = 0, long_mask = 0;
2050
2051 if (hotplug_trigger) {
2052 u32 dig_hotplug_reg;
2053
2054 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2055 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2056
2057 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2058 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002059 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002060 }
2061
2062 if (hotplug2_trigger) {
2063 u32 dig_hotplug_reg;
2064
2065 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2066 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2067
2068 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2069 dig_hotplug_reg, hpd_spt,
2070 spt_port_hotplug2_long_detect);
2071 }
2072
2073 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002074 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002075
2076 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002077 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002078}
2079
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002080static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2081 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002082 const u32 hpd[HPD_NUM_PINS])
2083{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002084 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2085
2086 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2087 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2088
2089 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2090 dig_hotplug_reg, hpd,
2091 ilk_port_hotplug_long_detect);
2092
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002093 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002094}
2095
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002096static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2097 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002098{
Daniel Vetter40da17c2013-10-21 18:04:36 +02002099 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002100 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2101
Ville Syrjälä40e56412015-08-27 23:56:10 +03002102 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002103 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002104
2105 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002106 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002107
2108 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002109 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002110
Paulo Zanonic008bc62013-07-12 16:35:10 -03002111 if (de_iir & DE_POISON)
2112 DRM_ERROR("Poison interrupt\n");
2113
Damien Lespiau055e3932014-08-18 13:49:10 +01002114 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002115 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2116 intel_pipe_handle_vblank(dev_priv, pipe))
2117 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002118
Daniel Vetter40da17c2013-10-21 18:04:36 +02002119 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002120 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002121
Daniel Vetter40da17c2013-10-21 18:04:36 +02002122 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002123 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002124
Daniel Vetter40da17c2013-10-21 18:04:36 +02002125 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002126 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002127 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002128 }
2129
2130 /* check event from PCH */
2131 if (de_iir & DE_PCH_EVENT) {
2132 u32 pch_iir = I915_READ(SDEIIR);
2133
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002134 if (HAS_PCH_CPT(dev_priv))
2135 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002136 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002137 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002138
2139 /* should clear PCH hotplug event before clear CPU irq */
2140 I915_WRITE(SDEIIR, pch_iir);
2141 }
2142
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002143 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2144 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002145}
2146
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002147static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2148 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002149{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002150 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002151 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2152
Ville Syrjälä40e56412015-08-27 23:56:10 +03002153 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002154 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002155
2156 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002157 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002158
2159 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002160 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002161
2162 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002163 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002164
Damien Lespiau055e3932014-08-18 13:49:10 +01002165 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002166 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2167 intel_pipe_handle_vblank(dev_priv, pipe))
2168 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002169
2170 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002171 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002172 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002173 }
2174
2175 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002176 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002177 u32 pch_iir = I915_READ(SDEIIR);
2178
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002179 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002180
2181 /* clear PCH hotplug event before clear CPU irq */
2182 I915_WRITE(SDEIIR, pch_iir);
2183 }
2184}
2185
Oscar Mateo72c90f62014-06-16 16:10:57 +01002186/*
2187 * To handle irqs with the minimum potential races with fresh interrupts, we:
2188 * 1 - Disable Master Interrupt Control.
2189 * 2 - Find the source(s) of the interrupt.
2190 * 3 - Clear the Interrupt Identity bits (IIR).
2191 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2192 * 5 - Re-enable Master Interrupt Control.
2193 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002194static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002195{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002196 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002197 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002198 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002199 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002200
Imre Deak2dd2a882015-02-24 11:14:30 +02002201 if (!intel_irqs_enabled(dev_priv))
2202 return IRQ_NONE;
2203
Imre Deak1f814da2015-12-16 02:52:19 +02002204 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2205 disable_rpm_wakeref_asserts(dev_priv);
2206
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002207 /* disable master interrupt before clearing iir */
2208 de_ier = I915_READ(DEIER);
2209 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002210 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002211
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002212 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2213 * interrupts will will be stored on its back queue, and then we'll be
2214 * able to process them after we restore SDEIER (as soon as we restore
2215 * it, we'll get an interrupt if SDEIIR still has something to process
2216 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002217 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002218 sde_ier = I915_READ(SDEIER);
2219 I915_WRITE(SDEIER, 0);
2220 POSTING_READ(SDEIER);
2221 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002222
Oscar Mateo72c90f62014-06-16 16:10:57 +01002223 /* Find, clear, then process each source of interrupt */
2224
Chris Wilson0e434062012-05-09 21:45:44 +01002225 gt_iir = I915_READ(GTIIR);
2226 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002227 I915_WRITE(GTIIR, gt_iir);
2228 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002229 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002230 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002231 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002232 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002233 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002234
2235 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002236 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002237 I915_WRITE(DEIIR, de_iir);
2238 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002239 if (INTEL_GEN(dev_priv) >= 7)
2240 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002241 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002242 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002243 }
2244
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002245 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002246 u32 pm_iir = I915_READ(GEN6_PMIIR);
2247 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002248 I915_WRITE(GEN6_PMIIR, pm_iir);
2249 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002250 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002251 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002252 }
2253
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002254 I915_WRITE(DEIER, de_ier);
2255 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002257 I915_WRITE(SDEIER, sde_ier);
2258 POSTING_READ(SDEIER);
2259 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002260
Imre Deak1f814da2015-12-16 02:52:19 +02002261 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2262 enable_rpm_wakeref_asserts(dev_priv);
2263
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002264 return ret;
2265}
2266
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002267static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2268 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002269 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302270{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002271 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302272
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002273 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2274 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302275
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002276 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002277 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002278 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002279
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002280 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302281}
2282
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002283static irqreturn_t
2284gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002286 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002287 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002288 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002289
Ben Widawskyabd58f02013-11-02 21:07:09 -07002290 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002291 iir = I915_READ(GEN8_DE_MISC_IIR);
2292 if (iir) {
2293 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002294 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002295 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002296 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002297 else
2298 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002299 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002300 else
2301 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002302 }
2303
Daniel Vetter6d766f02013-11-07 14:49:55 +01002304 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002305 iir = I915_READ(GEN8_DE_PORT_IIR);
2306 if (iir) {
2307 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302308 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002309
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002310 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002311 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002312
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002313 tmp_mask = GEN8_AUX_CHANNEL_A;
2314 if (INTEL_INFO(dev_priv)->gen >= 9)
2315 tmp_mask |= GEN9_AUX_CHANNEL_B |
2316 GEN9_AUX_CHANNEL_C |
2317 GEN9_AUX_CHANNEL_D;
2318
2319 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002320 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302321 found = true;
2322 }
2323
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002324 if (IS_BROXTON(dev_priv)) {
2325 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2326 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002327 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2328 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002329 found = true;
2330 }
2331 } else if (IS_BROADWELL(dev_priv)) {
2332 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2333 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002334 ilk_hpd_irq_handler(dev_priv,
2335 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002336 found = true;
2337 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302338 }
2339
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002340 if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2341 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302342 found = true;
2343 }
2344
Shashank Sharmad04a4922014-08-22 17:40:41 +05302345 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002346 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002347 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002348 else
2349 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002350 }
2351
Damien Lespiau055e3932014-08-18 13:49:10 +01002352 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002353 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002354
Daniel Vetterc42664c2013-11-07 11:05:40 +01002355 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2356 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002357
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002358 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2359 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002360 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002361 continue;
2362 }
2363
2364 ret = IRQ_HANDLED;
2365 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2366
Daniel Vetter5a21b662016-05-24 17:13:53 +02002367 if (iir & GEN8_PIPE_VBLANK &&
2368 intel_pipe_handle_vblank(dev_priv, pipe))
2369 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002370
2371 flip_done = iir;
2372 if (INTEL_INFO(dev_priv)->gen >= 9)
2373 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2374 else
2375 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2376
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002377 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002378 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002379
2380 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002381 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002382
2383 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2384 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2385
2386 fault_errors = iir;
2387 if (INTEL_INFO(dev_priv)->gen >= 9)
2388 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2389 else
2390 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2391
2392 if (fault_errors)
2393 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2394 pipe_name(pipe),
2395 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002396 }
2397
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002398 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302399 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002400 /*
2401 * FIXME(BDW): Assume for now that the new interrupt handling
2402 * scheme also closed the SDE interrupt handling race we've seen
2403 * on older pch-split platforms. But this needs testing.
2404 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002405 iir = I915_READ(SDEIIR);
2406 if (iir) {
2407 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002408 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002409
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002410 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002411 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002412 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002413 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002414 } else {
2415 /*
2416 * Like on previous PCH there seems to be something
2417 * fishy going on with forwarding PCH interrupts.
2418 */
2419 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2420 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002421 }
2422
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002423 return ret;
2424}
2425
2426static irqreturn_t gen8_irq_handler(int irq, void *arg)
2427{
2428 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002429 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002430 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002431 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002432 irqreturn_t ret;
2433
2434 if (!intel_irqs_enabled(dev_priv))
2435 return IRQ_NONE;
2436
2437 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2438 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2439 if (!master_ctl)
2440 return IRQ_NONE;
2441
2442 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2443
2444 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2445 disable_rpm_wakeref_asserts(dev_priv);
2446
2447 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002448 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2449 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002450 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2451
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002452 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2453 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002454
Imre Deak1f814da2015-12-16 02:52:19 +02002455 enable_rpm_wakeref_asserts(dev_priv);
2456
Ben Widawskyabd58f02013-11-02 21:07:09 -07002457 return ret;
2458}
2459
Chris Wilson1f15b762016-07-01 17:23:14 +01002460static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002461{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002462 /*
2463 * Notify all waiters for GPU completion events that reset state has
2464 * been changed, and that they need to restart their wait after
2465 * checking for potential errors (and bail out to drop locks if there is
2466 * a gpu reset pending so that i915_error_work_func can acquire them).
2467 */
2468
2469 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002470 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002471
2472 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2473 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002474}
2475
Jesse Barnes8a905232009-07-11 16:48:03 -04002476/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002477 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002478 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002479 *
2480 * Fire an error uevent so userspace can see that a hang or error
2481 * was detected.
2482 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002483static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002484{
Chris Wilson91c8a322016-07-05 10:40:23 +01002485 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002486 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2487 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2488 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002489
Chris Wilsonc0336662016-05-06 15:40:21 +01002490 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002491
Chris Wilson8af29b02016-09-09 14:11:47 +01002492 DRM_DEBUG_DRIVER("resetting chip\n");
2493 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2494
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002495 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002496 * In most cases it's guaranteed that we get here with an RPM
2497 * reference held, for example because there is a pending GPU
2498 * request that won't finish until the reset is done. This
2499 * isn't the case at least when we get here by doing a
2500 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002501 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002502 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002503 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002504
Chris Wilson780f2622016-09-09 14:11:52 +01002505 do {
2506 /*
2507 * All state reset _must_ be completed before we update the
2508 * reset counter, for otherwise waiters might miss the reset
2509 * pending state and not properly drop locks, resulting in
2510 * deadlocks with the reset work.
2511 */
2512 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2513 i915_reset(dev_priv);
2514 mutex_unlock(&dev_priv->drm.struct_mutex);
2515 }
2516
2517 /* We need to wait for anyone holding the lock to wakeup */
2518 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2519 I915_RESET_IN_PROGRESS,
2520 TASK_UNINTERRUPTIBLE,
2521 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002522
Chris Wilson8af29b02016-09-09 14:11:47 +01002523 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002524 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002525
Chris Wilson780f2622016-09-09 14:11:52 +01002526 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002527 kobject_uevent_env(kobj,
2528 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002529
Chris Wilson8af29b02016-09-09 14:11:47 +01002530 /*
2531 * Note: The wake_up also serves as a memory barrier so that
2532 * waiters see the updated value of the dev_priv->gpu_error.
2533 */
2534 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002535}
2536
Chris Wilsonc0336662016-05-06 15:40:21 +01002537static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002538{
Ben Widawskybd9854f2012-08-23 15:18:09 -07002539 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002540 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002541 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002542
Chris Wilson35aed2e2010-05-27 13:18:12 +01002543 if (!eir)
2544 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002545
Joe Perchesa70491c2012-03-18 13:00:11 -07002546 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002547
Chris Wilsonc0336662016-05-06 15:40:21 +01002548 i915_get_extra_instdone(dev_priv, instdone);
Ben Widawskybd9854f2012-08-23 15:18:09 -07002549
Chris Wilsonc0336662016-05-06 15:40:21 +01002550 if (IS_G4X(dev_priv)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002551 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2552 u32 ipeir = I915_READ(IPEIR_I965);
2553
Joe Perchesa70491c2012-03-18 13:00:11 -07002554 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2555 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002556 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2557 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002558 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002559 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002560 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002561 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002562 }
2563 if (eir & GM45_ERROR_PAGE_TABLE) {
2564 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002565 pr_err("page table error\n");
2566 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002567 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002568 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002569 }
2570 }
2571
Chris Wilsonc0336662016-05-06 15:40:21 +01002572 if (!IS_GEN2(dev_priv)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002573 if (eir & I915_ERROR_PAGE_TABLE) {
2574 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002575 pr_err("page table error\n");
2576 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002577 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002578 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002579 }
2580 }
2581
2582 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002583 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002584 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002585 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002586 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002587 /* pipestat has already been acked */
2588 }
2589 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002590 pr_err("instruction error\n");
2591 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002592 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2593 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsonc0336662016-05-06 15:40:21 +01002594 if (INTEL_GEN(dev_priv) < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002595 u32 ipeir = I915_READ(IPEIR);
2596
Joe Perchesa70491c2012-03-18 13:00:11 -07002597 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2598 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002599 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002600 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002601 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002602 } else {
2603 u32 ipeir = I915_READ(IPEIR_I965);
2604
Joe Perchesa70491c2012-03-18 13:00:11 -07002605 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2606 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002607 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002608 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002609 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002610 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002611 }
2612 }
2613
2614 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002615 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002616 eir = I915_READ(EIR);
2617 if (eir) {
2618 /*
2619 * some errors might have become stuck,
2620 * mask them.
2621 */
2622 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2623 I915_WRITE(EMR, I915_READ(EMR) | eir);
2624 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2625 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002626}
2627
2628/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002629 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002630 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002631 * @engine_mask: mask representing engines that are hung
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002632 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002633 * dump it to the syslog. Also call i915_capture_error_state() to make
2634 * sure we get a record and make it available in debugfs. Fire a uevent
2635 * so userspace knows something bad happened (should trigger collection
2636 * of a ring dump etc.).
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002637 * @fmt: Error message format string
Chris Wilson35aed2e2010-05-27 13:18:12 +01002638 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002639void i915_handle_error(struct drm_i915_private *dev_priv,
2640 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002641 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002642{
Mika Kuoppala58174462014-02-25 17:11:26 +02002643 va_list args;
2644 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002645
Mika Kuoppala58174462014-02-25 17:11:26 +02002646 va_start(args, fmt);
2647 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2648 va_end(args);
2649
Chris Wilsonc0336662016-05-06 15:40:21 +01002650 i915_capture_error_state(dev_priv, engine_mask, error_msg);
2651 i915_report_and_clear_eir(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002652
Chris Wilson8af29b02016-09-09 14:11:47 +01002653 if (!engine_mask)
2654 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002655
Chris Wilson8af29b02016-09-09 14:11:47 +01002656 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2657 &dev_priv->gpu_error.flags))
2658 return;
2659
2660 /*
2661 * Wakeup waiting processes so that the reset function
2662 * i915_reset_and_wakeup doesn't deadlock trying to grab
2663 * various locks. By bumping the reset counter first, the woken
2664 * processes will see a reset in progress and back off,
2665 * releasing their locks and then wait for the reset completion.
2666 * We must do this for _all_ gpu waiters that might hold locks
2667 * that the reset work needs to acquire.
2668 *
2669 * Note: The wake_up also provides a memory barrier to ensure that the
2670 * waiters see the updated value of the reset flags.
2671 */
2672 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002673
Chris Wilsonc0336662016-05-06 15:40:21 +01002674 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002675}
2676
Keith Packard42f52ef2008-10-18 19:39:29 -07002677/* Called from drm generic code, passed 'crtc' which
2678 * we use as a pipe index
2679 */
Thierry Reding88e72712015-09-24 18:35:31 +02002680static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002681{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002682 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002683 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002684
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002685 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002686 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002687 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002688 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002689 else
Keith Packard7c463582008-11-04 02:03:27 -08002690 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002691 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002693
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002694 return 0;
2695}
2696
Thierry Reding88e72712015-09-24 18:35:31 +02002697static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002698{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002699 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002700 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002701 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002702 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002703
Jesse Barnesf796cf82011-04-07 13:58:17 -07002704 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002705 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002706 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2707
2708 return 0;
2709}
2710
Thierry Reding88e72712015-09-24 18:35:31 +02002711static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002712{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002713 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002714 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002715
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002716 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002717 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002718 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002719 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2720
2721 return 0;
2722}
2723
Thierry Reding88e72712015-09-24 18:35:31 +02002724static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002725{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002726 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002727 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002728
Ben Widawskyabd58f02013-11-02 21:07:09 -07002729 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002730 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002731 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002732
Ben Widawskyabd58f02013-11-02 21:07:09 -07002733 return 0;
2734}
2735
Keith Packard42f52ef2008-10-18 19:39:29 -07002736/* Called from drm generic code, passed 'crtc' which
2737 * we use as a pipe index
2738 */
Thierry Reding88e72712015-09-24 18:35:31 +02002739static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002740{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002741 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002742 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002743
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002744 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002745 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002746 PIPE_VBLANK_INTERRUPT_STATUS |
2747 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002748 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2749}
2750
Thierry Reding88e72712015-09-24 18:35:31 +02002751static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002752{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002753 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002754 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002755 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002756 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002757
2758 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002759 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002760 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2761}
2762
Thierry Reding88e72712015-09-24 18:35:31 +02002763static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002764{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002765 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002766 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002767
2768 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002769 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002770 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002771 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2772}
2773
Thierry Reding88e72712015-09-24 18:35:31 +02002774static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002775{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002776 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002777 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002778
Ben Widawskyabd58f02013-11-02 21:07:09 -07002779 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002780 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002781 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2782}
2783
Chris Wilson9107e9d2013-06-10 11:20:20 +01002784static bool
Chris Wilson31bb59c2016-07-01 17:23:27 +01002785ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
Daniel Vettera028c4b2014-03-15 00:08:56 +01002786{
Chris Wilson31bb59c2016-07-01 17:23:27 +01002787 if (INTEL_GEN(engine->i915) >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002788 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002789 } else {
2790 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2791 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2792 MI_SEMAPHORE_REGISTER);
2793 }
2794}
2795
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002796static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002797semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2798 u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002799{
Chris Wilsonc0336662016-05-06 15:40:21 +01002800 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002801 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002802
Chris Wilsonc0336662016-05-06 15:40:21 +01002803 if (INTEL_GEN(dev_priv) >= 8) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002804 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002805 if (engine == signaller)
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002806 continue;
2807
Chris Wilson27399ee2016-10-03 13:45:16 +01002808 if (offset == signaller->semaphore.signal_ggtt[engine->hw_id])
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002809 return signaller;
2810 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002811 } else {
2812 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2813
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002814 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002815 if(engine == signaller)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002816 continue;
2817
Chris Wilson27399ee2016-10-03 13:45:16 +01002818 if (sync_bits == signaller->semaphore.mbox.wait[engine->hw_id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002819 return signaller;
2820 }
2821 }
2822
Chris Wilson27399ee2016-10-03 13:45:16 +01002823 DRM_DEBUG_DRIVER("No signaller ring found for %s, ipehr 0x%08x, offset 0x%016llx\n",
2824 engine->name, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002825
Chris Wilson80b5bdb2016-09-09 14:11:58 +01002826 return ERR_PTR(-ENODEV);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002827}
2828
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002829static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002830semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002831{
Chris Wilsonc0336662016-05-06 15:40:21 +01002832 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson406ea8d2016-07-20 13:31:55 +01002833 void __iomem *vaddr;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002834 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002835 u64 offset = 0;
2836 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002837
Tomas Elf381e8ae2015-10-08 19:31:33 +01002838 /*
2839 * This function does not support execlist mode - any attempt to
2840 * proceed further into this function will result in a kernel panic
2841 * when dereferencing ring->buffer, which is not set up in execlist
2842 * mode.
2843 *
2844 * The correct way of doing it would be to derive the currently
2845 * executing ring buffer from the current context, which is derived
2846 * from the currently running request. Unfortunately, to get the
2847 * current request we would have to grab the struct_mutex before doing
2848 * anything else, which would be ill-advised since some other thread
2849 * might have grabbed it already and managed to hang itself, causing
2850 * the hang checker to deadlock.
2851 *
2852 * Therefore, this function does not support execlist mode in its
2853 * current form. Just return NULL and move on.
2854 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002855 if (engine->buffer == NULL)
Tomas Elf381e8ae2015-10-08 19:31:33 +01002856 return NULL;
2857
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002858 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
Chris Wilson31bb59c2016-07-01 17:23:27 +01002859 if (!ipehr_is_semaphore_wait(engine, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002860 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002861
Daniel Vetter88fe4292014-03-15 00:08:55 +01002862 /*
2863 * HEAD is likely pointing to the dword after the actual command,
2864 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002865 * or 4 dwords depending on the semaphore wait command size.
2866 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002867 * point at at batch, and semaphores are always emitted into the
2868 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002869 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002870 head = I915_READ_HEAD(engine) & HEAD_ADDR;
Chris Wilsonc0336662016-05-06 15:40:21 +01002871 backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
Chris Wilsonf2f0ed72016-07-20 13:31:56 +01002872 vaddr = (void __iomem *)engine->buffer->vaddr;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002873
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002874 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002875 /*
2876 * Be paranoid and presume the hw has gone off into the wild -
2877 * our ring is smaller than what the hardware (and hence
2878 * HEAD_ADDR) allows. Also handles wrap-around.
2879 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002880 head &= engine->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002881
2882 /* This here seems to blow up */
Chris Wilson406ea8d2016-07-20 13:31:55 +01002883 cmd = ioread32(vaddr + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002884 if (cmd == ipehr)
2885 break;
2886
Daniel Vetter88fe4292014-03-15 00:08:55 +01002887 head -= 4;
2888 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002889
Daniel Vetter88fe4292014-03-15 00:08:55 +01002890 if (!i)
2891 return NULL;
2892
Chris Wilson406ea8d2016-07-20 13:31:55 +01002893 *seqno = ioread32(vaddr + head + 4) + 1;
Chris Wilsonc0336662016-05-06 15:40:21 +01002894 if (INTEL_GEN(dev_priv) >= 8) {
Chris Wilson406ea8d2016-07-20 13:31:55 +01002895 offset = ioread32(vaddr + head + 12);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002896 offset <<= 32;
Chris Wilson406ea8d2016-07-20 13:31:55 +01002897 offset |= ioread32(vaddr + head + 8);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002898 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002899 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002900}
2901
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002902static int semaphore_passed(struct intel_engine_cs *engine)
Chris Wilson6274f212013-06-10 11:20:21 +01002903{
Chris Wilsonc0336662016-05-06 15:40:21 +01002904 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002905 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002906 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002907
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002908 engine->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002909
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002910 signaller = semaphore_waits_for(engine, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002911 if (signaller == NULL)
2912 return -1;
2913
Chris Wilson80b5bdb2016-09-09 14:11:58 +01002914 if (IS_ERR(signaller))
2915 return 0;
2916
Chris Wilson4be17382014-06-06 10:22:29 +01002917 /* Prevent pathological recursion due to driver bugs */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002918 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
Chris Wilson6274f212013-06-10 11:20:21 +01002919 return -1;
2920
Chris Wilson1b7744e2016-07-01 17:23:17 +01002921 if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
Chris Wilson4be17382014-06-06 10:22:29 +01002922 return 1;
2923
Chris Wilsona0d036b2014-07-19 12:40:42 +01002924 /* cursory check for an unkickable deadlock */
2925 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2926 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002927 return -1;
2928
2929 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002930}
2931
2932static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2933{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002934 struct intel_engine_cs *engine;
Chris Wilson6274f212013-06-10 11:20:21 +01002935
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002936 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002937 engine->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002938}
2939
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002940static bool subunits_stuck(struct intel_engine_cs *engine)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002941{
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002942 u32 instdone[I915_NUM_INSTDONE_REG];
2943 bool stuck;
2944 int i;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002945
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002946 if (engine->id != RCS)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002947 return true;
2948
Chris Wilsonc0336662016-05-06 15:40:21 +01002949 i915_get_extra_instdone(engine->i915, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002950
2951 /* There might be unstable subunit states even when
2952 * actual head is not moving. Filter out the unstable ones by
2953 * accumulating the undone -> done transitions and only
2954 * consider those as progress.
2955 */
2956 stuck = true;
2957 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002958 const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002959
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002960 if (tmp != engine->hangcheck.instdone[i])
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002961 stuck = false;
2962
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002963 engine->hangcheck.instdone[i] |= tmp;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002964 }
2965
2966 return stuck;
2967}
2968
Chris Wilson7e37f882016-08-02 22:50:21 +01002969static enum intel_engine_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002970head_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002971{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002972 if (acthd != engine->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002973
2974 /* Clear subunit states on head movement */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002975 memset(engine->hangcheck.instdone, 0,
2976 sizeof(engine->hangcheck.instdone));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002977
Mika Kuoppala24a65e62016-03-02 16:48:29 +02002978 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002979 }
Chris Wilson6274f212013-06-10 11:20:21 +01002980
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002981 if (!subunits_stuck(engine))
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002982 return HANGCHECK_ACTIVE;
2983
2984 return HANGCHECK_HUNG;
2985}
2986
Chris Wilson7e37f882016-08-02 22:50:21 +01002987static enum intel_engine_hangcheck_action
2988engine_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002989{
Chris Wilsonc0336662016-05-06 15:40:21 +01002990 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson7e37f882016-08-02 22:50:21 +01002991 enum intel_engine_hangcheck_action ha;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002992 u32 tmp;
2993
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002994 ha = head_stuck(engine, acthd);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002995 if (ha != HANGCHECK_HUNG)
2996 return ha;
2997
Chris Wilsonc0336662016-05-06 15:40:21 +01002998 if (IS_GEN2(dev_priv))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002999 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003000
3001 /* Is the chip hanging on a WAIT_FOR_EVENT?
3002 * If so we can simply poke the RB_WAIT bit
3003 * and break the hang. This should work on
3004 * all but the second generation chipsets.
3005 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003006 tmp = I915_READ_CTL(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003007 if (tmp & RING_WAIT) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003008 i915_handle_error(dev_priv, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003009 "Kicking stuck wait on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003010 engine->name);
3011 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003012 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003013 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003014
Chris Wilsonc0336662016-05-06 15:40:21 +01003015 if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003016 switch (semaphore_passed(engine)) {
Chris Wilson6274f212013-06-10 11:20:21 +01003017 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003018 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003019 case 1:
Chris Wilsonc0336662016-05-06 15:40:21 +01003020 i915_handle_error(dev_priv, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003021 "Kicking stuck semaphore on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003022 engine->name);
3023 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003024 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003025 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003026 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003027 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003028 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003029
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003030 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003031}
3032
Chris Wilson737b1502015-01-26 18:03:03 +02003033/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003034 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003035 * batchbuffers in a long time. We keep track per ring seqno progress and
3036 * if there are no progress, hangcheck score for that ring is increased.
3037 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3038 * we kick the ring. If we see no progress on three subsequent calls
3039 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003040 */
Chris Wilson737b1502015-01-26 18:03:03 +02003041static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003042{
Chris Wilson737b1502015-01-26 18:03:03 +02003043 struct drm_i915_private *dev_priv =
3044 container_of(work, typeof(*dev_priv),
3045 gpu_error.hangcheck_work.work);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003046 struct intel_engine_cs *engine;
Chris Wilson2b284282016-07-04 08:48:32 +01003047 unsigned int hung = 0, stuck = 0;
3048 int busy_count = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003049#define BUSY 1
3050#define KICK 5
3051#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003052#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003053
Jani Nikulad330a952014-01-21 11:24:25 +02003054 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003055 return;
3056
Chris Wilsonb1379d42016-07-05 08:54:36 +01003057 if (!READ_ONCE(dev_priv->gt.awake))
Chris Wilson67d97da2016-07-04 08:08:31 +01003058 return;
Imre Deak1f814da2015-12-16 02:52:19 +02003059
Mika Kuoppala75714942015-12-16 09:26:48 +02003060 /* As enabling the GPU requires fairly extensive mmio access,
3061 * periodically arm the mmio checker to see if we are triggering
3062 * any invalid access.
3063 */
3064 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3065
Chris Wilson2b284282016-07-04 08:48:32 +01003066 for_each_engine(engine, dev_priv) {
Chris Wilson688e6c72016-07-01 17:23:15 +01003067 bool busy = intel_engine_has_waiter(engine);
Chris Wilson50877442014-03-21 12:41:53 +00003068 u64 acthd;
3069 u32 seqno;
Chris Wilson34730fe2016-08-20 15:54:08 +01003070 u32 submit;
Chris Wilsonb4519512012-05-11 14:29:30 +01003071
Chris Wilson6274f212013-06-10 11:20:21 +01003072 semaphore_clear_deadlocks(dev_priv);
3073
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003074 /* We don't strictly need an irq-barrier here, as we are not
3075 * serving an interrupt request, be paranoid in case the
3076 * barrier has side-effects (such as preventing a broken
3077 * cacheline snoop) and so be sure that we can see the seqno
3078 * advance. If the seqno should stick, due to a stale
3079 * cacheline, we would erroneously declare the GPU hung.
3080 */
3081 if (engine->irq_seqno_barrier)
3082 engine->irq_seqno_barrier(engine);
3083
Chris Wilson7e37f882016-08-02 22:50:21 +01003084 acthd = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01003085 seqno = intel_engine_get_seqno(engine);
Chris Wilson34730fe2016-08-20 15:54:08 +01003086 submit = READ_ONCE(engine->last_submitted_seqno);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003087
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003088 if (engine->hangcheck.seqno == seqno) {
Chris Wilson34730fe2016-08-20 15:54:08 +01003089 if (i915_seqno_passed(seqno, submit)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003090 engine->hangcheck.action = HANGCHECK_IDLE;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003091 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003092 /* We always increment the hangcheck score
Chris Wilson9930ca12016-07-27 09:07:30 +01003093 * if the engine is busy and still processing
Chris Wilson6274f212013-06-10 11:20:21 +01003094 * the same request, so that no single request
3095 * can run indefinitely (such as a chain of
3096 * batches). The only time we do not increment
3097 * the hangcheck score on this ring, if this
Chris Wilson9930ca12016-07-27 09:07:30 +01003098 * engine is in a legitimate wait for another
3099 * engine. In that case the waiting engine is a
Chris Wilson6274f212013-06-10 11:20:21 +01003100 * victim and we want to be sure we catch the
3101 * right culprit. Then every time we do kick
3102 * the ring, add a small increment to the
3103 * score so that we can catch a batch that is
3104 * being repeatedly kicked and so responsible
3105 * for stalling the machine.
3106 */
Chris Wilson7e37f882016-08-02 22:50:21 +01003107 engine->hangcheck.action =
3108 engine_stuck(engine, acthd);
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003109
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003110 switch (engine->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003111 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003112 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003113 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003114 case HANGCHECK_ACTIVE:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003115 engine->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003116 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003117 case HANGCHECK_KICK:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003118 engine->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003119 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003120 case HANGCHECK_HUNG:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003121 engine->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003122 break;
3123 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003124 }
Chris Wilson2b284282016-07-04 08:48:32 +01003125
3126 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3127 hung |= intel_engine_flag(engine);
3128 if (engine->hangcheck.action != HANGCHECK_HUNG)
3129 stuck |= intel_engine_flag(engine);
3130 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003131 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003132 engine->hangcheck.action = HANGCHECK_ACTIVE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003133
Chris Wilson9107e9d2013-06-10 11:20:20 +01003134 /* Gradually reduce the count so that we catch DoS
3135 * attempts across multiple batches.
3136 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003137 if (engine->hangcheck.score > 0)
3138 engine->hangcheck.score -= ACTIVE_DECAY;
3139 if (engine->hangcheck.score < 0)
3140 engine->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003141
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003142 /* Clear head and subunit states on seqno movement */
Chris Wilson12471ba2016-04-09 10:57:55 +01003143 acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003144
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003145 memset(engine->hangcheck.instdone, 0,
3146 sizeof(engine->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003147 }
3148
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003149 engine->hangcheck.seqno = seqno;
3150 engine->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003151 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003152 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003153
Chris Wilson2b284282016-07-04 08:48:32 +01003154 if (hung) {
3155 char msg[80];
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01003156 unsigned int tmp;
Chris Wilson2b284282016-07-04 08:48:32 +01003157 int len;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003158
Chris Wilson2b284282016-07-04 08:48:32 +01003159 /* If some rings hung but others were still busy, only
3160 * blame the hanging rings in the synopsis.
3161 */
3162 if (stuck != hung)
3163 hung &= ~stuck;
3164 len = scnprintf(msg, sizeof(msg),
3165 "%s on ", stuck == hung ? "No progress" : "Hang");
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01003166 for_each_engine_masked(engine, dev_priv, hung, tmp)
Chris Wilson2b284282016-07-04 08:48:32 +01003167 len += scnprintf(msg + len, sizeof(msg) - len,
3168 "%s, ", engine->name);
3169 msg[len-2] = '\0';
3170
3171 return i915_handle_error(dev_priv, hung, msg);
3172 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003173
Chris Wilson05535722016-07-01 17:23:11 +01003174 /* Reset timer in case GPU hangs without another request being added */
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003175 if (busy_count)
Chris Wilsonc0336662016-05-06 15:40:21 +01003176 i915_queue_hangcheck(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003177}
3178
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003179static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003180{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003181 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003182
3183 if (HAS_PCH_NOP(dev))
3184 return;
3185
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003186 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003187
3188 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3189 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003190}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003191
Paulo Zanoni622364b2014-04-01 15:37:22 -03003192/*
3193 * SDEIER is also touched by the interrupt handler to work around missed PCH
3194 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3195 * instead we unconditionally enable all PCH interrupt sources here, but then
3196 * only unmask them as needed with SDEIMR.
3197 *
3198 * This function needs to be called before interrupts are enabled.
3199 */
3200static void ibx_irq_pre_postinstall(struct drm_device *dev)
3201{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003202 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003203
3204 if (HAS_PCH_NOP(dev))
3205 return;
3206
3207 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003208 I915_WRITE(SDEIER, 0xffffffff);
3209 POSTING_READ(SDEIER);
3210}
3211
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003212static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003213{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003214 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003215
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003216 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003217 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003218 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003219}
3220
Ville Syrjälä70591a42014-10-30 19:42:58 +02003221static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3222{
3223 enum pipe pipe;
3224
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003225 if (IS_CHERRYVIEW(dev_priv))
3226 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3227 else
3228 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3229
Ville Syrjäläad22d102016-04-12 18:56:14 +03003230 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003231 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3232
Ville Syrjäläad22d102016-04-12 18:56:14 +03003233 for_each_pipe(dev_priv, pipe) {
3234 I915_WRITE(PIPESTAT(pipe),
3235 PIPE_FIFO_UNDERRUN_STATUS |
3236 PIPESTAT_INT_STATUS_MASK);
3237 dev_priv->pipestat_irq_mask[pipe] = 0;
3238 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02003239
3240 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003241 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003242}
3243
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003244static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3245{
3246 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003247 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003248 enum pipe pipe;
3249
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003250 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3251 PIPE_CRC_DONE_INTERRUPT_STATUS;
3252
3253 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3254 for_each_pipe(dev_priv, pipe)
3255 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3256
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003257 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3258 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3259 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003260 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003261 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003262
3263 WARN_ON(dev_priv->irq_mask != ~0);
3264
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003265 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003266
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003267 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003268}
3269
3270/* drm_dma.h hooks
3271*/
3272static void ironlake_irq_reset(struct drm_device *dev)
3273{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003274 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003275
3276 I915_WRITE(HWSTAM, 0xffffffff);
3277
3278 GEN5_IRQ_RESET(DE);
3279 if (IS_GEN7(dev))
3280 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3281
3282 gen5_gt_irq_reset(dev);
3283
3284 ibx_irq_reset(dev);
3285}
3286
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003287static void valleyview_irq_preinstall(struct drm_device *dev)
3288{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003289 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003290
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003291 I915_WRITE(VLV_MASTER_IER, 0);
3292 POSTING_READ(VLV_MASTER_IER);
3293
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003294 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003295
Ville Syrjäläad22d102016-04-12 18:56:14 +03003296 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003297 if (dev_priv->display_irqs_enabled)
3298 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003299 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003300}
3301
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003302static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3303{
3304 GEN8_IRQ_RESET_NDX(GT, 0);
3305 GEN8_IRQ_RESET_NDX(GT, 1);
3306 GEN8_IRQ_RESET_NDX(GT, 2);
3307 GEN8_IRQ_RESET_NDX(GT, 3);
3308}
3309
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003310static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003311{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003312 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003313 int pipe;
3314
Ben Widawskyabd58f02013-11-02 21:07:09 -07003315 I915_WRITE(GEN8_MASTER_IRQ, 0);
3316 POSTING_READ(GEN8_MASTER_IRQ);
3317
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003318 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003319
Damien Lespiau055e3932014-08-18 13:49:10 +01003320 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003321 if (intel_display_power_is_enabled(dev_priv,
3322 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003323 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003324
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003325 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3326 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3327 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003328
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303329 if (HAS_PCH_SPLIT(dev))
3330 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003331}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003332
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003333void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3334 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003335{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003336 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003337 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003338
Daniel Vetter13321782014-09-15 14:55:29 +02003339 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003340 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3341 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3342 dev_priv->de_irq_mask[pipe],
3343 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003344 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003345}
3346
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003347void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3348 unsigned int pipe_mask)
3349{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003350 enum pipe pipe;
3351
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003352 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003353 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3354 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003355 spin_unlock_irq(&dev_priv->irq_lock);
3356
3357 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003358 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003359}
3360
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003361static void cherryview_irq_preinstall(struct drm_device *dev)
3362{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003363 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003364
3365 I915_WRITE(GEN8_MASTER_IRQ, 0);
3366 POSTING_READ(GEN8_MASTER_IRQ);
3367
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003368 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003369
3370 GEN5_IRQ_RESET(GEN8_PCU_);
3371
Ville Syrjäläad22d102016-04-12 18:56:14 +03003372 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003373 if (dev_priv->display_irqs_enabled)
3374 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003375 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003376}
3377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003378static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003379 const u32 hpd[HPD_NUM_PINS])
3380{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003381 struct intel_encoder *encoder;
3382 u32 enabled_irqs = 0;
3383
Chris Wilson91c8a322016-07-05 10:40:23 +01003384 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003385 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3386 enabled_irqs |= hpd[encoder->hpd_pin];
3387
3388 return enabled_irqs;
3389}
3390
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003391static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003392{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003393 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003394
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003395 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003396 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003397 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003398 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003399 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003400 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003401 }
3402
Daniel Vetterfee884e2013-07-04 23:35:21 +02003403 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003404
3405 /*
3406 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003407 * duration to 2ms (which is the minimum in the Display Port spec).
3408 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003409 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003410 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3411 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3412 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3413 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3414 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003415 /*
3416 * When CPU and PCH are on the same package, port A
3417 * HPD must be enabled in both north and south.
3418 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003419 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003420 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003421 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003422}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003423
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003424static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003425{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003426 u32 hotplug_irqs, hotplug, enabled_irqs;
3427
3428 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003429 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003430
3431 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3432
3433 /* Enable digital hotplug on the PCH */
3434 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3435 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003436 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003437 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3438
3439 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3440 hotplug |= PORTE_HOTPLUG_ENABLE;
3441 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003442}
3443
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003444static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003445{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003446 u32 hotplug_irqs, hotplug, enabled_irqs;
3447
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003448 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003449 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003450 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003451
3452 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003453 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003454 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003455 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003456
3457 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003458 } else {
3459 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003460 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003461
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003462 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3463 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003464
3465 /*
3466 * Enable digital hotplug on the CPU, and configure the DP short pulse
3467 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003468 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003469 */
3470 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3471 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3472 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3473 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3474
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003475 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003476}
3477
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003478static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003479{
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003480 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003481
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003482 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003483 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003484
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003485 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003486
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003487 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3488 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3489 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303490
3491 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3492 hotplug, enabled_irqs);
3493 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3494
3495 /*
3496 * For BXT invert bit has to be set based on AOB design
3497 * for HPD detection logic, update it based on VBT fields.
3498 */
3499
3500 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3501 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3502 hotplug |= BXT_DDIA_HPD_INVERT;
3503 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3504 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3505 hotplug |= BXT_DDIB_HPD_INVERT;
3506 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3507 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3508 hotplug |= BXT_DDIC_HPD_INVERT;
3509
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003510 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003511}
3512
Paulo Zanonid46da432013-02-08 17:35:15 -02003513static void ibx_irq_postinstall(struct drm_device *dev)
3514{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003515 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003516 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003517
Daniel Vetter692a04c2013-05-29 21:43:05 +02003518 if (HAS_PCH_NOP(dev))
3519 return;
3520
Paulo Zanoni105b1222014-04-01 15:37:17 -03003521 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003522 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003523 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003524 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003525
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003526 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003527 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003528}
3529
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003530static void gen5_gt_irq_postinstall(struct drm_device *dev)
3531{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003532 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003533 u32 pm_irqs, gt_irqs;
3534
3535 pm_irqs = gt_irqs = 0;
3536
3537 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003538 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003539 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003540 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3541 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003542 }
3543
3544 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3545 if (IS_GEN5(dev)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003546 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003547 } else {
3548 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3549 }
3550
Paulo Zanoni35079892014-04-01 15:37:15 -03003551 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003552
3553 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003554 /*
3555 * RPS interrupts will get enabled/disabled on demand when RPS
3556 * itself is enabled/disabled.
3557 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003558 if (HAS_VEBOX(dev))
3559 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3560
Paulo Zanoni605cd252013-08-06 18:57:15 -03003561 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003562 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003563 }
3564}
3565
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003566static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003568 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003569 u32 display_mask, extra_mask;
3570
3571 if (INTEL_INFO(dev)->gen >= 7) {
3572 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3573 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3574 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003575 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003576 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003577 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3578 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003579 } else {
3580 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3581 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003582 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003583 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3584 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003585 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3586 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3587 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003588 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003589
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003590 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003591
Paulo Zanoni0c841212014-04-01 15:37:27 -03003592 I915_WRITE(HWSTAM, 0xeffe);
3593
Paulo Zanoni622364b2014-04-01 15:37:22 -03003594 ibx_irq_pre_postinstall(dev);
3595
Paulo Zanoni35079892014-04-01 15:37:15 -03003596 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003597
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003598 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003599
Paulo Zanonid46da432013-02-08 17:35:15 -02003600 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003601
Jesse Barnesf97108d2010-01-29 11:27:07 -08003602 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003603 /* Enable PCU event interrupts
3604 *
3605 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003606 * setup is guaranteed to run in single-threaded context. But we
3607 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003608 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003609 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003610 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003611 }
3612
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003613 return 0;
3614}
3615
Imre Deakf8b79e52014-03-04 19:23:07 +02003616void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3617{
3618 assert_spin_locked(&dev_priv->irq_lock);
3619
3620 if (dev_priv->display_irqs_enabled)
3621 return;
3622
3623 dev_priv->display_irqs_enabled = true;
3624
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003625 if (intel_irqs_enabled(dev_priv)) {
3626 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003627 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003628 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003629}
3630
3631void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3632{
3633 assert_spin_locked(&dev_priv->irq_lock);
3634
3635 if (!dev_priv->display_irqs_enabled)
3636 return;
3637
3638 dev_priv->display_irqs_enabled = false;
3639
Imre Deak950eaba2014-09-08 15:21:09 +03003640 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003641 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003642}
3643
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003644
3645static int valleyview_irq_postinstall(struct drm_device *dev)
3646{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003647 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003648
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003649 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003650
Ville Syrjäläad22d102016-04-12 18:56:14 +03003651 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003652 if (dev_priv->display_irqs_enabled)
3653 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003654 spin_unlock_irq(&dev_priv->irq_lock);
3655
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003656 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003657 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003658
3659 return 0;
3660}
3661
Ben Widawskyabd58f02013-11-02 21:07:09 -07003662static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3663{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003664 /* These are interrupts we'll toggle with the ring mask register */
3665 uint32_t gt_interrupts[] = {
3666 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003667 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003668 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3669 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003670 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003671 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3672 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3673 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003674 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003675 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3676 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003677 };
3678
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003679 if (HAS_L3_DPF(dev_priv))
3680 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3681
Ben Widawsky09610212014-05-15 20:58:08 +03003682 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303683 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3684 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003685 /*
3686 * RPS interrupts will get enabled/disabled on demand when RPS itself
3687 * is enabled/disabled.
3688 */
3689 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303690 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003691}
3692
3693static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3694{
Damien Lespiau770de832014-03-20 20:45:01 +00003695 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3696 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003697 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3698 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003699 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003700 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003701
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003702 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003703 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3704 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003705 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3706 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303707 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003708 de_port_masked |= BXT_DE_PORT_GMBUS;
3709 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003710 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3711 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003712 }
Damien Lespiau770de832014-03-20 20:45:01 +00003713
3714 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3715 GEN8_PIPE_FIFO_UNDERRUN;
3716
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003717 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003718 if (IS_BROXTON(dev_priv))
3719 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3720 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003721 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3722
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003723 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3724 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3725 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003726
Damien Lespiau055e3932014-08-18 13:49:10 +01003727 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003728 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003729 POWER_DOMAIN_PIPE(pipe)))
3730 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3731 dev_priv->de_irq_mask[pipe],
3732 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003733
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003734 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003735 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003736}
3737
3738static int gen8_irq_postinstall(struct drm_device *dev)
3739{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003740 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003741
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303742 if (HAS_PCH_SPLIT(dev))
3743 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003744
Ben Widawskyabd58f02013-11-02 21:07:09 -07003745 gen8_gt_irq_postinstall(dev_priv);
3746 gen8_de_irq_postinstall(dev_priv);
3747
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303748 if (HAS_PCH_SPLIT(dev))
3749 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003750
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003751 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003752 POSTING_READ(GEN8_MASTER_IRQ);
3753
3754 return 0;
3755}
3756
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003757static int cherryview_irq_postinstall(struct drm_device *dev)
3758{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003759 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003760
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003761 gen8_gt_irq_postinstall(dev_priv);
3762
Ville Syrjäläad22d102016-04-12 18:56:14 +03003763 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003764 if (dev_priv->display_irqs_enabled)
3765 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003766 spin_unlock_irq(&dev_priv->irq_lock);
3767
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003768 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003769 POSTING_READ(GEN8_MASTER_IRQ);
3770
3771 return 0;
3772}
3773
Ben Widawskyabd58f02013-11-02 21:07:09 -07003774static void gen8_irq_uninstall(struct drm_device *dev)
3775{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003776 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003777
3778 if (!dev_priv)
3779 return;
3780
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003781 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003782}
3783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003784static void valleyview_irq_uninstall(struct drm_device *dev)
3785{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003786 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003787
3788 if (!dev_priv)
3789 return;
3790
Imre Deak843d0e72014-04-14 20:24:23 +03003791 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003792 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003793
Ville Syrjälä893fce82014-10-30 19:42:56 +02003794 gen5_gt_irq_reset(dev);
3795
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003796 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003797
Ville Syrjäläad22d102016-04-12 18:56:14 +03003798 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003799 if (dev_priv->display_irqs_enabled)
3800 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003801 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003802}
3803
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003804static void cherryview_irq_uninstall(struct drm_device *dev)
3805{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003806 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003807
3808 if (!dev_priv)
3809 return;
3810
3811 I915_WRITE(GEN8_MASTER_IRQ, 0);
3812 POSTING_READ(GEN8_MASTER_IRQ);
3813
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003814 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003815
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003816 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003817
Ville Syrjäläad22d102016-04-12 18:56:14 +03003818 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003819 if (dev_priv->display_irqs_enabled)
3820 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003821 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003822}
3823
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003824static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003825{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003826 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003827
3828 if (!dev_priv)
3829 return;
3830
Paulo Zanonibe30b292014-04-01 15:37:25 -03003831 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003832}
3833
Chris Wilsonc2798b12012-04-22 21:13:57 +01003834static void i8xx_irq_preinstall(struct drm_device * dev)
3835{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003836 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003837 int pipe;
3838
Damien Lespiau055e3932014-08-18 13:49:10 +01003839 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003840 I915_WRITE(PIPESTAT(pipe), 0);
3841 I915_WRITE16(IMR, 0xffff);
3842 I915_WRITE16(IER, 0x0);
3843 POSTING_READ16(IER);
3844}
3845
3846static int i8xx_irq_postinstall(struct drm_device *dev)
3847{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003848 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003849
Chris Wilsonc2798b12012-04-22 21:13:57 +01003850 I915_WRITE16(EMR,
3851 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3852
3853 /* Unmask the interrupts that we always want on. */
3854 dev_priv->irq_mask =
3855 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3856 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3857 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003858 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003859 I915_WRITE16(IMR, dev_priv->irq_mask);
3860
3861 I915_WRITE16(IER,
3862 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3863 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003864 I915_USER_INTERRUPT);
3865 POSTING_READ16(IER);
3866
Daniel Vetter379ef822013-10-16 22:55:56 +02003867 /* Interrupt setup is already guaranteed to be single-threaded, this is
3868 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003869 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003870 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3871 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003872 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003873
Chris Wilsonc2798b12012-04-22 21:13:57 +01003874 return 0;
3875}
3876
Daniel Vetter5a21b662016-05-24 17:13:53 +02003877/*
3878 * Returns true when a page flip has completed.
3879 */
3880static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3881 int plane, int pipe, u32 iir)
3882{
3883 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3884
3885 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3886 return false;
3887
3888 if ((iir & flip_pending) == 0)
3889 goto check_page_flip;
3890
3891 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3892 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3893 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3894 * the flip is completed (no longer pending). Since this doesn't raise
3895 * an interrupt per se, we watch for the change at vblank.
3896 */
3897 if (I915_READ16(ISR) & flip_pending)
3898 goto check_page_flip;
3899
3900 intel_finish_page_flip_cs(dev_priv, pipe);
3901 return true;
3902
3903check_page_flip:
3904 intel_check_page_flip(dev_priv, pipe);
3905 return false;
3906}
3907
Daniel Vetterff1f5252012-10-02 15:10:55 +02003908static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003909{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003910 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003911 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003912 u16 iir, new_iir;
3913 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003914 int pipe;
3915 u16 flip_mask =
3916 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3917 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003918 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003919
Imre Deak2dd2a882015-02-24 11:14:30 +02003920 if (!intel_irqs_enabled(dev_priv))
3921 return IRQ_NONE;
3922
Imre Deak1f814da2015-12-16 02:52:19 +02003923 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3924 disable_rpm_wakeref_asserts(dev_priv);
3925
3926 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003927 iir = I915_READ16(IIR);
3928 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003929 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003930
3931 while (iir & ~flip_mask) {
3932 /* Can't rely on pipestat interrupt bit in iir as it might
3933 * have been cleared after the pipestat interrupt was received.
3934 * It doesn't set the bit in iir again, but it still produces
3935 * interrupts (for non-MSI).
3936 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003937 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003938 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003939 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003940
Damien Lespiau055e3932014-08-18 13:49:10 +01003941 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003942 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003943 pipe_stats[pipe] = I915_READ(reg);
3944
3945 /*
3946 * Clear the PIPE*STAT regs before the IIR
3947 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003948 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003949 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003950 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003951 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003952
3953 I915_WRITE16(IIR, iir & ~flip_mask);
3954 new_iir = I915_READ16(IIR); /* Flush posted writes */
3955
Chris Wilsonc2798b12012-04-22 21:13:57 +01003956 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003957 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003958
Damien Lespiau055e3932014-08-18 13:49:10 +01003959 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003960 int plane = pipe;
3961 if (HAS_FBC(dev_priv))
3962 plane = !plane;
3963
3964 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3965 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3966 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003967
Daniel Vetter4356d582013-10-16 22:55:55 +02003968 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003969 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003970
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003971 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3972 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3973 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003974 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003975
3976 iir = new_iir;
3977 }
Imre Deak1f814da2015-12-16 02:52:19 +02003978 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003979
Imre Deak1f814da2015-12-16 02:52:19 +02003980out:
3981 enable_rpm_wakeref_asserts(dev_priv);
3982
3983 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003984}
3985
3986static void i8xx_irq_uninstall(struct drm_device * dev)
3987{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003988 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003989 int pipe;
3990
Damien Lespiau055e3932014-08-18 13:49:10 +01003991 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003992 /* Clear enable bits; then clear status bits */
3993 I915_WRITE(PIPESTAT(pipe), 0);
3994 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3995 }
3996 I915_WRITE16(IMR, 0xffff);
3997 I915_WRITE16(IER, 0x0);
3998 I915_WRITE16(IIR, I915_READ16(IIR));
3999}
4000
Chris Wilsona266c7d2012-04-24 22:59:44 +01004001static void i915_irq_preinstall(struct drm_device * dev)
4002{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004003 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004 int pipe;
4005
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004007 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4009 }
4010
Chris Wilson00d98eb2012-04-24 22:59:48 +01004011 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004012 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004013 I915_WRITE(PIPESTAT(pipe), 0);
4014 I915_WRITE(IMR, 0xffffffff);
4015 I915_WRITE(IER, 0x0);
4016 POSTING_READ(IER);
4017}
4018
4019static int i915_irq_postinstall(struct drm_device *dev)
4020{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004021 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01004022 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023
Chris Wilson38bde182012-04-24 22:59:50 +01004024 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4025
4026 /* Unmask the interrupts that we always want on. */
4027 dev_priv->irq_mask =
4028 ~(I915_ASLE_INTERRUPT |
4029 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4030 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4031 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004032 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004033
4034 enable_mask =
4035 I915_ASLE_INTERRUPT |
4036 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4037 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004038 I915_USER_INTERRUPT;
4039
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004041 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004042 POSTING_READ(PORT_HOTPLUG_EN);
4043
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044 /* Enable in IER... */
4045 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4046 /* and unmask in IMR */
4047 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4048 }
4049
Chris Wilsona266c7d2012-04-24 22:59:44 +01004050 I915_WRITE(IMR, dev_priv->irq_mask);
4051 I915_WRITE(IER, enable_mask);
4052 POSTING_READ(IER);
4053
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004054 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004055
Daniel Vetter379ef822013-10-16 22:55:56 +02004056 /* Interrupt setup is already guaranteed to be single-threaded, this is
4057 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004058 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004059 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4060 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004061 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004062
Daniel Vetter20afbda2012-12-11 14:05:07 +01004063 return 0;
4064}
4065
Daniel Vetter5a21b662016-05-24 17:13:53 +02004066/*
4067 * Returns true when a page flip has completed.
4068 */
4069static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4070 int plane, int pipe, u32 iir)
4071{
4072 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4073
4074 if (!intel_pipe_handle_vblank(dev_priv, pipe))
4075 return false;
4076
4077 if ((iir & flip_pending) == 0)
4078 goto check_page_flip;
4079
4080 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4081 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4082 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4083 * the flip is completed (no longer pending). Since this doesn't raise
4084 * an interrupt per se, we watch for the change at vblank.
4085 */
4086 if (I915_READ(ISR) & flip_pending)
4087 goto check_page_flip;
4088
4089 intel_finish_page_flip_cs(dev_priv, pipe);
4090 return true;
4091
4092check_page_flip:
4093 intel_check_page_flip(dev_priv, pipe);
4094 return false;
4095}
4096
Daniel Vetterff1f5252012-10-02 15:10:55 +02004097static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004099 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004100 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004101 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004102 u32 flip_mask =
4103 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4104 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004105 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004106
Imre Deak2dd2a882015-02-24 11:14:30 +02004107 if (!intel_irqs_enabled(dev_priv))
4108 return IRQ_NONE;
4109
Imre Deak1f814da2015-12-16 02:52:19 +02004110 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4111 disable_rpm_wakeref_asserts(dev_priv);
4112
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004114 do {
4115 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004116 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117
4118 /* Can't rely on pipestat interrupt bit in iir as it might
4119 * have been cleared after the pipestat interrupt was received.
4120 * It doesn't set the bit in iir again, but it still produces
4121 * interrupts (for non-MSI).
4122 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004123 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004125 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126
Damien Lespiau055e3932014-08-18 13:49:10 +01004127 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004128 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004129 pipe_stats[pipe] = I915_READ(reg);
4130
Chris Wilson38bde182012-04-24 22:59:50 +01004131 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004134 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 }
4136 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004137 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004138
4139 if (!irq_received)
4140 break;
4141
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004143 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004144 iir & I915_DISPLAY_PORT_INTERRUPT) {
4145 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4146 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004147 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004148 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149
Chris Wilson38bde182012-04-24 22:59:50 +01004150 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004151 new_iir = I915_READ(IIR); /* Flush posted writes */
4152
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004154 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155
Damien Lespiau055e3932014-08-18 13:49:10 +01004156 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004157 int plane = pipe;
4158 if (HAS_FBC(dev_priv))
4159 plane = !plane;
4160
4161 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4162 i915_handle_vblank(dev_priv, plane, pipe, iir))
4163 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164
4165 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4166 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004167
4168 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004169 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004170
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004171 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4172 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4173 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174 }
4175
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004177 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178
4179 /* With MSI, interrupts are only generated when iir
4180 * transitions from zero to nonzero. If another bit got
4181 * set while we were handling the existing iir bits, then
4182 * we would never get another interrupt.
4183 *
4184 * This is fine on non-MSI as well, as if we hit this path
4185 * we avoid exiting the interrupt handler only to generate
4186 * another one.
4187 *
4188 * Note that for MSI this could cause a stray interrupt report
4189 * if an interrupt landed in the time between writing IIR and
4190 * the posting read. This should be rare enough to never
4191 * trigger the 99% of 100,000 interrupts test for disabling
4192 * stray interrupts.
4193 */
Chris Wilson38bde182012-04-24 22:59:50 +01004194 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004196 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004197
Imre Deak1f814da2015-12-16 02:52:19 +02004198 enable_rpm_wakeref_asserts(dev_priv);
4199
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200 return ret;
4201}
4202
4203static void i915_irq_uninstall(struct drm_device * dev)
4204{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004205 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206 int pipe;
4207
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004209 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4211 }
4212
Chris Wilson00d98eb2012-04-24 22:59:48 +01004213 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004214 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004215 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004216 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004217 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4218 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219 I915_WRITE(IMR, 0xffffffff);
4220 I915_WRITE(IER, 0x0);
4221
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222 I915_WRITE(IIR, I915_READ(IIR));
4223}
4224
4225static void i965_irq_preinstall(struct drm_device * dev)
4226{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004227 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 int pipe;
4229
Egbert Eich0706f172015-09-23 16:15:27 +02004230 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004231 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232
4233 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004234 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235 I915_WRITE(PIPESTAT(pipe), 0);
4236 I915_WRITE(IMR, 0xffffffff);
4237 I915_WRITE(IER, 0x0);
4238 POSTING_READ(IER);
4239}
4240
4241static int i965_irq_postinstall(struct drm_device *dev)
4242{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004243 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004244 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245 u32 error_mask;
4246
Chris Wilsona266c7d2012-04-24 22:59:44 +01004247 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004248 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004249 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004250 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4251 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4252 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4253 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4254 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4255
4256 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004257 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4258 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004259 enable_mask |= I915_USER_INTERRUPT;
4260
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004261 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004262 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263
Daniel Vetterb79480b2013-06-27 17:52:10 +02004264 /* Interrupt setup is already guaranteed to be single-threaded, this is
4265 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004266 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004267 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4268 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4269 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004270 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272 /*
4273 * Enable some error detection, note the instruction error mask
4274 * bit is reserved, so we leave it masked.
4275 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004276 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4278 GM45_ERROR_MEM_PRIV |
4279 GM45_ERROR_CP_PRIV |
4280 I915_ERROR_MEMORY_REFRESH);
4281 } else {
4282 error_mask = ~(I915_ERROR_PAGE_TABLE |
4283 I915_ERROR_MEMORY_REFRESH);
4284 }
4285 I915_WRITE(EMR, error_mask);
4286
4287 I915_WRITE(IMR, dev_priv->irq_mask);
4288 I915_WRITE(IER, enable_mask);
4289 POSTING_READ(IER);
4290
Egbert Eich0706f172015-09-23 16:15:27 +02004291 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004292 POSTING_READ(PORT_HOTPLUG_EN);
4293
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004294 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004295
4296 return 0;
4297}
4298
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004299static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004300{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004301 u32 hotplug_en;
4302
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004303 assert_spin_locked(&dev_priv->irq_lock);
4304
Ville Syrjälä778eb332015-01-09 14:21:13 +02004305 /* Note HDMI and DP share hotplug bits */
4306 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004307 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004308 /* Programming the CRT detection parameters tends
4309 to generate a spurious hotplug event about three
4310 seconds later. So just do it once.
4311 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004312 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004313 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004314 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315
Ville Syrjälä778eb332015-01-09 14:21:13 +02004316 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004317 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004318 HOTPLUG_INT_EN_MASK |
4319 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4320 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4321 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004322}
4323
Daniel Vetterff1f5252012-10-02 15:10:55 +02004324static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004325{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004326 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004327 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328 u32 iir, new_iir;
4329 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004330 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004331 u32 flip_mask =
4332 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4333 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004334
Imre Deak2dd2a882015-02-24 11:14:30 +02004335 if (!intel_irqs_enabled(dev_priv))
4336 return IRQ_NONE;
4337
Imre Deak1f814da2015-12-16 02:52:19 +02004338 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4339 disable_rpm_wakeref_asserts(dev_priv);
4340
Chris Wilsona266c7d2012-04-24 22:59:44 +01004341 iir = I915_READ(IIR);
4342
Chris Wilsona266c7d2012-04-24 22:59:44 +01004343 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004344 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004345 bool blc_event = false;
4346
Chris Wilsona266c7d2012-04-24 22:59:44 +01004347 /* Can't rely on pipestat interrupt bit in iir as it might
4348 * have been cleared after the pipestat interrupt was received.
4349 * It doesn't set the bit in iir again, but it still produces
4350 * interrupts (for non-MSI).
4351 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004352 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004353 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004354 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004355
Damien Lespiau055e3932014-08-18 13:49:10 +01004356 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004357 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004358 pipe_stats[pipe] = I915_READ(reg);
4359
4360 /*
4361 * Clear the PIPE*STAT regs before the IIR
4362 */
4363 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004364 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004365 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004366 }
4367 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004368 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004369
4370 if (!irq_received)
4371 break;
4372
4373 ret = IRQ_HANDLED;
4374
4375 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004376 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4377 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4378 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004379 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004380 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004381
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004382 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004383 new_iir = I915_READ(IIR); /* Flush posted writes */
4384
Chris Wilsona266c7d2012-04-24 22:59:44 +01004385 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004386 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004387 if (iir & I915_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004388 notify_ring(&dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004389
Damien Lespiau055e3932014-08-18 13:49:10 +01004390 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004391 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4392 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4393 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004394
4395 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4396 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004397
4398 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004399 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004400
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004401 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4402 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004403 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004404
4405 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004406 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004407
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004408 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004409 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004410
Chris Wilsona266c7d2012-04-24 22:59:44 +01004411 /* With MSI, interrupts are only generated when iir
4412 * transitions from zero to nonzero. If another bit got
4413 * set while we were handling the existing iir bits, then
4414 * we would never get another interrupt.
4415 *
4416 * This is fine on non-MSI as well, as if we hit this path
4417 * we avoid exiting the interrupt handler only to generate
4418 * another one.
4419 *
4420 * Note that for MSI this could cause a stray interrupt report
4421 * if an interrupt landed in the time between writing IIR and
4422 * the posting read. This should be rare enough to never
4423 * trigger the 99% of 100,000 interrupts test for disabling
4424 * stray interrupts.
4425 */
4426 iir = new_iir;
4427 }
4428
Imre Deak1f814da2015-12-16 02:52:19 +02004429 enable_rpm_wakeref_asserts(dev_priv);
4430
Chris Wilsona266c7d2012-04-24 22:59:44 +01004431 return ret;
4432}
4433
4434static void i965_irq_uninstall(struct drm_device * dev)
4435{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004436 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004437 int pipe;
4438
4439 if (!dev_priv)
4440 return;
4441
Egbert Eich0706f172015-09-23 16:15:27 +02004442 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004443 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004444
4445 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004446 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004447 I915_WRITE(PIPESTAT(pipe), 0);
4448 I915_WRITE(IMR, 0xffffffff);
4449 I915_WRITE(IER, 0x0);
4450
Damien Lespiau055e3932014-08-18 13:49:10 +01004451 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004452 I915_WRITE(PIPESTAT(pipe),
4453 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4454 I915_WRITE(IIR, I915_READ(IIR));
4455}
4456
Daniel Vetterfca52a52014-09-30 10:56:45 +02004457/**
4458 * intel_irq_init - initializes irq support
4459 * @dev_priv: i915 device instance
4460 *
4461 * This function initializes all the irq support including work items, timers
4462 * and all the vtables. It does not setup the interrupt itself though.
4463 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004464void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004465{
Chris Wilson91c8a322016-07-05 10:40:23 +01004466 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004467
Jani Nikula77913b32015-06-18 13:06:16 +03004468 intel_hpd_init_work(dev_priv);
4469
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004470 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004471 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004472
Deepak Sa6706b42014-03-15 20:23:22 +05304473 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004474 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004475 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson82dafcb2017-03-13 17:06:17 +00004476 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004477 else
4478 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304479
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304480 dev_priv->rps.pm_intr_keep = 0;
4481
4482 /*
4483 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4484 * if GEN6_PM_UP_EI_EXPIRED is masked.
4485 *
4486 * TODO: verify if this can be reproduced on VLV,CHV.
4487 */
4488 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4489 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4490
4491 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004492 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304493
Chris Wilson737b1502015-01-26 18:03:03 +02004494 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4495 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004496
Daniel Vetterb9632912014-09-30 10:56:44 +02004497 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004498 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004499 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004500 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004501 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004502 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004503 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004504 } else {
4505 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4506 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004507 }
4508
Ville Syrjälä21da2702014-08-06 14:49:55 +03004509 /*
4510 * Opt out of the vblank disable timer on everything except gen2.
4511 * Gen2 doesn't have a hardware frame counter and so depends on
4512 * vblank interrupts to produce sane vblank seuquence numbers.
4513 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004514 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004515 dev->vblank_disable_immediate = true;
4516
Chris Wilson1cbf6292017-03-13 17:02:31 +00004517 /* Most platforms treat the display irq block as an always-on
4518 * power domain. vlv/chv can disable it at runtime and need
4519 * special care to avoid writing any of the display block registers
4520 * outside of the power domain. We defer setting up the display irqs
4521 * in this case to the runtime pm.
4522 */
4523 dev_priv->display_irqs_enabled = true;
4524 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4525 dev_priv->display_irqs_enabled = false;
4526
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004527 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4528 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004529
Daniel Vetterb9632912014-09-30 10:56:44 +02004530 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004531 dev->driver->irq_handler = cherryview_irq_handler;
4532 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4533 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4534 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4535 dev->driver->enable_vblank = valleyview_enable_vblank;
4536 dev->driver->disable_vblank = valleyview_disable_vblank;
4537 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004538 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004539 dev->driver->irq_handler = valleyview_irq_handler;
4540 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4541 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4542 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4543 dev->driver->enable_vblank = valleyview_enable_vblank;
4544 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004545 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004546 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004547 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004548 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004549 dev->driver->irq_postinstall = gen8_irq_postinstall;
4550 dev->driver->irq_uninstall = gen8_irq_uninstall;
4551 dev->driver->enable_vblank = gen8_enable_vblank;
4552 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004553 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004554 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07004555 else if (HAS_PCH_SPT(dev) || HAS_PCH_KBP(dev))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004556 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4557 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004558 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004559 } else if (HAS_PCH_SPLIT(dev)) {
4560 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004561 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004562 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4563 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4564 dev->driver->enable_vblank = ironlake_enable_vblank;
4565 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004566 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004567 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004568 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004569 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4570 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4571 dev->driver->irq_handler = i8xx_irq_handler;
4572 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004573 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004574 dev->driver->irq_preinstall = i915_irq_preinstall;
4575 dev->driver->irq_postinstall = i915_irq_postinstall;
4576 dev->driver->irq_uninstall = i915_irq_uninstall;
4577 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004578 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004579 dev->driver->irq_preinstall = i965_irq_preinstall;
4580 dev->driver->irq_postinstall = i965_irq_postinstall;
4581 dev->driver->irq_uninstall = i965_irq_uninstall;
4582 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004583 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004584 if (I915_HAS_HOTPLUG(dev_priv))
4585 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004586 dev->driver->enable_vblank = i915_enable_vblank;
4587 dev->driver->disable_vblank = i915_disable_vblank;
4588 }
4589}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004590
Daniel Vetterfca52a52014-09-30 10:56:45 +02004591/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004592 * intel_irq_install - enables the hardware interrupt
4593 * @dev_priv: i915 device instance
4594 *
4595 * This function enables the hardware interrupt handling, but leaves the hotplug
4596 * handling still disabled. It is called after intel_irq_init().
4597 *
4598 * In the driver load and resume code we need working interrupts in a few places
4599 * but don't want to deal with the hassle of concurrent probe and hotplug
4600 * workers. Hence the split into this two-stage approach.
4601 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004602int intel_irq_install(struct drm_i915_private *dev_priv)
4603{
4604 /*
4605 * We enable some interrupt sources in our postinstall hooks, so mark
4606 * interrupts as enabled _before_ actually enabling them to avoid
4607 * special cases in our ordering checks.
4608 */
4609 dev_priv->pm.irqs_enabled = true;
4610
Chris Wilson91c8a322016-07-05 10:40:23 +01004611 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004612}
4613
Daniel Vetterfca52a52014-09-30 10:56:45 +02004614/**
4615 * intel_irq_uninstall - finilizes all irq handling
4616 * @dev_priv: i915 device instance
4617 *
4618 * This stops interrupt and hotplug handling and unregisters and frees all
4619 * resources acquired in the init functions.
4620 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004621void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4622{
Chris Wilson91c8a322016-07-05 10:40:23 +01004623 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004624 intel_hpd_cancel_work(dev_priv);
4625 dev_priv->pm.irqs_enabled = false;
4626}
4627
Daniel Vetterfca52a52014-09-30 10:56:45 +02004628/**
4629 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4630 * @dev_priv: i915 device instance
4631 *
4632 * This function is used to disable interrupts at runtime, both in the runtime
4633 * pm and the system suspend/resume code.
4634 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004635void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004636{
Chris Wilson91c8a322016-07-05 10:40:23 +01004637 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004638 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004639 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004640}
4641
Daniel Vetterfca52a52014-09-30 10:56:45 +02004642/**
4643 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4644 * @dev_priv: i915 device instance
4645 *
4646 * This function is used to enable interrupts at runtime, both in the runtime
4647 * pm and the system suspend/resume code.
4648 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004649void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004650{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004651 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004652 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4653 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004654}