blob: 97340a9215eab7d0de5415c9bfca0fc304d0cecd [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300154 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
Daniel Vetter480c8032014-07-16 09:49:40 +0200185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
Daniel Vetter480c8032014-07-16 09:49:40 +0200190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
Daniel Vetter480c8032014-07-16 09:49:40 +0200223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
Daniel Vetter480c8032014-07-16 09:49:40 +0200228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Damien Lespiau055e3932014-08-18 13:49:10 +0100241 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawsky09610212014-05-15 20:58:08 +0300268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Damien Lespiau055e3932014-08-18 13:49:10 +0100299 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300313
Daniel Vetter13321782014-09-15 14:55:29 +0200314 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300315
316 for_each_intel_crtc(dev, crtc) {
317 u32 reg = PIPESTAT(crtc->pipe);
318 u32 pipestat;
319
320 if (crtc->cpu_fifo_underrun_disabled)
321 continue;
322
323 pipestat = I915_READ(reg) & 0xffff0000;
324 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
325 continue;
326
327 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
328 POSTING_READ(reg);
329
330 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
331 }
332
Daniel Vetter13321782014-09-15 14:55:29 +0200333 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300334}
335
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300336static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200337 enum pipe pipe,
338 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300342 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200343
344 assert_spin_locked(&dev_priv->irq_lock);
345
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300346 if (enable) {
347 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
348 POSTING_READ(reg);
349 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200350 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300351 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
352 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200353}
354
Paulo Zanoni86642812013-04-12 17:57:57 -0300355static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
356 enum pipe pipe, bool enable)
357{
358 struct drm_i915_private *dev_priv = dev->dev_private;
359 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
360 DE_PIPEB_FIFO_UNDERRUN;
361
362 if (enable)
363 ironlake_enable_display_irq(dev_priv, bit);
364 else
365 ironlake_disable_display_irq(dev_priv, bit);
366}
367
368static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200369 enum pipe pipe,
370 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300371{
372 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300373 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200374 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
375
Paulo Zanoni86642812013-04-12 17:57:57 -0300376 if (!ivb_can_enable_err_int(dev))
377 return;
378
Paulo Zanoni86642812013-04-12 17:57:57 -0300379 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
380 } else {
381 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200382
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200383 if (old &&
384 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300385 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
386 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200387 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300388 }
389}
390
Daniel Vetter38d83c962013-11-07 11:05:46 +0100391static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
392 enum pipe pipe, bool enable)
393{
394 struct drm_i915_private *dev_priv = dev->dev_private;
395
396 assert_spin_locked(&dev_priv->irq_lock);
397
398 if (enable)
399 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
400 else
401 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
402 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
403 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
404}
405
Daniel Vetterfee884e2013-07-04 23:35:21 +0200406/**
407 * ibx_display_interrupt_update - update SDEIMR
408 * @dev_priv: driver private
409 * @interrupt_mask: mask of interrupt bits to update
410 * @enabled_irq_mask: mask of interrupt bits to enable
411 */
412static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
413 uint32_t interrupt_mask,
414 uint32_t enabled_irq_mask)
415{
416 uint32_t sdeimr = I915_READ(SDEIMR);
417 sdeimr &= ~interrupt_mask;
418 sdeimr |= (~enabled_irq_mask & interrupt_mask);
419
420 assert_spin_locked(&dev_priv->irq_lock);
421
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700422 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300423 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424
Daniel Vetterfee884e2013-07-04 23:35:21 +0200425 I915_WRITE(SDEIMR, sdeimr);
426 POSTING_READ(SDEIMR);
427}
428#define ibx_enable_display_interrupt(dev_priv, bits) \
429 ibx_display_interrupt_update((dev_priv), (bits), (bits))
430#define ibx_disable_display_interrupt(dev_priv, bits) \
431 ibx_display_interrupt_update((dev_priv), (bits), 0)
432
Daniel Vetterde280752013-07-04 23:35:24 +0200433static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
434 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300435 bool enable)
436{
Paulo Zanoni86642812013-04-12 17:57:57 -0300437 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200438 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
439 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300440
441 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200442 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300443 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200444 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300445}
446
447static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
448 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200449 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
452
453 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200454 I915_WRITE(SERR_INT,
455 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
456
Paulo Zanoni86642812013-04-12 17:57:57 -0300457 if (!cpt_can_enable_serr_int(dev))
458 return;
459
Daniel Vetterfee884e2013-07-04 23:35:21 +0200460 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300461 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200462 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200463
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200464 if (old && I915_READ(SERR_INT) &
465 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300466 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
467 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200468 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470}
471
472/**
473 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
474 * @dev: drm device
475 * @pipe: pipe
476 * @enable: true if we want to report FIFO underrun errors, false otherwise
477 *
478 * This function makes us disable or enable CPU fifo underruns for a specific
479 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
480 * reporting for one pipe may also disable all the other CPU error interruts for
481 * the other pipes, due to the fact that there's just one interrupt mask/enable
482 * bit for all the pipes.
483 *
484 * Returns the previous state of underrun reporting.
485 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200486static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
487 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300488{
489 struct drm_i915_private *dev_priv = dev->dev_private;
490 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200492 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300493
Imre Deak77961eb2014-03-05 16:20:56 +0200494 assert_spin_locked(&dev_priv->irq_lock);
495
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200496 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300497 intel_crtc->cpu_fifo_underrun_disabled = !enable;
498
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +0300499 if (HAS_GMCH_DISPLAY(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200500 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200501 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300502 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
503 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200504 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Damien Lespiaua440ca62014-06-04 19:25:23 +0100505 else if (IS_GEN8(dev) || IS_GEN9(dev))
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300507
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200508 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200509}
510
511bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
512 enum pipe pipe, bool enable)
513{
514 struct drm_i915_private *dev_priv = dev->dev_private;
515 unsigned long flags;
516 bool ret;
517
518 spin_lock_irqsave(&dev_priv->irq_lock, flags);
519 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300520 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200521
Paulo Zanoni86642812013-04-12 17:57:57 -0300522 return ret;
523}
524
Imre Deak91d181d2014-02-10 18:42:49 +0200525static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
526 enum pipe pipe)
527{
528 struct drm_i915_private *dev_priv = dev->dev_private;
529 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
531
532 return !intel_crtc->cpu_fifo_underrun_disabled;
533}
534
Paulo Zanoni86642812013-04-12 17:57:57 -0300535/**
536 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
537 * @dev: drm device
538 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
539 * @enable: true if we want to report FIFO underrun errors, false otherwise
540 *
541 * This function makes us disable or enable PCH fifo underruns for a specific
542 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
543 * underrun reporting for one transcoder may also disable all the other PCH
544 * error interruts for the other transcoders, due to the fact that there's just
545 * one interrupt mask/enable bit for all the transcoders.
546 *
547 * Returns the previous state of underrun reporting.
548 */
549bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
550 enum transcoder pch_transcoder,
551 bool enable)
552{
553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200554 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300556 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200557 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300558
Daniel Vetterde280752013-07-04 23:35:24 +0200559 /*
560 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
561 * has only one pch transcoder A that all pipes can use. To avoid racy
562 * pch transcoder -> pipe lookups from interrupt code simply store the
563 * underrun statistics in crtc A. Since we never expose this anywhere
564 * nor use it outside of the fifo underrun code here using the "wrong"
565 * crtc on LPT won't cause issues.
566 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300567
568 spin_lock_irqsave(&dev_priv->irq_lock, flags);
569
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200570 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300571 intel_crtc->pch_fifo_underrun_disabled = !enable;
572
573 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200574 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300575 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200576 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300577
Paulo Zanoni86642812013-04-12 17:57:57 -0300578 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200579 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300580}
581
582
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100583static void
Imre Deak755e9012014-02-10 18:42:47 +0200584__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
585 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800586{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200587 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200588 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800589
Daniel Vetterb79480b2013-06-27 17:52:10 +0200590 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200591 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200618 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200619
Ville Syrjälä04feced2014-04-03 13:28:33 +0300620 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
621 status_mask & ~PIPESTAT_INT_STATUS_MASK,
622 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
623 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200624 return;
625
Imre Deak755e9012014-02-10 18:42:47 +0200626 if ((pipestat & enable_mask) == 0)
627 return;
628
Imre Deak91d181d2014-02-10 18:42:49 +0200629 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
630
Imre Deak755e9012014-02-10 18:42:47 +0200631 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200632 I915_WRITE(reg, pipestat);
633 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800634}
635
Imre Deak10c59c52014-02-10 18:42:48 +0200636static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
637{
638 u32 enable_mask = status_mask << 16;
639
640 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300641 * On pipe A we don't support the PSR interrupt yet,
642 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200643 */
644 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
645 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300646 /*
647 * On pipe B and C we don't support the PSR interrupt yet, on pipe
648 * A the same bit is for perf counters which we don't use either.
649 */
650 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
651 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200652
653 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
654 SPRITE0_FLIP_DONE_INT_EN_VLV |
655 SPRITE1_FLIP_DONE_INT_EN_VLV);
656 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
657 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
658 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
659 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
660
661 return enable_mask;
662}
663
Imre Deak755e9012014-02-10 18:42:47 +0200664void
665i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
666 u32 status_mask)
667{
668 u32 enable_mask;
669
Imre Deak10c59c52014-02-10 18:42:48 +0200670 if (IS_VALLEYVIEW(dev_priv->dev))
671 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
672 status_mask);
673 else
674 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200675 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
676}
677
678void
679i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
680 u32 status_mask)
681{
682 u32 enable_mask;
683
Imre Deak10c59c52014-02-10 18:42:48 +0200684 if (IS_VALLEYVIEW(dev_priv->dev))
685 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
686 status_mask);
687 else
688 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200689 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
690}
691
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000692/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300693 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000694 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300695static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000696{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300697 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Daniel Vetter13321782014-09-15 14:55:29 +0200702 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
Daniel Vetter13321782014-09-15 14:55:29 +0200709 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +02001023 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001097 u32 long_port_mask, short_port_mask;
1098 struct intel_digital_port *intel_dig_port;
1099 int i, ret;
1100 u32 old_bits = 0;
1101
Daniel Vetter4cb21832014-09-15 14:55:26 +02001102 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +10001103 long_port_mask = dev_priv->long_hpd_port_mask;
1104 dev_priv->long_hpd_port_mask = 0;
1105 short_port_mask = dev_priv->short_hpd_port_mask;
1106 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +02001107 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +10001108
1109 for (i = 0; i < I915_MAX_PORTS; i++) {
1110 bool valid = false;
1111 bool long_hpd = false;
1112 intel_dig_port = dev_priv->hpd_irq_port[i];
1113 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1114 continue;
1115
1116 if (long_port_mask & (1 << i)) {
1117 valid = true;
1118 long_hpd = true;
1119 } else if (short_port_mask & (1 << i))
1120 valid = true;
1121
1122 if (valid) {
1123 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1124 if (ret == true) {
1125 /* if we get true fallback to old school hpd */
1126 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1127 }
1128 }
1129 }
1130
1131 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +02001132 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +10001133 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +02001134 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +10001135 schedule_work(&dev_priv->hotplug_work);
1136 }
1137}
1138
Jesse Barnes5ca58282009-03-31 14:11:15 -07001139/*
1140 * Handle hotplug events outside the interrupt handler proper.
1141 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001142#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1143
Jesse Barnes5ca58282009-03-31 14:11:15 -07001144static void i915_hotplug_work_func(struct work_struct *work)
1145{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001146 struct drm_i915_private *dev_priv =
1147 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001148 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001149 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001150 struct intel_connector *intel_connector;
1151 struct intel_encoder *intel_encoder;
1152 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001153 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001154 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001155 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001156
Keith Packarda65e34c2011-07-25 10:04:56 -07001157 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001158 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1159
Daniel Vetter4cb21832014-09-15 14:55:26 +02001160 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +02001161
1162 hpd_event_bits = dev_priv->hpd_event_bits;
1163 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001164 list_for_each_entry(connector, &mode_config->connector_list, head) {
1165 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001166 if (!intel_connector->encoder)
1167 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001168 intel_encoder = intel_connector->encoder;
1169 if (intel_encoder->hpd_pin > HPD_NONE &&
1170 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1171 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1172 DRM_INFO("HPD interrupt storm detected on connector %s: "
1173 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001174 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001175 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1176 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1177 | DRM_CONNECTOR_POLL_DISCONNECT;
1178 hpd_disabled = true;
1179 }
Egbert Eich142e2392013-04-11 15:57:57 +02001180 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1181 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001182 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001183 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001184 }
1185 /* if there were no outputs to poll, poll was disabled,
1186 * therefore make sure it's enabled when disabling HPD on
1187 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001188 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001189 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +03001190 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
1191 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +02001192 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001193
Daniel Vetter4cb21832014-09-15 14:55:26 +02001194 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001195
Egbert Eich321a1b32013-04-11 16:00:26 +02001196 list_for_each_entry(connector, &mode_config->connector_list, head) {
1197 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001198 if (!intel_connector->encoder)
1199 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +02001200 intel_encoder = intel_connector->encoder;
1201 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1202 if (intel_encoder->hot_plug)
1203 intel_encoder->hot_plug(intel_encoder);
1204 if (intel_hpd_irq_event(dev, connector))
1205 changed = true;
1206 }
1207 }
Keith Packard40ee3382011-07-28 15:31:19 -07001208 mutex_unlock(&mode_config->mutex);
1209
Egbert Eich321a1b32013-04-11 16:00:26 +02001210 if (changed)
1211 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001212}
1213
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001214static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001215{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001216 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001217 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001218 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001219
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001220 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001221
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001222 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1223
Daniel Vetter20e4d402012-08-08 23:35:39 +02001224 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001225
Jesse Barnes7648fa92010-05-20 14:28:11 -07001226 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001227 busy_up = I915_READ(RCPREVBSYTUPAVG);
1228 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001229 max_avg = I915_READ(RCBMAXAVG);
1230 min_avg = I915_READ(RCBMINAVG);
1231
1232 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001233 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001234 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1235 new_delay = dev_priv->ips.cur_delay - 1;
1236 if (new_delay < dev_priv->ips.max_delay)
1237 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001238 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001239 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1240 new_delay = dev_priv->ips.cur_delay + 1;
1241 if (new_delay > dev_priv->ips.min_delay)
1242 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001243 }
1244
Jesse Barnes7648fa92010-05-20 14:28:11 -07001245 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001246 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001247
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001248 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001249
Jesse Barnesf97108d2010-01-29 11:27:07 -08001250 return;
1251}
1252
Chris Wilson549f7362010-10-19 11:19:32 +01001253static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001254 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001255{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001256 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001257 return;
1258
Chris Wilson814e9b52013-09-23 17:33:19 -03001259 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001260
Sourab Gupta84c33a62014-06-02 16:47:17 +05301261 if (drm_core_check_feature(dev, DRIVER_MODESET))
1262 intel_notify_mmio_flip(ring);
1263
Chris Wilson549f7362010-10-19 11:19:32 +01001264 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001265 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001266}
1267
Deepak S31685c22014-07-03 17:33:01 -04001268static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001269 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001270{
1271 u32 cz_ts, cz_freq_khz;
1272 u32 render_count, media_count;
1273 u32 elapsed_render, elapsed_media, elapsed_time;
1274 u32 residency = 0;
1275
1276 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1277 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1278
1279 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1280 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1281
Chris Wilsonbf225f22014-07-10 20:31:18 +01001282 if (rps_ei->cz_clock == 0) {
1283 rps_ei->cz_clock = cz_ts;
1284 rps_ei->render_c0 = render_count;
1285 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001286
1287 return dev_priv->rps.cur_freq;
1288 }
1289
Chris Wilsonbf225f22014-07-10 20:31:18 +01001290 elapsed_time = cz_ts - rps_ei->cz_clock;
1291 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001292
Chris Wilsonbf225f22014-07-10 20:31:18 +01001293 elapsed_render = render_count - rps_ei->render_c0;
1294 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001295
Chris Wilsonbf225f22014-07-10 20:31:18 +01001296 elapsed_media = media_count - rps_ei->media_c0;
1297 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001298
1299 /* Convert all the counters into common unit of milli sec */
1300 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1301 elapsed_render /= cz_freq_khz;
1302 elapsed_media /= cz_freq_khz;
1303
1304 /*
1305 * Calculate overall C0 residency percentage
1306 * only if elapsed time is non zero
1307 */
1308 if (elapsed_time) {
1309 residency =
1310 ((max(elapsed_render, elapsed_media) * 100)
1311 / elapsed_time);
1312 }
1313
1314 return residency;
1315}
1316
1317/**
1318 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1319 * busy-ness calculated from C0 counters of render & media power wells
1320 * @dev_priv: DRM device private
1321 *
1322 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001323static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001324{
1325 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001326 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001327
1328 dev_priv->rps.ei_interrupt_count++;
1329
1330 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1331
1332
Chris Wilsonbf225f22014-07-10 20:31:18 +01001333 if (dev_priv->rps.up_ei.cz_clock == 0) {
1334 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1335 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001336 return dev_priv->rps.cur_freq;
1337 }
1338
1339
1340 /*
1341 * To down throttle, C0 residency should be less than down threshold
1342 * for continous EI intervals. So calculate down EI counters
1343 * once in VLV_INT_COUNT_FOR_DOWN_EI
1344 */
1345 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1346
1347 dev_priv->rps.ei_interrupt_count = 0;
1348
1349 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001350 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001351 } else {
1352 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001353 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001354 }
1355
1356 new_delay = dev_priv->rps.cur_freq;
1357
1358 adj = dev_priv->rps.last_adj;
1359 /* C0 residency is greater than UP threshold. Increase Frequency */
1360 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1361 if (adj > 0)
1362 adj *= 2;
1363 else
1364 adj = 1;
1365
1366 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1367 new_delay = dev_priv->rps.cur_freq + adj;
1368
1369 /*
1370 * For better performance, jump directly
1371 * to RPe if we're below it.
1372 */
1373 if (new_delay < dev_priv->rps.efficient_freq)
1374 new_delay = dev_priv->rps.efficient_freq;
1375
1376 } else if (!dev_priv->rps.ei_interrupt_count &&
1377 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1378 if (adj < 0)
1379 adj *= 2;
1380 else
1381 adj = -1;
1382 /*
1383 * This means, C0 residency is less than down threshold over
1384 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1385 */
1386 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1387 new_delay = dev_priv->rps.cur_freq + adj;
1388 }
1389
1390 return new_delay;
1391}
1392
Ben Widawsky4912d042011-04-25 11:25:20 -07001393static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001394{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001395 struct drm_i915_private *dev_priv =
1396 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001397 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001398 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001399
Daniel Vetter59cdb632013-07-04 23:35:28 +02001400 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001401 pm_iir = dev_priv->rps.pm_iir;
1402 dev_priv->rps.pm_iir = 0;
Damien Lespiau6af257c2014-07-15 09:17:41 +02001403 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
Daniel Vetter480c8032014-07-16 09:49:40 +02001404 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001405 else {
1406 /* Make sure not to corrupt PMIMR state used by ringbuffer */
Daniel Vetter480c8032014-07-16 09:49:40 +02001407 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001408 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001409 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001410
Paulo Zanoni60611c12013-08-15 11:50:01 -03001411 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301412 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001413
Deepak Sa6706b42014-03-15 20:23:22 +05301414 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001415 return;
1416
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001417 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001418
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001419 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001420 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001421 if (adj > 0)
1422 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301423 else {
1424 /* CHV needs even encode values */
1425 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1426 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001427 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001428
1429 /*
1430 * For better performance, jump directly
1431 * to RPe if we're below it.
1432 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001433 if (new_delay < dev_priv->rps.efficient_freq)
1434 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001435 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001436 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1437 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001438 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001439 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001440 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001441 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1442 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001443 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1444 if (adj < 0)
1445 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301446 else {
1447 /* CHV needs even encode values */
1448 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1449 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001450 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001451 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001452 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001453 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001454
Ben Widawsky79249632012-09-07 19:43:42 -07001455 /* sysfs frequency interfaces may have snuck in while servicing the
1456 * interrupt
1457 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001458 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001459 dev_priv->rps.min_freq_softlimit,
1460 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301461
Ben Widawskyb39fb292014-03-19 18:31:11 -07001462 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001463
1464 if (IS_VALLEYVIEW(dev_priv->dev))
1465 valleyview_set_rps(dev_priv->dev, new_delay);
1466 else
1467 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001468
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001469 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001470}
1471
Ben Widawskye3689192012-05-25 16:56:22 -07001472
1473/**
1474 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1475 * occurred.
1476 * @work: workqueue struct
1477 *
1478 * Doesn't actually do anything except notify userspace. As a consequence of
1479 * this event, userspace should try to remap the bad rows since statistically
1480 * it is likely the same row is more likely to go bad again.
1481 */
1482static void ivybridge_parity_work(struct work_struct *work)
1483{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001484 struct drm_i915_private *dev_priv =
1485 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001486 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001487 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001488 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001489 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001490
1491 /* We must turn off DOP level clock gating to access the L3 registers.
1492 * In order to prevent a get/put style interface, acquire struct mutex
1493 * any time we access those registers.
1494 */
1495 mutex_lock(&dev_priv->dev->struct_mutex);
1496
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001497 /* If we've screwed up tracking, just let the interrupt fire again */
1498 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1499 goto out;
1500
Ben Widawskye3689192012-05-25 16:56:22 -07001501 misccpctl = I915_READ(GEN7_MISCCPCTL);
1502 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1503 POSTING_READ(GEN7_MISCCPCTL);
1504
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001505 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1506 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001507
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001508 slice--;
1509 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1510 break;
1511
1512 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1513
1514 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1515
1516 error_status = I915_READ(reg);
1517 row = GEN7_PARITY_ERROR_ROW(error_status);
1518 bank = GEN7_PARITY_ERROR_BANK(error_status);
1519 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1520
1521 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1522 POSTING_READ(reg);
1523
1524 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1525 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1526 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1527 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1528 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1529 parity_event[5] = NULL;
1530
Dave Airlie5bdebb12013-10-11 14:07:25 +10001531 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001532 KOBJ_CHANGE, parity_event);
1533
1534 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1535 slice, row, bank, subbank);
1536
1537 kfree(parity_event[4]);
1538 kfree(parity_event[3]);
1539 kfree(parity_event[2]);
1540 kfree(parity_event[1]);
1541 }
Ben Widawskye3689192012-05-25 16:56:22 -07001542
1543 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1544
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001545out:
1546 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001547 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001548 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001549 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001550
1551 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001552}
1553
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001554static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001555{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001556 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001557
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001558 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001559 return;
1560
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001561 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001562 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001563 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001564
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001565 iir &= GT_PARITY_ERROR(dev);
1566 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1567 dev_priv->l3_parity.which_slice |= 1 << 1;
1568
1569 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1570 dev_priv->l3_parity.which_slice |= 1 << 0;
1571
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001572 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001573}
1574
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001575static void ilk_gt_irq_handler(struct drm_device *dev,
1576 struct drm_i915_private *dev_priv,
1577 u32 gt_iir)
1578{
1579 if (gt_iir &
1580 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1581 notify_ring(dev, &dev_priv->ring[RCS]);
1582 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1583 notify_ring(dev, &dev_priv->ring[VCS]);
1584}
1585
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001586static void snb_gt_irq_handler(struct drm_device *dev,
1587 struct drm_i915_private *dev_priv,
1588 u32 gt_iir)
1589{
1590
Ben Widawskycc609d52013-05-28 19:22:29 -07001591 if (gt_iir &
1592 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001593 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001594 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001595 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001596 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001597 notify_ring(dev, &dev_priv->ring[BCS]);
1598
Ben Widawskycc609d52013-05-28 19:22:29 -07001599 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1600 GT_BSD_CS_ERROR_INTERRUPT |
1601 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001602 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1603 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001604 }
Ben Widawskye3689192012-05-25 16:56:22 -07001605
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001606 if (gt_iir & GT_PARITY_ERROR(dev))
1607 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001608}
1609
Ben Widawsky09610212014-05-15 20:58:08 +03001610static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1611{
1612 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1613 return;
1614
1615 spin_lock(&dev_priv->irq_lock);
1616 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001617 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001618 spin_unlock(&dev_priv->irq_lock);
1619
1620 queue_work(dev_priv->wq, &dev_priv->rps.work);
1621}
1622
Ben Widawskyabd58f02013-11-02 21:07:09 -07001623static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1624 struct drm_i915_private *dev_priv,
1625 u32 master_ctl)
1626{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001627 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001628 u32 rcs, bcs, vcs;
1629 uint32_t tmp = 0;
1630 irqreturn_t ret = IRQ_NONE;
1631
1632 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1633 tmp = I915_READ(GEN8_GT_IIR(0));
1634 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001635 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001636 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001637
Ben Widawskyabd58f02013-11-02 21:07:09 -07001638 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001639 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001640 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001641 notify_ring(dev, ring);
1642 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1643 intel_execlists_handle_ctx_events(ring);
1644
1645 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1646 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001647 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001648 notify_ring(dev, ring);
1649 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1650 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001651 } else
1652 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1653 }
1654
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001655 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001656 tmp = I915_READ(GEN8_GT_IIR(1));
1657 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001658 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001659 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001660
Ben Widawskyabd58f02013-11-02 21:07:09 -07001661 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001662 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001663 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001664 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001665 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001666 intel_execlists_handle_ctx_events(ring);
1667
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001668 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001669 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001670 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001671 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001672 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001673 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001674 } else
1675 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1676 }
1677
Ben Widawsky09610212014-05-15 20:58:08 +03001678 if (master_ctl & GEN8_GT_PM_IRQ) {
1679 tmp = I915_READ(GEN8_GT_IIR(2));
1680 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001681 I915_WRITE(GEN8_GT_IIR(2),
1682 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001683 ret = IRQ_HANDLED;
1684 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001685 } else
1686 DRM_ERROR("The master control interrupt lied (PM)!\n");
1687 }
1688
Ben Widawskyabd58f02013-11-02 21:07:09 -07001689 if (master_ctl & GEN8_GT_VECS_IRQ) {
1690 tmp = I915_READ(GEN8_GT_IIR(3));
1691 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001692 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001693 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001694
Ben Widawskyabd58f02013-11-02 21:07:09 -07001695 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001696 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001697 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001698 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001699 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001700 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001701 } else
1702 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1703 }
1704
1705 return ret;
1706}
1707
Egbert Eichb543fb02013-04-16 13:36:54 +02001708#define HPD_STORM_DETECT_PERIOD 1000
1709#define HPD_STORM_THRESHOLD 5
1710
Dave Airlie13cf5502014-06-18 11:29:35 +10001711static int ilk_port_to_hotplug_shift(enum port port)
1712{
1713 switch (port) {
1714 case PORT_A:
1715 case PORT_E:
1716 default:
1717 return -1;
1718 case PORT_B:
1719 return 0;
1720 case PORT_C:
1721 return 8;
1722 case PORT_D:
1723 return 16;
1724 }
1725}
1726
1727static int g4x_port_to_hotplug_shift(enum port port)
1728{
1729 switch (port) {
1730 case PORT_A:
1731 case PORT_E:
1732 default:
1733 return -1;
1734 case PORT_B:
1735 return 17;
1736 case PORT_C:
1737 return 19;
1738 case PORT_D:
1739 return 21;
1740 }
1741}
1742
1743static inline enum port get_port_from_pin(enum hpd_pin pin)
1744{
1745 switch (pin) {
1746 case HPD_PORT_B:
1747 return PORT_B;
1748 case HPD_PORT_C:
1749 return PORT_C;
1750 case HPD_PORT_D:
1751 return PORT_D;
1752 default:
1753 return PORT_A; /* no hpd */
1754 }
1755}
1756
Daniel Vetter10a504d2013-06-27 17:52:12 +02001757static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001758 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001759 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001760 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001761{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001762 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001763 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001764 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001765 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001766 bool queue_dig = false, queue_hp = false;
1767 u32 dig_shift;
1768 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001769
Daniel Vetter91d131d2013-06-27 17:52:14 +02001770 if (!hotplug_trigger)
1771 return;
1772
Dave Airlie13cf5502014-06-18 11:29:35 +10001773 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1774 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001775
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001776 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001777 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001778 if (!(hpd[i] & hotplug_trigger))
1779 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001780
Dave Airlie13cf5502014-06-18 11:29:35 +10001781 port = get_port_from_pin(i);
1782 if (port && dev_priv->hpd_irq_port[port]) {
1783 bool long_hpd;
1784
1785 if (IS_G4X(dev)) {
1786 dig_shift = g4x_port_to_hotplug_shift(port);
1787 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1788 } else {
1789 dig_shift = ilk_port_to_hotplug_shift(port);
1790 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1791 }
1792
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001793 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1794 port_name(port),
1795 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001796 /* for long HPD pulses we want to have the digital queue happen,
1797 but we still want HPD storm detection to function. */
1798 if (long_hpd) {
1799 dev_priv->long_hpd_port_mask |= (1 << port);
1800 dig_port_mask |= hpd[i];
1801 } else {
1802 /* for short HPD just trigger the digital queue */
1803 dev_priv->short_hpd_port_mask |= (1 << port);
1804 hotplug_trigger &= ~hpd[i];
1805 }
1806 queue_dig = true;
1807 }
1808 }
1809
1810 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001811 if (hpd[i] & hotplug_trigger &&
1812 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1813 /*
1814 * On GMCH platforms the interrupt mask bits only
1815 * prevent irq generation, not the setting of the
1816 * hotplug bits itself. So only WARN about unexpected
1817 * interrupts on saner platforms.
1818 */
1819 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1820 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1821 hotplug_trigger, i, hpd[i]);
1822
1823 continue;
1824 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001825
Egbert Eichb543fb02013-04-16 13:36:54 +02001826 if (!(hpd[i] & hotplug_trigger) ||
1827 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1828 continue;
1829
Dave Airlie13cf5502014-06-18 11:29:35 +10001830 if (!(dig_port_mask & hpd[i])) {
1831 dev_priv->hpd_event_bits |= (1 << i);
1832 queue_hp = true;
1833 }
1834
Egbert Eichb543fb02013-04-16 13:36:54 +02001835 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1836 dev_priv->hpd_stats[i].hpd_last_jiffies
1837 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1838 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1839 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001840 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001841 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1842 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001843 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001844 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001845 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001846 } else {
1847 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001848 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1849 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001850 }
1851 }
1852
Daniel Vetter10a504d2013-06-27 17:52:12 +02001853 if (storm_detected)
1854 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001855 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001856
Daniel Vetter645416f2013-09-02 16:22:25 +02001857 /*
1858 * Our hotplug handler can grab modeset locks (by calling down into the
1859 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1860 * queue for otherwise the flush_work in the pageflip code will
1861 * deadlock.
1862 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001863 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001864 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001865 if (queue_hp)
1866 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001867}
1868
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001869static void gmbus_irq_handler(struct drm_device *dev)
1870{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001871 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001872
Daniel Vetter28c70f12012-12-01 13:53:45 +01001873 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001874}
1875
Daniel Vetterce99c252012-12-01 13:53:47 +01001876static void dp_aux_irq_handler(struct drm_device *dev)
1877{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001878 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001879
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001880 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001881}
1882
Shuang He8bf1e9f2013-10-15 18:55:27 +01001883#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001884static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1885 uint32_t crc0, uint32_t crc1,
1886 uint32_t crc2, uint32_t crc3,
1887 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001888{
1889 struct drm_i915_private *dev_priv = dev->dev_private;
1890 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1891 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001892 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001893
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001894 spin_lock(&pipe_crc->lock);
1895
Damien Lespiau0c912c72013-10-15 18:55:37 +01001896 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001897 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001898 DRM_ERROR("spurious interrupt\n");
1899 return;
1900 }
1901
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001902 head = pipe_crc->head;
1903 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001904
1905 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001906 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001907 DRM_ERROR("CRC buffer overflowing\n");
1908 return;
1909 }
1910
1911 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001912
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001913 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001914 entry->crc[0] = crc0;
1915 entry->crc[1] = crc1;
1916 entry->crc[2] = crc2;
1917 entry->crc[3] = crc3;
1918 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001919
1920 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001921 pipe_crc->head = head;
1922
1923 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001924
1925 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001926}
Daniel Vetter277de952013-10-18 16:37:07 +02001927#else
1928static inline void
1929display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1930 uint32_t crc0, uint32_t crc1,
1931 uint32_t crc2, uint32_t crc3,
1932 uint32_t crc4) {}
1933#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001934
Daniel Vetter277de952013-10-18 16:37:07 +02001935
1936static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001937{
1938 struct drm_i915_private *dev_priv = dev->dev_private;
1939
Daniel Vetter277de952013-10-18 16:37:07 +02001940 display_pipe_crc_irq_handler(dev, pipe,
1941 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1942 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001943}
1944
Daniel Vetter277de952013-10-18 16:37:07 +02001945static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001946{
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948
Daniel Vetter277de952013-10-18 16:37:07 +02001949 display_pipe_crc_irq_handler(dev, pipe,
1950 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1951 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1952 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1953 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1954 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001955}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001956
Daniel Vetter277de952013-10-18 16:37:07 +02001957static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001958{
1959 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001960 uint32_t res1, res2;
1961
1962 if (INTEL_INFO(dev)->gen >= 3)
1963 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1964 else
1965 res1 = 0;
1966
1967 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1968 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1969 else
1970 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001971
Daniel Vetter277de952013-10-18 16:37:07 +02001972 display_pipe_crc_irq_handler(dev, pipe,
1973 I915_READ(PIPE_CRC_RES_RED(pipe)),
1974 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1975 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1976 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001977}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001978
Daisy Sunc76bb612014-08-11 11:08:38 -07001979void gen8_flip_interrupt(struct drm_device *dev)
1980{
1981 struct drm_i915_private *dev_priv = dev->dev_private;
1982
1983 if (!dev_priv->rps.is_bdw_sw_turbo)
1984 return;
1985
1986 if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
1987 mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
1988 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
1989 }
1990 else {
1991 dev_priv->rps.sw_turbo.flip_timer.expires =
1992 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
1993 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
1994 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
1995 }
1996
1997 bdw_software_turbo(dev);
1998}
1999
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002000/* The RPS events need forcewake, so we add them to a work queue and mask their
2001 * IMR bits until the work is done. Other interrupts can be processed without
2002 * the work queue. */
2003static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07002004{
Deepak Sa6706b42014-03-15 20:23:22 +05302005 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02002006 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05302007 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02002008 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02002009 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02002010
2011 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07002012 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002013
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002014 if (HAS_VEBOX(dev_priv->dev)) {
2015 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
2016 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07002017
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002018 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002019 i915_handle_error(dev_priv->dev, false,
2020 "VEBOX CS error interrupt 0x%08x",
2021 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002022 }
Ben Widawsky12638c52013-05-28 19:22:31 -07002023 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002024}
2025
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002026static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
2027{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002028 if (!drm_handle_vblank(dev, pipe))
2029 return false;
2030
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002031 return true;
2032}
2033
Imre Deakc1874ed2014-02-04 21:35:46 +02002034static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
2035{
2036 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02002037 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02002038 int pipe;
2039
Imre Deak58ead0d2014-02-04 21:35:47 +02002040 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01002041 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02002042 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002043 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02002044
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002045 /*
2046 * PIPESTAT bits get signalled even when the interrupt is
2047 * disabled with the mask bits, and some of the status bits do
2048 * not generate interrupts at all (like the underrun bit). Hence
2049 * we need to be careful that we only handle what we want to
2050 * handle.
2051 */
2052 mask = 0;
2053 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2054 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2055
2056 switch (pipe) {
2057 case PIPE_A:
2058 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2059 break;
2060 case PIPE_B:
2061 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2062 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03002063 case PIPE_C:
2064 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2065 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002066 }
2067 if (iir & iir_bit)
2068 mask |= dev_priv->pipestat_irq_mask[pipe];
2069
2070 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02002071 continue;
2072
2073 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002074 mask |= PIPESTAT_INT_ENABLE_MASK;
2075 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02002076
2077 /*
2078 * Clear the PIPE*STAT regs before the IIR
2079 */
Imre Deak91d181d2014-02-10 18:42:49 +02002080 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2081 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02002082 I915_WRITE(reg, pipe_stats[pipe]);
2083 }
Imre Deak58ead0d2014-02-04 21:35:47 +02002084 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002085
Damien Lespiau055e3932014-08-18 13:49:10 +01002086 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002087 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2088 intel_pipe_handle_vblank(dev, pipe))
2089 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02002090
Imre Deak579a9b02014-02-04 21:35:48 +02002091 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002092 intel_prepare_page_flip(dev, pipe);
2093 intel_finish_page_flip(dev, pipe);
2094 }
2095
2096 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2097 i9xx_pipe_crc_irq_handler(dev, pipe);
2098
2099 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2100 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2101 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2102 }
2103
2104 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2105 gmbus_irq_handler(dev);
2106}
2107
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002108static void i9xx_hpd_irq_handler(struct drm_device *dev)
2109{
2110 struct drm_i915_private *dev_priv = dev->dev_private;
2111 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2112
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002113 if (hotplug_status) {
2114 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2115 /*
2116 * Make sure hotplug status is cleared before we clear IIR, or else we
2117 * may miss hotplug events.
2118 */
2119 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002120
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002121 if (IS_G4X(dev)) {
2122 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002123
Dave Airlie13cf5502014-06-18 11:29:35 +10002124 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002125 } else {
2126 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2127
Dave Airlie13cf5502014-06-18 11:29:35 +10002128 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002129 }
2130
2131 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2132 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2133 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002134 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002135}
2136
Daniel Vetterff1f5252012-10-02 15:10:55 +02002137static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002138{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002139 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002140 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002141 u32 iir, gt_iir, pm_iir;
2142 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002143
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002144 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002145 /* Find, clear, then process each source of interrupt */
2146
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002147 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002148 if (gt_iir)
2149 I915_WRITE(GTIIR, gt_iir);
2150
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002151 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002152 if (pm_iir)
2153 I915_WRITE(GEN6_PMIIR, pm_iir);
2154
2155 iir = I915_READ(VLV_IIR);
2156 if (iir) {
2157 /* Consume port before clearing IIR or we'll miss events */
2158 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2159 i9xx_hpd_irq_handler(dev);
2160 I915_WRITE(VLV_IIR, iir);
2161 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002162
2163 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2164 goto out;
2165
2166 ret = IRQ_HANDLED;
2167
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002168 if (gt_iir)
2169 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002170 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002171 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002172 /* Call regardless, as some status bits might not be
2173 * signalled in iir */
2174 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002175 }
2176
2177out:
2178 return ret;
2179}
2180
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002181static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2182{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002183 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002184 struct drm_i915_private *dev_priv = dev->dev_private;
2185 u32 master_ctl, iir;
2186 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002187
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002188 for (;;) {
2189 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2190 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002191
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002192 if (master_ctl == 0 && iir == 0)
2193 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002194
Oscar Mateo27b6c122014-06-16 16:11:00 +01002195 ret = IRQ_HANDLED;
2196
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002197 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002198
Oscar Mateo27b6c122014-06-16 16:11:00 +01002199 /* Find, clear, then process each source of interrupt */
2200
2201 if (iir) {
2202 /* Consume port before clearing IIR or we'll miss events */
2203 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2204 i9xx_hpd_irq_handler(dev);
2205 I915_WRITE(VLV_IIR, iir);
2206 }
2207
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002208 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002209
Oscar Mateo27b6c122014-06-16 16:11:00 +01002210 /* Call regardless, as some status bits might not be
2211 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002212 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002213
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002214 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2215 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002216 }
2217
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002218 return ret;
2219}
2220
Adam Jackson23e81d62012-06-06 15:45:44 -04002221static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002222{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002223 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002224 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002225 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002226 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002227
Dave Airlie13cf5502014-06-18 11:29:35 +10002228 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2229 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2230
2231 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002232
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002233 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2234 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2235 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002236 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002237 port_name(port));
2238 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002239
Daniel Vetterce99c252012-12-01 13:53:47 +01002240 if (pch_iir & SDE_AUX_MASK)
2241 dp_aux_irq_handler(dev);
2242
Jesse Barnes776ad802011-01-04 15:09:39 -08002243 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002244 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002245
2246 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2247 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2248
2249 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2250 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2251
2252 if (pch_iir & SDE_POISON)
2253 DRM_ERROR("PCH poison interrupt\n");
2254
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002255 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002256 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002257 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2258 pipe_name(pipe),
2259 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002260
2261 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2262 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2263
2264 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2265 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2266
Jesse Barnes776ad802011-01-04 15:09:39 -08002267 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002268 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2269 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002270 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002271
2272 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2273 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2274 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002275 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002276}
2277
2278static void ivb_err_int_handler(struct drm_device *dev)
2279{
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002282 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002283
Paulo Zanonide032bf2013-04-12 17:57:58 -03002284 if (err_int & ERR_INT_POISON)
2285 DRM_ERROR("Poison interrupt\n");
2286
Damien Lespiau055e3932014-08-18 13:49:10 +01002287 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a69b892013-10-16 22:55:52 +02002288 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2289 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2290 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002291 DRM_ERROR("Pipe %c FIFO underrun\n",
2292 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002293 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002294
Daniel Vetter5a69b892013-10-16 22:55:52 +02002295 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2296 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002297 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002298 else
Daniel Vetter277de952013-10-18 16:37:07 +02002299 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002300 }
2301 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002302
Paulo Zanoni86642812013-04-12 17:57:57 -03002303 I915_WRITE(GEN7_ERR_INT, err_int);
2304}
2305
2306static void cpt_serr_int_handler(struct drm_device *dev)
2307{
2308 struct drm_i915_private *dev_priv = dev->dev_private;
2309 u32 serr_int = I915_READ(SERR_INT);
2310
Paulo Zanonide032bf2013-04-12 17:57:58 -03002311 if (serr_int & SERR_INT_POISON)
2312 DRM_ERROR("PCH poison interrupt\n");
2313
Paulo Zanoni86642812013-04-12 17:57:57 -03002314 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2315 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2316 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002317 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002318
2319 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2320 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2321 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002322 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002323
2324 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2325 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2326 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002327 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002328
2329 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002330}
2331
Adam Jackson23e81d62012-06-06 15:45:44 -04002332static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2333{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002334 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002335 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002336 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002337 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002338
Dave Airlie13cf5502014-06-18 11:29:35 +10002339 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2340 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2341
2342 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002343
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002344 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2345 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2346 SDE_AUDIO_POWER_SHIFT_CPT);
2347 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2348 port_name(port));
2349 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002350
2351 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002352 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002353
2354 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002355 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002356
2357 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2358 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2359
2360 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2361 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2362
2363 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002364 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002365 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2366 pipe_name(pipe),
2367 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002368
2369 if (pch_iir & SDE_ERROR_CPT)
2370 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002371}
2372
Paulo Zanonic008bc62013-07-12 16:35:10 -03002373static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2374{
2375 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002376 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002377
2378 if (de_iir & DE_AUX_CHANNEL_A)
2379 dp_aux_irq_handler(dev);
2380
2381 if (de_iir & DE_GSE)
2382 intel_opregion_asle_intr(dev);
2383
Paulo Zanonic008bc62013-07-12 16:35:10 -03002384 if (de_iir & DE_POISON)
2385 DRM_ERROR("Poison interrupt\n");
2386
Damien Lespiau055e3932014-08-18 13:49:10 +01002387 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002388 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2389 intel_pipe_handle_vblank(dev, pipe))
2390 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002391
Daniel Vetter40da17c2013-10-21 18:04:36 +02002392 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2393 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002394 DRM_ERROR("Pipe %c FIFO underrun\n",
2395 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002396
Daniel Vetter40da17c2013-10-21 18:04:36 +02002397 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2398 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002399
Daniel Vetter40da17c2013-10-21 18:04:36 +02002400 /* plane/pipes map 1:1 on ilk+ */
2401 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2402 intel_prepare_page_flip(dev, pipe);
2403 intel_finish_page_flip_plane(dev, pipe);
2404 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002405 }
2406
2407 /* check event from PCH */
2408 if (de_iir & DE_PCH_EVENT) {
2409 u32 pch_iir = I915_READ(SDEIIR);
2410
2411 if (HAS_PCH_CPT(dev))
2412 cpt_irq_handler(dev, pch_iir);
2413 else
2414 ibx_irq_handler(dev, pch_iir);
2415
2416 /* should clear PCH hotplug event before clear CPU irq */
2417 I915_WRITE(SDEIIR, pch_iir);
2418 }
2419
2420 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2421 ironlake_rps_change_irq_handler(dev);
2422}
2423
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002424static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2425{
2426 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002427 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002428
2429 if (de_iir & DE_ERR_INT_IVB)
2430 ivb_err_int_handler(dev);
2431
2432 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2433 dp_aux_irq_handler(dev);
2434
2435 if (de_iir & DE_GSE_IVB)
2436 intel_opregion_asle_intr(dev);
2437
Damien Lespiau055e3932014-08-18 13:49:10 +01002438 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002439 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2440 intel_pipe_handle_vblank(dev, pipe))
2441 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002442
2443 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002444 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2445 intel_prepare_page_flip(dev, pipe);
2446 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002447 }
2448 }
2449
2450 /* check event from PCH */
2451 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2452 u32 pch_iir = I915_READ(SDEIIR);
2453
2454 cpt_irq_handler(dev, pch_iir);
2455
2456 /* clear PCH hotplug event before clear CPU irq */
2457 I915_WRITE(SDEIIR, pch_iir);
2458 }
2459}
2460
Oscar Mateo72c90f62014-06-16 16:10:57 +01002461/*
2462 * To handle irqs with the minimum potential races with fresh interrupts, we:
2463 * 1 - Disable Master Interrupt Control.
2464 * 2 - Find the source(s) of the interrupt.
2465 * 3 - Clear the Interrupt Identity bits (IIR).
2466 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2467 * 5 - Re-enable Master Interrupt Control.
2468 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002469static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002470{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002471 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002472 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002473 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002474 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002475
Paulo Zanoni86642812013-04-12 17:57:57 -03002476 /* We get interrupts on unclaimed registers, so check for this before we
2477 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002478 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002479
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002480 /* disable master interrupt before clearing iir */
2481 de_ier = I915_READ(DEIER);
2482 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002483 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002484
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002485 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2486 * interrupts will will be stored on its back queue, and then we'll be
2487 * able to process them after we restore SDEIER (as soon as we restore
2488 * it, we'll get an interrupt if SDEIIR still has something to process
2489 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002490 if (!HAS_PCH_NOP(dev)) {
2491 sde_ier = I915_READ(SDEIER);
2492 I915_WRITE(SDEIER, 0);
2493 POSTING_READ(SDEIER);
2494 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002495
Oscar Mateo72c90f62014-06-16 16:10:57 +01002496 /* Find, clear, then process each source of interrupt */
2497
Chris Wilson0e434062012-05-09 21:45:44 +01002498 gt_iir = I915_READ(GTIIR);
2499 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002500 I915_WRITE(GTIIR, gt_iir);
2501 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002502 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002503 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002504 else
2505 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002506 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002507
2508 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002509 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002510 I915_WRITE(DEIIR, de_iir);
2511 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002512 if (INTEL_INFO(dev)->gen >= 7)
2513 ivb_display_irq_handler(dev, de_iir);
2514 else
2515 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002516 }
2517
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002518 if (INTEL_INFO(dev)->gen >= 6) {
2519 u32 pm_iir = I915_READ(GEN6_PMIIR);
2520 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002521 I915_WRITE(GEN6_PMIIR, pm_iir);
2522 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002523 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002524 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002525 }
2526
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002527 I915_WRITE(DEIER, de_ier);
2528 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002529 if (!HAS_PCH_NOP(dev)) {
2530 I915_WRITE(SDEIER, sde_ier);
2531 POSTING_READ(SDEIER);
2532 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002533
2534 return ret;
2535}
2536
Ben Widawskyabd58f02013-11-02 21:07:09 -07002537static irqreturn_t gen8_irq_handler(int irq, void *arg)
2538{
2539 struct drm_device *dev = arg;
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 u32 master_ctl;
2542 irqreturn_t ret = IRQ_NONE;
2543 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002544 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545
Ben Widawskyabd58f02013-11-02 21:07:09 -07002546 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2547 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2548 if (!master_ctl)
2549 return IRQ_NONE;
2550
2551 I915_WRITE(GEN8_MASTER_IRQ, 0);
2552 POSTING_READ(GEN8_MASTER_IRQ);
2553
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002554 /* Find, clear, then process each source of interrupt */
2555
Ben Widawskyabd58f02013-11-02 21:07:09 -07002556 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2557
2558 if (master_ctl & GEN8_DE_MISC_IRQ) {
2559 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002560 if (tmp) {
2561 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2562 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002563 if (tmp & GEN8_DE_MISC_GSE)
2564 intel_opregion_asle_intr(dev);
2565 else
2566 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002567 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002568 else
2569 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002570 }
2571
Daniel Vetter6d766f02013-11-07 14:49:55 +01002572 if (master_ctl & GEN8_DE_PORT_IRQ) {
2573 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002574 if (tmp) {
2575 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2576 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002577 if (tmp & GEN8_AUX_CHANNEL_A)
2578 dp_aux_irq_handler(dev);
2579 else
2580 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002581 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002582 else
2583 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002584 }
2585
Damien Lespiau055e3932014-08-18 13:49:10 +01002586 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002587 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002588
Daniel Vetterc42664c2013-11-07 11:05:40 +01002589 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2590 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591
Daniel Vetterc42664c2013-11-07 11:05:40 +01002592 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002593 if (pipe_iir) {
2594 ret = IRQ_HANDLED;
2595 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002596
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002597 if (pipe_iir & GEN8_PIPE_VBLANK &&
2598 intel_pipe_handle_vblank(dev, pipe))
2599 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002600
Damien Lespiau770de832014-03-20 20:45:01 +00002601 if (IS_GEN9(dev))
2602 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2603 else
2604 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2605
2606 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002607 intel_prepare_page_flip(dev, pipe);
2608 intel_finish_page_flip_plane(dev, pipe);
2609 }
2610
2611 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2612 hsw_pipe_crc_irq_handler(dev, pipe);
2613
2614 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2615 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2616 false))
2617 DRM_ERROR("Pipe %c FIFO underrun\n",
2618 pipe_name(pipe));
2619 }
2620
Damien Lespiau770de832014-03-20 20:45:01 +00002621
2622 if (IS_GEN9(dev))
2623 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2624 else
2625 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2626
2627 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002628 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2629 pipe_name(pipe),
2630 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002631 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002632 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2633 }
2634
Daniel Vetter92d03a82013-11-07 11:05:43 +01002635 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2636 /*
2637 * FIXME(BDW): Assume for now that the new interrupt handling
2638 * scheme also closed the SDE interrupt handling race we've seen
2639 * on older pch-split platforms. But this needs testing.
2640 */
2641 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002642 if (pch_iir) {
2643 I915_WRITE(SDEIIR, pch_iir);
2644 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002645 cpt_irq_handler(dev, pch_iir);
2646 } else
2647 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2648
Daniel Vetter92d03a82013-11-07 11:05:43 +01002649 }
2650
Ben Widawskyabd58f02013-11-02 21:07:09 -07002651 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2652 POSTING_READ(GEN8_MASTER_IRQ);
2653
2654 return ret;
2655}
2656
Daniel Vetter17e1df02013-09-08 21:57:13 +02002657static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2658 bool reset_completed)
2659{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002660 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002661 int i;
2662
2663 /*
2664 * Notify all waiters for GPU completion events that reset state has
2665 * been changed, and that they need to restart their wait after
2666 * checking for potential errors (and bail out to drop locks if there is
2667 * a gpu reset pending so that i915_error_work_func can acquire them).
2668 */
2669
2670 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2671 for_each_ring(ring, dev_priv, i)
2672 wake_up_all(&ring->irq_queue);
2673
2674 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2675 wake_up_all(&dev_priv->pending_flip_queue);
2676
2677 /*
2678 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2679 * reset state is cleared.
2680 */
2681 if (reset_completed)
2682 wake_up_all(&dev_priv->gpu_error.reset_queue);
2683}
2684
Jesse Barnes8a905232009-07-11 16:48:03 -04002685/**
2686 * i915_error_work_func - do process context error handling work
2687 * @work: work struct
2688 *
2689 * Fire an error uevent so userspace can see that a hang or error
2690 * was detected.
2691 */
2692static void i915_error_work_func(struct work_struct *work)
2693{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002694 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2695 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002696 struct drm_i915_private *dev_priv =
2697 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002698 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002699 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2700 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2701 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002702 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002703
Dave Airlie5bdebb12013-10-11 14:07:25 +10002704 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002705
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002706 /*
2707 * Note that there's only one work item which does gpu resets, so we
2708 * need not worry about concurrent gpu resets potentially incrementing
2709 * error->reset_counter twice. We only need to take care of another
2710 * racing irq/hangcheck declaring the gpu dead for a second time. A
2711 * quick check for that is good enough: schedule_work ensures the
2712 * correct ordering between hang detection and this work item, and since
2713 * the reset in-progress bit is only ever set by code outside of this
2714 * work we don't need to worry about any other races.
2715 */
2716 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002717 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002718 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002719 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002720
Daniel Vetter17e1df02013-09-08 21:57:13 +02002721 /*
Imre Deakf454c692014-04-23 01:09:04 +03002722 * In most cases it's guaranteed that we get here with an RPM
2723 * reference held, for example because there is a pending GPU
2724 * request that won't finish until the reset is done. This
2725 * isn't the case at least when we get here by doing a
2726 * simulated reset via debugs, so get an RPM reference.
2727 */
2728 intel_runtime_pm_get(dev_priv);
2729 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002730 * All state reset _must_ be completed before we update the
2731 * reset counter, for otherwise waiters might miss the reset
2732 * pending state and not properly drop locks, resulting in
2733 * deadlocks with the reset work.
2734 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002735 ret = i915_reset(dev);
2736
Daniel Vetter17e1df02013-09-08 21:57:13 +02002737 intel_display_handle_reset(dev);
2738
Imre Deakf454c692014-04-23 01:09:04 +03002739 intel_runtime_pm_put(dev_priv);
2740
Daniel Vetterf69061b2012-12-06 09:01:42 +01002741 if (ret == 0) {
2742 /*
2743 * After all the gem state is reset, increment the reset
2744 * counter and wake up everyone waiting for the reset to
2745 * complete.
2746 *
2747 * Since unlock operations are a one-sided barrier only,
2748 * we need to insert a barrier here to order any seqno
2749 * updates before
2750 * the counter increment.
2751 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002752 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002753 atomic_inc(&dev_priv->gpu_error.reset_counter);
2754
Dave Airlie5bdebb12013-10-11 14:07:25 +10002755 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002756 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002757 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002758 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002759 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002760
Daniel Vetter17e1df02013-09-08 21:57:13 +02002761 /*
2762 * Note: The wake_up also serves as a memory barrier so that
2763 * waiters see the update value of the reset counter atomic_t.
2764 */
2765 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002766 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002767}
2768
Chris Wilson35aed2e2010-05-27 13:18:12 +01002769static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002770{
2771 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002772 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002773 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002774 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002775
Chris Wilson35aed2e2010-05-27 13:18:12 +01002776 if (!eir)
2777 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002778
Joe Perchesa70491c2012-03-18 13:00:11 -07002779 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002780
Ben Widawskybd9854f2012-08-23 15:18:09 -07002781 i915_get_extra_instdone(dev, instdone);
2782
Jesse Barnes8a905232009-07-11 16:48:03 -04002783 if (IS_G4X(dev)) {
2784 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2785 u32 ipeir = I915_READ(IPEIR_I965);
2786
Joe Perchesa70491c2012-03-18 13:00:11 -07002787 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2788 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002789 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2790 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002791 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002792 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002793 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002794 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002795 }
2796 if (eir & GM45_ERROR_PAGE_TABLE) {
2797 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002798 pr_err("page table error\n");
2799 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002800 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002801 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002802 }
2803 }
2804
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002805 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002806 if (eir & I915_ERROR_PAGE_TABLE) {
2807 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002808 pr_err("page table error\n");
2809 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002810 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002811 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002812 }
2813 }
2814
2815 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002816 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002817 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002818 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002819 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002820 /* pipestat has already been acked */
2821 }
2822 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002823 pr_err("instruction error\n");
2824 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002825 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2826 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002827 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002828 u32 ipeir = I915_READ(IPEIR);
2829
Joe Perchesa70491c2012-03-18 13:00:11 -07002830 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2831 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002832 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002833 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002834 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002835 } else {
2836 u32 ipeir = I915_READ(IPEIR_I965);
2837
Joe Perchesa70491c2012-03-18 13:00:11 -07002838 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2839 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002840 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002841 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002842 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002843 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002844 }
2845 }
2846
2847 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002848 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002849 eir = I915_READ(EIR);
2850 if (eir) {
2851 /*
2852 * some errors might have become stuck,
2853 * mask them.
2854 */
2855 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2856 I915_WRITE(EMR, I915_READ(EMR) | eir);
2857 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2858 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002859}
2860
2861/**
2862 * i915_handle_error - handle an error interrupt
2863 * @dev: drm device
2864 *
2865 * Do some basic checking of regsiter state at error interrupt time and
2866 * dump it to the syslog. Also call i915_capture_error_state() to make
2867 * sure we get a record and make it available in debugfs. Fire a uevent
2868 * so userspace knows something bad happened (should trigger collection
2869 * of a ring dump etc.).
2870 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002871void i915_handle_error(struct drm_device *dev, bool wedged,
2872 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002873{
2874 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002875 va_list args;
2876 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002877
Mika Kuoppala58174462014-02-25 17:11:26 +02002878 va_start(args, fmt);
2879 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2880 va_end(args);
2881
2882 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002883 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002884
Ben Gamariba1234d2009-09-14 17:48:47 -04002885 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002886 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2887 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002888
Ben Gamari11ed50e2009-09-14 17:48:45 -04002889 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002890 * Wakeup waiting processes so that the reset work function
2891 * i915_error_work_func doesn't deadlock trying to grab various
2892 * locks. By bumping the reset counter first, the woken
2893 * processes will see a reset in progress and back off,
2894 * releasing their locks and then wait for the reset completion.
2895 * We must do this for _all_ gpu waiters that might hold locks
2896 * that the reset work needs to acquire.
2897 *
2898 * Note: The wake_up serves as the required memory barrier to
2899 * ensure that the waiters see the updated value of the reset
2900 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002901 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002902 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002903 }
2904
Daniel Vetter122f46b2013-09-04 17:36:14 +02002905 /*
2906 * Our reset work can grab modeset locks (since it needs to reset the
2907 * state of outstanding pagelips). Hence it must not be run on our own
2908 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2909 * code will deadlock.
2910 */
2911 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002912}
2913
Keith Packard42f52ef2008-10-18 19:39:29 -07002914/* Called from drm generic code, passed 'crtc' which
2915 * we use as a pipe index
2916 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002917static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002918{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002919 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002920 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002921
Chris Wilson5eddb702010-09-11 13:48:45 +01002922 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002923 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002924
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002925 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002926 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002927 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002928 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002929 else
Keith Packard7c463582008-11-04 02:03:27 -08002930 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002931 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002932 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002933
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002934 return 0;
2935}
2936
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002937static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002938{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002939 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002940 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002941 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002942 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002943
2944 if (!i915_pipe_enabled(dev, pipe))
2945 return -EINVAL;
2946
2947 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002948 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002949 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2950
2951 return 0;
2952}
2953
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002954static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2955{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002956 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002957 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002958
2959 if (!i915_pipe_enabled(dev, pipe))
2960 return -EINVAL;
2961
2962 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002963 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002964 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002965 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2966
2967 return 0;
2968}
2969
Ben Widawskyabd58f02013-11-02 21:07:09 -07002970static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2971{
2972 struct drm_i915_private *dev_priv = dev->dev_private;
2973 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002974
2975 if (!i915_pipe_enabled(dev, pipe))
2976 return -EINVAL;
2977
2978 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002979 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2980 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2981 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002982 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2983 return 0;
2984}
2985
Keith Packard42f52ef2008-10-18 19:39:29 -07002986/* Called from drm generic code, passed 'crtc' which
2987 * we use as a pipe index
2988 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002989static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002990{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002991 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002992 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002993
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002994 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002995 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002996 PIPE_VBLANK_INTERRUPT_STATUS |
2997 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002998 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2999}
3000
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003001static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07003002{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003003 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07003004 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03003005 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02003006 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003007
3008 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03003009 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003010 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3011}
3012
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003013static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3014{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003015 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003016 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003017
3018 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003019 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003020 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003021 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3022}
3023
Ben Widawskyabd58f02013-11-02 21:07:09 -07003024static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3025{
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003028
3029 if (!i915_pipe_enabled(dev, pipe))
3030 return;
3031
3032 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003033 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3034 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3035 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003036 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3037}
3038
Chris Wilson893eead2010-10-27 14:44:35 +01003039static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003040ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08003041{
Chris Wilson893eead2010-10-27 14:44:35 +01003042 return list_entry(ring->request_list.prev,
3043 struct drm_i915_gem_request, list)->seqno;
3044}
3045
Chris Wilson9107e9d2013-06-10 11:20:20 +01003046static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003047ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01003048{
Chris Wilson9107e9d2013-06-10 11:20:20 +01003049 return (list_empty(&ring->request_list) ||
3050 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04003051}
3052
Daniel Vettera028c4b2014-03-15 00:08:56 +01003053static bool
3054ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3055{
3056 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003057 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01003058 } else {
3059 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3060 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3061 MI_SEMAPHORE_REGISTER);
3062 }
3063}
3064
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003065static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003066semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01003067{
3068 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003069 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01003070 int i;
3071
3072 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003073 for_each_ring(signaller, dev_priv, i) {
3074 if (ring == signaller)
3075 continue;
3076
3077 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3078 return signaller;
3079 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01003080 } else {
3081 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3082
3083 for_each_ring(signaller, dev_priv, i) {
3084 if(ring == signaller)
3085 continue;
3086
Ben Widawskyebc348b2014-04-29 14:52:28 -07003087 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01003088 return signaller;
3089 }
3090 }
3091
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003092 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3093 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01003094
3095 return NULL;
3096}
3097
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003098static struct intel_engine_cs *
3099semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02003100{
3101 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003102 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003103 u64 offset = 0;
3104 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003105
3106 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01003107 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01003108 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003109
Daniel Vetter88fe4292014-03-15 00:08:55 +01003110 /*
3111 * HEAD is likely pointing to the dword after the actual command,
3112 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003113 * or 4 dwords depending on the semaphore wait command size.
3114 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01003115 * point at at batch, and semaphores are always emitted into the
3116 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02003117 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01003118 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003119 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003120
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003121 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01003122 /*
3123 * Be paranoid and presume the hw has gone off into the wild -
3124 * our ring is smaller than what the hardware (and hence
3125 * HEAD_ADDR) allows. Also handles wrap-around.
3126 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003127 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003128
3129 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003130 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003131 if (cmd == ipehr)
3132 break;
3133
Daniel Vetter88fe4292014-03-15 00:08:55 +01003134 head -= 4;
3135 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003136
Daniel Vetter88fe4292014-03-15 00:08:55 +01003137 if (!i)
3138 return NULL;
3139
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003140 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003141 if (INTEL_INFO(ring->dev)->gen >= 8) {
3142 offset = ioread32(ring->buffer->virtual_start + head + 12);
3143 offset <<= 32;
3144 offset = ioread32(ring->buffer->virtual_start + head + 8);
3145 }
3146 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003147}
3148
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003149static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003150{
3151 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003152 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01003153 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01003154
Chris Wilson4be17382014-06-06 10:22:29 +01003155 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003156
3157 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003158 if (signaller == NULL)
3159 return -1;
3160
3161 /* Prevent pathological recursion due to driver bugs */
3162 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003163 return -1;
3164
Chris Wilson4be17382014-06-06 10:22:29 +01003165 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3166 return 1;
3167
Chris Wilsona0d036b2014-07-19 12:40:42 +01003168 /* cursory check for an unkickable deadlock */
3169 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3170 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003171 return -1;
3172
3173 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003174}
3175
3176static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3177{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003178 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003179 int i;
3180
3181 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003182 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003183}
3184
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003185static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003186ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003187{
3188 struct drm_device *dev = ring->dev;
3189 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003190 u32 tmp;
3191
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003192 if (acthd != ring->hangcheck.acthd) {
3193 if (acthd > ring->hangcheck.max_acthd) {
3194 ring->hangcheck.max_acthd = acthd;
3195 return HANGCHECK_ACTIVE;
3196 }
3197
3198 return HANGCHECK_ACTIVE_LOOP;
3199 }
Chris Wilson6274f212013-06-10 11:20:21 +01003200
Chris Wilson9107e9d2013-06-10 11:20:20 +01003201 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003202 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003203
3204 /* Is the chip hanging on a WAIT_FOR_EVENT?
3205 * If so we can simply poke the RB_WAIT bit
3206 * and break the hang. This should work on
3207 * all but the second generation chipsets.
3208 */
3209 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003210 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003211 i915_handle_error(dev, false,
3212 "Kicking stuck wait on %s",
3213 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003214 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003215 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003216 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003217
Chris Wilson6274f212013-06-10 11:20:21 +01003218 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3219 switch (semaphore_passed(ring)) {
3220 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003221 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003222 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003223 i915_handle_error(dev, false,
3224 "Kicking stuck semaphore on %s",
3225 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003226 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003227 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003228 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003229 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003230 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003231 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003232
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003233 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003234}
3235
Ben Gamarif65d9422009-09-14 17:48:44 -04003236/**
3237 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003238 * batchbuffers in a long time. We keep track per ring seqno progress and
3239 * if there are no progress, hangcheck score for that ring is increased.
3240 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3241 * we kick the ring. If we see no progress on three subsequent calls
3242 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003243 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003244static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003245{
3246 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003247 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003248 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003249 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003250 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003251 bool stuck[I915_NUM_RINGS] = { 0 };
3252#define BUSY 1
3253#define KICK 5
3254#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003255
Jani Nikulad330a952014-01-21 11:24:25 +02003256 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003257 return;
3258
Chris Wilsonb4519512012-05-11 14:29:30 +01003259 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003260 u64 acthd;
3261 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003262 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003263
Chris Wilson6274f212013-06-10 11:20:21 +01003264 semaphore_clear_deadlocks(dev_priv);
3265
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003266 seqno = ring->get_seqno(ring, false);
3267 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003268
Chris Wilson9107e9d2013-06-10 11:20:20 +01003269 if (ring->hangcheck.seqno == seqno) {
3270 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003271 ring->hangcheck.action = HANGCHECK_IDLE;
3272
Chris Wilson9107e9d2013-06-10 11:20:20 +01003273 if (waitqueue_active(&ring->irq_queue)) {
3274 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003275 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003276 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3277 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3278 ring->name);
3279 else
3280 DRM_INFO("Fake missed irq on %s\n",
3281 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003282 wake_up_all(&ring->irq_queue);
3283 }
3284 /* Safeguard against driver failure */
3285 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003286 } else
3287 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003288 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003289 /* We always increment the hangcheck score
3290 * if the ring is busy and still processing
3291 * the same request, so that no single request
3292 * can run indefinitely (such as a chain of
3293 * batches). The only time we do not increment
3294 * the hangcheck score on this ring, if this
3295 * ring is in a legitimate wait for another
3296 * ring. In that case the waiting ring is a
3297 * victim and we want to be sure we catch the
3298 * right culprit. Then every time we do kick
3299 * the ring, add a small increment to the
3300 * score so that we can catch a batch that is
3301 * being repeatedly kicked and so responsible
3302 * for stalling the machine.
3303 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003304 ring->hangcheck.action = ring_stuck(ring,
3305 acthd);
3306
3307 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003308 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003309 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003310 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003311 break;
3312 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003313 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003314 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003315 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003316 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003317 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003318 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003319 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003320 stuck[i] = true;
3321 break;
3322 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003323 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003324 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003325 ring->hangcheck.action = HANGCHECK_ACTIVE;
3326
Chris Wilson9107e9d2013-06-10 11:20:20 +01003327 /* Gradually reduce the count so that we catch DoS
3328 * attempts across multiple batches.
3329 */
3330 if (ring->hangcheck.score > 0)
3331 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003332
3333 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003334 }
3335
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003336 ring->hangcheck.seqno = seqno;
3337 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003338 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003339 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003340
Mika Kuoppala92cab732013-05-24 17:16:07 +03003341 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003342 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003343 DRM_INFO("%s on %s\n",
3344 stuck[i] ? "stuck" : "no progress",
3345 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003346 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003347 }
3348 }
3349
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003350 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003351 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003352
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003353 if (busy_count)
3354 /* Reset timer case chip hangs without another request
3355 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003356 i915_queue_hangcheck(dev);
3357}
3358
3359void i915_queue_hangcheck(struct drm_device *dev)
3360{
3361 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003362 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003363 return;
3364
3365 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3366 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003367}
3368
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003369static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003370{
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372
3373 if (HAS_PCH_NOP(dev))
3374 return;
3375
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003376 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003377
3378 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3379 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003380}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003381
Paulo Zanoni622364b2014-04-01 15:37:22 -03003382/*
3383 * SDEIER is also touched by the interrupt handler to work around missed PCH
3384 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3385 * instead we unconditionally enable all PCH interrupt sources here, but then
3386 * only unmask them as needed with SDEIMR.
3387 *
3388 * This function needs to be called before interrupts are enabled.
3389 */
3390static void ibx_irq_pre_postinstall(struct drm_device *dev)
3391{
3392 struct drm_i915_private *dev_priv = dev->dev_private;
3393
3394 if (HAS_PCH_NOP(dev))
3395 return;
3396
3397 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003398 I915_WRITE(SDEIER, 0xffffffff);
3399 POSTING_READ(SDEIER);
3400}
3401
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003402static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003403{
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003406 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003407 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003408 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003409}
3410
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411/* drm_dma.h hooks
3412*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003413static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003414{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003415 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003416
Paulo Zanoni0c841212014-04-01 15:37:27 -03003417 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003418
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003419 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003420 if (IS_GEN7(dev))
3421 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003422
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003423 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003424
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003425 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003426}
3427
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003428static void valleyview_irq_preinstall(struct drm_device *dev)
3429{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003430 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003431 int pipe;
3432
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003433 /* VLV magic */
3434 I915_WRITE(VLV_IMR, 0);
3435 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3436 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3437 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3438
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003439 /* and GT */
3440 I915_WRITE(GTIIR, I915_READ(GTIIR));
3441 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003442
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003443 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003444
3445 I915_WRITE(DPINVGTT, 0xff);
3446
3447 I915_WRITE(PORT_HOTPLUG_EN, 0);
3448 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Damien Lespiau055e3932014-08-18 13:49:10 +01003449 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003450 I915_WRITE(PIPESTAT(pipe), 0xffff);
3451 I915_WRITE(VLV_IIR, 0xffffffff);
3452 I915_WRITE(VLV_IMR, 0xffffffff);
3453 I915_WRITE(VLV_IER, 0x0);
3454 POSTING_READ(VLV_IER);
3455}
3456
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003457static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3458{
3459 GEN8_IRQ_RESET_NDX(GT, 0);
3460 GEN8_IRQ_RESET_NDX(GT, 1);
3461 GEN8_IRQ_RESET_NDX(GT, 2);
3462 GEN8_IRQ_RESET_NDX(GT, 3);
3463}
3464
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003465static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003466{
3467 struct drm_i915_private *dev_priv = dev->dev_private;
3468 int pipe;
3469
Ben Widawskyabd58f02013-11-02 21:07:09 -07003470 I915_WRITE(GEN8_MASTER_IRQ, 0);
3471 POSTING_READ(GEN8_MASTER_IRQ);
3472
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003473 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003474
Damien Lespiau055e3932014-08-18 13:49:10 +01003475 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003476 if (intel_display_power_is_enabled(dev_priv,
3477 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003478 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003480 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3481 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3482 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003483
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003484 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003485}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003486
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003487void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3488{
Daniel Vetter13321782014-09-15 14:55:29 +02003489 spin_lock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003490 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3491 ~dev_priv->de_irq_mask[PIPE_B]);
3492 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3493 ~dev_priv->de_irq_mask[PIPE_C]);
Daniel Vetter13321782014-09-15 14:55:29 +02003494 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003495}
3496
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003497static void cherryview_irq_preinstall(struct drm_device *dev)
3498{
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 int pipe;
3501
3502 I915_WRITE(GEN8_MASTER_IRQ, 0);
3503 POSTING_READ(GEN8_MASTER_IRQ);
3504
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003505 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003506
3507 GEN5_IRQ_RESET(GEN8_PCU_);
3508
3509 POSTING_READ(GEN8_PCU_IIR);
3510
3511 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3512
3513 I915_WRITE(PORT_HOTPLUG_EN, 0);
3514 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3515
Damien Lespiau055e3932014-08-18 13:49:10 +01003516 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003517 I915_WRITE(PIPESTAT(pipe), 0xffff);
3518
3519 I915_WRITE(VLV_IMR, 0xffffffff);
3520 I915_WRITE(VLV_IER, 0x0);
3521 I915_WRITE(VLV_IIR, 0xffffffff);
3522 POSTING_READ(VLV_IIR);
3523}
3524
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003525static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003526{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003527 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003528 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003529 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003530
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003531 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003532 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003533 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003534 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003535 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003536 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003537 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003538 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003539 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003540 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003541 }
3542
Daniel Vetterfee884e2013-07-04 23:35:21 +02003543 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003544
3545 /*
3546 * Enable digital hotplug on the PCH, and configure the DP short pulse
3547 * duration to 2ms (which is the minimum in the Display Port spec)
3548 *
3549 * This register is the same on all known PCH chips.
3550 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003551 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3552 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3553 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3554 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3555 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3556 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3557}
3558
Paulo Zanonid46da432013-02-08 17:35:15 -02003559static void ibx_irq_postinstall(struct drm_device *dev)
3560{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003561 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003562 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003563
Daniel Vetter692a04c2013-05-29 21:43:05 +02003564 if (HAS_PCH_NOP(dev))
3565 return;
3566
Paulo Zanoni105b1222014-04-01 15:37:17 -03003567 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003568 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003569 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003570 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003571
Paulo Zanoni337ba012014-04-01 15:37:16 -03003572 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003573 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003574}
3575
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003576static void gen5_gt_irq_postinstall(struct drm_device *dev)
3577{
3578 struct drm_i915_private *dev_priv = dev->dev_private;
3579 u32 pm_irqs, gt_irqs;
3580
3581 pm_irqs = gt_irqs = 0;
3582
3583 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003584 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003585 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003586 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3587 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003588 }
3589
3590 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3591 if (IS_GEN5(dev)) {
3592 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3593 ILK_BSD_USER_INTERRUPT;
3594 } else {
3595 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3596 }
3597
Paulo Zanoni35079892014-04-01 15:37:15 -03003598 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003599
3600 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303601 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003602
3603 if (HAS_VEBOX(dev))
3604 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3605
Paulo Zanoni605cd252013-08-06 18:57:15 -03003606 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003607 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003608 }
3609}
3610
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003611static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003612{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003613 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003614 u32 display_mask, extra_mask;
3615
3616 if (INTEL_INFO(dev)->gen >= 7) {
3617 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3618 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3619 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003620 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003621 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003622 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003623 } else {
3624 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3625 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003626 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003627 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3628 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003629 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3630 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003631 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003632
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003633 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003634
Paulo Zanoni0c841212014-04-01 15:37:27 -03003635 I915_WRITE(HWSTAM, 0xeffe);
3636
Paulo Zanoni622364b2014-04-01 15:37:22 -03003637 ibx_irq_pre_postinstall(dev);
3638
Paulo Zanoni35079892014-04-01 15:37:15 -03003639 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003640
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003641 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003642
Paulo Zanonid46da432013-02-08 17:35:15 -02003643 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003644
Jesse Barnesf97108d2010-01-29 11:27:07 -08003645 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003646 /* Enable PCU event interrupts
3647 *
3648 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003649 * setup is guaranteed to run in single-threaded context. But we
3650 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003651 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003652 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003653 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003654 }
3655
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003656 return 0;
3657}
3658
Imre Deakf8b79e52014-03-04 19:23:07 +02003659static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3660{
3661 u32 pipestat_mask;
3662 u32 iir_mask;
3663
3664 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3665 PIPE_FIFO_UNDERRUN_STATUS;
3666
3667 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3668 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3669 POSTING_READ(PIPESTAT(PIPE_A));
3670
3671 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3672 PIPE_CRC_DONE_INTERRUPT_STATUS;
3673
3674 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3675 PIPE_GMBUS_INTERRUPT_STATUS);
3676 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3677
3678 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3679 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3680 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3681 dev_priv->irq_mask &= ~iir_mask;
3682
3683 I915_WRITE(VLV_IIR, iir_mask);
3684 I915_WRITE(VLV_IIR, iir_mask);
3685 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3686 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3687 POSTING_READ(VLV_IER);
3688}
3689
3690static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3691{
3692 u32 pipestat_mask;
3693 u32 iir_mask;
3694
3695 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3696 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003697 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003698
3699 dev_priv->irq_mask |= iir_mask;
3700 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3701 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3702 I915_WRITE(VLV_IIR, iir_mask);
3703 I915_WRITE(VLV_IIR, iir_mask);
3704 POSTING_READ(VLV_IIR);
3705
3706 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3707 PIPE_CRC_DONE_INTERRUPT_STATUS;
3708
3709 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3710 PIPE_GMBUS_INTERRUPT_STATUS);
3711 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3712
3713 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3714 PIPE_FIFO_UNDERRUN_STATUS;
3715 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3716 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3717 POSTING_READ(PIPESTAT(PIPE_A));
3718}
3719
3720void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3721{
3722 assert_spin_locked(&dev_priv->irq_lock);
3723
3724 if (dev_priv->display_irqs_enabled)
3725 return;
3726
3727 dev_priv->display_irqs_enabled = true;
3728
Imre Deak950eaba2014-09-08 15:21:09 +03003729 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003730 valleyview_display_irqs_install(dev_priv);
3731}
3732
3733void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3734{
3735 assert_spin_locked(&dev_priv->irq_lock);
3736
3737 if (!dev_priv->display_irqs_enabled)
3738 return;
3739
3740 dev_priv->display_irqs_enabled = false;
3741
Imre Deak950eaba2014-09-08 15:21:09 +03003742 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003743 valleyview_display_irqs_uninstall(dev_priv);
3744}
3745
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003746static int valleyview_irq_postinstall(struct drm_device *dev)
3747{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003749
Imre Deakf8b79e52014-03-04 19:23:07 +02003750 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003751
Daniel Vetter20afbda2012-12-11 14:05:07 +01003752 I915_WRITE(PORT_HOTPLUG_EN, 0);
3753 POSTING_READ(PORT_HOTPLUG_EN);
3754
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003755 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003756 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003757 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003758 POSTING_READ(VLV_IER);
3759
Daniel Vetterb79480b2013-06-27 17:52:10 +02003760 /* Interrupt setup is already guaranteed to be single-threaded, this is
3761 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003762 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003763 if (dev_priv->display_irqs_enabled)
3764 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003765 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003766
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003767 I915_WRITE(VLV_IIR, 0xffffffff);
3768 I915_WRITE(VLV_IIR, 0xffffffff);
3769
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003770 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003771
3772 /* ack & enable invalid PTE error interrupts */
3773#if 0 /* FIXME: add support to irq handler for checking these bits */
3774 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3775 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3776#endif
3777
3778 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003779
3780 return 0;
3781}
3782
Ben Widawskyabd58f02013-11-02 21:07:09 -07003783static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3784{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003785 /* These are interrupts we'll toggle with the ring mask register */
3786 uint32_t gt_interrupts[] = {
3787 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003788 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003789 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003790 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3791 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003792 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003793 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3794 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3795 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003796 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003797 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3798 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003799 };
3800
Ben Widawsky09610212014-05-15 20:58:08 +03003801 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303802 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3803 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3804 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3805 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003806}
3807
3808static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3809{
Damien Lespiau770de832014-03-20 20:45:01 +00003810 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3811 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003812 int pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003813
3814 if (IS_GEN9(dev_priv))
3815 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3816 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3817 else
3818 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3819 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3820
3821 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3822 GEN8_PIPE_FIFO_UNDERRUN;
3823
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003824 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3825 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3826 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003827
Damien Lespiau055e3932014-08-18 13:49:10 +01003828 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003829 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003830 POWER_DOMAIN_PIPE(pipe)))
3831 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3832 dev_priv->de_irq_mask[pipe],
3833 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003834
Paulo Zanoni35079892014-04-01 15:37:15 -03003835 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003836}
3837
3838static int gen8_irq_postinstall(struct drm_device *dev)
3839{
3840 struct drm_i915_private *dev_priv = dev->dev_private;
3841
Paulo Zanoni622364b2014-04-01 15:37:22 -03003842 ibx_irq_pre_postinstall(dev);
3843
Ben Widawskyabd58f02013-11-02 21:07:09 -07003844 gen8_gt_irq_postinstall(dev_priv);
3845 gen8_de_irq_postinstall(dev_priv);
3846
3847 ibx_irq_postinstall(dev);
3848
3849 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3850 POSTING_READ(GEN8_MASTER_IRQ);
3851
3852 return 0;
3853}
3854
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003855static int cherryview_irq_postinstall(struct drm_device *dev)
3856{
3857 struct drm_i915_private *dev_priv = dev->dev_private;
3858 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3859 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003860 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003861 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3862 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3863 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003864 int pipe;
3865
3866 /*
3867 * Leave vblank interrupts masked initially. enable/disable will
3868 * toggle them based on usage.
3869 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003870 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003871
Damien Lespiau055e3932014-08-18 13:49:10 +01003872 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003873 I915_WRITE(PIPESTAT(pipe), 0xffff);
3874
Daniel Vetterd6207432014-09-15 14:55:27 +02003875 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003876 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Damien Lespiau055e3932014-08-18 13:49:10 +01003877 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003878 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
Daniel Vetterd6207432014-09-15 14:55:27 +02003879 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003880
3881 I915_WRITE(VLV_IIR, 0xffffffff);
3882 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3883 I915_WRITE(VLV_IER, enable_mask);
3884
3885 gen8_gt_irq_postinstall(dev_priv);
3886
3887 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3888 POSTING_READ(GEN8_MASTER_IRQ);
3889
3890 return 0;
3891}
3892
Ben Widawskyabd58f02013-11-02 21:07:09 -07003893static void gen8_irq_uninstall(struct drm_device *dev)
3894{
3895 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003896
3897 if (!dev_priv)
3898 return;
3899
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003900 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003901}
3902
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003903static void valleyview_irq_uninstall(struct drm_device *dev)
3904{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003905 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003906 int pipe;
3907
3908 if (!dev_priv)
3909 return;
3910
Imre Deak843d0e72014-04-14 20:24:23 +03003911 I915_WRITE(VLV_MASTER_IER, 0);
3912
Damien Lespiau055e3932014-08-18 13:49:10 +01003913 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003914 I915_WRITE(PIPESTAT(pipe), 0xffff);
3915
3916 I915_WRITE(HWSTAM, 0xffffffff);
3917 I915_WRITE(PORT_HOTPLUG_EN, 0);
3918 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003919
Daniel Vetterd6207432014-09-15 14:55:27 +02003920 /* Interrupt setup is already guaranteed to be single-threaded, this is
3921 * just to make the assert_spin_locked check happy. */
3922 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003923 if (dev_priv->display_irqs_enabled)
3924 valleyview_display_irqs_uninstall(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003925 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003926
3927 dev_priv->irq_mask = 0;
3928
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003929 I915_WRITE(VLV_IIR, 0xffffffff);
3930 I915_WRITE(VLV_IMR, 0xffffffff);
3931 I915_WRITE(VLV_IER, 0x0);
3932 POSTING_READ(VLV_IER);
3933}
3934
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003935static void cherryview_irq_uninstall(struct drm_device *dev)
3936{
3937 struct drm_i915_private *dev_priv = dev->dev_private;
3938 int pipe;
3939
3940 if (!dev_priv)
3941 return;
3942
3943 I915_WRITE(GEN8_MASTER_IRQ, 0);
3944 POSTING_READ(GEN8_MASTER_IRQ);
3945
3946#define GEN8_IRQ_FINI_NDX(type, which) \
3947do { \
3948 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3949 I915_WRITE(GEN8_##type##_IER(which), 0); \
3950 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3951 POSTING_READ(GEN8_##type##_IIR(which)); \
3952 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3953} while (0)
3954
3955#define GEN8_IRQ_FINI(type) \
3956do { \
3957 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3958 I915_WRITE(GEN8_##type##_IER, 0); \
3959 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3960 POSTING_READ(GEN8_##type##_IIR); \
3961 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3962} while (0)
3963
3964 GEN8_IRQ_FINI_NDX(GT, 0);
3965 GEN8_IRQ_FINI_NDX(GT, 1);
3966 GEN8_IRQ_FINI_NDX(GT, 2);
3967 GEN8_IRQ_FINI_NDX(GT, 3);
3968
3969 GEN8_IRQ_FINI(PCU);
3970
3971#undef GEN8_IRQ_FINI
3972#undef GEN8_IRQ_FINI_NDX
3973
3974 I915_WRITE(PORT_HOTPLUG_EN, 0);
3975 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3976
Damien Lespiau055e3932014-08-18 13:49:10 +01003977 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003978 I915_WRITE(PIPESTAT(pipe), 0xffff);
3979
3980 I915_WRITE(VLV_IMR, 0xffffffff);
3981 I915_WRITE(VLV_IER, 0x0);
3982 I915_WRITE(VLV_IIR, 0xffffffff);
3983 POSTING_READ(VLV_IIR);
3984}
3985
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003986static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003987{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003988 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003989
3990 if (!dev_priv)
3991 return;
3992
Paulo Zanonibe30b292014-04-01 15:37:25 -03003993 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003994}
3995
Chris Wilsonc2798b12012-04-22 21:13:57 +01003996static void i8xx_irq_preinstall(struct drm_device * dev)
3997{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003998 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003999 int pipe;
4000
Damien Lespiau055e3932014-08-18 13:49:10 +01004001 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004002 I915_WRITE(PIPESTAT(pipe), 0);
4003 I915_WRITE16(IMR, 0xffff);
4004 I915_WRITE16(IER, 0x0);
4005 POSTING_READ16(IER);
4006}
4007
4008static int i8xx_irq_postinstall(struct drm_device *dev)
4009{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004010 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004011
Chris Wilsonc2798b12012-04-22 21:13:57 +01004012 I915_WRITE16(EMR,
4013 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4014
4015 /* Unmask the interrupts that we always want on. */
4016 dev_priv->irq_mask =
4017 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4018 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4019 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4020 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4021 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4022 I915_WRITE16(IMR, dev_priv->irq_mask);
4023
4024 I915_WRITE16(IER,
4025 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4026 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4027 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4028 I915_USER_INTERRUPT);
4029 POSTING_READ16(IER);
4030
Daniel Vetter379ef822013-10-16 22:55:56 +02004031 /* Interrupt setup is already guaranteed to be single-threaded, this is
4032 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004033 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004034 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4035 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004036 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004037
Chris Wilsonc2798b12012-04-22 21:13:57 +01004038 return 0;
4039}
4040
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004041/*
4042 * Returns true when a page flip has completed.
4043 */
4044static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004045 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004046{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004047 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004048 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004049
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004050 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004051 return false;
4052
4053 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004054 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004055
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004056 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004057
4058 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4059 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4060 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4061 * the flip is completed (no longer pending). Since this doesn't raise
4062 * an interrupt per se, we watch for the change at vblank.
4063 */
4064 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004065 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004066
4067 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004068 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004069
4070check_page_flip:
4071 intel_check_page_flip(dev, pipe);
4072 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004073}
4074
Daniel Vetterff1f5252012-10-02 15:10:55 +02004075static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004076{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004077 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004078 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004079 u16 iir, new_iir;
4080 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01004081 int pipe;
4082 u16 flip_mask =
4083 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4084 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4085
Chris Wilsonc2798b12012-04-22 21:13:57 +01004086 iir = I915_READ16(IIR);
4087 if (iir == 0)
4088 return IRQ_NONE;
4089
4090 while (iir & ~flip_mask) {
4091 /* Can't rely on pipestat interrupt bit in iir as it might
4092 * have been cleared after the pipestat interrupt was received.
4093 * It doesn't set the bit in iir again, but it still produces
4094 * interrupts (for non-MSI).
4095 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004096 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004097 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004098 i915_handle_error(dev, false,
4099 "Command parser error, iir 0x%08x",
4100 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004101
Damien Lespiau055e3932014-08-18 13:49:10 +01004102 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004103 int reg = PIPESTAT(pipe);
4104 pipe_stats[pipe] = I915_READ(reg);
4105
4106 /*
4107 * Clear the PIPE*STAT regs before the IIR
4108 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004109 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004110 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004111 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004112 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004113
4114 I915_WRITE16(IIR, iir & ~flip_mask);
4115 new_iir = I915_READ16(IIR); /* Flush posted writes */
4116
Daniel Vetterd05c6172012-04-26 23:28:09 +02004117 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004118
4119 if (iir & I915_USER_INTERRUPT)
4120 notify_ring(dev, &dev_priv->ring[RCS]);
4121
Damien Lespiau055e3932014-08-18 13:49:10 +01004122 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004123 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004124 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004125 plane = !plane;
4126
Daniel Vetter4356d582013-10-16 22:55:55 +02004127 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004128 i8xx_handle_vblank(dev, plane, pipe, iir))
4129 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004130
Daniel Vetter4356d582013-10-16 22:55:55 +02004131 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004132 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004133
4134 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4135 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004136 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02004137 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004138
4139 iir = new_iir;
4140 }
4141
4142 return IRQ_HANDLED;
4143}
4144
4145static void i8xx_irq_uninstall(struct drm_device * dev)
4146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004148 int pipe;
4149
Damien Lespiau055e3932014-08-18 13:49:10 +01004150 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004151 /* Clear enable bits; then clear status bits */
4152 I915_WRITE(PIPESTAT(pipe), 0);
4153 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4154 }
4155 I915_WRITE16(IMR, 0xffff);
4156 I915_WRITE16(IER, 0x0);
4157 I915_WRITE16(IIR, I915_READ16(IIR));
4158}
4159
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160static void i915_irq_preinstall(struct drm_device * dev)
4161{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004162 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004163 int pipe;
4164
Chris Wilsona266c7d2012-04-24 22:59:44 +01004165 if (I915_HAS_HOTPLUG(dev)) {
4166 I915_WRITE(PORT_HOTPLUG_EN, 0);
4167 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4168 }
4169
Chris Wilson00d98eb2012-04-24 22:59:48 +01004170 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004171 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004172 I915_WRITE(PIPESTAT(pipe), 0);
4173 I915_WRITE(IMR, 0xffffffff);
4174 I915_WRITE(IER, 0x0);
4175 POSTING_READ(IER);
4176}
4177
4178static int i915_irq_postinstall(struct drm_device *dev)
4179{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004180 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004181 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004182
Chris Wilson38bde182012-04-24 22:59:50 +01004183 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4184
4185 /* Unmask the interrupts that we always want on. */
4186 dev_priv->irq_mask =
4187 ~(I915_ASLE_INTERRUPT |
4188 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4189 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4190 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4191 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4192 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4193
4194 enable_mask =
4195 I915_ASLE_INTERRUPT |
4196 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4197 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4198 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4199 I915_USER_INTERRUPT;
4200
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004202 I915_WRITE(PORT_HOTPLUG_EN, 0);
4203 POSTING_READ(PORT_HOTPLUG_EN);
4204
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205 /* Enable in IER... */
4206 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4207 /* and unmask in IMR */
4208 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4209 }
4210
Chris Wilsona266c7d2012-04-24 22:59:44 +01004211 I915_WRITE(IMR, dev_priv->irq_mask);
4212 I915_WRITE(IER, enable_mask);
4213 POSTING_READ(IER);
4214
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004215 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004216
Daniel Vetter379ef822013-10-16 22:55:56 +02004217 /* Interrupt setup is already guaranteed to be single-threaded, this is
4218 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004219 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004220 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4221 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004222 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004223
Daniel Vetter20afbda2012-12-11 14:05:07 +01004224 return 0;
4225}
4226
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004227/*
4228 * Returns true when a page flip has completed.
4229 */
4230static bool i915_handle_vblank(struct drm_device *dev,
4231 int plane, int pipe, u32 iir)
4232{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004233 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004234 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4235
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004236 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004237 return false;
4238
4239 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004240 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004241
4242 intel_prepare_page_flip(dev, plane);
4243
4244 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4245 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4246 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4247 * the flip is completed (no longer pending). Since this doesn't raise
4248 * an interrupt per se, we watch for the change at vblank.
4249 */
4250 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004251 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004252
4253 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004254 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004255
4256check_page_flip:
4257 intel_check_page_flip(dev, pipe);
4258 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004259}
4260
Daniel Vetterff1f5252012-10-02 15:10:55 +02004261static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004263 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004264 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004265 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004266 u32 flip_mask =
4267 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4268 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004269 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004270
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004272 do {
4273 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004274 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275
4276 /* Can't rely on pipestat interrupt bit in iir as it might
4277 * have been cleared after the pipestat interrupt was received.
4278 * It doesn't set the bit in iir again, but it still produces
4279 * interrupts (for non-MSI).
4280 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004281 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004283 i915_handle_error(dev, false,
4284 "Command parser error, iir 0x%08x",
4285 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286
Damien Lespiau055e3932014-08-18 13:49:10 +01004287 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004288 int reg = PIPESTAT(pipe);
4289 pipe_stats[pipe] = I915_READ(reg);
4290
Chris Wilson38bde182012-04-24 22:59:50 +01004291 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004292 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004294 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295 }
4296 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004297 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004298
4299 if (!irq_received)
4300 break;
4301
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004303 if (I915_HAS_HOTPLUG(dev) &&
4304 iir & I915_DISPLAY_PORT_INTERRUPT)
4305 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004306
Chris Wilson38bde182012-04-24 22:59:50 +01004307 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004308 new_iir = I915_READ(IIR); /* Flush posted writes */
4309
Chris Wilsona266c7d2012-04-24 22:59:44 +01004310 if (iir & I915_USER_INTERRUPT)
4311 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004312
Damien Lespiau055e3932014-08-18 13:49:10 +01004313 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004314 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004315 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004316 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004317
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004318 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4319 i915_handle_vblank(dev, plane, pipe, iir))
4320 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004321
4322 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4323 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004324
4325 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004326 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004327
4328 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4329 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004330 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004331 }
4332
Chris Wilsona266c7d2012-04-24 22:59:44 +01004333 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4334 intel_opregion_asle_intr(dev);
4335
4336 /* With MSI, interrupts are only generated when iir
4337 * transitions from zero to nonzero. If another bit got
4338 * set while we were handling the existing iir bits, then
4339 * we would never get another interrupt.
4340 *
4341 * This is fine on non-MSI as well, as if we hit this path
4342 * we avoid exiting the interrupt handler only to generate
4343 * another one.
4344 *
4345 * Note that for MSI this could cause a stray interrupt report
4346 * if an interrupt landed in the time between writing IIR and
4347 * the posting read. This should be rare enough to never
4348 * trigger the 99% of 100,000 interrupts test for disabling
4349 * stray interrupts.
4350 */
Chris Wilson38bde182012-04-24 22:59:50 +01004351 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004352 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004353 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004354
Daniel Vetterd05c6172012-04-26 23:28:09 +02004355 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004356
Chris Wilsona266c7d2012-04-24 22:59:44 +01004357 return ret;
4358}
4359
4360static void i915_irq_uninstall(struct drm_device * dev)
4361{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004362 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004363 int pipe;
4364
Chris Wilsona266c7d2012-04-24 22:59:44 +01004365 if (I915_HAS_HOTPLUG(dev)) {
4366 I915_WRITE(PORT_HOTPLUG_EN, 0);
4367 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4368 }
4369
Chris Wilson00d98eb2012-04-24 22:59:48 +01004370 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004371 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004372 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004373 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004374 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4375 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004376 I915_WRITE(IMR, 0xffffffff);
4377 I915_WRITE(IER, 0x0);
4378
Chris Wilsona266c7d2012-04-24 22:59:44 +01004379 I915_WRITE(IIR, I915_READ(IIR));
4380}
4381
4382static void i965_irq_preinstall(struct drm_device * dev)
4383{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004384 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004385 int pipe;
4386
Chris Wilsonadca4732012-05-11 18:01:31 +01004387 I915_WRITE(PORT_HOTPLUG_EN, 0);
4388 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004389
4390 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004391 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004392 I915_WRITE(PIPESTAT(pipe), 0);
4393 I915_WRITE(IMR, 0xffffffff);
4394 I915_WRITE(IER, 0x0);
4395 POSTING_READ(IER);
4396}
4397
4398static int i965_irq_postinstall(struct drm_device *dev)
4399{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004401 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004402 u32 error_mask;
4403
Chris Wilsona266c7d2012-04-24 22:59:44 +01004404 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004405 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004406 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004407 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4408 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4409 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4410 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4411 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4412
4413 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004414 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4415 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004416 enable_mask |= I915_USER_INTERRUPT;
4417
4418 if (IS_G4X(dev))
4419 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004420
Daniel Vetterb79480b2013-06-27 17:52:10 +02004421 /* Interrupt setup is already guaranteed to be single-threaded, this is
4422 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004423 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004424 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4425 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4426 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004427 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004428
Chris Wilsona266c7d2012-04-24 22:59:44 +01004429 /*
4430 * Enable some error detection, note the instruction error mask
4431 * bit is reserved, so we leave it masked.
4432 */
4433 if (IS_G4X(dev)) {
4434 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4435 GM45_ERROR_MEM_PRIV |
4436 GM45_ERROR_CP_PRIV |
4437 I915_ERROR_MEMORY_REFRESH);
4438 } else {
4439 error_mask = ~(I915_ERROR_PAGE_TABLE |
4440 I915_ERROR_MEMORY_REFRESH);
4441 }
4442 I915_WRITE(EMR, error_mask);
4443
4444 I915_WRITE(IMR, dev_priv->irq_mask);
4445 I915_WRITE(IER, enable_mask);
4446 POSTING_READ(IER);
4447
Daniel Vetter20afbda2012-12-11 14:05:07 +01004448 I915_WRITE(PORT_HOTPLUG_EN, 0);
4449 POSTING_READ(PORT_HOTPLUG_EN);
4450
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004451 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004452
4453 return 0;
4454}
4455
Egbert Eichbac56d52013-02-25 12:06:51 -05004456static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004457{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004458 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004459 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004460 u32 hotplug_en;
4461
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004462 assert_spin_locked(&dev_priv->irq_lock);
4463
Egbert Eichbac56d52013-02-25 12:06:51 -05004464 if (I915_HAS_HOTPLUG(dev)) {
4465 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4466 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4467 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004468 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004469 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004470 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4471 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004472 /* Programming the CRT detection parameters tends
4473 to generate a spurious hotplug event about three
4474 seconds later. So just do it once.
4475 */
4476 if (IS_G4X(dev))
4477 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004478 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004479 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004480
Egbert Eichbac56d52013-02-25 12:06:51 -05004481 /* Ignore TV since it's buggy */
4482 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4483 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004484}
4485
Daniel Vetterff1f5252012-10-02 15:10:55 +02004486static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004487{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004488 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004489 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004490 u32 iir, new_iir;
4491 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004492 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004493 u32 flip_mask =
4494 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4495 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004496
Chris Wilsona266c7d2012-04-24 22:59:44 +01004497 iir = I915_READ(IIR);
4498
Chris Wilsona266c7d2012-04-24 22:59:44 +01004499 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004500 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004501 bool blc_event = false;
4502
Chris Wilsona266c7d2012-04-24 22:59:44 +01004503 /* Can't rely on pipestat interrupt bit in iir as it might
4504 * have been cleared after the pipestat interrupt was received.
4505 * It doesn't set the bit in iir again, but it still produces
4506 * interrupts (for non-MSI).
4507 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004508 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004509 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004510 i915_handle_error(dev, false,
4511 "Command parser error, iir 0x%08x",
4512 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004513
Damien Lespiau055e3932014-08-18 13:49:10 +01004514 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004515 int reg = PIPESTAT(pipe);
4516 pipe_stats[pipe] = I915_READ(reg);
4517
4518 /*
4519 * Clear the PIPE*STAT regs before the IIR
4520 */
4521 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004522 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004523 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004524 }
4525 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004526 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004527
4528 if (!irq_received)
4529 break;
4530
4531 ret = IRQ_HANDLED;
4532
4533 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004534 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4535 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004536
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004537 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004538 new_iir = I915_READ(IIR); /* Flush posted writes */
4539
Chris Wilsona266c7d2012-04-24 22:59:44 +01004540 if (iir & I915_USER_INTERRUPT)
4541 notify_ring(dev, &dev_priv->ring[RCS]);
4542 if (iir & I915_BSD_USER_INTERRUPT)
4543 notify_ring(dev, &dev_priv->ring[VCS]);
4544
Damien Lespiau055e3932014-08-18 13:49:10 +01004545 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004546 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004547 i915_handle_vblank(dev, pipe, pipe, iir))
4548 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004549
4550 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4551 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004552
4553 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004554 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004555
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004556 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4557 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004558 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004559 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004560
4561 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4562 intel_opregion_asle_intr(dev);
4563
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004564 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4565 gmbus_irq_handler(dev);
4566
Chris Wilsona266c7d2012-04-24 22:59:44 +01004567 /* With MSI, interrupts are only generated when iir
4568 * transitions from zero to nonzero. If another bit got
4569 * set while we were handling the existing iir bits, then
4570 * we would never get another interrupt.
4571 *
4572 * This is fine on non-MSI as well, as if we hit this path
4573 * we avoid exiting the interrupt handler only to generate
4574 * another one.
4575 *
4576 * Note that for MSI this could cause a stray interrupt report
4577 * if an interrupt landed in the time between writing IIR and
4578 * the posting read. This should be rare enough to never
4579 * trigger the 99% of 100,000 interrupts test for disabling
4580 * stray interrupts.
4581 */
4582 iir = new_iir;
4583 }
4584
Daniel Vetterd05c6172012-04-26 23:28:09 +02004585 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004586
Chris Wilsona266c7d2012-04-24 22:59:44 +01004587 return ret;
4588}
4589
4590static void i965_irq_uninstall(struct drm_device * dev)
4591{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004592 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004593 int pipe;
4594
4595 if (!dev_priv)
4596 return;
4597
Chris Wilsonadca4732012-05-11 18:01:31 +01004598 I915_WRITE(PORT_HOTPLUG_EN, 0);
4599 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004600
4601 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004602 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004603 I915_WRITE(PIPESTAT(pipe), 0);
4604 I915_WRITE(IMR, 0xffffffff);
4605 I915_WRITE(IER, 0x0);
4606
Damien Lespiau055e3932014-08-18 13:49:10 +01004607 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004608 I915_WRITE(PIPESTAT(pipe),
4609 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4610 I915_WRITE(IIR, I915_READ(IIR));
4611}
4612
Daniel Vetter4cb21832014-09-15 14:55:26 +02004613static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004614{
Imre Deak63237512014-08-18 15:37:02 +03004615 struct drm_i915_private *dev_priv =
4616 container_of(work, typeof(*dev_priv),
4617 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004618 struct drm_device *dev = dev_priv->dev;
4619 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004620 int i;
4621
Imre Deak63237512014-08-18 15:37:02 +03004622 intel_runtime_pm_get(dev_priv);
4623
Daniel Vetter4cb21832014-09-15 14:55:26 +02004624 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004625 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4626 struct drm_connector *connector;
4627
4628 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4629 continue;
4630
4631 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4632
4633 list_for_each_entry(connector, &mode_config->connector_list, head) {
4634 struct intel_connector *intel_connector = to_intel_connector(connector);
4635
4636 if (intel_connector->encoder->hpd_pin == i) {
4637 if (connector->polled != intel_connector->polled)
4638 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004639 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004640 connector->polled = intel_connector->polled;
4641 if (!connector->polled)
4642 connector->polled = DRM_CONNECTOR_POLL_HPD;
4643 }
4644 }
4645 }
4646 if (dev_priv->display.hpd_irq_setup)
4647 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004648 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004649
4650 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004651}
4652
Daniel Vetterb9632912014-09-30 10:56:44 +02004653void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004654{
Daniel Vetterb9632912014-09-30 10:56:44 +02004655 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004656
4657 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004658 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004659 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004660 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004661 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004662
Deepak Sa6706b42014-03-15 20:23:22 +05304663 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004664 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004665 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004666 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4667 else
4668 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304669
Daniel Vetter99584db2012-11-14 17:14:04 +01004670 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4671 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004672 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004673 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004674 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004675
Tomas Janousek97a19a22012-12-08 13:48:13 +01004676 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004677
Daniel Vetterb9632912014-09-30 10:56:44 +02004678 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004679 dev->max_vblank_count = 0;
4680 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004681 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004682 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4683 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004684 } else {
4685 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4686 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004687 }
4688
Ville Syrjälä21da2702014-08-06 14:49:55 +03004689 /*
4690 * Opt out of the vblank disable timer on everything except gen2.
4691 * Gen2 doesn't have a hardware frame counter and so depends on
4692 * vblank interrupts to produce sane vblank seuquence numbers.
4693 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004694 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004695 dev->vblank_disable_immediate = true;
4696
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004697 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004698 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004699 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4700 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004701
Daniel Vetterb9632912014-09-30 10:56:44 +02004702 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004703 dev->driver->irq_handler = cherryview_irq_handler;
4704 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4705 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4706 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4707 dev->driver->enable_vblank = valleyview_enable_vblank;
4708 dev->driver->disable_vblank = valleyview_disable_vblank;
4709 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004710 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004711 dev->driver->irq_handler = valleyview_irq_handler;
4712 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4713 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4714 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4715 dev->driver->enable_vblank = valleyview_enable_vblank;
4716 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004717 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004718 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004719 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004720 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004721 dev->driver->irq_postinstall = gen8_irq_postinstall;
4722 dev->driver->irq_uninstall = gen8_irq_uninstall;
4723 dev->driver->enable_vblank = gen8_enable_vblank;
4724 dev->driver->disable_vblank = gen8_disable_vblank;
4725 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004726 } else if (HAS_PCH_SPLIT(dev)) {
4727 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004728 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004729 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4730 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4731 dev->driver->enable_vblank = ironlake_enable_vblank;
4732 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004733 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004734 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004735 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004736 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4737 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4738 dev->driver->irq_handler = i8xx_irq_handler;
4739 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004740 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004741 dev->driver->irq_preinstall = i915_irq_preinstall;
4742 dev->driver->irq_postinstall = i915_irq_postinstall;
4743 dev->driver->irq_uninstall = i915_irq_uninstall;
4744 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004745 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004746 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004747 dev->driver->irq_preinstall = i965_irq_preinstall;
4748 dev->driver->irq_postinstall = i965_irq_postinstall;
4749 dev->driver->irq_uninstall = i965_irq_uninstall;
4750 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004751 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004752 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004753 dev->driver->enable_vblank = i915_enable_vblank;
4754 dev->driver->disable_vblank = i915_disable_vblank;
4755 }
4756}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004757
Daniel Vetterb9632912014-09-30 10:56:44 +02004758void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004759{
Daniel Vetterb9632912014-09-30 10:56:44 +02004760 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004761 struct drm_mode_config *mode_config = &dev->mode_config;
4762 struct drm_connector *connector;
4763 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004764
Egbert Eich821450c2013-04-16 13:36:55 +02004765 for (i = 1; i < HPD_NUM_PINS; i++) {
4766 dev_priv->hpd_stats[i].hpd_cnt = 0;
4767 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4768 }
4769 list_for_each_entry(connector, &mode_config->connector_list, head) {
4770 struct intel_connector *intel_connector = to_intel_connector(connector);
4771 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004772 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4773 connector->polled = DRM_CONNECTOR_POLL_HPD;
4774 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004775 connector->polled = DRM_CONNECTOR_POLL_HPD;
4776 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004777
4778 /* Interrupt setup is already guaranteed to be single-threaded, this is
4779 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004780 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004781 if (dev_priv->display.hpd_irq_setup)
4782 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004783 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004784}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004785
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004786int intel_irq_install(struct drm_i915_private *dev_priv)
4787{
4788 /*
4789 * We enable some interrupt sources in our postinstall hooks, so mark
4790 * interrupts as enabled _before_ actually enabling them to avoid
4791 * special cases in our ordering checks.
4792 */
4793 dev_priv->pm.irqs_enabled = true;
4794
4795 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4796}
4797
4798void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4799{
4800 drm_irq_uninstall(dev_priv->dev);
4801 intel_hpd_cancel_work(dev_priv);
4802 dev_priv->pm.irqs_enabled = false;
4803}
4804
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004805/* Disable interrupts so we can allow runtime PM. */
Daniel Vetterb9632912014-09-30 10:56:44 +02004806void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004807{
Daniel Vetterb9632912014-09-30 10:56:44 +02004808 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004809 dev_priv->pm.irqs_enabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004810}
4811
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004812/* Restore interrupts so we can recover from runtime PM. */
Daniel Vetterb9632912014-09-30 10:56:44 +02004813void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004814{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004815 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004816 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4817 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004818}