blob: 35c7e3a5b046e3382a943fe166d870205d54429e [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Paulo Zanoni730488b2014-03-07 20:12:32 -0300423 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Jesse Barnes5ca58282009-03-31 14:11:15 -07001093/*
1094 * Handle hotplug events outside the interrupt handler proper.
1095 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001096#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1097
Jesse Barnes5ca58282009-03-31 14:11:15 -07001098static void i915_hotplug_work_func(struct work_struct *work)
1099{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001100 struct drm_i915_private *dev_priv =
1101 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001102 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001103 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001104 struct intel_connector *intel_connector;
1105 struct intel_encoder *intel_encoder;
1106 struct drm_connector *connector;
1107 unsigned long irqflags;
1108 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001109 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001110 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001111
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001112 /* HPD irq before everything is fully set up. */
1113 if (!dev_priv->enable_hotplug_processing)
1114 return;
1115
Keith Packarda65e34c2011-07-25 10:04:56 -07001116 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001117 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1118
Egbert Eichcd569ae2013-04-16 13:36:57 +02001119 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001120
1121 hpd_event_bits = dev_priv->hpd_event_bits;
1122 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001123 list_for_each_entry(connector, &mode_config->connector_list, head) {
1124 intel_connector = to_intel_connector(connector);
1125 intel_encoder = intel_connector->encoder;
1126 if (intel_encoder->hpd_pin > HPD_NONE &&
1127 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1128 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1129 DRM_INFO("HPD interrupt storm detected on connector %s: "
1130 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001131 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001132 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1133 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1134 | DRM_CONNECTOR_POLL_DISCONNECT;
1135 hpd_disabled = true;
1136 }
Egbert Eich142e2392013-04-11 15:57:57 +02001137 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1138 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001139 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001140 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001141 }
1142 /* if there were no outputs to poll, poll was disabled,
1143 * therefore make sure it's enabled when disabling HPD on
1144 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001145 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001146 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001147 mod_timer(&dev_priv->hotplug_reenable_timer,
1148 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1149 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001150
1151 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1152
Egbert Eich321a1b32013-04-11 16:00:26 +02001153 list_for_each_entry(connector, &mode_config->connector_list, head) {
1154 intel_connector = to_intel_connector(connector);
1155 intel_encoder = intel_connector->encoder;
1156 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1157 if (intel_encoder->hot_plug)
1158 intel_encoder->hot_plug(intel_encoder);
1159 if (intel_hpd_irq_event(dev, connector))
1160 changed = true;
1161 }
1162 }
Keith Packard40ee3382011-07-28 15:31:19 -07001163 mutex_unlock(&mode_config->mutex);
1164
Egbert Eich321a1b32013-04-11 16:00:26 +02001165 if (changed)
1166 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001167}
1168
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001169static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1170{
1171 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1172}
1173
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001174static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001175{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001176 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001177 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001178 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001179
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001180 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001181
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001182 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1183
Daniel Vetter20e4d402012-08-08 23:35:39 +02001184 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001185
Jesse Barnes7648fa92010-05-20 14:28:11 -07001186 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001187 busy_up = I915_READ(RCPREVBSYTUPAVG);
1188 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001189 max_avg = I915_READ(RCBMAXAVG);
1190 min_avg = I915_READ(RCBMINAVG);
1191
1192 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001193 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001194 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1195 new_delay = dev_priv->ips.cur_delay - 1;
1196 if (new_delay < dev_priv->ips.max_delay)
1197 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001198 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001199 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1200 new_delay = dev_priv->ips.cur_delay + 1;
1201 if (new_delay > dev_priv->ips.min_delay)
1202 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203 }
1204
Jesse Barnes7648fa92010-05-20 14:28:11 -07001205 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001206 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001207
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001208 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001209
Jesse Barnesf97108d2010-01-29 11:27:07 -08001210 return;
1211}
1212
Chris Wilson549f7362010-10-19 11:19:32 +01001213static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001214 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001215{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001216 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001217 return;
1218
Chris Wilson814e9b52013-09-23 17:33:19 -03001219 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001220
Sourab Gupta84c33a62014-06-02 16:47:17 +05301221 if (drm_core_check_feature(dev, DRIVER_MODESET))
1222 intel_notify_mmio_flip(ring);
1223
Chris Wilson549f7362010-10-19 11:19:32 +01001224 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001225 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001226}
1227
Ben Widawsky4912d042011-04-25 11:25:20 -07001228static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001230 struct drm_i915_private *dev_priv =
1231 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001232 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001233 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
Daniel Vetter59cdb632013-07-04 23:35:28 +02001235 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001236 pm_iir = dev_priv->rps.pm_iir;
1237 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001238 if (IS_BROADWELL(dev_priv->dev))
1239 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1240 else {
1241 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1242 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1243 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001244 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001245
Paulo Zanoni60611c12013-08-15 11:50:01 -03001246 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301247 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001248
Deepak Sa6706b42014-03-15 20:23:22 +05301249 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001250 return;
1251
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001252 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001253
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001254 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001255 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001256 if (adj > 0)
1257 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301258 else {
1259 /* CHV needs even encode values */
1260 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1261 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001262 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001263
1264 /*
1265 * For better performance, jump directly
1266 * to RPe if we're below it.
1267 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001268 if (new_delay < dev_priv->rps.efficient_freq)
1269 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001270 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001271 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1272 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001273 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001274 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001275 adj = 0;
1276 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1277 if (adj < 0)
1278 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301279 else {
1280 /* CHV needs even encode values */
1281 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1282 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001283 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001284 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001285 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001286 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001287
Ben Widawsky79249632012-09-07 19:43:42 -07001288 /* sysfs frequency interfaces may have snuck in while servicing the
1289 * interrupt
1290 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001291 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001292 dev_priv->rps.min_freq_softlimit,
1293 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301294
Ben Widawskyb39fb292014-03-19 18:31:11 -07001295 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001296
1297 if (IS_VALLEYVIEW(dev_priv->dev))
1298 valleyview_set_rps(dev_priv->dev, new_delay);
1299 else
1300 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001301
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001302 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001303}
1304
Ben Widawskye3689192012-05-25 16:56:22 -07001305
1306/**
1307 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1308 * occurred.
1309 * @work: workqueue struct
1310 *
1311 * Doesn't actually do anything except notify userspace. As a consequence of
1312 * this event, userspace should try to remap the bad rows since statistically
1313 * it is likely the same row is more likely to go bad again.
1314 */
1315static void ivybridge_parity_work(struct work_struct *work)
1316{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001317 struct drm_i915_private *dev_priv =
1318 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001319 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001320 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001321 uint32_t misccpctl;
1322 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001323 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001324
1325 /* We must turn off DOP level clock gating to access the L3 registers.
1326 * In order to prevent a get/put style interface, acquire struct mutex
1327 * any time we access those registers.
1328 */
1329 mutex_lock(&dev_priv->dev->struct_mutex);
1330
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001331 /* If we've screwed up tracking, just let the interrupt fire again */
1332 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1333 goto out;
1334
Ben Widawskye3689192012-05-25 16:56:22 -07001335 misccpctl = I915_READ(GEN7_MISCCPCTL);
1336 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1337 POSTING_READ(GEN7_MISCCPCTL);
1338
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001339 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1340 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001341
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001342 slice--;
1343 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1344 break;
1345
1346 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1347
1348 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1349
1350 error_status = I915_READ(reg);
1351 row = GEN7_PARITY_ERROR_ROW(error_status);
1352 bank = GEN7_PARITY_ERROR_BANK(error_status);
1353 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1354
1355 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1356 POSTING_READ(reg);
1357
1358 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1359 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1360 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1361 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1362 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1363 parity_event[5] = NULL;
1364
Dave Airlie5bdebb12013-10-11 14:07:25 +10001365 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001366 KOBJ_CHANGE, parity_event);
1367
1368 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1369 slice, row, bank, subbank);
1370
1371 kfree(parity_event[4]);
1372 kfree(parity_event[3]);
1373 kfree(parity_event[2]);
1374 kfree(parity_event[1]);
1375 }
Ben Widawskye3689192012-05-25 16:56:22 -07001376
1377 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1378
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001379out:
1380 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001381 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001382 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001383 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1384
1385 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001386}
1387
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001388static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001389{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001390 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001391
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001392 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001393 return;
1394
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001395 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001396 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001397 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001398
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001399 iir &= GT_PARITY_ERROR(dev);
1400 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1401 dev_priv->l3_parity.which_slice |= 1 << 1;
1402
1403 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1404 dev_priv->l3_parity.which_slice |= 1 << 0;
1405
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001406 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001407}
1408
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001409static void ilk_gt_irq_handler(struct drm_device *dev,
1410 struct drm_i915_private *dev_priv,
1411 u32 gt_iir)
1412{
1413 if (gt_iir &
1414 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1415 notify_ring(dev, &dev_priv->ring[RCS]);
1416 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1417 notify_ring(dev, &dev_priv->ring[VCS]);
1418}
1419
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001420static void snb_gt_irq_handler(struct drm_device *dev,
1421 struct drm_i915_private *dev_priv,
1422 u32 gt_iir)
1423{
1424
Ben Widawskycc609d52013-05-28 19:22:29 -07001425 if (gt_iir &
1426 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001427 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001428 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001429 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001430 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001431 notify_ring(dev, &dev_priv->ring[BCS]);
1432
Ben Widawskycc609d52013-05-28 19:22:29 -07001433 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1434 GT_BSD_CS_ERROR_INTERRUPT |
1435 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001436 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1437 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001438 }
Ben Widawskye3689192012-05-25 16:56:22 -07001439
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001440 if (gt_iir & GT_PARITY_ERROR(dev))
1441 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001442}
1443
Ben Widawsky09610212014-05-15 20:58:08 +03001444static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1445{
1446 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1447 return;
1448
1449 spin_lock(&dev_priv->irq_lock);
1450 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1451 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1452 spin_unlock(&dev_priv->irq_lock);
1453
1454 queue_work(dev_priv->wq, &dev_priv->rps.work);
1455}
1456
Ben Widawskyabd58f02013-11-02 21:07:09 -07001457static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1458 struct drm_i915_private *dev_priv,
1459 u32 master_ctl)
1460{
1461 u32 rcs, bcs, vcs;
1462 uint32_t tmp = 0;
1463 irqreturn_t ret = IRQ_NONE;
1464
1465 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1466 tmp = I915_READ(GEN8_GT_IIR(0));
1467 if (tmp) {
1468 ret = IRQ_HANDLED;
1469 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1470 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1471 if (rcs & GT_RENDER_USER_INTERRUPT)
1472 notify_ring(dev, &dev_priv->ring[RCS]);
1473 if (bcs & GT_RENDER_USER_INTERRUPT)
1474 notify_ring(dev, &dev_priv->ring[BCS]);
1475 I915_WRITE(GEN8_GT_IIR(0), tmp);
1476 } else
1477 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1478 }
1479
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001480 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001481 tmp = I915_READ(GEN8_GT_IIR(1));
1482 if (tmp) {
1483 ret = IRQ_HANDLED;
1484 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1485 if (vcs & GT_RENDER_USER_INTERRUPT)
1486 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001487 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1488 if (vcs & GT_RENDER_USER_INTERRUPT)
1489 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001490 I915_WRITE(GEN8_GT_IIR(1), tmp);
1491 } else
1492 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1493 }
1494
Ben Widawsky09610212014-05-15 20:58:08 +03001495 if (master_ctl & GEN8_GT_PM_IRQ) {
1496 tmp = I915_READ(GEN8_GT_IIR(2));
1497 if (tmp & dev_priv->pm_rps_events) {
1498 ret = IRQ_HANDLED;
1499 gen8_rps_irq_handler(dev_priv, tmp);
1500 I915_WRITE(GEN8_GT_IIR(2),
1501 tmp & dev_priv->pm_rps_events);
1502 } else
1503 DRM_ERROR("The master control interrupt lied (PM)!\n");
1504 }
1505
Ben Widawskyabd58f02013-11-02 21:07:09 -07001506 if (master_ctl & GEN8_GT_VECS_IRQ) {
1507 tmp = I915_READ(GEN8_GT_IIR(3));
1508 if (tmp) {
1509 ret = IRQ_HANDLED;
1510 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1511 if (vcs & GT_RENDER_USER_INTERRUPT)
1512 notify_ring(dev, &dev_priv->ring[VECS]);
1513 I915_WRITE(GEN8_GT_IIR(3), tmp);
1514 } else
1515 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1516 }
1517
1518 return ret;
1519}
1520
Egbert Eichb543fb02013-04-16 13:36:54 +02001521#define HPD_STORM_DETECT_PERIOD 1000
1522#define HPD_STORM_THRESHOLD 5
1523
Daniel Vetter10a504d2013-06-27 17:52:12 +02001524static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001525 u32 hotplug_trigger,
1526 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001527{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001528 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001529 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001530 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001531
Daniel Vetter91d131d2013-06-27 17:52:14 +02001532 if (!hotplug_trigger)
1533 return;
1534
Imre Deakcc9bd492014-01-16 19:56:54 +02001535 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1536 hotplug_trigger);
1537
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001538 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001539 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001540
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001541 if (hpd[i] & hotplug_trigger &&
1542 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1543 /*
1544 * On GMCH platforms the interrupt mask bits only
1545 * prevent irq generation, not the setting of the
1546 * hotplug bits itself. So only WARN about unexpected
1547 * interrupts on saner platforms.
1548 */
1549 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1550 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1551 hotplug_trigger, i, hpd[i]);
1552
1553 continue;
1554 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001555
Egbert Eichb543fb02013-04-16 13:36:54 +02001556 if (!(hpd[i] & hotplug_trigger) ||
1557 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1558 continue;
1559
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001560 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001561 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1562 dev_priv->hpd_stats[i].hpd_last_jiffies
1563 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1564 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1565 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001566 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001567 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1568 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001569 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001570 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001571 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001572 } else {
1573 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001574 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1575 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001576 }
1577 }
1578
Daniel Vetter10a504d2013-06-27 17:52:12 +02001579 if (storm_detected)
1580 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001581 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001582
Daniel Vetter645416f2013-09-02 16:22:25 +02001583 /*
1584 * Our hotplug handler can grab modeset locks (by calling down into the
1585 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1586 * queue for otherwise the flush_work in the pageflip code will
1587 * deadlock.
1588 */
1589 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001590}
1591
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001592static void gmbus_irq_handler(struct drm_device *dev)
1593{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001594 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001595
Daniel Vetter28c70f12012-12-01 13:53:45 +01001596 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001597}
1598
Daniel Vetterce99c252012-12-01 13:53:47 +01001599static void dp_aux_irq_handler(struct drm_device *dev)
1600{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001601 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001602
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001603 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001604}
1605
Shuang He8bf1e9f2013-10-15 18:55:27 +01001606#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001607static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1608 uint32_t crc0, uint32_t crc1,
1609 uint32_t crc2, uint32_t crc3,
1610 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611{
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1614 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001615 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001616
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001617 spin_lock(&pipe_crc->lock);
1618
Damien Lespiau0c912c72013-10-15 18:55:37 +01001619 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001620 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001621 DRM_ERROR("spurious interrupt\n");
1622 return;
1623 }
1624
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001625 head = pipe_crc->head;
1626 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001627
1628 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001629 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001630 DRM_ERROR("CRC buffer overflowing\n");
1631 return;
1632 }
1633
1634 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001635
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001636 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001637 entry->crc[0] = crc0;
1638 entry->crc[1] = crc1;
1639 entry->crc[2] = crc2;
1640 entry->crc[3] = crc3;
1641 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001642
1643 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001644 pipe_crc->head = head;
1645
1646 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001647
1648 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001649}
Daniel Vetter277de952013-10-18 16:37:07 +02001650#else
1651static inline void
1652display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1653 uint32_t crc0, uint32_t crc1,
1654 uint32_t crc2, uint32_t crc3,
1655 uint32_t crc4) {}
1656#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001657
Daniel Vetter277de952013-10-18 16:37:07 +02001658
1659static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001660{
1661 struct drm_i915_private *dev_priv = dev->dev_private;
1662
Daniel Vetter277de952013-10-18 16:37:07 +02001663 display_pipe_crc_irq_handler(dev, pipe,
1664 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1665 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001666}
1667
Daniel Vetter277de952013-10-18 16:37:07 +02001668static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001669{
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671
Daniel Vetter277de952013-10-18 16:37:07 +02001672 display_pipe_crc_irq_handler(dev, pipe,
1673 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1674 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1675 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1676 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1677 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001678}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001679
Daniel Vetter277de952013-10-18 16:37:07 +02001680static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001681{
1682 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001683 uint32_t res1, res2;
1684
1685 if (INTEL_INFO(dev)->gen >= 3)
1686 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1687 else
1688 res1 = 0;
1689
1690 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1691 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1692 else
1693 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001694
Daniel Vetter277de952013-10-18 16:37:07 +02001695 display_pipe_crc_irq_handler(dev, pipe,
1696 I915_READ(PIPE_CRC_RES_RED(pipe)),
1697 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1698 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1699 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001700}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001701
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001702/* The RPS events need forcewake, so we add them to a work queue and mask their
1703 * IMR bits until the work is done. Other interrupts can be processed without
1704 * the work queue. */
1705static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001706{
Deepak Sa6706b42014-03-15 20:23:22 +05301707 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001708 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301709 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1710 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001711 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001712
1713 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001714 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001715
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001716 if (HAS_VEBOX(dev_priv->dev)) {
1717 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1718 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001719
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001720 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001721 i915_handle_error(dev_priv->dev, false,
1722 "VEBOX CS error interrupt 0x%08x",
1723 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001724 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001725 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001726}
1727
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001728static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1729{
1730 struct intel_crtc *crtc;
1731
1732 if (!drm_handle_vblank(dev, pipe))
1733 return false;
1734
1735 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1736 wake_up(&crtc->vbl_wait);
1737
1738 return true;
1739}
1740
Imre Deakc1874ed2014-02-04 21:35:46 +02001741static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1742{
1743 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001744 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001745 int pipe;
1746
Imre Deak58ead0d2014-02-04 21:35:47 +02001747 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001748 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001749 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001750 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001751
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001752 /*
1753 * PIPESTAT bits get signalled even when the interrupt is
1754 * disabled with the mask bits, and some of the status bits do
1755 * not generate interrupts at all (like the underrun bit). Hence
1756 * we need to be careful that we only handle what we want to
1757 * handle.
1758 */
1759 mask = 0;
1760 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1761 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1762
1763 switch (pipe) {
1764 case PIPE_A:
1765 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1766 break;
1767 case PIPE_B:
1768 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1769 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001770 case PIPE_C:
1771 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1772 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001773 }
1774 if (iir & iir_bit)
1775 mask |= dev_priv->pipestat_irq_mask[pipe];
1776
1777 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001778 continue;
1779
1780 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001781 mask |= PIPESTAT_INT_ENABLE_MASK;
1782 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001783
1784 /*
1785 * Clear the PIPE*STAT regs before the IIR
1786 */
Imre Deak91d181d2014-02-10 18:42:49 +02001787 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1788 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001789 I915_WRITE(reg, pipe_stats[pipe]);
1790 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001791 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001792
1793 for_each_pipe(pipe) {
1794 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001795 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001796
Imre Deak579a9b02014-02-04 21:35:48 +02001797 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001798 intel_prepare_page_flip(dev, pipe);
1799 intel_finish_page_flip(dev, pipe);
1800 }
1801
1802 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1803 i9xx_pipe_crc_irq_handler(dev, pipe);
1804
1805 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1806 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1807 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1808 }
1809
1810 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1811 gmbus_irq_handler(dev);
1812}
1813
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001814static void i9xx_hpd_irq_handler(struct drm_device *dev)
1815{
1816 struct drm_i915_private *dev_priv = dev->dev_private;
1817 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1818
1819 if (IS_G4X(dev)) {
1820 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1821
1822 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1823 } else {
1824 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1825
1826 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1827 }
1828
1829 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1830 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1831 dp_aux_irq_handler(dev);
1832
1833 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1834 /*
1835 * Make sure hotplug status is cleared before we clear IIR, or else we
1836 * may miss hotplug events.
1837 */
1838 POSTING_READ(PORT_HOTPLUG_STAT);
1839}
1840
Daniel Vetterff1f5252012-10-02 15:10:55 +02001841static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001842{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001843 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001844 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001845 u32 iir, gt_iir, pm_iir;
1846 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001847
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001848 while (true) {
1849 iir = I915_READ(VLV_IIR);
1850 gt_iir = I915_READ(GTIIR);
1851 pm_iir = I915_READ(GEN6_PMIIR);
1852
1853 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1854 goto out;
1855
1856 ret = IRQ_HANDLED;
1857
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001858 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001859
Imre Deakc1874ed2014-02-04 21:35:46 +02001860 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001861
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001862 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001863 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1864 i9xx_hpd_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865
Paulo Zanoni60611c12013-08-15 11:50:01 -03001866 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001867 gen6_rps_irq_handler(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001868
1869 I915_WRITE(GTIIR, gt_iir);
1870 I915_WRITE(GEN6_PMIIR, pm_iir);
1871 I915_WRITE(VLV_IIR, iir);
1872 }
1873
1874out:
1875 return ret;
1876}
1877
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001878static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1879{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001880 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001881 struct drm_i915_private *dev_priv = dev->dev_private;
1882 u32 master_ctl, iir;
1883 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001884
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001885 for (;;) {
1886 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1887 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001888
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001889 if (master_ctl == 0 && iir == 0)
1890 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001891
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001892 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001893
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001894 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001895
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001896 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001897
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001898 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä3278f672014-04-09 13:28:49 +03001899 i9xx_hpd_irq_handler(dev);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001900
1901 I915_WRITE(VLV_IIR, iir);
1902
1903 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1904 POSTING_READ(GEN8_MASTER_IRQ);
1905
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001906 ret = IRQ_HANDLED;
1907 }
1908
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001909 return ret;
1910}
1911
Adam Jackson23e81d62012-06-06 15:45:44 -04001912static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001913{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001914 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001915 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001916 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001917
Daniel Vetter91d131d2013-06-27 17:52:14 +02001918 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1919
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001920 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1921 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1922 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001923 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001924 port_name(port));
1925 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001926
Daniel Vetterce99c252012-12-01 13:53:47 +01001927 if (pch_iir & SDE_AUX_MASK)
1928 dp_aux_irq_handler(dev);
1929
Jesse Barnes776ad802011-01-04 15:09:39 -08001930 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001931 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001932
1933 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1934 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1935
1936 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1937 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1938
1939 if (pch_iir & SDE_POISON)
1940 DRM_ERROR("PCH poison interrupt\n");
1941
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001942 if (pch_iir & SDE_FDI_MASK)
1943 for_each_pipe(pipe)
1944 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1945 pipe_name(pipe),
1946 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001947
1948 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1949 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1950
1951 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1952 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1953
Jesse Barnes776ad802011-01-04 15:09:39 -08001954 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001955 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1956 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001957 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001958
1959 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1960 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1961 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001962 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001963}
1964
1965static void ivb_err_int_handler(struct drm_device *dev)
1966{
1967 struct drm_i915_private *dev_priv = dev->dev_private;
1968 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001969 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001970
Paulo Zanonide032bf2013-04-12 17:57:58 -03001971 if (err_int & ERR_INT_POISON)
1972 DRM_ERROR("Poison interrupt\n");
1973
Daniel Vetter5a69b892013-10-16 22:55:52 +02001974 for_each_pipe(pipe) {
1975 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1976 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1977 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001978 DRM_ERROR("Pipe %c FIFO underrun\n",
1979 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001980 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001981
Daniel Vetter5a69b892013-10-16 22:55:52 +02001982 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1983 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001984 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001985 else
Daniel Vetter277de952013-10-18 16:37:07 +02001986 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001987 }
1988 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001989
Paulo Zanoni86642812013-04-12 17:57:57 -03001990 I915_WRITE(GEN7_ERR_INT, err_int);
1991}
1992
1993static void cpt_serr_int_handler(struct drm_device *dev)
1994{
1995 struct drm_i915_private *dev_priv = dev->dev_private;
1996 u32 serr_int = I915_READ(SERR_INT);
1997
Paulo Zanonide032bf2013-04-12 17:57:58 -03001998 if (serr_int & SERR_INT_POISON)
1999 DRM_ERROR("PCH poison interrupt\n");
2000
Paulo Zanoni86642812013-04-12 17:57:57 -03002001 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2002 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2003 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002004 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002005
2006 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2007 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2008 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002009 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002010
2011 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2012 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2013 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002014 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002015
2016 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002017}
2018
Adam Jackson23e81d62012-06-06 15:45:44 -04002019static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2020{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002021 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002022 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002023 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002024
Daniel Vetter91d131d2013-06-27 17:52:14 +02002025 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
2026
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002027 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2028 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2029 SDE_AUDIO_POWER_SHIFT_CPT);
2030 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2031 port_name(port));
2032 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002033
2034 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002035 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002036
2037 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002038 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002039
2040 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2041 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2042
2043 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2044 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2045
2046 if (pch_iir & SDE_FDI_MASK_CPT)
2047 for_each_pipe(pipe)
2048 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2049 pipe_name(pipe),
2050 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002051
2052 if (pch_iir & SDE_ERROR_CPT)
2053 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002054}
2055
Paulo Zanonic008bc62013-07-12 16:35:10 -03002056static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2057{
2058 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002059 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002060
2061 if (de_iir & DE_AUX_CHANNEL_A)
2062 dp_aux_irq_handler(dev);
2063
2064 if (de_iir & DE_GSE)
2065 intel_opregion_asle_intr(dev);
2066
Paulo Zanonic008bc62013-07-12 16:35:10 -03002067 if (de_iir & DE_POISON)
2068 DRM_ERROR("Poison interrupt\n");
2069
Daniel Vetter40da17c2013-10-21 18:04:36 +02002070 for_each_pipe(pipe) {
2071 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002072 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002073
Daniel Vetter40da17c2013-10-21 18:04:36 +02002074 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2075 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002076 DRM_ERROR("Pipe %c FIFO underrun\n",
2077 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002078
Daniel Vetter40da17c2013-10-21 18:04:36 +02002079 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2080 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002081
Daniel Vetter40da17c2013-10-21 18:04:36 +02002082 /* plane/pipes map 1:1 on ilk+ */
2083 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2084 intel_prepare_page_flip(dev, pipe);
2085 intel_finish_page_flip_plane(dev, pipe);
2086 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002087 }
2088
2089 /* check event from PCH */
2090 if (de_iir & DE_PCH_EVENT) {
2091 u32 pch_iir = I915_READ(SDEIIR);
2092
2093 if (HAS_PCH_CPT(dev))
2094 cpt_irq_handler(dev, pch_iir);
2095 else
2096 ibx_irq_handler(dev, pch_iir);
2097
2098 /* should clear PCH hotplug event before clear CPU irq */
2099 I915_WRITE(SDEIIR, pch_iir);
2100 }
2101
2102 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2103 ironlake_rps_change_irq_handler(dev);
2104}
2105
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002106static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2107{
2108 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002109 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002110
2111 if (de_iir & DE_ERR_INT_IVB)
2112 ivb_err_int_handler(dev);
2113
2114 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2115 dp_aux_irq_handler(dev);
2116
2117 if (de_iir & DE_GSE_IVB)
2118 intel_opregion_asle_intr(dev);
2119
Damien Lespiau07d27e22014-03-03 17:31:46 +00002120 for_each_pipe(pipe) {
2121 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002122 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002123
2124 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002125 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2126 intel_prepare_page_flip(dev, pipe);
2127 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002128 }
2129 }
2130
2131 /* check event from PCH */
2132 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2133 u32 pch_iir = I915_READ(SDEIIR);
2134
2135 cpt_irq_handler(dev, pch_iir);
2136
2137 /* clear PCH hotplug event before clear CPU irq */
2138 I915_WRITE(SDEIIR, pch_iir);
2139 }
2140}
2141
Oscar Mateo72c90f62014-06-16 16:10:57 +01002142/*
2143 * To handle irqs with the minimum potential races with fresh interrupts, we:
2144 * 1 - Disable Master Interrupt Control.
2145 * 2 - Find the source(s) of the interrupt.
2146 * 3 - Clear the Interrupt Identity bits (IIR).
2147 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2148 * 5 - Re-enable Master Interrupt Control.
2149 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002150static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002151{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002152 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002153 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002154 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002155 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002156
Paulo Zanoni86642812013-04-12 17:57:57 -03002157 /* We get interrupts on unclaimed registers, so check for this before we
2158 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002159 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002160
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002161 /* disable master interrupt before clearing iir */
2162 de_ier = I915_READ(DEIER);
2163 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002164 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002165
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002166 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2167 * interrupts will will be stored on its back queue, and then we'll be
2168 * able to process them after we restore SDEIER (as soon as we restore
2169 * it, we'll get an interrupt if SDEIIR still has something to process
2170 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002171 if (!HAS_PCH_NOP(dev)) {
2172 sde_ier = I915_READ(SDEIER);
2173 I915_WRITE(SDEIER, 0);
2174 POSTING_READ(SDEIER);
2175 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002176
Oscar Mateo72c90f62014-06-16 16:10:57 +01002177 /* Find, clear, then process each source of interrupt */
2178
Chris Wilson0e434062012-05-09 21:45:44 +01002179 gt_iir = I915_READ(GTIIR);
2180 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002181 I915_WRITE(GTIIR, gt_iir);
2182 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002183 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002184 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002185 else
2186 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002187 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002188
2189 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002190 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002191 I915_WRITE(DEIIR, de_iir);
2192 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002193 if (INTEL_INFO(dev)->gen >= 7)
2194 ivb_display_irq_handler(dev, de_iir);
2195 else
2196 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002197 }
2198
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002199 if (INTEL_INFO(dev)->gen >= 6) {
2200 u32 pm_iir = I915_READ(GEN6_PMIIR);
2201 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002202 I915_WRITE(GEN6_PMIIR, pm_iir);
2203 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002204 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002205 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002206 }
2207
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002208 I915_WRITE(DEIER, de_ier);
2209 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002210 if (!HAS_PCH_NOP(dev)) {
2211 I915_WRITE(SDEIER, sde_ier);
2212 POSTING_READ(SDEIER);
2213 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002214
2215 return ret;
2216}
2217
Ben Widawskyabd58f02013-11-02 21:07:09 -07002218static irqreturn_t gen8_irq_handler(int irq, void *arg)
2219{
2220 struct drm_device *dev = arg;
2221 struct drm_i915_private *dev_priv = dev->dev_private;
2222 u32 master_ctl;
2223 irqreturn_t ret = IRQ_NONE;
2224 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002225 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002226
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2228 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2229 if (!master_ctl)
2230 return IRQ_NONE;
2231
2232 I915_WRITE(GEN8_MASTER_IRQ, 0);
2233 POSTING_READ(GEN8_MASTER_IRQ);
2234
2235 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2236
2237 if (master_ctl & GEN8_DE_MISC_IRQ) {
2238 tmp = I915_READ(GEN8_DE_MISC_IIR);
2239 if (tmp & GEN8_DE_MISC_GSE)
2240 intel_opregion_asle_intr(dev);
2241 else if (tmp)
2242 DRM_ERROR("Unexpected DE Misc interrupt\n");
2243 else
2244 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2245
2246 if (tmp) {
2247 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2248 ret = IRQ_HANDLED;
2249 }
2250 }
2251
Daniel Vetter6d766f02013-11-07 14:49:55 +01002252 if (master_ctl & GEN8_DE_PORT_IRQ) {
2253 tmp = I915_READ(GEN8_DE_PORT_IIR);
2254 if (tmp & GEN8_AUX_CHANNEL_A)
2255 dp_aux_irq_handler(dev);
2256 else if (tmp)
2257 DRM_ERROR("Unexpected DE Port interrupt\n");
2258 else
2259 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2260
2261 if (tmp) {
2262 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2263 ret = IRQ_HANDLED;
2264 }
2265 }
2266
Daniel Vetterc42664c2013-11-07 11:05:40 +01002267 for_each_pipe(pipe) {
2268 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002269
Daniel Vetterc42664c2013-11-07 11:05:40 +01002270 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2271 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002272
Daniel Vetterc42664c2013-11-07 11:05:40 +01002273 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2274 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002275 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002276
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002277 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002278 intel_prepare_page_flip(dev, pipe);
2279 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002280 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002281
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002282 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2283 hsw_pipe_crc_irq_handler(dev, pipe);
2284
Daniel Vetter38d83c962013-11-07 11:05:46 +01002285 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2286 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2287 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002288 DRM_ERROR("Pipe %c FIFO underrun\n",
2289 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002290 }
2291
Daniel Vetter30100f22013-11-07 14:49:24 +01002292 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2293 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2294 pipe_name(pipe),
2295 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2296 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002297
2298 if (pipe_iir) {
2299 ret = IRQ_HANDLED;
2300 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2301 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002302 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2303 }
2304
Daniel Vetter92d03a82013-11-07 11:05:43 +01002305 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2306 /*
2307 * FIXME(BDW): Assume for now that the new interrupt handling
2308 * scheme also closed the SDE interrupt handling race we've seen
2309 * on older pch-split platforms. But this needs testing.
2310 */
2311 u32 pch_iir = I915_READ(SDEIIR);
2312
2313 cpt_irq_handler(dev, pch_iir);
2314
2315 if (pch_iir) {
2316 I915_WRITE(SDEIIR, pch_iir);
2317 ret = IRQ_HANDLED;
2318 }
2319 }
2320
Ben Widawskyabd58f02013-11-02 21:07:09 -07002321 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2322 POSTING_READ(GEN8_MASTER_IRQ);
2323
2324 return ret;
2325}
2326
Daniel Vetter17e1df02013-09-08 21:57:13 +02002327static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2328 bool reset_completed)
2329{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002330 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002331 int i;
2332
2333 /*
2334 * Notify all waiters for GPU completion events that reset state has
2335 * been changed, and that they need to restart their wait after
2336 * checking for potential errors (and bail out to drop locks if there is
2337 * a gpu reset pending so that i915_error_work_func can acquire them).
2338 */
2339
2340 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2341 for_each_ring(ring, dev_priv, i)
2342 wake_up_all(&ring->irq_queue);
2343
2344 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2345 wake_up_all(&dev_priv->pending_flip_queue);
2346
2347 /*
2348 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2349 * reset state is cleared.
2350 */
2351 if (reset_completed)
2352 wake_up_all(&dev_priv->gpu_error.reset_queue);
2353}
2354
Jesse Barnes8a905232009-07-11 16:48:03 -04002355/**
2356 * i915_error_work_func - do process context error handling work
2357 * @work: work struct
2358 *
2359 * Fire an error uevent so userspace can see that a hang or error
2360 * was detected.
2361 */
2362static void i915_error_work_func(struct work_struct *work)
2363{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002364 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2365 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002366 struct drm_i915_private *dev_priv =
2367 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002368 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002369 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2370 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2371 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002372 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002373
Dave Airlie5bdebb12013-10-11 14:07:25 +10002374 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002375
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002376 /*
2377 * Note that there's only one work item which does gpu resets, so we
2378 * need not worry about concurrent gpu resets potentially incrementing
2379 * error->reset_counter twice. We only need to take care of another
2380 * racing irq/hangcheck declaring the gpu dead for a second time. A
2381 * quick check for that is good enough: schedule_work ensures the
2382 * correct ordering between hang detection and this work item, and since
2383 * the reset in-progress bit is only ever set by code outside of this
2384 * work we don't need to worry about any other races.
2385 */
2386 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002387 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002388 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002389 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002390
Daniel Vetter17e1df02013-09-08 21:57:13 +02002391 /*
Imre Deakf454c692014-04-23 01:09:04 +03002392 * In most cases it's guaranteed that we get here with an RPM
2393 * reference held, for example because there is a pending GPU
2394 * request that won't finish until the reset is done. This
2395 * isn't the case at least when we get here by doing a
2396 * simulated reset via debugs, so get an RPM reference.
2397 */
2398 intel_runtime_pm_get(dev_priv);
2399 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002400 * All state reset _must_ be completed before we update the
2401 * reset counter, for otherwise waiters might miss the reset
2402 * pending state and not properly drop locks, resulting in
2403 * deadlocks with the reset work.
2404 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002405 ret = i915_reset(dev);
2406
Daniel Vetter17e1df02013-09-08 21:57:13 +02002407 intel_display_handle_reset(dev);
2408
Imre Deakf454c692014-04-23 01:09:04 +03002409 intel_runtime_pm_put(dev_priv);
2410
Daniel Vetterf69061b2012-12-06 09:01:42 +01002411 if (ret == 0) {
2412 /*
2413 * After all the gem state is reset, increment the reset
2414 * counter and wake up everyone waiting for the reset to
2415 * complete.
2416 *
2417 * Since unlock operations are a one-sided barrier only,
2418 * we need to insert a barrier here to order any seqno
2419 * updates before
2420 * the counter increment.
2421 */
2422 smp_mb__before_atomic_inc();
2423 atomic_inc(&dev_priv->gpu_error.reset_counter);
2424
Dave Airlie5bdebb12013-10-11 14:07:25 +10002425 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002426 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002427 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002428 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002429 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002430
Daniel Vetter17e1df02013-09-08 21:57:13 +02002431 /*
2432 * Note: The wake_up also serves as a memory barrier so that
2433 * waiters see the update value of the reset counter atomic_t.
2434 */
2435 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002436 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002437}
2438
Chris Wilson35aed2e2010-05-27 13:18:12 +01002439static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002440{
2441 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002442 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002443 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002444 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002445
Chris Wilson35aed2e2010-05-27 13:18:12 +01002446 if (!eir)
2447 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002448
Joe Perchesa70491c2012-03-18 13:00:11 -07002449 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002450
Ben Widawskybd9854f2012-08-23 15:18:09 -07002451 i915_get_extra_instdone(dev, instdone);
2452
Jesse Barnes8a905232009-07-11 16:48:03 -04002453 if (IS_G4X(dev)) {
2454 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2455 u32 ipeir = I915_READ(IPEIR_I965);
2456
Joe Perchesa70491c2012-03-18 13:00:11 -07002457 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2458 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002459 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2460 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002461 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002462 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002463 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002464 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002465 }
2466 if (eir & GM45_ERROR_PAGE_TABLE) {
2467 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002468 pr_err("page table error\n");
2469 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002470 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002471 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002472 }
2473 }
2474
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002475 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002476 if (eir & I915_ERROR_PAGE_TABLE) {
2477 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002478 pr_err("page table error\n");
2479 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002481 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002482 }
2483 }
2484
2485 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002486 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002487 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002488 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002489 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002490 /* pipestat has already been acked */
2491 }
2492 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002493 pr_err("instruction error\n");
2494 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002495 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2496 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002497 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002498 u32 ipeir = I915_READ(IPEIR);
2499
Joe Perchesa70491c2012-03-18 13:00:11 -07002500 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2501 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002502 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002503 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002504 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002505 } else {
2506 u32 ipeir = I915_READ(IPEIR_I965);
2507
Joe Perchesa70491c2012-03-18 13:00:11 -07002508 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2509 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002510 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002511 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002513 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514 }
2515 }
2516
2517 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002518 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002519 eir = I915_READ(EIR);
2520 if (eir) {
2521 /*
2522 * some errors might have become stuck,
2523 * mask them.
2524 */
2525 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2526 I915_WRITE(EMR, I915_READ(EMR) | eir);
2527 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2528 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002529}
2530
2531/**
2532 * i915_handle_error - handle an error interrupt
2533 * @dev: drm device
2534 *
2535 * Do some basic checking of regsiter state at error interrupt time and
2536 * dump it to the syslog. Also call i915_capture_error_state() to make
2537 * sure we get a record and make it available in debugfs. Fire a uevent
2538 * so userspace knows something bad happened (should trigger collection
2539 * of a ring dump etc.).
2540 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002541void i915_handle_error(struct drm_device *dev, bool wedged,
2542 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002543{
2544 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002545 va_list args;
2546 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002547
Mika Kuoppala58174462014-02-25 17:11:26 +02002548 va_start(args, fmt);
2549 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2550 va_end(args);
2551
2552 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002553 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002554
Ben Gamariba1234d2009-09-14 17:48:47 -04002555 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002556 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2557 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002558
Ben Gamari11ed50e2009-09-14 17:48:45 -04002559 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002560 * Wakeup waiting processes so that the reset work function
2561 * i915_error_work_func doesn't deadlock trying to grab various
2562 * locks. By bumping the reset counter first, the woken
2563 * processes will see a reset in progress and back off,
2564 * releasing their locks and then wait for the reset completion.
2565 * We must do this for _all_ gpu waiters that might hold locks
2566 * that the reset work needs to acquire.
2567 *
2568 * Note: The wake_up serves as the required memory barrier to
2569 * ensure that the waiters see the updated value of the reset
2570 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002571 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002572 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002573 }
2574
Daniel Vetter122f46b2013-09-04 17:36:14 +02002575 /*
2576 * Our reset work can grab modeset locks (since it needs to reset the
2577 * state of outstanding pagelips). Hence it must not be run on our own
2578 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2579 * code will deadlock.
2580 */
2581 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002582}
2583
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002584static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002585{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002586 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002587 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002589 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002590 struct intel_unpin_work *work;
2591 unsigned long flags;
2592 bool stall_detected;
2593
2594 /* Ignore early vblank irqs */
2595 if (intel_crtc == NULL)
2596 return;
2597
2598 spin_lock_irqsave(&dev->event_lock, flags);
2599 work = intel_crtc->unpin_work;
2600
Chris Wilsone7d841c2012-12-03 11:36:30 +00002601 if (work == NULL ||
2602 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2603 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002604 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2605 spin_unlock_irqrestore(&dev->event_lock, flags);
2606 return;
2607 }
2608
2609 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002610 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002611 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002612 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002613 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002614 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002615 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002616 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002617 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002618 crtc->y * crtc->primary->fb->pitches[0] +
2619 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002620 }
2621
2622 spin_unlock_irqrestore(&dev->event_lock, flags);
2623
2624 if (stall_detected) {
2625 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2626 intel_prepare_page_flip(dev, intel_crtc->plane);
2627 }
2628}
2629
Keith Packard42f52ef2008-10-18 19:39:29 -07002630/* Called from drm generic code, passed 'crtc' which
2631 * we use as a pipe index
2632 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002633static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002634{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002635 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002636 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002637
Chris Wilson5eddb702010-09-11 13:48:45 +01002638 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002639 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002640
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002641 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002642 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002643 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002644 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002645 else
Keith Packard7c463582008-11-04 02:03:27 -08002646 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002647 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002649
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002650 return 0;
2651}
2652
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002653static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002654{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002655 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002656 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002657 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002658 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002659
2660 if (!i915_pipe_enabled(dev, pipe))
2661 return -EINVAL;
2662
2663 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002664 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002665 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2666
2667 return 0;
2668}
2669
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002670static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2671{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002673 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002674
2675 if (!i915_pipe_enabled(dev, pipe))
2676 return -EINVAL;
2677
2678 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002679 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002680 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2682
2683 return 0;
2684}
2685
Ben Widawskyabd58f02013-11-02 21:07:09 -07002686static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2687{
2688 struct drm_i915_private *dev_priv = dev->dev_private;
2689 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002690
2691 if (!i915_pipe_enabled(dev, pipe))
2692 return -EINVAL;
2693
2694 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002695 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2696 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2697 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002698 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2699 return 0;
2700}
2701
Keith Packard42f52ef2008-10-18 19:39:29 -07002702/* Called from drm generic code, passed 'crtc' which
2703 * we use as a pipe index
2704 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002705static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002706{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002707 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002708 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002709
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002710 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002711 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002712 PIPE_VBLANK_INTERRUPT_STATUS |
2713 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002714 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2715}
2716
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002717static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002718{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002720 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002721 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002722 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002723
2724 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002725 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002726 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2727}
2728
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002729static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2730{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002732 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002733
2734 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002735 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002736 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002737 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2738}
2739
Ben Widawskyabd58f02013-11-02 21:07:09 -07002740static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2741{
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002744
2745 if (!i915_pipe_enabled(dev, pipe))
2746 return;
2747
2748 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002749 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2750 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2751 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2753}
2754
Chris Wilson893eead2010-10-27 14:44:35 +01002755static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002756ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002757{
Chris Wilson893eead2010-10-27 14:44:35 +01002758 return list_entry(ring->request_list.prev,
2759 struct drm_i915_gem_request, list)->seqno;
2760}
2761
Chris Wilson9107e9d2013-06-10 11:20:20 +01002762static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002763ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002764{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002765 return (list_empty(&ring->request_list) ||
2766 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002767}
2768
Daniel Vettera028c4b2014-03-15 00:08:56 +01002769static bool
2770ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2771{
2772 if (INTEL_INFO(dev)->gen >= 8) {
2773 /*
2774 * FIXME: gen8 semaphore support - currently we don't emit
2775 * semaphores on bdw anyway, but this needs to be addressed when
2776 * we merge that code.
2777 */
2778 return false;
2779 } else {
2780 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2781 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2782 MI_SEMAPHORE_REGISTER);
2783 }
2784}
2785
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002786static struct intel_engine_cs *
2787semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002788{
2789 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002790 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002791 int i;
2792
2793 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2794 /*
2795 * FIXME: gen8 semaphore support - currently we don't emit
2796 * semaphores on bdw anyway, but this needs to be addressed when
2797 * we merge that code.
2798 */
2799 return NULL;
2800 } else {
2801 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2802
2803 for_each_ring(signaller, dev_priv, i) {
2804 if(ring == signaller)
2805 continue;
2806
Ben Widawskyebc348b2014-04-29 14:52:28 -07002807 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002808 return signaller;
2809 }
2810 }
2811
2812 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2813 ring->id, ipehr);
2814
2815 return NULL;
2816}
2817
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002818static struct intel_engine_cs *
2819semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002820{
2821 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002822 u32 cmd, ipehr, head;
2823 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002824
2825 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002826 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002827 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002828
Daniel Vetter88fe4292014-03-15 00:08:55 +01002829 /*
2830 * HEAD is likely pointing to the dword after the actual command,
2831 * so scan backwards until we find the MBOX. But limit it to just 3
2832 * dwords. Note that we don't care about ACTHD here since that might
2833 * point at at batch, and semaphores are always emitted into the
2834 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002835 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002836 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2837
2838 for (i = 4; i; --i) {
2839 /*
2840 * Be paranoid and presume the hw has gone off into the wild -
2841 * our ring is smaller than what the hardware (and hence
2842 * HEAD_ADDR) allows. Also handles wrap-around.
2843 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002844 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002845
2846 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002847 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002848 if (cmd == ipehr)
2849 break;
2850
Daniel Vetter88fe4292014-03-15 00:08:55 +01002851 head -= 4;
2852 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002853
Daniel Vetter88fe4292014-03-15 00:08:55 +01002854 if (!i)
2855 return NULL;
2856
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002857 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002858 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002859}
2860
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002862{
2863 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002864 struct intel_engine_cs *signaller;
Chris Wilson6274f212013-06-10 11:20:21 +01002865 u32 seqno, ctl;
2866
2867 ring->hangcheck.deadlock = true;
2868
2869 signaller = semaphore_waits_for(ring, &seqno);
2870 if (signaller == NULL || signaller->hangcheck.deadlock)
2871 return -1;
2872
2873 /* cursory check for an unkickable deadlock */
2874 ctl = I915_READ_CTL(signaller);
2875 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2876 return -1;
2877
2878 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2879}
2880
2881static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2882{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002883 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002884 int i;
2885
2886 for_each_ring(ring, dev_priv, i)
2887 ring->hangcheck.deadlock = false;
2888}
2889
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002890static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002891ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002892{
2893 struct drm_device *dev = ring->dev;
2894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002895 u32 tmp;
2896
Chris Wilson6274f212013-06-10 11:20:21 +01002897 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002898 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002899
Chris Wilson9107e9d2013-06-10 11:20:20 +01002900 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002901 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002902
2903 /* Is the chip hanging on a WAIT_FOR_EVENT?
2904 * If so we can simply poke the RB_WAIT bit
2905 * and break the hang. This should work on
2906 * all but the second generation chipsets.
2907 */
2908 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002909 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002910 i915_handle_error(dev, false,
2911 "Kicking stuck wait on %s",
2912 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002913 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002914 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002915 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002916
Chris Wilson6274f212013-06-10 11:20:21 +01002917 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2918 switch (semaphore_passed(ring)) {
2919 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002920 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002921 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002922 i915_handle_error(dev, false,
2923 "Kicking stuck semaphore on %s",
2924 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002925 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002926 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002927 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002928 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002929 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002930 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002931
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002932 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002933}
2934
Ben Gamarif65d9422009-09-14 17:48:44 -04002935/**
2936 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002937 * batchbuffers in a long time. We keep track per ring seqno progress and
2938 * if there are no progress, hangcheck score for that ring is increased.
2939 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2940 * we kick the ring. If we see no progress on three subsequent calls
2941 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002942 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002943static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002944{
2945 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002946 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002947 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002948 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002949 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002950 bool stuck[I915_NUM_RINGS] = { 0 };
2951#define BUSY 1
2952#define KICK 5
2953#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002954
Jani Nikulad330a952014-01-21 11:24:25 +02002955 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002956 return;
2957
Chris Wilsonb4519512012-05-11 14:29:30 +01002958 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002959 u64 acthd;
2960 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002961 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002962
Chris Wilson6274f212013-06-10 11:20:21 +01002963 semaphore_clear_deadlocks(dev_priv);
2964
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002965 seqno = ring->get_seqno(ring, false);
2966 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002967
Chris Wilson9107e9d2013-06-10 11:20:20 +01002968 if (ring->hangcheck.seqno == seqno) {
2969 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002970 ring->hangcheck.action = HANGCHECK_IDLE;
2971
Chris Wilson9107e9d2013-06-10 11:20:20 +01002972 if (waitqueue_active(&ring->irq_queue)) {
2973 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002974 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002975 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2976 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2977 ring->name);
2978 else
2979 DRM_INFO("Fake missed irq on %s\n",
2980 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002981 wake_up_all(&ring->irq_queue);
2982 }
2983 /* Safeguard against driver failure */
2984 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002985 } else
2986 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002987 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002988 /* We always increment the hangcheck score
2989 * if the ring is busy and still processing
2990 * the same request, so that no single request
2991 * can run indefinitely (such as a chain of
2992 * batches). The only time we do not increment
2993 * the hangcheck score on this ring, if this
2994 * ring is in a legitimate wait for another
2995 * ring. In that case the waiting ring is a
2996 * victim and we want to be sure we catch the
2997 * right culprit. Then every time we do kick
2998 * the ring, add a small increment to the
2999 * score so that we can catch a batch that is
3000 * being repeatedly kicked and so responsible
3001 * for stalling the machine.
3002 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003003 ring->hangcheck.action = ring_stuck(ring,
3004 acthd);
3005
3006 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003007 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003008 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01003009 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003010 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003011 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003012 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003013 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003014 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003015 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003016 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003017 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003018 stuck[i] = true;
3019 break;
3020 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003021 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003022 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003023 ring->hangcheck.action = HANGCHECK_ACTIVE;
3024
Chris Wilson9107e9d2013-06-10 11:20:20 +01003025 /* Gradually reduce the count so that we catch DoS
3026 * attempts across multiple batches.
3027 */
3028 if (ring->hangcheck.score > 0)
3029 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003030 }
3031
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003032 ring->hangcheck.seqno = seqno;
3033 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003034 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003035 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003036
Mika Kuoppala92cab732013-05-24 17:16:07 +03003037 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003038 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003039 DRM_INFO("%s on %s\n",
3040 stuck[i] ? "stuck" : "no progress",
3041 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003042 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003043 }
3044 }
3045
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003046 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003047 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003048
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003049 if (busy_count)
3050 /* Reset timer case chip hangs without another request
3051 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003052 i915_queue_hangcheck(dev);
3053}
3054
3055void i915_queue_hangcheck(struct drm_device *dev)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003058 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003059 return;
3060
3061 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3062 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003063}
3064
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003065static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003066{
3067 struct drm_i915_private *dev_priv = dev->dev_private;
3068
3069 if (HAS_PCH_NOP(dev))
3070 return;
3071
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003072 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003073
3074 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3075 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003076}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003077
Paulo Zanoni622364b2014-04-01 15:37:22 -03003078/*
3079 * SDEIER is also touched by the interrupt handler to work around missed PCH
3080 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3081 * instead we unconditionally enable all PCH interrupt sources here, but then
3082 * only unmask them as needed with SDEIMR.
3083 *
3084 * This function needs to be called before interrupts are enabled.
3085 */
3086static void ibx_irq_pre_postinstall(struct drm_device *dev)
3087{
3088 struct drm_i915_private *dev_priv = dev->dev_private;
3089
3090 if (HAS_PCH_NOP(dev))
3091 return;
3092
3093 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003094 I915_WRITE(SDEIER, 0xffffffff);
3095 POSTING_READ(SDEIER);
3096}
3097
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003098static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003099{
3100 struct drm_i915_private *dev_priv = dev->dev_private;
3101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003102 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003103 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003104 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003105}
3106
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107/* drm_dma.h hooks
3108*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003109static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003110{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003111 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003112
Paulo Zanoni0c841212014-04-01 15:37:27 -03003113 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003114
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003115 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003116 if (IS_GEN7(dev))
3117 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003118
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003119 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003120
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003121 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003122}
3123
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003124static void valleyview_irq_preinstall(struct drm_device *dev)
3125{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003126 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003127 int pipe;
3128
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003129 /* VLV magic */
3130 I915_WRITE(VLV_IMR, 0);
3131 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3132 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3133 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3134
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003135 /* and GT */
3136 I915_WRITE(GTIIR, I915_READ(GTIIR));
3137 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003138
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003139 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003140
3141 I915_WRITE(DPINVGTT, 0xff);
3142
3143 I915_WRITE(PORT_HOTPLUG_EN, 0);
3144 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3145 for_each_pipe(pipe)
3146 I915_WRITE(PIPESTAT(pipe), 0xffff);
3147 I915_WRITE(VLV_IIR, 0xffffffff);
3148 I915_WRITE(VLV_IMR, 0xffffffff);
3149 I915_WRITE(VLV_IER, 0x0);
3150 POSTING_READ(VLV_IER);
3151}
3152
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003153static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3154{
3155 GEN8_IRQ_RESET_NDX(GT, 0);
3156 GEN8_IRQ_RESET_NDX(GT, 1);
3157 GEN8_IRQ_RESET_NDX(GT, 2);
3158 GEN8_IRQ_RESET_NDX(GT, 3);
3159}
3160
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003161static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003162{
3163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 int pipe;
3165
Ben Widawskyabd58f02013-11-02 21:07:09 -07003166 I915_WRITE(GEN8_MASTER_IRQ, 0);
3167 POSTING_READ(GEN8_MASTER_IRQ);
3168
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003169 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003170
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003171 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003172 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003173
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003174 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3175 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3176 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003177
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003178 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003179}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003180
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003181static void cherryview_irq_preinstall(struct drm_device *dev)
3182{
3183 struct drm_i915_private *dev_priv = dev->dev_private;
3184 int pipe;
3185
3186 I915_WRITE(GEN8_MASTER_IRQ, 0);
3187 POSTING_READ(GEN8_MASTER_IRQ);
3188
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003189 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003190
3191 GEN5_IRQ_RESET(GEN8_PCU_);
3192
3193 POSTING_READ(GEN8_PCU_IIR);
3194
3195 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3196
3197 I915_WRITE(PORT_HOTPLUG_EN, 0);
3198 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3199
3200 for_each_pipe(pipe)
3201 I915_WRITE(PIPESTAT(pipe), 0xffff);
3202
3203 I915_WRITE(VLV_IMR, 0xffffffff);
3204 I915_WRITE(VLV_IER, 0x0);
3205 I915_WRITE(VLV_IIR, 0xffffffff);
3206 POSTING_READ(VLV_IIR);
3207}
3208
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003209static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003210{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003211 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003212 struct drm_mode_config *mode_config = &dev->mode_config;
3213 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003214 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003215
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003216 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003217 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003218 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003219 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003220 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003221 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003222 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003223 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003224 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003225 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003226 }
3227
Daniel Vetterfee884e2013-07-04 23:35:21 +02003228 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003229
3230 /*
3231 * Enable digital hotplug on the PCH, and configure the DP short pulse
3232 * duration to 2ms (which is the minimum in the Display Port spec)
3233 *
3234 * This register is the same on all known PCH chips.
3235 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003236 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3237 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3238 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3239 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3240 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3241 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3242}
3243
Paulo Zanonid46da432013-02-08 17:35:15 -02003244static void ibx_irq_postinstall(struct drm_device *dev)
3245{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003246 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003247 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003248
Daniel Vetter692a04c2013-05-29 21:43:05 +02003249 if (HAS_PCH_NOP(dev))
3250 return;
3251
Paulo Zanoni105b1222014-04-01 15:37:17 -03003252 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003253 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003254 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003255 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003256
Paulo Zanoni337ba012014-04-01 15:37:16 -03003257 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003258 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003259}
3260
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003261static void gen5_gt_irq_postinstall(struct drm_device *dev)
3262{
3263 struct drm_i915_private *dev_priv = dev->dev_private;
3264 u32 pm_irqs, gt_irqs;
3265
3266 pm_irqs = gt_irqs = 0;
3267
3268 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003269 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003270 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003271 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3272 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003273 }
3274
3275 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3276 if (IS_GEN5(dev)) {
3277 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3278 ILK_BSD_USER_INTERRUPT;
3279 } else {
3280 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3281 }
3282
Paulo Zanoni35079892014-04-01 15:37:15 -03003283 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003284
3285 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303286 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003287
3288 if (HAS_VEBOX(dev))
3289 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3290
Paulo Zanoni605cd252013-08-06 18:57:15 -03003291 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003292 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003293 }
3294}
3295
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003296static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003297{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003298 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003299 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003300 u32 display_mask, extra_mask;
3301
3302 if (INTEL_INFO(dev)->gen >= 7) {
3303 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3304 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3305 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003306 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003307 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003308 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003309 } else {
3310 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3311 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003312 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003313 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3314 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003315 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3316 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003317 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003318
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003319 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003320
Paulo Zanoni0c841212014-04-01 15:37:27 -03003321 I915_WRITE(HWSTAM, 0xeffe);
3322
Paulo Zanoni622364b2014-04-01 15:37:22 -03003323 ibx_irq_pre_postinstall(dev);
3324
Paulo Zanoni35079892014-04-01 15:37:15 -03003325 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003326
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003327 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003328
Paulo Zanonid46da432013-02-08 17:35:15 -02003329 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003330
Jesse Barnesf97108d2010-01-29 11:27:07 -08003331 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003332 /* Enable PCU event interrupts
3333 *
3334 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003335 * setup is guaranteed to run in single-threaded context. But we
3336 * need it to make the assert_spin_locked happy. */
3337 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003338 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003339 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003340 }
3341
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003342 return 0;
3343}
3344
Imre Deakf8b79e52014-03-04 19:23:07 +02003345static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3346{
3347 u32 pipestat_mask;
3348 u32 iir_mask;
3349
3350 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3351 PIPE_FIFO_UNDERRUN_STATUS;
3352
3353 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3354 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3355 POSTING_READ(PIPESTAT(PIPE_A));
3356
3357 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3358 PIPE_CRC_DONE_INTERRUPT_STATUS;
3359
3360 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3361 PIPE_GMBUS_INTERRUPT_STATUS);
3362 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3363
3364 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3365 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3366 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3367 dev_priv->irq_mask &= ~iir_mask;
3368
3369 I915_WRITE(VLV_IIR, iir_mask);
3370 I915_WRITE(VLV_IIR, iir_mask);
3371 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3372 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3373 POSTING_READ(VLV_IER);
3374}
3375
3376static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3377{
3378 u32 pipestat_mask;
3379 u32 iir_mask;
3380
3381 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3382 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003383 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003384
3385 dev_priv->irq_mask |= iir_mask;
3386 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3387 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3388 I915_WRITE(VLV_IIR, iir_mask);
3389 I915_WRITE(VLV_IIR, iir_mask);
3390 POSTING_READ(VLV_IIR);
3391
3392 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3393 PIPE_CRC_DONE_INTERRUPT_STATUS;
3394
3395 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3396 PIPE_GMBUS_INTERRUPT_STATUS);
3397 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3398
3399 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3400 PIPE_FIFO_UNDERRUN_STATUS;
3401 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3402 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3403 POSTING_READ(PIPESTAT(PIPE_A));
3404}
3405
3406void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3407{
3408 assert_spin_locked(&dev_priv->irq_lock);
3409
3410 if (dev_priv->display_irqs_enabled)
3411 return;
3412
3413 dev_priv->display_irqs_enabled = true;
3414
3415 if (dev_priv->dev->irq_enabled)
3416 valleyview_display_irqs_install(dev_priv);
3417}
3418
3419void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3420{
3421 assert_spin_locked(&dev_priv->irq_lock);
3422
3423 if (!dev_priv->display_irqs_enabled)
3424 return;
3425
3426 dev_priv->display_irqs_enabled = false;
3427
3428 if (dev_priv->dev->irq_enabled)
3429 valleyview_display_irqs_uninstall(dev_priv);
3430}
3431
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003432static int valleyview_irq_postinstall(struct drm_device *dev)
3433{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003434 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003435 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003436
Imre Deakf8b79e52014-03-04 19:23:07 +02003437 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003438
Daniel Vetter20afbda2012-12-11 14:05:07 +01003439 I915_WRITE(PORT_HOTPLUG_EN, 0);
3440 POSTING_READ(PORT_HOTPLUG_EN);
3441
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003442 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003443 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003444 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003445 POSTING_READ(VLV_IER);
3446
Daniel Vetterb79480b2013-06-27 17:52:10 +02003447 /* Interrupt setup is already guaranteed to be single-threaded, this is
3448 * just to make the assert_spin_locked check happy. */
3449 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003450 if (dev_priv->display_irqs_enabled)
3451 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003452 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003453
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003454 I915_WRITE(VLV_IIR, 0xffffffff);
3455 I915_WRITE(VLV_IIR, 0xffffffff);
3456
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003457 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003458
3459 /* ack & enable invalid PTE error interrupts */
3460#if 0 /* FIXME: add support to irq handler for checking these bits */
3461 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3462 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3463#endif
3464
3465 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003466
3467 return 0;
3468}
3469
Ben Widawskyabd58f02013-11-02 21:07:09 -07003470static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3471{
3472 int i;
3473
3474 /* These are interrupts we'll toggle with the ring mask register */
3475 uint32_t gt_interrupts[] = {
3476 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3477 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3478 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3479 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3480 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3481 0,
3482 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3483 };
3484
Paulo Zanoni337ba012014-04-01 15:37:16 -03003485 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003486 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003487
3488 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003489}
3490
3491static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3492{
3493 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003494 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003495 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003496 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003497 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3498 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003499 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003500 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3501 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3502 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003503
Paulo Zanoni337ba012014-04-01 15:37:16 -03003504 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003505 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3506 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003507
Paulo Zanoni35079892014-04-01 15:37:15 -03003508 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003509}
3510
3511static int gen8_irq_postinstall(struct drm_device *dev)
3512{
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514
Paulo Zanoni622364b2014-04-01 15:37:22 -03003515 ibx_irq_pre_postinstall(dev);
3516
Ben Widawskyabd58f02013-11-02 21:07:09 -07003517 gen8_gt_irq_postinstall(dev_priv);
3518 gen8_de_irq_postinstall(dev_priv);
3519
3520 ibx_irq_postinstall(dev);
3521
3522 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3523 POSTING_READ(GEN8_MASTER_IRQ);
3524
3525 return 0;
3526}
3527
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003528static int cherryview_irq_postinstall(struct drm_device *dev)
3529{
3530 struct drm_i915_private *dev_priv = dev->dev_private;
3531 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3532 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003533 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003534 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3535 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3536 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003537 unsigned long irqflags;
3538 int pipe;
3539
3540 /*
3541 * Leave vblank interrupts masked initially. enable/disable will
3542 * toggle them based on usage.
3543 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003544 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003545
3546 for_each_pipe(pipe)
3547 I915_WRITE(PIPESTAT(pipe), 0xffff);
3548
3549 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003550 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003551 for_each_pipe(pipe)
3552 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3553 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3554
3555 I915_WRITE(VLV_IIR, 0xffffffff);
3556 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3557 I915_WRITE(VLV_IER, enable_mask);
3558
3559 gen8_gt_irq_postinstall(dev_priv);
3560
3561 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3562 POSTING_READ(GEN8_MASTER_IRQ);
3563
3564 return 0;
3565}
3566
Ben Widawskyabd58f02013-11-02 21:07:09 -07003567static void gen8_irq_uninstall(struct drm_device *dev)
3568{
3569 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003570
3571 if (!dev_priv)
3572 return;
3573
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003574 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003575
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003576 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003577}
3578
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003579static void valleyview_irq_uninstall(struct drm_device *dev)
3580{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003581 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003582 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003583 int pipe;
3584
3585 if (!dev_priv)
3586 return;
3587
Imre Deak843d0e72014-04-14 20:24:23 +03003588 I915_WRITE(VLV_MASTER_IER, 0);
3589
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003590 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003591
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003592 for_each_pipe(pipe)
3593 I915_WRITE(PIPESTAT(pipe), 0xffff);
3594
3595 I915_WRITE(HWSTAM, 0xffffffff);
3596 I915_WRITE(PORT_HOTPLUG_EN, 0);
3597 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003598
3599 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3600 if (dev_priv->display_irqs_enabled)
3601 valleyview_display_irqs_uninstall(dev_priv);
3602 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3603
3604 dev_priv->irq_mask = 0;
3605
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003606 I915_WRITE(VLV_IIR, 0xffffffff);
3607 I915_WRITE(VLV_IMR, 0xffffffff);
3608 I915_WRITE(VLV_IER, 0x0);
3609 POSTING_READ(VLV_IER);
3610}
3611
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003612static void cherryview_irq_uninstall(struct drm_device *dev)
3613{
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 int pipe;
3616
3617 if (!dev_priv)
3618 return;
3619
3620 I915_WRITE(GEN8_MASTER_IRQ, 0);
3621 POSTING_READ(GEN8_MASTER_IRQ);
3622
3623#define GEN8_IRQ_FINI_NDX(type, which) \
3624do { \
3625 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3626 I915_WRITE(GEN8_##type##_IER(which), 0); \
3627 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3628 POSTING_READ(GEN8_##type##_IIR(which)); \
3629 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3630} while (0)
3631
3632#define GEN8_IRQ_FINI(type) \
3633do { \
3634 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3635 I915_WRITE(GEN8_##type##_IER, 0); \
3636 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3637 POSTING_READ(GEN8_##type##_IIR); \
3638 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3639} while (0)
3640
3641 GEN8_IRQ_FINI_NDX(GT, 0);
3642 GEN8_IRQ_FINI_NDX(GT, 1);
3643 GEN8_IRQ_FINI_NDX(GT, 2);
3644 GEN8_IRQ_FINI_NDX(GT, 3);
3645
3646 GEN8_IRQ_FINI(PCU);
3647
3648#undef GEN8_IRQ_FINI
3649#undef GEN8_IRQ_FINI_NDX
3650
3651 I915_WRITE(PORT_HOTPLUG_EN, 0);
3652 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3653
3654 for_each_pipe(pipe)
3655 I915_WRITE(PIPESTAT(pipe), 0xffff);
3656
3657 I915_WRITE(VLV_IMR, 0xffffffff);
3658 I915_WRITE(VLV_IER, 0x0);
3659 I915_WRITE(VLV_IIR, 0xffffffff);
3660 POSTING_READ(VLV_IIR);
3661}
3662
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003663static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003664{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003665 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003666
3667 if (!dev_priv)
3668 return;
3669
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003670 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003671
Paulo Zanonibe30b292014-04-01 15:37:25 -03003672 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003673}
3674
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675static void i8xx_irq_preinstall(struct drm_device * dev)
3676{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003678 int pipe;
3679
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 for_each_pipe(pipe)
3681 I915_WRITE(PIPESTAT(pipe), 0);
3682 I915_WRITE16(IMR, 0xffff);
3683 I915_WRITE16(IER, 0x0);
3684 POSTING_READ16(IER);
3685}
3686
3687static int i8xx_irq_postinstall(struct drm_device *dev)
3688{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003690 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003691
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 I915_WRITE16(EMR,
3693 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3694
3695 /* Unmask the interrupts that we always want on. */
3696 dev_priv->irq_mask =
3697 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3698 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3699 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3700 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3701 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3702 I915_WRITE16(IMR, dev_priv->irq_mask);
3703
3704 I915_WRITE16(IER,
3705 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3706 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3707 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3708 I915_USER_INTERRUPT);
3709 POSTING_READ16(IER);
3710
Daniel Vetter379ef822013-10-16 22:55:56 +02003711 /* Interrupt setup is already guaranteed to be single-threaded, this is
3712 * just to make the assert_spin_locked check happy. */
3713 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003714 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3715 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003716 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3717
Chris Wilsonc2798b12012-04-22 21:13:57 +01003718 return 0;
3719}
3720
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003721/*
3722 * Returns true when a page flip has completed.
3723 */
3724static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003725 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003726{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003727 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003728 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003729
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003730 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003731 return false;
3732
3733 if ((iir & flip_pending) == 0)
3734 return false;
3735
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003736 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003737
3738 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3739 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3740 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3741 * the flip is completed (no longer pending). Since this doesn't raise
3742 * an interrupt per se, we watch for the change at vblank.
3743 */
3744 if (I915_READ16(ISR) & flip_pending)
3745 return false;
3746
3747 intel_finish_page_flip(dev, pipe);
3748
3749 return true;
3750}
3751
Daniel Vetterff1f5252012-10-02 15:10:55 +02003752static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003753{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003754 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003755 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003756 u16 iir, new_iir;
3757 u32 pipe_stats[2];
3758 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003759 int pipe;
3760 u16 flip_mask =
3761 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3762 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3763
Chris Wilsonc2798b12012-04-22 21:13:57 +01003764 iir = I915_READ16(IIR);
3765 if (iir == 0)
3766 return IRQ_NONE;
3767
3768 while (iir & ~flip_mask) {
3769 /* Can't rely on pipestat interrupt bit in iir as it might
3770 * have been cleared after the pipestat interrupt was received.
3771 * It doesn't set the bit in iir again, but it still produces
3772 * interrupts (for non-MSI).
3773 */
3774 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3775 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003776 i915_handle_error(dev, false,
3777 "Command parser error, iir 0x%08x",
3778 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003779
3780 for_each_pipe(pipe) {
3781 int reg = PIPESTAT(pipe);
3782 pipe_stats[pipe] = I915_READ(reg);
3783
3784 /*
3785 * Clear the PIPE*STAT regs before the IIR
3786 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003787 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003788 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003789 }
3790 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3791
3792 I915_WRITE16(IIR, iir & ~flip_mask);
3793 new_iir = I915_READ16(IIR); /* Flush posted writes */
3794
Daniel Vetterd05c6172012-04-26 23:28:09 +02003795 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003796
3797 if (iir & I915_USER_INTERRUPT)
3798 notify_ring(dev, &dev_priv->ring[RCS]);
3799
Daniel Vetter4356d582013-10-16 22:55:55 +02003800 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003801 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003802 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003803 plane = !plane;
3804
Daniel Vetter4356d582013-10-16 22:55:55 +02003805 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003806 i8xx_handle_vblank(dev, plane, pipe, iir))
3807 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003808
Daniel Vetter4356d582013-10-16 22:55:55 +02003809 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003810 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003811
3812 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3813 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003814 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003815 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003816
3817 iir = new_iir;
3818 }
3819
3820 return IRQ_HANDLED;
3821}
3822
3823static void i8xx_irq_uninstall(struct drm_device * dev)
3824{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003825 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003826 int pipe;
3827
Chris Wilsonc2798b12012-04-22 21:13:57 +01003828 for_each_pipe(pipe) {
3829 /* Clear enable bits; then clear status bits */
3830 I915_WRITE(PIPESTAT(pipe), 0);
3831 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3832 }
3833 I915_WRITE16(IMR, 0xffff);
3834 I915_WRITE16(IER, 0x0);
3835 I915_WRITE16(IIR, I915_READ16(IIR));
3836}
3837
Chris Wilsona266c7d2012-04-24 22:59:44 +01003838static void i915_irq_preinstall(struct drm_device * dev)
3839{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003840 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841 int pipe;
3842
Chris Wilsona266c7d2012-04-24 22:59:44 +01003843 if (I915_HAS_HOTPLUG(dev)) {
3844 I915_WRITE(PORT_HOTPLUG_EN, 0);
3845 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3846 }
3847
Chris Wilson00d98eb2012-04-24 22:59:48 +01003848 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849 for_each_pipe(pipe)
3850 I915_WRITE(PIPESTAT(pipe), 0);
3851 I915_WRITE(IMR, 0xffffffff);
3852 I915_WRITE(IER, 0x0);
3853 POSTING_READ(IER);
3854}
3855
3856static int i915_irq_postinstall(struct drm_device *dev)
3857{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003859 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003860 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861
Chris Wilson38bde182012-04-24 22:59:50 +01003862 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3863
3864 /* Unmask the interrupts that we always want on. */
3865 dev_priv->irq_mask =
3866 ~(I915_ASLE_INTERRUPT |
3867 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3868 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3869 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3870 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3871 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3872
3873 enable_mask =
3874 I915_ASLE_INTERRUPT |
3875 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3876 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3877 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3878 I915_USER_INTERRUPT;
3879
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003881 I915_WRITE(PORT_HOTPLUG_EN, 0);
3882 POSTING_READ(PORT_HOTPLUG_EN);
3883
Chris Wilsona266c7d2012-04-24 22:59:44 +01003884 /* Enable in IER... */
3885 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3886 /* and unmask in IMR */
3887 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3888 }
3889
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890 I915_WRITE(IMR, dev_priv->irq_mask);
3891 I915_WRITE(IER, enable_mask);
3892 POSTING_READ(IER);
3893
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003894 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003895
Daniel Vetter379ef822013-10-16 22:55:56 +02003896 /* Interrupt setup is already guaranteed to be single-threaded, this is
3897 * just to make the assert_spin_locked check happy. */
3898 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003899 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3900 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003901 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3902
Daniel Vetter20afbda2012-12-11 14:05:07 +01003903 return 0;
3904}
3905
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003906/*
3907 * Returns true when a page flip has completed.
3908 */
3909static bool i915_handle_vblank(struct drm_device *dev,
3910 int plane, int pipe, u32 iir)
3911{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003912 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003913 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3914
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003915 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003916 return false;
3917
3918 if ((iir & flip_pending) == 0)
3919 return false;
3920
3921 intel_prepare_page_flip(dev, plane);
3922
3923 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3924 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3925 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3926 * the flip is completed (no longer pending). Since this doesn't raise
3927 * an interrupt per se, we watch for the change at vblank.
3928 */
3929 if (I915_READ(ISR) & flip_pending)
3930 return false;
3931
3932 intel_finish_page_flip(dev, pipe);
3933
3934 return true;
3935}
3936
Daniel Vetterff1f5252012-10-02 15:10:55 +02003937static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003938{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003939 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003940 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003941 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003943 u32 flip_mask =
3944 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3945 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003946 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003949 do {
3950 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003951 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952
3953 /* Can't rely on pipestat interrupt bit in iir as it might
3954 * have been cleared after the pipestat interrupt was received.
3955 * It doesn't set the bit in iir again, but it still produces
3956 * interrupts (for non-MSI).
3957 */
3958 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3959 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003960 i915_handle_error(dev, false,
3961 "Command parser error, iir 0x%08x",
3962 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963
3964 for_each_pipe(pipe) {
3965 int reg = PIPESTAT(pipe);
3966 pipe_stats[pipe] = I915_READ(reg);
3967
Chris Wilson38bde182012-04-24 22:59:50 +01003968 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003971 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972 }
3973 }
3974 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3975
3976 if (!irq_received)
3977 break;
3978
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003980 if (I915_HAS_HOTPLUG(dev) &&
3981 iir & I915_DISPLAY_PORT_INTERRUPT)
3982 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003983
Chris Wilson38bde182012-04-24 22:59:50 +01003984 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003985 new_iir = I915_READ(IIR); /* Flush posted writes */
3986
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987 if (iir & I915_USER_INTERRUPT)
3988 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003991 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003992 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003993 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003994
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003995 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3996 i915_handle_vblank(dev, plane, pipe, iir))
3997 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998
3999 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4000 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004001
4002 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004003 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004004
4005 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4006 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004007 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004008 }
4009
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4011 intel_opregion_asle_intr(dev);
4012
4013 /* With MSI, interrupts are only generated when iir
4014 * transitions from zero to nonzero. If another bit got
4015 * set while we were handling the existing iir bits, then
4016 * we would never get another interrupt.
4017 *
4018 * This is fine on non-MSI as well, as if we hit this path
4019 * we avoid exiting the interrupt handler only to generate
4020 * another one.
4021 *
4022 * Note that for MSI this could cause a stray interrupt report
4023 * if an interrupt landed in the time between writing IIR and
4024 * the posting read. This should be rare enough to never
4025 * trigger the 99% of 100,000 interrupts test for disabling
4026 * stray interrupts.
4027 */
Chris Wilson38bde182012-04-24 22:59:50 +01004028 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004030 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004031
Daniel Vetterd05c6172012-04-26 23:28:09 +02004032 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004033
Chris Wilsona266c7d2012-04-24 22:59:44 +01004034 return ret;
4035}
4036
4037static void i915_irq_uninstall(struct drm_device * dev)
4038{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004039 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040 int pipe;
4041
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004042 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004043
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044 if (I915_HAS_HOTPLUG(dev)) {
4045 I915_WRITE(PORT_HOTPLUG_EN, 0);
4046 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4047 }
4048
Chris Wilson00d98eb2012-04-24 22:59:48 +01004049 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004050 for_each_pipe(pipe) {
4051 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004053 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4054 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055 I915_WRITE(IMR, 0xffffffff);
4056 I915_WRITE(IER, 0x0);
4057
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058 I915_WRITE(IIR, I915_READ(IIR));
4059}
4060
4061static void i965_irq_preinstall(struct drm_device * dev)
4062{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004063 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 int pipe;
4065
Chris Wilsonadca4732012-05-11 18:01:31 +01004066 I915_WRITE(PORT_HOTPLUG_EN, 0);
4067 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068
4069 I915_WRITE(HWSTAM, 0xeffe);
4070 for_each_pipe(pipe)
4071 I915_WRITE(PIPESTAT(pipe), 0);
4072 I915_WRITE(IMR, 0xffffffff);
4073 I915_WRITE(IER, 0x0);
4074 POSTING_READ(IER);
4075}
4076
4077static int i965_irq_postinstall(struct drm_device *dev)
4078{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004079 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004080 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004081 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004082 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004083
Chris Wilsona266c7d2012-04-24 22:59:44 +01004084 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004085 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004086 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004087 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4088 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4089 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4090 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4091 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4092
4093 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004094 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4095 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004096 enable_mask |= I915_USER_INTERRUPT;
4097
4098 if (IS_G4X(dev))
4099 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100
Daniel Vetterb79480b2013-06-27 17:52:10 +02004101 /* Interrupt setup is already guaranteed to be single-threaded, this is
4102 * just to make the assert_spin_locked check happy. */
4103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004104 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4105 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4106 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004107 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109 /*
4110 * Enable some error detection, note the instruction error mask
4111 * bit is reserved, so we leave it masked.
4112 */
4113 if (IS_G4X(dev)) {
4114 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4115 GM45_ERROR_MEM_PRIV |
4116 GM45_ERROR_CP_PRIV |
4117 I915_ERROR_MEMORY_REFRESH);
4118 } else {
4119 error_mask = ~(I915_ERROR_PAGE_TABLE |
4120 I915_ERROR_MEMORY_REFRESH);
4121 }
4122 I915_WRITE(EMR, error_mask);
4123
4124 I915_WRITE(IMR, dev_priv->irq_mask);
4125 I915_WRITE(IER, enable_mask);
4126 POSTING_READ(IER);
4127
Daniel Vetter20afbda2012-12-11 14:05:07 +01004128 I915_WRITE(PORT_HOTPLUG_EN, 0);
4129 POSTING_READ(PORT_HOTPLUG_EN);
4130
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004131 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004132
4133 return 0;
4134}
4135
Egbert Eichbac56d52013-02-25 12:06:51 -05004136static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004137{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004138 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004139 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004140 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004141 u32 hotplug_en;
4142
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004143 assert_spin_locked(&dev_priv->irq_lock);
4144
Egbert Eichbac56d52013-02-25 12:06:51 -05004145 if (I915_HAS_HOTPLUG(dev)) {
4146 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4147 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4148 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004149 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004150 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4151 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4152 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004153 /* Programming the CRT detection parameters tends
4154 to generate a spurious hotplug event about three
4155 seconds later. So just do it once.
4156 */
4157 if (IS_G4X(dev))
4158 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004159 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004160 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161
Egbert Eichbac56d52013-02-25 12:06:51 -05004162 /* Ignore TV since it's buggy */
4163 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4164 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004165}
4166
Daniel Vetterff1f5252012-10-02 15:10:55 +02004167static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004169 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004170 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171 u32 iir, new_iir;
4172 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004175 u32 flip_mask =
4176 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4177 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 iir = I915_READ(IIR);
4180
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004182 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004183 bool blc_event = false;
4184
Chris Wilsona266c7d2012-04-24 22:59:44 +01004185 /* Can't rely on pipestat interrupt bit in iir as it might
4186 * have been cleared after the pipestat interrupt was received.
4187 * It doesn't set the bit in iir again, but it still produces
4188 * interrupts (for non-MSI).
4189 */
4190 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4191 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004192 i915_handle_error(dev, false,
4193 "Command parser error, iir 0x%08x",
4194 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195
4196 for_each_pipe(pipe) {
4197 int reg = PIPESTAT(pipe);
4198 pipe_stats[pipe] = I915_READ(reg);
4199
4200 /*
4201 * Clear the PIPE*STAT regs before the IIR
4202 */
4203 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004204 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004205 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206 }
4207 }
4208 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4209
4210 if (!irq_received)
4211 break;
4212
4213 ret = IRQ_HANDLED;
4214
4215 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004216 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4217 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004219 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 new_iir = I915_READ(IIR); /* Flush posted writes */
4221
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222 if (iir & I915_USER_INTERRUPT)
4223 notify_ring(dev, &dev_priv->ring[RCS]);
4224 if (iir & I915_BSD_USER_INTERRUPT)
4225 notify_ring(dev, &dev_priv->ring[VCS]);
4226
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004228 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004229 i915_handle_vblank(dev, pipe, pipe, iir))
4230 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231
4232 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4233 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004234
4235 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004236 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004238 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4239 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004240 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004241 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242
4243 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4244 intel_opregion_asle_intr(dev);
4245
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004246 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4247 gmbus_irq_handler(dev);
4248
Chris Wilsona266c7d2012-04-24 22:59:44 +01004249 /* With MSI, interrupts are only generated when iir
4250 * transitions from zero to nonzero. If another bit got
4251 * set while we were handling the existing iir bits, then
4252 * we would never get another interrupt.
4253 *
4254 * This is fine on non-MSI as well, as if we hit this path
4255 * we avoid exiting the interrupt handler only to generate
4256 * another one.
4257 *
4258 * Note that for MSI this could cause a stray interrupt report
4259 * if an interrupt landed in the time between writing IIR and
4260 * the posting read. This should be rare enough to never
4261 * trigger the 99% of 100,000 interrupts test for disabling
4262 * stray interrupts.
4263 */
4264 iir = new_iir;
4265 }
4266
Daniel Vetterd05c6172012-04-26 23:28:09 +02004267 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004268
Chris Wilsona266c7d2012-04-24 22:59:44 +01004269 return ret;
4270}
4271
4272static void i965_irq_uninstall(struct drm_device * dev)
4273{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004274 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275 int pipe;
4276
4277 if (!dev_priv)
4278 return;
4279
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004280 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004281
Chris Wilsonadca4732012-05-11 18:01:31 +01004282 I915_WRITE(PORT_HOTPLUG_EN, 0);
4283 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284
4285 I915_WRITE(HWSTAM, 0xffffffff);
4286 for_each_pipe(pipe)
4287 I915_WRITE(PIPESTAT(pipe), 0);
4288 I915_WRITE(IMR, 0xffffffff);
4289 I915_WRITE(IER, 0x0);
4290
4291 for_each_pipe(pipe)
4292 I915_WRITE(PIPESTAT(pipe),
4293 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4294 I915_WRITE(IIR, I915_READ(IIR));
4295}
4296
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004297static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004298{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004299 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004300 struct drm_device *dev = dev_priv->dev;
4301 struct drm_mode_config *mode_config = &dev->mode_config;
4302 unsigned long irqflags;
4303 int i;
4304
4305 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4306 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4307 struct drm_connector *connector;
4308
4309 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4310 continue;
4311
4312 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4313
4314 list_for_each_entry(connector, &mode_config->connector_list, head) {
4315 struct intel_connector *intel_connector = to_intel_connector(connector);
4316
4317 if (intel_connector->encoder->hpd_pin == i) {
4318 if (connector->polled != intel_connector->polled)
4319 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004320 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004321 connector->polled = intel_connector->polled;
4322 if (!connector->polled)
4323 connector->polled = DRM_CONNECTOR_POLL_HPD;
4324 }
4325 }
4326 }
4327 if (dev_priv->display.hpd_irq_setup)
4328 dev_priv->display.hpd_irq_setup(dev);
4329 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4330}
4331
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004332void intel_irq_init(struct drm_device *dev)
4333{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004334 struct drm_i915_private *dev_priv = dev->dev_private;
4335
4336 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004337 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004338 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004339 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004340
Deepak Sa6706b42014-03-15 20:23:22 +05304341 /* Let's track the enabled rps events */
4342 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4343
Daniel Vetter99584db2012-11-14 17:14:04 +01004344 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4345 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004346 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004347 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004348 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004349
Tomas Janousek97a19a22012-12-08 13:48:13 +01004350 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004351
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004352 if (IS_GEN2(dev)) {
4353 dev->max_vblank_count = 0;
4354 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4355 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004356 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4357 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004358 } else {
4359 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4360 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004361 }
4362
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004363 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004364 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004365 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4366 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004367
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004368 if (IS_CHERRYVIEW(dev)) {
4369 dev->driver->irq_handler = cherryview_irq_handler;
4370 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4371 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4372 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4373 dev->driver->enable_vblank = valleyview_enable_vblank;
4374 dev->driver->disable_vblank = valleyview_disable_vblank;
4375 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4376 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004377 dev->driver->irq_handler = valleyview_irq_handler;
4378 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4379 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4380 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4381 dev->driver->enable_vblank = valleyview_enable_vblank;
4382 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004383 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004384 } else if (IS_GEN8(dev)) {
4385 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004386 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004387 dev->driver->irq_postinstall = gen8_irq_postinstall;
4388 dev->driver->irq_uninstall = gen8_irq_uninstall;
4389 dev->driver->enable_vblank = gen8_enable_vblank;
4390 dev->driver->disable_vblank = gen8_disable_vblank;
4391 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004392 } else if (HAS_PCH_SPLIT(dev)) {
4393 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004394 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004395 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4396 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4397 dev->driver->enable_vblank = ironlake_enable_vblank;
4398 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004399 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004400 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004401 if (INTEL_INFO(dev)->gen == 2) {
4402 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4403 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4404 dev->driver->irq_handler = i8xx_irq_handler;
4405 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004406 } else if (INTEL_INFO(dev)->gen == 3) {
4407 dev->driver->irq_preinstall = i915_irq_preinstall;
4408 dev->driver->irq_postinstall = i915_irq_postinstall;
4409 dev->driver->irq_uninstall = i915_irq_uninstall;
4410 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004411 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004412 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004413 dev->driver->irq_preinstall = i965_irq_preinstall;
4414 dev->driver->irq_postinstall = i965_irq_postinstall;
4415 dev->driver->irq_uninstall = i965_irq_uninstall;
4416 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004417 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004418 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004419 dev->driver->enable_vblank = i915_enable_vblank;
4420 dev->driver->disable_vblank = i915_disable_vblank;
4421 }
4422}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004423
4424void intel_hpd_init(struct drm_device *dev)
4425{
4426 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004427 struct drm_mode_config *mode_config = &dev->mode_config;
4428 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004429 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004430 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004431
Egbert Eich821450c2013-04-16 13:36:55 +02004432 for (i = 1; i < HPD_NUM_PINS; i++) {
4433 dev_priv->hpd_stats[i].hpd_cnt = 0;
4434 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4435 }
4436 list_for_each_entry(connector, &mode_config->connector_list, head) {
4437 struct intel_connector *intel_connector = to_intel_connector(connector);
4438 connector->polled = intel_connector->polled;
4439 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4440 connector->polled = DRM_CONNECTOR_POLL_HPD;
4441 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004442
4443 /* Interrupt setup is already guaranteed to be single-threaded, this is
4444 * just to make the assert_spin_locked checks happy. */
4445 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004446 if (dev_priv->display.hpd_irq_setup)
4447 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004448 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004449}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004450
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004451/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004452void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004453{
4454 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004455
Paulo Zanoni730488b2014-03-07 20:12:32 -03004456 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004457 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004458}
4459
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004460/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004461void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004462{
4463 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004464
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004465 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004466 dev->driver->irq_preinstall(dev);
4467 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004468}