blob: c1186e1ba48f945541753e1144f3481b6c2d97fa [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300154 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
Daniel Vetter480c8032014-07-16 09:49:40 +0200185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
Daniel Vetter480c8032014-07-16 09:49:40 +0200190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
Daniel Vetter480c8032014-07-16 09:49:40 +0200223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
Daniel Vetter480c8032014-07-16 09:49:40 +0200228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Damien Lespiau055e3932014-08-18 13:49:10 +0100241 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawsky09610212014-05-15 20:58:08 +0300268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Damien Lespiau055e3932014-08-18 13:49:10 +0100299 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
Jesse Barnes5ca58282009-03-31 14:11:15 -07001140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
Jesse Barnes5ca58282009-03-31 14:11:15 -07001145static void i915_hotplug_work_func(struct work_struct *work)
1146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001150 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001156 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001157 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
Keith Packarda65e34c2011-07-25 10:04:56 -07001159 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001160 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1161
Egbert Eichcd569ae2013-04-16 13:36:57 +02001162 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001163
1164 hpd_event_bits = dev_priv->hpd_event_bits;
1165 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001166 list_for_each_entry(connector, &mode_config->connector_list, head) {
1167 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001168 if (!intel_connector->encoder)
1169 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001170 intel_encoder = intel_connector->encoder;
1171 if (intel_encoder->hpd_pin > HPD_NONE &&
1172 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1173 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1174 DRM_INFO("HPD interrupt storm detected on connector %s: "
1175 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001176 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001177 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1178 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1179 | DRM_CONNECTOR_POLL_DISCONNECT;
1180 hpd_disabled = true;
1181 }
Egbert Eich142e2392013-04-11 15:57:57 +02001182 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1183 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001184 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001185 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001186 }
1187 /* if there were no outputs to poll, poll was disabled,
1188 * therefore make sure it's enabled when disabling HPD on
1189 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001190 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001191 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +03001192 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
1193 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +02001194 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001195
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1197
Egbert Eich321a1b32013-04-11 16:00:26 +02001198 list_for_each_entry(connector, &mode_config->connector_list, head) {
1199 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001200 if (!intel_connector->encoder)
1201 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +02001202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
Keith Packard40ee3382011-07-28 15:31:19 -07001210 mutex_unlock(&mode_config->mutex);
1211
Egbert Eich321a1b32013-04-11 16:00:26 +02001212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001214}
1215
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001216static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001218 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001219 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001220 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001221
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001222 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001223
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001224 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1225
Daniel Vetter20e4d402012-08-08 23:35:39 +02001226 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001227
Jesse Barnes7648fa92010-05-20 14:28:11 -07001228 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001229 busy_up = I915_READ(RCPREVBSYTUPAVG);
1230 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001231 max_avg = I915_READ(RCBMAXAVG);
1232 min_avg = I915_READ(RCBMINAVG);
1233
1234 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001235 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001236 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1237 new_delay = dev_priv->ips.cur_delay - 1;
1238 if (new_delay < dev_priv->ips.max_delay)
1239 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001240 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001241 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1242 new_delay = dev_priv->ips.cur_delay + 1;
1243 if (new_delay > dev_priv->ips.min_delay)
1244 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001245 }
1246
Jesse Barnes7648fa92010-05-20 14:28:11 -07001247 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001248 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001249
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001250 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001251
Jesse Barnesf97108d2010-01-29 11:27:07 -08001252 return;
1253}
1254
Chris Wilson549f7362010-10-19 11:19:32 +01001255static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001257{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001258 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001259 return;
1260
Chris Wilson814e9b52013-09-23 17:33:19 -03001261 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001262
Sourab Gupta84c33a62014-06-02 16:47:17 +05301263 if (drm_core_check_feature(dev, DRIVER_MODESET))
1264 intel_notify_mmio_flip(ring);
1265
Chris Wilson549f7362010-10-19 11:19:32 +01001266 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001267 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001268}
1269
Deepak S31685c22014-07-03 17:33:01 -04001270static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001271 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001272{
1273 u32 cz_ts, cz_freq_khz;
1274 u32 render_count, media_count;
1275 u32 elapsed_render, elapsed_media, elapsed_time;
1276 u32 residency = 0;
1277
1278 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1279 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1280
1281 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1282 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1283
Chris Wilsonbf225f22014-07-10 20:31:18 +01001284 if (rps_ei->cz_clock == 0) {
1285 rps_ei->cz_clock = cz_ts;
1286 rps_ei->render_c0 = render_count;
1287 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001288
1289 return dev_priv->rps.cur_freq;
1290 }
1291
Chris Wilsonbf225f22014-07-10 20:31:18 +01001292 elapsed_time = cz_ts - rps_ei->cz_clock;
1293 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001294
Chris Wilsonbf225f22014-07-10 20:31:18 +01001295 elapsed_render = render_count - rps_ei->render_c0;
1296 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001297
Chris Wilsonbf225f22014-07-10 20:31:18 +01001298 elapsed_media = media_count - rps_ei->media_c0;
1299 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001300
1301 /* Convert all the counters into common unit of milli sec */
1302 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1303 elapsed_render /= cz_freq_khz;
1304 elapsed_media /= cz_freq_khz;
1305
1306 /*
1307 * Calculate overall C0 residency percentage
1308 * only if elapsed time is non zero
1309 */
1310 if (elapsed_time) {
1311 residency =
1312 ((max(elapsed_render, elapsed_media) * 100)
1313 / elapsed_time);
1314 }
1315
1316 return residency;
1317}
1318
1319/**
1320 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1321 * busy-ness calculated from C0 counters of render & media power wells
1322 * @dev_priv: DRM device private
1323 *
1324 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001325static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001326{
1327 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001328 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001329
1330 dev_priv->rps.ei_interrupt_count++;
1331
1332 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1333
1334
Chris Wilsonbf225f22014-07-10 20:31:18 +01001335 if (dev_priv->rps.up_ei.cz_clock == 0) {
1336 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1337 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001338 return dev_priv->rps.cur_freq;
1339 }
1340
1341
1342 /*
1343 * To down throttle, C0 residency should be less than down threshold
1344 * for continous EI intervals. So calculate down EI counters
1345 * once in VLV_INT_COUNT_FOR_DOWN_EI
1346 */
1347 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1348
1349 dev_priv->rps.ei_interrupt_count = 0;
1350
1351 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001352 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001353 } else {
1354 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001355 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001356 }
1357
1358 new_delay = dev_priv->rps.cur_freq;
1359
1360 adj = dev_priv->rps.last_adj;
1361 /* C0 residency is greater than UP threshold. Increase Frequency */
1362 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1363 if (adj > 0)
1364 adj *= 2;
1365 else
1366 adj = 1;
1367
1368 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1369 new_delay = dev_priv->rps.cur_freq + adj;
1370
1371 /*
1372 * For better performance, jump directly
1373 * to RPe if we're below it.
1374 */
1375 if (new_delay < dev_priv->rps.efficient_freq)
1376 new_delay = dev_priv->rps.efficient_freq;
1377
1378 } else if (!dev_priv->rps.ei_interrupt_count &&
1379 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1380 if (adj < 0)
1381 adj *= 2;
1382 else
1383 adj = -1;
1384 /*
1385 * This means, C0 residency is less than down threshold over
1386 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1387 */
1388 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1389 new_delay = dev_priv->rps.cur_freq + adj;
1390 }
1391
1392 return new_delay;
1393}
1394
Ben Widawsky4912d042011-04-25 11:25:20 -07001395static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001396{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001397 struct drm_i915_private *dev_priv =
1398 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001399 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001400 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001401
Daniel Vetter59cdb632013-07-04 23:35:28 +02001402 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001403 pm_iir = dev_priv->rps.pm_iir;
1404 dev_priv->rps.pm_iir = 0;
Damien Lespiau6af257c2014-07-15 09:17:41 +02001405 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
Daniel Vetter480c8032014-07-16 09:49:40 +02001406 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001407 else {
1408 /* Make sure not to corrupt PMIMR state used by ringbuffer */
Daniel Vetter480c8032014-07-16 09:49:40 +02001409 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001410 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001411 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001412
Paulo Zanoni60611c12013-08-15 11:50:01 -03001413 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301414 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001415
Deepak Sa6706b42014-03-15 20:23:22 +05301416 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001417 return;
1418
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001419 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001420
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001421 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001422 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001423 if (adj > 0)
1424 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301425 else {
1426 /* CHV needs even encode values */
1427 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1428 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001429 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001430
1431 /*
1432 * For better performance, jump directly
1433 * to RPe if we're below it.
1434 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001435 if (new_delay < dev_priv->rps.efficient_freq)
1436 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001437 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001438 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1439 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001440 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001441 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001442 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001443 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1444 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001445 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1446 if (adj < 0)
1447 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301448 else {
1449 /* CHV needs even encode values */
1450 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1451 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001452 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001453 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001454 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001455 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001456
Ben Widawsky79249632012-09-07 19:43:42 -07001457 /* sysfs frequency interfaces may have snuck in while servicing the
1458 * interrupt
1459 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001460 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001461 dev_priv->rps.min_freq_softlimit,
1462 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301463
Ben Widawskyb39fb292014-03-19 18:31:11 -07001464 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001465
1466 if (IS_VALLEYVIEW(dev_priv->dev))
1467 valleyview_set_rps(dev_priv->dev, new_delay);
1468 else
1469 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001470
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001471 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001472}
1473
Ben Widawskye3689192012-05-25 16:56:22 -07001474
1475/**
1476 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1477 * occurred.
1478 * @work: workqueue struct
1479 *
1480 * Doesn't actually do anything except notify userspace. As a consequence of
1481 * this event, userspace should try to remap the bad rows since statistically
1482 * it is likely the same row is more likely to go bad again.
1483 */
1484static void ivybridge_parity_work(struct work_struct *work)
1485{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001486 struct drm_i915_private *dev_priv =
1487 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001488 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001489 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001490 uint32_t misccpctl;
1491 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001492 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001493
1494 /* We must turn off DOP level clock gating to access the L3 registers.
1495 * In order to prevent a get/put style interface, acquire struct mutex
1496 * any time we access those registers.
1497 */
1498 mutex_lock(&dev_priv->dev->struct_mutex);
1499
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001500 /* If we've screwed up tracking, just let the interrupt fire again */
1501 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1502 goto out;
1503
Ben Widawskye3689192012-05-25 16:56:22 -07001504 misccpctl = I915_READ(GEN7_MISCCPCTL);
1505 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1506 POSTING_READ(GEN7_MISCCPCTL);
1507
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001508 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1509 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001510
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001511 slice--;
1512 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1513 break;
1514
1515 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1516
1517 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1518
1519 error_status = I915_READ(reg);
1520 row = GEN7_PARITY_ERROR_ROW(error_status);
1521 bank = GEN7_PARITY_ERROR_BANK(error_status);
1522 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1523
1524 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1525 POSTING_READ(reg);
1526
1527 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1528 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1529 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1530 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1531 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1532 parity_event[5] = NULL;
1533
Dave Airlie5bdebb12013-10-11 14:07:25 +10001534 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001535 KOBJ_CHANGE, parity_event);
1536
1537 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1538 slice, row, bank, subbank);
1539
1540 kfree(parity_event[4]);
1541 kfree(parity_event[3]);
1542 kfree(parity_event[2]);
1543 kfree(parity_event[1]);
1544 }
Ben Widawskye3689192012-05-25 16:56:22 -07001545
1546 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1547
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001548out:
1549 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetter480c8032014-07-16 09:49:40 +02001551 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001552 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1553
1554 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001555}
1556
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001557static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001558{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001559 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001560
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001561 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001562 return;
1563
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001564 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001565 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001566 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001567
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001568 iir &= GT_PARITY_ERROR(dev);
1569 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1570 dev_priv->l3_parity.which_slice |= 1 << 1;
1571
1572 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1573 dev_priv->l3_parity.which_slice |= 1 << 0;
1574
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001575 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001576}
1577
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001578static void ilk_gt_irq_handler(struct drm_device *dev,
1579 struct drm_i915_private *dev_priv,
1580 u32 gt_iir)
1581{
1582 if (gt_iir &
1583 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1584 notify_ring(dev, &dev_priv->ring[RCS]);
1585 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1586 notify_ring(dev, &dev_priv->ring[VCS]);
1587}
1588
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001589static void snb_gt_irq_handler(struct drm_device *dev,
1590 struct drm_i915_private *dev_priv,
1591 u32 gt_iir)
1592{
1593
Ben Widawskycc609d52013-05-28 19:22:29 -07001594 if (gt_iir &
1595 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001596 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001597 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001598 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001599 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001600 notify_ring(dev, &dev_priv->ring[BCS]);
1601
Ben Widawskycc609d52013-05-28 19:22:29 -07001602 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1603 GT_BSD_CS_ERROR_INTERRUPT |
1604 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001605 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1606 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001607 }
Ben Widawskye3689192012-05-25 16:56:22 -07001608
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001609 if (gt_iir & GT_PARITY_ERROR(dev))
1610 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001611}
1612
Ben Widawsky09610212014-05-15 20:58:08 +03001613static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1614{
1615 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1616 return;
1617
1618 spin_lock(&dev_priv->irq_lock);
1619 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001620 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001621 spin_unlock(&dev_priv->irq_lock);
1622
1623 queue_work(dev_priv->wq, &dev_priv->rps.work);
1624}
1625
Ben Widawskyabd58f02013-11-02 21:07:09 -07001626static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1627 struct drm_i915_private *dev_priv,
1628 u32 master_ctl)
1629{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001630 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001631 u32 rcs, bcs, vcs;
1632 uint32_t tmp = 0;
1633 irqreturn_t ret = IRQ_NONE;
1634
1635 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1636 tmp = I915_READ(GEN8_GT_IIR(0));
1637 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001638 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001639 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001640
Ben Widawskyabd58f02013-11-02 21:07:09 -07001641 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001642 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001643 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001644 notify_ring(dev, ring);
1645 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1646 intel_execlists_handle_ctx_events(ring);
1647
1648 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1649 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001650 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001651 notify_ring(dev, ring);
1652 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1653 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001654 } else
1655 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1656 }
1657
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001658 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001659 tmp = I915_READ(GEN8_GT_IIR(1));
1660 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001661 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001662 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001663
Ben Widawskyabd58f02013-11-02 21:07:09 -07001664 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001665 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001666 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001667 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001668 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001669 intel_execlists_handle_ctx_events(ring);
1670
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001671 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001672 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001673 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001674 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001675 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001676 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001677 } else
1678 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1679 }
1680
Ben Widawsky09610212014-05-15 20:58:08 +03001681 if (master_ctl & GEN8_GT_PM_IRQ) {
1682 tmp = I915_READ(GEN8_GT_IIR(2));
1683 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001684 I915_WRITE(GEN8_GT_IIR(2),
1685 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001686 ret = IRQ_HANDLED;
1687 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001688 } else
1689 DRM_ERROR("The master control interrupt lied (PM)!\n");
1690 }
1691
Ben Widawskyabd58f02013-11-02 21:07:09 -07001692 if (master_ctl & GEN8_GT_VECS_IRQ) {
1693 tmp = I915_READ(GEN8_GT_IIR(3));
1694 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001695 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001696 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001697
Ben Widawskyabd58f02013-11-02 21:07:09 -07001698 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001699 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001700 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001701 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001702 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001703 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001704 } else
1705 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1706 }
1707
1708 return ret;
1709}
1710
Egbert Eichb543fb02013-04-16 13:36:54 +02001711#define HPD_STORM_DETECT_PERIOD 1000
1712#define HPD_STORM_THRESHOLD 5
1713
Dave Airlie13cf5502014-06-18 11:29:35 +10001714static int ilk_port_to_hotplug_shift(enum port port)
1715{
1716 switch (port) {
1717 case PORT_A:
1718 case PORT_E:
1719 default:
1720 return -1;
1721 case PORT_B:
1722 return 0;
1723 case PORT_C:
1724 return 8;
1725 case PORT_D:
1726 return 16;
1727 }
1728}
1729
1730static int g4x_port_to_hotplug_shift(enum port port)
1731{
1732 switch (port) {
1733 case PORT_A:
1734 case PORT_E:
1735 default:
1736 return -1;
1737 case PORT_B:
1738 return 17;
1739 case PORT_C:
1740 return 19;
1741 case PORT_D:
1742 return 21;
1743 }
1744}
1745
1746static inline enum port get_port_from_pin(enum hpd_pin pin)
1747{
1748 switch (pin) {
1749 case HPD_PORT_B:
1750 return PORT_B;
1751 case HPD_PORT_C:
1752 return PORT_C;
1753 case HPD_PORT_D:
1754 return PORT_D;
1755 default:
1756 return PORT_A; /* no hpd */
1757 }
1758}
1759
Daniel Vetter10a504d2013-06-27 17:52:12 +02001760static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001761 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001762 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001763 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001764{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001765 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001766 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001767 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001768 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001769 bool queue_dig = false, queue_hp = false;
1770 u32 dig_shift;
1771 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001772
Daniel Vetter91d131d2013-06-27 17:52:14 +02001773 if (!hotplug_trigger)
1774 return;
1775
Dave Airlie13cf5502014-06-18 11:29:35 +10001776 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1777 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001778
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001779 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001780 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001781 if (!(hpd[i] & hotplug_trigger))
1782 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001783
Dave Airlie13cf5502014-06-18 11:29:35 +10001784 port = get_port_from_pin(i);
1785 if (port && dev_priv->hpd_irq_port[port]) {
1786 bool long_hpd;
1787
1788 if (IS_G4X(dev)) {
1789 dig_shift = g4x_port_to_hotplug_shift(port);
1790 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1791 } else {
1792 dig_shift = ilk_port_to_hotplug_shift(port);
1793 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1794 }
1795
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001796 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1797 port_name(port),
1798 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001799 /* for long HPD pulses we want to have the digital queue happen,
1800 but we still want HPD storm detection to function. */
1801 if (long_hpd) {
1802 dev_priv->long_hpd_port_mask |= (1 << port);
1803 dig_port_mask |= hpd[i];
1804 } else {
1805 /* for short HPD just trigger the digital queue */
1806 dev_priv->short_hpd_port_mask |= (1 << port);
1807 hotplug_trigger &= ~hpd[i];
1808 }
1809 queue_dig = true;
1810 }
1811 }
1812
1813 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001814 if (hpd[i] & hotplug_trigger &&
1815 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1816 /*
1817 * On GMCH platforms the interrupt mask bits only
1818 * prevent irq generation, not the setting of the
1819 * hotplug bits itself. So only WARN about unexpected
1820 * interrupts on saner platforms.
1821 */
1822 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1823 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1824 hotplug_trigger, i, hpd[i]);
1825
1826 continue;
1827 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001828
Egbert Eichb543fb02013-04-16 13:36:54 +02001829 if (!(hpd[i] & hotplug_trigger) ||
1830 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1831 continue;
1832
Dave Airlie13cf5502014-06-18 11:29:35 +10001833 if (!(dig_port_mask & hpd[i])) {
1834 dev_priv->hpd_event_bits |= (1 << i);
1835 queue_hp = true;
1836 }
1837
Egbert Eichb543fb02013-04-16 13:36:54 +02001838 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1839 dev_priv->hpd_stats[i].hpd_last_jiffies
1840 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1841 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1842 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001843 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001844 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1845 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001846 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001847 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001848 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001849 } else {
1850 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001851 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1852 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001853 }
1854 }
1855
Daniel Vetter10a504d2013-06-27 17:52:12 +02001856 if (storm_detected)
1857 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001858 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001859
Daniel Vetter645416f2013-09-02 16:22:25 +02001860 /*
1861 * Our hotplug handler can grab modeset locks (by calling down into the
1862 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1863 * queue for otherwise the flush_work in the pageflip code will
1864 * deadlock.
1865 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001866 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001867 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001868 if (queue_hp)
1869 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001870}
1871
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001872static void gmbus_irq_handler(struct drm_device *dev)
1873{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001874 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001875
Daniel Vetter28c70f12012-12-01 13:53:45 +01001876 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001877}
1878
Daniel Vetterce99c252012-12-01 13:53:47 +01001879static void dp_aux_irq_handler(struct drm_device *dev)
1880{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001882
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001883 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001884}
1885
Shuang He8bf1e9f2013-10-15 18:55:27 +01001886#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001887static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1888 uint32_t crc0, uint32_t crc1,
1889 uint32_t crc2, uint32_t crc3,
1890 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001891{
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1894 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001895 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001896
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001897 spin_lock(&pipe_crc->lock);
1898
Damien Lespiau0c912c72013-10-15 18:55:37 +01001899 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001900 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001901 DRM_ERROR("spurious interrupt\n");
1902 return;
1903 }
1904
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001905 head = pipe_crc->head;
1906 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001907
1908 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001909 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001910 DRM_ERROR("CRC buffer overflowing\n");
1911 return;
1912 }
1913
1914 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001915
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001916 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001917 entry->crc[0] = crc0;
1918 entry->crc[1] = crc1;
1919 entry->crc[2] = crc2;
1920 entry->crc[3] = crc3;
1921 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001922
1923 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001924 pipe_crc->head = head;
1925
1926 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001927
1928 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001929}
Daniel Vetter277de952013-10-18 16:37:07 +02001930#else
1931static inline void
1932display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1933 uint32_t crc0, uint32_t crc1,
1934 uint32_t crc2, uint32_t crc3,
1935 uint32_t crc4) {}
1936#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001937
Daniel Vetter277de952013-10-18 16:37:07 +02001938
1939static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942
Daniel Vetter277de952013-10-18 16:37:07 +02001943 display_pipe_crc_irq_handler(dev, pipe,
1944 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1945 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001946}
1947
Daniel Vetter277de952013-10-18 16:37:07 +02001948static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001949{
1950 struct drm_i915_private *dev_priv = dev->dev_private;
1951
Daniel Vetter277de952013-10-18 16:37:07 +02001952 display_pipe_crc_irq_handler(dev, pipe,
1953 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1954 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1955 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1956 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1957 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001958}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001959
Daniel Vetter277de952013-10-18 16:37:07 +02001960static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001961{
1962 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001963 uint32_t res1, res2;
1964
1965 if (INTEL_INFO(dev)->gen >= 3)
1966 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1967 else
1968 res1 = 0;
1969
1970 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1971 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1972 else
1973 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001974
Daniel Vetter277de952013-10-18 16:37:07 +02001975 display_pipe_crc_irq_handler(dev, pipe,
1976 I915_READ(PIPE_CRC_RES_RED(pipe)),
1977 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1978 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1979 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001980}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001981
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001982/* The RPS events need forcewake, so we add them to a work queue and mask their
1983 * IMR bits until the work is done. Other interrupts can be processed without
1984 * the work queue. */
1985static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001986{
Deepak Sa6706b42014-03-15 20:23:22 +05301987 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001988 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301989 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001990 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001991 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001992
1993 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001994 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001995
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001996 if (HAS_VEBOX(dev_priv->dev)) {
1997 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1998 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001999
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002000 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002001 i915_handle_error(dev_priv->dev, false,
2002 "VEBOX CS error interrupt 0x%08x",
2003 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002004 }
Ben Widawsky12638c52013-05-28 19:22:31 -07002005 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002006}
2007
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002008static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
2009{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002010 if (!drm_handle_vblank(dev, pipe))
2011 return false;
2012
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002013 return true;
2014}
2015
Imre Deakc1874ed2014-02-04 21:35:46 +02002016static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
2017{
2018 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02002019 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02002020 int pipe;
2021
Imre Deak58ead0d2014-02-04 21:35:47 +02002022 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01002023 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02002024 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002025 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02002026
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002027 /*
2028 * PIPESTAT bits get signalled even when the interrupt is
2029 * disabled with the mask bits, and some of the status bits do
2030 * not generate interrupts at all (like the underrun bit). Hence
2031 * we need to be careful that we only handle what we want to
2032 * handle.
2033 */
2034 mask = 0;
2035 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2036 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2037
2038 switch (pipe) {
2039 case PIPE_A:
2040 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2041 break;
2042 case PIPE_B:
2043 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2044 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03002045 case PIPE_C:
2046 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2047 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002048 }
2049 if (iir & iir_bit)
2050 mask |= dev_priv->pipestat_irq_mask[pipe];
2051
2052 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02002053 continue;
2054
2055 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002056 mask |= PIPESTAT_INT_ENABLE_MASK;
2057 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02002058
2059 /*
2060 * Clear the PIPE*STAT regs before the IIR
2061 */
Imre Deak91d181d2014-02-10 18:42:49 +02002062 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2063 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02002064 I915_WRITE(reg, pipe_stats[pipe]);
2065 }
Imre Deak58ead0d2014-02-04 21:35:47 +02002066 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002067
Damien Lespiau055e3932014-08-18 13:49:10 +01002068 for_each_pipe(dev_priv, pipe) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002069 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002070 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02002071
Imre Deak579a9b02014-02-04 21:35:48 +02002072 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002073 intel_prepare_page_flip(dev, pipe);
2074 intel_finish_page_flip(dev, pipe);
2075 }
2076
2077 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2078 i9xx_pipe_crc_irq_handler(dev, pipe);
2079
2080 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2081 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2082 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2083 }
2084
2085 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2086 gmbus_irq_handler(dev);
2087}
2088
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002089static void i9xx_hpd_irq_handler(struct drm_device *dev)
2090{
2091 struct drm_i915_private *dev_priv = dev->dev_private;
2092 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2093
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002094 if (hotplug_status) {
2095 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2096 /*
2097 * Make sure hotplug status is cleared before we clear IIR, or else we
2098 * may miss hotplug events.
2099 */
2100 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002101
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002102 if (IS_G4X(dev)) {
2103 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002104
Dave Airlie13cf5502014-06-18 11:29:35 +10002105 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002106 } else {
2107 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2108
Dave Airlie13cf5502014-06-18 11:29:35 +10002109 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002110 }
2111
2112 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2113 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2114 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002115 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002116}
2117
Daniel Vetterff1f5252012-10-02 15:10:55 +02002118static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002119{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002120 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002121 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002122 u32 iir, gt_iir, pm_iir;
2123 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002124
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002125 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002126 /* Find, clear, then process each source of interrupt */
2127
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002128 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002129 if (gt_iir)
2130 I915_WRITE(GTIIR, gt_iir);
2131
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002132 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002133 if (pm_iir)
2134 I915_WRITE(GEN6_PMIIR, pm_iir);
2135
2136 iir = I915_READ(VLV_IIR);
2137 if (iir) {
2138 /* Consume port before clearing IIR or we'll miss events */
2139 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2140 i9xx_hpd_irq_handler(dev);
2141 I915_WRITE(VLV_IIR, iir);
2142 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002143
2144 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2145 goto out;
2146
2147 ret = IRQ_HANDLED;
2148
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002149 if (gt_iir)
2150 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002151 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002152 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002153 /* Call regardless, as some status bits might not be
2154 * signalled in iir */
2155 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002156 }
2157
2158out:
2159 return ret;
2160}
2161
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002162static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2163{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002164 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 u32 master_ctl, iir;
2167 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002168
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002169 for (;;) {
2170 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2171 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002172
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002173 if (master_ctl == 0 && iir == 0)
2174 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002175
Oscar Mateo27b6c122014-06-16 16:11:00 +01002176 ret = IRQ_HANDLED;
2177
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002178 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002179
Oscar Mateo27b6c122014-06-16 16:11:00 +01002180 /* Find, clear, then process each source of interrupt */
2181
2182 if (iir) {
2183 /* Consume port before clearing IIR or we'll miss events */
2184 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2185 i9xx_hpd_irq_handler(dev);
2186 I915_WRITE(VLV_IIR, iir);
2187 }
2188
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002189 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002190
Oscar Mateo27b6c122014-06-16 16:11:00 +01002191 /* Call regardless, as some status bits might not be
2192 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002193 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002194
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002195 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2196 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002197 }
2198
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002199 return ret;
2200}
2201
Adam Jackson23e81d62012-06-06 15:45:44 -04002202static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002203{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002204 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002205 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002206 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002207 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002208
Dave Airlie13cf5502014-06-18 11:29:35 +10002209 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2210 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2211
2212 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002213
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002214 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2215 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2216 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002217 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002218 port_name(port));
2219 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002220
Daniel Vetterce99c252012-12-01 13:53:47 +01002221 if (pch_iir & SDE_AUX_MASK)
2222 dp_aux_irq_handler(dev);
2223
Jesse Barnes776ad802011-01-04 15:09:39 -08002224 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002225 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002226
2227 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2228 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2229
2230 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2231 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2232
2233 if (pch_iir & SDE_POISON)
2234 DRM_ERROR("PCH poison interrupt\n");
2235
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002236 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002237 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002238 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2239 pipe_name(pipe),
2240 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002241
2242 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2243 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2244
2245 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2246 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2247
Jesse Barnes776ad802011-01-04 15:09:39 -08002248 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002249 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2250 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002251 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002252
2253 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2254 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2255 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002256 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002257}
2258
2259static void ivb_err_int_handler(struct drm_device *dev)
2260{
2261 struct drm_i915_private *dev_priv = dev->dev_private;
2262 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002263 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002264
Paulo Zanonide032bf2013-04-12 17:57:58 -03002265 if (err_int & ERR_INT_POISON)
2266 DRM_ERROR("Poison interrupt\n");
2267
Damien Lespiau055e3932014-08-18 13:49:10 +01002268 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a69b892013-10-16 22:55:52 +02002269 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2270 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2271 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002272 DRM_ERROR("Pipe %c FIFO underrun\n",
2273 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002274 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002275
Daniel Vetter5a69b892013-10-16 22:55:52 +02002276 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2277 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002278 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002279 else
Daniel Vetter277de952013-10-18 16:37:07 +02002280 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002281 }
2282 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002283
Paulo Zanoni86642812013-04-12 17:57:57 -03002284 I915_WRITE(GEN7_ERR_INT, err_int);
2285}
2286
2287static void cpt_serr_int_handler(struct drm_device *dev)
2288{
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 u32 serr_int = I915_READ(SERR_INT);
2291
Paulo Zanonide032bf2013-04-12 17:57:58 -03002292 if (serr_int & SERR_INT_POISON)
2293 DRM_ERROR("PCH poison interrupt\n");
2294
Paulo Zanoni86642812013-04-12 17:57:57 -03002295 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2296 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2297 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002298 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002299
2300 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2301 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2302 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002303 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002304
2305 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2306 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2307 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002308 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002309
2310 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002311}
2312
Adam Jackson23e81d62012-06-06 15:45:44 -04002313static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2314{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002315 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002316 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002317 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002318 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002319
Dave Airlie13cf5502014-06-18 11:29:35 +10002320 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2321 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2322
2323 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002324
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002325 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2326 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2327 SDE_AUDIO_POWER_SHIFT_CPT);
2328 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2329 port_name(port));
2330 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002331
2332 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002333 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002334
2335 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002336 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002337
2338 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2339 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2340
2341 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2342 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2343
2344 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002345 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002346 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2347 pipe_name(pipe),
2348 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002349
2350 if (pch_iir & SDE_ERROR_CPT)
2351 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002352}
2353
Paulo Zanonic008bc62013-07-12 16:35:10 -03002354static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2355{
2356 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002357 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002358
2359 if (de_iir & DE_AUX_CHANNEL_A)
2360 dp_aux_irq_handler(dev);
2361
2362 if (de_iir & DE_GSE)
2363 intel_opregion_asle_intr(dev);
2364
Paulo Zanonic008bc62013-07-12 16:35:10 -03002365 if (de_iir & DE_POISON)
2366 DRM_ERROR("Poison interrupt\n");
2367
Damien Lespiau055e3932014-08-18 13:49:10 +01002368 for_each_pipe(dev_priv, pipe) {
Daniel Vetter40da17c2013-10-21 18:04:36 +02002369 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002370 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002371
Daniel Vetter40da17c2013-10-21 18:04:36 +02002372 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2373 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002374 DRM_ERROR("Pipe %c FIFO underrun\n",
2375 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002376
Daniel Vetter40da17c2013-10-21 18:04:36 +02002377 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2378 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002379
Daniel Vetter40da17c2013-10-21 18:04:36 +02002380 /* plane/pipes map 1:1 on ilk+ */
2381 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2382 intel_prepare_page_flip(dev, pipe);
2383 intel_finish_page_flip_plane(dev, pipe);
2384 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002385 }
2386
2387 /* check event from PCH */
2388 if (de_iir & DE_PCH_EVENT) {
2389 u32 pch_iir = I915_READ(SDEIIR);
2390
2391 if (HAS_PCH_CPT(dev))
2392 cpt_irq_handler(dev, pch_iir);
2393 else
2394 ibx_irq_handler(dev, pch_iir);
2395
2396 /* should clear PCH hotplug event before clear CPU irq */
2397 I915_WRITE(SDEIIR, pch_iir);
2398 }
2399
2400 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2401 ironlake_rps_change_irq_handler(dev);
2402}
2403
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002404static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2405{
2406 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002407 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002408
2409 if (de_iir & DE_ERR_INT_IVB)
2410 ivb_err_int_handler(dev);
2411
2412 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2413 dp_aux_irq_handler(dev);
2414
2415 if (de_iir & DE_GSE_IVB)
2416 intel_opregion_asle_intr(dev);
2417
Damien Lespiau055e3932014-08-18 13:49:10 +01002418 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00002419 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002420 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002421
2422 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002423 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2424 intel_prepare_page_flip(dev, pipe);
2425 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002426 }
2427 }
2428
2429 /* check event from PCH */
2430 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2431 u32 pch_iir = I915_READ(SDEIIR);
2432
2433 cpt_irq_handler(dev, pch_iir);
2434
2435 /* clear PCH hotplug event before clear CPU irq */
2436 I915_WRITE(SDEIIR, pch_iir);
2437 }
2438}
2439
Oscar Mateo72c90f62014-06-16 16:10:57 +01002440/*
2441 * To handle irqs with the minimum potential races with fresh interrupts, we:
2442 * 1 - Disable Master Interrupt Control.
2443 * 2 - Find the source(s) of the interrupt.
2444 * 3 - Clear the Interrupt Identity bits (IIR).
2445 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2446 * 5 - Re-enable Master Interrupt Control.
2447 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002448static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002449{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002450 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002451 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002452 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002453 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002454
Paulo Zanoni86642812013-04-12 17:57:57 -03002455 /* We get interrupts on unclaimed registers, so check for this before we
2456 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002457 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002458
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002459 /* disable master interrupt before clearing iir */
2460 de_ier = I915_READ(DEIER);
2461 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002462 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002463
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002464 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2465 * interrupts will will be stored on its back queue, and then we'll be
2466 * able to process them after we restore SDEIER (as soon as we restore
2467 * it, we'll get an interrupt if SDEIIR still has something to process
2468 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002469 if (!HAS_PCH_NOP(dev)) {
2470 sde_ier = I915_READ(SDEIER);
2471 I915_WRITE(SDEIER, 0);
2472 POSTING_READ(SDEIER);
2473 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002474
Oscar Mateo72c90f62014-06-16 16:10:57 +01002475 /* Find, clear, then process each source of interrupt */
2476
Chris Wilson0e434062012-05-09 21:45:44 +01002477 gt_iir = I915_READ(GTIIR);
2478 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002479 I915_WRITE(GTIIR, gt_iir);
2480 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002481 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002482 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002483 else
2484 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002485 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002486
2487 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002488 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002489 I915_WRITE(DEIIR, de_iir);
2490 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002491 if (INTEL_INFO(dev)->gen >= 7)
2492 ivb_display_irq_handler(dev, de_iir);
2493 else
2494 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002495 }
2496
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002497 if (INTEL_INFO(dev)->gen >= 6) {
2498 u32 pm_iir = I915_READ(GEN6_PMIIR);
2499 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002500 I915_WRITE(GEN6_PMIIR, pm_iir);
2501 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002502 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002503 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002504 }
2505
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002506 I915_WRITE(DEIER, de_ier);
2507 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002508 if (!HAS_PCH_NOP(dev)) {
2509 I915_WRITE(SDEIER, sde_ier);
2510 POSTING_READ(SDEIER);
2511 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002512
2513 return ret;
2514}
2515
Ben Widawskyabd58f02013-11-02 21:07:09 -07002516static irqreturn_t gen8_irq_handler(int irq, void *arg)
2517{
2518 struct drm_device *dev = arg;
2519 struct drm_i915_private *dev_priv = dev->dev_private;
2520 u32 master_ctl;
2521 irqreturn_t ret = IRQ_NONE;
2522 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002523 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002524
Ben Widawskyabd58f02013-11-02 21:07:09 -07002525 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2526 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2527 if (!master_ctl)
2528 return IRQ_NONE;
2529
2530 I915_WRITE(GEN8_MASTER_IRQ, 0);
2531 POSTING_READ(GEN8_MASTER_IRQ);
2532
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002533 /* Find, clear, then process each source of interrupt */
2534
Ben Widawskyabd58f02013-11-02 21:07:09 -07002535 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2536
2537 if (master_ctl & GEN8_DE_MISC_IRQ) {
2538 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002539 if (tmp) {
2540 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2541 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002542 if (tmp & GEN8_DE_MISC_GSE)
2543 intel_opregion_asle_intr(dev);
2544 else
2545 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002546 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002547 else
2548 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549 }
2550
Daniel Vetter6d766f02013-11-07 14:49:55 +01002551 if (master_ctl & GEN8_DE_PORT_IRQ) {
2552 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002553 if (tmp) {
2554 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2555 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002556 if (tmp & GEN8_AUX_CHANNEL_A)
2557 dp_aux_irq_handler(dev);
2558 else
2559 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002560 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002561 else
2562 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002563 }
2564
Damien Lespiau055e3932014-08-18 13:49:10 +01002565 for_each_pipe(dev_priv, pipe) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002566 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002567
Daniel Vetterc42664c2013-11-07 11:05:40 +01002568 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2569 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002570
Daniel Vetterc42664c2013-11-07 11:05:40 +01002571 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002572 if (pipe_iir) {
2573 ret = IRQ_HANDLED;
2574 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002575 if (pipe_iir & GEN8_PIPE_VBLANK)
2576 intel_pipe_handle_vblank(dev, pipe);
2577
2578 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2579 intel_prepare_page_flip(dev, pipe);
2580 intel_finish_page_flip_plane(dev, pipe);
2581 }
2582
2583 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2584 hsw_pipe_crc_irq_handler(dev, pipe);
2585
2586 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2587 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2588 false))
2589 DRM_ERROR("Pipe %c FIFO underrun\n",
2590 pipe_name(pipe));
2591 }
2592
2593 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2594 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2595 pipe_name(pipe),
2596 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2597 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002598 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002599 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2600 }
2601
Daniel Vetter92d03a82013-11-07 11:05:43 +01002602 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2603 /*
2604 * FIXME(BDW): Assume for now that the new interrupt handling
2605 * scheme also closed the SDE interrupt handling race we've seen
2606 * on older pch-split platforms. But this needs testing.
2607 */
2608 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002609 if (pch_iir) {
2610 I915_WRITE(SDEIIR, pch_iir);
2611 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002612 cpt_irq_handler(dev, pch_iir);
2613 } else
2614 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2615
Daniel Vetter92d03a82013-11-07 11:05:43 +01002616 }
2617
Ben Widawskyabd58f02013-11-02 21:07:09 -07002618 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2619 POSTING_READ(GEN8_MASTER_IRQ);
2620
2621 return ret;
2622}
2623
Daniel Vetter17e1df02013-09-08 21:57:13 +02002624static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2625 bool reset_completed)
2626{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002627 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002628 int i;
2629
2630 /*
2631 * Notify all waiters for GPU completion events that reset state has
2632 * been changed, and that they need to restart their wait after
2633 * checking for potential errors (and bail out to drop locks if there is
2634 * a gpu reset pending so that i915_error_work_func can acquire them).
2635 */
2636
2637 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2638 for_each_ring(ring, dev_priv, i)
2639 wake_up_all(&ring->irq_queue);
2640
2641 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2642 wake_up_all(&dev_priv->pending_flip_queue);
2643
2644 /*
2645 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2646 * reset state is cleared.
2647 */
2648 if (reset_completed)
2649 wake_up_all(&dev_priv->gpu_error.reset_queue);
2650}
2651
Jesse Barnes8a905232009-07-11 16:48:03 -04002652/**
2653 * i915_error_work_func - do process context error handling work
2654 * @work: work struct
2655 *
2656 * Fire an error uevent so userspace can see that a hang or error
2657 * was detected.
2658 */
2659static void i915_error_work_func(struct work_struct *work)
2660{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002661 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2662 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002663 struct drm_i915_private *dev_priv =
2664 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002665 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002666 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2667 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2668 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002669 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002670
Dave Airlie5bdebb12013-10-11 14:07:25 +10002671 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002672
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002673 /*
2674 * Note that there's only one work item which does gpu resets, so we
2675 * need not worry about concurrent gpu resets potentially incrementing
2676 * error->reset_counter twice. We only need to take care of another
2677 * racing irq/hangcheck declaring the gpu dead for a second time. A
2678 * quick check for that is good enough: schedule_work ensures the
2679 * correct ordering between hang detection and this work item, and since
2680 * the reset in-progress bit is only ever set by code outside of this
2681 * work we don't need to worry about any other races.
2682 */
2683 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002684 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002685 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002686 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002687
Daniel Vetter17e1df02013-09-08 21:57:13 +02002688 /*
Imre Deakf454c692014-04-23 01:09:04 +03002689 * In most cases it's guaranteed that we get here with an RPM
2690 * reference held, for example because there is a pending GPU
2691 * request that won't finish until the reset is done. This
2692 * isn't the case at least when we get here by doing a
2693 * simulated reset via debugs, so get an RPM reference.
2694 */
2695 intel_runtime_pm_get(dev_priv);
2696 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002697 * All state reset _must_ be completed before we update the
2698 * reset counter, for otherwise waiters might miss the reset
2699 * pending state and not properly drop locks, resulting in
2700 * deadlocks with the reset work.
2701 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002702 ret = i915_reset(dev);
2703
Daniel Vetter17e1df02013-09-08 21:57:13 +02002704 intel_display_handle_reset(dev);
2705
Imre Deakf454c692014-04-23 01:09:04 +03002706 intel_runtime_pm_put(dev_priv);
2707
Daniel Vetterf69061b2012-12-06 09:01:42 +01002708 if (ret == 0) {
2709 /*
2710 * After all the gem state is reset, increment the reset
2711 * counter and wake up everyone waiting for the reset to
2712 * complete.
2713 *
2714 * Since unlock operations are a one-sided barrier only,
2715 * we need to insert a barrier here to order any seqno
2716 * updates before
2717 * the counter increment.
2718 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002719 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002720 atomic_inc(&dev_priv->gpu_error.reset_counter);
2721
Dave Airlie5bdebb12013-10-11 14:07:25 +10002722 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002723 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002724 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002725 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002726 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002727
Daniel Vetter17e1df02013-09-08 21:57:13 +02002728 /*
2729 * Note: The wake_up also serves as a memory barrier so that
2730 * waiters see the update value of the reset counter atomic_t.
2731 */
2732 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002733 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002734}
2735
Chris Wilson35aed2e2010-05-27 13:18:12 +01002736static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002737{
2738 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002739 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002740 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002741 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002742
Chris Wilson35aed2e2010-05-27 13:18:12 +01002743 if (!eir)
2744 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002745
Joe Perchesa70491c2012-03-18 13:00:11 -07002746 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002747
Ben Widawskybd9854f2012-08-23 15:18:09 -07002748 i915_get_extra_instdone(dev, instdone);
2749
Jesse Barnes8a905232009-07-11 16:48:03 -04002750 if (IS_G4X(dev)) {
2751 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2752 u32 ipeir = I915_READ(IPEIR_I965);
2753
Joe Perchesa70491c2012-03-18 13:00:11 -07002754 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2755 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002756 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2757 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002758 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002759 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002760 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002761 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002762 }
2763 if (eir & GM45_ERROR_PAGE_TABLE) {
2764 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002765 pr_err("page table error\n");
2766 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002767 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002768 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002769 }
2770 }
2771
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002772 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002773 if (eir & I915_ERROR_PAGE_TABLE) {
2774 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002775 pr_err("page table error\n");
2776 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002777 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002778 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002779 }
2780 }
2781
2782 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002783 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002784 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002785 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002786 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002787 /* pipestat has already been acked */
2788 }
2789 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002790 pr_err("instruction error\n");
2791 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002792 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2793 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002794 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002795 u32 ipeir = I915_READ(IPEIR);
2796
Joe Perchesa70491c2012-03-18 13:00:11 -07002797 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2798 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002799 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002800 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002801 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002802 } else {
2803 u32 ipeir = I915_READ(IPEIR_I965);
2804
Joe Perchesa70491c2012-03-18 13:00:11 -07002805 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2806 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002807 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002808 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002809 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002810 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002811 }
2812 }
2813
2814 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002815 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002816 eir = I915_READ(EIR);
2817 if (eir) {
2818 /*
2819 * some errors might have become stuck,
2820 * mask them.
2821 */
2822 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2823 I915_WRITE(EMR, I915_READ(EMR) | eir);
2824 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2825 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002826}
2827
2828/**
2829 * i915_handle_error - handle an error interrupt
2830 * @dev: drm device
2831 *
2832 * Do some basic checking of regsiter state at error interrupt time and
2833 * dump it to the syslog. Also call i915_capture_error_state() to make
2834 * sure we get a record and make it available in debugfs. Fire a uevent
2835 * so userspace knows something bad happened (should trigger collection
2836 * of a ring dump etc.).
2837 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002838void i915_handle_error(struct drm_device *dev, bool wedged,
2839 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002840{
2841 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002842 va_list args;
2843 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002844
Mika Kuoppala58174462014-02-25 17:11:26 +02002845 va_start(args, fmt);
2846 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2847 va_end(args);
2848
2849 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002850 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002851
Ben Gamariba1234d2009-09-14 17:48:47 -04002852 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002853 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2854 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002855
Ben Gamari11ed50e2009-09-14 17:48:45 -04002856 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002857 * Wakeup waiting processes so that the reset work function
2858 * i915_error_work_func doesn't deadlock trying to grab various
2859 * locks. By bumping the reset counter first, the woken
2860 * processes will see a reset in progress and back off,
2861 * releasing their locks and then wait for the reset completion.
2862 * We must do this for _all_ gpu waiters that might hold locks
2863 * that the reset work needs to acquire.
2864 *
2865 * Note: The wake_up serves as the required memory barrier to
2866 * ensure that the waiters see the updated value of the reset
2867 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002868 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002869 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002870 }
2871
Daniel Vetter122f46b2013-09-04 17:36:14 +02002872 /*
2873 * Our reset work can grab modeset locks (since it needs to reset the
2874 * state of outstanding pagelips). Hence it must not be run on our own
2875 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2876 * code will deadlock.
2877 */
2878 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002879}
2880
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002881static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002882{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002883 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002884 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002886 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002887 struct intel_unpin_work *work;
2888 unsigned long flags;
2889 bool stall_detected;
2890
2891 /* Ignore early vblank irqs */
2892 if (intel_crtc == NULL)
2893 return;
2894
2895 spin_lock_irqsave(&dev->event_lock, flags);
2896 work = intel_crtc->unpin_work;
2897
Chris Wilsone7d841c2012-12-03 11:36:30 +00002898 if (work == NULL ||
2899 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2900 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002901 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2902 spin_unlock_irqrestore(&dev->event_lock, flags);
2903 return;
2904 }
2905
2906 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002907 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002908 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002909 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002910 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002911 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002912 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002913 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002914 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002915 crtc->y * crtc->primary->fb->pitches[0] +
2916 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002917 }
2918
2919 spin_unlock_irqrestore(&dev->event_lock, flags);
2920
2921 if (stall_detected) {
2922 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2923 intel_prepare_page_flip(dev, intel_crtc->plane);
2924 }
2925}
2926
Keith Packard42f52ef2008-10-18 19:39:29 -07002927/* Called from drm generic code, passed 'crtc' which
2928 * we use as a pipe index
2929 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002930static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002931{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002932 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002933 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002934
Chris Wilson5eddb702010-09-11 13:48:45 +01002935 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002936 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002937
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002938 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002939 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002940 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002941 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002942 else
Keith Packard7c463582008-11-04 02:03:27 -08002943 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002944 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002945 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002946
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002947 return 0;
2948}
2949
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002950static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002951{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002952 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002953 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002954 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002955 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002956
2957 if (!i915_pipe_enabled(dev, pipe))
2958 return -EINVAL;
2959
2960 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002961 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002962 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2963
2964 return 0;
2965}
2966
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002967static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2968{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002969 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002970 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002971
2972 if (!i915_pipe_enabled(dev, pipe))
2973 return -EINVAL;
2974
2975 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002976 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002977 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002978 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2979
2980 return 0;
2981}
2982
Ben Widawskyabd58f02013-11-02 21:07:09 -07002983static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2984{
2985 struct drm_i915_private *dev_priv = dev->dev_private;
2986 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002987
2988 if (!i915_pipe_enabled(dev, pipe))
2989 return -EINVAL;
2990
2991 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002992 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2993 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2994 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002995 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2996 return 0;
2997}
2998
Keith Packard42f52ef2008-10-18 19:39:29 -07002999/* Called from drm generic code, passed 'crtc' which
3000 * we use as a pipe index
3001 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003002static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003003{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003004 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07003005 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003006
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003007 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003008 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003009 PIPE_VBLANK_INTERRUPT_STATUS |
3010 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003011 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3012}
3013
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003014static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07003015{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003016 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07003017 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03003018 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02003019 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003020
3021 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03003022 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003023 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3024}
3025
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003026static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3027{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003028 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003029 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003030
3031 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003032 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003033 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003034 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3035}
3036
Ben Widawskyabd58f02013-11-02 21:07:09 -07003037static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3038{
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003041
3042 if (!i915_pipe_enabled(dev, pipe))
3043 return;
3044
3045 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003046 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3047 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3048 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003049 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3050}
3051
Chris Wilson893eead2010-10-27 14:44:35 +01003052static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003053ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08003054{
Chris Wilson893eead2010-10-27 14:44:35 +01003055 return list_entry(ring->request_list.prev,
3056 struct drm_i915_gem_request, list)->seqno;
3057}
3058
Chris Wilson9107e9d2013-06-10 11:20:20 +01003059static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003060ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01003061{
Chris Wilson9107e9d2013-06-10 11:20:20 +01003062 return (list_empty(&ring->request_list) ||
3063 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04003064}
3065
Daniel Vettera028c4b2014-03-15 00:08:56 +01003066static bool
3067ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3068{
3069 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003070 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01003071 } else {
3072 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3073 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3074 MI_SEMAPHORE_REGISTER);
3075 }
3076}
3077
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003078static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003079semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01003080{
3081 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003082 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01003083 int i;
3084
3085 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003086 for_each_ring(signaller, dev_priv, i) {
3087 if (ring == signaller)
3088 continue;
3089
3090 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3091 return signaller;
3092 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01003093 } else {
3094 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3095
3096 for_each_ring(signaller, dev_priv, i) {
3097 if(ring == signaller)
3098 continue;
3099
Ben Widawskyebc348b2014-04-29 14:52:28 -07003100 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01003101 return signaller;
3102 }
3103 }
3104
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003105 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3106 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01003107
3108 return NULL;
3109}
3110
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003111static struct intel_engine_cs *
3112semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02003113{
3114 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003115 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003116 u64 offset = 0;
3117 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003118
3119 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01003120 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01003121 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003122
Daniel Vetter88fe4292014-03-15 00:08:55 +01003123 /*
3124 * HEAD is likely pointing to the dword after the actual command,
3125 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003126 * or 4 dwords depending on the semaphore wait command size.
3127 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01003128 * point at at batch, and semaphores are always emitted into the
3129 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02003130 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01003131 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003132 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003133
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003134 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01003135 /*
3136 * Be paranoid and presume the hw has gone off into the wild -
3137 * our ring is smaller than what the hardware (and hence
3138 * HEAD_ADDR) allows. Also handles wrap-around.
3139 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003140 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003141
3142 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003143 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003144 if (cmd == ipehr)
3145 break;
3146
Daniel Vetter88fe4292014-03-15 00:08:55 +01003147 head -= 4;
3148 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003149
Daniel Vetter88fe4292014-03-15 00:08:55 +01003150 if (!i)
3151 return NULL;
3152
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003153 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003154 if (INTEL_INFO(ring->dev)->gen >= 8) {
3155 offset = ioread32(ring->buffer->virtual_start + head + 12);
3156 offset <<= 32;
3157 offset = ioread32(ring->buffer->virtual_start + head + 8);
3158 }
3159 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003160}
3161
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003162static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003163{
3164 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003165 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01003166 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01003167
Chris Wilson4be17382014-06-06 10:22:29 +01003168 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003169
3170 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003171 if (signaller == NULL)
3172 return -1;
3173
3174 /* Prevent pathological recursion due to driver bugs */
3175 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003176 return -1;
3177
Chris Wilson4be17382014-06-06 10:22:29 +01003178 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3179 return 1;
3180
Chris Wilsona0d036b2014-07-19 12:40:42 +01003181 /* cursory check for an unkickable deadlock */
3182 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3183 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003184 return -1;
3185
3186 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003187}
3188
3189static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3190{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003191 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003192 int i;
3193
3194 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003195 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003196}
3197
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003198static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003199ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003200{
3201 struct drm_device *dev = ring->dev;
3202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003203 u32 tmp;
3204
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003205 if (acthd != ring->hangcheck.acthd) {
3206 if (acthd > ring->hangcheck.max_acthd) {
3207 ring->hangcheck.max_acthd = acthd;
3208 return HANGCHECK_ACTIVE;
3209 }
3210
3211 return HANGCHECK_ACTIVE_LOOP;
3212 }
Chris Wilson6274f212013-06-10 11:20:21 +01003213
Chris Wilson9107e9d2013-06-10 11:20:20 +01003214 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003215 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003216
3217 /* Is the chip hanging on a WAIT_FOR_EVENT?
3218 * If so we can simply poke the RB_WAIT bit
3219 * and break the hang. This should work on
3220 * all but the second generation chipsets.
3221 */
3222 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003223 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003224 i915_handle_error(dev, false,
3225 "Kicking stuck wait on %s",
3226 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003227 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003228 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003229 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003230
Chris Wilson6274f212013-06-10 11:20:21 +01003231 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3232 switch (semaphore_passed(ring)) {
3233 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003234 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003235 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003236 i915_handle_error(dev, false,
3237 "Kicking stuck semaphore on %s",
3238 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003239 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003240 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003241 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003242 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003243 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003244 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003245
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003246 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003247}
3248
Ben Gamarif65d9422009-09-14 17:48:44 -04003249/**
3250 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003251 * batchbuffers in a long time. We keep track per ring seqno progress and
3252 * if there are no progress, hangcheck score for that ring is increased.
3253 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3254 * we kick the ring. If we see no progress on three subsequent calls
3255 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003256 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003257static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003258{
3259 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003260 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003261 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003262 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003263 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003264 bool stuck[I915_NUM_RINGS] = { 0 };
3265#define BUSY 1
3266#define KICK 5
3267#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003268
Jani Nikulad330a952014-01-21 11:24:25 +02003269 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003270 return;
3271
Chris Wilsonb4519512012-05-11 14:29:30 +01003272 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003273 u64 acthd;
3274 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003275 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003276
Chris Wilson6274f212013-06-10 11:20:21 +01003277 semaphore_clear_deadlocks(dev_priv);
3278
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003279 seqno = ring->get_seqno(ring, false);
3280 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003281
Chris Wilson9107e9d2013-06-10 11:20:20 +01003282 if (ring->hangcheck.seqno == seqno) {
3283 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003284 ring->hangcheck.action = HANGCHECK_IDLE;
3285
Chris Wilson9107e9d2013-06-10 11:20:20 +01003286 if (waitqueue_active(&ring->irq_queue)) {
3287 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003288 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003289 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3290 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3291 ring->name);
3292 else
3293 DRM_INFO("Fake missed irq on %s\n",
3294 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003295 wake_up_all(&ring->irq_queue);
3296 }
3297 /* Safeguard against driver failure */
3298 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003299 } else
3300 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003301 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003302 /* We always increment the hangcheck score
3303 * if the ring is busy and still processing
3304 * the same request, so that no single request
3305 * can run indefinitely (such as a chain of
3306 * batches). The only time we do not increment
3307 * the hangcheck score on this ring, if this
3308 * ring is in a legitimate wait for another
3309 * ring. In that case the waiting ring is a
3310 * victim and we want to be sure we catch the
3311 * right culprit. Then every time we do kick
3312 * the ring, add a small increment to the
3313 * score so that we can catch a batch that is
3314 * being repeatedly kicked and so responsible
3315 * for stalling the machine.
3316 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003317 ring->hangcheck.action = ring_stuck(ring,
3318 acthd);
3319
3320 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003321 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003322 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003323 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003324 break;
3325 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003326 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003327 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003328 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003329 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003330 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003331 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003332 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003333 stuck[i] = true;
3334 break;
3335 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003336 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003337 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003338 ring->hangcheck.action = HANGCHECK_ACTIVE;
3339
Chris Wilson9107e9d2013-06-10 11:20:20 +01003340 /* Gradually reduce the count so that we catch DoS
3341 * attempts across multiple batches.
3342 */
3343 if (ring->hangcheck.score > 0)
3344 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003345
3346 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003347 }
3348
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003349 ring->hangcheck.seqno = seqno;
3350 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003351 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003352 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003353
Mika Kuoppala92cab732013-05-24 17:16:07 +03003354 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003355 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003356 DRM_INFO("%s on %s\n",
3357 stuck[i] ? "stuck" : "no progress",
3358 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003359 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003360 }
3361 }
3362
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003363 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003364 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003365
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003366 if (busy_count)
3367 /* Reset timer case chip hangs without another request
3368 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003369 i915_queue_hangcheck(dev);
3370}
3371
3372void i915_queue_hangcheck(struct drm_device *dev)
3373{
3374 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003375 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003376 return;
3377
3378 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3379 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003380}
3381
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003382static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003383{
3384 struct drm_i915_private *dev_priv = dev->dev_private;
3385
3386 if (HAS_PCH_NOP(dev))
3387 return;
3388
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003389 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003390
3391 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3392 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003393}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003394
Paulo Zanoni622364b2014-04-01 15:37:22 -03003395/*
3396 * SDEIER is also touched by the interrupt handler to work around missed PCH
3397 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3398 * instead we unconditionally enable all PCH interrupt sources here, but then
3399 * only unmask them as needed with SDEIMR.
3400 *
3401 * This function needs to be called before interrupts are enabled.
3402 */
3403static void ibx_irq_pre_postinstall(struct drm_device *dev)
3404{
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406
3407 if (HAS_PCH_NOP(dev))
3408 return;
3409
3410 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003411 I915_WRITE(SDEIER, 0xffffffff);
3412 POSTING_READ(SDEIER);
3413}
3414
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003415static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003416{
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003419 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003420 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003421 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003422}
3423
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424/* drm_dma.h hooks
3425*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003426static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003427{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003428 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003429
Paulo Zanoni0c841212014-04-01 15:37:27 -03003430 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003431
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003432 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003433 if (IS_GEN7(dev))
3434 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003435
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003436 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003437
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003438 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003439}
3440
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003441static void valleyview_irq_preinstall(struct drm_device *dev)
3442{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003443 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003444 int pipe;
3445
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003446 /* VLV magic */
3447 I915_WRITE(VLV_IMR, 0);
3448 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3449 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3450 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3451
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003452 /* and GT */
3453 I915_WRITE(GTIIR, I915_READ(GTIIR));
3454 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003455
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003456 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003457
3458 I915_WRITE(DPINVGTT, 0xff);
3459
3460 I915_WRITE(PORT_HOTPLUG_EN, 0);
3461 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Damien Lespiau055e3932014-08-18 13:49:10 +01003462 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003463 I915_WRITE(PIPESTAT(pipe), 0xffff);
3464 I915_WRITE(VLV_IIR, 0xffffffff);
3465 I915_WRITE(VLV_IMR, 0xffffffff);
3466 I915_WRITE(VLV_IER, 0x0);
3467 POSTING_READ(VLV_IER);
3468}
3469
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003470static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3471{
3472 GEN8_IRQ_RESET_NDX(GT, 0);
3473 GEN8_IRQ_RESET_NDX(GT, 1);
3474 GEN8_IRQ_RESET_NDX(GT, 2);
3475 GEN8_IRQ_RESET_NDX(GT, 3);
3476}
3477
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003478static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479{
3480 struct drm_i915_private *dev_priv = dev->dev_private;
3481 int pipe;
3482
Ben Widawskyabd58f02013-11-02 21:07:09 -07003483 I915_WRITE(GEN8_MASTER_IRQ, 0);
3484 POSTING_READ(GEN8_MASTER_IRQ);
3485
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003486 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487
Damien Lespiau055e3932014-08-18 13:49:10 +01003488 for_each_pipe(dev_priv, pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003489 if (intel_display_power_enabled(dev_priv,
3490 POWER_DOMAIN_PIPE(pipe)))
3491 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003492
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003493 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3494 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3495 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003496
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003497 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003498}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003499
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003500void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3501{
3502 unsigned long irqflags;
3503
3504 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3505 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3506 ~dev_priv->de_irq_mask[PIPE_B]);
3507 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3508 ~dev_priv->de_irq_mask[PIPE_C]);
3509 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3510}
3511
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003512static void cherryview_irq_preinstall(struct drm_device *dev)
3513{
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515 int pipe;
3516
3517 I915_WRITE(GEN8_MASTER_IRQ, 0);
3518 POSTING_READ(GEN8_MASTER_IRQ);
3519
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003520 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003521
3522 GEN5_IRQ_RESET(GEN8_PCU_);
3523
3524 POSTING_READ(GEN8_PCU_IIR);
3525
3526 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3527
3528 I915_WRITE(PORT_HOTPLUG_EN, 0);
3529 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3530
Damien Lespiau055e3932014-08-18 13:49:10 +01003531 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003532 I915_WRITE(PIPESTAT(pipe), 0xffff);
3533
3534 I915_WRITE(VLV_IMR, 0xffffffff);
3535 I915_WRITE(VLV_IER, 0x0);
3536 I915_WRITE(VLV_IIR, 0xffffffff);
3537 POSTING_READ(VLV_IIR);
3538}
3539
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003540static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003541{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003543 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003544 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003545
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003546 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003547 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003548 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003549 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003550 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003551 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003552 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003553 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003554 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003555 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003556 }
3557
Daniel Vetterfee884e2013-07-04 23:35:21 +02003558 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003559
3560 /*
3561 * Enable digital hotplug on the PCH, and configure the DP short pulse
3562 * duration to 2ms (which is the minimum in the Display Port spec)
3563 *
3564 * This register is the same on all known PCH chips.
3565 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003566 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3567 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3568 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3569 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3570 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3571 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3572}
3573
Paulo Zanonid46da432013-02-08 17:35:15 -02003574static void ibx_irq_postinstall(struct drm_device *dev)
3575{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003576 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003577 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003578
Daniel Vetter692a04c2013-05-29 21:43:05 +02003579 if (HAS_PCH_NOP(dev))
3580 return;
3581
Paulo Zanoni105b1222014-04-01 15:37:17 -03003582 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003583 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003584 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003585 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003586
Paulo Zanoni337ba012014-04-01 15:37:16 -03003587 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003588 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003589}
3590
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003591static void gen5_gt_irq_postinstall(struct drm_device *dev)
3592{
3593 struct drm_i915_private *dev_priv = dev->dev_private;
3594 u32 pm_irqs, gt_irqs;
3595
3596 pm_irqs = gt_irqs = 0;
3597
3598 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003599 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003600 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003601 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3602 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003603 }
3604
3605 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3606 if (IS_GEN5(dev)) {
3607 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3608 ILK_BSD_USER_INTERRUPT;
3609 } else {
3610 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3611 }
3612
Paulo Zanoni35079892014-04-01 15:37:15 -03003613 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003614
3615 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303616 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003617
3618 if (HAS_VEBOX(dev))
3619 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3620
Paulo Zanoni605cd252013-08-06 18:57:15 -03003621 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003622 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003623 }
3624}
3625
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003626static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003627{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003628 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003629 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003630 u32 display_mask, extra_mask;
3631
3632 if (INTEL_INFO(dev)->gen >= 7) {
3633 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3634 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3635 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003636 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003637 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003638 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003639 } else {
3640 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3641 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003642 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003643 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3644 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003645 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3646 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003647 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003648
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003649 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003650
Paulo Zanoni0c841212014-04-01 15:37:27 -03003651 I915_WRITE(HWSTAM, 0xeffe);
3652
Paulo Zanoni622364b2014-04-01 15:37:22 -03003653 ibx_irq_pre_postinstall(dev);
3654
Paulo Zanoni35079892014-04-01 15:37:15 -03003655 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003656
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003657 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003658
Paulo Zanonid46da432013-02-08 17:35:15 -02003659 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003660
Jesse Barnesf97108d2010-01-29 11:27:07 -08003661 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003662 /* Enable PCU event interrupts
3663 *
3664 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003665 * setup is guaranteed to run in single-threaded context. But we
3666 * need it to make the assert_spin_locked happy. */
3667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003668 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003669 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003670 }
3671
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003672 return 0;
3673}
3674
Imre Deakf8b79e52014-03-04 19:23:07 +02003675static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3676{
3677 u32 pipestat_mask;
3678 u32 iir_mask;
3679
3680 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3681 PIPE_FIFO_UNDERRUN_STATUS;
3682
3683 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3684 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3685 POSTING_READ(PIPESTAT(PIPE_A));
3686
3687 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3688 PIPE_CRC_DONE_INTERRUPT_STATUS;
3689
3690 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3691 PIPE_GMBUS_INTERRUPT_STATUS);
3692 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3693
3694 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3695 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3696 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3697 dev_priv->irq_mask &= ~iir_mask;
3698
3699 I915_WRITE(VLV_IIR, iir_mask);
3700 I915_WRITE(VLV_IIR, iir_mask);
3701 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3702 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3703 POSTING_READ(VLV_IER);
3704}
3705
3706static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3707{
3708 u32 pipestat_mask;
3709 u32 iir_mask;
3710
3711 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3712 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003713 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003714
3715 dev_priv->irq_mask |= iir_mask;
3716 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3717 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3718 I915_WRITE(VLV_IIR, iir_mask);
3719 I915_WRITE(VLV_IIR, iir_mask);
3720 POSTING_READ(VLV_IIR);
3721
3722 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3723 PIPE_CRC_DONE_INTERRUPT_STATUS;
3724
3725 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3726 PIPE_GMBUS_INTERRUPT_STATUS);
3727 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3728
3729 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3730 PIPE_FIFO_UNDERRUN_STATUS;
3731 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3732 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3733 POSTING_READ(PIPESTAT(PIPE_A));
3734}
3735
3736void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3737{
3738 assert_spin_locked(&dev_priv->irq_lock);
3739
3740 if (dev_priv->display_irqs_enabled)
3741 return;
3742
3743 dev_priv->display_irqs_enabled = true;
3744
3745 if (dev_priv->dev->irq_enabled)
3746 valleyview_display_irqs_install(dev_priv);
3747}
3748
3749void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3750{
3751 assert_spin_locked(&dev_priv->irq_lock);
3752
3753 if (!dev_priv->display_irqs_enabled)
3754 return;
3755
3756 dev_priv->display_irqs_enabled = false;
3757
3758 if (dev_priv->dev->irq_enabled)
3759 valleyview_display_irqs_uninstall(dev_priv);
3760}
3761
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003762static int valleyview_irq_postinstall(struct drm_device *dev)
3763{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003764 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003765 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003766
Imre Deakf8b79e52014-03-04 19:23:07 +02003767 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003768
Daniel Vetter20afbda2012-12-11 14:05:07 +01003769 I915_WRITE(PORT_HOTPLUG_EN, 0);
3770 POSTING_READ(PORT_HOTPLUG_EN);
3771
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003772 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003773 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003774 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003775 POSTING_READ(VLV_IER);
3776
Daniel Vetterb79480b2013-06-27 17:52:10 +02003777 /* Interrupt setup is already guaranteed to be single-threaded, this is
3778 * just to make the assert_spin_locked check happy. */
3779 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003780 if (dev_priv->display_irqs_enabled)
3781 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003782 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003784 I915_WRITE(VLV_IIR, 0xffffffff);
3785 I915_WRITE(VLV_IIR, 0xffffffff);
3786
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003787 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003788
3789 /* ack & enable invalid PTE error interrupts */
3790#if 0 /* FIXME: add support to irq handler for checking these bits */
3791 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3792 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3793#endif
3794
3795 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003796
3797 return 0;
3798}
3799
Ben Widawskyabd58f02013-11-02 21:07:09 -07003800static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3801{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003802 /* These are interrupts we'll toggle with the ring mask register */
3803 uint32_t gt_interrupts[] = {
3804 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003805 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003806 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003807 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3808 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003809 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003810 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3811 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3812 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003813 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003814 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3815 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003816 };
3817
Ben Widawsky09610212014-05-15 20:58:08 +03003818 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303819 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3820 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3821 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3822 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003823}
3824
3825static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3826{
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003827 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003828 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003829 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003830 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3831 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003832 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003833 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3834 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3835 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003836
Damien Lespiau055e3932014-08-18 13:49:10 +01003837 for_each_pipe(dev_priv, pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003838 if (intel_display_power_enabled(dev_priv,
3839 POWER_DOMAIN_PIPE(pipe)))
3840 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3841 dev_priv->de_irq_mask[pipe],
3842 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003843
Paulo Zanoni35079892014-04-01 15:37:15 -03003844 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003845}
3846
3847static int gen8_irq_postinstall(struct drm_device *dev)
3848{
3849 struct drm_i915_private *dev_priv = dev->dev_private;
3850
Paulo Zanoni622364b2014-04-01 15:37:22 -03003851 ibx_irq_pre_postinstall(dev);
3852
Ben Widawskyabd58f02013-11-02 21:07:09 -07003853 gen8_gt_irq_postinstall(dev_priv);
3854 gen8_de_irq_postinstall(dev_priv);
3855
3856 ibx_irq_postinstall(dev);
3857
3858 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3859 POSTING_READ(GEN8_MASTER_IRQ);
3860
3861 return 0;
3862}
3863
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003864static int cherryview_irq_postinstall(struct drm_device *dev)
3865{
3866 struct drm_i915_private *dev_priv = dev->dev_private;
3867 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3868 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003869 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003870 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3871 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3872 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003873 unsigned long irqflags;
3874 int pipe;
3875
3876 /*
3877 * Leave vblank interrupts masked initially. enable/disable will
3878 * toggle them based on usage.
3879 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003880 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003881
Damien Lespiau055e3932014-08-18 13:49:10 +01003882 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003883 I915_WRITE(PIPESTAT(pipe), 0xffff);
3884
3885 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003886 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Damien Lespiau055e3932014-08-18 13:49:10 +01003887 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003888 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3889 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3890
3891 I915_WRITE(VLV_IIR, 0xffffffff);
3892 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3893 I915_WRITE(VLV_IER, enable_mask);
3894
3895 gen8_gt_irq_postinstall(dev_priv);
3896
3897 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3898 POSTING_READ(GEN8_MASTER_IRQ);
3899
3900 return 0;
3901}
3902
Ben Widawskyabd58f02013-11-02 21:07:09 -07003903static void gen8_irq_uninstall(struct drm_device *dev)
3904{
3905 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003906
3907 if (!dev_priv)
3908 return;
3909
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003910 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003911}
3912
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003913static void valleyview_irq_uninstall(struct drm_device *dev)
3914{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003915 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003916 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003917 int pipe;
3918
3919 if (!dev_priv)
3920 return;
3921
Imre Deak843d0e72014-04-14 20:24:23 +03003922 I915_WRITE(VLV_MASTER_IER, 0);
3923
Damien Lespiau055e3932014-08-18 13:49:10 +01003924 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003925 I915_WRITE(PIPESTAT(pipe), 0xffff);
3926
3927 I915_WRITE(HWSTAM, 0xffffffff);
3928 I915_WRITE(PORT_HOTPLUG_EN, 0);
3929 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003930
3931 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3932 if (dev_priv->display_irqs_enabled)
3933 valleyview_display_irqs_uninstall(dev_priv);
3934 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3935
3936 dev_priv->irq_mask = 0;
3937
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003938 I915_WRITE(VLV_IIR, 0xffffffff);
3939 I915_WRITE(VLV_IMR, 0xffffffff);
3940 I915_WRITE(VLV_IER, 0x0);
3941 POSTING_READ(VLV_IER);
3942}
3943
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003944static void cherryview_irq_uninstall(struct drm_device *dev)
3945{
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 int pipe;
3948
3949 if (!dev_priv)
3950 return;
3951
3952 I915_WRITE(GEN8_MASTER_IRQ, 0);
3953 POSTING_READ(GEN8_MASTER_IRQ);
3954
3955#define GEN8_IRQ_FINI_NDX(type, which) \
3956do { \
3957 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3958 I915_WRITE(GEN8_##type##_IER(which), 0); \
3959 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3960 POSTING_READ(GEN8_##type##_IIR(which)); \
3961 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3962} while (0)
3963
3964#define GEN8_IRQ_FINI(type) \
3965do { \
3966 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3967 I915_WRITE(GEN8_##type##_IER, 0); \
3968 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3969 POSTING_READ(GEN8_##type##_IIR); \
3970 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3971} while (0)
3972
3973 GEN8_IRQ_FINI_NDX(GT, 0);
3974 GEN8_IRQ_FINI_NDX(GT, 1);
3975 GEN8_IRQ_FINI_NDX(GT, 2);
3976 GEN8_IRQ_FINI_NDX(GT, 3);
3977
3978 GEN8_IRQ_FINI(PCU);
3979
3980#undef GEN8_IRQ_FINI
3981#undef GEN8_IRQ_FINI_NDX
3982
3983 I915_WRITE(PORT_HOTPLUG_EN, 0);
3984 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3985
Damien Lespiau055e3932014-08-18 13:49:10 +01003986 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003987 I915_WRITE(PIPESTAT(pipe), 0xffff);
3988
3989 I915_WRITE(VLV_IMR, 0xffffffff);
3990 I915_WRITE(VLV_IER, 0x0);
3991 I915_WRITE(VLV_IIR, 0xffffffff);
3992 POSTING_READ(VLV_IIR);
3993}
3994
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003995static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003996{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003997 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003998
3999 if (!dev_priv)
4000 return;
4001
Paulo Zanonibe30b292014-04-01 15:37:25 -03004002 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08004003}
4004
Chris Wilsonc2798b12012-04-22 21:13:57 +01004005static void i8xx_irq_preinstall(struct drm_device * dev)
4006{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004007 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004008 int pipe;
4009
Damien Lespiau055e3932014-08-18 13:49:10 +01004010 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004011 I915_WRITE(PIPESTAT(pipe), 0);
4012 I915_WRITE16(IMR, 0xffff);
4013 I915_WRITE16(IER, 0x0);
4014 POSTING_READ16(IER);
4015}
4016
4017static int i8xx_irq_postinstall(struct drm_device *dev)
4018{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02004020 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004021
Chris Wilsonc2798b12012-04-22 21:13:57 +01004022 I915_WRITE16(EMR,
4023 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4024
4025 /* Unmask the interrupts that we always want on. */
4026 dev_priv->irq_mask =
4027 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4028 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4029 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4030 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4031 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4032 I915_WRITE16(IMR, dev_priv->irq_mask);
4033
4034 I915_WRITE16(IER,
4035 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4036 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4037 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4038 I915_USER_INTERRUPT);
4039 POSTING_READ16(IER);
4040
Daniel Vetter379ef822013-10-16 22:55:56 +02004041 /* Interrupt setup is already guaranteed to be single-threaded, this is
4042 * just to make the assert_spin_locked check happy. */
4043 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004044 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4045 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004046 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4047
Chris Wilsonc2798b12012-04-22 21:13:57 +01004048 return 0;
4049}
4050
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004051/*
4052 * Returns true when a page flip has completed.
4053 */
4054static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004055 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004056{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004057 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004058 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004059
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004060 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004061 return false;
4062
4063 if ((iir & flip_pending) == 0)
4064 return false;
4065
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004066 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004067
4068 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4069 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4070 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4071 * the flip is completed (no longer pending). Since this doesn't raise
4072 * an interrupt per se, we watch for the change at vblank.
4073 */
4074 if (I915_READ16(ISR) & flip_pending)
4075 return false;
4076
4077 intel_finish_page_flip(dev, pipe);
4078
4079 return true;
4080}
4081
Daniel Vetterff1f5252012-10-02 15:10:55 +02004082static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004083{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004084 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004085 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004086 u16 iir, new_iir;
4087 u32 pipe_stats[2];
4088 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004089 int pipe;
4090 u16 flip_mask =
4091 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4092 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4093
Chris Wilsonc2798b12012-04-22 21:13:57 +01004094 iir = I915_READ16(IIR);
4095 if (iir == 0)
4096 return IRQ_NONE;
4097
4098 while (iir & ~flip_mask) {
4099 /* Can't rely on pipestat interrupt bit in iir as it might
4100 * have been cleared after the pipestat interrupt was received.
4101 * It doesn't set the bit in iir again, but it still produces
4102 * interrupts (for non-MSI).
4103 */
4104 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4105 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004106 i915_handle_error(dev, false,
4107 "Command parser error, iir 0x%08x",
4108 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004109
Damien Lespiau055e3932014-08-18 13:49:10 +01004110 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004111 int reg = PIPESTAT(pipe);
4112 pipe_stats[pipe] = I915_READ(reg);
4113
4114 /*
4115 * Clear the PIPE*STAT regs before the IIR
4116 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004117 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004118 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004119 }
4120 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4121
4122 I915_WRITE16(IIR, iir & ~flip_mask);
4123 new_iir = I915_READ16(IIR); /* Flush posted writes */
4124
Daniel Vetterd05c6172012-04-26 23:28:09 +02004125 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004126
4127 if (iir & I915_USER_INTERRUPT)
4128 notify_ring(dev, &dev_priv->ring[RCS]);
4129
Damien Lespiau055e3932014-08-18 13:49:10 +01004130 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004131 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004132 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004133 plane = !plane;
4134
Daniel Vetter4356d582013-10-16 22:55:55 +02004135 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004136 i8xx_handle_vblank(dev, plane, pipe, iir))
4137 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004138
Daniel Vetter4356d582013-10-16 22:55:55 +02004139 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004140 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004141
4142 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4143 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004144 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02004145 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004146
4147 iir = new_iir;
4148 }
4149
4150 return IRQ_HANDLED;
4151}
4152
4153static void i8xx_irq_uninstall(struct drm_device * dev)
4154{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004155 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004156 int pipe;
4157
Damien Lespiau055e3932014-08-18 13:49:10 +01004158 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004159 /* Clear enable bits; then clear status bits */
4160 I915_WRITE(PIPESTAT(pipe), 0);
4161 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4162 }
4163 I915_WRITE16(IMR, 0xffff);
4164 I915_WRITE16(IER, 0x0);
4165 I915_WRITE16(IIR, I915_READ16(IIR));
4166}
4167
Chris Wilsona266c7d2012-04-24 22:59:44 +01004168static void i915_irq_preinstall(struct drm_device * dev)
4169{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004170 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004171 int pipe;
4172
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 if (I915_HAS_HOTPLUG(dev)) {
4174 I915_WRITE(PORT_HOTPLUG_EN, 0);
4175 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4176 }
4177
Chris Wilson00d98eb2012-04-24 22:59:48 +01004178 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004179 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180 I915_WRITE(PIPESTAT(pipe), 0);
4181 I915_WRITE(IMR, 0xffffffff);
4182 I915_WRITE(IER, 0x0);
4183 POSTING_READ(IER);
4184}
4185
4186static int i915_irq_postinstall(struct drm_device *dev)
4187{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004188 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004189 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02004190 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004191
Chris Wilson38bde182012-04-24 22:59:50 +01004192 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4193
4194 /* Unmask the interrupts that we always want on. */
4195 dev_priv->irq_mask =
4196 ~(I915_ASLE_INTERRUPT |
4197 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4198 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4199 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4200 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4201 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4202
4203 enable_mask =
4204 I915_ASLE_INTERRUPT |
4205 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4206 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4207 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4208 I915_USER_INTERRUPT;
4209
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004211 I915_WRITE(PORT_HOTPLUG_EN, 0);
4212 POSTING_READ(PORT_HOTPLUG_EN);
4213
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214 /* Enable in IER... */
4215 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4216 /* and unmask in IMR */
4217 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4218 }
4219
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 I915_WRITE(IMR, dev_priv->irq_mask);
4221 I915_WRITE(IER, enable_mask);
4222 POSTING_READ(IER);
4223
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004224 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004225
Daniel Vetter379ef822013-10-16 22:55:56 +02004226 /* Interrupt setup is already guaranteed to be single-threaded, this is
4227 * just to make the assert_spin_locked check happy. */
4228 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004229 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4230 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004231 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4232
Daniel Vetter20afbda2012-12-11 14:05:07 +01004233 return 0;
4234}
4235
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004236/*
4237 * Returns true when a page flip has completed.
4238 */
4239static bool i915_handle_vblank(struct drm_device *dev,
4240 int plane, int pipe, u32 iir)
4241{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004242 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004243 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4244
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004245 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004246 return false;
4247
4248 if ((iir & flip_pending) == 0)
4249 return false;
4250
4251 intel_prepare_page_flip(dev, plane);
4252
4253 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4254 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4255 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4256 * the flip is completed (no longer pending). Since this doesn't raise
4257 * an interrupt per se, we watch for the change at vblank.
4258 */
4259 if (I915_READ(ISR) & flip_pending)
4260 return false;
4261
4262 intel_finish_page_flip(dev, pipe);
4263
4264 return true;
4265}
4266
Daniel Vetterff1f5252012-10-02 15:10:55 +02004267static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004268{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004269 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004270 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004271 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01004273 u32 flip_mask =
4274 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4275 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004276 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004277
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004279 do {
4280 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004281 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282
4283 /* Can't rely on pipestat interrupt bit in iir as it might
4284 * have been cleared after the pipestat interrupt was received.
4285 * It doesn't set the bit in iir again, but it still produces
4286 * interrupts (for non-MSI).
4287 */
4288 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4289 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004290 i915_handle_error(dev, false,
4291 "Command parser error, iir 0x%08x",
4292 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293
Damien Lespiau055e3932014-08-18 13:49:10 +01004294 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295 int reg = PIPESTAT(pipe);
4296 pipe_stats[pipe] = I915_READ(reg);
4297
Chris Wilson38bde182012-04-24 22:59:50 +01004298 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004300 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004301 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 }
4303 }
4304 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4305
4306 if (!irq_received)
4307 break;
4308
Chris Wilsona266c7d2012-04-24 22:59:44 +01004309 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004310 if (I915_HAS_HOTPLUG(dev) &&
4311 iir & I915_DISPLAY_PORT_INTERRUPT)
4312 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004313
Chris Wilson38bde182012-04-24 22:59:50 +01004314 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315 new_iir = I915_READ(IIR); /* Flush posted writes */
4316
Chris Wilsona266c7d2012-04-24 22:59:44 +01004317 if (iir & I915_USER_INTERRUPT)
4318 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004319
Damien Lespiau055e3932014-08-18 13:49:10 +01004320 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004321 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004322 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004323 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004324
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004325 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4326 i915_handle_vblank(dev, plane, pipe, iir))
4327 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328
4329 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4330 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004331
4332 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004333 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004334
4335 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4336 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004337 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004338 }
4339
Chris Wilsona266c7d2012-04-24 22:59:44 +01004340 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4341 intel_opregion_asle_intr(dev);
4342
4343 /* With MSI, interrupts are only generated when iir
4344 * transitions from zero to nonzero. If another bit got
4345 * set while we were handling the existing iir bits, then
4346 * we would never get another interrupt.
4347 *
4348 * This is fine on non-MSI as well, as if we hit this path
4349 * we avoid exiting the interrupt handler only to generate
4350 * another one.
4351 *
4352 * Note that for MSI this could cause a stray interrupt report
4353 * if an interrupt landed in the time between writing IIR and
4354 * the posting read. This should be rare enough to never
4355 * trigger the 99% of 100,000 interrupts test for disabling
4356 * stray interrupts.
4357 */
Chris Wilson38bde182012-04-24 22:59:50 +01004358 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004359 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004360 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004361
Daniel Vetterd05c6172012-04-26 23:28:09 +02004362 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004363
Chris Wilsona266c7d2012-04-24 22:59:44 +01004364 return ret;
4365}
4366
4367static void i915_irq_uninstall(struct drm_device * dev)
4368{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004369 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004370 int pipe;
4371
Chris Wilsona266c7d2012-04-24 22:59:44 +01004372 if (I915_HAS_HOTPLUG(dev)) {
4373 I915_WRITE(PORT_HOTPLUG_EN, 0);
4374 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4375 }
4376
Chris Wilson00d98eb2012-04-24 22:59:48 +01004377 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004378 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004379 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004380 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004381 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4382 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004383 I915_WRITE(IMR, 0xffffffff);
4384 I915_WRITE(IER, 0x0);
4385
Chris Wilsona266c7d2012-04-24 22:59:44 +01004386 I915_WRITE(IIR, I915_READ(IIR));
4387}
4388
4389static void i965_irq_preinstall(struct drm_device * dev)
4390{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004391 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004392 int pipe;
4393
Chris Wilsonadca4732012-05-11 18:01:31 +01004394 I915_WRITE(PORT_HOTPLUG_EN, 0);
4395 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004396
4397 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004398 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004399 I915_WRITE(PIPESTAT(pipe), 0);
4400 I915_WRITE(IMR, 0xffffffff);
4401 I915_WRITE(IER, 0x0);
4402 POSTING_READ(IER);
4403}
4404
4405static int i965_irq_postinstall(struct drm_device *dev)
4406{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004407 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004408 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004409 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004410 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004411
Chris Wilsona266c7d2012-04-24 22:59:44 +01004412 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004413 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004414 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004415 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4416 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4417 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4418 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4419 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4420
4421 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004422 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4423 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004424 enable_mask |= I915_USER_INTERRUPT;
4425
4426 if (IS_G4X(dev))
4427 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004428
Daniel Vetterb79480b2013-06-27 17:52:10 +02004429 /* Interrupt setup is already guaranteed to be single-threaded, this is
4430 * just to make the assert_spin_locked check happy. */
4431 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004432 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4433 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4434 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004435 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004436
Chris Wilsona266c7d2012-04-24 22:59:44 +01004437 /*
4438 * Enable some error detection, note the instruction error mask
4439 * bit is reserved, so we leave it masked.
4440 */
4441 if (IS_G4X(dev)) {
4442 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4443 GM45_ERROR_MEM_PRIV |
4444 GM45_ERROR_CP_PRIV |
4445 I915_ERROR_MEMORY_REFRESH);
4446 } else {
4447 error_mask = ~(I915_ERROR_PAGE_TABLE |
4448 I915_ERROR_MEMORY_REFRESH);
4449 }
4450 I915_WRITE(EMR, error_mask);
4451
4452 I915_WRITE(IMR, dev_priv->irq_mask);
4453 I915_WRITE(IER, enable_mask);
4454 POSTING_READ(IER);
4455
Daniel Vetter20afbda2012-12-11 14:05:07 +01004456 I915_WRITE(PORT_HOTPLUG_EN, 0);
4457 POSTING_READ(PORT_HOTPLUG_EN);
4458
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004459 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004460
4461 return 0;
4462}
4463
Egbert Eichbac56d52013-02-25 12:06:51 -05004464static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004465{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004466 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004467 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004468 u32 hotplug_en;
4469
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004470 assert_spin_locked(&dev_priv->irq_lock);
4471
Egbert Eichbac56d52013-02-25 12:06:51 -05004472 if (I915_HAS_HOTPLUG(dev)) {
4473 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4474 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4475 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004476 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004477 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004478 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4479 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004480 /* Programming the CRT detection parameters tends
4481 to generate a spurious hotplug event about three
4482 seconds later. So just do it once.
4483 */
4484 if (IS_G4X(dev))
4485 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004486 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004487 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004488
Egbert Eichbac56d52013-02-25 12:06:51 -05004489 /* Ignore TV since it's buggy */
4490 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4491 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004492}
4493
Daniel Vetterff1f5252012-10-02 15:10:55 +02004494static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004495{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004496 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004497 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004498 u32 iir, new_iir;
4499 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004500 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004501 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004502 u32 flip_mask =
4503 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4504 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004505
Chris Wilsona266c7d2012-04-24 22:59:44 +01004506 iir = I915_READ(IIR);
4507
Chris Wilsona266c7d2012-04-24 22:59:44 +01004508 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004509 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004510 bool blc_event = false;
4511
Chris Wilsona266c7d2012-04-24 22:59:44 +01004512 /* Can't rely on pipestat interrupt bit in iir as it might
4513 * have been cleared after the pipestat interrupt was received.
4514 * It doesn't set the bit in iir again, but it still produces
4515 * interrupts (for non-MSI).
4516 */
4517 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4518 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004519 i915_handle_error(dev, false,
4520 "Command parser error, iir 0x%08x",
4521 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004522
Damien Lespiau055e3932014-08-18 13:49:10 +01004523 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004524 int reg = PIPESTAT(pipe);
4525 pipe_stats[pipe] = I915_READ(reg);
4526
4527 /*
4528 * Clear the PIPE*STAT regs before the IIR
4529 */
4530 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004531 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004532 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004533 }
4534 }
4535 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4536
4537 if (!irq_received)
4538 break;
4539
4540 ret = IRQ_HANDLED;
4541
4542 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004543 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4544 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004545
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004546 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004547 new_iir = I915_READ(IIR); /* Flush posted writes */
4548
Chris Wilsona266c7d2012-04-24 22:59:44 +01004549 if (iir & I915_USER_INTERRUPT)
4550 notify_ring(dev, &dev_priv->ring[RCS]);
4551 if (iir & I915_BSD_USER_INTERRUPT)
4552 notify_ring(dev, &dev_priv->ring[VCS]);
4553
Damien Lespiau055e3932014-08-18 13:49:10 +01004554 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004555 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004556 i915_handle_vblank(dev, pipe, pipe, iir))
4557 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004558
4559 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4560 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004561
4562 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004563 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004564
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004565 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4566 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004567 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004568 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004569
4570 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4571 intel_opregion_asle_intr(dev);
4572
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004573 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4574 gmbus_irq_handler(dev);
4575
Chris Wilsona266c7d2012-04-24 22:59:44 +01004576 /* With MSI, interrupts are only generated when iir
4577 * transitions from zero to nonzero. If another bit got
4578 * set while we were handling the existing iir bits, then
4579 * we would never get another interrupt.
4580 *
4581 * This is fine on non-MSI as well, as if we hit this path
4582 * we avoid exiting the interrupt handler only to generate
4583 * another one.
4584 *
4585 * Note that for MSI this could cause a stray interrupt report
4586 * if an interrupt landed in the time between writing IIR and
4587 * the posting read. This should be rare enough to never
4588 * trigger the 99% of 100,000 interrupts test for disabling
4589 * stray interrupts.
4590 */
4591 iir = new_iir;
4592 }
4593
Daniel Vetterd05c6172012-04-26 23:28:09 +02004594 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004595
Chris Wilsona266c7d2012-04-24 22:59:44 +01004596 return ret;
4597}
4598
4599static void i965_irq_uninstall(struct drm_device * dev)
4600{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004601 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004602 int pipe;
4603
4604 if (!dev_priv)
4605 return;
4606
Chris Wilsonadca4732012-05-11 18:01:31 +01004607 I915_WRITE(PORT_HOTPLUG_EN, 0);
4608 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004609
4610 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004611 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004612 I915_WRITE(PIPESTAT(pipe), 0);
4613 I915_WRITE(IMR, 0xffffffff);
4614 I915_WRITE(IER, 0x0);
4615
Damien Lespiau055e3932014-08-18 13:49:10 +01004616 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004617 I915_WRITE(PIPESTAT(pipe),
4618 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4619 I915_WRITE(IIR, I915_READ(IIR));
4620}
4621
Imre Deak63237512014-08-18 15:37:02 +03004622static void intel_hpd_irq_reenable(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004623{
Imre Deak63237512014-08-18 15:37:02 +03004624 struct drm_i915_private *dev_priv =
4625 container_of(work, typeof(*dev_priv),
4626 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004627 struct drm_device *dev = dev_priv->dev;
4628 struct drm_mode_config *mode_config = &dev->mode_config;
4629 unsigned long irqflags;
4630 int i;
4631
Imre Deak63237512014-08-18 15:37:02 +03004632 intel_runtime_pm_get(dev_priv);
4633
Egbert Eichac4c16c2013-04-16 13:36:58 +02004634 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4635 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4636 struct drm_connector *connector;
4637
4638 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4639 continue;
4640
4641 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4642
4643 list_for_each_entry(connector, &mode_config->connector_list, head) {
4644 struct intel_connector *intel_connector = to_intel_connector(connector);
4645
4646 if (intel_connector->encoder->hpd_pin == i) {
4647 if (connector->polled != intel_connector->polled)
4648 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004649 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004650 connector->polled = intel_connector->polled;
4651 if (!connector->polled)
4652 connector->polled = DRM_CONNECTOR_POLL_HPD;
4653 }
4654 }
4655 }
4656 if (dev_priv->display.hpd_irq_setup)
4657 dev_priv->display.hpd_irq_setup(dev);
4658 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Imre Deak63237512014-08-18 15:37:02 +03004659
4660 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004661}
4662
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004663void intel_irq_init(struct drm_device *dev)
4664{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004665 struct drm_i915_private *dev_priv = dev->dev_private;
4666
4667 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004668 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004669 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004670 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004671 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004672
Deepak Sa6706b42014-03-15 20:23:22 +05304673 /* Let's track the enabled rps events */
Deepak S31685c22014-07-03 17:33:01 -04004674 if (IS_VALLEYVIEW(dev))
4675 /* WaGsvRC0ResidenncyMethod:VLV */
4676 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4677 else
4678 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304679
Daniel Vetter99584db2012-11-14 17:14:04 +01004680 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4681 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004682 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004683 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4684 intel_hpd_irq_reenable);
Daniel Vetter61bac782012-12-01 21:03:21 +01004685
Tomas Janousek97a19a22012-12-08 13:48:13 +01004686 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004687
Jesse Barnes95f25be2014-06-20 09:29:22 -07004688 /* Haven't installed the IRQ handler yet */
4689 dev_priv->pm._irqs_disabled = true;
4690
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004691 if (IS_GEN2(dev)) {
4692 dev->max_vblank_count = 0;
4693 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4694 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004695 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4696 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004697 } else {
4698 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4699 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004700 }
4701
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004702 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004703 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004704 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4705 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004706
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004707 if (IS_CHERRYVIEW(dev)) {
4708 dev->driver->irq_handler = cherryview_irq_handler;
4709 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4710 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4711 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4712 dev->driver->enable_vblank = valleyview_enable_vblank;
4713 dev->driver->disable_vblank = valleyview_disable_vblank;
4714 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4715 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004716 dev->driver->irq_handler = valleyview_irq_handler;
4717 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4718 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4719 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4720 dev->driver->enable_vblank = valleyview_enable_vblank;
4721 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004722 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004723 } else if (IS_GEN8(dev)) {
4724 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004725 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004726 dev->driver->irq_postinstall = gen8_irq_postinstall;
4727 dev->driver->irq_uninstall = gen8_irq_uninstall;
4728 dev->driver->enable_vblank = gen8_enable_vblank;
4729 dev->driver->disable_vblank = gen8_disable_vblank;
4730 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004731 } else if (HAS_PCH_SPLIT(dev)) {
4732 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004733 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004734 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4735 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4736 dev->driver->enable_vblank = ironlake_enable_vblank;
4737 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004738 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004739 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004740 if (INTEL_INFO(dev)->gen == 2) {
4741 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4742 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4743 dev->driver->irq_handler = i8xx_irq_handler;
4744 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004745 } else if (INTEL_INFO(dev)->gen == 3) {
4746 dev->driver->irq_preinstall = i915_irq_preinstall;
4747 dev->driver->irq_postinstall = i915_irq_postinstall;
4748 dev->driver->irq_uninstall = i915_irq_uninstall;
4749 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004750 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004751 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004752 dev->driver->irq_preinstall = i965_irq_preinstall;
4753 dev->driver->irq_postinstall = i965_irq_postinstall;
4754 dev->driver->irq_uninstall = i965_irq_uninstall;
4755 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004756 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004757 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004758 dev->driver->enable_vblank = i915_enable_vblank;
4759 dev->driver->disable_vblank = i915_disable_vblank;
4760 }
4761}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004762
4763void intel_hpd_init(struct drm_device *dev)
4764{
4765 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004766 struct drm_mode_config *mode_config = &dev->mode_config;
4767 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004768 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004769 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004770
Egbert Eich821450c2013-04-16 13:36:55 +02004771 for (i = 1; i < HPD_NUM_PINS; i++) {
4772 dev_priv->hpd_stats[i].hpd_cnt = 0;
4773 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4774 }
4775 list_for_each_entry(connector, &mode_config->connector_list, head) {
4776 struct intel_connector *intel_connector = to_intel_connector(connector);
4777 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004778 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4779 connector->polled = DRM_CONNECTOR_POLL_HPD;
4780 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004781 connector->polled = DRM_CONNECTOR_POLL_HPD;
4782 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004783
4784 /* Interrupt setup is already guaranteed to be single-threaded, this is
4785 * just to make the assert_spin_locked checks happy. */
4786 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004787 if (dev_priv->display.hpd_irq_setup)
4788 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004789 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004790}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004791
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004792/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004793void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004794{
4795 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004796
Paulo Zanoni730488b2014-03-07 20:12:32 -03004797 dev->driver->irq_uninstall(dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004798 dev_priv->pm._irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004799}
4800
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004801/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004802void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004803{
4804 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004805
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004806 dev_priv->pm._irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004807 dev->driver->irq_preinstall(dev);
4808 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004809}