blob: 96d150f575d3bccbd2bbab3683d55994df292f9f [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Egbert Eiche5868a32013-02-28 04:17:12 -050048static const u32 hpd_ibx[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
56static const u32 hpd_cpt[] = {
57 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
64static const u32 hpd_mask_i915[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Daniel Vetter704cfb82013-12-18 09:08:43 +010073static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Egbert Eiche5868a32013-02-28 04:17:12 -050082static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700186 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300187 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300188
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300189 dev_priv->gt_irq_mask &= ~interrupt_mask;
190 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
191 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
192 POSTING_READ(GTIMR);
193}
194
Daniel Vetter480c8032014-07-16 09:49:40 +0200195void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300196{
197 ilk_update_gt_irq(dev_priv, mask, mask);
198}
199
Daniel Vetter480c8032014-07-16 09:49:40 +0200200void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300201{
202 ilk_update_gt_irq(dev_priv, mask, 0);
203}
204
Imre Deakb900b942014-11-05 20:48:48 +0200205static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
206{
207 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
208}
209
Imre Deaka72fbc32014-11-05 20:48:31 +0200210static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
211{
212 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
213}
214
Imre Deakb900b942014-11-05 20:48:48 +0200215static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
216{
217 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
218}
219
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300220/**
221 * snb_update_pm_irq - update GEN6_PMIMR
222 * @dev_priv: driver private
223 * @interrupt_mask: mask of interrupt bits to update
224 * @enabled_irq_mask: mask of interrupt bits to enable
225 */
226static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
227 uint32_t interrupt_mask,
228 uint32_t enabled_irq_mask)
229{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300230 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300231
232 assert_spin_locked(&dev_priv->irq_lock);
233
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700234 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300235 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300236
Paulo Zanoni605cd252013-08-06 18:57:15 -0300237 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300238 new_val &= ~interrupt_mask;
239 new_val |= (~enabled_irq_mask & interrupt_mask);
240
Paulo Zanoni605cd252013-08-06 18:57:15 -0300241 if (new_val != dev_priv->pm_irq_mask) {
242 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200243 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
244 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300245 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300246}
247
Daniel Vetter480c8032014-07-16 09:49:40 +0200248void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300249{
250 snb_update_pm_irq(dev_priv, mask, mask);
251}
252
Daniel Vetter480c8032014-07-16 09:49:40 +0200253void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254{
255 snb_update_pm_irq(dev_priv, mask, 0);
256}
257
Imre Deakb900b942014-11-05 20:48:48 +0200258void gen6_enable_rps_interrupts(struct drm_device *dev)
259{
260 struct drm_i915_private *dev_priv = dev->dev_private;
261
262 spin_lock_irq(&dev_priv->irq_lock);
263 WARN_ON(dev_priv->rps.pm_iir);
264 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
265 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
266 spin_unlock_irq(&dev_priv->irq_lock);
267}
268
269void gen6_disable_rps_interrupts(struct drm_device *dev)
270{
271 struct drm_i915_private *dev_priv = dev->dev_private;
272
273 I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ?
274 ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0);
275 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
276 ~dev_priv->pm_rps_events);
277 /* Complete PM interrupt masking here doesn't race with the rps work
278 * item again unmasking PM interrupts because that is using a different
279 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
280 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
281
282 spin_lock_irq(&dev_priv->irq_lock);
283 dev_priv->rps.pm_iir = 0;
284 spin_unlock_irq(&dev_priv->irq_lock);
285
286 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
287}
288
Ben Widawsky09610212014-05-15 20:58:08 +0300289/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200290 * ibx_display_interrupt_update - update SDEIMR
291 * @dev_priv: driver private
292 * @interrupt_mask: mask of interrupt bits to update
293 * @enabled_irq_mask: mask of interrupt bits to enable
294 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200295void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
296 uint32_t interrupt_mask,
297 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200298{
299 uint32_t sdeimr = I915_READ(SDEIMR);
300 sdeimr &= ~interrupt_mask;
301 sdeimr |= (~enabled_irq_mask & interrupt_mask);
302
303 assert_spin_locked(&dev_priv->irq_lock);
304
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700305 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300306 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300307
Daniel Vetterfee884e2013-07-04 23:35:21 +0200308 I915_WRITE(SDEIMR, sdeimr);
309 POSTING_READ(SDEIMR);
310}
Paulo Zanoni86642812013-04-12 17:57:57 -0300311
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100312static void
Imre Deak755e9012014-02-10 18:42:47 +0200313__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
314 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800315{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200316 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200317 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800318
Daniel Vetterb79480b2013-06-27 17:52:10 +0200319 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200320 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200321
Ville Syrjälä04feced2014-04-03 13:28:33 +0300322 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
323 status_mask & ~PIPESTAT_INT_STATUS_MASK,
324 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
325 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200326 return;
327
328 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200329 return;
330
Imre Deak91d181d2014-02-10 18:42:49 +0200331 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
332
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200333 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200334 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200335 I915_WRITE(reg, pipestat);
336 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800337}
338
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100339static void
Imre Deak755e9012014-02-10 18:42:47 +0200340__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
341 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800342{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200343 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200344 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800345
Daniel Vetterb79480b2013-06-27 17:52:10 +0200346 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200347 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200348
Ville Syrjälä04feced2014-04-03 13:28:33 +0300349 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
350 status_mask & ~PIPESTAT_INT_STATUS_MASK,
351 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
352 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200353 return;
354
Imre Deak755e9012014-02-10 18:42:47 +0200355 if ((pipestat & enable_mask) == 0)
356 return;
357
Imre Deak91d181d2014-02-10 18:42:49 +0200358 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
359
Imre Deak755e9012014-02-10 18:42:47 +0200360 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200361 I915_WRITE(reg, pipestat);
362 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800363}
364
Imre Deak10c59c52014-02-10 18:42:48 +0200365static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
366{
367 u32 enable_mask = status_mask << 16;
368
369 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300370 * On pipe A we don't support the PSR interrupt yet,
371 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200372 */
373 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
374 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300375 /*
376 * On pipe B and C we don't support the PSR interrupt yet, on pipe
377 * A the same bit is for perf counters which we don't use either.
378 */
379 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
380 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200381
382 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
383 SPRITE0_FLIP_DONE_INT_EN_VLV |
384 SPRITE1_FLIP_DONE_INT_EN_VLV);
385 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
386 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
387 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
388 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
389
390 return enable_mask;
391}
392
Imre Deak755e9012014-02-10 18:42:47 +0200393void
394i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 status_mask)
396{
397 u32 enable_mask;
398
Imre Deak10c59c52014-02-10 18:42:48 +0200399 if (IS_VALLEYVIEW(dev_priv->dev))
400 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
401 status_mask);
402 else
403 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200404 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
405}
406
407void
408i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
409 u32 status_mask)
410{
411 u32 enable_mask;
412
Imre Deak10c59c52014-02-10 18:42:48 +0200413 if (IS_VALLEYVIEW(dev_priv->dev))
414 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
415 status_mask);
416 else
417 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200418 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
419}
420
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000421/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300422 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000423 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300424static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000425{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000427
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300428 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
429 return;
430
Daniel Vetter13321782014-09-15 14:55:29 +0200431 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000432
Imre Deak755e9012014-02-10 18:42:47 +0200433 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300434 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200435 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200436 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000437
Daniel Vetter13321782014-09-15 14:55:29 +0200438 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000439}
440
441/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700442 * i915_pipe_enabled - check if a pipe is enabled
443 * @dev: DRM device
444 * @pipe: pipe to check
445 *
446 * Reading certain registers when the pipe is disabled can hang the chip.
447 * Use this routine to make sure the PLL is running and the pipe is active
448 * before reading such registers if unsure.
449 */
450static int
451i915_pipe_enabled(struct drm_device *dev, int pipe)
452{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300453 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200454
Daniel Vettera01025a2013-05-22 00:50:23 +0200455 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
456 /* Locking is horribly broken here, but whatever. */
457 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300459
Daniel Vettera01025a2013-05-22 00:50:23 +0200460 return intel_crtc->active;
461 } else {
462 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
463 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700464}
465
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300466/*
467 * This timing diagram depicts the video signal in and
468 * around the vertical blanking period.
469 *
470 * Assumptions about the fictitious mode used in this example:
471 * vblank_start >= 3
472 * vsync_start = vblank_start + 1
473 * vsync_end = vblank_start + 2
474 * vtotal = vblank_start + 3
475 *
476 * start of vblank:
477 * latch double buffered registers
478 * increment frame counter (ctg+)
479 * generate start of vblank interrupt (gen4+)
480 * |
481 * | frame start:
482 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
483 * | may be shifted forward 1-3 extra lines via PIPECONF
484 * | |
485 * | | start of vsync:
486 * | | generate vsync interrupt
487 * | | |
488 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
489 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
490 * ----va---> <-----------------vb--------------------> <--------va-------------
491 * | | <----vs-----> |
492 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
493 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
494 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
495 * | | |
496 * last visible pixel first visible pixel
497 * | increment frame counter (gen3/4)
498 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
499 *
500 * x = horizontal active
501 * _ = horizontal blanking
502 * hs = horizontal sync
503 * va = vertical active
504 * vb = vertical blanking
505 * vs = vertical sync
506 * vbs = vblank_start (number)
507 *
508 * Summary:
509 * - most events happen at the start of horizontal sync
510 * - frame start happens at the start of horizontal blank, 1-4 lines
511 * (depending on PIPECONF settings) after the start of vblank
512 * - gen3/4 pixel and frame counter are synchronized with the start
513 * of horizontal active on the first line of vertical active
514 */
515
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300516static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
517{
518 /* Gen2 doesn't have a hardware frame counter */
519 return 0;
520}
521
Keith Packard42f52ef2008-10-18 19:39:29 -0700522/* Called from drm generic code, passed a 'crtc', which
523 * we use as a pipe index
524 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700525static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700526{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300527 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700528 unsigned long high_frame;
529 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300530 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700531
532 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800533 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800534 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700535 return 0;
536 }
537
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300538 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
539 struct intel_crtc *intel_crtc =
540 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
541 const struct drm_display_mode *mode =
542 &intel_crtc->config.adjusted_mode;
543
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300544 htotal = mode->crtc_htotal;
545 hsync_start = mode->crtc_hsync_start;
546 vbl_start = mode->crtc_vblank_start;
547 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
548 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300549 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100550 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300551
552 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300553 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300554 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300555 if ((I915_READ(PIPECONF(cpu_transcoder)) &
556 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
557 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300558 }
559
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300560 /* Convert to pixel count */
561 vbl_start *= htotal;
562
563 /* Start of vblank event occurs at start of hsync */
564 vbl_start -= htotal - hsync_start;
565
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800566 high_frame = PIPEFRAME(pipe);
567 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100568
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700569 /*
570 * High & low register fields aren't synchronized, so make sure
571 * we get a low value that's stable across two reads of the high
572 * register.
573 */
574 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100575 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300576 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100577 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700578 } while (high1 != high2);
579
Chris Wilson5eddb702010-09-11 13:48:45 +0100580 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300581 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100582 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300583
584 /*
585 * The frame counter increments at beginning of active.
586 * Cook up a vblank counter by also checking the pixel
587 * counter against vblank start.
588 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200589 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700590}
591
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700592static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800593{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800595 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800596
597 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800598 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800599 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800600 return 0;
601 }
602
603 return I915_READ(reg);
604}
605
Mario Kleinerad3543e2013-10-30 05:13:08 +0100606/* raw reads, only for fast reads of display block, no need for forcewake etc. */
607#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100608
Ville Syrjäläa225f072014-04-29 13:35:45 +0300609static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
610{
611 struct drm_device *dev = crtc->base.dev;
612 struct drm_i915_private *dev_priv = dev->dev_private;
613 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
614 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300615 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300616
Ville Syrjälä80715b22014-05-15 20:23:23 +0300617 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
619 vtotal /= 2;
620
621 if (IS_GEN2(dev))
622 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
623 else
624 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
625
626 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300627 * See update_scanline_offset() for the details on the
628 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300629 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300630 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300631}
632
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700633static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200634 unsigned int flags, int *vpos, int *hpos,
635 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100636{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300637 struct drm_i915_private *dev_priv = dev->dev_private;
638 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
640 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300641 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300642 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100643 bool in_vbl = true;
644 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100645 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100646
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300647 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100648 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800649 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100650 return 0;
651 }
652
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300653 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300654 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300655 vtotal = mode->crtc_vtotal;
656 vbl_start = mode->crtc_vblank_start;
657 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100658
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200659 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
660 vbl_start = DIV_ROUND_UP(vbl_start, 2);
661 vbl_end /= 2;
662 vtotal /= 2;
663 }
664
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300665 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
666
Mario Kleinerad3543e2013-10-30 05:13:08 +0100667 /*
668 * Lock uncore.lock, as we will do multiple timing critical raw
669 * register reads, potentially with preemption disabled, so the
670 * following code must not block on uncore.lock.
671 */
672 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300673
Mario Kleinerad3543e2013-10-30 05:13:08 +0100674 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
675
676 /* Get optional system timestamp before query. */
677 if (stime)
678 *stime = ktime_get();
679
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300680 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100681 /* No obvious pixelcount register. Only query vertical
682 * scanout position from Display scan line register.
683 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300684 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100685 } else {
686 /* Have access to pixelcount since start of frame.
687 * We can split this into vertical and horizontal
688 * scanout position.
689 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100690 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100691
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300692 /* convert to pixel counts */
693 vbl_start *= htotal;
694 vbl_end *= htotal;
695 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300696
697 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300698 * In interlaced modes, the pixel counter counts all pixels,
699 * so one field will have htotal more pixels. In order to avoid
700 * the reported position from jumping backwards when the pixel
701 * counter is beyond the length of the shorter field, just
702 * clamp the position the length of the shorter field. This
703 * matches how the scanline counter based position works since
704 * the scanline counter doesn't count the two half lines.
705 */
706 if (position >= vtotal)
707 position = vtotal - 1;
708
709 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300710 * Start of vblank interrupt is triggered at start of hsync,
711 * just prior to the first active line of vblank. However we
712 * consider lines to start at the leading edge of horizontal
713 * active. So, should we get here before we've crossed into
714 * the horizontal active of the first line in vblank, we would
715 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
716 * always add htotal-hsync_start to the current pixel position.
717 */
718 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300719 }
720
Mario Kleinerad3543e2013-10-30 05:13:08 +0100721 /* Get optional system timestamp after query. */
722 if (etime)
723 *etime = ktime_get();
724
725 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
726
727 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
728
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300729 in_vbl = position >= vbl_start && position < vbl_end;
730
731 /*
732 * While in vblank, position will be negative
733 * counting up towards 0 at vbl_end. And outside
734 * vblank, position will be positive counting
735 * up since vbl_end.
736 */
737 if (position >= vbl_start)
738 position -= vbl_end;
739 else
740 position += vtotal - vbl_end;
741
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300742 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300743 *vpos = position;
744 *hpos = 0;
745 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100746 *vpos = position / htotal;
747 *hpos = position - (*vpos * htotal);
748 }
749
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100750 /* In vblank? */
751 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200752 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100753
754 return ret;
755}
756
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757int intel_get_crtc_scanline(struct intel_crtc *crtc)
758{
759 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
760 unsigned long irqflags;
761 int position;
762
763 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
764 position = __intel_get_crtc_scanline(crtc);
765 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
766
767 return position;
768}
769
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700770static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100771 int *max_error,
772 struct timeval *vblank_time,
773 unsigned flags)
774{
Chris Wilson4041b852011-01-22 10:07:56 +0000775 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100776
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700777 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000778 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100779 return -EINVAL;
780 }
781
782 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000783 crtc = intel_get_crtc_for_pipe(dev, pipe);
784 if (crtc == NULL) {
785 DRM_ERROR("Invalid crtc %d\n", pipe);
786 return -EINVAL;
787 }
788
789 if (!crtc->enabled) {
790 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
791 return -EBUSY;
792 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100793
794 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000795 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
796 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300797 crtc,
798 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100799}
800
Jani Nikula67c347f2013-09-17 14:26:34 +0300801static bool intel_hpd_irq_event(struct drm_device *dev,
802 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200803{
804 enum drm_connector_status old_status;
805
806 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
807 old_status = connector->status;
808
809 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300810 if (old_status == connector->status)
811 return false;
812
813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200814 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300815 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300816 drm_get_connector_status_name(old_status),
817 drm_get_connector_status_name(connector->status));
818
819 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200820}
821
Dave Airlie13cf5502014-06-18 11:29:35 +1000822static void i915_digport_work_func(struct work_struct *work)
823{
824 struct drm_i915_private *dev_priv =
825 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000826 u32 long_port_mask, short_port_mask;
827 struct intel_digital_port *intel_dig_port;
828 int i, ret;
829 u32 old_bits = 0;
830
Daniel Vetter4cb21832014-09-15 14:55:26 +0200831 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000832 long_port_mask = dev_priv->long_hpd_port_mask;
833 dev_priv->long_hpd_port_mask = 0;
834 short_port_mask = dev_priv->short_hpd_port_mask;
835 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200836 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000837
838 for (i = 0; i < I915_MAX_PORTS; i++) {
839 bool valid = false;
840 bool long_hpd = false;
841 intel_dig_port = dev_priv->hpd_irq_port[i];
842 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
843 continue;
844
845 if (long_port_mask & (1 << i)) {
846 valid = true;
847 long_hpd = true;
848 } else if (short_port_mask & (1 << i))
849 valid = true;
850
851 if (valid) {
852 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
853 if (ret == true) {
854 /* if we get true fallback to old school hpd */
855 old_bits |= (1 << intel_dig_port->base.hpd_pin);
856 }
857 }
858 }
859
860 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200861 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000862 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200863 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000864 schedule_work(&dev_priv->hotplug_work);
865 }
866}
867
Jesse Barnes5ca58282009-03-31 14:11:15 -0700868/*
869 * Handle hotplug events outside the interrupt handler proper.
870 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200871#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
872
Jesse Barnes5ca58282009-03-31 14:11:15 -0700873static void i915_hotplug_work_func(struct work_struct *work)
874{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300875 struct drm_i915_private *dev_priv =
876 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700877 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700878 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200879 struct intel_connector *intel_connector;
880 struct intel_encoder *intel_encoder;
881 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200882 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200883 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200884 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700885
Keith Packarda65e34c2011-07-25 10:04:56 -0700886 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800887 DRM_DEBUG_KMS("running encoder hotplug functions\n");
888
Daniel Vetter4cb21832014-09-15 14:55:26 +0200889 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200890
891 hpd_event_bits = dev_priv->hpd_event_bits;
892 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200893 list_for_each_entry(connector, &mode_config->connector_list, head) {
894 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000895 if (!intel_connector->encoder)
896 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200897 intel_encoder = intel_connector->encoder;
898 if (intel_encoder->hpd_pin > HPD_NONE &&
899 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
900 connector->polled == DRM_CONNECTOR_POLL_HPD) {
901 DRM_INFO("HPD interrupt storm detected on connector %s: "
902 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300903 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200904 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
905 connector->polled = DRM_CONNECTOR_POLL_CONNECT
906 | DRM_CONNECTOR_POLL_DISCONNECT;
907 hpd_disabled = true;
908 }
Egbert Eich142e2392013-04-11 15:57:57 +0200909 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
910 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300911 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200912 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200913 }
914 /* if there were no outputs to poll, poll was disabled,
915 * therefore make sure it's enabled when disabling HPD on
916 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200917 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200918 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300919 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
920 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200921 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200922
Daniel Vetter4cb21832014-09-15 14:55:26 +0200923 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200924
Egbert Eich321a1b32013-04-11 16:00:26 +0200925 list_for_each_entry(connector, &mode_config->connector_list, head) {
926 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000927 if (!intel_connector->encoder)
928 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200929 intel_encoder = intel_connector->encoder;
930 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
931 if (intel_encoder->hot_plug)
932 intel_encoder->hot_plug(intel_encoder);
933 if (intel_hpd_irq_event(dev, connector))
934 changed = true;
935 }
936 }
Keith Packard40ee3382011-07-28 15:31:19 -0700937 mutex_unlock(&mode_config->mutex);
938
Egbert Eich321a1b32013-04-11 16:00:26 +0200939 if (changed)
940 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700941}
942
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200943static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800944{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300945 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000946 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200947 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200948
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200949 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800950
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200951 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
952
Daniel Vetter20e4d402012-08-08 23:35:39 +0200953 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200954
Jesse Barnes7648fa92010-05-20 14:28:11 -0700955 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000956 busy_up = I915_READ(RCPREVBSYTUPAVG);
957 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800958 max_avg = I915_READ(RCBMAXAVG);
959 min_avg = I915_READ(RCBMINAVG);
960
961 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000962 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200963 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
964 new_delay = dev_priv->ips.cur_delay - 1;
965 if (new_delay < dev_priv->ips.max_delay)
966 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000967 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200968 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
969 new_delay = dev_priv->ips.cur_delay + 1;
970 if (new_delay > dev_priv->ips.min_delay)
971 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800972 }
973
Jesse Barnes7648fa92010-05-20 14:28:11 -0700974 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800976
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200977 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200978
Jesse Barnesf97108d2010-01-29 11:27:07 -0800979 return;
980}
981
Chris Wilson549f7362010-10-19 11:19:32 +0100982static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100983 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100984{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100985 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000986 return;
987
Chris Wilson814e9b52013-09-23 17:33:19 -0300988 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000989
Chris Wilson549f7362010-10-19 11:19:32 +0100990 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +0300991 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +0100992}
993
Deepak S31685c22014-07-03 17:33:01 -0400994static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +0100995 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -0400996{
997 u32 cz_ts, cz_freq_khz;
998 u32 render_count, media_count;
999 u32 elapsed_render, elapsed_media, elapsed_time;
1000 u32 residency = 0;
1001
1002 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1003 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1004
1005 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1006 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1007
Chris Wilsonbf225f22014-07-10 20:31:18 +01001008 if (rps_ei->cz_clock == 0) {
1009 rps_ei->cz_clock = cz_ts;
1010 rps_ei->render_c0 = render_count;
1011 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001012
1013 return dev_priv->rps.cur_freq;
1014 }
1015
Chris Wilsonbf225f22014-07-10 20:31:18 +01001016 elapsed_time = cz_ts - rps_ei->cz_clock;
1017 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001018
Chris Wilsonbf225f22014-07-10 20:31:18 +01001019 elapsed_render = render_count - rps_ei->render_c0;
1020 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001021
Chris Wilsonbf225f22014-07-10 20:31:18 +01001022 elapsed_media = media_count - rps_ei->media_c0;
1023 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001024
1025 /* Convert all the counters into common unit of milli sec */
1026 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1027 elapsed_render /= cz_freq_khz;
1028 elapsed_media /= cz_freq_khz;
1029
1030 /*
1031 * Calculate overall C0 residency percentage
1032 * only if elapsed time is non zero
1033 */
1034 if (elapsed_time) {
1035 residency =
1036 ((max(elapsed_render, elapsed_media) * 100)
1037 / elapsed_time);
1038 }
1039
1040 return residency;
1041}
1042
1043/**
1044 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1045 * busy-ness calculated from C0 counters of render & media power wells
1046 * @dev_priv: DRM device private
1047 *
1048 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001049static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001050{
1051 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001052 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001053
1054 dev_priv->rps.ei_interrupt_count++;
1055
1056 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1057
1058
Chris Wilsonbf225f22014-07-10 20:31:18 +01001059 if (dev_priv->rps.up_ei.cz_clock == 0) {
1060 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1061 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001062 return dev_priv->rps.cur_freq;
1063 }
1064
1065
1066 /*
1067 * To down throttle, C0 residency should be less than down threshold
1068 * for continous EI intervals. So calculate down EI counters
1069 * once in VLV_INT_COUNT_FOR_DOWN_EI
1070 */
1071 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1072
1073 dev_priv->rps.ei_interrupt_count = 0;
1074
1075 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001076 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001077 } else {
1078 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001079 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001080 }
1081
1082 new_delay = dev_priv->rps.cur_freq;
1083
1084 adj = dev_priv->rps.last_adj;
1085 /* C0 residency is greater than UP threshold. Increase Frequency */
1086 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1087 if (adj > 0)
1088 adj *= 2;
1089 else
1090 adj = 1;
1091
1092 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1093 new_delay = dev_priv->rps.cur_freq + adj;
1094
1095 /*
1096 * For better performance, jump directly
1097 * to RPe if we're below it.
1098 */
1099 if (new_delay < dev_priv->rps.efficient_freq)
1100 new_delay = dev_priv->rps.efficient_freq;
1101
1102 } else if (!dev_priv->rps.ei_interrupt_count &&
1103 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1104 if (adj < 0)
1105 adj *= 2;
1106 else
1107 adj = -1;
1108 /*
1109 * This means, C0 residency is less than down threshold over
1110 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1111 */
1112 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1113 new_delay = dev_priv->rps.cur_freq + adj;
1114 }
1115
1116 return new_delay;
1117}
1118
Ben Widawsky4912d042011-04-25 11:25:20 -07001119static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001120{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001121 struct drm_i915_private *dev_priv =
1122 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001123 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001124 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001125
Daniel Vetter59cdb632013-07-04 23:35:28 +02001126 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001127 pm_iir = dev_priv->rps.pm_iir;
1128 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001129 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1130 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001131 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001132
Paulo Zanoni60611c12013-08-15 11:50:01 -03001133 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301134 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001135
Deepak Sa6706b42014-03-15 20:23:22 +05301136 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001137 return;
1138
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001139 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001140
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001142 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001143 if (adj > 0)
1144 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301145 else {
1146 /* CHV needs even encode values */
1147 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1148 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001149 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001150
1151 /*
1152 * For better performance, jump directly
1153 * to RPe if we're below it.
1154 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001155 if (new_delay < dev_priv->rps.efficient_freq)
1156 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001157 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001158 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1159 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001161 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001162 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001163 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1164 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001165 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1166 if (adj < 0)
1167 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301168 else {
1169 /* CHV needs even encode values */
1170 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1171 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001172 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001173 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001174 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001175 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001176
Ben Widawsky79249632012-09-07 19:43:42 -07001177 /* sysfs frequency interfaces may have snuck in while servicing the
1178 * interrupt
1179 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001180 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001181 dev_priv->rps.min_freq_softlimit,
1182 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301183
Ben Widawskyb39fb292014-03-19 18:31:11 -07001184 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001185
1186 if (IS_VALLEYVIEW(dev_priv->dev))
1187 valleyview_set_rps(dev_priv->dev, new_delay);
1188 else
1189 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001190
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001191 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001192}
1193
Ben Widawskye3689192012-05-25 16:56:22 -07001194
1195/**
1196 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1197 * occurred.
1198 * @work: workqueue struct
1199 *
1200 * Doesn't actually do anything except notify userspace. As a consequence of
1201 * this event, userspace should try to remap the bad rows since statistically
1202 * it is likely the same row is more likely to go bad again.
1203 */
1204static void ivybridge_parity_work(struct work_struct *work)
1205{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001206 struct drm_i915_private *dev_priv =
1207 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001208 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001209 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001210 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001211 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001212
1213 /* We must turn off DOP level clock gating to access the L3 registers.
1214 * In order to prevent a get/put style interface, acquire struct mutex
1215 * any time we access those registers.
1216 */
1217 mutex_lock(&dev_priv->dev->struct_mutex);
1218
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001219 /* If we've screwed up tracking, just let the interrupt fire again */
1220 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1221 goto out;
1222
Ben Widawskye3689192012-05-25 16:56:22 -07001223 misccpctl = I915_READ(GEN7_MISCCPCTL);
1224 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1225 POSTING_READ(GEN7_MISCCPCTL);
1226
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1228 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230 slice--;
1231 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1232 break;
1233
1234 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1235
1236 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1237
1238 error_status = I915_READ(reg);
1239 row = GEN7_PARITY_ERROR_ROW(error_status);
1240 bank = GEN7_PARITY_ERROR_BANK(error_status);
1241 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1242
1243 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1244 POSTING_READ(reg);
1245
1246 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1247 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1248 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1249 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1250 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1251 parity_event[5] = NULL;
1252
Dave Airlie5bdebb12013-10-11 14:07:25 +10001253 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001254 KOBJ_CHANGE, parity_event);
1255
1256 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1257 slice, row, bank, subbank);
1258
1259 kfree(parity_event[4]);
1260 kfree(parity_event[3]);
1261 kfree(parity_event[2]);
1262 kfree(parity_event[1]);
1263 }
Ben Widawskye3689192012-05-25 16:56:22 -07001264
1265 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1266
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001267out:
1268 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001269 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001270 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001271 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001272
1273 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001274}
1275
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001276static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001277{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001278 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001279
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001280 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001281 return;
1282
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001283 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001284 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001285 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 iir &= GT_PARITY_ERROR(dev);
1288 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1289 dev_priv->l3_parity.which_slice |= 1 << 1;
1290
1291 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1292 dev_priv->l3_parity.which_slice |= 1 << 0;
1293
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001294 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001295}
1296
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001297static void ilk_gt_irq_handler(struct drm_device *dev,
1298 struct drm_i915_private *dev_priv,
1299 u32 gt_iir)
1300{
1301 if (gt_iir &
1302 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1303 notify_ring(dev, &dev_priv->ring[RCS]);
1304 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1305 notify_ring(dev, &dev_priv->ring[VCS]);
1306}
1307
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001308static void snb_gt_irq_handler(struct drm_device *dev,
1309 struct drm_i915_private *dev_priv,
1310 u32 gt_iir)
1311{
1312
Ben Widawskycc609d52013-05-28 19:22:29 -07001313 if (gt_iir &
1314 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001315 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001316 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001317 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001318 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001319 notify_ring(dev, &dev_priv->ring[BCS]);
1320
Ben Widawskycc609d52013-05-28 19:22:29 -07001321 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1322 GT_BSD_CS_ERROR_INTERRUPT |
1323 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001324 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1325 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001326 }
Ben Widawskye3689192012-05-25 16:56:22 -07001327
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001328 if (gt_iir & GT_PARITY_ERROR(dev))
1329 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001330}
1331
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1333 struct drm_i915_private *dev_priv,
1334 u32 master_ctl)
1335{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001336 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001337 u32 rcs, bcs, vcs;
1338 uint32_t tmp = 0;
1339 irqreturn_t ret = IRQ_NONE;
1340
1341 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1342 tmp = I915_READ(GEN8_GT_IIR(0));
1343 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001344 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001345 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001346
Ben Widawskyabd58f02013-11-02 21:07:09 -07001347 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001348 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001349 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001350 notify_ring(dev, ring);
1351 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1352 intel_execlists_handle_ctx_events(ring);
1353
1354 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1355 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001356 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001357 notify_ring(dev, ring);
1358 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1359 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 } else
1361 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1362 }
1363
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001364 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001365 tmp = I915_READ(GEN8_GT_IIR(1));
1366 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001367 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001368 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001369
Ben Widawskyabd58f02013-11-02 21:07:09 -07001370 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001371 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001372 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001373 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001374 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001375 intel_execlists_handle_ctx_events(ring);
1376
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001377 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001378 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001379 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001380 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001381 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001382 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001383 } else
1384 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1385 }
1386
Ben Widawsky09610212014-05-15 20:58:08 +03001387 if (master_ctl & GEN8_GT_PM_IRQ) {
1388 tmp = I915_READ(GEN8_GT_IIR(2));
1389 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001390 I915_WRITE(GEN8_GT_IIR(2),
1391 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001392 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001393 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001394 } else
1395 DRM_ERROR("The master control interrupt lied (PM)!\n");
1396 }
1397
Ben Widawskyabd58f02013-11-02 21:07:09 -07001398 if (master_ctl & GEN8_GT_VECS_IRQ) {
1399 tmp = I915_READ(GEN8_GT_IIR(3));
1400 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001401 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001402 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001403
Ben Widawskyabd58f02013-11-02 21:07:09 -07001404 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001405 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001406 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001407 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001408 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001409 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001410 } else
1411 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1412 }
1413
1414 return ret;
1415}
1416
Egbert Eichb543fb02013-04-16 13:36:54 +02001417#define HPD_STORM_DETECT_PERIOD 1000
1418#define HPD_STORM_THRESHOLD 5
1419
Jani Nikula07c338c2014-10-02 11:16:32 +03001420static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001421{
1422 switch (port) {
1423 case PORT_A:
1424 case PORT_E:
1425 default:
1426 return -1;
1427 case PORT_B:
1428 return 0;
1429 case PORT_C:
1430 return 8;
1431 case PORT_D:
1432 return 16;
1433 }
1434}
1435
Jani Nikula07c338c2014-10-02 11:16:32 +03001436static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001437{
1438 switch (port) {
1439 case PORT_A:
1440 case PORT_E:
1441 default:
1442 return -1;
1443 case PORT_B:
1444 return 17;
1445 case PORT_C:
1446 return 19;
1447 case PORT_D:
1448 return 21;
1449 }
1450}
1451
1452static inline enum port get_port_from_pin(enum hpd_pin pin)
1453{
1454 switch (pin) {
1455 case HPD_PORT_B:
1456 return PORT_B;
1457 case HPD_PORT_C:
1458 return PORT_C;
1459 case HPD_PORT_D:
1460 return PORT_D;
1461 default:
1462 return PORT_A; /* no hpd */
1463 }
1464}
1465
Daniel Vetter10a504d2013-06-27 17:52:12 +02001466static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001467 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001468 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001469 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001470{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001471 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001472 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001473 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001474 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001475 bool queue_dig = false, queue_hp = false;
1476 u32 dig_shift;
1477 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001478
Daniel Vetter91d131d2013-06-27 17:52:14 +02001479 if (!hotplug_trigger)
1480 return;
1481
Dave Airlie13cf5502014-06-18 11:29:35 +10001482 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1483 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001484
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001485 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001486 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001487 if (!(hpd[i] & hotplug_trigger))
1488 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001489
Dave Airlie13cf5502014-06-18 11:29:35 +10001490 port = get_port_from_pin(i);
1491 if (port && dev_priv->hpd_irq_port[port]) {
1492 bool long_hpd;
1493
Jani Nikula07c338c2014-10-02 11:16:32 +03001494 if (HAS_PCH_SPLIT(dev)) {
1495 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001496 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001497 } else {
1498 dig_shift = i915_port_to_hotplug_shift(port);
1499 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001500 }
1501
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001502 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1503 port_name(port),
1504 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001505 /* for long HPD pulses we want to have the digital queue happen,
1506 but we still want HPD storm detection to function. */
1507 if (long_hpd) {
1508 dev_priv->long_hpd_port_mask |= (1 << port);
1509 dig_port_mask |= hpd[i];
1510 } else {
1511 /* for short HPD just trigger the digital queue */
1512 dev_priv->short_hpd_port_mask |= (1 << port);
1513 hotplug_trigger &= ~hpd[i];
1514 }
1515 queue_dig = true;
1516 }
1517 }
1518
1519 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001520 if (hpd[i] & hotplug_trigger &&
1521 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1522 /*
1523 * On GMCH platforms the interrupt mask bits only
1524 * prevent irq generation, not the setting of the
1525 * hotplug bits itself. So only WARN about unexpected
1526 * interrupts on saner platforms.
1527 */
1528 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1529 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1530 hotplug_trigger, i, hpd[i]);
1531
1532 continue;
1533 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001534
Egbert Eichb543fb02013-04-16 13:36:54 +02001535 if (!(hpd[i] & hotplug_trigger) ||
1536 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1537 continue;
1538
Dave Airlie13cf5502014-06-18 11:29:35 +10001539 if (!(dig_port_mask & hpd[i])) {
1540 dev_priv->hpd_event_bits |= (1 << i);
1541 queue_hp = true;
1542 }
1543
Egbert Eichb543fb02013-04-16 13:36:54 +02001544 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1545 dev_priv->hpd_stats[i].hpd_last_jiffies
1546 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1547 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1548 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001549 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001550 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1551 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001552 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001553 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001554 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001555 } else {
1556 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001557 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1558 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001559 }
1560 }
1561
Daniel Vetter10a504d2013-06-27 17:52:12 +02001562 if (storm_detected)
1563 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001564 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001565
Daniel Vetter645416f2013-09-02 16:22:25 +02001566 /*
1567 * Our hotplug handler can grab modeset locks (by calling down into the
1568 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1569 * queue for otherwise the flush_work in the pageflip code will
1570 * deadlock.
1571 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001572 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001573 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001574 if (queue_hp)
1575 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001576}
1577
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001578static void gmbus_irq_handler(struct drm_device *dev)
1579{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001581
Daniel Vetter28c70f12012-12-01 13:53:45 +01001582 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001583}
1584
Daniel Vetterce99c252012-12-01 13:53:47 +01001585static void dp_aux_irq_handler(struct drm_device *dev)
1586{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001587 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001588
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001589 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001590}
1591
Shuang He8bf1e9f2013-10-15 18:55:27 +01001592#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001593static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1594 uint32_t crc0, uint32_t crc1,
1595 uint32_t crc2, uint32_t crc3,
1596 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001597{
1598 struct drm_i915_private *dev_priv = dev->dev_private;
1599 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1600 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001601 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001602
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001603 spin_lock(&pipe_crc->lock);
1604
Damien Lespiau0c912c72013-10-15 18:55:37 +01001605 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001606 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001607 DRM_ERROR("spurious interrupt\n");
1608 return;
1609 }
1610
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001611 head = pipe_crc->head;
1612 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001613
1614 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001615 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001616 DRM_ERROR("CRC buffer overflowing\n");
1617 return;
1618 }
1619
1620 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001622 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001623 entry->crc[0] = crc0;
1624 entry->crc[1] = crc1;
1625 entry->crc[2] = crc2;
1626 entry->crc[3] = crc3;
1627 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001628
1629 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001630 pipe_crc->head = head;
1631
1632 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001633
1634 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001635}
Daniel Vetter277de952013-10-18 16:37:07 +02001636#else
1637static inline void
1638display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1639 uint32_t crc0, uint32_t crc1,
1640 uint32_t crc2, uint32_t crc3,
1641 uint32_t crc4) {}
1642#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001643
Daniel Vetter277de952013-10-18 16:37:07 +02001644
1645static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001646{
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648
Daniel Vetter277de952013-10-18 16:37:07 +02001649 display_pipe_crc_irq_handler(dev, pipe,
1650 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1651 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001652}
1653
Daniel Vetter277de952013-10-18 16:37:07 +02001654static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657
Daniel Vetter277de952013-10-18 16:37:07 +02001658 display_pipe_crc_irq_handler(dev, pipe,
1659 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1660 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1661 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1662 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1663 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001664}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001665
Daniel Vetter277de952013-10-18 16:37:07 +02001666static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001667{
1668 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001669 uint32_t res1, res2;
1670
1671 if (INTEL_INFO(dev)->gen >= 3)
1672 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1673 else
1674 res1 = 0;
1675
1676 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1677 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1678 else
1679 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001680
Daniel Vetter277de952013-10-18 16:37:07 +02001681 display_pipe_crc_irq_handler(dev, pipe,
1682 I915_READ(PIPE_CRC_RES_RED(pipe)),
1683 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1684 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1685 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001686}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001687
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001688/* The RPS events need forcewake, so we add them to a work queue and mask their
1689 * IMR bits until the work is done. Other interrupts can be processed without
1690 * the work queue. */
1691static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001692{
Deepak Sa6706b42014-03-15 20:23:22 +05301693 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001694 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301695 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001696 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001697 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001698
1699 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001700 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001701
Imre Deakc9a9a262014-11-05 20:48:37 +02001702 if (INTEL_INFO(dev_priv)->gen >= 8)
1703 return;
1704
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001705 if (HAS_VEBOX(dev_priv->dev)) {
1706 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1707 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001708
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001709 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001710 i915_handle_error(dev_priv->dev, false,
1711 "VEBOX CS error interrupt 0x%08x",
1712 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001713 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001714 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001715}
1716
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001717static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1718{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001719 if (!drm_handle_vblank(dev, pipe))
1720 return false;
1721
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001722 return true;
1723}
1724
Imre Deakc1874ed2014-02-04 21:35:46 +02001725static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1726{
1727 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001728 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001729 int pipe;
1730
Imre Deak58ead0d2014-02-04 21:35:47 +02001731 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001732 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001733 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001734 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001735
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001736 /*
1737 * PIPESTAT bits get signalled even when the interrupt is
1738 * disabled with the mask bits, and some of the status bits do
1739 * not generate interrupts at all (like the underrun bit). Hence
1740 * we need to be careful that we only handle what we want to
1741 * handle.
1742 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001743
1744 /* fifo underruns are filterered in the underrun handler. */
1745 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001746
1747 switch (pipe) {
1748 case PIPE_A:
1749 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1750 break;
1751 case PIPE_B:
1752 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1753 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001754 case PIPE_C:
1755 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1756 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001757 }
1758 if (iir & iir_bit)
1759 mask |= dev_priv->pipestat_irq_mask[pipe];
1760
1761 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001762 continue;
1763
1764 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001765 mask |= PIPESTAT_INT_ENABLE_MASK;
1766 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001767
1768 /*
1769 * Clear the PIPE*STAT regs before the IIR
1770 */
Imre Deak91d181d2014-02-10 18:42:49 +02001771 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1772 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001773 I915_WRITE(reg, pipe_stats[pipe]);
1774 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001775 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001776
Damien Lespiau055e3932014-08-18 13:49:10 +01001777 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001778 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1779 intel_pipe_handle_vblank(dev, pipe))
1780 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001781
Imre Deak579a9b02014-02-04 21:35:48 +02001782 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001783 intel_prepare_page_flip(dev, pipe);
1784 intel_finish_page_flip(dev, pipe);
1785 }
1786
1787 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1788 i9xx_pipe_crc_irq_handler(dev, pipe);
1789
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001790 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1791 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001792 }
1793
1794 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1795 gmbus_irq_handler(dev);
1796}
1797
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001798static void i9xx_hpd_irq_handler(struct drm_device *dev)
1799{
1800 struct drm_i915_private *dev_priv = dev->dev_private;
1801 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1802
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001803 if (hotplug_status) {
1804 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1805 /*
1806 * Make sure hotplug status is cleared before we clear IIR, or else we
1807 * may miss hotplug events.
1808 */
1809 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001810
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001811 if (IS_G4X(dev)) {
1812 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001813
Dave Airlie13cf5502014-06-18 11:29:35 +10001814 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001815 } else {
1816 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1817
Dave Airlie13cf5502014-06-18 11:29:35 +10001818 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001819 }
1820
1821 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1822 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1823 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001824 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001825}
1826
Daniel Vetterff1f5252012-10-02 15:10:55 +02001827static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001828{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001829 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001830 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001831 u32 iir, gt_iir, pm_iir;
1832 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001833
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001834 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001835 /* Find, clear, then process each source of interrupt */
1836
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001837 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001838 if (gt_iir)
1839 I915_WRITE(GTIIR, gt_iir);
1840
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001841 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001842 if (pm_iir)
1843 I915_WRITE(GEN6_PMIIR, pm_iir);
1844
1845 iir = I915_READ(VLV_IIR);
1846 if (iir) {
1847 /* Consume port before clearing IIR or we'll miss events */
1848 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1849 i9xx_hpd_irq_handler(dev);
1850 I915_WRITE(VLV_IIR, iir);
1851 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001852
1853 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1854 goto out;
1855
1856 ret = IRQ_HANDLED;
1857
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001858 if (gt_iir)
1859 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001860 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001861 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001862 /* Call regardless, as some status bits might not be
1863 * signalled in iir */
1864 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001865 }
1866
1867out:
1868 return ret;
1869}
1870
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001871static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1872{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001873 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001874 struct drm_i915_private *dev_priv = dev->dev_private;
1875 u32 master_ctl, iir;
1876 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001877
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001878 for (;;) {
1879 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1880 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001881
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001882 if (master_ctl == 0 && iir == 0)
1883 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001884
Oscar Mateo27b6c122014-06-16 16:11:00 +01001885 ret = IRQ_HANDLED;
1886
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001887 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001888
Oscar Mateo27b6c122014-06-16 16:11:00 +01001889 /* Find, clear, then process each source of interrupt */
1890
1891 if (iir) {
1892 /* Consume port before clearing IIR or we'll miss events */
1893 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1894 i9xx_hpd_irq_handler(dev);
1895 I915_WRITE(VLV_IIR, iir);
1896 }
1897
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001898 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001899
Oscar Mateo27b6c122014-06-16 16:11:00 +01001900 /* Call regardless, as some status bits might not be
1901 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001902 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001903
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001904 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1905 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001906 }
1907
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001908 return ret;
1909}
1910
Adam Jackson23e81d62012-06-06 15:45:44 -04001911static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001912{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001913 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001914 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001915 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001916 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001917
Dave Airlie13cf5502014-06-18 11:29:35 +10001918 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1919 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1920
1921 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001922
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001923 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1924 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1925 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001926 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001927 port_name(port));
1928 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001929
Daniel Vetterce99c252012-12-01 13:53:47 +01001930 if (pch_iir & SDE_AUX_MASK)
1931 dp_aux_irq_handler(dev);
1932
Jesse Barnes776ad802011-01-04 15:09:39 -08001933 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001934 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001935
1936 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1937 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1938
1939 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1940 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1941
1942 if (pch_iir & SDE_POISON)
1943 DRM_ERROR("PCH poison interrupt\n");
1944
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001945 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001946 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001947 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1948 pipe_name(pipe),
1949 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001950
1951 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1952 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1953
1954 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1955 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1956
Jesse Barnes776ad802011-01-04 15:09:39 -08001957 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001958 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001959
1960 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001961 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001962}
1963
1964static void ivb_err_int_handler(struct drm_device *dev)
1965{
1966 struct drm_i915_private *dev_priv = dev->dev_private;
1967 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001968 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001969
Paulo Zanonide032bf2013-04-12 17:57:58 -03001970 if (err_int & ERR_INT_POISON)
1971 DRM_ERROR("Poison interrupt\n");
1972
Damien Lespiau055e3932014-08-18 13:49:10 +01001973 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001974 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1975 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001976
Daniel Vetter5a69b892013-10-16 22:55:52 +02001977 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1978 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001979 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001980 else
Daniel Vetter277de952013-10-18 16:37:07 +02001981 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001982 }
1983 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001984
Paulo Zanoni86642812013-04-12 17:57:57 -03001985 I915_WRITE(GEN7_ERR_INT, err_int);
1986}
1987
1988static void cpt_serr_int_handler(struct drm_device *dev)
1989{
1990 struct drm_i915_private *dev_priv = dev->dev_private;
1991 u32 serr_int = I915_READ(SERR_INT);
1992
Paulo Zanonide032bf2013-04-12 17:57:58 -03001993 if (serr_int & SERR_INT_POISON)
1994 DRM_ERROR("PCH poison interrupt\n");
1995
Paulo Zanoni86642812013-04-12 17:57:57 -03001996 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001997 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001998
1999 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002000 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002001
2002 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002003 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002004
2005 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002006}
2007
Adam Jackson23e81d62012-06-06 15:45:44 -04002008static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2009{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002010 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002011 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002012 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002013 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002014
Dave Airlie13cf5502014-06-18 11:29:35 +10002015 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2016 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2017
2018 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002019
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002020 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2021 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2022 SDE_AUDIO_POWER_SHIFT_CPT);
2023 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2024 port_name(port));
2025 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002026
2027 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002028 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002029
2030 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002031 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002032
2033 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2034 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2035
2036 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2037 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2038
2039 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002040 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002041 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2042 pipe_name(pipe),
2043 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002044
2045 if (pch_iir & SDE_ERROR_CPT)
2046 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002047}
2048
Paulo Zanonic008bc62013-07-12 16:35:10 -03002049static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2050{
2051 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002052 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002053
2054 if (de_iir & DE_AUX_CHANNEL_A)
2055 dp_aux_irq_handler(dev);
2056
2057 if (de_iir & DE_GSE)
2058 intel_opregion_asle_intr(dev);
2059
Paulo Zanonic008bc62013-07-12 16:35:10 -03002060 if (de_iir & DE_POISON)
2061 DRM_ERROR("Poison interrupt\n");
2062
Damien Lespiau055e3932014-08-18 13:49:10 +01002063 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002064 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2065 intel_pipe_handle_vblank(dev, pipe))
2066 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002067
Daniel Vetter40da17c2013-10-21 18:04:36 +02002068 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002069 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002070
Daniel Vetter40da17c2013-10-21 18:04:36 +02002071 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2072 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002073
Daniel Vetter40da17c2013-10-21 18:04:36 +02002074 /* plane/pipes map 1:1 on ilk+ */
2075 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2076 intel_prepare_page_flip(dev, pipe);
2077 intel_finish_page_flip_plane(dev, pipe);
2078 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002079 }
2080
2081 /* check event from PCH */
2082 if (de_iir & DE_PCH_EVENT) {
2083 u32 pch_iir = I915_READ(SDEIIR);
2084
2085 if (HAS_PCH_CPT(dev))
2086 cpt_irq_handler(dev, pch_iir);
2087 else
2088 ibx_irq_handler(dev, pch_iir);
2089
2090 /* should clear PCH hotplug event before clear CPU irq */
2091 I915_WRITE(SDEIIR, pch_iir);
2092 }
2093
2094 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2095 ironlake_rps_change_irq_handler(dev);
2096}
2097
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002098static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2099{
2100 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002101 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002102
2103 if (de_iir & DE_ERR_INT_IVB)
2104 ivb_err_int_handler(dev);
2105
2106 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2107 dp_aux_irq_handler(dev);
2108
2109 if (de_iir & DE_GSE_IVB)
2110 intel_opregion_asle_intr(dev);
2111
Damien Lespiau055e3932014-08-18 13:49:10 +01002112 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002113 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2114 intel_pipe_handle_vblank(dev, pipe))
2115 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002116
2117 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002118 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2119 intel_prepare_page_flip(dev, pipe);
2120 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002121 }
2122 }
2123
2124 /* check event from PCH */
2125 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2126 u32 pch_iir = I915_READ(SDEIIR);
2127
2128 cpt_irq_handler(dev, pch_iir);
2129
2130 /* clear PCH hotplug event before clear CPU irq */
2131 I915_WRITE(SDEIIR, pch_iir);
2132 }
2133}
2134
Oscar Mateo72c90f62014-06-16 16:10:57 +01002135/*
2136 * To handle irqs with the minimum potential races with fresh interrupts, we:
2137 * 1 - Disable Master Interrupt Control.
2138 * 2 - Find the source(s) of the interrupt.
2139 * 3 - Clear the Interrupt Identity bits (IIR).
2140 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2141 * 5 - Re-enable Master Interrupt Control.
2142 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002143static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002144{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002145 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002146 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002147 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002148 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002149
Paulo Zanoni86642812013-04-12 17:57:57 -03002150 /* We get interrupts on unclaimed registers, so check for this before we
2151 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002152 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002153
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002154 /* disable master interrupt before clearing iir */
2155 de_ier = I915_READ(DEIER);
2156 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002157 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002158
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002159 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2160 * interrupts will will be stored on its back queue, and then we'll be
2161 * able to process them after we restore SDEIER (as soon as we restore
2162 * it, we'll get an interrupt if SDEIIR still has something to process
2163 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002164 if (!HAS_PCH_NOP(dev)) {
2165 sde_ier = I915_READ(SDEIER);
2166 I915_WRITE(SDEIER, 0);
2167 POSTING_READ(SDEIER);
2168 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002169
Oscar Mateo72c90f62014-06-16 16:10:57 +01002170 /* Find, clear, then process each source of interrupt */
2171
Chris Wilson0e434062012-05-09 21:45:44 +01002172 gt_iir = I915_READ(GTIIR);
2173 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002174 I915_WRITE(GTIIR, gt_iir);
2175 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002176 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002177 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002178 else
2179 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002180 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002181
2182 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002183 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002184 I915_WRITE(DEIIR, de_iir);
2185 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002186 if (INTEL_INFO(dev)->gen >= 7)
2187 ivb_display_irq_handler(dev, de_iir);
2188 else
2189 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002190 }
2191
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002192 if (INTEL_INFO(dev)->gen >= 6) {
2193 u32 pm_iir = I915_READ(GEN6_PMIIR);
2194 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002195 I915_WRITE(GEN6_PMIIR, pm_iir);
2196 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002197 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002198 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002199 }
2200
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002201 I915_WRITE(DEIER, de_ier);
2202 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002203 if (!HAS_PCH_NOP(dev)) {
2204 I915_WRITE(SDEIER, sde_ier);
2205 POSTING_READ(SDEIER);
2206 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002207
2208 return ret;
2209}
2210
Ben Widawskyabd58f02013-11-02 21:07:09 -07002211static irqreturn_t gen8_irq_handler(int irq, void *arg)
2212{
2213 struct drm_device *dev = arg;
2214 struct drm_i915_private *dev_priv = dev->dev_private;
2215 u32 master_ctl;
2216 irqreturn_t ret = IRQ_NONE;
2217 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002218 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002219
Ben Widawskyabd58f02013-11-02 21:07:09 -07002220 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2221 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2222 if (!master_ctl)
2223 return IRQ_NONE;
2224
2225 I915_WRITE(GEN8_MASTER_IRQ, 0);
2226 POSTING_READ(GEN8_MASTER_IRQ);
2227
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002228 /* Find, clear, then process each source of interrupt */
2229
Ben Widawskyabd58f02013-11-02 21:07:09 -07002230 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2231
2232 if (master_ctl & GEN8_DE_MISC_IRQ) {
2233 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002234 if (tmp) {
2235 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2236 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002237 if (tmp & GEN8_DE_MISC_GSE)
2238 intel_opregion_asle_intr(dev);
2239 else
2240 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002241 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002242 else
2243 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002244 }
2245
Daniel Vetter6d766f02013-11-07 14:49:55 +01002246 if (master_ctl & GEN8_DE_PORT_IRQ) {
2247 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002248 if (tmp) {
2249 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2250 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002251 if (tmp & GEN8_AUX_CHANNEL_A)
2252 dp_aux_irq_handler(dev);
2253 else
2254 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002255 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002256 else
2257 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002258 }
2259
Damien Lespiau055e3932014-08-18 13:49:10 +01002260 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002261 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002262
Daniel Vetterc42664c2013-11-07 11:05:40 +01002263 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2264 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002265
Daniel Vetterc42664c2013-11-07 11:05:40 +01002266 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002267 if (pipe_iir) {
2268 ret = IRQ_HANDLED;
2269 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002270
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002271 if (pipe_iir & GEN8_PIPE_VBLANK &&
2272 intel_pipe_handle_vblank(dev, pipe))
2273 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002274
Damien Lespiau770de832014-03-20 20:45:01 +00002275 if (IS_GEN9(dev))
2276 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2277 else
2278 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2279
2280 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002281 intel_prepare_page_flip(dev, pipe);
2282 intel_finish_page_flip_plane(dev, pipe);
2283 }
2284
2285 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2286 hsw_pipe_crc_irq_handler(dev, pipe);
2287
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002288 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2289 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2290 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002291
Damien Lespiau770de832014-03-20 20:45:01 +00002292
2293 if (IS_GEN9(dev))
2294 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2295 else
2296 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2297
2298 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002299 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2300 pipe_name(pipe),
2301 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002302 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002303 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2304 }
2305
Daniel Vetter92d03a82013-11-07 11:05:43 +01002306 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2307 /*
2308 * FIXME(BDW): Assume for now that the new interrupt handling
2309 * scheme also closed the SDE interrupt handling race we've seen
2310 * on older pch-split platforms. But this needs testing.
2311 */
2312 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002313 if (pch_iir) {
2314 I915_WRITE(SDEIIR, pch_iir);
2315 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002316 cpt_irq_handler(dev, pch_iir);
2317 } else
2318 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2319
Daniel Vetter92d03a82013-11-07 11:05:43 +01002320 }
2321
Ben Widawskyabd58f02013-11-02 21:07:09 -07002322 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2323 POSTING_READ(GEN8_MASTER_IRQ);
2324
2325 return ret;
2326}
2327
Daniel Vetter17e1df02013-09-08 21:57:13 +02002328static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2329 bool reset_completed)
2330{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002332 int i;
2333
2334 /*
2335 * Notify all waiters for GPU completion events that reset state has
2336 * been changed, and that they need to restart their wait after
2337 * checking for potential errors (and bail out to drop locks if there is
2338 * a gpu reset pending so that i915_error_work_func can acquire them).
2339 */
2340
2341 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2342 for_each_ring(ring, dev_priv, i)
2343 wake_up_all(&ring->irq_queue);
2344
2345 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2346 wake_up_all(&dev_priv->pending_flip_queue);
2347
2348 /*
2349 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2350 * reset state is cleared.
2351 */
2352 if (reset_completed)
2353 wake_up_all(&dev_priv->gpu_error.reset_queue);
2354}
2355
Jesse Barnes8a905232009-07-11 16:48:03 -04002356/**
2357 * i915_error_work_func - do process context error handling work
2358 * @work: work struct
2359 *
2360 * Fire an error uevent so userspace can see that a hang or error
2361 * was detected.
2362 */
2363static void i915_error_work_func(struct work_struct *work)
2364{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002365 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2366 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002367 struct drm_i915_private *dev_priv =
2368 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002369 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002370 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2371 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2372 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002373 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002374
Dave Airlie5bdebb12013-10-11 14:07:25 +10002375 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002376
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002377 /*
2378 * Note that there's only one work item which does gpu resets, so we
2379 * need not worry about concurrent gpu resets potentially incrementing
2380 * error->reset_counter twice. We only need to take care of another
2381 * racing irq/hangcheck declaring the gpu dead for a second time. A
2382 * quick check for that is good enough: schedule_work ensures the
2383 * correct ordering between hang detection and this work item, and since
2384 * the reset in-progress bit is only ever set by code outside of this
2385 * work we don't need to worry about any other races.
2386 */
2387 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002388 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002389 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002390 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002391
Daniel Vetter17e1df02013-09-08 21:57:13 +02002392 /*
Imre Deakf454c692014-04-23 01:09:04 +03002393 * In most cases it's guaranteed that we get here with an RPM
2394 * reference held, for example because there is a pending GPU
2395 * request that won't finish until the reset is done. This
2396 * isn't the case at least when we get here by doing a
2397 * simulated reset via debugs, so get an RPM reference.
2398 */
2399 intel_runtime_pm_get(dev_priv);
2400 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002401 * All state reset _must_ be completed before we update the
2402 * reset counter, for otherwise waiters might miss the reset
2403 * pending state and not properly drop locks, resulting in
2404 * deadlocks with the reset work.
2405 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002406 ret = i915_reset(dev);
2407
Daniel Vetter17e1df02013-09-08 21:57:13 +02002408 intel_display_handle_reset(dev);
2409
Imre Deakf454c692014-04-23 01:09:04 +03002410 intel_runtime_pm_put(dev_priv);
2411
Daniel Vetterf69061b2012-12-06 09:01:42 +01002412 if (ret == 0) {
2413 /*
2414 * After all the gem state is reset, increment the reset
2415 * counter and wake up everyone waiting for the reset to
2416 * complete.
2417 *
2418 * Since unlock operations are a one-sided barrier only,
2419 * we need to insert a barrier here to order any seqno
2420 * updates before
2421 * the counter increment.
2422 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002423 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002424 atomic_inc(&dev_priv->gpu_error.reset_counter);
2425
Dave Airlie5bdebb12013-10-11 14:07:25 +10002426 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002427 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002428 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002429 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002430 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002431
Daniel Vetter17e1df02013-09-08 21:57:13 +02002432 /*
2433 * Note: The wake_up also serves as a memory barrier so that
2434 * waiters see the update value of the reset counter atomic_t.
2435 */
2436 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002437 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002438}
2439
Chris Wilson35aed2e2010-05-27 13:18:12 +01002440static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002441{
2442 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002443 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002444 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002445 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002446
Chris Wilson35aed2e2010-05-27 13:18:12 +01002447 if (!eir)
2448 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002449
Joe Perchesa70491c2012-03-18 13:00:11 -07002450 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002451
Ben Widawskybd9854f2012-08-23 15:18:09 -07002452 i915_get_extra_instdone(dev, instdone);
2453
Jesse Barnes8a905232009-07-11 16:48:03 -04002454 if (IS_G4X(dev)) {
2455 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2456 u32 ipeir = I915_READ(IPEIR_I965);
2457
Joe Perchesa70491c2012-03-18 13:00:11 -07002458 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2459 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002460 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2461 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002462 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002463 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002464 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002465 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002466 }
2467 if (eir & GM45_ERROR_PAGE_TABLE) {
2468 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002469 pr_err("page table error\n");
2470 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002471 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002472 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002473 }
2474 }
2475
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002476 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002477 if (eir & I915_ERROR_PAGE_TABLE) {
2478 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002479 pr_err("page table error\n");
2480 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002481 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002482 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002483 }
2484 }
2485
2486 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002487 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002488 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002489 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002490 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 /* pipestat has already been acked */
2492 }
2493 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002494 pr_err("instruction error\n");
2495 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002496 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2497 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002498 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002499 u32 ipeir = I915_READ(IPEIR);
2500
Joe Perchesa70491c2012-03-18 13:00:11 -07002501 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2502 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002503 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002504 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002505 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002506 } else {
2507 u32 ipeir = I915_READ(IPEIR_I965);
2508
Joe Perchesa70491c2012-03-18 13:00:11 -07002509 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2510 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002511 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002512 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002513 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002514 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002515 }
2516 }
2517
2518 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002519 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002520 eir = I915_READ(EIR);
2521 if (eir) {
2522 /*
2523 * some errors might have become stuck,
2524 * mask them.
2525 */
2526 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2527 I915_WRITE(EMR, I915_READ(EMR) | eir);
2528 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2529 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002530}
2531
2532/**
2533 * i915_handle_error - handle an error interrupt
2534 * @dev: drm device
2535 *
2536 * Do some basic checking of regsiter state at error interrupt time and
2537 * dump it to the syslog. Also call i915_capture_error_state() to make
2538 * sure we get a record and make it available in debugfs. Fire a uevent
2539 * so userspace knows something bad happened (should trigger collection
2540 * of a ring dump etc.).
2541 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002542void i915_handle_error(struct drm_device *dev, bool wedged,
2543 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002544{
2545 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002546 va_list args;
2547 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002548
Mika Kuoppala58174462014-02-25 17:11:26 +02002549 va_start(args, fmt);
2550 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2551 va_end(args);
2552
2553 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002554 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002555
Ben Gamariba1234d2009-09-14 17:48:47 -04002556 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002557 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2558 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002559
Ben Gamari11ed50e2009-09-14 17:48:45 -04002560 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002561 * Wakeup waiting processes so that the reset work function
2562 * i915_error_work_func doesn't deadlock trying to grab various
2563 * locks. By bumping the reset counter first, the woken
2564 * processes will see a reset in progress and back off,
2565 * releasing their locks and then wait for the reset completion.
2566 * We must do this for _all_ gpu waiters that might hold locks
2567 * that the reset work needs to acquire.
2568 *
2569 * Note: The wake_up serves as the required memory barrier to
2570 * ensure that the waiters see the updated value of the reset
2571 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002572 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002573 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002574 }
2575
Daniel Vetter122f46b2013-09-04 17:36:14 +02002576 /*
2577 * Our reset work can grab modeset locks (since it needs to reset the
2578 * state of outstanding pagelips). Hence it must not be run on our own
2579 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2580 * code will deadlock.
2581 */
2582 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002583}
2584
Keith Packard42f52ef2008-10-18 19:39:29 -07002585/* Called from drm generic code, passed 'crtc' which
2586 * we use as a pipe index
2587 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002588static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002589{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002590 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002591 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002594 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002595
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002596 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002597 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002598 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002599 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002600 else
Keith Packard7c463582008-11-04 02:03:27 -08002601 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002602 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002603 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002604
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002605 return 0;
2606}
2607
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002608static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002609{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002610 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002611 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002612 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002613 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002614
2615 if (!i915_pipe_enabled(dev, pipe))
2616 return -EINVAL;
2617
2618 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002619 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002620 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2621
2622 return 0;
2623}
2624
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002625static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2626{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002627 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002628 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002629
2630 if (!i915_pipe_enabled(dev, pipe))
2631 return -EINVAL;
2632
2633 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002634 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002635 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002636 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2637
2638 return 0;
2639}
2640
Ben Widawskyabd58f02013-11-02 21:07:09 -07002641static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2642{
2643 struct drm_i915_private *dev_priv = dev->dev_private;
2644 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002645
2646 if (!i915_pipe_enabled(dev, pipe))
2647 return -EINVAL;
2648
2649 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002650 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2651 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2652 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002653 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2654 return 0;
2655}
2656
Keith Packard42f52ef2008-10-18 19:39:29 -07002657/* Called from drm generic code, passed 'crtc' which
2658 * we use as a pipe index
2659 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002660static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002661{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002662 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002663 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002664
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002665 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002666 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002667 PIPE_VBLANK_INTERRUPT_STATUS |
2668 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002669 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2670}
2671
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002672static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002675 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002676 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002677 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002678
2679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002680 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2682}
2683
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002684static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2685{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002686 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002687 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002688
2689 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002690 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002691 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2693}
2694
Ben Widawskyabd58f02013-11-02 21:07:09 -07002695static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2696{
2697 struct drm_i915_private *dev_priv = dev->dev_private;
2698 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002699
2700 if (!i915_pipe_enabled(dev, pipe))
2701 return;
2702
2703 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002704 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2705 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2706 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002707 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2708}
2709
Chris Wilson893eead2010-10-27 14:44:35 +01002710static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002711ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002712{
Chris Wilson893eead2010-10-27 14:44:35 +01002713 return list_entry(ring->request_list.prev,
2714 struct drm_i915_gem_request, list)->seqno;
2715}
2716
Chris Wilson9107e9d2013-06-10 11:20:20 +01002717static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002718ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002719{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002720 return (list_empty(&ring->request_list) ||
2721 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002722}
2723
Daniel Vettera028c4b2014-03-15 00:08:56 +01002724static bool
2725ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2726{
2727 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002728 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002729 } else {
2730 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2731 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2732 MI_SEMAPHORE_REGISTER);
2733 }
2734}
2735
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002736static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002737semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002738{
2739 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002740 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002741 int i;
2742
2743 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002744 for_each_ring(signaller, dev_priv, i) {
2745 if (ring == signaller)
2746 continue;
2747
2748 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2749 return signaller;
2750 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002751 } else {
2752 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2753
2754 for_each_ring(signaller, dev_priv, i) {
2755 if(ring == signaller)
2756 continue;
2757
Ben Widawskyebc348b2014-04-29 14:52:28 -07002758 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002759 return signaller;
2760 }
2761 }
2762
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002763 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2764 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002765
2766 return NULL;
2767}
2768
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002769static struct intel_engine_cs *
2770semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002771{
2772 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002773 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002774 u64 offset = 0;
2775 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002776
2777 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002778 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002779 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002780
Daniel Vetter88fe4292014-03-15 00:08:55 +01002781 /*
2782 * HEAD is likely pointing to the dword after the actual command,
2783 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002784 * or 4 dwords depending on the semaphore wait command size.
2785 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002786 * point at at batch, and semaphores are always emitted into the
2787 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002788 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002789 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002790 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002791
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002792 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002793 /*
2794 * Be paranoid and presume the hw has gone off into the wild -
2795 * our ring is smaller than what the hardware (and hence
2796 * HEAD_ADDR) allows. Also handles wrap-around.
2797 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002798 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002799
2800 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002801 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002802 if (cmd == ipehr)
2803 break;
2804
Daniel Vetter88fe4292014-03-15 00:08:55 +01002805 head -= 4;
2806 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002807
Daniel Vetter88fe4292014-03-15 00:08:55 +01002808 if (!i)
2809 return NULL;
2810
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002811 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002812 if (INTEL_INFO(ring->dev)->gen >= 8) {
2813 offset = ioread32(ring->buffer->virtual_start + head + 12);
2814 offset <<= 32;
2815 offset = ioread32(ring->buffer->virtual_start + head + 8);
2816 }
2817 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002818}
2819
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002820static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002821{
2822 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002823 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002824 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002825
Chris Wilson4be17382014-06-06 10:22:29 +01002826 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002827
2828 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002829 if (signaller == NULL)
2830 return -1;
2831
2832 /* Prevent pathological recursion due to driver bugs */
2833 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002834 return -1;
2835
Chris Wilson4be17382014-06-06 10:22:29 +01002836 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2837 return 1;
2838
Chris Wilsona0d036b2014-07-19 12:40:42 +01002839 /* cursory check for an unkickable deadlock */
2840 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2841 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002842 return -1;
2843
2844 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002845}
2846
2847static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2848{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002849 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002850 int i;
2851
2852 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002853 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002854}
2855
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002856static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002857ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002858{
2859 struct drm_device *dev = ring->dev;
2860 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002861 u32 tmp;
2862
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002863 if (acthd != ring->hangcheck.acthd) {
2864 if (acthd > ring->hangcheck.max_acthd) {
2865 ring->hangcheck.max_acthd = acthd;
2866 return HANGCHECK_ACTIVE;
2867 }
2868
2869 return HANGCHECK_ACTIVE_LOOP;
2870 }
Chris Wilson6274f212013-06-10 11:20:21 +01002871
Chris Wilson9107e9d2013-06-10 11:20:20 +01002872 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002873 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002874
2875 /* Is the chip hanging on a WAIT_FOR_EVENT?
2876 * If so we can simply poke the RB_WAIT bit
2877 * and break the hang. This should work on
2878 * all but the second generation chipsets.
2879 */
2880 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002881 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002882 i915_handle_error(dev, false,
2883 "Kicking stuck wait on %s",
2884 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002885 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002886 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002887 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002888
Chris Wilson6274f212013-06-10 11:20:21 +01002889 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2890 switch (semaphore_passed(ring)) {
2891 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002892 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002893 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002894 i915_handle_error(dev, false,
2895 "Kicking stuck semaphore on %s",
2896 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002897 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002898 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002899 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002900 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002901 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002902 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002903
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002904 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002905}
2906
Ben Gamarif65d9422009-09-14 17:48:44 -04002907/**
2908 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002909 * batchbuffers in a long time. We keep track per ring seqno progress and
2910 * if there are no progress, hangcheck score for that ring is increased.
2911 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2912 * we kick the ring. If we see no progress on three subsequent calls
2913 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002914 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002915static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002916{
2917 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002918 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002919 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002920 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002921 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002922 bool stuck[I915_NUM_RINGS] = { 0 };
2923#define BUSY 1
2924#define KICK 5
2925#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002926
Jani Nikulad330a952014-01-21 11:24:25 +02002927 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002928 return;
2929
Chris Wilsonb4519512012-05-11 14:29:30 +01002930 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002931 u64 acthd;
2932 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002933 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002934
Chris Wilson6274f212013-06-10 11:20:21 +01002935 semaphore_clear_deadlocks(dev_priv);
2936
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002937 seqno = ring->get_seqno(ring, false);
2938 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002939
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 if (ring->hangcheck.seqno == seqno) {
2941 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002942 ring->hangcheck.action = HANGCHECK_IDLE;
2943
Chris Wilson9107e9d2013-06-10 11:20:20 +01002944 if (waitqueue_active(&ring->irq_queue)) {
2945 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002946 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002947 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2948 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2949 ring->name);
2950 else
2951 DRM_INFO("Fake missed irq on %s\n",
2952 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002953 wake_up_all(&ring->irq_queue);
2954 }
2955 /* Safeguard against driver failure */
2956 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002957 } else
2958 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002959 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002960 /* We always increment the hangcheck score
2961 * if the ring is busy and still processing
2962 * the same request, so that no single request
2963 * can run indefinitely (such as a chain of
2964 * batches). The only time we do not increment
2965 * the hangcheck score on this ring, if this
2966 * ring is in a legitimate wait for another
2967 * ring. In that case the waiting ring is a
2968 * victim and we want to be sure we catch the
2969 * right culprit. Then every time we do kick
2970 * the ring, add a small increment to the
2971 * score so that we can catch a batch that is
2972 * being repeatedly kicked and so responsible
2973 * for stalling the machine.
2974 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002975 ring->hangcheck.action = ring_stuck(ring,
2976 acthd);
2977
2978 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002979 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002980 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002981 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002982 break;
2983 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002984 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002985 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002986 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002987 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002988 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002989 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002990 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002991 stuck[i] = true;
2992 break;
2993 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002994 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002995 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002996 ring->hangcheck.action = HANGCHECK_ACTIVE;
2997
Chris Wilson9107e9d2013-06-10 11:20:20 +01002998 /* Gradually reduce the count so that we catch DoS
2999 * attempts across multiple batches.
3000 */
3001 if (ring->hangcheck.score > 0)
3002 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003003
3004 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003005 }
3006
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003007 ring->hangcheck.seqno = seqno;
3008 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003009 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003010 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003011
Mika Kuoppala92cab732013-05-24 17:16:07 +03003012 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003013 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003014 DRM_INFO("%s on %s\n",
3015 stuck[i] ? "stuck" : "no progress",
3016 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003017 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003018 }
3019 }
3020
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003021 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003022 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003023
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003024 if (busy_count)
3025 /* Reset timer case chip hangs without another request
3026 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003027 i915_queue_hangcheck(dev);
3028}
3029
3030void i915_queue_hangcheck(struct drm_device *dev)
3031{
3032 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003033 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003034 return;
3035
3036 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3037 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003038}
3039
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003040static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003041{
3042 struct drm_i915_private *dev_priv = dev->dev_private;
3043
3044 if (HAS_PCH_NOP(dev))
3045 return;
3046
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003047 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003048
3049 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3050 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003051}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003052
Paulo Zanoni622364b2014-04-01 15:37:22 -03003053/*
3054 * SDEIER is also touched by the interrupt handler to work around missed PCH
3055 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3056 * instead we unconditionally enable all PCH interrupt sources here, but then
3057 * only unmask them as needed with SDEIMR.
3058 *
3059 * This function needs to be called before interrupts are enabled.
3060 */
3061static void ibx_irq_pre_postinstall(struct drm_device *dev)
3062{
3063 struct drm_i915_private *dev_priv = dev->dev_private;
3064
3065 if (HAS_PCH_NOP(dev))
3066 return;
3067
3068 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003069 I915_WRITE(SDEIER, 0xffffffff);
3070 POSTING_READ(SDEIER);
3071}
3072
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003073static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003074{
3075 struct drm_i915_private *dev_priv = dev->dev_private;
3076
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003077 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003078 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003079 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003080}
3081
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082/* drm_dma.h hooks
3083*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003084static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003085{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003086 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003087
Paulo Zanoni0c841212014-04-01 15:37:27 -03003088 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003089
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003090 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003091 if (IS_GEN7(dev))
3092 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003093
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003094 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003095
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003096 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003097}
3098
Ville Syrjälä70591a42014-10-30 19:42:58 +02003099static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3100{
3101 enum pipe pipe;
3102
3103 I915_WRITE(PORT_HOTPLUG_EN, 0);
3104 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3105
3106 for_each_pipe(dev_priv, pipe)
3107 I915_WRITE(PIPESTAT(pipe), 0xffff);
3108
3109 GEN5_IRQ_RESET(VLV_);
3110}
3111
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003112static void valleyview_irq_preinstall(struct drm_device *dev)
3113{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003114 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003115
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003116 /* VLV magic */
3117 I915_WRITE(VLV_IMR, 0);
3118 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3119 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3120 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3121
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003122 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003123
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003124 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125
Ville Syrjälä70591a42014-10-30 19:42:58 +02003126 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003127}
3128
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003129static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3130{
3131 GEN8_IRQ_RESET_NDX(GT, 0);
3132 GEN8_IRQ_RESET_NDX(GT, 1);
3133 GEN8_IRQ_RESET_NDX(GT, 2);
3134 GEN8_IRQ_RESET_NDX(GT, 3);
3135}
3136
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003137static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003138{
3139 struct drm_i915_private *dev_priv = dev->dev_private;
3140 int pipe;
3141
Ben Widawskyabd58f02013-11-02 21:07:09 -07003142 I915_WRITE(GEN8_MASTER_IRQ, 0);
3143 POSTING_READ(GEN8_MASTER_IRQ);
3144
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003145 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003146
Damien Lespiau055e3932014-08-18 13:49:10 +01003147 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003148 if (intel_display_power_is_enabled(dev_priv,
3149 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003150 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003151
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003152 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3153 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3154 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003155
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003156 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003157}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003158
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003159void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3160{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003161 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003162
Daniel Vetter13321782014-09-15 14:55:29 +02003163 spin_lock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003164 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003165 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003166 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
Paulo Zanoni1180e202014-10-07 18:02:52 -03003167 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003168 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003169}
3170
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003171static void cherryview_irq_preinstall(struct drm_device *dev)
3172{
3173 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003174
3175 I915_WRITE(GEN8_MASTER_IRQ, 0);
3176 POSTING_READ(GEN8_MASTER_IRQ);
3177
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003178 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003179
3180 GEN5_IRQ_RESET(GEN8_PCU_);
3181
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003182 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3183
Ville Syrjälä70591a42014-10-30 19:42:58 +02003184 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003185}
3186
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003187static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003188{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003189 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003190 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003191 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003192
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003193 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003194 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003195 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003196 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003197 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003198 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003199 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003200 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003201 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003202 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003203 }
3204
Daniel Vetterfee884e2013-07-04 23:35:21 +02003205 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003206
3207 /*
3208 * Enable digital hotplug on the PCH, and configure the DP short pulse
3209 * duration to 2ms (which is the minimum in the Display Port spec)
3210 *
3211 * This register is the same on all known PCH chips.
3212 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003213 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3214 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3215 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3216 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3217 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3218 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3219}
3220
Paulo Zanonid46da432013-02-08 17:35:15 -02003221static void ibx_irq_postinstall(struct drm_device *dev)
3222{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003223 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003224 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003225
Daniel Vetter692a04c2013-05-29 21:43:05 +02003226 if (HAS_PCH_NOP(dev))
3227 return;
3228
Paulo Zanoni105b1222014-04-01 15:37:17 -03003229 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003230 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003231 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003232 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003233
Paulo Zanoni337ba012014-04-01 15:37:16 -03003234 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003235 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003236}
3237
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003238static void gen5_gt_irq_postinstall(struct drm_device *dev)
3239{
3240 struct drm_i915_private *dev_priv = dev->dev_private;
3241 u32 pm_irqs, gt_irqs;
3242
3243 pm_irqs = gt_irqs = 0;
3244
3245 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003246 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003247 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003248 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3249 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003250 }
3251
3252 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3253 if (IS_GEN5(dev)) {
3254 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3255 ILK_BSD_USER_INTERRUPT;
3256 } else {
3257 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3258 }
3259
Paulo Zanoni35079892014-04-01 15:37:15 -03003260 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003261
3262 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303263 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003264
3265 if (HAS_VEBOX(dev))
3266 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3267
Paulo Zanoni605cd252013-08-06 18:57:15 -03003268 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003269 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003270 }
3271}
3272
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003273static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003274{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003275 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003276 u32 display_mask, extra_mask;
3277
3278 if (INTEL_INFO(dev)->gen >= 7) {
3279 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3280 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3281 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003282 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003283 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003284 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003285 } else {
3286 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3287 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003288 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003289 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3290 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003291 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3292 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003293 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003294
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003295 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003296
Paulo Zanoni0c841212014-04-01 15:37:27 -03003297 I915_WRITE(HWSTAM, 0xeffe);
3298
Paulo Zanoni622364b2014-04-01 15:37:22 -03003299 ibx_irq_pre_postinstall(dev);
3300
Paulo Zanoni35079892014-04-01 15:37:15 -03003301 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003302
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003303 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003304
Paulo Zanonid46da432013-02-08 17:35:15 -02003305 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003306
Jesse Barnesf97108d2010-01-29 11:27:07 -08003307 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003308 /* Enable PCU event interrupts
3309 *
3310 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003311 * setup is guaranteed to run in single-threaded context. But we
3312 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003313 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003314 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003315 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003316 }
3317
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003318 return 0;
3319}
3320
Imre Deakf8b79e52014-03-04 19:23:07 +02003321static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3322{
3323 u32 pipestat_mask;
3324 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003325 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003326
3327 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3328 PIPE_FIFO_UNDERRUN_STATUS;
3329
Ville Syrjälä120dda42014-10-30 19:42:57 +02003330 for_each_pipe(dev_priv, pipe)
3331 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003332 POSTING_READ(PIPESTAT(PIPE_A));
3333
3334 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3335 PIPE_CRC_DONE_INTERRUPT_STATUS;
3336
Ville Syrjälä120dda42014-10-30 19:42:57 +02003337 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3338 for_each_pipe(dev_priv, pipe)
3339 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003340
3341 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3342 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3343 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003344 if (IS_CHERRYVIEW(dev_priv))
3345 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003346 dev_priv->irq_mask &= ~iir_mask;
3347
3348 I915_WRITE(VLV_IIR, iir_mask);
3349 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003350 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003351 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3352 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003353}
3354
3355static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3356{
3357 u32 pipestat_mask;
3358 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003359 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003360
3361 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3362 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003363 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003364 if (IS_CHERRYVIEW(dev_priv))
3365 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003366
3367 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003368 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003369 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003370 I915_WRITE(VLV_IIR, iir_mask);
3371 I915_WRITE(VLV_IIR, iir_mask);
3372 POSTING_READ(VLV_IIR);
3373
3374 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3375 PIPE_CRC_DONE_INTERRUPT_STATUS;
3376
Ville Syrjälä120dda42014-10-30 19:42:57 +02003377 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3378 for_each_pipe(dev_priv, pipe)
3379 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003380
3381 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3382 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003383
3384 for_each_pipe(dev_priv, pipe)
3385 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003386 POSTING_READ(PIPESTAT(PIPE_A));
3387}
3388
3389void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3390{
3391 assert_spin_locked(&dev_priv->irq_lock);
3392
3393 if (dev_priv->display_irqs_enabled)
3394 return;
3395
3396 dev_priv->display_irqs_enabled = true;
3397
Imre Deak950eaba2014-09-08 15:21:09 +03003398 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003399 valleyview_display_irqs_install(dev_priv);
3400}
3401
3402void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3403{
3404 assert_spin_locked(&dev_priv->irq_lock);
3405
3406 if (!dev_priv->display_irqs_enabled)
3407 return;
3408
3409 dev_priv->display_irqs_enabled = false;
3410
Imre Deak950eaba2014-09-08 15:21:09 +03003411 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003412 valleyview_display_irqs_uninstall(dev_priv);
3413}
3414
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003415static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003416{
Imre Deakf8b79e52014-03-04 19:23:07 +02003417 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003418
Daniel Vetter20afbda2012-12-11 14:05:07 +01003419 I915_WRITE(PORT_HOTPLUG_EN, 0);
3420 POSTING_READ(PORT_HOTPLUG_EN);
3421
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003422 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003423 I915_WRITE(VLV_IIR, 0xffffffff);
3424 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3425 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3426 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003427
Daniel Vetterb79480b2013-06-27 17:52:10 +02003428 /* Interrupt setup is already guaranteed to be single-threaded, this is
3429 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003430 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003431 if (dev_priv->display_irqs_enabled)
3432 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003433 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003434}
3435
3436static int valleyview_irq_postinstall(struct drm_device *dev)
3437{
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439
3440 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003441
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003442 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003443
3444 /* ack & enable invalid PTE error interrupts */
3445#if 0 /* FIXME: add support to irq handler for checking these bits */
3446 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3447 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3448#endif
3449
3450 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003451
3452 return 0;
3453}
3454
Ben Widawskyabd58f02013-11-02 21:07:09 -07003455static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3456{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003457 /* These are interrupts we'll toggle with the ring mask register */
3458 uint32_t gt_interrupts[] = {
3459 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003460 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003461 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003462 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3463 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003464 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003465 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3466 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3467 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003468 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003469 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3470 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003471 };
3472
Ben Widawsky09610212014-05-15 20:58:08 +03003473 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303474 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3475 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3476 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3477 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478}
3479
3480static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3481{
Damien Lespiau770de832014-03-20 20:45:01 +00003482 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3483 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003484 int pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003485
3486 if (IS_GEN9(dev_priv))
3487 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3488 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3489 else
3490 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3491 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3492
3493 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3494 GEN8_PIPE_FIFO_UNDERRUN;
3495
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003496 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3497 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3498 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003499
Damien Lespiau055e3932014-08-18 13:49:10 +01003500 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003501 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003502 POWER_DOMAIN_PIPE(pipe)))
3503 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3504 dev_priv->de_irq_mask[pipe],
3505 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003506
Paulo Zanoni35079892014-04-01 15:37:15 -03003507 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508}
3509
3510static int gen8_irq_postinstall(struct drm_device *dev)
3511{
3512 struct drm_i915_private *dev_priv = dev->dev_private;
3513
Paulo Zanoni622364b2014-04-01 15:37:22 -03003514 ibx_irq_pre_postinstall(dev);
3515
Ben Widawskyabd58f02013-11-02 21:07:09 -07003516 gen8_gt_irq_postinstall(dev_priv);
3517 gen8_de_irq_postinstall(dev_priv);
3518
3519 ibx_irq_postinstall(dev);
3520
3521 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3522 POSTING_READ(GEN8_MASTER_IRQ);
3523
3524 return 0;
3525}
3526
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003527static int cherryview_irq_postinstall(struct drm_device *dev)
3528{
3529 struct drm_i915_private *dev_priv = dev->dev_private;
3530 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3531 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003532 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003533 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3534 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3535 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003536 int pipe;
3537
3538 /*
3539 * Leave vblank interrupts masked initially. enable/disable will
3540 * toggle them based on usage.
3541 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003542 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003543
Damien Lespiau055e3932014-08-18 13:49:10 +01003544 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003545 I915_WRITE(PIPESTAT(pipe), 0xffff);
3546
Daniel Vetterd6207432014-09-15 14:55:27 +02003547 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003548 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Damien Lespiau055e3932014-08-18 13:49:10 +01003549 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003550 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
Daniel Vetterd6207432014-09-15 14:55:27 +02003551 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003552
3553 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003554 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003555 I915_WRITE(VLV_IER, enable_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003556 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3557 POSTING_READ(VLV_IMR);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003558
3559 gen8_gt_irq_postinstall(dev_priv);
3560
3561 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3562 POSTING_READ(GEN8_MASTER_IRQ);
3563
3564 return 0;
3565}
3566
Ben Widawskyabd58f02013-11-02 21:07:09 -07003567static void gen8_irq_uninstall(struct drm_device *dev)
3568{
3569 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003570
3571 if (!dev_priv)
3572 return;
3573
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003574 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003575}
3576
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003577static void valleyview_irq_uninstall(struct drm_device *dev)
3578{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003579 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003580
3581 if (!dev_priv)
3582 return;
3583
Imre Deak843d0e72014-04-14 20:24:23 +03003584 I915_WRITE(VLV_MASTER_IER, 0);
3585
Ville Syrjälä893fce82014-10-30 19:42:56 +02003586 gen5_gt_irq_reset(dev);
3587
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003588 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003589
Daniel Vetterd6207432014-09-15 14:55:27 +02003590 /* Interrupt setup is already guaranteed to be single-threaded, this is
3591 * just to make the assert_spin_locked check happy. */
3592 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003593 if (dev_priv->display_irqs_enabled)
3594 valleyview_display_irqs_uninstall(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003595 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003596
Ville Syrjälä70591a42014-10-30 19:42:58 +02003597 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003598
Ville Syrjälä70591a42014-10-30 19:42:58 +02003599 dev_priv->irq_mask = 0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003600}
3601
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003602static void cherryview_irq_uninstall(struct drm_device *dev)
3603{
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 int pipe;
3606
3607 if (!dev_priv)
3608 return;
3609
3610 I915_WRITE(GEN8_MASTER_IRQ, 0);
3611 POSTING_READ(GEN8_MASTER_IRQ);
3612
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003613 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003614
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003615 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003616
3617 I915_WRITE(PORT_HOTPLUG_EN, 0);
3618 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3619
Damien Lespiau055e3932014-08-18 13:49:10 +01003620 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003621 I915_WRITE(PIPESTAT(pipe), 0xffff);
3622
Ville Syrjälä23a09c72014-10-30 19:42:55 +02003623 GEN5_IRQ_RESET(VLV_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003624}
3625
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003626static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003627{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003628 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003629
3630 if (!dev_priv)
3631 return;
3632
Paulo Zanonibe30b292014-04-01 15:37:25 -03003633 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003634}
3635
Chris Wilsonc2798b12012-04-22 21:13:57 +01003636static void i8xx_irq_preinstall(struct drm_device * dev)
3637{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003639 int pipe;
3640
Damien Lespiau055e3932014-08-18 13:49:10 +01003641 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003642 I915_WRITE(PIPESTAT(pipe), 0);
3643 I915_WRITE16(IMR, 0xffff);
3644 I915_WRITE16(IER, 0x0);
3645 POSTING_READ16(IER);
3646}
3647
3648static int i8xx_irq_postinstall(struct drm_device *dev)
3649{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003650 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003651
Chris Wilsonc2798b12012-04-22 21:13:57 +01003652 I915_WRITE16(EMR,
3653 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3654
3655 /* Unmask the interrupts that we always want on. */
3656 dev_priv->irq_mask =
3657 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3658 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3659 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3660 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3661 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3662 I915_WRITE16(IMR, dev_priv->irq_mask);
3663
3664 I915_WRITE16(IER,
3665 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3666 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3667 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3668 I915_USER_INTERRUPT);
3669 POSTING_READ16(IER);
3670
Daniel Vetter379ef822013-10-16 22:55:56 +02003671 /* Interrupt setup is already guaranteed to be single-threaded, this is
3672 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003673 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003674 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3675 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003676 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003677
Chris Wilsonc2798b12012-04-22 21:13:57 +01003678 return 0;
3679}
3680
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003681/*
3682 * Returns true when a page flip has completed.
3683 */
3684static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003685 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003686{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003688 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003689
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003690 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003691 return false;
3692
3693 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003694 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003695
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003696 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003697
3698 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3699 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3700 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3701 * the flip is completed (no longer pending). Since this doesn't raise
3702 * an interrupt per se, we watch for the change at vblank.
3703 */
3704 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003705 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003706
3707 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003708 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003709
3710check_page_flip:
3711 intel_check_page_flip(dev, pipe);
3712 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003713}
3714
Daniel Vetterff1f5252012-10-02 15:10:55 +02003715static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003716{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003717 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003718 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003719 u16 iir, new_iir;
3720 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003721 int pipe;
3722 u16 flip_mask =
3723 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3724 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3725
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726 iir = I915_READ16(IIR);
3727 if (iir == 0)
3728 return IRQ_NONE;
3729
3730 while (iir & ~flip_mask) {
3731 /* Can't rely on pipestat interrupt bit in iir as it might
3732 * have been cleared after the pipestat interrupt was received.
3733 * It doesn't set the bit in iir again, but it still produces
3734 * interrupts (for non-MSI).
3735 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003736 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003737 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003738 i915_handle_error(dev, false,
3739 "Command parser error, iir 0x%08x",
3740 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003741
Damien Lespiau055e3932014-08-18 13:49:10 +01003742 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003743 int reg = PIPESTAT(pipe);
3744 pipe_stats[pipe] = I915_READ(reg);
3745
3746 /*
3747 * Clear the PIPE*STAT regs before the IIR
3748 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003749 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003751 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003752 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003753
3754 I915_WRITE16(IIR, iir & ~flip_mask);
3755 new_iir = I915_READ16(IIR); /* Flush posted writes */
3756
Daniel Vetterd05c6172012-04-26 23:28:09 +02003757 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003758
3759 if (iir & I915_USER_INTERRUPT)
3760 notify_ring(dev, &dev_priv->ring[RCS]);
3761
Damien Lespiau055e3932014-08-18 13:49:10 +01003762 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003763 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003764 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003765 plane = !plane;
3766
Daniel Vetter4356d582013-10-16 22:55:55 +02003767 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003768 i8xx_handle_vblank(dev, plane, pipe, iir))
3769 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003770
Daniel Vetter4356d582013-10-16 22:55:55 +02003771 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003772 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003773
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003774 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3775 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3776 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003777 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003778
3779 iir = new_iir;
3780 }
3781
3782 return IRQ_HANDLED;
3783}
3784
3785static void i8xx_irq_uninstall(struct drm_device * dev)
3786{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003787 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003788 int pipe;
3789
Damien Lespiau055e3932014-08-18 13:49:10 +01003790 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003791 /* Clear enable bits; then clear status bits */
3792 I915_WRITE(PIPESTAT(pipe), 0);
3793 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3794 }
3795 I915_WRITE16(IMR, 0xffff);
3796 I915_WRITE16(IER, 0x0);
3797 I915_WRITE16(IIR, I915_READ16(IIR));
3798}
3799
Chris Wilsona266c7d2012-04-24 22:59:44 +01003800static void i915_irq_preinstall(struct drm_device * dev)
3801{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003802 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803 int pipe;
3804
Chris Wilsona266c7d2012-04-24 22:59:44 +01003805 if (I915_HAS_HOTPLUG(dev)) {
3806 I915_WRITE(PORT_HOTPLUG_EN, 0);
3807 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3808 }
3809
Chris Wilson00d98eb2012-04-24 22:59:48 +01003810 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003811 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003812 I915_WRITE(PIPESTAT(pipe), 0);
3813 I915_WRITE(IMR, 0xffffffff);
3814 I915_WRITE(IER, 0x0);
3815 POSTING_READ(IER);
3816}
3817
3818static int i915_irq_postinstall(struct drm_device *dev)
3819{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003820 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003821 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003822
Chris Wilson38bde182012-04-24 22:59:50 +01003823 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3824
3825 /* Unmask the interrupts that we always want on. */
3826 dev_priv->irq_mask =
3827 ~(I915_ASLE_INTERRUPT |
3828 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3829 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3830 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3831 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3832 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3833
3834 enable_mask =
3835 I915_ASLE_INTERRUPT |
3836 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3837 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3838 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3839 I915_USER_INTERRUPT;
3840
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003842 I915_WRITE(PORT_HOTPLUG_EN, 0);
3843 POSTING_READ(PORT_HOTPLUG_EN);
3844
Chris Wilsona266c7d2012-04-24 22:59:44 +01003845 /* Enable in IER... */
3846 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3847 /* and unmask in IMR */
3848 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3849 }
3850
Chris Wilsona266c7d2012-04-24 22:59:44 +01003851 I915_WRITE(IMR, dev_priv->irq_mask);
3852 I915_WRITE(IER, enable_mask);
3853 POSTING_READ(IER);
3854
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003855 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003856
Daniel Vetter379ef822013-10-16 22:55:56 +02003857 /* Interrupt setup is already guaranteed to be single-threaded, this is
3858 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003859 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003860 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3861 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003862 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003863
Daniel Vetter20afbda2012-12-11 14:05:07 +01003864 return 0;
3865}
3866
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003867/*
3868 * Returns true when a page flip has completed.
3869 */
3870static bool i915_handle_vblank(struct drm_device *dev,
3871 int plane, int pipe, u32 iir)
3872{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003873 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003874 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3875
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003876 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003877 return false;
3878
3879 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003880 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003881
3882 intel_prepare_page_flip(dev, plane);
3883
3884 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3885 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3886 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3887 * the flip is completed (no longer pending). Since this doesn't raise
3888 * an interrupt per se, we watch for the change at vblank.
3889 */
3890 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003891 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003892
3893 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003894 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003895
3896check_page_flip:
3897 intel_check_page_flip(dev, pipe);
3898 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003899}
3900
Daniel Vetterff1f5252012-10-02 15:10:55 +02003901static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003903 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003904 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003905 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003906 u32 flip_mask =
3907 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3908 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003909 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003912 do {
3913 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003914 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915
3916 /* Can't rely on pipestat interrupt bit in iir as it might
3917 * have been cleared after the pipestat interrupt was received.
3918 * It doesn't set the bit in iir again, but it still produces
3919 * interrupts (for non-MSI).
3920 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003921 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003922 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003923 i915_handle_error(dev, false,
3924 "Command parser error, iir 0x%08x",
3925 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003926
Damien Lespiau055e3932014-08-18 13:49:10 +01003927 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003928 int reg = PIPESTAT(pipe);
3929 pipe_stats[pipe] = I915_READ(reg);
3930
Chris Wilson38bde182012-04-24 22:59:50 +01003931 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003934 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003935 }
3936 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003937 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003938
3939 if (!irq_received)
3940 break;
3941
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003943 if (I915_HAS_HOTPLUG(dev) &&
3944 iir & I915_DISPLAY_PORT_INTERRUPT)
3945 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003946
Chris Wilson38bde182012-04-24 22:59:50 +01003947 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 new_iir = I915_READ(IIR); /* Flush posted writes */
3949
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 if (iir & I915_USER_INTERRUPT)
3951 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952
Damien Lespiau055e3932014-08-18 13:49:10 +01003953 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003954 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003955 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003956 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003957
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003958 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3959 i915_handle_vblank(dev, plane, pipe, iir))
3960 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961
3962 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3963 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003964
3965 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003966 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003967
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003968 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3969 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3970 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003971 }
3972
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3974 intel_opregion_asle_intr(dev);
3975
3976 /* With MSI, interrupts are only generated when iir
3977 * transitions from zero to nonzero. If another bit got
3978 * set while we were handling the existing iir bits, then
3979 * we would never get another interrupt.
3980 *
3981 * This is fine on non-MSI as well, as if we hit this path
3982 * we avoid exiting the interrupt handler only to generate
3983 * another one.
3984 *
3985 * Note that for MSI this could cause a stray interrupt report
3986 * if an interrupt landed in the time between writing IIR and
3987 * the posting read. This should be rare enough to never
3988 * trigger the 99% of 100,000 interrupts test for disabling
3989 * stray interrupts.
3990 */
Chris Wilson38bde182012-04-24 22:59:50 +01003991 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003993 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994
Daniel Vetterd05c6172012-04-26 23:28:09 +02003995 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003996
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997 return ret;
3998}
3999
4000static void i915_irq_uninstall(struct drm_device * dev)
4001{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004002 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 int pipe;
4004
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005 if (I915_HAS_HOTPLUG(dev)) {
4006 I915_WRITE(PORT_HOTPLUG_EN, 0);
4007 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4008 }
4009
Chris Wilson00d98eb2012-04-24 22:59:48 +01004010 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004011 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004012 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004013 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004014 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4015 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004016 I915_WRITE(IMR, 0xffffffff);
4017 I915_WRITE(IER, 0x0);
4018
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 I915_WRITE(IIR, I915_READ(IIR));
4020}
4021
4022static void i965_irq_preinstall(struct drm_device * dev)
4023{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 int pipe;
4026
Chris Wilsonadca4732012-05-11 18:01:31 +01004027 I915_WRITE(PORT_HOTPLUG_EN, 0);
4028 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029
4030 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004031 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032 I915_WRITE(PIPESTAT(pipe), 0);
4033 I915_WRITE(IMR, 0xffffffff);
4034 I915_WRITE(IER, 0x0);
4035 POSTING_READ(IER);
4036}
4037
4038static int i965_irq_postinstall(struct drm_device *dev)
4039{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004041 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004042 u32 error_mask;
4043
Chris Wilsona266c7d2012-04-24 22:59:44 +01004044 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004045 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004046 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004047 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4048 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4049 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4050 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4051 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4052
4053 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004054 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4055 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004056 enable_mask |= I915_USER_INTERRUPT;
4057
4058 if (IS_G4X(dev))
4059 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060
Daniel Vetterb79480b2013-06-27 17:52:10 +02004061 /* Interrupt setup is already guaranteed to be single-threaded, this is
4062 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004063 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004064 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4065 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4066 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004067 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069 /*
4070 * Enable some error detection, note the instruction error mask
4071 * bit is reserved, so we leave it masked.
4072 */
4073 if (IS_G4X(dev)) {
4074 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4075 GM45_ERROR_MEM_PRIV |
4076 GM45_ERROR_CP_PRIV |
4077 I915_ERROR_MEMORY_REFRESH);
4078 } else {
4079 error_mask = ~(I915_ERROR_PAGE_TABLE |
4080 I915_ERROR_MEMORY_REFRESH);
4081 }
4082 I915_WRITE(EMR, error_mask);
4083
4084 I915_WRITE(IMR, dev_priv->irq_mask);
4085 I915_WRITE(IER, enable_mask);
4086 POSTING_READ(IER);
4087
Daniel Vetter20afbda2012-12-11 14:05:07 +01004088 I915_WRITE(PORT_HOTPLUG_EN, 0);
4089 POSTING_READ(PORT_HOTPLUG_EN);
4090
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004091 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004092
4093 return 0;
4094}
4095
Egbert Eichbac56d52013-02-25 12:06:51 -05004096static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004097{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004098 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004099 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004100 u32 hotplug_en;
4101
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004102 assert_spin_locked(&dev_priv->irq_lock);
4103
Egbert Eichbac56d52013-02-25 12:06:51 -05004104 if (I915_HAS_HOTPLUG(dev)) {
4105 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4106 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4107 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004108 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004109 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004110 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4111 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004112 /* Programming the CRT detection parameters tends
4113 to generate a spurious hotplug event about three
4114 seconds later. So just do it once.
4115 */
4116 if (IS_G4X(dev))
4117 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004118 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004119 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120
Egbert Eichbac56d52013-02-25 12:06:51 -05004121 /* Ignore TV since it's buggy */
4122 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4123 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124}
4125
Daniel Vetterff1f5252012-10-02 15:10:55 +02004126static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004128 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004129 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004130 u32 iir, new_iir;
4131 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004133 u32 flip_mask =
4134 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4135 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004136
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 iir = I915_READ(IIR);
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004140 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004141 bool blc_event = false;
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 /* Can't rely on pipestat interrupt bit in iir as it might
4144 * have been cleared after the pipestat interrupt was received.
4145 * It doesn't set the bit in iir again, but it still produces
4146 * interrupts (for non-MSI).
4147 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004148 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004150 i915_handle_error(dev, false,
4151 "Command parser error, iir 0x%08x",
4152 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153
Damien Lespiau055e3932014-08-18 13:49:10 +01004154 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155 int reg = PIPESTAT(pipe);
4156 pipe_stats[pipe] = I915_READ(reg);
4157
4158 /*
4159 * Clear the PIPE*STAT regs before the IIR
4160 */
4161 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004163 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 }
4165 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004166 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167
4168 if (!irq_received)
4169 break;
4170
4171 ret = IRQ_HANDLED;
4172
4173 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004174 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4175 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004177 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004178 new_iir = I915_READ(IIR); /* Flush posted writes */
4179
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180 if (iir & I915_USER_INTERRUPT)
4181 notify_ring(dev, &dev_priv->ring[RCS]);
4182 if (iir & I915_BSD_USER_INTERRUPT)
4183 notify_ring(dev, &dev_priv->ring[VCS]);
4184
Damien Lespiau055e3932014-08-18 13:49:10 +01004185 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004186 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004187 i915_handle_vblank(dev, pipe, pipe, iir))
4188 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189
4190 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4191 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004192
4193 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004194 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004195
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004196 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4197 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004198 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004199
4200 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4201 intel_opregion_asle_intr(dev);
4202
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004203 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4204 gmbus_irq_handler(dev);
4205
Chris Wilsona266c7d2012-04-24 22:59:44 +01004206 /* With MSI, interrupts are only generated when iir
4207 * transitions from zero to nonzero. If another bit got
4208 * set while we were handling the existing iir bits, then
4209 * we would never get another interrupt.
4210 *
4211 * This is fine on non-MSI as well, as if we hit this path
4212 * we avoid exiting the interrupt handler only to generate
4213 * another one.
4214 *
4215 * Note that for MSI this could cause a stray interrupt report
4216 * if an interrupt landed in the time between writing IIR and
4217 * the posting read. This should be rare enough to never
4218 * trigger the 99% of 100,000 interrupts test for disabling
4219 * stray interrupts.
4220 */
4221 iir = new_iir;
4222 }
4223
Daniel Vetterd05c6172012-04-26 23:28:09 +02004224 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004225
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226 return ret;
4227}
4228
4229static void i965_irq_uninstall(struct drm_device * dev)
4230{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232 int pipe;
4233
4234 if (!dev_priv)
4235 return;
4236
Chris Wilsonadca4732012-05-11 18:01:31 +01004237 I915_WRITE(PORT_HOTPLUG_EN, 0);
4238 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239
4240 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004241 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242 I915_WRITE(PIPESTAT(pipe), 0);
4243 I915_WRITE(IMR, 0xffffffff);
4244 I915_WRITE(IER, 0x0);
4245
Damien Lespiau055e3932014-08-18 13:49:10 +01004246 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004247 I915_WRITE(PIPESTAT(pipe),
4248 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4249 I915_WRITE(IIR, I915_READ(IIR));
4250}
4251
Daniel Vetter4cb21832014-09-15 14:55:26 +02004252static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004253{
Imre Deak63237512014-08-18 15:37:02 +03004254 struct drm_i915_private *dev_priv =
4255 container_of(work, typeof(*dev_priv),
4256 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004257 struct drm_device *dev = dev_priv->dev;
4258 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004259 int i;
4260
Imre Deak63237512014-08-18 15:37:02 +03004261 intel_runtime_pm_get(dev_priv);
4262
Daniel Vetter4cb21832014-09-15 14:55:26 +02004263 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004264 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4265 struct drm_connector *connector;
4266
4267 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4268 continue;
4269
4270 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4271
4272 list_for_each_entry(connector, &mode_config->connector_list, head) {
4273 struct intel_connector *intel_connector = to_intel_connector(connector);
4274
4275 if (intel_connector->encoder->hpd_pin == i) {
4276 if (connector->polled != intel_connector->polled)
4277 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004278 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004279 connector->polled = intel_connector->polled;
4280 if (!connector->polled)
4281 connector->polled = DRM_CONNECTOR_POLL_HPD;
4282 }
4283 }
4284 }
4285 if (dev_priv->display.hpd_irq_setup)
4286 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004287 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004288
4289 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004290}
4291
Daniel Vetterfca52a52014-09-30 10:56:45 +02004292/**
4293 * intel_irq_init - initializes irq support
4294 * @dev_priv: i915 device instance
4295 *
4296 * This function initializes all the irq support including work items, timers
4297 * and all the vtables. It does not setup the interrupt itself though.
4298 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004299void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004300{
Daniel Vetterb9632912014-09-30 10:56:44 +02004301 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004302
4303 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004304 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004305 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004306 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004307 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004308
Deepak Sa6706b42014-03-15 20:23:22 +05304309 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004310 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004311 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004312 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4313 else
4314 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304315
Daniel Vetter99584db2012-11-14 17:14:04 +01004316 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4317 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004318 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004319 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004320 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004321
Tomas Janousek97a19a22012-12-08 13:48:13 +01004322 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004323
Daniel Vetterb9632912014-09-30 10:56:44 +02004324 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004325 dev->max_vblank_count = 0;
4326 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004327 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004328 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4329 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004330 } else {
4331 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4332 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004333 }
4334
Ville Syrjälä21da2702014-08-06 14:49:55 +03004335 /*
4336 * Opt out of the vblank disable timer on everything except gen2.
4337 * Gen2 doesn't have a hardware frame counter and so depends on
4338 * vblank interrupts to produce sane vblank seuquence numbers.
4339 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004340 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004341 dev->vblank_disable_immediate = true;
4342
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004343 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004344 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004345 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4346 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004347
Daniel Vetterb9632912014-09-30 10:56:44 +02004348 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004349 dev->driver->irq_handler = cherryview_irq_handler;
4350 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4351 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4352 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4353 dev->driver->enable_vblank = valleyview_enable_vblank;
4354 dev->driver->disable_vblank = valleyview_disable_vblank;
4355 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004356 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004357 dev->driver->irq_handler = valleyview_irq_handler;
4358 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4359 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4360 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4361 dev->driver->enable_vblank = valleyview_enable_vblank;
4362 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004363 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004364 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004365 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004366 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004367 dev->driver->irq_postinstall = gen8_irq_postinstall;
4368 dev->driver->irq_uninstall = gen8_irq_uninstall;
4369 dev->driver->enable_vblank = gen8_enable_vblank;
4370 dev->driver->disable_vblank = gen8_disable_vblank;
4371 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004372 } else if (HAS_PCH_SPLIT(dev)) {
4373 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004374 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004375 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4376 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4377 dev->driver->enable_vblank = ironlake_enable_vblank;
4378 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004379 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004380 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004381 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004382 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4383 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4384 dev->driver->irq_handler = i8xx_irq_handler;
4385 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004386 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004387 dev->driver->irq_preinstall = i915_irq_preinstall;
4388 dev->driver->irq_postinstall = i915_irq_postinstall;
4389 dev->driver->irq_uninstall = i915_irq_uninstall;
4390 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004391 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004392 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004393 dev->driver->irq_preinstall = i965_irq_preinstall;
4394 dev->driver->irq_postinstall = i965_irq_postinstall;
4395 dev->driver->irq_uninstall = i965_irq_uninstall;
4396 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004397 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004398 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004399 dev->driver->enable_vblank = i915_enable_vblank;
4400 dev->driver->disable_vblank = i915_disable_vblank;
4401 }
4402}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004403
Daniel Vetterfca52a52014-09-30 10:56:45 +02004404/**
4405 * intel_hpd_init - initializes and enables hpd support
4406 * @dev_priv: i915 device instance
4407 *
4408 * This function enables the hotplug support. It requires that interrupts have
4409 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4410 * poll request can run concurrently to other code, so locking rules must be
4411 * obeyed.
4412 *
4413 * This is a separate step from interrupt enabling to simplify the locking rules
4414 * in the driver load and resume code.
4415 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004416void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004417{
Daniel Vetterb9632912014-09-30 10:56:44 +02004418 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004419 struct drm_mode_config *mode_config = &dev->mode_config;
4420 struct drm_connector *connector;
4421 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004422
Egbert Eich821450c2013-04-16 13:36:55 +02004423 for (i = 1; i < HPD_NUM_PINS; i++) {
4424 dev_priv->hpd_stats[i].hpd_cnt = 0;
4425 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4426 }
4427 list_for_each_entry(connector, &mode_config->connector_list, head) {
4428 struct intel_connector *intel_connector = to_intel_connector(connector);
4429 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004430 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4431 connector->polled = DRM_CONNECTOR_POLL_HPD;
4432 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004433 connector->polled = DRM_CONNECTOR_POLL_HPD;
4434 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004435
4436 /* Interrupt setup is already guaranteed to be single-threaded, this is
4437 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004438 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004439 if (dev_priv->display.hpd_irq_setup)
4440 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004441 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004442}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004443
Daniel Vetterfca52a52014-09-30 10:56:45 +02004444/**
4445 * intel_irq_install - enables the hardware interrupt
4446 * @dev_priv: i915 device instance
4447 *
4448 * This function enables the hardware interrupt handling, but leaves the hotplug
4449 * handling still disabled. It is called after intel_irq_init().
4450 *
4451 * In the driver load and resume code we need working interrupts in a few places
4452 * but don't want to deal with the hassle of concurrent probe and hotplug
4453 * workers. Hence the split into this two-stage approach.
4454 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004455int intel_irq_install(struct drm_i915_private *dev_priv)
4456{
4457 /*
4458 * We enable some interrupt sources in our postinstall hooks, so mark
4459 * interrupts as enabled _before_ actually enabling them to avoid
4460 * special cases in our ordering checks.
4461 */
4462 dev_priv->pm.irqs_enabled = true;
4463
4464 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4465}
4466
Daniel Vetterfca52a52014-09-30 10:56:45 +02004467/**
4468 * intel_irq_uninstall - finilizes all irq handling
4469 * @dev_priv: i915 device instance
4470 *
4471 * This stops interrupt and hotplug handling and unregisters and frees all
4472 * resources acquired in the init functions.
4473 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004474void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4475{
4476 drm_irq_uninstall(dev_priv->dev);
4477 intel_hpd_cancel_work(dev_priv);
4478 dev_priv->pm.irqs_enabled = false;
4479}
4480
Daniel Vetterfca52a52014-09-30 10:56:45 +02004481/**
4482 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4483 * @dev_priv: i915 device instance
4484 *
4485 * This function is used to disable interrupts at runtime, both in the runtime
4486 * pm and the system suspend/resume code.
4487 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004488void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004489{
Daniel Vetterb9632912014-09-30 10:56:44 +02004490 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004491 dev_priv->pm.irqs_enabled = false;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004492}
4493
Daniel Vetterfca52a52014-09-30 10:56:45 +02004494/**
4495 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4496 * @dev_priv: i915 device instance
4497 *
4498 * This function is used to enable interrupts at runtime, both in the runtime
4499 * pm and the system suspend/resume code.
4500 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004501void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004502{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004503 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004504 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4505 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004506}