blob: c434a6848c0f5107af56fc820918904fa3b0f687 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Paulo Zanoni730488b2014-03-07 20:12:32 -0300423 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Jesse Barnes5ca58282009-03-31 14:11:15 -07001093/*
1094 * Handle hotplug events outside the interrupt handler proper.
1095 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001096#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1097
Jesse Barnes5ca58282009-03-31 14:11:15 -07001098static void i915_hotplug_work_func(struct work_struct *work)
1099{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001100 struct drm_i915_private *dev_priv =
1101 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001102 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001103 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001104 struct intel_connector *intel_connector;
1105 struct intel_encoder *intel_encoder;
1106 struct drm_connector *connector;
1107 unsigned long irqflags;
1108 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001109 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001110 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001111
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001112 /* HPD irq before everything is fully set up. */
1113 if (!dev_priv->enable_hotplug_processing)
1114 return;
1115
Keith Packarda65e34c2011-07-25 10:04:56 -07001116 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001117 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1118
Egbert Eichcd569ae2013-04-16 13:36:57 +02001119 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001120
1121 hpd_event_bits = dev_priv->hpd_event_bits;
1122 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001123 list_for_each_entry(connector, &mode_config->connector_list, head) {
1124 intel_connector = to_intel_connector(connector);
1125 intel_encoder = intel_connector->encoder;
1126 if (intel_encoder->hpd_pin > HPD_NONE &&
1127 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1128 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1129 DRM_INFO("HPD interrupt storm detected on connector %s: "
1130 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001131 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001132 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1133 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1134 | DRM_CONNECTOR_POLL_DISCONNECT;
1135 hpd_disabled = true;
1136 }
Egbert Eich142e2392013-04-11 15:57:57 +02001137 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1138 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001139 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001140 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001141 }
1142 /* if there were no outputs to poll, poll was disabled,
1143 * therefore make sure it's enabled when disabling HPD on
1144 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001145 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001146 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001147 mod_timer(&dev_priv->hotplug_reenable_timer,
1148 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1149 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001150
1151 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1152
Egbert Eich321a1b32013-04-11 16:00:26 +02001153 list_for_each_entry(connector, &mode_config->connector_list, head) {
1154 intel_connector = to_intel_connector(connector);
1155 intel_encoder = intel_connector->encoder;
1156 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1157 if (intel_encoder->hot_plug)
1158 intel_encoder->hot_plug(intel_encoder);
1159 if (intel_hpd_irq_event(dev, connector))
1160 changed = true;
1161 }
1162 }
Keith Packard40ee3382011-07-28 15:31:19 -07001163 mutex_unlock(&mode_config->mutex);
1164
Egbert Eich321a1b32013-04-11 16:00:26 +02001165 if (changed)
1166 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001167}
1168
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001169static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1170{
1171 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1172}
1173
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001174static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001175{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001176 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001177 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001178 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001179
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001180 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001181
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001182 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1183
Daniel Vetter20e4d402012-08-08 23:35:39 +02001184 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001185
Jesse Barnes7648fa92010-05-20 14:28:11 -07001186 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001187 busy_up = I915_READ(RCPREVBSYTUPAVG);
1188 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001189 max_avg = I915_READ(RCBMAXAVG);
1190 min_avg = I915_READ(RCBMINAVG);
1191
1192 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001193 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001194 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1195 new_delay = dev_priv->ips.cur_delay - 1;
1196 if (new_delay < dev_priv->ips.max_delay)
1197 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001198 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001199 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1200 new_delay = dev_priv->ips.cur_delay + 1;
1201 if (new_delay > dev_priv->ips.min_delay)
1202 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001203 }
1204
Jesse Barnes7648fa92010-05-20 14:28:11 -07001205 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001206 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001207
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001208 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001209
Jesse Barnesf97108d2010-01-29 11:27:07 -08001210 return;
1211}
1212
Chris Wilson549f7362010-10-19 11:19:32 +01001213static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001214 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001215{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001216 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001217 return;
1218
Chris Wilson814e9b52013-09-23 17:33:19 -03001219 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001220
Sourab Gupta84c33a62014-06-02 16:47:17 +05301221 if (drm_core_check_feature(dev, DRIVER_MODESET))
1222 intel_notify_mmio_flip(ring);
1223
Chris Wilson549f7362010-10-19 11:19:32 +01001224 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001225 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001226}
1227
Ben Widawsky4912d042011-04-25 11:25:20 -07001228static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001230 struct drm_i915_private *dev_priv =
1231 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001232 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001233 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
Daniel Vetter59cdb632013-07-04 23:35:28 +02001235 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001236 pm_iir = dev_priv->rps.pm_iir;
1237 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001238 if (IS_BROADWELL(dev_priv->dev))
1239 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1240 else {
1241 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1242 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1243 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001244 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001245
Paulo Zanoni60611c12013-08-15 11:50:01 -03001246 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301247 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001248
Deepak Sa6706b42014-03-15 20:23:22 +05301249 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001250 return;
1251
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001252 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001253
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001254 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001255 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001256 if (adj > 0)
1257 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301258 else {
1259 /* CHV needs even encode values */
1260 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1261 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001262 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001263
1264 /*
1265 * For better performance, jump directly
1266 * to RPe if we're below it.
1267 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001268 if (new_delay < dev_priv->rps.efficient_freq)
1269 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001270 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001271 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1272 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001273 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001274 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001275 adj = 0;
1276 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1277 if (adj < 0)
1278 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301279 else {
1280 /* CHV needs even encode values */
1281 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1282 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001283 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001284 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001285 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001286 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001287
Ben Widawsky79249632012-09-07 19:43:42 -07001288 /* sysfs frequency interfaces may have snuck in while servicing the
1289 * interrupt
1290 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001291 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001292 dev_priv->rps.min_freq_softlimit,
1293 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301294
Ben Widawskyb39fb292014-03-19 18:31:11 -07001295 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001296
1297 if (IS_VALLEYVIEW(dev_priv->dev))
1298 valleyview_set_rps(dev_priv->dev, new_delay);
1299 else
1300 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001301
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001302 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001303}
1304
Ben Widawskye3689192012-05-25 16:56:22 -07001305
1306/**
1307 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1308 * occurred.
1309 * @work: workqueue struct
1310 *
1311 * Doesn't actually do anything except notify userspace. As a consequence of
1312 * this event, userspace should try to remap the bad rows since statistically
1313 * it is likely the same row is more likely to go bad again.
1314 */
1315static void ivybridge_parity_work(struct work_struct *work)
1316{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001317 struct drm_i915_private *dev_priv =
1318 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001319 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001320 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001321 uint32_t misccpctl;
1322 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001323 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001324
1325 /* We must turn off DOP level clock gating to access the L3 registers.
1326 * In order to prevent a get/put style interface, acquire struct mutex
1327 * any time we access those registers.
1328 */
1329 mutex_lock(&dev_priv->dev->struct_mutex);
1330
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001331 /* If we've screwed up tracking, just let the interrupt fire again */
1332 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1333 goto out;
1334
Ben Widawskye3689192012-05-25 16:56:22 -07001335 misccpctl = I915_READ(GEN7_MISCCPCTL);
1336 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1337 POSTING_READ(GEN7_MISCCPCTL);
1338
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001339 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1340 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001341
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001342 slice--;
1343 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1344 break;
1345
1346 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1347
1348 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1349
1350 error_status = I915_READ(reg);
1351 row = GEN7_PARITY_ERROR_ROW(error_status);
1352 bank = GEN7_PARITY_ERROR_BANK(error_status);
1353 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1354
1355 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1356 POSTING_READ(reg);
1357
1358 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1359 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1360 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1361 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1362 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1363 parity_event[5] = NULL;
1364
Dave Airlie5bdebb12013-10-11 14:07:25 +10001365 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001366 KOBJ_CHANGE, parity_event);
1367
1368 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1369 slice, row, bank, subbank);
1370
1371 kfree(parity_event[4]);
1372 kfree(parity_event[3]);
1373 kfree(parity_event[2]);
1374 kfree(parity_event[1]);
1375 }
Ben Widawskye3689192012-05-25 16:56:22 -07001376
1377 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1378
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001379out:
1380 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001381 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001382 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001383 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1384
1385 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001386}
1387
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001388static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001389{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001390 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001391
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001392 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001393 return;
1394
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001395 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001396 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001397 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001398
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001399 iir &= GT_PARITY_ERROR(dev);
1400 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1401 dev_priv->l3_parity.which_slice |= 1 << 1;
1402
1403 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1404 dev_priv->l3_parity.which_slice |= 1 << 0;
1405
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001406 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001407}
1408
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001409static void ilk_gt_irq_handler(struct drm_device *dev,
1410 struct drm_i915_private *dev_priv,
1411 u32 gt_iir)
1412{
1413 if (gt_iir &
1414 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1415 notify_ring(dev, &dev_priv->ring[RCS]);
1416 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1417 notify_ring(dev, &dev_priv->ring[VCS]);
1418}
1419
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001420static void snb_gt_irq_handler(struct drm_device *dev,
1421 struct drm_i915_private *dev_priv,
1422 u32 gt_iir)
1423{
1424
Ben Widawskycc609d52013-05-28 19:22:29 -07001425 if (gt_iir &
1426 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001427 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001428 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001429 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001430 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001431 notify_ring(dev, &dev_priv->ring[BCS]);
1432
Ben Widawskycc609d52013-05-28 19:22:29 -07001433 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1434 GT_BSD_CS_ERROR_INTERRUPT |
1435 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001436 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1437 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001438 }
Ben Widawskye3689192012-05-25 16:56:22 -07001439
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001440 if (gt_iir & GT_PARITY_ERROR(dev))
1441 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001442}
1443
Ben Widawsky09610212014-05-15 20:58:08 +03001444static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1445{
1446 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1447 return;
1448
1449 spin_lock(&dev_priv->irq_lock);
1450 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1451 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1452 spin_unlock(&dev_priv->irq_lock);
1453
1454 queue_work(dev_priv->wq, &dev_priv->rps.work);
1455}
1456
Ben Widawskyabd58f02013-11-02 21:07:09 -07001457static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1458 struct drm_i915_private *dev_priv,
1459 u32 master_ctl)
1460{
1461 u32 rcs, bcs, vcs;
1462 uint32_t tmp = 0;
1463 irqreturn_t ret = IRQ_NONE;
1464
1465 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1466 tmp = I915_READ(GEN8_GT_IIR(0));
1467 if (tmp) {
1468 ret = IRQ_HANDLED;
1469 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1470 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1471 if (rcs & GT_RENDER_USER_INTERRUPT)
1472 notify_ring(dev, &dev_priv->ring[RCS]);
1473 if (bcs & GT_RENDER_USER_INTERRUPT)
1474 notify_ring(dev, &dev_priv->ring[BCS]);
1475 I915_WRITE(GEN8_GT_IIR(0), tmp);
1476 } else
1477 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1478 }
1479
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001480 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001481 tmp = I915_READ(GEN8_GT_IIR(1));
1482 if (tmp) {
1483 ret = IRQ_HANDLED;
1484 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1485 if (vcs & GT_RENDER_USER_INTERRUPT)
1486 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001487 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1488 if (vcs & GT_RENDER_USER_INTERRUPT)
1489 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001490 I915_WRITE(GEN8_GT_IIR(1), tmp);
1491 } else
1492 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1493 }
1494
Ben Widawsky09610212014-05-15 20:58:08 +03001495 if (master_ctl & GEN8_GT_PM_IRQ) {
1496 tmp = I915_READ(GEN8_GT_IIR(2));
1497 if (tmp & dev_priv->pm_rps_events) {
1498 ret = IRQ_HANDLED;
1499 gen8_rps_irq_handler(dev_priv, tmp);
1500 I915_WRITE(GEN8_GT_IIR(2),
1501 tmp & dev_priv->pm_rps_events);
1502 } else
1503 DRM_ERROR("The master control interrupt lied (PM)!\n");
1504 }
1505
Ben Widawskyabd58f02013-11-02 21:07:09 -07001506 if (master_ctl & GEN8_GT_VECS_IRQ) {
1507 tmp = I915_READ(GEN8_GT_IIR(3));
1508 if (tmp) {
1509 ret = IRQ_HANDLED;
1510 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1511 if (vcs & GT_RENDER_USER_INTERRUPT)
1512 notify_ring(dev, &dev_priv->ring[VECS]);
1513 I915_WRITE(GEN8_GT_IIR(3), tmp);
1514 } else
1515 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1516 }
1517
1518 return ret;
1519}
1520
Egbert Eichb543fb02013-04-16 13:36:54 +02001521#define HPD_STORM_DETECT_PERIOD 1000
1522#define HPD_STORM_THRESHOLD 5
1523
Daniel Vetter10a504d2013-06-27 17:52:12 +02001524static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001525 u32 hotplug_trigger,
1526 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001527{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001528 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001529 int i;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001530 bool storm_detected = false;
Egbert Eichb543fb02013-04-16 13:36:54 +02001531
Daniel Vetter91d131d2013-06-27 17:52:14 +02001532 if (!hotplug_trigger)
1533 return;
1534
Imre Deakcc9bd492014-01-16 19:56:54 +02001535 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1536 hotplug_trigger);
1537
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001538 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001539 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +02001540
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001541 if (hpd[i] & hotplug_trigger &&
1542 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1543 /*
1544 * On GMCH platforms the interrupt mask bits only
1545 * prevent irq generation, not the setting of the
1546 * hotplug bits itself. So only WARN about unexpected
1547 * interrupts on saner platforms.
1548 */
1549 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1550 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1551 hotplug_trigger, i, hpd[i]);
1552
1553 continue;
1554 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001555
Egbert Eichb543fb02013-04-16 13:36:54 +02001556 if (!(hpd[i] & hotplug_trigger) ||
1557 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1558 continue;
1559
Jani Nikulabc5ead8c2013-05-07 15:10:29 +03001560 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001561 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1562 dev_priv->hpd_stats[i].hpd_last_jiffies
1563 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1564 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1565 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001566 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001567 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1568 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001569 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001570 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001571 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001572 } else {
1573 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001574 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1575 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001576 }
1577 }
1578
Daniel Vetter10a504d2013-06-27 17:52:12 +02001579 if (storm_detected)
1580 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001581 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001582
Daniel Vetter645416f2013-09-02 16:22:25 +02001583 /*
1584 * Our hotplug handler can grab modeset locks (by calling down into the
1585 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1586 * queue for otherwise the flush_work in the pageflip code will
1587 * deadlock.
1588 */
1589 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001590}
1591
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001592static void gmbus_irq_handler(struct drm_device *dev)
1593{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001594 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001595
Daniel Vetter28c70f12012-12-01 13:53:45 +01001596 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001597}
1598
Daniel Vetterce99c252012-12-01 13:53:47 +01001599static void dp_aux_irq_handler(struct drm_device *dev)
1600{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001601 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001602
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001603 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001604}
1605
Shuang He8bf1e9f2013-10-15 18:55:27 +01001606#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001607static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1608 uint32_t crc0, uint32_t crc1,
1609 uint32_t crc2, uint32_t crc3,
1610 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611{
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1614 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001615 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001616
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001617 spin_lock(&pipe_crc->lock);
1618
Damien Lespiau0c912c72013-10-15 18:55:37 +01001619 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001620 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001621 DRM_ERROR("spurious interrupt\n");
1622 return;
1623 }
1624
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001625 head = pipe_crc->head;
1626 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001627
1628 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001629 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001630 DRM_ERROR("CRC buffer overflowing\n");
1631 return;
1632 }
1633
1634 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001635
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001636 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001637 entry->crc[0] = crc0;
1638 entry->crc[1] = crc1;
1639 entry->crc[2] = crc2;
1640 entry->crc[3] = crc3;
1641 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001642
1643 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001644 pipe_crc->head = head;
1645
1646 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001647
1648 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001649}
Daniel Vetter277de952013-10-18 16:37:07 +02001650#else
1651static inline void
1652display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1653 uint32_t crc0, uint32_t crc1,
1654 uint32_t crc2, uint32_t crc3,
1655 uint32_t crc4) {}
1656#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001657
Daniel Vetter277de952013-10-18 16:37:07 +02001658
1659static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001660{
1661 struct drm_i915_private *dev_priv = dev->dev_private;
1662
Daniel Vetter277de952013-10-18 16:37:07 +02001663 display_pipe_crc_irq_handler(dev, pipe,
1664 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1665 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001666}
1667
Daniel Vetter277de952013-10-18 16:37:07 +02001668static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001669{
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671
Daniel Vetter277de952013-10-18 16:37:07 +02001672 display_pipe_crc_irq_handler(dev, pipe,
1673 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1674 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1675 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1676 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1677 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001678}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001679
Daniel Vetter277de952013-10-18 16:37:07 +02001680static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001681{
1682 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001683 uint32_t res1, res2;
1684
1685 if (INTEL_INFO(dev)->gen >= 3)
1686 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1687 else
1688 res1 = 0;
1689
1690 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1691 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1692 else
1693 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001694
Daniel Vetter277de952013-10-18 16:37:07 +02001695 display_pipe_crc_irq_handler(dev, pipe,
1696 I915_READ(PIPE_CRC_RES_RED(pipe)),
1697 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1698 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1699 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001700}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001701
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001702/* The RPS events need forcewake, so we add them to a work queue and mask their
1703 * IMR bits until the work is done. Other interrupts can be processed without
1704 * the work queue. */
1705static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001706{
Deepak Sa6706b42014-03-15 20:23:22 +05301707 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001708 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301709 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1710 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001711 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001712
1713 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001714 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001715
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001716 if (HAS_VEBOX(dev_priv->dev)) {
1717 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1718 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001719
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001720 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001721 i915_handle_error(dev_priv->dev, false,
1722 "VEBOX CS error interrupt 0x%08x",
1723 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001724 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001725 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001726}
1727
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001728static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1729{
1730 struct intel_crtc *crtc;
1731
1732 if (!drm_handle_vblank(dev, pipe))
1733 return false;
1734
1735 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1736 wake_up(&crtc->vbl_wait);
1737
1738 return true;
1739}
1740
Imre Deakc1874ed2014-02-04 21:35:46 +02001741static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1742{
1743 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001744 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001745 int pipe;
1746
Imre Deak58ead0d2014-02-04 21:35:47 +02001747 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001748 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001749 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001750 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001751
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001752 /*
1753 * PIPESTAT bits get signalled even when the interrupt is
1754 * disabled with the mask bits, and some of the status bits do
1755 * not generate interrupts at all (like the underrun bit). Hence
1756 * we need to be careful that we only handle what we want to
1757 * handle.
1758 */
1759 mask = 0;
1760 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1761 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1762
1763 switch (pipe) {
1764 case PIPE_A:
1765 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1766 break;
1767 case PIPE_B:
1768 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1769 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001770 case PIPE_C:
1771 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1772 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001773 }
1774 if (iir & iir_bit)
1775 mask |= dev_priv->pipestat_irq_mask[pipe];
1776
1777 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001778 continue;
1779
1780 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001781 mask |= PIPESTAT_INT_ENABLE_MASK;
1782 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001783
1784 /*
1785 * Clear the PIPE*STAT regs before the IIR
1786 */
Imre Deak91d181d2014-02-10 18:42:49 +02001787 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1788 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001789 I915_WRITE(reg, pipe_stats[pipe]);
1790 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001791 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001792
1793 for_each_pipe(pipe) {
1794 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001795 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001796
Imre Deak579a9b02014-02-04 21:35:48 +02001797 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001798 intel_prepare_page_flip(dev, pipe);
1799 intel_finish_page_flip(dev, pipe);
1800 }
1801
1802 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1803 i9xx_pipe_crc_irq_handler(dev, pipe);
1804
1805 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1806 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1807 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1808 }
1809
1810 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1811 gmbus_irq_handler(dev);
1812}
1813
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001814static void i9xx_hpd_irq_handler(struct drm_device *dev)
1815{
1816 struct drm_i915_private *dev_priv = dev->dev_private;
1817 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1818
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001819 if (hotplug_status) {
1820 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1821 /*
1822 * Make sure hotplug status is cleared before we clear IIR, or else we
1823 * may miss hotplug events.
1824 */
1825 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001826
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001827 if (IS_G4X(dev)) {
1828 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001829
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001830 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
1831 } else {
1832 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1833
1834 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1835 }
1836
1837 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1838 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1839 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001840 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001841}
1842
Daniel Vetterff1f5252012-10-02 15:10:55 +02001843static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001844{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001845 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001846 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001847 u32 iir, gt_iir, pm_iir;
1848 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001849
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001850 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001851 /* Find, clear, then process each source of interrupt */
1852
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001853 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001854 if (gt_iir)
1855 I915_WRITE(GTIIR, gt_iir);
1856
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001857 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001858 if (pm_iir)
1859 I915_WRITE(GEN6_PMIIR, pm_iir);
1860
1861 iir = I915_READ(VLV_IIR);
1862 if (iir) {
1863 /* Consume port before clearing IIR or we'll miss events */
1864 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1865 i9xx_hpd_irq_handler(dev);
1866 I915_WRITE(VLV_IIR, iir);
1867 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001868
1869 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1870 goto out;
1871
1872 ret = IRQ_HANDLED;
1873
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001874 if (gt_iir)
1875 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001876 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001877 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001878 /* Call regardless, as some status bits might not be
1879 * signalled in iir */
1880 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001881 }
1882
1883out:
1884 return ret;
1885}
1886
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001887static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1888{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001889 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001890 struct drm_i915_private *dev_priv = dev->dev_private;
1891 u32 master_ctl, iir;
1892 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001893
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001894 for (;;) {
1895 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1896 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001897
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001898 if (master_ctl == 0 && iir == 0)
1899 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001900
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001901 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001902
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001903 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001904
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001905 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001906
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001907 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä3278f672014-04-09 13:28:49 +03001908 i9xx_hpd_irq_handler(dev);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001909
1910 I915_WRITE(VLV_IIR, iir);
1911
1912 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1913 POSTING_READ(GEN8_MASTER_IRQ);
1914
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001915 ret = IRQ_HANDLED;
1916 }
1917
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001918 return ret;
1919}
1920
Adam Jackson23e81d62012-06-06 15:45:44 -04001921static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001922{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001923 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001924 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001925 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001926
Daniel Vetter91d131d2013-06-27 17:52:14 +02001927 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1928
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001929 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1930 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1931 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001932 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001933 port_name(port));
1934 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001935
Daniel Vetterce99c252012-12-01 13:53:47 +01001936 if (pch_iir & SDE_AUX_MASK)
1937 dp_aux_irq_handler(dev);
1938
Jesse Barnes776ad802011-01-04 15:09:39 -08001939 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001940 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001941
1942 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1943 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1944
1945 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1946 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1947
1948 if (pch_iir & SDE_POISON)
1949 DRM_ERROR("PCH poison interrupt\n");
1950
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001951 if (pch_iir & SDE_FDI_MASK)
1952 for_each_pipe(pipe)
1953 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1954 pipe_name(pipe),
1955 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001956
1957 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1958 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1959
1960 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1961 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1962
Jesse Barnes776ad802011-01-04 15:09:39 -08001963 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001964 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1965 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001966 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001967
1968 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1969 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1970 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001971 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03001972}
1973
1974static void ivb_err_int_handler(struct drm_device *dev)
1975{
1976 struct drm_i915_private *dev_priv = dev->dev_private;
1977 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001978 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001979
Paulo Zanonide032bf2013-04-12 17:57:58 -03001980 if (err_int & ERR_INT_POISON)
1981 DRM_ERROR("Poison interrupt\n");
1982
Daniel Vetter5a69b892013-10-16 22:55:52 +02001983 for_each_pipe(pipe) {
1984 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1985 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1986 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02001987 DRM_ERROR("Pipe %c FIFO underrun\n",
1988 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02001989 }
Paulo Zanoni86642812013-04-12 17:57:57 -03001990
Daniel Vetter5a69b892013-10-16 22:55:52 +02001991 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1992 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001993 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001994 else
Daniel Vetter277de952013-10-18 16:37:07 +02001995 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001996 }
1997 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001998
Paulo Zanoni86642812013-04-12 17:57:57 -03001999 I915_WRITE(GEN7_ERR_INT, err_int);
2000}
2001
2002static void cpt_serr_int_handler(struct drm_device *dev)
2003{
2004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 u32 serr_int = I915_READ(SERR_INT);
2006
Paulo Zanonide032bf2013-04-12 17:57:58 -03002007 if (serr_int & SERR_INT_POISON)
2008 DRM_ERROR("PCH poison interrupt\n");
2009
Paulo Zanoni86642812013-04-12 17:57:57 -03002010 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2011 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2012 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002013 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002014
2015 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2016 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2017 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002018 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002019
2020 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2021 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2022 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002023 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002024
2025 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002026}
2027
Adam Jackson23e81d62012-06-06 15:45:44 -04002028static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2029{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002030 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002031 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002032 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002033
Daniel Vetter91d131d2013-06-27 17:52:14 +02002034 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
2035
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002036 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2037 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2038 SDE_AUDIO_POWER_SHIFT_CPT);
2039 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2040 port_name(port));
2041 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002042
2043 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002044 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002045
2046 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002047 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002048
2049 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2050 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2051
2052 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2053 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2054
2055 if (pch_iir & SDE_FDI_MASK_CPT)
2056 for_each_pipe(pipe)
2057 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2058 pipe_name(pipe),
2059 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002060
2061 if (pch_iir & SDE_ERROR_CPT)
2062 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002063}
2064
Paulo Zanonic008bc62013-07-12 16:35:10 -03002065static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2066{
2067 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002068 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002069
2070 if (de_iir & DE_AUX_CHANNEL_A)
2071 dp_aux_irq_handler(dev);
2072
2073 if (de_iir & DE_GSE)
2074 intel_opregion_asle_intr(dev);
2075
Paulo Zanonic008bc62013-07-12 16:35:10 -03002076 if (de_iir & DE_POISON)
2077 DRM_ERROR("Poison interrupt\n");
2078
Daniel Vetter40da17c2013-10-21 18:04:36 +02002079 for_each_pipe(pipe) {
2080 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002081 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002082
Daniel Vetter40da17c2013-10-21 18:04:36 +02002083 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2084 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002085 DRM_ERROR("Pipe %c FIFO underrun\n",
2086 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002087
Daniel Vetter40da17c2013-10-21 18:04:36 +02002088 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2089 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002090
Daniel Vetter40da17c2013-10-21 18:04:36 +02002091 /* plane/pipes map 1:1 on ilk+ */
2092 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2093 intel_prepare_page_flip(dev, pipe);
2094 intel_finish_page_flip_plane(dev, pipe);
2095 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002096 }
2097
2098 /* check event from PCH */
2099 if (de_iir & DE_PCH_EVENT) {
2100 u32 pch_iir = I915_READ(SDEIIR);
2101
2102 if (HAS_PCH_CPT(dev))
2103 cpt_irq_handler(dev, pch_iir);
2104 else
2105 ibx_irq_handler(dev, pch_iir);
2106
2107 /* should clear PCH hotplug event before clear CPU irq */
2108 I915_WRITE(SDEIIR, pch_iir);
2109 }
2110
2111 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2112 ironlake_rps_change_irq_handler(dev);
2113}
2114
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002115static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2116{
2117 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002118 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002119
2120 if (de_iir & DE_ERR_INT_IVB)
2121 ivb_err_int_handler(dev);
2122
2123 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2124 dp_aux_irq_handler(dev);
2125
2126 if (de_iir & DE_GSE_IVB)
2127 intel_opregion_asle_intr(dev);
2128
Damien Lespiau07d27e22014-03-03 17:31:46 +00002129 for_each_pipe(pipe) {
2130 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002131 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002132
2133 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002134 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2135 intel_prepare_page_flip(dev, pipe);
2136 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002137 }
2138 }
2139
2140 /* check event from PCH */
2141 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2142 u32 pch_iir = I915_READ(SDEIIR);
2143
2144 cpt_irq_handler(dev, pch_iir);
2145
2146 /* clear PCH hotplug event before clear CPU irq */
2147 I915_WRITE(SDEIIR, pch_iir);
2148 }
2149}
2150
Oscar Mateo72c90f62014-06-16 16:10:57 +01002151/*
2152 * To handle irqs with the minimum potential races with fresh interrupts, we:
2153 * 1 - Disable Master Interrupt Control.
2154 * 2 - Find the source(s) of the interrupt.
2155 * 3 - Clear the Interrupt Identity bits (IIR).
2156 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2157 * 5 - Re-enable Master Interrupt Control.
2158 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002159static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002160{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002161 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002162 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002163 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002164 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002165
Paulo Zanoni86642812013-04-12 17:57:57 -03002166 /* We get interrupts on unclaimed registers, so check for this before we
2167 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002168 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002169
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002170 /* disable master interrupt before clearing iir */
2171 de_ier = I915_READ(DEIER);
2172 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002173 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002174
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002175 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2176 * interrupts will will be stored on its back queue, and then we'll be
2177 * able to process them after we restore SDEIER (as soon as we restore
2178 * it, we'll get an interrupt if SDEIIR still has something to process
2179 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002180 if (!HAS_PCH_NOP(dev)) {
2181 sde_ier = I915_READ(SDEIER);
2182 I915_WRITE(SDEIER, 0);
2183 POSTING_READ(SDEIER);
2184 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002185
Oscar Mateo72c90f62014-06-16 16:10:57 +01002186 /* Find, clear, then process each source of interrupt */
2187
Chris Wilson0e434062012-05-09 21:45:44 +01002188 gt_iir = I915_READ(GTIIR);
2189 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002190 I915_WRITE(GTIIR, gt_iir);
2191 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002192 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002193 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002194 else
2195 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002196 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002197
2198 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002199 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002200 I915_WRITE(DEIIR, de_iir);
2201 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002202 if (INTEL_INFO(dev)->gen >= 7)
2203 ivb_display_irq_handler(dev, de_iir);
2204 else
2205 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002206 }
2207
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002208 if (INTEL_INFO(dev)->gen >= 6) {
2209 u32 pm_iir = I915_READ(GEN6_PMIIR);
2210 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002211 I915_WRITE(GEN6_PMIIR, pm_iir);
2212 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002213 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002214 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002215 }
2216
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002217 I915_WRITE(DEIER, de_ier);
2218 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002219 if (!HAS_PCH_NOP(dev)) {
2220 I915_WRITE(SDEIER, sde_ier);
2221 POSTING_READ(SDEIER);
2222 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002223
2224 return ret;
2225}
2226
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227static irqreturn_t gen8_irq_handler(int irq, void *arg)
2228{
2229 struct drm_device *dev = arg;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 u32 master_ctl;
2232 irqreturn_t ret = IRQ_NONE;
2233 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002234 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002235
Ben Widawskyabd58f02013-11-02 21:07:09 -07002236 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2237 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2238 if (!master_ctl)
2239 return IRQ_NONE;
2240
2241 I915_WRITE(GEN8_MASTER_IRQ, 0);
2242 POSTING_READ(GEN8_MASTER_IRQ);
2243
2244 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2245
2246 if (master_ctl & GEN8_DE_MISC_IRQ) {
2247 tmp = I915_READ(GEN8_DE_MISC_IIR);
2248 if (tmp & GEN8_DE_MISC_GSE)
2249 intel_opregion_asle_intr(dev);
2250 else if (tmp)
2251 DRM_ERROR("Unexpected DE Misc interrupt\n");
2252 else
2253 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2254
2255 if (tmp) {
2256 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2257 ret = IRQ_HANDLED;
2258 }
2259 }
2260
Daniel Vetter6d766f02013-11-07 14:49:55 +01002261 if (master_ctl & GEN8_DE_PORT_IRQ) {
2262 tmp = I915_READ(GEN8_DE_PORT_IIR);
2263 if (tmp & GEN8_AUX_CHANNEL_A)
2264 dp_aux_irq_handler(dev);
2265 else if (tmp)
2266 DRM_ERROR("Unexpected DE Port interrupt\n");
2267 else
2268 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2269
2270 if (tmp) {
2271 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2272 ret = IRQ_HANDLED;
2273 }
2274 }
2275
Daniel Vetterc42664c2013-11-07 11:05:40 +01002276 for_each_pipe(pipe) {
2277 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002278
Daniel Vetterc42664c2013-11-07 11:05:40 +01002279 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2280 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002281
Daniel Vetterc42664c2013-11-07 11:05:40 +01002282 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2283 if (pipe_iir & GEN8_PIPE_VBLANK)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002284 intel_pipe_handle_vblank(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002285
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01002286 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002287 intel_prepare_page_flip(dev, pipe);
2288 intel_finish_page_flip_plane(dev, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002289 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002290
Daniel Vetter0fbe7872013-11-07 11:05:44 +01002291 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2292 hsw_pipe_crc_irq_handler(dev, pipe);
2293
Daniel Vetter38d83c962013-11-07 11:05:46 +01002294 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2295 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2296 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002297 DRM_ERROR("Pipe %c FIFO underrun\n",
2298 pipe_name(pipe));
Daniel Vetter38d83c962013-11-07 11:05:46 +01002299 }
2300
Daniel Vetter30100f22013-11-07 14:49:24 +01002301 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2302 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2303 pipe_name(pipe),
2304 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2305 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002306
2307 if (pipe_iir) {
2308 ret = IRQ_HANDLED;
2309 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2310 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002311 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2312 }
2313
Daniel Vetter92d03a82013-11-07 11:05:43 +01002314 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2315 /*
2316 * FIXME(BDW): Assume for now that the new interrupt handling
2317 * scheme also closed the SDE interrupt handling race we've seen
2318 * on older pch-split platforms. But this needs testing.
2319 */
2320 u32 pch_iir = I915_READ(SDEIIR);
2321
2322 cpt_irq_handler(dev, pch_iir);
2323
2324 if (pch_iir) {
2325 I915_WRITE(SDEIIR, pch_iir);
2326 ret = IRQ_HANDLED;
2327 }
2328 }
2329
Ben Widawskyabd58f02013-11-02 21:07:09 -07002330 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2331 POSTING_READ(GEN8_MASTER_IRQ);
2332
2333 return ret;
2334}
2335
Daniel Vetter17e1df02013-09-08 21:57:13 +02002336static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2337 bool reset_completed)
2338{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002339 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002340 int i;
2341
2342 /*
2343 * Notify all waiters for GPU completion events that reset state has
2344 * been changed, and that they need to restart their wait after
2345 * checking for potential errors (and bail out to drop locks if there is
2346 * a gpu reset pending so that i915_error_work_func can acquire them).
2347 */
2348
2349 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2350 for_each_ring(ring, dev_priv, i)
2351 wake_up_all(&ring->irq_queue);
2352
2353 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2354 wake_up_all(&dev_priv->pending_flip_queue);
2355
2356 /*
2357 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2358 * reset state is cleared.
2359 */
2360 if (reset_completed)
2361 wake_up_all(&dev_priv->gpu_error.reset_queue);
2362}
2363
Jesse Barnes8a905232009-07-11 16:48:03 -04002364/**
2365 * i915_error_work_func - do process context error handling work
2366 * @work: work struct
2367 *
2368 * Fire an error uevent so userspace can see that a hang or error
2369 * was detected.
2370 */
2371static void i915_error_work_func(struct work_struct *work)
2372{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002373 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2374 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002375 struct drm_i915_private *dev_priv =
2376 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002377 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002378 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2379 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2380 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002381 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002382
Dave Airlie5bdebb12013-10-11 14:07:25 +10002383 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002384
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002385 /*
2386 * Note that there's only one work item which does gpu resets, so we
2387 * need not worry about concurrent gpu resets potentially incrementing
2388 * error->reset_counter twice. We only need to take care of another
2389 * racing irq/hangcheck declaring the gpu dead for a second time. A
2390 * quick check for that is good enough: schedule_work ensures the
2391 * correct ordering between hang detection and this work item, and since
2392 * the reset in-progress bit is only ever set by code outside of this
2393 * work we don't need to worry about any other races.
2394 */
2395 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002396 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002397 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002398 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002399
Daniel Vetter17e1df02013-09-08 21:57:13 +02002400 /*
Imre Deakf454c692014-04-23 01:09:04 +03002401 * In most cases it's guaranteed that we get here with an RPM
2402 * reference held, for example because there is a pending GPU
2403 * request that won't finish until the reset is done. This
2404 * isn't the case at least when we get here by doing a
2405 * simulated reset via debugs, so get an RPM reference.
2406 */
2407 intel_runtime_pm_get(dev_priv);
2408 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002409 * All state reset _must_ be completed before we update the
2410 * reset counter, for otherwise waiters might miss the reset
2411 * pending state and not properly drop locks, resulting in
2412 * deadlocks with the reset work.
2413 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002414 ret = i915_reset(dev);
2415
Daniel Vetter17e1df02013-09-08 21:57:13 +02002416 intel_display_handle_reset(dev);
2417
Imre Deakf454c692014-04-23 01:09:04 +03002418 intel_runtime_pm_put(dev_priv);
2419
Daniel Vetterf69061b2012-12-06 09:01:42 +01002420 if (ret == 0) {
2421 /*
2422 * After all the gem state is reset, increment the reset
2423 * counter and wake up everyone waiting for the reset to
2424 * complete.
2425 *
2426 * Since unlock operations are a one-sided barrier only,
2427 * we need to insert a barrier here to order any seqno
2428 * updates before
2429 * the counter increment.
2430 */
2431 smp_mb__before_atomic_inc();
2432 atomic_inc(&dev_priv->gpu_error.reset_counter);
2433
Dave Airlie5bdebb12013-10-11 14:07:25 +10002434 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002435 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002436 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002437 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002438 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002439
Daniel Vetter17e1df02013-09-08 21:57:13 +02002440 /*
2441 * Note: The wake_up also serves as a memory barrier so that
2442 * waiters see the update value of the reset counter atomic_t.
2443 */
2444 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002445 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002446}
2447
Chris Wilson35aed2e2010-05-27 13:18:12 +01002448static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002449{
2450 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002451 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002452 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002453 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002454
Chris Wilson35aed2e2010-05-27 13:18:12 +01002455 if (!eir)
2456 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002457
Joe Perchesa70491c2012-03-18 13:00:11 -07002458 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002459
Ben Widawskybd9854f2012-08-23 15:18:09 -07002460 i915_get_extra_instdone(dev, instdone);
2461
Jesse Barnes8a905232009-07-11 16:48:03 -04002462 if (IS_G4X(dev)) {
2463 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2464 u32 ipeir = I915_READ(IPEIR_I965);
2465
Joe Perchesa70491c2012-03-18 13:00:11 -07002466 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2467 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002468 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2469 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002470 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002471 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002472 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002473 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002474 }
2475 if (eir & GM45_ERROR_PAGE_TABLE) {
2476 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002477 pr_err("page table error\n");
2478 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002479 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002480 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002481 }
2482 }
2483
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002484 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002485 if (eir & I915_ERROR_PAGE_TABLE) {
2486 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002487 pr_err("page table error\n");
2488 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002489 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002490 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002491 }
2492 }
2493
2494 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002495 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002496 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002497 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002498 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002499 /* pipestat has already been acked */
2500 }
2501 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002502 pr_err("instruction error\n");
2503 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002504 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2505 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002506 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002507 u32 ipeir = I915_READ(IPEIR);
2508
Joe Perchesa70491c2012-03-18 13:00:11 -07002509 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2510 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002511 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002512 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002513 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002514 } else {
2515 u32 ipeir = I915_READ(IPEIR_I965);
2516
Joe Perchesa70491c2012-03-18 13:00:11 -07002517 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2518 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002519 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002520 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002521 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002522 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002523 }
2524 }
2525
2526 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002527 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002528 eir = I915_READ(EIR);
2529 if (eir) {
2530 /*
2531 * some errors might have become stuck,
2532 * mask them.
2533 */
2534 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2535 I915_WRITE(EMR, I915_READ(EMR) | eir);
2536 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2537 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002538}
2539
2540/**
2541 * i915_handle_error - handle an error interrupt
2542 * @dev: drm device
2543 *
2544 * Do some basic checking of regsiter state at error interrupt time and
2545 * dump it to the syslog. Also call i915_capture_error_state() to make
2546 * sure we get a record and make it available in debugfs. Fire a uevent
2547 * so userspace knows something bad happened (should trigger collection
2548 * of a ring dump etc.).
2549 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002550void i915_handle_error(struct drm_device *dev, bool wedged,
2551 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002552{
2553 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002554 va_list args;
2555 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002556
Mika Kuoppala58174462014-02-25 17:11:26 +02002557 va_start(args, fmt);
2558 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2559 va_end(args);
2560
2561 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002562 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002563
Ben Gamariba1234d2009-09-14 17:48:47 -04002564 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002565 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2566 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002567
Ben Gamari11ed50e2009-09-14 17:48:45 -04002568 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002569 * Wakeup waiting processes so that the reset work function
2570 * i915_error_work_func doesn't deadlock trying to grab various
2571 * locks. By bumping the reset counter first, the woken
2572 * processes will see a reset in progress and back off,
2573 * releasing their locks and then wait for the reset completion.
2574 * We must do this for _all_ gpu waiters that might hold locks
2575 * that the reset work needs to acquire.
2576 *
2577 * Note: The wake_up serves as the required memory barrier to
2578 * ensure that the waiters see the updated value of the reset
2579 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002580 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002581 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002582 }
2583
Daniel Vetter122f46b2013-09-04 17:36:14 +02002584 /*
2585 * Our reset work can grab modeset locks (since it needs to reset the
2586 * state of outstanding pagelips). Hence it must not be run on our own
2587 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2588 * code will deadlock.
2589 */
2590 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002591}
2592
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002593static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002594{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002595 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002596 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002598 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002599 struct intel_unpin_work *work;
2600 unsigned long flags;
2601 bool stall_detected;
2602
2603 /* Ignore early vblank irqs */
2604 if (intel_crtc == NULL)
2605 return;
2606
2607 spin_lock_irqsave(&dev->event_lock, flags);
2608 work = intel_crtc->unpin_work;
2609
Chris Wilsone7d841c2012-12-03 11:36:30 +00002610 if (work == NULL ||
2611 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2612 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002613 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2614 spin_unlock_irqrestore(&dev->event_lock, flags);
2615 return;
2616 }
2617
2618 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002619 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002620 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002621 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002622 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002623 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002624 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002625 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002626 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002627 crtc->y * crtc->primary->fb->pitches[0] +
2628 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002629 }
2630
2631 spin_unlock_irqrestore(&dev->event_lock, flags);
2632
2633 if (stall_detected) {
2634 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2635 intel_prepare_page_flip(dev, intel_crtc->plane);
2636 }
2637}
2638
Keith Packard42f52ef2008-10-18 19:39:29 -07002639/* Called from drm generic code, passed 'crtc' which
2640 * we use as a pipe index
2641 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002642static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002643{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002644 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002645 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002646
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002648 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002649
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002651 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002652 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002653 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002654 else
Keith Packard7c463582008-11-04 02:03:27 -08002655 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002656 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002657 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002658
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002659 return 0;
2660}
2661
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002662static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002663{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002664 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002665 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002666 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002667 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002668
2669 if (!i915_pipe_enabled(dev, pipe))
2670 return -EINVAL;
2671
2672 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002673 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002674 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2675
2676 return 0;
2677}
2678
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002679static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2680{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002681 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002682 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002683
2684 if (!i915_pipe_enabled(dev, pipe))
2685 return -EINVAL;
2686
2687 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002688 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002689 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002690 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2691
2692 return 0;
2693}
2694
Ben Widawskyabd58f02013-11-02 21:07:09 -07002695static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2696{
2697 struct drm_i915_private *dev_priv = dev->dev_private;
2698 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002699
2700 if (!i915_pipe_enabled(dev, pipe))
2701 return -EINVAL;
2702
2703 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002704 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2705 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2706 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002707 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2708 return 0;
2709}
2710
Keith Packard42f52ef2008-10-18 19:39:29 -07002711/* Called from drm generic code, passed 'crtc' which
2712 * we use as a pipe index
2713 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002714static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002715{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002716 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002717 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002718
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002719 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002720 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002721 PIPE_VBLANK_INTERRUPT_STATUS |
2722 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002723 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2724}
2725
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002726static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002727{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002728 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002729 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002730 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002731 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002732
2733 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002734 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002735 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2736}
2737
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002738static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2739{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002740 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002741 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002742
2743 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002744 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002745 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002746 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2747}
2748
Ben Widawskyabd58f02013-11-02 21:07:09 -07002749static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2750{
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002753
2754 if (!i915_pipe_enabled(dev, pipe))
2755 return;
2756
2757 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002758 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2759 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2760 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002761 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2762}
2763
Chris Wilson893eead2010-10-27 14:44:35 +01002764static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002765ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002766{
Chris Wilson893eead2010-10-27 14:44:35 +01002767 return list_entry(ring->request_list.prev,
2768 struct drm_i915_gem_request, list)->seqno;
2769}
2770
Chris Wilson9107e9d2013-06-10 11:20:20 +01002771static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002772ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002773{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002774 return (list_empty(&ring->request_list) ||
2775 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002776}
2777
Daniel Vettera028c4b2014-03-15 00:08:56 +01002778static bool
2779ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2780{
2781 if (INTEL_INFO(dev)->gen >= 8) {
2782 /*
2783 * FIXME: gen8 semaphore support - currently we don't emit
2784 * semaphores on bdw anyway, but this needs to be addressed when
2785 * we merge that code.
2786 */
2787 return false;
2788 } else {
2789 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2790 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2791 MI_SEMAPHORE_REGISTER);
2792 }
2793}
2794
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002795static struct intel_engine_cs *
2796semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002797{
2798 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002799 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002800 int i;
2801
2802 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2803 /*
2804 * FIXME: gen8 semaphore support - currently we don't emit
2805 * semaphores on bdw anyway, but this needs to be addressed when
2806 * we merge that code.
2807 */
2808 return NULL;
2809 } else {
2810 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2811
2812 for_each_ring(signaller, dev_priv, i) {
2813 if(ring == signaller)
2814 continue;
2815
Ben Widawskyebc348b2014-04-29 14:52:28 -07002816 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002817 return signaller;
2818 }
2819 }
2820
2821 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2822 ring->id, ipehr);
2823
2824 return NULL;
2825}
2826
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002827static struct intel_engine_cs *
2828semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002829{
2830 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002831 u32 cmd, ipehr, head;
2832 int i;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002833
2834 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002835 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002836 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002837
Daniel Vetter88fe4292014-03-15 00:08:55 +01002838 /*
2839 * HEAD is likely pointing to the dword after the actual command,
2840 * so scan backwards until we find the MBOX. But limit it to just 3
2841 * dwords. Note that we don't care about ACTHD here since that might
2842 * point at at batch, and semaphores are always emitted into the
2843 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002844 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002845 head = I915_READ_HEAD(ring) & HEAD_ADDR;
2846
2847 for (i = 4; i; --i) {
2848 /*
2849 * Be paranoid and presume the hw has gone off into the wild -
2850 * our ring is smaller than what the hardware (and hence
2851 * HEAD_ADDR) allows. Also handles wrap-around.
2852 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002853 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002854
2855 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002856 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002857 if (cmd == ipehr)
2858 break;
2859
Daniel Vetter88fe4292014-03-15 00:08:55 +01002860 head -= 4;
2861 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002862
Daniel Vetter88fe4292014-03-15 00:08:55 +01002863 if (!i)
2864 return NULL;
2865
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002866 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002867 return semaphore_wait_to_signaller_ring(ring, ipehr);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002868}
2869
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002870static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002871{
2872 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002873 struct intel_engine_cs *signaller;
Chris Wilson6274f212013-06-10 11:20:21 +01002874 u32 seqno, ctl;
2875
2876 ring->hangcheck.deadlock = true;
2877
2878 signaller = semaphore_waits_for(ring, &seqno);
2879 if (signaller == NULL || signaller->hangcheck.deadlock)
2880 return -1;
2881
2882 /* cursory check for an unkickable deadlock */
2883 ctl = I915_READ_CTL(signaller);
2884 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2885 return -1;
2886
2887 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2888}
2889
2890static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2891{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002892 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002893 int i;
2894
2895 for_each_ring(ring, dev_priv, i)
2896 ring->hangcheck.deadlock = false;
2897}
2898
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002899static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002900ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002901{
2902 struct drm_device *dev = ring->dev;
2903 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002904 u32 tmp;
2905
Chris Wilson6274f212013-06-10 11:20:21 +01002906 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002907 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01002908
Chris Wilson9107e9d2013-06-10 11:20:20 +01002909 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002910 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002911
2912 /* Is the chip hanging on a WAIT_FOR_EVENT?
2913 * If so we can simply poke the RB_WAIT bit
2914 * and break the hang. This should work on
2915 * all but the second generation chipsets.
2916 */
2917 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002918 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002919 i915_handle_error(dev, false,
2920 "Kicking stuck wait on %s",
2921 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002922 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002923 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002924 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002925
Chris Wilson6274f212013-06-10 11:20:21 +01002926 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2927 switch (semaphore_passed(ring)) {
2928 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002929 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002930 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002931 i915_handle_error(dev, false,
2932 "Kicking stuck semaphore on %s",
2933 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002934 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002935 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002936 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002937 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002938 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002939 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002940
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002941 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002942}
2943
Ben Gamarif65d9422009-09-14 17:48:44 -04002944/**
2945 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002946 * batchbuffers in a long time. We keep track per ring seqno progress and
2947 * if there are no progress, hangcheck score for that ring is increased.
2948 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2949 * we kick the ring. If we see no progress on three subsequent calls
2950 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002951 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01002952static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04002953{
2954 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002955 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002956 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002957 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002958 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002959 bool stuck[I915_NUM_RINGS] = { 0 };
2960#define BUSY 1
2961#define KICK 5
2962#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002963
Jani Nikulad330a952014-01-21 11:24:25 +02002964 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002965 return;
2966
Chris Wilsonb4519512012-05-11 14:29:30 +01002967 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002968 u64 acthd;
2969 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002970 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002971
Chris Wilson6274f212013-06-10 11:20:21 +01002972 semaphore_clear_deadlocks(dev_priv);
2973
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002974 seqno = ring->get_seqno(ring, false);
2975 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002976
Chris Wilson9107e9d2013-06-10 11:20:20 +01002977 if (ring->hangcheck.seqno == seqno) {
2978 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002979 ring->hangcheck.action = HANGCHECK_IDLE;
2980
Chris Wilson9107e9d2013-06-10 11:20:20 +01002981 if (waitqueue_active(&ring->irq_queue)) {
2982 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002983 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002984 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2985 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2986 ring->name);
2987 else
2988 DRM_INFO("Fake missed irq on %s\n",
2989 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002990 wake_up_all(&ring->irq_queue);
2991 }
2992 /* Safeguard against driver failure */
2993 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002994 } else
2995 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002996 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002997 /* We always increment the hangcheck score
2998 * if the ring is busy and still processing
2999 * the same request, so that no single request
3000 * can run indefinitely (such as a chain of
3001 * batches). The only time we do not increment
3002 * the hangcheck score on this ring, if this
3003 * ring is in a legitimate wait for another
3004 * ring. In that case the waiting ring is a
3005 * victim and we want to be sure we catch the
3006 * right culprit. Then every time we do kick
3007 * the ring, add a small increment to the
3008 * score so that we can catch a batch that is
3009 * being repeatedly kicked and so responsible
3010 * for stalling the machine.
3011 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003012 ring->hangcheck.action = ring_stuck(ring,
3013 acthd);
3014
3015 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003016 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003017 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01003018 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003019 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003020 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003021 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003022 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003023 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003024 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003025 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003026 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003027 stuck[i] = true;
3028 break;
3029 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003030 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003031 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003032 ring->hangcheck.action = HANGCHECK_ACTIVE;
3033
Chris Wilson9107e9d2013-06-10 11:20:20 +01003034 /* Gradually reduce the count so that we catch DoS
3035 * attempts across multiple batches.
3036 */
3037 if (ring->hangcheck.score > 0)
3038 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003039 }
3040
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003041 ring->hangcheck.seqno = seqno;
3042 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003043 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003044 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003045
Mika Kuoppala92cab732013-05-24 17:16:07 +03003046 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003047 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003048 DRM_INFO("%s on %s\n",
3049 stuck[i] ? "stuck" : "no progress",
3050 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003051 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003052 }
3053 }
3054
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003055 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003056 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003057
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003058 if (busy_count)
3059 /* Reset timer case chip hangs without another request
3060 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003061 i915_queue_hangcheck(dev);
3062}
3063
3064void i915_queue_hangcheck(struct drm_device *dev)
3065{
3066 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003067 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003068 return;
3069
3070 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3071 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003072}
3073
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003074static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003075{
3076 struct drm_i915_private *dev_priv = dev->dev_private;
3077
3078 if (HAS_PCH_NOP(dev))
3079 return;
3080
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003081 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003082
3083 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3084 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003085}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003086
Paulo Zanoni622364b2014-04-01 15:37:22 -03003087/*
3088 * SDEIER is also touched by the interrupt handler to work around missed PCH
3089 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3090 * instead we unconditionally enable all PCH interrupt sources here, but then
3091 * only unmask them as needed with SDEIMR.
3092 *
3093 * This function needs to be called before interrupts are enabled.
3094 */
3095static void ibx_irq_pre_postinstall(struct drm_device *dev)
3096{
3097 struct drm_i915_private *dev_priv = dev->dev_private;
3098
3099 if (HAS_PCH_NOP(dev))
3100 return;
3101
3102 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003103 I915_WRITE(SDEIER, 0xffffffff);
3104 POSTING_READ(SDEIER);
3105}
3106
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003107static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003108{
3109 struct drm_i915_private *dev_priv = dev->dev_private;
3110
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003111 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003112 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003113 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003114}
3115
Linus Torvalds1da177e2005-04-16 15:20:36 -07003116/* drm_dma.h hooks
3117*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003118static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003119{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003120 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003121
Paulo Zanoni0c841212014-04-01 15:37:27 -03003122 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003123
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003124 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003125 if (IS_GEN7(dev))
3126 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003127
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003128 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003129
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003130 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003131}
3132
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003133static void valleyview_irq_preinstall(struct drm_device *dev)
3134{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003136 int pipe;
3137
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003138 /* VLV magic */
3139 I915_WRITE(VLV_IMR, 0);
3140 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3141 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3142 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3143
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003144 /* and GT */
3145 I915_WRITE(GTIIR, I915_READ(GTIIR));
3146 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003147
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003148 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003149
3150 I915_WRITE(DPINVGTT, 0xff);
3151
3152 I915_WRITE(PORT_HOTPLUG_EN, 0);
3153 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3154 for_each_pipe(pipe)
3155 I915_WRITE(PIPESTAT(pipe), 0xffff);
3156 I915_WRITE(VLV_IIR, 0xffffffff);
3157 I915_WRITE(VLV_IMR, 0xffffffff);
3158 I915_WRITE(VLV_IER, 0x0);
3159 POSTING_READ(VLV_IER);
3160}
3161
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003162static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3163{
3164 GEN8_IRQ_RESET_NDX(GT, 0);
3165 GEN8_IRQ_RESET_NDX(GT, 1);
3166 GEN8_IRQ_RESET_NDX(GT, 2);
3167 GEN8_IRQ_RESET_NDX(GT, 3);
3168}
3169
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003170static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003171{
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 int pipe;
3174
Ben Widawskyabd58f02013-11-02 21:07:09 -07003175 I915_WRITE(GEN8_MASTER_IRQ, 0);
3176 POSTING_READ(GEN8_MASTER_IRQ);
3177
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003178 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003179
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003180 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003181 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003182
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003183 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3184 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3185 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003186
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003187 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003188}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003189
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003190static void cherryview_irq_preinstall(struct drm_device *dev)
3191{
3192 struct drm_i915_private *dev_priv = dev->dev_private;
3193 int pipe;
3194
3195 I915_WRITE(GEN8_MASTER_IRQ, 0);
3196 POSTING_READ(GEN8_MASTER_IRQ);
3197
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003198 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003199
3200 GEN5_IRQ_RESET(GEN8_PCU_);
3201
3202 POSTING_READ(GEN8_PCU_IIR);
3203
3204 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3205
3206 I915_WRITE(PORT_HOTPLUG_EN, 0);
3207 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3208
3209 for_each_pipe(pipe)
3210 I915_WRITE(PIPESTAT(pipe), 0xffff);
3211
3212 I915_WRITE(VLV_IMR, 0xffffffff);
3213 I915_WRITE(VLV_IER, 0x0);
3214 I915_WRITE(VLV_IIR, 0xffffffff);
3215 POSTING_READ(VLV_IIR);
3216}
3217
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003218static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003219{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003220 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003221 struct drm_mode_config *mode_config = &dev->mode_config;
3222 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003223 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003224
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003225 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003226 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003227 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003228 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003229 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003230 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003231 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003232 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003233 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003234 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003235 }
3236
Daniel Vetterfee884e2013-07-04 23:35:21 +02003237 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003238
3239 /*
3240 * Enable digital hotplug on the PCH, and configure the DP short pulse
3241 * duration to 2ms (which is the minimum in the Display Port spec)
3242 *
3243 * This register is the same on all known PCH chips.
3244 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003245 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3246 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3247 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3248 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3249 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3250 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3251}
3252
Paulo Zanonid46da432013-02-08 17:35:15 -02003253static void ibx_irq_postinstall(struct drm_device *dev)
3254{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003255 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003256 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003257
Daniel Vetter692a04c2013-05-29 21:43:05 +02003258 if (HAS_PCH_NOP(dev))
3259 return;
3260
Paulo Zanoni105b1222014-04-01 15:37:17 -03003261 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003262 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003263 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003264 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003265
Paulo Zanoni337ba012014-04-01 15:37:16 -03003266 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003267 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003268}
3269
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003270static void gen5_gt_irq_postinstall(struct drm_device *dev)
3271{
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273 u32 pm_irqs, gt_irqs;
3274
3275 pm_irqs = gt_irqs = 0;
3276
3277 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003278 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003279 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003280 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3281 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003282 }
3283
3284 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3285 if (IS_GEN5(dev)) {
3286 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3287 ILK_BSD_USER_INTERRUPT;
3288 } else {
3289 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3290 }
3291
Paulo Zanoni35079892014-04-01 15:37:15 -03003292 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003293
3294 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303295 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003296
3297 if (HAS_VEBOX(dev))
3298 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3299
Paulo Zanoni605cd252013-08-06 18:57:15 -03003300 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003301 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003302 }
3303}
3304
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003305static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003306{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003307 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003308 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003309 u32 display_mask, extra_mask;
3310
3311 if (INTEL_INFO(dev)->gen >= 7) {
3312 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3313 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3314 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003315 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003316 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003317 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003318 } else {
3319 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3320 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003321 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003322 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3323 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003324 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3325 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003326 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003327
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003328 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003329
Paulo Zanoni0c841212014-04-01 15:37:27 -03003330 I915_WRITE(HWSTAM, 0xeffe);
3331
Paulo Zanoni622364b2014-04-01 15:37:22 -03003332 ibx_irq_pre_postinstall(dev);
3333
Paulo Zanoni35079892014-04-01 15:37:15 -03003334 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003335
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003336 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003337
Paulo Zanonid46da432013-02-08 17:35:15 -02003338 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003339
Jesse Barnesf97108d2010-01-29 11:27:07 -08003340 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003341 /* Enable PCU event interrupts
3342 *
3343 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003344 * setup is guaranteed to run in single-threaded context. But we
3345 * need it to make the assert_spin_locked happy. */
3346 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003347 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003348 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003349 }
3350
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003351 return 0;
3352}
3353
Imre Deakf8b79e52014-03-04 19:23:07 +02003354static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3355{
3356 u32 pipestat_mask;
3357 u32 iir_mask;
3358
3359 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3360 PIPE_FIFO_UNDERRUN_STATUS;
3361
3362 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3363 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3364 POSTING_READ(PIPESTAT(PIPE_A));
3365
3366 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3367 PIPE_CRC_DONE_INTERRUPT_STATUS;
3368
3369 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3370 PIPE_GMBUS_INTERRUPT_STATUS);
3371 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3372
3373 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3374 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3375 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3376 dev_priv->irq_mask &= ~iir_mask;
3377
3378 I915_WRITE(VLV_IIR, iir_mask);
3379 I915_WRITE(VLV_IIR, iir_mask);
3380 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3381 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3382 POSTING_READ(VLV_IER);
3383}
3384
3385static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3386{
3387 u32 pipestat_mask;
3388 u32 iir_mask;
3389
3390 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3391 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003392 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003393
3394 dev_priv->irq_mask |= iir_mask;
3395 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3396 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3397 I915_WRITE(VLV_IIR, iir_mask);
3398 I915_WRITE(VLV_IIR, iir_mask);
3399 POSTING_READ(VLV_IIR);
3400
3401 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3402 PIPE_CRC_DONE_INTERRUPT_STATUS;
3403
3404 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3405 PIPE_GMBUS_INTERRUPT_STATUS);
3406 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3407
3408 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3409 PIPE_FIFO_UNDERRUN_STATUS;
3410 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3411 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3412 POSTING_READ(PIPESTAT(PIPE_A));
3413}
3414
3415void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3416{
3417 assert_spin_locked(&dev_priv->irq_lock);
3418
3419 if (dev_priv->display_irqs_enabled)
3420 return;
3421
3422 dev_priv->display_irqs_enabled = true;
3423
3424 if (dev_priv->dev->irq_enabled)
3425 valleyview_display_irqs_install(dev_priv);
3426}
3427
3428void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3429{
3430 assert_spin_locked(&dev_priv->irq_lock);
3431
3432 if (!dev_priv->display_irqs_enabled)
3433 return;
3434
3435 dev_priv->display_irqs_enabled = false;
3436
3437 if (dev_priv->dev->irq_enabled)
3438 valleyview_display_irqs_uninstall(dev_priv);
3439}
3440
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003441static int valleyview_irq_postinstall(struct drm_device *dev)
3442{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003443 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003444 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003445
Imre Deakf8b79e52014-03-04 19:23:07 +02003446 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003447
Daniel Vetter20afbda2012-12-11 14:05:07 +01003448 I915_WRITE(PORT_HOTPLUG_EN, 0);
3449 POSTING_READ(PORT_HOTPLUG_EN);
3450
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003451 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003452 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003453 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003454 POSTING_READ(VLV_IER);
3455
Daniel Vetterb79480b2013-06-27 17:52:10 +02003456 /* Interrupt setup is already guaranteed to be single-threaded, this is
3457 * just to make the assert_spin_locked check happy. */
3458 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003459 if (dev_priv->display_irqs_enabled)
3460 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003461 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003462
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003463 I915_WRITE(VLV_IIR, 0xffffffff);
3464 I915_WRITE(VLV_IIR, 0xffffffff);
3465
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003466 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003467
3468 /* ack & enable invalid PTE error interrupts */
3469#if 0 /* FIXME: add support to irq handler for checking these bits */
3470 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3471 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3472#endif
3473
3474 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003475
3476 return 0;
3477}
3478
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3480{
3481 int i;
3482
3483 /* These are interrupts we'll toggle with the ring mask register */
3484 uint32_t gt_interrupts[] = {
3485 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3486 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3487 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3488 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3489 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3490 0,
3491 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3492 };
3493
Paulo Zanoni337ba012014-04-01 15:37:16 -03003494 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003495 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003496
3497 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003498}
3499
3500static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3501{
3502 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003503 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003504 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003505 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003506 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3507 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003509 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3510 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3511 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003512
Paulo Zanoni337ba012014-04-01 15:37:16 -03003513 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003514 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3515 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003516
Paulo Zanoni35079892014-04-01 15:37:15 -03003517 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003518}
3519
3520static int gen8_irq_postinstall(struct drm_device *dev)
3521{
3522 struct drm_i915_private *dev_priv = dev->dev_private;
3523
Paulo Zanoni622364b2014-04-01 15:37:22 -03003524 ibx_irq_pre_postinstall(dev);
3525
Ben Widawskyabd58f02013-11-02 21:07:09 -07003526 gen8_gt_irq_postinstall(dev_priv);
3527 gen8_de_irq_postinstall(dev_priv);
3528
3529 ibx_irq_postinstall(dev);
3530
3531 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3532 POSTING_READ(GEN8_MASTER_IRQ);
3533
3534 return 0;
3535}
3536
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003537static int cherryview_irq_postinstall(struct drm_device *dev)
3538{
3539 struct drm_i915_private *dev_priv = dev->dev_private;
3540 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3541 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003542 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003543 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3544 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3545 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003546 unsigned long irqflags;
3547 int pipe;
3548
3549 /*
3550 * Leave vblank interrupts masked initially. enable/disable will
3551 * toggle them based on usage.
3552 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003553 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003554
3555 for_each_pipe(pipe)
3556 I915_WRITE(PIPESTAT(pipe), 0xffff);
3557
3558 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003559 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003560 for_each_pipe(pipe)
3561 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3562 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3563
3564 I915_WRITE(VLV_IIR, 0xffffffff);
3565 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3566 I915_WRITE(VLV_IER, enable_mask);
3567
3568 gen8_gt_irq_postinstall(dev_priv);
3569
3570 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3571 POSTING_READ(GEN8_MASTER_IRQ);
3572
3573 return 0;
3574}
3575
Ben Widawskyabd58f02013-11-02 21:07:09 -07003576static void gen8_irq_uninstall(struct drm_device *dev)
3577{
3578 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003579
3580 if (!dev_priv)
3581 return;
3582
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003583 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003584
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003585 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003586}
3587
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003588static void valleyview_irq_uninstall(struct drm_device *dev)
3589{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003590 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003591 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003592 int pipe;
3593
3594 if (!dev_priv)
3595 return;
3596
Imre Deak843d0e72014-04-14 20:24:23 +03003597 I915_WRITE(VLV_MASTER_IER, 0);
3598
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003599 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003600
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003601 for_each_pipe(pipe)
3602 I915_WRITE(PIPESTAT(pipe), 0xffff);
3603
3604 I915_WRITE(HWSTAM, 0xffffffff);
3605 I915_WRITE(PORT_HOTPLUG_EN, 0);
3606 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003607
3608 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3609 if (dev_priv->display_irqs_enabled)
3610 valleyview_display_irqs_uninstall(dev_priv);
3611 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3612
3613 dev_priv->irq_mask = 0;
3614
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003615 I915_WRITE(VLV_IIR, 0xffffffff);
3616 I915_WRITE(VLV_IMR, 0xffffffff);
3617 I915_WRITE(VLV_IER, 0x0);
3618 POSTING_READ(VLV_IER);
3619}
3620
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003621static void cherryview_irq_uninstall(struct drm_device *dev)
3622{
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 int pipe;
3625
3626 if (!dev_priv)
3627 return;
3628
3629 I915_WRITE(GEN8_MASTER_IRQ, 0);
3630 POSTING_READ(GEN8_MASTER_IRQ);
3631
3632#define GEN8_IRQ_FINI_NDX(type, which) \
3633do { \
3634 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3635 I915_WRITE(GEN8_##type##_IER(which), 0); \
3636 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3637 POSTING_READ(GEN8_##type##_IIR(which)); \
3638 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3639} while (0)
3640
3641#define GEN8_IRQ_FINI(type) \
3642do { \
3643 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3644 I915_WRITE(GEN8_##type##_IER, 0); \
3645 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3646 POSTING_READ(GEN8_##type##_IIR); \
3647 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3648} while (0)
3649
3650 GEN8_IRQ_FINI_NDX(GT, 0);
3651 GEN8_IRQ_FINI_NDX(GT, 1);
3652 GEN8_IRQ_FINI_NDX(GT, 2);
3653 GEN8_IRQ_FINI_NDX(GT, 3);
3654
3655 GEN8_IRQ_FINI(PCU);
3656
3657#undef GEN8_IRQ_FINI
3658#undef GEN8_IRQ_FINI_NDX
3659
3660 I915_WRITE(PORT_HOTPLUG_EN, 0);
3661 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3662
3663 for_each_pipe(pipe)
3664 I915_WRITE(PIPESTAT(pipe), 0xffff);
3665
3666 I915_WRITE(VLV_IMR, 0xffffffff);
3667 I915_WRITE(VLV_IER, 0x0);
3668 I915_WRITE(VLV_IIR, 0xffffffff);
3669 POSTING_READ(VLV_IIR);
3670}
3671
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003672static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003673{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003675
3676 if (!dev_priv)
3677 return;
3678
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003679 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003680
Paulo Zanonibe30b292014-04-01 15:37:25 -03003681 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003682}
3683
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684static void i8xx_irq_preinstall(struct drm_device * dev)
3685{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003686 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687 int pipe;
3688
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689 for_each_pipe(pipe)
3690 I915_WRITE(PIPESTAT(pipe), 0);
3691 I915_WRITE16(IMR, 0xffff);
3692 I915_WRITE16(IER, 0x0);
3693 POSTING_READ16(IER);
3694}
3695
3696static int i8xx_irq_postinstall(struct drm_device *dev)
3697{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003698 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003699 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003700
Chris Wilsonc2798b12012-04-22 21:13:57 +01003701 I915_WRITE16(EMR,
3702 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3703
3704 /* Unmask the interrupts that we always want on. */
3705 dev_priv->irq_mask =
3706 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3707 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3708 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3709 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3710 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3711 I915_WRITE16(IMR, dev_priv->irq_mask);
3712
3713 I915_WRITE16(IER,
3714 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3715 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3716 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3717 I915_USER_INTERRUPT);
3718 POSTING_READ16(IER);
3719
Daniel Vetter379ef822013-10-16 22:55:56 +02003720 /* Interrupt setup is already guaranteed to be single-threaded, this is
3721 * just to make the assert_spin_locked check happy. */
3722 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003723 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3724 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003725 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3726
Chris Wilsonc2798b12012-04-22 21:13:57 +01003727 return 0;
3728}
3729
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003730/*
3731 * Returns true when a page flip has completed.
3732 */
3733static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003734 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003735{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003736 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003737 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003738
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003739 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003740 return false;
3741
3742 if ((iir & flip_pending) == 0)
3743 return false;
3744
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003745 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003746
3747 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3748 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3749 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3750 * the flip is completed (no longer pending). Since this doesn't raise
3751 * an interrupt per se, we watch for the change at vblank.
3752 */
3753 if (I915_READ16(ISR) & flip_pending)
3754 return false;
3755
3756 intel_finish_page_flip(dev, pipe);
3757
3758 return true;
3759}
3760
Daniel Vetterff1f5252012-10-02 15:10:55 +02003761static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003762{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003763 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003764 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003765 u16 iir, new_iir;
3766 u32 pipe_stats[2];
3767 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003768 int pipe;
3769 u16 flip_mask =
3770 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3771 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3772
Chris Wilsonc2798b12012-04-22 21:13:57 +01003773 iir = I915_READ16(IIR);
3774 if (iir == 0)
3775 return IRQ_NONE;
3776
3777 while (iir & ~flip_mask) {
3778 /* Can't rely on pipestat interrupt bit in iir as it might
3779 * have been cleared after the pipestat interrupt was received.
3780 * It doesn't set the bit in iir again, but it still produces
3781 * interrupts (for non-MSI).
3782 */
3783 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3784 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003785 i915_handle_error(dev, false,
3786 "Command parser error, iir 0x%08x",
3787 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003788
3789 for_each_pipe(pipe) {
3790 int reg = PIPESTAT(pipe);
3791 pipe_stats[pipe] = I915_READ(reg);
3792
3793 /*
3794 * Clear the PIPE*STAT regs before the IIR
3795 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003796 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003797 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003798 }
3799 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3800
3801 I915_WRITE16(IIR, iir & ~flip_mask);
3802 new_iir = I915_READ16(IIR); /* Flush posted writes */
3803
Daniel Vetterd05c6172012-04-26 23:28:09 +02003804 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003805
3806 if (iir & I915_USER_INTERRUPT)
3807 notify_ring(dev, &dev_priv->ring[RCS]);
3808
Daniel Vetter4356d582013-10-16 22:55:55 +02003809 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003810 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003811 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003812 plane = !plane;
3813
Daniel Vetter4356d582013-10-16 22:55:55 +02003814 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003815 i8xx_handle_vblank(dev, plane, pipe, iir))
3816 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003817
Daniel Vetter4356d582013-10-16 22:55:55 +02003818 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003819 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003820
3821 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3822 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003823 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003824 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003825
3826 iir = new_iir;
3827 }
3828
3829 return IRQ_HANDLED;
3830}
3831
3832static void i8xx_irq_uninstall(struct drm_device * dev)
3833{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003834 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003835 int pipe;
3836
Chris Wilsonc2798b12012-04-22 21:13:57 +01003837 for_each_pipe(pipe) {
3838 /* Clear enable bits; then clear status bits */
3839 I915_WRITE(PIPESTAT(pipe), 0);
3840 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3841 }
3842 I915_WRITE16(IMR, 0xffff);
3843 I915_WRITE16(IER, 0x0);
3844 I915_WRITE16(IIR, I915_READ16(IIR));
3845}
3846
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847static void i915_irq_preinstall(struct drm_device * dev)
3848{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003849 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850 int pipe;
3851
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852 if (I915_HAS_HOTPLUG(dev)) {
3853 I915_WRITE(PORT_HOTPLUG_EN, 0);
3854 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3855 }
3856
Chris Wilson00d98eb2012-04-24 22:59:48 +01003857 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003858 for_each_pipe(pipe)
3859 I915_WRITE(PIPESTAT(pipe), 0);
3860 I915_WRITE(IMR, 0xffffffff);
3861 I915_WRITE(IER, 0x0);
3862 POSTING_READ(IER);
3863}
3864
3865static int i915_irq_postinstall(struct drm_device *dev)
3866{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003867 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003868 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02003869 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870
Chris Wilson38bde182012-04-24 22:59:50 +01003871 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3872
3873 /* Unmask the interrupts that we always want on. */
3874 dev_priv->irq_mask =
3875 ~(I915_ASLE_INTERRUPT |
3876 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3877 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3878 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3879 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3880 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3881
3882 enable_mask =
3883 I915_ASLE_INTERRUPT |
3884 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3885 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3886 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3887 I915_USER_INTERRUPT;
3888
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003890 I915_WRITE(PORT_HOTPLUG_EN, 0);
3891 POSTING_READ(PORT_HOTPLUG_EN);
3892
Chris Wilsona266c7d2012-04-24 22:59:44 +01003893 /* Enable in IER... */
3894 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3895 /* and unmask in IMR */
3896 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3897 }
3898
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899 I915_WRITE(IMR, dev_priv->irq_mask);
3900 I915_WRITE(IER, enable_mask);
3901 POSTING_READ(IER);
3902
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003903 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003904
Daniel Vetter379ef822013-10-16 22:55:56 +02003905 /* Interrupt setup is already guaranteed to be single-threaded, this is
3906 * just to make the assert_spin_locked check happy. */
3907 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003908 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003910 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3911
Daniel Vetter20afbda2012-12-11 14:05:07 +01003912 return 0;
3913}
3914
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003915/*
3916 * Returns true when a page flip has completed.
3917 */
3918static bool i915_handle_vblank(struct drm_device *dev,
3919 int plane, int pipe, u32 iir)
3920{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003921 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003922 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3923
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003924 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003925 return false;
3926
3927 if ((iir & flip_pending) == 0)
3928 return false;
3929
3930 intel_prepare_page_flip(dev, plane);
3931
3932 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3933 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3934 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3935 * the flip is completed (no longer pending). Since this doesn't raise
3936 * an interrupt per se, we watch for the change at vblank.
3937 */
3938 if (I915_READ(ISR) & flip_pending)
3939 return false;
3940
3941 intel_finish_page_flip(dev, pipe);
3942
3943 return true;
3944}
3945
Daniel Vetterff1f5252012-10-02 15:10:55 +02003946static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003947{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003948 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003949 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003950 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003952 u32 flip_mask =
3953 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3954 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003955 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956
Chris Wilsona266c7d2012-04-24 22:59:44 +01003957 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003958 do {
3959 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003960 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003961
3962 /* Can't rely on pipestat interrupt bit in iir as it might
3963 * have been cleared after the pipestat interrupt was received.
3964 * It doesn't set the bit in iir again, but it still produces
3965 * interrupts (for non-MSI).
3966 */
3967 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3968 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003969 i915_handle_error(dev, false,
3970 "Command parser error, iir 0x%08x",
3971 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003972
3973 for_each_pipe(pipe) {
3974 int reg = PIPESTAT(pipe);
3975 pipe_stats[pipe] = I915_READ(reg);
3976
Chris Wilson38bde182012-04-24 22:59:50 +01003977 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003978 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003980 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981 }
3982 }
3983 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3984
3985 if (!irq_received)
3986 break;
3987
Chris Wilsona266c7d2012-04-24 22:59:44 +01003988 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003989 if (I915_HAS_HOTPLUG(dev) &&
3990 iir & I915_DISPLAY_PORT_INTERRUPT)
3991 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003992
Chris Wilson38bde182012-04-24 22:59:50 +01003993 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003994 new_iir = I915_READ(IIR); /* Flush posted writes */
3995
Chris Wilsona266c7d2012-04-24 22:59:44 +01003996 if (iir & I915_USER_INTERRUPT)
3997 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004000 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004001 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004002 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004003
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004004 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4005 i915_handle_vblank(dev, plane, pipe, iir))
4006 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007
4008 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4009 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004010
4011 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004012 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004013
4014 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4015 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004016 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004017 }
4018
Chris Wilsona266c7d2012-04-24 22:59:44 +01004019 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4020 intel_opregion_asle_intr(dev);
4021
4022 /* With MSI, interrupts are only generated when iir
4023 * transitions from zero to nonzero. If another bit got
4024 * set while we were handling the existing iir bits, then
4025 * we would never get another interrupt.
4026 *
4027 * This is fine on non-MSI as well, as if we hit this path
4028 * we avoid exiting the interrupt handler only to generate
4029 * another one.
4030 *
4031 * Note that for MSI this could cause a stray interrupt report
4032 * if an interrupt landed in the time between writing IIR and
4033 * the posting read. This should be rare enough to never
4034 * trigger the 99% of 100,000 interrupts test for disabling
4035 * stray interrupts.
4036 */
Chris Wilson38bde182012-04-24 22:59:50 +01004037 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004038 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004039 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004040
Daniel Vetterd05c6172012-04-26 23:28:09 +02004041 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004042
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043 return ret;
4044}
4045
4046static void i915_irq_uninstall(struct drm_device * dev)
4047{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004048 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049 int pipe;
4050
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004051 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004052
Chris Wilsona266c7d2012-04-24 22:59:44 +01004053 if (I915_HAS_HOTPLUG(dev)) {
4054 I915_WRITE(PORT_HOTPLUG_EN, 0);
4055 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4056 }
4057
Chris Wilson00d98eb2012-04-24 22:59:48 +01004058 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004059 for_each_pipe(pipe) {
4060 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004062 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4063 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004064 I915_WRITE(IMR, 0xffffffff);
4065 I915_WRITE(IER, 0x0);
4066
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067 I915_WRITE(IIR, I915_READ(IIR));
4068}
4069
4070static void i965_irq_preinstall(struct drm_device * dev)
4071{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004072 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004073 int pipe;
4074
Chris Wilsonadca4732012-05-11 18:01:31 +01004075 I915_WRITE(PORT_HOTPLUG_EN, 0);
4076 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004077
4078 I915_WRITE(HWSTAM, 0xeffe);
4079 for_each_pipe(pipe)
4080 I915_WRITE(PIPESTAT(pipe), 0);
4081 I915_WRITE(IMR, 0xffffffff);
4082 I915_WRITE(IER, 0x0);
4083 POSTING_READ(IER);
4084}
4085
4086static int i965_irq_postinstall(struct drm_device *dev)
4087{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004089 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004091 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092
Chris Wilsona266c7d2012-04-24 22:59:44 +01004093 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004094 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004095 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004096 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4097 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4098 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4099 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4100 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4101
4102 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004103 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4104 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004105 enable_mask |= I915_USER_INTERRUPT;
4106
4107 if (IS_G4X(dev))
4108 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109
Daniel Vetterb79480b2013-06-27 17:52:10 +02004110 /* Interrupt setup is already guaranteed to be single-threaded, this is
4111 * just to make the assert_spin_locked check happy. */
4112 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004113 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4114 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4115 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004116 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118 /*
4119 * Enable some error detection, note the instruction error mask
4120 * bit is reserved, so we leave it masked.
4121 */
4122 if (IS_G4X(dev)) {
4123 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4124 GM45_ERROR_MEM_PRIV |
4125 GM45_ERROR_CP_PRIV |
4126 I915_ERROR_MEMORY_REFRESH);
4127 } else {
4128 error_mask = ~(I915_ERROR_PAGE_TABLE |
4129 I915_ERROR_MEMORY_REFRESH);
4130 }
4131 I915_WRITE(EMR, error_mask);
4132
4133 I915_WRITE(IMR, dev_priv->irq_mask);
4134 I915_WRITE(IER, enable_mask);
4135 POSTING_READ(IER);
4136
Daniel Vetter20afbda2012-12-11 14:05:07 +01004137 I915_WRITE(PORT_HOTPLUG_EN, 0);
4138 POSTING_READ(PORT_HOTPLUG_EN);
4139
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004140 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004141
4142 return 0;
4143}
4144
Egbert Eichbac56d52013-02-25 12:06:51 -05004145static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004147 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004148 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004149 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004150 u32 hotplug_en;
4151
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004152 assert_spin_locked(&dev_priv->irq_lock);
4153
Egbert Eichbac56d52013-02-25 12:06:51 -05004154 if (I915_HAS_HOTPLUG(dev)) {
4155 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4156 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4157 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004158 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004159 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4160 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4161 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004162 /* Programming the CRT detection parameters tends
4163 to generate a spurious hotplug event about three
4164 seconds later. So just do it once.
4165 */
4166 if (IS_G4X(dev))
4167 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004168 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004169 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004170
Egbert Eichbac56d52013-02-25 12:06:51 -05004171 /* Ignore TV since it's buggy */
4172 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4173 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174}
4175
Daniel Vetterff1f5252012-10-02 15:10:55 +02004176static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004178 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004179 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004180 u32 iir, new_iir;
4181 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004182 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004183 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004184 u32 flip_mask =
4185 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4186 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004187
Chris Wilsona266c7d2012-04-24 22:59:44 +01004188 iir = I915_READ(IIR);
4189
Chris Wilsona266c7d2012-04-24 22:59:44 +01004190 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004191 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004192 bool blc_event = false;
4193
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 /* Can't rely on pipestat interrupt bit in iir as it might
4195 * have been cleared after the pipestat interrupt was received.
4196 * It doesn't set the bit in iir again, but it still produces
4197 * interrupts (for non-MSI).
4198 */
4199 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4200 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004201 i915_handle_error(dev, false,
4202 "Command parser error, iir 0x%08x",
4203 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004204
4205 for_each_pipe(pipe) {
4206 int reg = PIPESTAT(pipe);
4207 pipe_stats[pipe] = I915_READ(reg);
4208
4209 /*
4210 * Clear the PIPE*STAT regs before the IIR
4211 */
4212 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004213 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004214 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215 }
4216 }
4217 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4218
4219 if (!irq_received)
4220 break;
4221
4222 ret = IRQ_HANDLED;
4223
4224 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004225 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4226 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004227
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004228 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 new_iir = I915_READ(IIR); /* Flush posted writes */
4230
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231 if (iir & I915_USER_INTERRUPT)
4232 notify_ring(dev, &dev_priv->ring[RCS]);
4233 if (iir & I915_BSD_USER_INTERRUPT)
4234 notify_ring(dev, &dev_priv->ring[VCS]);
4235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004237 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004238 i915_handle_vblank(dev, pipe, pipe, iir))
4239 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004240
4241 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4242 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004243
4244 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004245 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004247 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4248 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004249 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004250 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251
4252 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4253 intel_opregion_asle_intr(dev);
4254
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004255 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4256 gmbus_irq_handler(dev);
4257
Chris Wilsona266c7d2012-04-24 22:59:44 +01004258 /* With MSI, interrupts are only generated when iir
4259 * transitions from zero to nonzero. If another bit got
4260 * set while we were handling the existing iir bits, then
4261 * we would never get another interrupt.
4262 *
4263 * This is fine on non-MSI as well, as if we hit this path
4264 * we avoid exiting the interrupt handler only to generate
4265 * another one.
4266 *
4267 * Note that for MSI this could cause a stray interrupt report
4268 * if an interrupt landed in the time between writing IIR and
4269 * the posting read. This should be rare enough to never
4270 * trigger the 99% of 100,000 interrupts test for disabling
4271 * stray interrupts.
4272 */
4273 iir = new_iir;
4274 }
4275
Daniel Vetterd05c6172012-04-26 23:28:09 +02004276 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004277
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278 return ret;
4279}
4280
4281static void i965_irq_uninstall(struct drm_device * dev)
4282{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004283 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284 int pipe;
4285
4286 if (!dev_priv)
4287 return;
4288
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004289 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004290
Chris Wilsonadca4732012-05-11 18:01:31 +01004291 I915_WRITE(PORT_HOTPLUG_EN, 0);
4292 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293
4294 I915_WRITE(HWSTAM, 0xffffffff);
4295 for_each_pipe(pipe)
4296 I915_WRITE(PIPESTAT(pipe), 0);
4297 I915_WRITE(IMR, 0xffffffff);
4298 I915_WRITE(IER, 0x0);
4299
4300 for_each_pipe(pipe)
4301 I915_WRITE(PIPESTAT(pipe),
4302 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4303 I915_WRITE(IIR, I915_READ(IIR));
4304}
4305
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004306static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004307{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004308 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004309 struct drm_device *dev = dev_priv->dev;
4310 struct drm_mode_config *mode_config = &dev->mode_config;
4311 unsigned long irqflags;
4312 int i;
4313
4314 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4315 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4316 struct drm_connector *connector;
4317
4318 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4319 continue;
4320
4321 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4322
4323 list_for_each_entry(connector, &mode_config->connector_list, head) {
4324 struct intel_connector *intel_connector = to_intel_connector(connector);
4325
4326 if (intel_connector->encoder->hpd_pin == i) {
4327 if (connector->polled != intel_connector->polled)
4328 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004329 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004330 connector->polled = intel_connector->polled;
4331 if (!connector->polled)
4332 connector->polled = DRM_CONNECTOR_POLL_HPD;
4333 }
4334 }
4335 }
4336 if (dev_priv->display.hpd_irq_setup)
4337 dev_priv->display.hpd_irq_setup(dev);
4338 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4339}
4340
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004341void intel_irq_init(struct drm_device *dev)
4342{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004343 struct drm_i915_private *dev_priv = dev->dev_private;
4344
4345 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004346 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004347 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004348 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004349
Deepak Sa6706b42014-03-15 20:23:22 +05304350 /* Let's track the enabled rps events */
4351 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4352
Daniel Vetter99584db2012-11-14 17:14:04 +01004353 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4354 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004355 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004356 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004357 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004358
Tomas Janousek97a19a22012-12-08 13:48:13 +01004359 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004360
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004361 if (IS_GEN2(dev)) {
4362 dev->max_vblank_count = 0;
4363 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4364 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004365 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4366 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004367 } else {
4368 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4369 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004370 }
4371
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004372 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004373 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004374 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4375 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004376
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004377 if (IS_CHERRYVIEW(dev)) {
4378 dev->driver->irq_handler = cherryview_irq_handler;
4379 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4380 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4381 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4382 dev->driver->enable_vblank = valleyview_enable_vblank;
4383 dev->driver->disable_vblank = valleyview_disable_vblank;
4384 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4385 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004386 dev->driver->irq_handler = valleyview_irq_handler;
4387 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4388 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4389 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4390 dev->driver->enable_vblank = valleyview_enable_vblank;
4391 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004392 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004393 } else if (IS_GEN8(dev)) {
4394 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004395 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004396 dev->driver->irq_postinstall = gen8_irq_postinstall;
4397 dev->driver->irq_uninstall = gen8_irq_uninstall;
4398 dev->driver->enable_vblank = gen8_enable_vblank;
4399 dev->driver->disable_vblank = gen8_disable_vblank;
4400 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004401 } else if (HAS_PCH_SPLIT(dev)) {
4402 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004403 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004404 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4405 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4406 dev->driver->enable_vblank = ironlake_enable_vblank;
4407 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004408 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004409 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004410 if (INTEL_INFO(dev)->gen == 2) {
4411 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4412 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4413 dev->driver->irq_handler = i8xx_irq_handler;
4414 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004415 } else if (INTEL_INFO(dev)->gen == 3) {
4416 dev->driver->irq_preinstall = i915_irq_preinstall;
4417 dev->driver->irq_postinstall = i915_irq_postinstall;
4418 dev->driver->irq_uninstall = i915_irq_uninstall;
4419 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004420 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004421 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004422 dev->driver->irq_preinstall = i965_irq_preinstall;
4423 dev->driver->irq_postinstall = i965_irq_postinstall;
4424 dev->driver->irq_uninstall = i965_irq_uninstall;
4425 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004426 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004427 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004428 dev->driver->enable_vblank = i915_enable_vblank;
4429 dev->driver->disable_vblank = i915_disable_vblank;
4430 }
4431}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004432
4433void intel_hpd_init(struct drm_device *dev)
4434{
4435 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004436 struct drm_mode_config *mode_config = &dev->mode_config;
4437 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004438 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004439 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004440
Egbert Eich821450c2013-04-16 13:36:55 +02004441 for (i = 1; i < HPD_NUM_PINS; i++) {
4442 dev_priv->hpd_stats[i].hpd_cnt = 0;
4443 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4444 }
4445 list_for_each_entry(connector, &mode_config->connector_list, head) {
4446 struct intel_connector *intel_connector = to_intel_connector(connector);
4447 connector->polled = intel_connector->polled;
4448 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4449 connector->polled = DRM_CONNECTOR_POLL_HPD;
4450 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004451
4452 /* Interrupt setup is already guaranteed to be single-threaded, this is
4453 * just to make the assert_spin_locked checks happy. */
4454 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004455 if (dev_priv->display.hpd_irq_setup)
4456 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004457 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004458}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004459
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004460/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004461void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004462{
4463 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004464
Paulo Zanoni730488b2014-03-07 20:12:32 -03004465 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004466 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004467}
4468
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004469/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004470void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004471{
4472 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004473
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004474 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004475 dev->driver->irq_preinstall(dev);
4476 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004477}