blob: 14ecb4d13a1aa2b24ca102097c90811bddc8c190 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200280 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200281 spin_unlock_irq(&dev_priv->irq_lock);
282}
283
Imre Deakb900b942014-11-05 20:48:48 +0200284void gen6_enable_rps_interrupts(struct drm_device *dev)
285{
286 struct drm_i915_private *dev_priv = dev->dev_private;
287
288 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200289
Imre Deakb900b942014-11-05 20:48:48 +0200290 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200291 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200292 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200293 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
294 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200295 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200296
Imre Deakb900b942014-11-05 20:48:48 +0200297 spin_unlock_irq(&dev_priv->irq_lock);
298}
299
Imre Deak59d02a12014-12-19 19:33:26 +0200300u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
301{
302 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200303 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200304 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200305 *
306 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200307 */
308 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
309 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
310
311 if (INTEL_INFO(dev_priv)->gen >= 8)
312 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
313
314 return mask;
315}
316
Imre Deakb900b942014-11-05 20:48:48 +0200317void gen6_disable_rps_interrupts(struct drm_device *dev)
318{
319 struct drm_i915_private *dev_priv = dev->dev_private;
320
Imre Deakd4d70aa2014-11-19 15:30:04 +0200321 spin_lock_irq(&dev_priv->irq_lock);
322 dev_priv->rps.interrupts_enabled = false;
323 spin_unlock_irq(&dev_priv->irq_lock);
324
325 cancel_work_sync(&dev_priv->rps.work);
326
Imre Deak9939fba2014-11-20 23:01:47 +0200327 spin_lock_irq(&dev_priv->irq_lock);
328
Imre Deak59d02a12014-12-19 19:33:26 +0200329 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200330
331 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200332 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
333 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200334
335 spin_unlock_irq(&dev_priv->irq_lock);
336
337 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200338}
339
Ben Widawsky09610212014-05-15 20:58:08 +0300340/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200341 * ibx_display_interrupt_update - update SDEIMR
342 * @dev_priv: driver private
343 * @interrupt_mask: mask of interrupt bits to update
344 * @enabled_irq_mask: mask of interrupt bits to enable
345 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200346void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
347 uint32_t interrupt_mask,
348 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200349{
350 uint32_t sdeimr = I915_READ(SDEIMR);
351 sdeimr &= ~interrupt_mask;
352 sdeimr |= (~enabled_irq_mask & interrupt_mask);
353
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100354 WARN_ON(enabled_irq_mask & ~interrupt_mask);
355
Daniel Vetterfee884e2013-07-04 23:35:21 +0200356 assert_spin_locked(&dev_priv->irq_lock);
357
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700358 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300359 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360
Daniel Vetterfee884e2013-07-04 23:35:21 +0200361 I915_WRITE(SDEIMR, sdeimr);
362 POSTING_READ(SDEIMR);
363}
Paulo Zanoni86642812013-04-12 17:57:57 -0300364
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100365static void
Imre Deak755e9012014-02-10 18:42:47 +0200366__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
367 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800368{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200369 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200370 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800371
Daniel Vetterb79480b2013-06-27 17:52:10 +0200372 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200373 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200374
Ville Syrjälä04feced2014-04-03 13:28:33 +0300375 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
376 status_mask & ~PIPESTAT_INT_STATUS_MASK,
377 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
378 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200379 return;
380
381 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200382 return;
383
Imre Deak91d181d2014-02-10 18:42:49 +0200384 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
385
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200386 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200387 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200388 I915_WRITE(reg, pipestat);
389 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800390}
391
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100392static void
Imre Deak755e9012014-02-10 18:42:47 +0200393__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
394 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800395{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200396 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200397 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800398
Daniel Vetterb79480b2013-06-27 17:52:10 +0200399 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200400 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200401
Ville Syrjälä04feced2014-04-03 13:28:33 +0300402 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
403 status_mask & ~PIPESTAT_INT_STATUS_MASK,
404 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
405 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200406 return;
407
Imre Deak755e9012014-02-10 18:42:47 +0200408 if ((pipestat & enable_mask) == 0)
409 return;
410
Imre Deak91d181d2014-02-10 18:42:49 +0200411 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
412
Imre Deak755e9012014-02-10 18:42:47 +0200413 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200414 I915_WRITE(reg, pipestat);
415 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800416}
417
Imre Deak10c59c52014-02-10 18:42:48 +0200418static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
419{
420 u32 enable_mask = status_mask << 16;
421
422 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300423 * On pipe A we don't support the PSR interrupt yet,
424 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200425 */
426 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
427 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300428 /*
429 * On pipe B and C we don't support the PSR interrupt yet, on pipe
430 * A the same bit is for perf counters which we don't use either.
431 */
432 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
433 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200434
435 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
436 SPRITE0_FLIP_DONE_INT_EN_VLV |
437 SPRITE1_FLIP_DONE_INT_EN_VLV);
438 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
439 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
440 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
441 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
442
443 return enable_mask;
444}
445
Imre Deak755e9012014-02-10 18:42:47 +0200446void
447i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
448 u32 status_mask)
449{
450 u32 enable_mask;
451
Imre Deak10c59c52014-02-10 18:42:48 +0200452 if (IS_VALLEYVIEW(dev_priv->dev))
453 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
454 status_mask);
455 else
456 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200457 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
458}
459
460void
461i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
462 u32 status_mask)
463{
464 u32 enable_mask;
465
Imre Deak10c59c52014-02-10 18:42:48 +0200466 if (IS_VALLEYVIEW(dev_priv->dev))
467 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
468 status_mask);
469 else
470 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200471 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
472}
473
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000474/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300475 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000476 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300477static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000478{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300479 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000480
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300481 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
482 return;
483
Daniel Vetter13321782014-09-15 14:55:29 +0200484 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000485
Imre Deak755e9012014-02-10 18:42:47 +0200486 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300487 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200488 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200489 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000490
Daniel Vetter13321782014-09-15 14:55:29 +0200491 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000492}
493
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300494/*
495 * This timing diagram depicts the video signal in and
496 * around the vertical blanking period.
497 *
498 * Assumptions about the fictitious mode used in this example:
499 * vblank_start >= 3
500 * vsync_start = vblank_start + 1
501 * vsync_end = vblank_start + 2
502 * vtotal = vblank_start + 3
503 *
504 * start of vblank:
505 * latch double buffered registers
506 * increment frame counter (ctg+)
507 * generate start of vblank interrupt (gen4+)
508 * |
509 * | frame start:
510 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
511 * | may be shifted forward 1-3 extra lines via PIPECONF
512 * | |
513 * | | start of vsync:
514 * | | generate vsync interrupt
515 * | | |
516 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
517 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
518 * ----va---> <-----------------vb--------------------> <--------va-------------
519 * | | <----vs-----> |
520 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
521 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
522 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
523 * | | |
524 * last visible pixel first visible pixel
525 * | increment frame counter (gen3/4)
526 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
527 *
528 * x = horizontal active
529 * _ = horizontal blanking
530 * hs = horizontal sync
531 * va = vertical active
532 * vb = vertical blanking
533 * vs = vertical sync
534 * vbs = vblank_start (number)
535 *
536 * Summary:
537 * - most events happen at the start of horizontal sync
538 * - frame start happens at the start of horizontal blank, 1-4 lines
539 * (depending on PIPECONF settings) after the start of vblank
540 * - gen3/4 pixel and frame counter are synchronized with the start
541 * of horizontal active on the first line of vertical active
542 */
543
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300544static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
545{
546 /* Gen2 doesn't have a hardware frame counter */
547 return 0;
548}
549
Keith Packard42f52ef2008-10-18 19:39:29 -0700550/* Called from drm generic code, passed a 'crtc', which
551 * we use as a pipe index
552 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700553static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700554{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300555 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700556 unsigned long high_frame;
557 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300558 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100559 struct intel_crtc *intel_crtc =
560 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
561 const struct drm_display_mode *mode =
562 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700563
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100564 htotal = mode->crtc_htotal;
565 hsync_start = mode->crtc_hsync_start;
566 vbl_start = mode->crtc_vblank_start;
567 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
568 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300569
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300570 /* Convert to pixel count */
571 vbl_start *= htotal;
572
573 /* Start of vblank event occurs at start of hsync */
574 vbl_start -= htotal - hsync_start;
575
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 high_frame = PIPEFRAME(pipe);
577 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100578
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700579 /*
580 * High & low register fields aren't synchronized, so make sure
581 * we get a low value that's stable across two reads of the high
582 * register.
583 */
584 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100585 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300586 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100587 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700588 } while (high1 != high2);
589
Chris Wilson5eddb702010-09-11 13:48:45 +0100590 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300591 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100592 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300593
594 /*
595 * The frame counter increments at beginning of active.
596 * Cook up a vblank counter by also checking the pixel
597 * counter against vblank start.
598 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200599 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700600}
601
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700602static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800603{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300604 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800605 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800606
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607 return I915_READ(reg);
608}
609
Mario Kleinerad3543e2013-10-30 05:13:08 +0100610/* raw reads, only for fast reads of display block, no need for forcewake etc. */
611#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100612
Ville Syrjäläa225f072014-04-29 13:35:45 +0300613static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
614{
615 struct drm_device *dev = crtc->base.dev;
616 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200617 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300618 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300619 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300620
Ville Syrjälä80715b22014-05-15 20:23:23 +0300621 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300622 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
623 vtotal /= 2;
624
625 if (IS_GEN2(dev))
626 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
627 else
628 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
629
630 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300631 * See update_scanline_offset() for the details on the
632 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300633 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300634 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300635}
636
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700637static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200638 unsigned int flags, int *vpos, int *hpos,
639 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100640{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300641 struct drm_i915_private *dev_priv = dev->dev_private;
642 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
643 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200644 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300645 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300646 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100647 bool in_vbl = true;
648 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100649 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100650
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300651 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100652 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800653 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100654 return 0;
655 }
656
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300657 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300658 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300659 vtotal = mode->crtc_vtotal;
660 vbl_start = mode->crtc_vblank_start;
661 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100662
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200663 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
664 vbl_start = DIV_ROUND_UP(vbl_start, 2);
665 vbl_end /= 2;
666 vtotal /= 2;
667 }
668
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300669 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
670
Mario Kleinerad3543e2013-10-30 05:13:08 +0100671 /*
672 * Lock uncore.lock, as we will do multiple timing critical raw
673 * register reads, potentially with preemption disabled, so the
674 * following code must not block on uncore.lock.
675 */
676 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300677
Mario Kleinerad3543e2013-10-30 05:13:08 +0100678 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
679
680 /* Get optional system timestamp before query. */
681 if (stime)
682 *stime = ktime_get();
683
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300684 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100685 /* No obvious pixelcount register. Only query vertical
686 * scanout position from Display scan line register.
687 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300688 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100689 } else {
690 /* Have access to pixelcount since start of frame.
691 * We can split this into vertical and horizontal
692 * scanout position.
693 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100694 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100695
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300696 /* convert to pixel counts */
697 vbl_start *= htotal;
698 vbl_end *= htotal;
699 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300700
701 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300702 * In interlaced modes, the pixel counter counts all pixels,
703 * so one field will have htotal more pixels. In order to avoid
704 * the reported position from jumping backwards when the pixel
705 * counter is beyond the length of the shorter field, just
706 * clamp the position the length of the shorter field. This
707 * matches how the scanline counter based position works since
708 * the scanline counter doesn't count the two half lines.
709 */
710 if (position >= vtotal)
711 position = vtotal - 1;
712
713 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300714 * Start of vblank interrupt is triggered at start of hsync,
715 * just prior to the first active line of vblank. However we
716 * consider lines to start at the leading edge of horizontal
717 * active. So, should we get here before we've crossed into
718 * the horizontal active of the first line in vblank, we would
719 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
720 * always add htotal-hsync_start to the current pixel position.
721 */
722 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300723 }
724
Mario Kleinerad3543e2013-10-30 05:13:08 +0100725 /* Get optional system timestamp after query. */
726 if (etime)
727 *etime = ktime_get();
728
729 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
730
731 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
732
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300733 in_vbl = position >= vbl_start && position < vbl_end;
734
735 /*
736 * While in vblank, position will be negative
737 * counting up towards 0 at vbl_end. And outside
738 * vblank, position will be positive counting
739 * up since vbl_end.
740 */
741 if (position >= vbl_start)
742 position -= vbl_end;
743 else
744 position += vtotal - vbl_end;
745
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300746 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300747 *vpos = position;
748 *hpos = 0;
749 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100750 *vpos = position / htotal;
751 *hpos = position - (*vpos * htotal);
752 }
753
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100754 /* In vblank? */
755 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200756 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100757
758 return ret;
759}
760
Ville Syrjäläa225f072014-04-29 13:35:45 +0300761int intel_get_crtc_scanline(struct intel_crtc *crtc)
762{
763 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
764 unsigned long irqflags;
765 int position;
766
767 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
768 position = __intel_get_crtc_scanline(crtc);
769 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770
771 return position;
772}
773
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700774static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100775 int *max_error,
776 struct timeval *vblank_time,
777 unsigned flags)
778{
Chris Wilson4041b852011-01-22 10:07:56 +0000779 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700781 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000782 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783 return -EINVAL;
784 }
785
786 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000787 crtc = intel_get_crtc_for_pipe(dev, pipe);
788 if (crtc == NULL) {
789 DRM_ERROR("Invalid crtc %d\n", pipe);
790 return -EINVAL;
791 }
792
Matt Roper83d65732015-02-25 13:12:16 -0800793 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000794 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
795 return -EBUSY;
796 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100797
798 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000799 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
800 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300801 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200802 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100803}
804
Jani Nikula67c347f2013-09-17 14:26:34 +0300805static bool intel_hpd_irq_event(struct drm_device *dev,
806 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200807{
808 enum drm_connector_status old_status;
809
810 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
811 old_status = connector->status;
812
813 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300814 if (old_status == connector->status)
815 return false;
816
817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200818 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300819 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300820 drm_get_connector_status_name(old_status),
821 drm_get_connector_status_name(connector->status));
822
823 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200824}
825
Dave Airlie13cf5502014-06-18 11:29:35 +1000826static void i915_digport_work_func(struct work_struct *work)
827{
828 struct drm_i915_private *dev_priv =
829 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000830 u32 long_port_mask, short_port_mask;
831 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100832 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000833 u32 old_bits = 0;
834
Daniel Vetter4cb21832014-09-15 14:55:26 +0200835 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000836 long_port_mask = dev_priv->long_hpd_port_mask;
837 dev_priv->long_hpd_port_mask = 0;
838 short_port_mask = dev_priv->short_hpd_port_mask;
839 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200840 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000841
842 for (i = 0; i < I915_MAX_PORTS; i++) {
843 bool valid = false;
844 bool long_hpd = false;
845 intel_dig_port = dev_priv->hpd_irq_port[i];
846 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
847 continue;
848
849 if (long_port_mask & (1 << i)) {
850 valid = true;
851 long_hpd = true;
852 } else if (short_port_mask & (1 << i))
853 valid = true;
854
855 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100856 enum irqreturn ret;
857
Dave Airlie13cf5502014-06-18 11:29:35 +1000858 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100859 if (ret == IRQ_NONE) {
860 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000861 old_bits |= (1 << intel_dig_port->base.hpd_pin);
862 }
863 }
864 }
865
866 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200867 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000868 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200869 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000870 schedule_work(&dev_priv->hotplug_work);
871 }
872}
873
Jesse Barnes5ca58282009-03-31 14:11:15 -0700874/*
875 * Handle hotplug events outside the interrupt handler proper.
876 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200877#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
878
Jesse Barnes5ca58282009-03-31 14:11:15 -0700879static void i915_hotplug_work_func(struct work_struct *work)
880{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300881 struct drm_i915_private *dev_priv =
882 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700883 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700884 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200885 struct intel_connector *intel_connector;
886 struct intel_encoder *intel_encoder;
887 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200888 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200889 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200890 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700891
Keith Packarda65e34c2011-07-25 10:04:56 -0700892 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800893 DRM_DEBUG_KMS("running encoder hotplug functions\n");
894
Daniel Vetter4cb21832014-09-15 14:55:26 +0200895 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200896
897 hpd_event_bits = dev_priv->hpd_event_bits;
898 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200899 list_for_each_entry(connector, &mode_config->connector_list, head) {
900 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000901 if (!intel_connector->encoder)
902 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200903 intel_encoder = intel_connector->encoder;
904 if (intel_encoder->hpd_pin > HPD_NONE &&
905 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
906 connector->polled == DRM_CONNECTOR_POLL_HPD) {
907 DRM_INFO("HPD interrupt storm detected on connector %s: "
908 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300909 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200910 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
911 connector->polled = DRM_CONNECTOR_POLL_CONNECT
912 | DRM_CONNECTOR_POLL_DISCONNECT;
913 hpd_disabled = true;
914 }
Egbert Eich142e2392013-04-11 15:57:57 +0200915 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
916 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300917 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200918 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200919 }
920 /* if there were no outputs to poll, poll was disabled,
921 * therefore make sure it's enabled when disabling HPD on
922 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200923 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200924 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300925 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
926 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200927 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200928
Daniel Vetter4cb21832014-09-15 14:55:26 +0200929 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200930
Egbert Eich321a1b32013-04-11 16:00:26 +0200931 list_for_each_entry(connector, &mode_config->connector_list, head) {
932 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000933 if (!intel_connector->encoder)
934 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200935 intel_encoder = intel_connector->encoder;
936 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
937 if (intel_encoder->hot_plug)
938 intel_encoder->hot_plug(intel_encoder);
939 if (intel_hpd_irq_event(dev, connector))
940 changed = true;
941 }
942 }
Keith Packard40ee3382011-07-28 15:31:19 -0700943 mutex_unlock(&mode_config->mutex);
944
Egbert Eich321a1b32013-04-11 16:00:26 +0200945 if (changed)
946 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700947}
948
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200949static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800950{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300951 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000952 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200953 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200954
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200955 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800956
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200957 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
958
Daniel Vetter20e4d402012-08-08 23:35:39 +0200959 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200960
Jesse Barnes7648fa92010-05-20 14:28:11 -0700961 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000962 busy_up = I915_READ(RCPREVBSYTUPAVG);
963 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800964 max_avg = I915_READ(RCBMAXAVG);
965 min_avg = I915_READ(RCBMINAVG);
966
967 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000968 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
970 new_delay = dev_priv->ips.cur_delay - 1;
971 if (new_delay < dev_priv->ips.max_delay)
972 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000973 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200974 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
975 new_delay = dev_priv->ips.cur_delay + 1;
976 if (new_delay > dev_priv->ips.min_delay)
977 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800978 }
979
Jesse Barnes7648fa92010-05-20 14:28:11 -0700980 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200981 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800982
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200983 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200984
Jesse Barnesf97108d2010-01-29 11:27:07 -0800985 return;
986}
987
Chris Wilson549f7362010-10-19 11:19:32 +0100988static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100989 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100990{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100991 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000992 return;
993
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000994 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000995
Chris Wilson549f7362010-10-19 11:19:32 +0100996 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100997}
998
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000999static void vlv_c0_read(struct drm_i915_private *dev_priv,
1000 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001001{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001002 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1003 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1004 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001005}
1006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1008 const struct intel_rps_ei *old,
1009 const struct intel_rps_ei *now,
1010 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001011{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001012 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001013
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001014 if (old->cz_clock == 0)
1015 return false;
Deepak S31685c22014-07-03 17:33:01 -04001016
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001017 time = now->cz_clock - old->cz_clock;
1018 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001019
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 /* Workload can be split between render + media, e.g. SwapBuffers
1021 * being blitted in X after being rendered in mesa. To account for
1022 * this we need to combine both engines into our activity counter.
1023 */
1024 c0 = now->render_c0 - old->render_c0;
1025 c0 += now->media_c0 - old->media_c0;
1026 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001027
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001028 return c0 >= time;
1029}
Deepak S31685c22014-07-03 17:33:01 -04001030
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001031void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1032{
1033 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1034 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001035}
1036
1037static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1038{
1039 struct intel_rps_ei now;
1040 u32 events = 0;
1041
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001042 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043 return 0;
1044
1045 vlv_c0_read(dev_priv, &now);
1046 if (now.cz_clock == 0)
1047 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1050 if (!vlv_c0_above(dev_priv,
1051 &dev_priv->rps.down_ei, &now,
1052 VLV_RP_DOWN_EI_THRESHOLD))
1053 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1054 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001055 }
1056
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1058 if (vlv_c0_above(dev_priv,
1059 &dev_priv->rps.up_ei, &now,
1060 VLV_RP_UP_EI_THRESHOLD))
1061 events |= GEN6_PM_RP_UP_THRESHOLD;
1062 dev_priv->rps.up_ei = now;
1063 }
1064
1065 return events;
Deepak S31685c22014-07-03 17:33:01 -04001066}
1067
Ben Widawsky4912d042011-04-25 11:25:20 -07001068static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001069{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001070 struct drm_i915_private *dev_priv =
1071 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001072 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001073 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074
Daniel Vetter59cdb632013-07-04 23:35:28 +02001075 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001076 /* Speed up work cancelation during disabling rps interrupts. */
1077 if (!dev_priv->rps.interrupts_enabled) {
1078 spin_unlock_irq(&dev_priv->irq_lock);
1079 return;
1080 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001081 pm_iir = dev_priv->rps.pm_iir;
1082 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001083 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1084 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001085 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001086
Paulo Zanoni60611c12013-08-15 11:50:01 -03001087 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301088 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001089
Deepak Sa6706b42014-03-15 20:23:22 +05301090 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001091 return;
1092
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001093 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001094
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1096
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001097 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001098 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001099 if (adj > 0)
1100 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301101 else {
1102 /* CHV needs even encode values */
1103 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1104 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001105 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001106
1107 /*
1108 * For better performance, jump directly
1109 * to RPe if we're below it.
1110 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001111 if (new_delay < dev_priv->rps.efficient_freq)
1112 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001113 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001114 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1115 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001116 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001117 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001118 adj = 0;
1119 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1120 if (adj < 0)
1121 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301122 else {
1123 /* CHV needs even encode values */
1124 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1125 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001126 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001127 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001128 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001129 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001130
Ben Widawsky79249632012-09-07 19:43:42 -07001131 /* sysfs frequency interfaces may have snuck in while servicing the
1132 * interrupt
1133 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001134 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001135 dev_priv->rps.min_freq_softlimit,
1136 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301137
Ben Widawskyb39fb292014-03-19 18:31:11 -07001138 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001139
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001140 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001141
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001142 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143}
1144
Ben Widawskye3689192012-05-25 16:56:22 -07001145
1146/**
1147 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1148 * occurred.
1149 * @work: workqueue struct
1150 *
1151 * Doesn't actually do anything except notify userspace. As a consequence of
1152 * this event, userspace should try to remap the bad rows since statistically
1153 * it is likely the same row is more likely to go bad again.
1154 */
1155static void ivybridge_parity_work(struct work_struct *work)
1156{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001157 struct drm_i915_private *dev_priv =
1158 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001159 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001160 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001161 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001162 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001163
1164 /* We must turn off DOP level clock gating to access the L3 registers.
1165 * In order to prevent a get/put style interface, acquire struct mutex
1166 * any time we access those registers.
1167 */
1168 mutex_lock(&dev_priv->dev->struct_mutex);
1169
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001170 /* If we've screwed up tracking, just let the interrupt fire again */
1171 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1172 goto out;
1173
Ben Widawskye3689192012-05-25 16:56:22 -07001174 misccpctl = I915_READ(GEN7_MISCCPCTL);
1175 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1176 POSTING_READ(GEN7_MISCCPCTL);
1177
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001178 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1179 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001180
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001181 slice--;
1182 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1183 break;
1184
1185 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1186
1187 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1188
1189 error_status = I915_READ(reg);
1190 row = GEN7_PARITY_ERROR_ROW(error_status);
1191 bank = GEN7_PARITY_ERROR_BANK(error_status);
1192 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1193
1194 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1195 POSTING_READ(reg);
1196
1197 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1198 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1199 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1200 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1201 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1202 parity_event[5] = NULL;
1203
Dave Airlie5bdebb12013-10-11 14:07:25 +10001204 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001205 KOBJ_CHANGE, parity_event);
1206
1207 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1208 slice, row, bank, subbank);
1209
1210 kfree(parity_event[4]);
1211 kfree(parity_event[3]);
1212 kfree(parity_event[2]);
1213 kfree(parity_event[1]);
1214 }
Ben Widawskye3689192012-05-25 16:56:22 -07001215
1216 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218out:
1219 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001220 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001221 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001222 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001223
1224 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001225}
1226
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001228{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001229 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001230
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001231 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001232 return;
1233
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001234 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001235 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001236 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001237
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001238 iir &= GT_PARITY_ERROR(dev);
1239 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1240 dev_priv->l3_parity.which_slice |= 1 << 1;
1241
1242 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1243 dev_priv->l3_parity.which_slice |= 1 << 0;
1244
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001245 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001246}
1247
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001248static void ilk_gt_irq_handler(struct drm_device *dev,
1249 struct drm_i915_private *dev_priv,
1250 u32 gt_iir)
1251{
1252 if (gt_iir &
1253 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1254 notify_ring(dev, &dev_priv->ring[RCS]);
1255 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1256 notify_ring(dev, &dev_priv->ring[VCS]);
1257}
1258
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001259static void snb_gt_irq_handler(struct drm_device *dev,
1260 struct drm_i915_private *dev_priv,
1261 u32 gt_iir)
1262{
1263
Ben Widawskycc609d52013-05-28 19:22:29 -07001264 if (gt_iir &
1265 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001266 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001267 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001268 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001269 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001270 notify_ring(dev, &dev_priv->ring[BCS]);
1271
Ben Widawskycc609d52013-05-28 19:22:29 -07001272 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1273 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001274 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1275 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001276
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001277 if (gt_iir & GT_PARITY_ERROR(dev))
1278 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001279}
1280
Ben Widawskyabd58f02013-11-02 21:07:09 -07001281static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1282 struct drm_i915_private *dev_priv,
1283 u32 master_ctl)
1284{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001285 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001286 u32 rcs, bcs, vcs;
1287 uint32_t tmp = 0;
1288 irqreturn_t ret = IRQ_NONE;
1289
1290 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1291 tmp = I915_READ(GEN8_GT_IIR(0));
1292 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001293 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001294 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001295
Ben Widawskyabd58f02013-11-02 21:07:09 -07001296 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001297 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001298 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001299 notify_ring(dev, ring);
1300 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001301 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001302
1303 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1304 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001305 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001306 notify_ring(dev, ring);
1307 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001308 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001309 } else
1310 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1311 }
1312
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001313 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001314 tmp = I915_READ(GEN8_GT_IIR(1));
1315 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001316 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001317 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001318
Ben Widawskyabd58f02013-11-02 21:07:09 -07001319 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001320 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001321 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001322 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001323 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001324 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001325
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001326 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001327 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001328 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001329 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001330 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001331 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332 } else
1333 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1334 }
1335
Ben Widawsky09610212014-05-15 20:58:08 +03001336 if (master_ctl & GEN8_GT_PM_IRQ) {
1337 tmp = I915_READ(GEN8_GT_IIR(2));
1338 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001339 I915_WRITE(GEN8_GT_IIR(2),
1340 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001341 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001342 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001343 } else
1344 DRM_ERROR("The master control interrupt lied (PM)!\n");
1345 }
1346
Ben Widawskyabd58f02013-11-02 21:07:09 -07001347 if (master_ctl & GEN8_GT_VECS_IRQ) {
1348 tmp = I915_READ(GEN8_GT_IIR(3));
1349 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001350 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001351 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001352
Ben Widawskyabd58f02013-11-02 21:07:09 -07001353 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001354 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001355 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001356 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001357 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001358 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359 } else
1360 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1361 }
1362
1363 return ret;
1364}
1365
Egbert Eichb543fb02013-04-16 13:36:54 +02001366#define HPD_STORM_DETECT_PERIOD 1000
1367#define HPD_STORM_THRESHOLD 5
1368
Jani Nikula07c338c2014-10-02 11:16:32 +03001369static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001370{
1371 switch (port) {
1372 case PORT_A:
1373 case PORT_E:
1374 default:
1375 return -1;
1376 case PORT_B:
1377 return 0;
1378 case PORT_C:
1379 return 8;
1380 case PORT_D:
1381 return 16;
1382 }
1383}
1384
Jani Nikula07c338c2014-10-02 11:16:32 +03001385static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001386{
1387 switch (port) {
1388 case PORT_A:
1389 case PORT_E:
1390 default:
1391 return -1;
1392 case PORT_B:
1393 return 17;
1394 case PORT_C:
1395 return 19;
1396 case PORT_D:
1397 return 21;
1398 }
1399}
1400
1401static inline enum port get_port_from_pin(enum hpd_pin pin)
1402{
1403 switch (pin) {
1404 case HPD_PORT_B:
1405 return PORT_B;
1406 case HPD_PORT_C:
1407 return PORT_C;
1408 case HPD_PORT_D:
1409 return PORT_D;
1410 default:
1411 return PORT_A; /* no hpd */
1412 }
1413}
1414
Daniel Vetter10a504d2013-06-27 17:52:12 +02001415static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001416 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001417 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001418 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001419{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001420 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001421 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001422 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001423 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001424 bool queue_dig = false, queue_hp = false;
1425 u32 dig_shift;
1426 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001427
Daniel Vetter91d131d2013-06-27 17:52:14 +02001428 if (!hotplug_trigger)
1429 return;
1430
Dave Airlie13cf5502014-06-18 11:29:35 +10001431 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1432 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001433
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001434 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001435 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001436 if (!(hpd[i] & hotplug_trigger))
1437 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001438
Dave Airlie13cf5502014-06-18 11:29:35 +10001439 port = get_port_from_pin(i);
1440 if (port && dev_priv->hpd_irq_port[port]) {
1441 bool long_hpd;
1442
Jani Nikula07c338c2014-10-02 11:16:32 +03001443 if (HAS_PCH_SPLIT(dev)) {
1444 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001445 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001446 } else {
1447 dig_shift = i915_port_to_hotplug_shift(port);
1448 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001449 }
1450
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001451 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1452 port_name(port),
1453 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001454 /* for long HPD pulses we want to have the digital queue happen,
1455 but we still want HPD storm detection to function. */
1456 if (long_hpd) {
1457 dev_priv->long_hpd_port_mask |= (1 << port);
1458 dig_port_mask |= hpd[i];
1459 } else {
1460 /* for short HPD just trigger the digital queue */
1461 dev_priv->short_hpd_port_mask |= (1 << port);
1462 hotplug_trigger &= ~hpd[i];
1463 }
1464 queue_dig = true;
1465 }
1466 }
1467
1468 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001469 if (hpd[i] & hotplug_trigger &&
1470 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1471 /*
1472 * On GMCH platforms the interrupt mask bits only
1473 * prevent irq generation, not the setting of the
1474 * hotplug bits itself. So only WARN about unexpected
1475 * interrupts on saner platforms.
1476 */
1477 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1478 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1479 hotplug_trigger, i, hpd[i]);
1480
1481 continue;
1482 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001483
Egbert Eichb543fb02013-04-16 13:36:54 +02001484 if (!(hpd[i] & hotplug_trigger) ||
1485 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1486 continue;
1487
Dave Airlie13cf5502014-06-18 11:29:35 +10001488 if (!(dig_port_mask & hpd[i])) {
1489 dev_priv->hpd_event_bits |= (1 << i);
1490 queue_hp = true;
1491 }
1492
Egbert Eichb543fb02013-04-16 13:36:54 +02001493 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1494 dev_priv->hpd_stats[i].hpd_last_jiffies
1495 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1496 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1497 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001498 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001499 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1500 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001501 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001502 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001503 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001504 } else {
1505 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001506 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1507 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001508 }
1509 }
1510
Daniel Vetter10a504d2013-06-27 17:52:12 +02001511 if (storm_detected)
1512 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001513 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001514
Daniel Vetter645416f2013-09-02 16:22:25 +02001515 /*
1516 * Our hotplug handler can grab modeset locks (by calling down into the
1517 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1518 * queue for otherwise the flush_work in the pageflip code will
1519 * deadlock.
1520 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001521 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001522 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001523 if (queue_hp)
1524 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001525}
1526
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001527static void gmbus_irq_handler(struct drm_device *dev)
1528{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001529 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001530
Daniel Vetter28c70f12012-12-01 13:53:45 +01001531 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001532}
1533
Daniel Vetterce99c252012-12-01 13:53:47 +01001534static void dp_aux_irq_handler(struct drm_device *dev)
1535{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001536 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001537
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001538 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001539}
1540
Shuang He8bf1e9f2013-10-15 18:55:27 +01001541#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001542static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1543 uint32_t crc0, uint32_t crc1,
1544 uint32_t crc2, uint32_t crc3,
1545 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001546{
1547 struct drm_i915_private *dev_priv = dev->dev_private;
1548 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1549 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001550 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001551
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001552 spin_lock(&pipe_crc->lock);
1553
Damien Lespiau0c912c72013-10-15 18:55:37 +01001554 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001555 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001556 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001557 return;
1558 }
1559
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001560 head = pipe_crc->head;
1561 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001562
1563 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001564 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001565 DRM_ERROR("CRC buffer overflowing\n");
1566 return;
1567 }
1568
1569 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001570
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001571 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001572 entry->crc[0] = crc0;
1573 entry->crc[1] = crc1;
1574 entry->crc[2] = crc2;
1575 entry->crc[3] = crc3;
1576 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001577
1578 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001579 pipe_crc->head = head;
1580
1581 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001582
1583 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001584}
Daniel Vetter277de952013-10-18 16:37:07 +02001585#else
1586static inline void
1587display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1588 uint32_t crc0, uint32_t crc1,
1589 uint32_t crc2, uint32_t crc3,
1590 uint32_t crc4) {}
1591#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001592
Daniel Vetter277de952013-10-18 16:37:07 +02001593
1594static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001595{
1596 struct drm_i915_private *dev_priv = dev->dev_private;
1597
Daniel Vetter277de952013-10-18 16:37:07 +02001598 display_pipe_crc_irq_handler(dev, pipe,
1599 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1600 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001601}
1602
Daniel Vetter277de952013-10-18 16:37:07 +02001603static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001604{
1605 struct drm_i915_private *dev_priv = dev->dev_private;
1606
Daniel Vetter277de952013-10-18 16:37:07 +02001607 display_pipe_crc_irq_handler(dev, pipe,
1608 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1609 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1610 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1611 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1612 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001613}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001614
Daniel Vetter277de952013-10-18 16:37:07 +02001615static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001616{
1617 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001618 uint32_t res1, res2;
1619
1620 if (INTEL_INFO(dev)->gen >= 3)
1621 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1622 else
1623 res1 = 0;
1624
1625 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1626 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1627 else
1628 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001629
Daniel Vetter277de952013-10-18 16:37:07 +02001630 display_pipe_crc_irq_handler(dev, pipe,
1631 I915_READ(PIPE_CRC_RES_RED(pipe)),
1632 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1633 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1634 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001635}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001636
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001637/* The RPS events need forcewake, so we add them to a work queue and mask their
1638 * IMR bits until the work is done. Other interrupts can be processed without
1639 * the work queue. */
1640static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001641{
Deepak Sa6706b42014-03-15 20:23:22 +05301642 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001643 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001644 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001645 if (dev_priv->rps.interrupts_enabled) {
1646 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1647 queue_work(dev_priv->wq, &dev_priv->rps.work);
1648 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001649 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001650 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001651
Imre Deakc9a9a262014-11-05 20:48:37 +02001652 if (INTEL_INFO(dev_priv)->gen >= 8)
1653 return;
1654
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001655 if (HAS_VEBOX(dev_priv->dev)) {
1656 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1657 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001658
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001659 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1660 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001661 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001662}
1663
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001664static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1665{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001666 if (!drm_handle_vblank(dev, pipe))
1667 return false;
1668
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001669 return true;
1670}
1671
Imre Deakc1874ed2014-02-04 21:35:46 +02001672static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1673{
1674 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001675 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001676 int pipe;
1677
Imre Deak58ead0d2014-02-04 21:35:47 +02001678 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001679 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001680 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001681 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001682
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001683 /*
1684 * PIPESTAT bits get signalled even when the interrupt is
1685 * disabled with the mask bits, and some of the status bits do
1686 * not generate interrupts at all (like the underrun bit). Hence
1687 * we need to be careful that we only handle what we want to
1688 * handle.
1689 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001690
1691 /* fifo underruns are filterered in the underrun handler. */
1692 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001693
1694 switch (pipe) {
1695 case PIPE_A:
1696 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1697 break;
1698 case PIPE_B:
1699 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1700 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001701 case PIPE_C:
1702 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1703 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001704 }
1705 if (iir & iir_bit)
1706 mask |= dev_priv->pipestat_irq_mask[pipe];
1707
1708 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001709 continue;
1710
1711 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001712 mask |= PIPESTAT_INT_ENABLE_MASK;
1713 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001714
1715 /*
1716 * Clear the PIPE*STAT regs before the IIR
1717 */
Imre Deak91d181d2014-02-10 18:42:49 +02001718 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1719 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001720 I915_WRITE(reg, pipe_stats[pipe]);
1721 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001722 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001723
Damien Lespiau055e3932014-08-18 13:49:10 +01001724 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001725 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1726 intel_pipe_handle_vblank(dev, pipe))
1727 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001728
Imre Deak579a9b02014-02-04 21:35:48 +02001729 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001730 intel_prepare_page_flip(dev, pipe);
1731 intel_finish_page_flip(dev, pipe);
1732 }
1733
1734 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1735 i9xx_pipe_crc_irq_handler(dev, pipe);
1736
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001737 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1738 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001739 }
1740
1741 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1742 gmbus_irq_handler(dev);
1743}
1744
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001745static void i9xx_hpd_irq_handler(struct drm_device *dev)
1746{
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1749
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001750 if (hotplug_status) {
1751 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1752 /*
1753 * Make sure hotplug status is cleared before we clear IIR, or else we
1754 * may miss hotplug events.
1755 */
1756 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001757
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001758 if (IS_G4X(dev)) {
1759 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001760
Dave Airlie13cf5502014-06-18 11:29:35 +10001761 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001762 } else {
1763 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1764
Dave Airlie13cf5502014-06-18 11:29:35 +10001765 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001766 }
1767
1768 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1769 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1770 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001771 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001772}
1773
Daniel Vetterff1f5252012-10-02 15:10:55 +02001774static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001775{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001776 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001777 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001778 u32 iir, gt_iir, pm_iir;
1779 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001780
Imre Deak2dd2a882015-02-24 11:14:30 +02001781 if (!intel_irqs_enabled(dev_priv))
1782 return IRQ_NONE;
1783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001785 /* Find, clear, then process each source of interrupt */
1786
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001788 if (gt_iir)
1789 I915_WRITE(GTIIR, gt_iir);
1790
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001791 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001792 if (pm_iir)
1793 I915_WRITE(GEN6_PMIIR, pm_iir);
1794
1795 iir = I915_READ(VLV_IIR);
1796 if (iir) {
1797 /* Consume port before clearing IIR or we'll miss events */
1798 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1799 i9xx_hpd_irq_handler(dev);
1800 I915_WRITE(VLV_IIR, iir);
1801 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001802
1803 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1804 goto out;
1805
1806 ret = IRQ_HANDLED;
1807
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001808 if (gt_iir)
1809 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001810 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001811 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001812 /* Call regardless, as some status bits might not be
1813 * signalled in iir */
1814 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001815 }
1816
1817out:
1818 return ret;
1819}
1820
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001821static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1822{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001823 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 u32 master_ctl, iir;
1826 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001827
Imre Deak2dd2a882015-02-24 11:14:30 +02001828 if (!intel_irqs_enabled(dev_priv))
1829 return IRQ_NONE;
1830
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001831 for (;;) {
1832 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1833 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001834
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001835 if (master_ctl == 0 && iir == 0)
1836 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001837
Oscar Mateo27b6c122014-06-16 16:11:00 +01001838 ret = IRQ_HANDLED;
1839
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001840 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001841
Oscar Mateo27b6c122014-06-16 16:11:00 +01001842 /* Find, clear, then process each source of interrupt */
1843
1844 if (iir) {
1845 /* Consume port before clearing IIR or we'll miss events */
1846 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1847 i9xx_hpd_irq_handler(dev);
1848 I915_WRITE(VLV_IIR, iir);
1849 }
1850
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001851 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001852
Oscar Mateo27b6c122014-06-16 16:11:00 +01001853 /* Call regardless, as some status bits might not be
1854 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001855 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001856
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001857 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1858 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001859 }
1860
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001861 return ret;
1862}
1863
Adam Jackson23e81d62012-06-06 15:45:44 -04001864static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001865{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001866 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001867 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001868 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001869 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001870
Dave Airlie13cf5502014-06-18 11:29:35 +10001871 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1872 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1873
1874 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001875
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001876 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1877 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1878 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001879 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001880 port_name(port));
1881 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001882
Daniel Vetterce99c252012-12-01 13:53:47 +01001883 if (pch_iir & SDE_AUX_MASK)
1884 dp_aux_irq_handler(dev);
1885
Jesse Barnes776ad802011-01-04 15:09:39 -08001886 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001887 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001888
1889 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1890 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1891
1892 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1893 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1894
1895 if (pch_iir & SDE_POISON)
1896 DRM_ERROR("PCH poison interrupt\n");
1897
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001898 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001899 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001900 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1901 pipe_name(pipe),
1902 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001903
1904 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1905 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1906
1907 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1908 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1909
Jesse Barnes776ad802011-01-04 15:09:39 -08001910 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001911 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001912
1913 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001914 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001915}
1916
1917static void ivb_err_int_handler(struct drm_device *dev)
1918{
1919 struct drm_i915_private *dev_priv = dev->dev_private;
1920 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001921 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001922
Paulo Zanonide032bf2013-04-12 17:57:58 -03001923 if (err_int & ERR_INT_POISON)
1924 DRM_ERROR("Poison interrupt\n");
1925
Damien Lespiau055e3932014-08-18 13:49:10 +01001926 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001927 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1928 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001929
Daniel Vetter5a69b892013-10-16 22:55:52 +02001930 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1931 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001932 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001933 else
Daniel Vetter277de952013-10-18 16:37:07 +02001934 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001935 }
1936 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001937
Paulo Zanoni86642812013-04-12 17:57:57 -03001938 I915_WRITE(GEN7_ERR_INT, err_int);
1939}
1940
1941static void cpt_serr_int_handler(struct drm_device *dev)
1942{
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 u32 serr_int = I915_READ(SERR_INT);
1945
Paulo Zanonide032bf2013-04-12 17:57:58 -03001946 if (serr_int & SERR_INT_POISON)
1947 DRM_ERROR("PCH poison interrupt\n");
1948
Paulo Zanoni86642812013-04-12 17:57:57 -03001949 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001950 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001951
1952 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001953 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001954
1955 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001956 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001957
1958 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001959}
1960
Adam Jackson23e81d62012-06-06 15:45:44 -04001961static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1962{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001963 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001964 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001965 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001966 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001967
Dave Airlie13cf5502014-06-18 11:29:35 +10001968 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1969 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1970
1971 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001972
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001973 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1974 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1975 SDE_AUDIO_POWER_SHIFT_CPT);
1976 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1977 port_name(port));
1978 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001979
1980 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001981 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001982
1983 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001984 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001985
1986 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1987 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1988
1989 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1990 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1991
1992 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001993 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001994 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1995 pipe_name(pipe),
1996 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001997
1998 if (pch_iir & SDE_ERROR_CPT)
1999 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002000}
2001
Paulo Zanonic008bc62013-07-12 16:35:10 -03002002static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2003{
2004 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002005 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002006
2007 if (de_iir & DE_AUX_CHANNEL_A)
2008 dp_aux_irq_handler(dev);
2009
2010 if (de_iir & DE_GSE)
2011 intel_opregion_asle_intr(dev);
2012
Paulo Zanonic008bc62013-07-12 16:35:10 -03002013 if (de_iir & DE_POISON)
2014 DRM_ERROR("Poison interrupt\n");
2015
Damien Lespiau055e3932014-08-18 13:49:10 +01002016 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002017 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2018 intel_pipe_handle_vblank(dev, pipe))
2019 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002020
Daniel Vetter40da17c2013-10-21 18:04:36 +02002021 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002022 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002023
Daniel Vetter40da17c2013-10-21 18:04:36 +02002024 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2025 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002026
Daniel Vetter40da17c2013-10-21 18:04:36 +02002027 /* plane/pipes map 1:1 on ilk+ */
2028 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2029 intel_prepare_page_flip(dev, pipe);
2030 intel_finish_page_flip_plane(dev, pipe);
2031 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002032 }
2033
2034 /* check event from PCH */
2035 if (de_iir & DE_PCH_EVENT) {
2036 u32 pch_iir = I915_READ(SDEIIR);
2037
2038 if (HAS_PCH_CPT(dev))
2039 cpt_irq_handler(dev, pch_iir);
2040 else
2041 ibx_irq_handler(dev, pch_iir);
2042
2043 /* should clear PCH hotplug event before clear CPU irq */
2044 I915_WRITE(SDEIIR, pch_iir);
2045 }
2046
2047 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2048 ironlake_rps_change_irq_handler(dev);
2049}
2050
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002051static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2052{
2053 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002054 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002055
2056 if (de_iir & DE_ERR_INT_IVB)
2057 ivb_err_int_handler(dev);
2058
2059 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2060 dp_aux_irq_handler(dev);
2061
2062 if (de_iir & DE_GSE_IVB)
2063 intel_opregion_asle_intr(dev);
2064
Damien Lespiau055e3932014-08-18 13:49:10 +01002065 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002066 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2067 intel_pipe_handle_vblank(dev, pipe))
2068 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002069
2070 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002071 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2072 intel_prepare_page_flip(dev, pipe);
2073 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002074 }
2075 }
2076
2077 /* check event from PCH */
2078 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2079 u32 pch_iir = I915_READ(SDEIIR);
2080
2081 cpt_irq_handler(dev, pch_iir);
2082
2083 /* clear PCH hotplug event before clear CPU irq */
2084 I915_WRITE(SDEIIR, pch_iir);
2085 }
2086}
2087
Oscar Mateo72c90f62014-06-16 16:10:57 +01002088/*
2089 * To handle irqs with the minimum potential races with fresh interrupts, we:
2090 * 1 - Disable Master Interrupt Control.
2091 * 2 - Find the source(s) of the interrupt.
2092 * 3 - Clear the Interrupt Identity bits (IIR).
2093 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2094 * 5 - Re-enable Master Interrupt Control.
2095 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002096static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002097{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002098 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002099 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002100 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002101 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002102
Imre Deak2dd2a882015-02-24 11:14:30 +02002103 if (!intel_irqs_enabled(dev_priv))
2104 return IRQ_NONE;
2105
Paulo Zanoni86642812013-04-12 17:57:57 -03002106 /* We get interrupts on unclaimed registers, so check for this before we
2107 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002108 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002109
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002110 /* disable master interrupt before clearing iir */
2111 de_ier = I915_READ(DEIER);
2112 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002113 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002114
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002115 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2116 * interrupts will will be stored on its back queue, and then we'll be
2117 * able to process them after we restore SDEIER (as soon as we restore
2118 * it, we'll get an interrupt if SDEIIR still has something to process
2119 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002120 if (!HAS_PCH_NOP(dev)) {
2121 sde_ier = I915_READ(SDEIER);
2122 I915_WRITE(SDEIER, 0);
2123 POSTING_READ(SDEIER);
2124 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002125
Oscar Mateo72c90f62014-06-16 16:10:57 +01002126 /* Find, clear, then process each source of interrupt */
2127
Chris Wilson0e434062012-05-09 21:45:44 +01002128 gt_iir = I915_READ(GTIIR);
2129 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002130 I915_WRITE(GTIIR, gt_iir);
2131 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002132 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002133 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002134 else
2135 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002136 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002137
2138 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002139 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002140 I915_WRITE(DEIIR, de_iir);
2141 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002142 if (INTEL_INFO(dev)->gen >= 7)
2143 ivb_display_irq_handler(dev, de_iir);
2144 else
2145 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002146 }
2147
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002148 if (INTEL_INFO(dev)->gen >= 6) {
2149 u32 pm_iir = I915_READ(GEN6_PMIIR);
2150 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002151 I915_WRITE(GEN6_PMIIR, pm_iir);
2152 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002153 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002154 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002155 }
2156
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002157 I915_WRITE(DEIER, de_ier);
2158 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002159 if (!HAS_PCH_NOP(dev)) {
2160 I915_WRITE(SDEIER, sde_ier);
2161 POSTING_READ(SDEIER);
2162 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002163
2164 return ret;
2165}
2166
Ben Widawskyabd58f02013-11-02 21:07:09 -07002167static irqreturn_t gen8_irq_handler(int irq, void *arg)
2168{
2169 struct drm_device *dev = arg;
2170 struct drm_i915_private *dev_priv = dev->dev_private;
2171 u32 master_ctl;
2172 irqreturn_t ret = IRQ_NONE;
2173 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002174 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002175 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2176
Imre Deak2dd2a882015-02-24 11:14:30 +02002177 if (!intel_irqs_enabled(dev_priv))
2178 return IRQ_NONE;
2179
Jesse Barnes88e04702014-11-13 17:51:48 +00002180 if (IS_GEN9(dev))
2181 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2182 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002183
Ben Widawskyabd58f02013-11-02 21:07:09 -07002184 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2185 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2186 if (!master_ctl)
2187 return IRQ_NONE;
2188
2189 I915_WRITE(GEN8_MASTER_IRQ, 0);
2190 POSTING_READ(GEN8_MASTER_IRQ);
2191
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002192 /* Find, clear, then process each source of interrupt */
2193
Ben Widawskyabd58f02013-11-02 21:07:09 -07002194 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2195
2196 if (master_ctl & GEN8_DE_MISC_IRQ) {
2197 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002198 if (tmp) {
2199 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2200 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002201 if (tmp & GEN8_DE_MISC_GSE)
2202 intel_opregion_asle_intr(dev);
2203 else
2204 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002205 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002206 else
2207 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002208 }
2209
Daniel Vetter6d766f02013-11-07 14:49:55 +01002210 if (master_ctl & GEN8_DE_PORT_IRQ) {
2211 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002212 if (tmp) {
2213 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2214 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002215
2216 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002217 dp_aux_irq_handler(dev);
2218 else
2219 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002220 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002221 else
2222 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002223 }
2224
Damien Lespiau055e3932014-08-18 13:49:10 +01002225 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002226 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002227
Daniel Vetterc42664c2013-11-07 11:05:40 +01002228 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2229 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002230
Daniel Vetterc42664c2013-11-07 11:05:40 +01002231 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002232 if (pipe_iir) {
2233 ret = IRQ_HANDLED;
2234 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002235
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002236 if (pipe_iir & GEN8_PIPE_VBLANK &&
2237 intel_pipe_handle_vblank(dev, pipe))
2238 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002239
Damien Lespiau770de832014-03-20 20:45:01 +00002240 if (IS_GEN9(dev))
2241 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2242 else
2243 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2244
2245 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002246 intel_prepare_page_flip(dev, pipe);
2247 intel_finish_page_flip_plane(dev, pipe);
2248 }
2249
2250 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2251 hsw_pipe_crc_irq_handler(dev, pipe);
2252
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002253 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2254 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2255 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002256
Damien Lespiau770de832014-03-20 20:45:01 +00002257
2258 if (IS_GEN9(dev))
2259 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2260 else
2261 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2262
2263 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002264 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2265 pipe_name(pipe),
2266 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002267 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002268 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2269 }
2270
Daniel Vetter92d03a82013-11-07 11:05:43 +01002271 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2272 /*
2273 * FIXME(BDW): Assume for now that the new interrupt handling
2274 * scheme also closed the SDE interrupt handling race we've seen
2275 * on older pch-split platforms. But this needs testing.
2276 */
2277 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002278 if (pch_iir) {
2279 I915_WRITE(SDEIIR, pch_iir);
2280 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002281 cpt_irq_handler(dev, pch_iir);
2282 } else
2283 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2284
Daniel Vetter92d03a82013-11-07 11:05:43 +01002285 }
2286
Ben Widawskyabd58f02013-11-02 21:07:09 -07002287 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2288 POSTING_READ(GEN8_MASTER_IRQ);
2289
2290 return ret;
2291}
2292
Daniel Vetter17e1df02013-09-08 21:57:13 +02002293static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2294 bool reset_completed)
2295{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002296 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002297 int i;
2298
2299 /*
2300 * Notify all waiters for GPU completion events that reset state has
2301 * been changed, and that they need to restart their wait after
2302 * checking for potential errors (and bail out to drop locks if there is
2303 * a gpu reset pending so that i915_error_work_func can acquire them).
2304 */
2305
2306 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2307 for_each_ring(ring, dev_priv, i)
2308 wake_up_all(&ring->irq_queue);
2309
2310 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2311 wake_up_all(&dev_priv->pending_flip_queue);
2312
2313 /*
2314 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2315 * reset state is cleared.
2316 */
2317 if (reset_completed)
2318 wake_up_all(&dev_priv->gpu_error.reset_queue);
2319}
2320
Jesse Barnes8a905232009-07-11 16:48:03 -04002321/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002322 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002323 *
2324 * Fire an error uevent so userspace can see that a hang or error
2325 * was detected.
2326 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002327static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002328{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002329 struct drm_i915_private *dev_priv = to_i915(dev);
2330 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002331 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2332 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2333 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002334 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002335
Dave Airlie5bdebb12013-10-11 14:07:25 +10002336 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002337
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002338 /*
2339 * Note that there's only one work item which does gpu resets, so we
2340 * need not worry about concurrent gpu resets potentially incrementing
2341 * error->reset_counter twice. We only need to take care of another
2342 * racing irq/hangcheck declaring the gpu dead for a second time. A
2343 * quick check for that is good enough: schedule_work ensures the
2344 * correct ordering between hang detection and this work item, and since
2345 * the reset in-progress bit is only ever set by code outside of this
2346 * work we don't need to worry about any other races.
2347 */
2348 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002349 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002350 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002351 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002352
Daniel Vetter17e1df02013-09-08 21:57:13 +02002353 /*
Imre Deakf454c692014-04-23 01:09:04 +03002354 * In most cases it's guaranteed that we get here with an RPM
2355 * reference held, for example because there is a pending GPU
2356 * request that won't finish until the reset is done. This
2357 * isn't the case at least when we get here by doing a
2358 * simulated reset via debugs, so get an RPM reference.
2359 */
2360 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002361
2362 intel_prepare_reset(dev);
2363
Imre Deakf454c692014-04-23 01:09:04 +03002364 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002365 * All state reset _must_ be completed before we update the
2366 * reset counter, for otherwise waiters might miss the reset
2367 * pending state and not properly drop locks, resulting in
2368 * deadlocks with the reset work.
2369 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002370 ret = i915_reset(dev);
2371
Ville Syrjälä75147472014-11-24 18:28:11 +02002372 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002373
Imre Deakf454c692014-04-23 01:09:04 +03002374 intel_runtime_pm_put(dev_priv);
2375
Daniel Vetterf69061b2012-12-06 09:01:42 +01002376 if (ret == 0) {
2377 /*
2378 * After all the gem state is reset, increment the reset
2379 * counter and wake up everyone waiting for the reset to
2380 * complete.
2381 *
2382 * Since unlock operations are a one-sided barrier only,
2383 * we need to insert a barrier here to order any seqno
2384 * updates before
2385 * the counter increment.
2386 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002387 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002388 atomic_inc(&dev_priv->gpu_error.reset_counter);
2389
Dave Airlie5bdebb12013-10-11 14:07:25 +10002390 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002391 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002392 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002393 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002394 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002395
Daniel Vetter17e1df02013-09-08 21:57:13 +02002396 /*
2397 * Note: The wake_up also serves as a memory barrier so that
2398 * waiters see the update value of the reset counter atomic_t.
2399 */
2400 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002401 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002402}
2403
Chris Wilson35aed2e2010-05-27 13:18:12 +01002404static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002405{
2406 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002407 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002408 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002409 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002410
Chris Wilson35aed2e2010-05-27 13:18:12 +01002411 if (!eir)
2412 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002413
Joe Perchesa70491c2012-03-18 13:00:11 -07002414 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002415
Ben Widawskybd9854f2012-08-23 15:18:09 -07002416 i915_get_extra_instdone(dev, instdone);
2417
Jesse Barnes8a905232009-07-11 16:48:03 -04002418 if (IS_G4X(dev)) {
2419 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2420 u32 ipeir = I915_READ(IPEIR_I965);
2421
Joe Perchesa70491c2012-03-18 13:00:11 -07002422 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2423 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002424 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2425 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002426 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002427 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002428 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002429 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002430 }
2431 if (eir & GM45_ERROR_PAGE_TABLE) {
2432 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002433 pr_err("page table error\n");
2434 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002435 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002436 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002437 }
2438 }
2439
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002440 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002441 if (eir & I915_ERROR_PAGE_TABLE) {
2442 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002443 pr_err("page table error\n");
2444 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002445 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002446 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002447 }
2448 }
2449
2450 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002451 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002452 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002453 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002454 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002455 /* pipestat has already been acked */
2456 }
2457 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002458 pr_err("instruction error\n");
2459 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002460 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2461 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002462 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002463 u32 ipeir = I915_READ(IPEIR);
2464
Joe Perchesa70491c2012-03-18 13:00:11 -07002465 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2466 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002467 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002468 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002469 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002470 } else {
2471 u32 ipeir = I915_READ(IPEIR_I965);
2472
Joe Perchesa70491c2012-03-18 13:00:11 -07002473 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2474 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002475 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002476 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002477 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002478 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002479 }
2480 }
2481
2482 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002483 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002484 eir = I915_READ(EIR);
2485 if (eir) {
2486 /*
2487 * some errors might have become stuck,
2488 * mask them.
2489 */
2490 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2491 I915_WRITE(EMR, I915_READ(EMR) | eir);
2492 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2493 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002494}
2495
2496/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002497 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002498 * @dev: drm device
2499 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002500 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002501 * dump it to the syslog. Also call i915_capture_error_state() to make
2502 * sure we get a record and make it available in debugfs. Fire a uevent
2503 * so userspace knows something bad happened (should trigger collection
2504 * of a ring dump etc.).
2505 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002506void i915_handle_error(struct drm_device *dev, bool wedged,
2507 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002508{
2509 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002510 va_list args;
2511 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002512
Mika Kuoppala58174462014-02-25 17:11:26 +02002513 va_start(args, fmt);
2514 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2515 va_end(args);
2516
2517 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002518 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002519
Ben Gamariba1234d2009-09-14 17:48:47 -04002520 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002521 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2522 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002523
Ben Gamari11ed50e2009-09-14 17:48:45 -04002524 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002525 * Wakeup waiting processes so that the reset function
2526 * i915_reset_and_wakeup doesn't deadlock trying to grab
2527 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002528 * processes will see a reset in progress and back off,
2529 * releasing their locks and then wait for the reset completion.
2530 * We must do this for _all_ gpu waiters that might hold locks
2531 * that the reset work needs to acquire.
2532 *
2533 * Note: The wake_up serves as the required memory barrier to
2534 * ensure that the waiters see the updated value of the reset
2535 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002536 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002537 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002538 }
2539
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002540 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002541}
2542
Keith Packard42f52ef2008-10-18 19:39:29 -07002543/* Called from drm generic code, passed 'crtc' which
2544 * we use as a pipe index
2545 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002546static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002547{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002548 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002549 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002550
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002551 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002552 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002553 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002554 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002555 else
Keith Packard7c463582008-11-04 02:03:27 -08002556 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002557 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002558 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002559
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002560 return 0;
2561}
2562
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002563static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002564{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002565 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002566 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002567 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002568 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002569
Jesse Barnesf796cf82011-04-07 13:58:17 -07002570 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002571 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002572 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2573
2574 return 0;
2575}
2576
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002577static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2578{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002579 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002580 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002581
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002582 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002583 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002584 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002585 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2586
2587 return 0;
2588}
2589
Ben Widawskyabd58f02013-11-02 21:07:09 -07002590static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2591{
2592 struct drm_i915_private *dev_priv = dev->dev_private;
2593 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002594
Ben Widawskyabd58f02013-11-02 21:07:09 -07002595 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002596 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2597 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2598 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002599 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2600 return 0;
2601}
2602
Keith Packard42f52ef2008-10-18 19:39:29 -07002603/* Called from drm generic code, passed 'crtc' which
2604 * we use as a pipe index
2605 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002606static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002607{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002608 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002609 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002610
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002611 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002612 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002613 PIPE_VBLANK_INTERRUPT_STATUS |
2614 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002615 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2616}
2617
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002618static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002619{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002620 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002621 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002622 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002623 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002624
2625 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002626 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002627 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2628}
2629
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002630static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2631{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002633 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002634
2635 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002636 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002637 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002638 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2639}
2640
Ben Widawskyabd58f02013-11-02 21:07:09 -07002641static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2642{
2643 struct drm_i915_private *dev_priv = dev->dev_private;
2644 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002645
Ben Widawskyabd58f02013-11-02 21:07:09 -07002646 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002647 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2648 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2649 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002650 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2651}
2652
John Harrison44cdd6d2014-11-24 18:49:40 +00002653static struct drm_i915_gem_request *
2654ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002655{
Chris Wilson893eead2010-10-27 14:44:35 +01002656 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002657 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002658}
2659
Chris Wilson9107e9d2013-06-10 11:20:20 +01002660static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002661ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002662{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002663 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002664 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002665}
2666
Daniel Vettera028c4b2014-03-15 00:08:56 +01002667static bool
2668ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2669{
2670 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002671 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002672 } else {
2673 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2674 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2675 MI_SEMAPHORE_REGISTER);
2676 }
2677}
2678
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002679static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002680semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002681{
2682 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002683 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002684 int i;
2685
2686 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002687 for_each_ring(signaller, dev_priv, i) {
2688 if (ring == signaller)
2689 continue;
2690
2691 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2692 return signaller;
2693 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002694 } else {
2695 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2696
2697 for_each_ring(signaller, dev_priv, i) {
2698 if(ring == signaller)
2699 continue;
2700
Ben Widawskyebc348b2014-04-29 14:52:28 -07002701 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002702 return signaller;
2703 }
2704 }
2705
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002706 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2707 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002708
2709 return NULL;
2710}
2711
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002712static struct intel_engine_cs *
2713semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002714{
2715 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002716 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002717 u64 offset = 0;
2718 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002719
2720 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002721 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002722 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002723
Daniel Vetter88fe4292014-03-15 00:08:55 +01002724 /*
2725 * HEAD is likely pointing to the dword after the actual command,
2726 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002727 * or 4 dwords depending on the semaphore wait command size.
2728 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002729 * point at at batch, and semaphores are always emitted into the
2730 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002731 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002732 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002733 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002734
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002735 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002736 /*
2737 * Be paranoid and presume the hw has gone off into the wild -
2738 * our ring is smaller than what the hardware (and hence
2739 * HEAD_ADDR) allows. Also handles wrap-around.
2740 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002741 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002742
2743 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002744 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002745 if (cmd == ipehr)
2746 break;
2747
Daniel Vetter88fe4292014-03-15 00:08:55 +01002748 head -= 4;
2749 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002750
Daniel Vetter88fe4292014-03-15 00:08:55 +01002751 if (!i)
2752 return NULL;
2753
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002754 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002755 if (INTEL_INFO(ring->dev)->gen >= 8) {
2756 offset = ioread32(ring->buffer->virtual_start + head + 12);
2757 offset <<= 32;
2758 offset = ioread32(ring->buffer->virtual_start + head + 8);
2759 }
2760 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002761}
2762
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002763static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002764{
2765 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002766 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002767 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002768
Chris Wilson4be17382014-06-06 10:22:29 +01002769 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002770
2771 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002772 if (signaller == NULL)
2773 return -1;
2774
2775 /* Prevent pathological recursion due to driver bugs */
2776 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002777 return -1;
2778
Chris Wilson4be17382014-06-06 10:22:29 +01002779 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2780 return 1;
2781
Chris Wilsona0d036b2014-07-19 12:40:42 +01002782 /* cursory check for an unkickable deadlock */
2783 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2784 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002785 return -1;
2786
2787 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002788}
2789
2790static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2791{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002792 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002793 int i;
2794
2795 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002796 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002797}
2798
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002799static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002800ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002801{
2802 struct drm_device *dev = ring->dev;
2803 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002804 u32 tmp;
2805
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002806 if (acthd != ring->hangcheck.acthd) {
2807 if (acthd > ring->hangcheck.max_acthd) {
2808 ring->hangcheck.max_acthd = acthd;
2809 return HANGCHECK_ACTIVE;
2810 }
2811
2812 return HANGCHECK_ACTIVE_LOOP;
2813 }
Chris Wilson6274f212013-06-10 11:20:21 +01002814
Chris Wilson9107e9d2013-06-10 11:20:20 +01002815 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002816 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002817
2818 /* Is the chip hanging on a WAIT_FOR_EVENT?
2819 * If so we can simply poke the RB_WAIT bit
2820 * and break the hang. This should work on
2821 * all but the second generation chipsets.
2822 */
2823 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002824 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002825 i915_handle_error(dev, false,
2826 "Kicking stuck wait on %s",
2827 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002828 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002829 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002830 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002831
Chris Wilson6274f212013-06-10 11:20:21 +01002832 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2833 switch (semaphore_passed(ring)) {
2834 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002835 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002836 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002837 i915_handle_error(dev, false,
2838 "Kicking stuck semaphore on %s",
2839 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002840 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002841 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002842 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002843 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002844 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002845 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002846
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002847 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002848}
2849
Chris Wilson737b1502015-01-26 18:03:03 +02002850/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002851 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002852 * batchbuffers in a long time. We keep track per ring seqno progress and
2853 * if there are no progress, hangcheck score for that ring is increased.
2854 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2855 * we kick the ring. If we see no progress on three subsequent calls
2856 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002857 */
Chris Wilson737b1502015-01-26 18:03:03 +02002858static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002859{
Chris Wilson737b1502015-01-26 18:03:03 +02002860 struct drm_i915_private *dev_priv =
2861 container_of(work, typeof(*dev_priv),
2862 gpu_error.hangcheck_work.work);
2863 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002864 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002865 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002866 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002867 bool stuck[I915_NUM_RINGS] = { 0 };
2868#define BUSY 1
2869#define KICK 5
2870#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002871
Jani Nikulad330a952014-01-21 11:24:25 +02002872 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002873 return;
2874
Chris Wilsonb4519512012-05-11 14:29:30 +01002875 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002876 u64 acthd;
2877 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002878 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002879
Chris Wilson6274f212013-06-10 11:20:21 +01002880 semaphore_clear_deadlocks(dev_priv);
2881
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002882 seqno = ring->get_seqno(ring, false);
2883 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002884
Chris Wilson9107e9d2013-06-10 11:20:20 +01002885 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002886 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002887 ring->hangcheck.action = HANGCHECK_IDLE;
2888
Chris Wilson9107e9d2013-06-10 11:20:20 +01002889 if (waitqueue_active(&ring->irq_queue)) {
2890 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002891 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002892 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2893 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2894 ring->name);
2895 else
2896 DRM_INFO("Fake missed irq on %s\n",
2897 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002898 wake_up_all(&ring->irq_queue);
2899 }
2900 /* Safeguard against driver failure */
2901 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002902 } else
2903 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002904 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002905 /* We always increment the hangcheck score
2906 * if the ring is busy and still processing
2907 * the same request, so that no single request
2908 * can run indefinitely (such as a chain of
2909 * batches). The only time we do not increment
2910 * the hangcheck score on this ring, if this
2911 * ring is in a legitimate wait for another
2912 * ring. In that case the waiting ring is a
2913 * victim and we want to be sure we catch the
2914 * right culprit. Then every time we do kick
2915 * the ring, add a small increment to the
2916 * score so that we can catch a batch that is
2917 * being repeatedly kicked and so responsible
2918 * for stalling the machine.
2919 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002920 ring->hangcheck.action = ring_stuck(ring,
2921 acthd);
2922
2923 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002924 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002925 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002926 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002927 break;
2928 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002929 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002930 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002931 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002932 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002933 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002934 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002935 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002936 stuck[i] = true;
2937 break;
2938 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002939 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002940 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002941 ring->hangcheck.action = HANGCHECK_ACTIVE;
2942
Chris Wilson9107e9d2013-06-10 11:20:20 +01002943 /* Gradually reduce the count so that we catch DoS
2944 * attempts across multiple batches.
2945 */
2946 if (ring->hangcheck.score > 0)
2947 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002948
2949 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002950 }
2951
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002952 ring->hangcheck.seqno = seqno;
2953 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002954 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002955 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002956
Mika Kuoppala92cab732013-05-24 17:16:07 +03002957 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002958 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002959 DRM_INFO("%s on %s\n",
2960 stuck[i] ? "stuck" : "no progress",
2961 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002962 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002963 }
2964 }
2965
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002966 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002967 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002968
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002969 if (busy_count)
2970 /* Reset timer case chip hangs without another request
2971 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002972 i915_queue_hangcheck(dev);
2973}
2974
2975void i915_queue_hangcheck(struct drm_device *dev)
2976{
Chris Wilson737b1502015-01-26 18:03:03 +02002977 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002978
Jani Nikulad330a952014-01-21 11:24:25 +02002979 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002980 return;
2981
Chris Wilson737b1502015-01-26 18:03:03 +02002982 /* Don't continually defer the hangcheck so that it is always run at
2983 * least once after work has been scheduled on any ring. Otherwise,
2984 * we will ignore a hung ring if a second ring is kept busy.
2985 */
2986
2987 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2988 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002989}
2990
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002991static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002992{
2993 struct drm_i915_private *dev_priv = dev->dev_private;
2994
2995 if (HAS_PCH_NOP(dev))
2996 return;
2997
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002998 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002999
3000 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3001 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003002}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003003
Paulo Zanoni622364b2014-04-01 15:37:22 -03003004/*
3005 * SDEIER is also touched by the interrupt handler to work around missed PCH
3006 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3007 * instead we unconditionally enable all PCH interrupt sources here, but then
3008 * only unmask them as needed with SDEIMR.
3009 *
3010 * This function needs to be called before interrupts are enabled.
3011 */
3012static void ibx_irq_pre_postinstall(struct drm_device *dev)
3013{
3014 struct drm_i915_private *dev_priv = dev->dev_private;
3015
3016 if (HAS_PCH_NOP(dev))
3017 return;
3018
3019 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003020 I915_WRITE(SDEIER, 0xffffffff);
3021 POSTING_READ(SDEIER);
3022}
3023
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003024static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003025{
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003028 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003029 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003030 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003031}
3032
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033/* drm_dma.h hooks
3034*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003035static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003036{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003037 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003038
Paulo Zanoni0c841212014-04-01 15:37:27 -03003039 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003040
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003041 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003042 if (IS_GEN7(dev))
3043 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003044
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003045 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003046
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003047 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003048}
3049
Ville Syrjälä70591a42014-10-30 19:42:58 +02003050static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3051{
3052 enum pipe pipe;
3053
3054 I915_WRITE(PORT_HOTPLUG_EN, 0);
3055 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3056
3057 for_each_pipe(dev_priv, pipe)
3058 I915_WRITE(PIPESTAT(pipe), 0xffff);
3059
3060 GEN5_IRQ_RESET(VLV_);
3061}
3062
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003063static void valleyview_irq_preinstall(struct drm_device *dev)
3064{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003065 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003066
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003067 /* VLV magic */
3068 I915_WRITE(VLV_IMR, 0);
3069 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3070 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3071 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3072
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003073 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003074
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003075 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003076
Ville Syrjälä70591a42014-10-30 19:42:58 +02003077 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003078}
3079
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003080static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3081{
3082 GEN8_IRQ_RESET_NDX(GT, 0);
3083 GEN8_IRQ_RESET_NDX(GT, 1);
3084 GEN8_IRQ_RESET_NDX(GT, 2);
3085 GEN8_IRQ_RESET_NDX(GT, 3);
3086}
3087
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003088static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003089{
3090 struct drm_i915_private *dev_priv = dev->dev_private;
3091 int pipe;
3092
Ben Widawskyabd58f02013-11-02 21:07:09 -07003093 I915_WRITE(GEN8_MASTER_IRQ, 0);
3094 POSTING_READ(GEN8_MASTER_IRQ);
3095
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003096 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003097
Damien Lespiau055e3932014-08-18 13:49:10 +01003098 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003099 if (intel_display_power_is_enabled(dev_priv,
3100 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003101 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003102
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003103 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3104 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3105 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003106
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003107 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003108}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003109
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003110void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3111 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003112{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003113 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003114
Daniel Vetter13321782014-09-15 14:55:29 +02003115 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003116 if (pipe_mask & 1 << PIPE_A)
3117 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3118 dev_priv->de_irq_mask[PIPE_A],
3119 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003120 if (pipe_mask & 1 << PIPE_B)
3121 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3122 dev_priv->de_irq_mask[PIPE_B],
3123 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3124 if (pipe_mask & 1 << PIPE_C)
3125 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3126 dev_priv->de_irq_mask[PIPE_C],
3127 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003128 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003129}
3130
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003131static void cherryview_irq_preinstall(struct drm_device *dev)
3132{
3133 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003134
3135 I915_WRITE(GEN8_MASTER_IRQ, 0);
3136 POSTING_READ(GEN8_MASTER_IRQ);
3137
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003138 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003139
3140 GEN5_IRQ_RESET(GEN8_PCU_);
3141
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003142 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3143
Ville Syrjälä70591a42014-10-30 19:42:58 +02003144 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003145}
3146
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003147static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003148{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003150 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003151 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003152
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003153 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003154 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003155 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003156 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003157 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003158 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003159 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003160 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003161 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003162 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003163 }
3164
Daniel Vetterfee884e2013-07-04 23:35:21 +02003165 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003166
3167 /*
3168 * Enable digital hotplug on the PCH, and configure the DP short pulse
3169 * duration to 2ms (which is the minimum in the Display Port spec)
3170 *
3171 * This register is the same on all known PCH chips.
3172 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003173 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3174 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3175 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3176 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3177 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3178 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3179}
3180
Paulo Zanonid46da432013-02-08 17:35:15 -02003181static void ibx_irq_postinstall(struct drm_device *dev)
3182{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003183 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003184 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003185
Daniel Vetter692a04c2013-05-29 21:43:05 +02003186 if (HAS_PCH_NOP(dev))
3187 return;
3188
Paulo Zanoni105b1222014-04-01 15:37:17 -03003189 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003190 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003191 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003192 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003193
Paulo Zanoni337ba012014-04-01 15:37:16 -03003194 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003195 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003196}
3197
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003198static void gen5_gt_irq_postinstall(struct drm_device *dev)
3199{
3200 struct drm_i915_private *dev_priv = dev->dev_private;
3201 u32 pm_irqs, gt_irqs;
3202
3203 pm_irqs = gt_irqs = 0;
3204
3205 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003206 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003207 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003208 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3209 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003210 }
3211
3212 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3213 if (IS_GEN5(dev)) {
3214 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3215 ILK_BSD_USER_INTERRUPT;
3216 } else {
3217 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3218 }
3219
Paulo Zanoni35079892014-04-01 15:37:15 -03003220 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003221
3222 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003223 /*
3224 * RPS interrupts will get enabled/disabled on demand when RPS
3225 * itself is enabled/disabled.
3226 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003227 if (HAS_VEBOX(dev))
3228 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3229
Paulo Zanoni605cd252013-08-06 18:57:15 -03003230 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003231 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003232 }
3233}
3234
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003235static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003236{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003237 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003238 u32 display_mask, extra_mask;
3239
3240 if (INTEL_INFO(dev)->gen >= 7) {
3241 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3242 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3243 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003244 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003245 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003246 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003247 } else {
3248 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3249 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003250 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003251 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3252 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003253 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3254 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003255 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003256
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003257 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003258
Paulo Zanoni0c841212014-04-01 15:37:27 -03003259 I915_WRITE(HWSTAM, 0xeffe);
3260
Paulo Zanoni622364b2014-04-01 15:37:22 -03003261 ibx_irq_pre_postinstall(dev);
3262
Paulo Zanoni35079892014-04-01 15:37:15 -03003263 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003264
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003265 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003266
Paulo Zanonid46da432013-02-08 17:35:15 -02003267 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003268
Jesse Barnesf97108d2010-01-29 11:27:07 -08003269 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003270 /* Enable PCU event interrupts
3271 *
3272 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003273 * setup is guaranteed to run in single-threaded context. But we
3274 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003275 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003276 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003277 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003278 }
3279
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003280 return 0;
3281}
3282
Imre Deakf8b79e52014-03-04 19:23:07 +02003283static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3284{
3285 u32 pipestat_mask;
3286 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003287 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003288
3289 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3290 PIPE_FIFO_UNDERRUN_STATUS;
3291
Ville Syrjälä120dda42014-10-30 19:42:57 +02003292 for_each_pipe(dev_priv, pipe)
3293 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003294 POSTING_READ(PIPESTAT(PIPE_A));
3295
3296 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3297 PIPE_CRC_DONE_INTERRUPT_STATUS;
3298
Ville Syrjälä120dda42014-10-30 19:42:57 +02003299 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3300 for_each_pipe(dev_priv, pipe)
3301 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003302
3303 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3304 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3305 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003306 if (IS_CHERRYVIEW(dev_priv))
3307 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003308 dev_priv->irq_mask &= ~iir_mask;
3309
3310 I915_WRITE(VLV_IIR, iir_mask);
3311 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003312 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003313 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3314 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003315}
3316
3317static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3318{
3319 u32 pipestat_mask;
3320 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003321 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003322
3323 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3324 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003325 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003326 if (IS_CHERRYVIEW(dev_priv))
3327 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003328
3329 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003330 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003331 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003332 I915_WRITE(VLV_IIR, iir_mask);
3333 I915_WRITE(VLV_IIR, iir_mask);
3334 POSTING_READ(VLV_IIR);
3335
3336 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3337 PIPE_CRC_DONE_INTERRUPT_STATUS;
3338
Ville Syrjälä120dda42014-10-30 19:42:57 +02003339 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3340 for_each_pipe(dev_priv, pipe)
3341 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003342
3343 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3344 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003345
3346 for_each_pipe(dev_priv, pipe)
3347 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003348 POSTING_READ(PIPESTAT(PIPE_A));
3349}
3350
3351void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3352{
3353 assert_spin_locked(&dev_priv->irq_lock);
3354
3355 if (dev_priv->display_irqs_enabled)
3356 return;
3357
3358 dev_priv->display_irqs_enabled = true;
3359
Imre Deak950eaba2014-09-08 15:21:09 +03003360 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003361 valleyview_display_irqs_install(dev_priv);
3362}
3363
3364void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3365{
3366 assert_spin_locked(&dev_priv->irq_lock);
3367
3368 if (!dev_priv->display_irqs_enabled)
3369 return;
3370
3371 dev_priv->display_irqs_enabled = false;
3372
Imre Deak950eaba2014-09-08 15:21:09 +03003373 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003374 valleyview_display_irqs_uninstall(dev_priv);
3375}
3376
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003377static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003378{
Imre Deakf8b79e52014-03-04 19:23:07 +02003379 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003380
Daniel Vetter20afbda2012-12-11 14:05:07 +01003381 I915_WRITE(PORT_HOTPLUG_EN, 0);
3382 POSTING_READ(PORT_HOTPLUG_EN);
3383
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003384 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003385 I915_WRITE(VLV_IIR, 0xffffffff);
3386 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3387 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3388 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003389
Daniel Vetterb79480b2013-06-27 17:52:10 +02003390 /* Interrupt setup is already guaranteed to be single-threaded, this is
3391 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003392 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003393 if (dev_priv->display_irqs_enabled)
3394 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003395 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003396}
3397
3398static int valleyview_irq_postinstall(struct drm_device *dev)
3399{
3400 struct drm_i915_private *dev_priv = dev->dev_private;
3401
3402 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003403
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003404 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003405
3406 /* ack & enable invalid PTE error interrupts */
3407#if 0 /* FIXME: add support to irq handler for checking these bits */
3408 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3409 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3410#endif
3411
3412 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003413
3414 return 0;
3415}
3416
Ben Widawskyabd58f02013-11-02 21:07:09 -07003417static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3418{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003419 /* These are interrupts we'll toggle with the ring mask register */
3420 uint32_t gt_interrupts[] = {
3421 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003422 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003423 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003424 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3425 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003426 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003427 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3428 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3429 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003430 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003431 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3432 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003433 };
3434
Ben Widawsky09610212014-05-15 20:58:08 +03003435 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303436 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3437 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003438 /*
3439 * RPS interrupts will get enabled/disabled on demand when RPS itself
3440 * is enabled/disabled.
3441 */
3442 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303443 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003444}
3445
3446static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3447{
Damien Lespiau770de832014-03-20 20:45:01 +00003448 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3449 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003450 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003451 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003452
Jesse Barnes88e04702014-11-13 17:51:48 +00003453 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003454 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3455 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003456 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3457 GEN9_AUX_CHANNEL_D;
3458 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003459 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3460 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3461
3462 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3463 GEN8_PIPE_FIFO_UNDERRUN;
3464
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003465 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3466 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3467 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003468
Damien Lespiau055e3932014-08-18 13:49:10 +01003469 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003470 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003471 POWER_DOMAIN_PIPE(pipe)))
3472 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3473 dev_priv->de_irq_mask[pipe],
3474 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003475
Jesse Barnes88e04702014-11-13 17:51:48 +00003476 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003477}
3478
3479static int gen8_irq_postinstall(struct drm_device *dev)
3480{
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482
Paulo Zanoni622364b2014-04-01 15:37:22 -03003483 ibx_irq_pre_postinstall(dev);
3484
Ben Widawskyabd58f02013-11-02 21:07:09 -07003485 gen8_gt_irq_postinstall(dev_priv);
3486 gen8_de_irq_postinstall(dev_priv);
3487
3488 ibx_irq_postinstall(dev);
3489
3490 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3491 POSTING_READ(GEN8_MASTER_IRQ);
3492
3493 return 0;
3494}
3495
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003496static int cherryview_irq_postinstall(struct drm_device *dev)
3497{
3498 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003499
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003500 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003501
3502 gen8_gt_irq_postinstall(dev_priv);
3503
3504 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3505 POSTING_READ(GEN8_MASTER_IRQ);
3506
3507 return 0;
3508}
3509
Ben Widawskyabd58f02013-11-02 21:07:09 -07003510static void gen8_irq_uninstall(struct drm_device *dev)
3511{
3512 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003513
3514 if (!dev_priv)
3515 return;
3516
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003517 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003518}
3519
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003520static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3521{
3522 /* Interrupt setup is already guaranteed to be single-threaded, this is
3523 * just to make the assert_spin_locked check happy. */
3524 spin_lock_irq(&dev_priv->irq_lock);
3525 if (dev_priv->display_irqs_enabled)
3526 valleyview_display_irqs_uninstall(dev_priv);
3527 spin_unlock_irq(&dev_priv->irq_lock);
3528
3529 vlv_display_irq_reset(dev_priv);
3530
Imre Deakc352d1b2014-11-20 16:05:55 +02003531 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003532}
3533
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003534static void valleyview_irq_uninstall(struct drm_device *dev)
3535{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003536 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003537
3538 if (!dev_priv)
3539 return;
3540
Imre Deak843d0e72014-04-14 20:24:23 +03003541 I915_WRITE(VLV_MASTER_IER, 0);
3542
Ville Syrjälä893fce82014-10-30 19:42:56 +02003543 gen5_gt_irq_reset(dev);
3544
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003545 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003546
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003547 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003548}
3549
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003550static void cherryview_irq_uninstall(struct drm_device *dev)
3551{
3552 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003553
3554 if (!dev_priv)
3555 return;
3556
3557 I915_WRITE(GEN8_MASTER_IRQ, 0);
3558 POSTING_READ(GEN8_MASTER_IRQ);
3559
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003560 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003561
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003562 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003563
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003564 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003565}
3566
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003567static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003568{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003570
3571 if (!dev_priv)
3572 return;
3573
Paulo Zanonibe30b292014-04-01 15:37:25 -03003574 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003575}
3576
Chris Wilsonc2798b12012-04-22 21:13:57 +01003577static void i8xx_irq_preinstall(struct drm_device * dev)
3578{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003579 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003580 int pipe;
3581
Damien Lespiau055e3932014-08-18 13:49:10 +01003582 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003583 I915_WRITE(PIPESTAT(pipe), 0);
3584 I915_WRITE16(IMR, 0xffff);
3585 I915_WRITE16(IER, 0x0);
3586 POSTING_READ16(IER);
3587}
3588
3589static int i8xx_irq_postinstall(struct drm_device *dev)
3590{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003591 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003592
Chris Wilsonc2798b12012-04-22 21:13:57 +01003593 I915_WRITE16(EMR,
3594 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3595
3596 /* Unmask the interrupts that we always want on. */
3597 dev_priv->irq_mask =
3598 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3599 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3600 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3601 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3602 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3603 I915_WRITE16(IMR, dev_priv->irq_mask);
3604
3605 I915_WRITE16(IER,
3606 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3607 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3608 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3609 I915_USER_INTERRUPT);
3610 POSTING_READ16(IER);
3611
Daniel Vetter379ef822013-10-16 22:55:56 +02003612 /* Interrupt setup is already guaranteed to be single-threaded, this is
3613 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003614 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003615 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3616 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003617 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003618
Chris Wilsonc2798b12012-04-22 21:13:57 +01003619 return 0;
3620}
3621
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003622/*
3623 * Returns true when a page flip has completed.
3624 */
3625static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003626 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003627{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003628 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003629 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003630
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003631 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003632 return false;
3633
3634 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003635 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003636
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003637 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3638 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3639 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3640 * the flip is completed (no longer pending). Since this doesn't raise
3641 * an interrupt per se, we watch for the change at vblank.
3642 */
3643 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003644 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003645
Ville Syrjälä7d475592014-12-17 23:08:03 +02003646 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003647 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003648 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003649
3650check_page_flip:
3651 intel_check_page_flip(dev, pipe);
3652 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003653}
3654
Daniel Vetterff1f5252012-10-02 15:10:55 +02003655static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003656{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003657 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003658 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003659 u16 iir, new_iir;
3660 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003661 int pipe;
3662 u16 flip_mask =
3663 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3664 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3665
Imre Deak2dd2a882015-02-24 11:14:30 +02003666 if (!intel_irqs_enabled(dev_priv))
3667 return IRQ_NONE;
3668
Chris Wilsonc2798b12012-04-22 21:13:57 +01003669 iir = I915_READ16(IIR);
3670 if (iir == 0)
3671 return IRQ_NONE;
3672
3673 while (iir & ~flip_mask) {
3674 /* Can't rely on pipestat interrupt bit in iir as it might
3675 * have been cleared after the pipestat interrupt was received.
3676 * It doesn't set the bit in iir again, but it still produces
3677 * interrupts (for non-MSI).
3678 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003679 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003681 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003682
Damien Lespiau055e3932014-08-18 13:49:10 +01003683 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684 int reg = PIPESTAT(pipe);
3685 pipe_stats[pipe] = I915_READ(reg);
3686
3687 /*
3688 * Clear the PIPE*STAT regs before the IIR
3689 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003690 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003691 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003693 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694
3695 I915_WRITE16(IIR, iir & ~flip_mask);
3696 new_iir = I915_READ16(IIR); /* Flush posted writes */
3697
Chris Wilsonc2798b12012-04-22 21:13:57 +01003698 if (iir & I915_USER_INTERRUPT)
3699 notify_ring(dev, &dev_priv->ring[RCS]);
3700
Damien Lespiau055e3932014-08-18 13:49:10 +01003701 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003702 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003703 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003704 plane = !plane;
3705
Daniel Vetter4356d582013-10-16 22:55:55 +02003706 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003707 i8xx_handle_vblank(dev, plane, pipe, iir))
3708 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003709
Daniel Vetter4356d582013-10-16 22:55:55 +02003710 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003711 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003712
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003713 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3714 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3715 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003716 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003717
3718 iir = new_iir;
3719 }
3720
3721 return IRQ_HANDLED;
3722}
3723
3724static void i8xx_irq_uninstall(struct drm_device * dev)
3725{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003726 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003727 int pipe;
3728
Damien Lespiau055e3932014-08-18 13:49:10 +01003729 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730 /* Clear enable bits; then clear status bits */
3731 I915_WRITE(PIPESTAT(pipe), 0);
3732 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3733 }
3734 I915_WRITE16(IMR, 0xffff);
3735 I915_WRITE16(IER, 0x0);
3736 I915_WRITE16(IIR, I915_READ16(IIR));
3737}
3738
Chris Wilsona266c7d2012-04-24 22:59:44 +01003739static void i915_irq_preinstall(struct drm_device * dev)
3740{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003742 int pipe;
3743
Chris Wilsona266c7d2012-04-24 22:59:44 +01003744 if (I915_HAS_HOTPLUG(dev)) {
3745 I915_WRITE(PORT_HOTPLUG_EN, 0);
3746 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3747 }
3748
Chris Wilson00d98eb2012-04-24 22:59:48 +01003749 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003750 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003751 I915_WRITE(PIPESTAT(pipe), 0);
3752 I915_WRITE(IMR, 0xffffffff);
3753 I915_WRITE(IER, 0x0);
3754 POSTING_READ(IER);
3755}
3756
3757static int i915_irq_postinstall(struct drm_device *dev)
3758{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003759 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003760 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003761
Chris Wilson38bde182012-04-24 22:59:50 +01003762 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3763
3764 /* Unmask the interrupts that we always want on. */
3765 dev_priv->irq_mask =
3766 ~(I915_ASLE_INTERRUPT |
3767 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3768 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3769 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3770 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3771 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3772
3773 enable_mask =
3774 I915_ASLE_INTERRUPT |
3775 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3776 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3777 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3778 I915_USER_INTERRUPT;
3779
Chris Wilsona266c7d2012-04-24 22:59:44 +01003780 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003781 I915_WRITE(PORT_HOTPLUG_EN, 0);
3782 POSTING_READ(PORT_HOTPLUG_EN);
3783
Chris Wilsona266c7d2012-04-24 22:59:44 +01003784 /* Enable in IER... */
3785 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3786 /* and unmask in IMR */
3787 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3788 }
3789
Chris Wilsona266c7d2012-04-24 22:59:44 +01003790 I915_WRITE(IMR, dev_priv->irq_mask);
3791 I915_WRITE(IER, enable_mask);
3792 POSTING_READ(IER);
3793
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003794 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003795
Daniel Vetter379ef822013-10-16 22:55:56 +02003796 /* Interrupt setup is already guaranteed to be single-threaded, this is
3797 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003798 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003799 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3800 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003801 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003802
Daniel Vetter20afbda2012-12-11 14:05:07 +01003803 return 0;
3804}
3805
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003806/*
3807 * Returns true when a page flip has completed.
3808 */
3809static bool i915_handle_vblank(struct drm_device *dev,
3810 int plane, int pipe, u32 iir)
3811{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003812 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003813 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3814
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003815 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003816 return false;
3817
3818 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003819 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003820
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003821 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3822 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3823 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3824 * the flip is completed (no longer pending). Since this doesn't raise
3825 * an interrupt per se, we watch for the change at vblank.
3826 */
3827 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003828 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003829
Ville Syrjälä7d475592014-12-17 23:08:03 +02003830 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003831 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003832 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003833
3834check_page_flip:
3835 intel_check_page_flip(dev, pipe);
3836 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003837}
3838
Daniel Vetterff1f5252012-10-02 15:10:55 +02003839static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003841 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003842 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003843 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003844 u32 flip_mask =
3845 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3846 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003847 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003848
Imre Deak2dd2a882015-02-24 11:14:30 +02003849 if (!intel_irqs_enabled(dev_priv))
3850 return IRQ_NONE;
3851
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003853 do {
3854 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003855 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856
3857 /* Can't rely on pipestat interrupt bit in iir as it might
3858 * have been cleared after the pipestat interrupt was received.
3859 * It doesn't set the bit in iir again, but it still produces
3860 * interrupts (for non-MSI).
3861 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003862 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003863 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003864 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865
Damien Lespiau055e3932014-08-18 13:49:10 +01003866 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003867 int reg = PIPESTAT(pipe);
3868 pipe_stats[pipe] = I915_READ(reg);
3869
Chris Wilson38bde182012-04-24 22:59:50 +01003870 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003873 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003874 }
3875 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003876 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877
3878 if (!irq_received)
3879 break;
3880
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003882 if (I915_HAS_HOTPLUG(dev) &&
3883 iir & I915_DISPLAY_PORT_INTERRUPT)
3884 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003885
Chris Wilson38bde182012-04-24 22:59:50 +01003886 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003887 new_iir = I915_READ(IIR); /* Flush posted writes */
3888
Chris Wilsona266c7d2012-04-24 22:59:44 +01003889 if (iir & I915_USER_INTERRUPT)
3890 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003891
Damien Lespiau055e3932014-08-18 13:49:10 +01003892 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003893 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003894 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003895 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003896
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003897 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3898 i915_handle_vblank(dev, plane, pipe, iir))
3899 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900
3901 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3902 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003903
3904 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003905 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003906
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003907 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3908 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3909 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003910 }
3911
Chris Wilsona266c7d2012-04-24 22:59:44 +01003912 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3913 intel_opregion_asle_intr(dev);
3914
3915 /* With MSI, interrupts are only generated when iir
3916 * transitions from zero to nonzero. If another bit got
3917 * set while we were handling the existing iir bits, then
3918 * we would never get another interrupt.
3919 *
3920 * This is fine on non-MSI as well, as if we hit this path
3921 * we avoid exiting the interrupt handler only to generate
3922 * another one.
3923 *
3924 * Note that for MSI this could cause a stray interrupt report
3925 * if an interrupt landed in the time between writing IIR and
3926 * the posting read. This should be rare enough to never
3927 * trigger the 99% of 100,000 interrupts test for disabling
3928 * stray interrupts.
3929 */
Chris Wilson38bde182012-04-24 22:59:50 +01003930 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003931 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003932 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933
3934 return ret;
3935}
3936
3937static void i915_irq_uninstall(struct drm_device * dev)
3938{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003939 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940 int pipe;
3941
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942 if (I915_HAS_HOTPLUG(dev)) {
3943 I915_WRITE(PORT_HOTPLUG_EN, 0);
3944 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3945 }
3946
Chris Wilson00d98eb2012-04-24 22:59:48 +01003947 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003948 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003949 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003951 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3952 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003953 I915_WRITE(IMR, 0xffffffff);
3954 I915_WRITE(IER, 0x0);
3955
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956 I915_WRITE(IIR, I915_READ(IIR));
3957}
3958
3959static void i965_irq_preinstall(struct drm_device * dev)
3960{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003962 int pipe;
3963
Chris Wilsonadca4732012-05-11 18:01:31 +01003964 I915_WRITE(PORT_HOTPLUG_EN, 0);
3965 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966
3967 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003968 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969 I915_WRITE(PIPESTAT(pipe), 0);
3970 I915_WRITE(IMR, 0xffffffff);
3971 I915_WRITE(IER, 0x0);
3972 POSTING_READ(IER);
3973}
3974
3975static int i965_irq_postinstall(struct drm_device *dev)
3976{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003977 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003978 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003979 u32 error_mask;
3980
Chris Wilsona266c7d2012-04-24 22:59:44 +01003981 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003982 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003983 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003984 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3985 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3986 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3987 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3988 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3989
3990 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003991 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3992 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003993 enable_mask |= I915_USER_INTERRUPT;
3994
3995 if (IS_G4X(dev))
3996 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997
Daniel Vetterb79480b2013-06-27 17:52:10 +02003998 /* Interrupt setup is already guaranteed to be single-threaded, this is
3999 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004000 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004001 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4002 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4003 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004004 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006 /*
4007 * Enable some error detection, note the instruction error mask
4008 * bit is reserved, so we leave it masked.
4009 */
4010 if (IS_G4X(dev)) {
4011 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4012 GM45_ERROR_MEM_PRIV |
4013 GM45_ERROR_CP_PRIV |
4014 I915_ERROR_MEMORY_REFRESH);
4015 } else {
4016 error_mask = ~(I915_ERROR_PAGE_TABLE |
4017 I915_ERROR_MEMORY_REFRESH);
4018 }
4019 I915_WRITE(EMR, error_mask);
4020
4021 I915_WRITE(IMR, dev_priv->irq_mask);
4022 I915_WRITE(IER, enable_mask);
4023 POSTING_READ(IER);
4024
Daniel Vetter20afbda2012-12-11 14:05:07 +01004025 I915_WRITE(PORT_HOTPLUG_EN, 0);
4026 POSTING_READ(PORT_HOTPLUG_EN);
4027
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004028 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004029
4030 return 0;
4031}
4032
Egbert Eichbac56d52013-02-25 12:06:51 -05004033static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004034{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004035 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004036 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004037 u32 hotplug_en;
4038
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004039 assert_spin_locked(&dev_priv->irq_lock);
4040
Ville Syrjälä778eb332015-01-09 14:21:13 +02004041 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4042 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4043 /* Note HDMI and DP share hotplug bits */
4044 /* enable bits are the same for all generations */
4045 for_each_intel_encoder(dev, intel_encoder)
4046 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4047 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4048 /* Programming the CRT detection parameters tends
4049 to generate a spurious hotplug event about three
4050 seconds later. So just do it once.
4051 */
4052 if (IS_G4X(dev))
4053 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4054 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4055 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004056
Ville Syrjälä778eb332015-01-09 14:21:13 +02004057 /* Ignore TV since it's buggy */
4058 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004059}
4060
Daniel Vetterff1f5252012-10-02 15:10:55 +02004061static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004062{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004063 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004065 u32 iir, new_iir;
4066 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004067 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004068 u32 flip_mask =
4069 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4070 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071
Imre Deak2dd2a882015-02-24 11:14:30 +02004072 if (!intel_irqs_enabled(dev_priv))
4073 return IRQ_NONE;
4074
Chris Wilsona266c7d2012-04-24 22:59:44 +01004075 iir = I915_READ(IIR);
4076
Chris Wilsona266c7d2012-04-24 22:59:44 +01004077 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004078 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004079 bool blc_event = false;
4080
Chris Wilsona266c7d2012-04-24 22:59:44 +01004081 /* Can't rely on pipestat interrupt bit in iir as it might
4082 * have been cleared after the pipestat interrupt was received.
4083 * It doesn't set the bit in iir again, but it still produces
4084 * interrupts (for non-MSI).
4085 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004086 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004087 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004088 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089
Damien Lespiau055e3932014-08-18 13:49:10 +01004090 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091 int reg = PIPESTAT(pipe);
4092 pipe_stats[pipe] = I915_READ(reg);
4093
4094 /*
4095 * Clear the PIPE*STAT regs before the IIR
4096 */
4097 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004099 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100 }
4101 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004102 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004103
4104 if (!irq_received)
4105 break;
4106
4107 ret = IRQ_HANDLED;
4108
4109 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004110 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4111 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004113 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 new_iir = I915_READ(IIR); /* Flush posted writes */
4115
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 if (iir & I915_USER_INTERRUPT)
4117 notify_ring(dev, &dev_priv->ring[RCS]);
4118 if (iir & I915_BSD_USER_INTERRUPT)
4119 notify_ring(dev, &dev_priv->ring[VCS]);
4120
Damien Lespiau055e3932014-08-18 13:49:10 +01004121 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004122 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004123 i915_handle_vblank(dev, pipe, pipe, iir))
4124 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125
4126 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4127 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004128
4129 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004130 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004131
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004132 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4133 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004134 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135
4136 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4137 intel_opregion_asle_intr(dev);
4138
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004139 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4140 gmbus_irq_handler(dev);
4141
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 /* With MSI, interrupts are only generated when iir
4143 * transitions from zero to nonzero. If another bit got
4144 * set while we were handling the existing iir bits, then
4145 * we would never get another interrupt.
4146 *
4147 * This is fine on non-MSI as well, as if we hit this path
4148 * we avoid exiting the interrupt handler only to generate
4149 * another one.
4150 *
4151 * Note that for MSI this could cause a stray interrupt report
4152 * if an interrupt landed in the time between writing IIR and
4153 * the posting read. This should be rare enough to never
4154 * trigger the 99% of 100,000 interrupts test for disabling
4155 * stray interrupts.
4156 */
4157 iir = new_iir;
4158 }
4159
4160 return ret;
4161}
4162
4163static void i965_irq_uninstall(struct drm_device * dev)
4164{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004165 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004166 int pipe;
4167
4168 if (!dev_priv)
4169 return;
4170
Chris Wilsonadca4732012-05-11 18:01:31 +01004171 I915_WRITE(PORT_HOTPLUG_EN, 0);
4172 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173
4174 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004175 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004176 I915_WRITE(PIPESTAT(pipe), 0);
4177 I915_WRITE(IMR, 0xffffffff);
4178 I915_WRITE(IER, 0x0);
4179
Damien Lespiau055e3932014-08-18 13:49:10 +01004180 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 I915_WRITE(PIPESTAT(pipe),
4182 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4183 I915_WRITE(IIR, I915_READ(IIR));
4184}
4185
Daniel Vetter4cb21832014-09-15 14:55:26 +02004186static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004187{
Imre Deak63237512014-08-18 15:37:02 +03004188 struct drm_i915_private *dev_priv =
4189 container_of(work, typeof(*dev_priv),
4190 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004191 struct drm_device *dev = dev_priv->dev;
4192 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004193 int i;
4194
Imre Deak63237512014-08-18 15:37:02 +03004195 intel_runtime_pm_get(dev_priv);
4196
Daniel Vetter4cb21832014-09-15 14:55:26 +02004197 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004198 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4199 struct drm_connector *connector;
4200
4201 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4202 continue;
4203
4204 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4205
4206 list_for_each_entry(connector, &mode_config->connector_list, head) {
4207 struct intel_connector *intel_connector = to_intel_connector(connector);
4208
4209 if (intel_connector->encoder->hpd_pin == i) {
4210 if (connector->polled != intel_connector->polled)
4211 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004212 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004213 connector->polled = intel_connector->polled;
4214 if (!connector->polled)
4215 connector->polled = DRM_CONNECTOR_POLL_HPD;
4216 }
4217 }
4218 }
4219 if (dev_priv->display.hpd_irq_setup)
4220 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004221 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004222
4223 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004224}
4225
Daniel Vetterfca52a52014-09-30 10:56:45 +02004226/**
4227 * intel_irq_init - initializes irq support
4228 * @dev_priv: i915 device instance
4229 *
4230 * This function initializes all the irq support including work items, timers
4231 * and all the vtables. It does not setup the interrupt itself though.
4232 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004233void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004234{
Daniel Vetterb9632912014-09-30 10:56:44 +02004235 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004236
4237 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004238 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004239 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004240 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004241
Deepak Sa6706b42014-03-15 20:23:22 +05304242 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004243 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004244 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004245 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004246 else
4247 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304248
Chris Wilson737b1502015-01-26 18:03:03 +02004249 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4250 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004251 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004252 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004253
Tomas Janousek97a19a22012-12-08 13:48:13 +01004254 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004255
Daniel Vetterb9632912014-09-30 10:56:44 +02004256 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004257 dev->max_vblank_count = 0;
4258 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004259 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004260 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4261 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004262 } else {
4263 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4264 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004265 }
4266
Ville Syrjälä21da2702014-08-06 14:49:55 +03004267 /*
4268 * Opt out of the vblank disable timer on everything except gen2.
4269 * Gen2 doesn't have a hardware frame counter and so depends on
4270 * vblank interrupts to produce sane vblank seuquence numbers.
4271 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004272 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004273 dev->vblank_disable_immediate = true;
4274
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004275 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4276 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004277
Daniel Vetterb9632912014-09-30 10:56:44 +02004278 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004279 dev->driver->irq_handler = cherryview_irq_handler;
4280 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4281 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4282 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4283 dev->driver->enable_vblank = valleyview_enable_vblank;
4284 dev->driver->disable_vblank = valleyview_disable_vblank;
4285 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004286 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004287 dev->driver->irq_handler = valleyview_irq_handler;
4288 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4289 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4290 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4291 dev->driver->enable_vblank = valleyview_enable_vblank;
4292 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004293 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004294 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004295 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004296 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004297 dev->driver->irq_postinstall = gen8_irq_postinstall;
4298 dev->driver->irq_uninstall = gen8_irq_uninstall;
4299 dev->driver->enable_vblank = gen8_enable_vblank;
4300 dev->driver->disable_vblank = gen8_disable_vblank;
4301 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004302 } else if (HAS_PCH_SPLIT(dev)) {
4303 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004304 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004305 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4306 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4307 dev->driver->enable_vblank = ironlake_enable_vblank;
4308 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004309 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004310 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004311 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004312 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4313 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4314 dev->driver->irq_handler = i8xx_irq_handler;
4315 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004316 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004317 dev->driver->irq_preinstall = i915_irq_preinstall;
4318 dev->driver->irq_postinstall = i915_irq_postinstall;
4319 dev->driver->irq_uninstall = i915_irq_uninstall;
4320 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004321 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004322 dev->driver->irq_preinstall = i965_irq_preinstall;
4323 dev->driver->irq_postinstall = i965_irq_postinstall;
4324 dev->driver->irq_uninstall = i965_irq_uninstall;
4325 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004326 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004327 if (I915_HAS_HOTPLUG(dev_priv))
4328 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004329 dev->driver->enable_vblank = i915_enable_vblank;
4330 dev->driver->disable_vblank = i915_disable_vblank;
4331 }
4332}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004333
Daniel Vetterfca52a52014-09-30 10:56:45 +02004334/**
4335 * intel_hpd_init - initializes and enables hpd support
4336 * @dev_priv: i915 device instance
4337 *
4338 * This function enables the hotplug support. It requires that interrupts have
4339 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4340 * poll request can run concurrently to other code, so locking rules must be
4341 * obeyed.
4342 *
4343 * This is a separate step from interrupt enabling to simplify the locking rules
4344 * in the driver load and resume code.
4345 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004346void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004347{
Daniel Vetterb9632912014-09-30 10:56:44 +02004348 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004349 struct drm_mode_config *mode_config = &dev->mode_config;
4350 struct drm_connector *connector;
4351 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004352
Egbert Eich821450c2013-04-16 13:36:55 +02004353 for (i = 1; i < HPD_NUM_PINS; i++) {
4354 dev_priv->hpd_stats[i].hpd_cnt = 0;
4355 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4356 }
4357 list_for_each_entry(connector, &mode_config->connector_list, head) {
4358 struct intel_connector *intel_connector = to_intel_connector(connector);
4359 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004360 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4361 connector->polled = DRM_CONNECTOR_POLL_HPD;
4362 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004363 connector->polled = DRM_CONNECTOR_POLL_HPD;
4364 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004365
4366 /* Interrupt setup is already guaranteed to be single-threaded, this is
4367 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004368 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004369 if (dev_priv->display.hpd_irq_setup)
4370 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004371 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004372}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004373
Daniel Vetterfca52a52014-09-30 10:56:45 +02004374/**
4375 * intel_irq_install - enables the hardware interrupt
4376 * @dev_priv: i915 device instance
4377 *
4378 * This function enables the hardware interrupt handling, but leaves the hotplug
4379 * handling still disabled. It is called after intel_irq_init().
4380 *
4381 * In the driver load and resume code we need working interrupts in a few places
4382 * but don't want to deal with the hassle of concurrent probe and hotplug
4383 * workers. Hence the split into this two-stage approach.
4384 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004385int intel_irq_install(struct drm_i915_private *dev_priv)
4386{
4387 /*
4388 * We enable some interrupt sources in our postinstall hooks, so mark
4389 * interrupts as enabled _before_ actually enabling them to avoid
4390 * special cases in our ordering checks.
4391 */
4392 dev_priv->pm.irqs_enabled = true;
4393
4394 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4395}
4396
Daniel Vetterfca52a52014-09-30 10:56:45 +02004397/**
4398 * intel_irq_uninstall - finilizes all irq handling
4399 * @dev_priv: i915 device instance
4400 *
4401 * This stops interrupt and hotplug handling and unregisters and frees all
4402 * resources acquired in the init functions.
4403 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004404void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4405{
4406 drm_irq_uninstall(dev_priv->dev);
4407 intel_hpd_cancel_work(dev_priv);
4408 dev_priv->pm.irqs_enabled = false;
4409}
4410
Daniel Vetterfca52a52014-09-30 10:56:45 +02004411/**
4412 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4413 * @dev_priv: i915 device instance
4414 *
4415 * This function is used to disable interrupts at runtime, both in the runtime
4416 * pm and the system suspend/resume code.
4417 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004418void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004419{
Daniel Vetterb9632912014-09-30 10:56:44 +02004420 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004421 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004422 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004423}
4424
Daniel Vetterfca52a52014-09-30 10:56:45 +02004425/**
4426 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4427 * @dev_priv: i915 device instance
4428 *
4429 * This function is used to enable interrupts at runtime, both in the runtime
4430 * pm and the system suspend/resume code.
4431 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004432void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004433{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004434 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004435 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4436 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004437}