blob: d672053fdb101c5e46319b89cbf1aa6838d44def [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Paulo Zanoni730488b2014-03-07 20:12:32 -0300139 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni730488b2014-03-07 20:12:32 -0300154 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Paulo Zanoni730488b2014-03-07 20:12:32 -0300176 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
185void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
190void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Paulo Zanoni730488b2014-03-07 20:12:32 -0300209 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
223void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
228void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Paulo Zanoni86642812013-04-12 17:57:57 -0300241 for_each_pipe(pipe) {
242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
267 if (WARN_ON(dev_priv->pm.irqs_disabled))
268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
281void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
286void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Paulo Zanoni86642812013-04-12 17:57:57 -0300299 for_each_pipe(pipe) {
300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Paulo Zanoni730488b2014-03-07 20:12:32 -0300423 if (WARN_ON(dev_priv->pm.irqs_disabled))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
Jesse Barnes5ca58282009-03-31 14:11:15 -07001140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
Jesse Barnes5ca58282009-03-31 14:11:15 -07001145static void i915_hotplug_work_func(struct work_struct *work)
1146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001150 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001156 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001157 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001159 /* HPD irq before everything is fully set up. */
1160 if (!dev_priv->enable_hotplug_processing)
1161 return;
1162
Keith Packarda65e34c2011-07-25 10:04:56 -07001163 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001164 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1165
Egbert Eichcd569ae2013-04-16 13:36:57 +02001166 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001167
1168 hpd_event_bits = dev_priv->hpd_event_bits;
1169 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001170 list_for_each_entry(connector, &mode_config->connector_list, head) {
1171 intel_connector = to_intel_connector(connector);
1172 intel_encoder = intel_connector->encoder;
1173 if (intel_encoder->hpd_pin > HPD_NONE &&
1174 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1175 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1176 DRM_INFO("HPD interrupt storm detected on connector %s: "
1177 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001178 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001179 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1180 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1181 | DRM_CONNECTOR_POLL_DISCONNECT;
1182 hpd_disabled = true;
1183 }
Egbert Eich142e2392013-04-11 15:57:57 +02001184 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1185 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001186 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001187 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001188 }
1189 /* if there were no outputs to poll, poll was disabled,
1190 * therefore make sure it's enabled when disabling HPD on
1191 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001192 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001193 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02001194 mod_timer(&dev_priv->hotplug_reenable_timer,
1195 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1196 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001197
1198 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1199
Egbert Eich321a1b32013-04-11 16:00:26 +02001200 list_for_each_entry(connector, &mode_config->connector_list, head) {
1201 intel_connector = to_intel_connector(connector);
1202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
Keith Packard40ee3382011-07-28 15:31:19 -07001210 mutex_unlock(&mode_config->mutex);
1211
Egbert Eich321a1b32013-04-11 16:00:26 +02001212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001214}
1215
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02001216static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1217{
1218 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1219}
1220
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001221static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001222{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001223 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001224 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001225 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001226
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001227 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001228
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001229 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1230
Daniel Vetter20e4d402012-08-08 23:35:39 +02001231 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001232
Jesse Barnes7648fa92010-05-20 14:28:11 -07001233 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001234 busy_up = I915_READ(RCPREVBSYTUPAVG);
1235 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001236 max_avg = I915_READ(RCBMAXAVG);
1237 min_avg = I915_READ(RCBMINAVG);
1238
1239 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001240 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001241 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1242 new_delay = dev_priv->ips.cur_delay - 1;
1243 if (new_delay < dev_priv->ips.max_delay)
1244 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001245 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001246 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1247 new_delay = dev_priv->ips.cur_delay + 1;
1248 if (new_delay > dev_priv->ips.min_delay)
1249 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001250 }
1251
Jesse Barnes7648fa92010-05-20 14:28:11 -07001252 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001253 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001254
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001255 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001256
Jesse Barnesf97108d2010-01-29 11:27:07 -08001257 return;
1258}
1259
Chris Wilson549f7362010-10-19 11:19:32 +01001260static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001262{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001263 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001264 return;
1265
Chris Wilson814e9b52013-09-23 17:33:19 -03001266 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001267
Sourab Gupta84c33a62014-06-02 16:47:17 +05301268 if (drm_core_check_feature(dev, DRIVER_MODESET))
1269 intel_notify_mmio_flip(ring);
1270
Chris Wilson549f7362010-10-19 11:19:32 +01001271 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001272 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001273}
1274
Ben Widawsky4912d042011-04-25 11:25:20 -07001275static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001276{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001277 struct drm_i915_private *dev_priv =
1278 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001279 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001280 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001281
Daniel Vetter59cdb632013-07-04 23:35:28 +02001282 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001283 pm_iir = dev_priv->rps.pm_iir;
1284 dev_priv->rps.pm_iir = 0;
Ben Widawsky09610212014-05-15 20:58:08 +03001285 if (IS_BROADWELL(dev_priv->dev))
1286 bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1287 else {
1288 /* Make sure not to corrupt PMIMR state used by ringbuffer */
1289 snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
1290 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001291 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001292
Paulo Zanoni60611c12013-08-15 11:50:01 -03001293 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301294 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001295
Deepak Sa6706b42014-03-15 20:23:22 +05301296 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001297 return;
1298
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001299 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001300
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001301 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001302 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001303 if (adj > 0)
1304 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301305 else {
1306 /* CHV needs even encode values */
1307 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1308 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001309 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001310
1311 /*
1312 * For better performance, jump directly
1313 * to RPe if we're below it.
1314 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001315 if (new_delay < dev_priv->rps.efficient_freq)
1316 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001317 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001318 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1319 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001320 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001321 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001322 adj = 0;
1323 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1324 if (adj < 0)
1325 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301326 else {
1327 /* CHV needs even encode values */
1328 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1329 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001330 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001331 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001332 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001333 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001334
Ben Widawsky79249632012-09-07 19:43:42 -07001335 /* sysfs frequency interfaces may have snuck in while servicing the
1336 * interrupt
1337 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001338 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001339 dev_priv->rps.min_freq_softlimit,
1340 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301341
Ben Widawskyb39fb292014-03-19 18:31:11 -07001342 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001343
1344 if (IS_VALLEYVIEW(dev_priv->dev))
1345 valleyview_set_rps(dev_priv->dev, new_delay);
1346 else
1347 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001348
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001349 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001350}
1351
Ben Widawskye3689192012-05-25 16:56:22 -07001352
1353/**
1354 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1355 * occurred.
1356 * @work: workqueue struct
1357 *
1358 * Doesn't actually do anything except notify userspace. As a consequence of
1359 * this event, userspace should try to remap the bad rows since statistically
1360 * it is likely the same row is more likely to go bad again.
1361 */
1362static void ivybridge_parity_work(struct work_struct *work)
1363{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001364 struct drm_i915_private *dev_priv =
1365 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001366 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001367 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001368 uint32_t misccpctl;
1369 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001370 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001371
1372 /* We must turn off DOP level clock gating to access the L3 registers.
1373 * In order to prevent a get/put style interface, acquire struct mutex
1374 * any time we access those registers.
1375 */
1376 mutex_lock(&dev_priv->dev->struct_mutex);
1377
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001378 /* If we've screwed up tracking, just let the interrupt fire again */
1379 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1380 goto out;
1381
Ben Widawskye3689192012-05-25 16:56:22 -07001382 misccpctl = I915_READ(GEN7_MISCCPCTL);
1383 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1384 POSTING_READ(GEN7_MISCCPCTL);
1385
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001386 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1387 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001388
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001389 slice--;
1390 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1391 break;
1392
1393 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1394
1395 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1396
1397 error_status = I915_READ(reg);
1398 row = GEN7_PARITY_ERROR_ROW(error_status);
1399 bank = GEN7_PARITY_ERROR_BANK(error_status);
1400 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1401
1402 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1403 POSTING_READ(reg);
1404
1405 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1406 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1407 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1408 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1409 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1410 parity_event[5] = NULL;
1411
Dave Airlie5bdebb12013-10-11 14:07:25 +10001412 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001413 KOBJ_CHANGE, parity_event);
1414
1415 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1416 slice, row, bank, subbank);
1417
1418 kfree(parity_event[4]);
1419 kfree(parity_event[3]);
1420 kfree(parity_event[2]);
1421 kfree(parity_event[1]);
1422 }
Ben Widawskye3689192012-05-25 16:56:22 -07001423
1424 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1425
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001426out:
1427 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001428 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001429 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001430 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1431
1432 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001433}
1434
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001435static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001436{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001437 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001438
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001439 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001440 return;
1441
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001442 spin_lock(&dev_priv->irq_lock);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001443 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001444 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001445
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001446 iir &= GT_PARITY_ERROR(dev);
1447 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1448 dev_priv->l3_parity.which_slice |= 1 << 1;
1449
1450 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1451 dev_priv->l3_parity.which_slice |= 1 << 0;
1452
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001453 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001454}
1455
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001456static void ilk_gt_irq_handler(struct drm_device *dev,
1457 struct drm_i915_private *dev_priv,
1458 u32 gt_iir)
1459{
1460 if (gt_iir &
1461 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1462 notify_ring(dev, &dev_priv->ring[RCS]);
1463 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1464 notify_ring(dev, &dev_priv->ring[VCS]);
1465}
1466
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001467static void snb_gt_irq_handler(struct drm_device *dev,
1468 struct drm_i915_private *dev_priv,
1469 u32 gt_iir)
1470{
1471
Ben Widawskycc609d52013-05-28 19:22:29 -07001472 if (gt_iir &
1473 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001474 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001475 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001476 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001477 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001478 notify_ring(dev, &dev_priv->ring[BCS]);
1479
Ben Widawskycc609d52013-05-28 19:22:29 -07001480 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1481 GT_BSD_CS_ERROR_INTERRUPT |
1482 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001483 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1484 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001485 }
Ben Widawskye3689192012-05-25 16:56:22 -07001486
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001487 if (gt_iir & GT_PARITY_ERROR(dev))
1488 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001489}
1490
Ben Widawsky09610212014-05-15 20:58:08 +03001491static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1492{
1493 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1494 return;
1495
1496 spin_lock(&dev_priv->irq_lock);
1497 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1498 bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1499 spin_unlock(&dev_priv->irq_lock);
1500
1501 queue_work(dev_priv->wq, &dev_priv->rps.work);
1502}
1503
Ben Widawskyabd58f02013-11-02 21:07:09 -07001504static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1505 struct drm_i915_private *dev_priv,
1506 u32 master_ctl)
1507{
1508 u32 rcs, bcs, vcs;
1509 uint32_t tmp = 0;
1510 irqreturn_t ret = IRQ_NONE;
1511
1512 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1513 tmp = I915_READ(GEN8_GT_IIR(0));
1514 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001515 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001516 ret = IRQ_HANDLED;
1517 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1518 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1519 if (rcs & GT_RENDER_USER_INTERRUPT)
1520 notify_ring(dev, &dev_priv->ring[RCS]);
1521 if (bcs & GT_RENDER_USER_INTERRUPT)
1522 notify_ring(dev, &dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001523 } else
1524 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1525 }
1526
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001527 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001528 tmp = I915_READ(GEN8_GT_IIR(1));
1529 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001530 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001531 ret = IRQ_HANDLED;
1532 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1533 if (vcs & GT_RENDER_USER_INTERRUPT)
1534 notify_ring(dev, &dev_priv->ring[VCS]);
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001535 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1536 if (vcs & GT_RENDER_USER_INTERRUPT)
1537 notify_ring(dev, &dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001538 } else
1539 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1540 }
1541
Ben Widawsky09610212014-05-15 20:58:08 +03001542 if (master_ctl & GEN8_GT_PM_IRQ) {
1543 tmp = I915_READ(GEN8_GT_IIR(2));
1544 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001545 I915_WRITE(GEN8_GT_IIR(2),
1546 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001547 ret = IRQ_HANDLED;
1548 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001549 } else
1550 DRM_ERROR("The master control interrupt lied (PM)!\n");
1551 }
1552
Ben Widawskyabd58f02013-11-02 21:07:09 -07001553 if (master_ctl & GEN8_GT_VECS_IRQ) {
1554 tmp = I915_READ(GEN8_GT_IIR(3));
1555 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001556 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001557 ret = IRQ_HANDLED;
1558 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1559 if (vcs & GT_RENDER_USER_INTERRUPT)
1560 notify_ring(dev, &dev_priv->ring[VECS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001561 } else
1562 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1563 }
1564
1565 return ret;
1566}
1567
Egbert Eichb543fb02013-04-16 13:36:54 +02001568#define HPD_STORM_DETECT_PERIOD 1000
1569#define HPD_STORM_THRESHOLD 5
1570
Dave Airlie13cf5502014-06-18 11:29:35 +10001571static int ilk_port_to_hotplug_shift(enum port port)
1572{
1573 switch (port) {
1574 case PORT_A:
1575 case PORT_E:
1576 default:
1577 return -1;
1578 case PORT_B:
1579 return 0;
1580 case PORT_C:
1581 return 8;
1582 case PORT_D:
1583 return 16;
1584 }
1585}
1586
1587static int g4x_port_to_hotplug_shift(enum port port)
1588{
1589 switch (port) {
1590 case PORT_A:
1591 case PORT_E:
1592 default:
1593 return -1;
1594 case PORT_B:
1595 return 17;
1596 case PORT_C:
1597 return 19;
1598 case PORT_D:
1599 return 21;
1600 }
1601}
1602
1603static inline enum port get_port_from_pin(enum hpd_pin pin)
1604{
1605 switch (pin) {
1606 case HPD_PORT_B:
1607 return PORT_B;
1608 case HPD_PORT_C:
1609 return PORT_C;
1610 case HPD_PORT_D:
1611 return PORT_D;
1612 default:
1613 return PORT_A; /* no hpd */
1614 }
1615}
1616
Daniel Vetter10a504d2013-06-27 17:52:12 +02001617static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001618 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001619 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001620 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001621{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001622 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001623 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001624 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001625 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001626 bool queue_dig = false, queue_hp = false;
1627 u32 dig_shift;
1628 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001629
Daniel Vetter91d131d2013-06-27 17:52:14 +02001630 if (!hotplug_trigger)
1631 return;
1632
Dave Airlie13cf5502014-06-18 11:29:35 +10001633 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1634 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001635
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001636 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001637 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001638 if (!(hpd[i] & hotplug_trigger))
1639 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001640
Dave Airlie13cf5502014-06-18 11:29:35 +10001641 port = get_port_from_pin(i);
1642 if (port && dev_priv->hpd_irq_port[port]) {
1643 bool long_hpd;
1644
1645 if (IS_G4X(dev)) {
1646 dig_shift = g4x_port_to_hotplug_shift(port);
1647 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1648 } else {
1649 dig_shift = ilk_port_to_hotplug_shift(port);
1650 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1651 }
1652
1653 DRM_DEBUG_DRIVER("digital hpd port %d %d\n", port, long_hpd);
1654 /* for long HPD pulses we want to have the digital queue happen,
1655 but we still want HPD storm detection to function. */
1656 if (long_hpd) {
1657 dev_priv->long_hpd_port_mask |= (1 << port);
1658 dig_port_mask |= hpd[i];
1659 } else {
1660 /* for short HPD just trigger the digital queue */
1661 dev_priv->short_hpd_port_mask |= (1 << port);
1662 hotplug_trigger &= ~hpd[i];
1663 }
1664 queue_dig = true;
1665 }
1666 }
1667
1668 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001669 if (hpd[i] & hotplug_trigger &&
1670 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1671 /*
1672 * On GMCH platforms the interrupt mask bits only
1673 * prevent irq generation, not the setting of the
1674 * hotplug bits itself. So only WARN about unexpected
1675 * interrupts on saner platforms.
1676 */
1677 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1678 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1679 hotplug_trigger, i, hpd[i]);
1680
1681 continue;
1682 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001683
Egbert Eichb543fb02013-04-16 13:36:54 +02001684 if (!(hpd[i] & hotplug_trigger) ||
1685 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1686 continue;
1687
Dave Airlie13cf5502014-06-18 11:29:35 +10001688 if (!(dig_port_mask & hpd[i])) {
1689 dev_priv->hpd_event_bits |= (1 << i);
1690 queue_hp = true;
1691 }
1692
Egbert Eichb543fb02013-04-16 13:36:54 +02001693 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1694 dev_priv->hpd_stats[i].hpd_last_jiffies
1695 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1696 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1697 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001698 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001699 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1700 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001701 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001702 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001703 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001704 } else {
1705 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001706 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1707 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001708 }
1709 }
1710
Daniel Vetter10a504d2013-06-27 17:52:12 +02001711 if (storm_detected)
1712 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001713 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001714
Daniel Vetter645416f2013-09-02 16:22:25 +02001715 /*
1716 * Our hotplug handler can grab modeset locks (by calling down into the
1717 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1718 * queue for otherwise the flush_work in the pageflip code will
1719 * deadlock.
1720 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001721 if (queue_dig)
1722 schedule_work(&dev_priv->dig_port_work);
1723 if (queue_hp)
1724 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001725}
1726
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001727static void gmbus_irq_handler(struct drm_device *dev)
1728{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001729 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001730
Daniel Vetter28c70f12012-12-01 13:53:45 +01001731 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001732}
1733
Daniel Vetterce99c252012-12-01 13:53:47 +01001734static void dp_aux_irq_handler(struct drm_device *dev)
1735{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001736 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001737
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001738 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001739}
1740
Shuang He8bf1e9f2013-10-15 18:55:27 +01001741#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001742static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1743 uint32_t crc0, uint32_t crc1,
1744 uint32_t crc2, uint32_t crc3,
1745 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001746{
1747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1749 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001750 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001751
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001752 spin_lock(&pipe_crc->lock);
1753
Damien Lespiau0c912c72013-10-15 18:55:37 +01001754 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001755 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001756 DRM_ERROR("spurious interrupt\n");
1757 return;
1758 }
1759
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001760 head = pipe_crc->head;
1761 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001762
1763 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001764 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001765 DRM_ERROR("CRC buffer overflowing\n");
1766 return;
1767 }
1768
1769 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001770
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001771 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001772 entry->crc[0] = crc0;
1773 entry->crc[1] = crc1;
1774 entry->crc[2] = crc2;
1775 entry->crc[3] = crc3;
1776 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001777
1778 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001779 pipe_crc->head = head;
1780
1781 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001782
1783 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001784}
Daniel Vetter277de952013-10-18 16:37:07 +02001785#else
1786static inline void
1787display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1788 uint32_t crc0, uint32_t crc1,
1789 uint32_t crc2, uint32_t crc3,
1790 uint32_t crc4) {}
1791#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001792
Daniel Vetter277de952013-10-18 16:37:07 +02001793
1794static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001795{
1796 struct drm_i915_private *dev_priv = dev->dev_private;
1797
Daniel Vetter277de952013-10-18 16:37:07 +02001798 display_pipe_crc_irq_handler(dev, pipe,
1799 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1800 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001801}
1802
Daniel Vetter277de952013-10-18 16:37:07 +02001803static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001804{
1805 struct drm_i915_private *dev_priv = dev->dev_private;
1806
Daniel Vetter277de952013-10-18 16:37:07 +02001807 display_pipe_crc_irq_handler(dev, pipe,
1808 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1809 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1810 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1811 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1812 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001813}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001814
Daniel Vetter277de952013-10-18 16:37:07 +02001815static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001816{
1817 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001818 uint32_t res1, res2;
1819
1820 if (INTEL_INFO(dev)->gen >= 3)
1821 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1822 else
1823 res1 = 0;
1824
1825 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1826 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1827 else
1828 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001829
Daniel Vetter277de952013-10-18 16:37:07 +02001830 display_pipe_crc_irq_handler(dev, pipe,
1831 I915_READ(PIPE_CRC_RES_RED(pipe)),
1832 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1833 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1834 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001835}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001836
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001837/* The RPS events need forcewake, so we add them to a work queue and mask their
1838 * IMR bits until the work is done. Other interrupts can be processed without
1839 * the work queue. */
1840static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001841{
Deepak Sa6706b42014-03-15 20:23:22 +05301842 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001843 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05301844 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1845 snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001846 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02001847
1848 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001849 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001850
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001851 if (HAS_VEBOX(dev_priv->dev)) {
1852 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1853 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001854
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001855 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001856 i915_handle_error(dev_priv->dev, false,
1857 "VEBOX CS error interrupt 0x%08x",
1858 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001859 }
Ben Widawsky12638c52013-05-28 19:22:31 -07001860 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001861}
1862
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001863static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1864{
1865 struct intel_crtc *crtc;
1866
1867 if (!drm_handle_vblank(dev, pipe))
1868 return false;
1869
1870 crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1871 wake_up(&crtc->vbl_wait);
1872
1873 return true;
1874}
1875
Imre Deakc1874ed2014-02-04 21:35:46 +02001876static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1877{
1878 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001879 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001880 int pipe;
1881
Imre Deak58ead0d2014-02-04 21:35:47 +02001882 spin_lock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001883 for_each_pipe(pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001884 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001885 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001886
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001887 /*
1888 * PIPESTAT bits get signalled even when the interrupt is
1889 * disabled with the mask bits, and some of the status bits do
1890 * not generate interrupts at all (like the underrun bit). Hence
1891 * we need to be careful that we only handle what we want to
1892 * handle.
1893 */
1894 mask = 0;
1895 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1896 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1897
1898 switch (pipe) {
1899 case PIPE_A:
1900 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1901 break;
1902 case PIPE_B:
1903 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1904 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001905 case PIPE_C:
1906 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1907 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001908 }
1909 if (iir & iir_bit)
1910 mask |= dev_priv->pipestat_irq_mask[pipe];
1911
1912 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001913 continue;
1914
1915 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001916 mask |= PIPESTAT_INT_ENABLE_MASK;
1917 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001918
1919 /*
1920 * Clear the PIPE*STAT regs before the IIR
1921 */
Imre Deak91d181d2014-02-10 18:42:49 +02001922 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1923 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001924 I915_WRITE(reg, pipe_stats[pipe]);
1925 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001926 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001927
1928 for_each_pipe(pipe) {
1929 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001930 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001931
Imre Deak579a9b02014-02-04 21:35:48 +02001932 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001933 intel_prepare_page_flip(dev, pipe);
1934 intel_finish_page_flip(dev, pipe);
1935 }
1936
1937 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1938 i9xx_pipe_crc_irq_handler(dev, pipe);
1939
1940 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1941 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1942 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1943 }
1944
1945 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1946 gmbus_irq_handler(dev);
1947}
1948
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001949static void i9xx_hpd_irq_handler(struct drm_device *dev)
1950{
1951 struct drm_i915_private *dev_priv = dev->dev_private;
1952 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1953
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001954 if (hotplug_status) {
1955 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1956 /*
1957 * Make sure hotplug status is cleared before we clear IIR, or else we
1958 * may miss hotplug events.
1959 */
1960 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001961
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001962 if (IS_G4X(dev)) {
1963 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001964
Dave Airlie13cf5502014-06-18 11:29:35 +10001965 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001966 } else {
1967 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1968
Dave Airlie13cf5502014-06-18 11:29:35 +10001969 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001970 }
1971
1972 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1973 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1974 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001975 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001976}
1977
Daniel Vetterff1f5252012-10-02 15:10:55 +02001978static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001979{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001980 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001981 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001982 u32 iir, gt_iir, pm_iir;
1983 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001984
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001985 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001986 /* Find, clear, then process each source of interrupt */
1987
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001988 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001989 if (gt_iir)
1990 I915_WRITE(GTIIR, gt_iir);
1991
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001992 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001993 if (pm_iir)
1994 I915_WRITE(GEN6_PMIIR, pm_iir);
1995
1996 iir = I915_READ(VLV_IIR);
1997 if (iir) {
1998 /* Consume port before clearing IIR or we'll miss events */
1999 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2000 i9xx_hpd_irq_handler(dev);
2001 I915_WRITE(VLV_IIR, iir);
2002 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002003
2004 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2005 goto out;
2006
2007 ret = IRQ_HANDLED;
2008
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002009 if (gt_iir)
2010 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002011 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002012 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002013 /* Call regardless, as some status bits might not be
2014 * signalled in iir */
2015 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002016 }
2017
2018out:
2019 return ret;
2020}
2021
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002022static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2023{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002024 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 u32 master_ctl, iir;
2027 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002028
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002029 for (;;) {
2030 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2031 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002032
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002033 if (master_ctl == 0 && iir == 0)
2034 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002035
Oscar Mateo27b6c122014-06-16 16:11:00 +01002036 ret = IRQ_HANDLED;
2037
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002038 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002039
Oscar Mateo27b6c122014-06-16 16:11:00 +01002040 /* Find, clear, then process each source of interrupt */
2041
2042 if (iir) {
2043 /* Consume port before clearing IIR or we'll miss events */
2044 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2045 i9xx_hpd_irq_handler(dev);
2046 I915_WRITE(VLV_IIR, iir);
2047 }
2048
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002049 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002050
Oscar Mateo27b6c122014-06-16 16:11:00 +01002051 /* Call regardless, as some status bits might not be
2052 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002053 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002054
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002055 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2056 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002057 }
2058
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002059 return ret;
2060}
2061
Adam Jackson23e81d62012-06-06 15:45:44 -04002062static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002063{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002064 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002065 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002066 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002067 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002068
Dave Airlie13cf5502014-06-18 11:29:35 +10002069 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2070 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2071
2072 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002073
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002074 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2075 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2076 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002077 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002078 port_name(port));
2079 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002080
Daniel Vetterce99c252012-12-01 13:53:47 +01002081 if (pch_iir & SDE_AUX_MASK)
2082 dp_aux_irq_handler(dev);
2083
Jesse Barnes776ad802011-01-04 15:09:39 -08002084 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002085 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002086
2087 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2088 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2089
2090 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2091 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2092
2093 if (pch_iir & SDE_POISON)
2094 DRM_ERROR("PCH poison interrupt\n");
2095
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002096 if (pch_iir & SDE_FDI_MASK)
2097 for_each_pipe(pipe)
2098 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2099 pipe_name(pipe),
2100 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002101
2102 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2103 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2104
2105 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2106 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2107
Jesse Barnes776ad802011-01-04 15:09:39 -08002108 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002109 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2110 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002111 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002112
2113 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2114 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2115 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002116 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002117}
2118
2119static void ivb_err_int_handler(struct drm_device *dev)
2120{
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002123 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002124
Paulo Zanonide032bf2013-04-12 17:57:58 -03002125 if (err_int & ERR_INT_POISON)
2126 DRM_ERROR("Poison interrupt\n");
2127
Daniel Vetter5a69b892013-10-16 22:55:52 +02002128 for_each_pipe(pipe) {
2129 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2130 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2131 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002132 DRM_ERROR("Pipe %c FIFO underrun\n",
2133 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002134 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002135
Daniel Vetter5a69b892013-10-16 22:55:52 +02002136 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2137 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002138 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002139 else
Daniel Vetter277de952013-10-18 16:37:07 +02002140 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002141 }
2142 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002143
Paulo Zanoni86642812013-04-12 17:57:57 -03002144 I915_WRITE(GEN7_ERR_INT, err_int);
2145}
2146
2147static void cpt_serr_int_handler(struct drm_device *dev)
2148{
2149 struct drm_i915_private *dev_priv = dev->dev_private;
2150 u32 serr_int = I915_READ(SERR_INT);
2151
Paulo Zanonide032bf2013-04-12 17:57:58 -03002152 if (serr_int & SERR_INT_POISON)
2153 DRM_ERROR("PCH poison interrupt\n");
2154
Paulo Zanoni86642812013-04-12 17:57:57 -03002155 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2156 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2157 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002158 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002159
2160 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2161 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2162 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002163 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002164
2165 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2166 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2167 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002168 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002169
2170 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002171}
2172
Adam Jackson23e81d62012-06-06 15:45:44 -04002173static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2174{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002175 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002176 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002177 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002178 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002179
Dave Airlie13cf5502014-06-18 11:29:35 +10002180 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2181 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2182
2183 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002184
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002185 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2186 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2187 SDE_AUDIO_POWER_SHIFT_CPT);
2188 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2189 port_name(port));
2190 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002191
2192 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002193 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002194
2195 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002196 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002197
2198 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2199 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2200
2201 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2202 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2203
2204 if (pch_iir & SDE_FDI_MASK_CPT)
2205 for_each_pipe(pipe)
2206 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2207 pipe_name(pipe),
2208 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002209
2210 if (pch_iir & SDE_ERROR_CPT)
2211 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002212}
2213
Paulo Zanonic008bc62013-07-12 16:35:10 -03002214static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2215{
2216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002217 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002218
2219 if (de_iir & DE_AUX_CHANNEL_A)
2220 dp_aux_irq_handler(dev);
2221
2222 if (de_iir & DE_GSE)
2223 intel_opregion_asle_intr(dev);
2224
Paulo Zanonic008bc62013-07-12 16:35:10 -03002225 if (de_iir & DE_POISON)
2226 DRM_ERROR("Poison interrupt\n");
2227
Daniel Vetter40da17c2013-10-21 18:04:36 +02002228 for_each_pipe(pipe) {
2229 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002230 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002231
Daniel Vetter40da17c2013-10-21 18:04:36 +02002232 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2233 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002234 DRM_ERROR("Pipe %c FIFO underrun\n",
2235 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002236
Daniel Vetter40da17c2013-10-21 18:04:36 +02002237 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2238 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002239
Daniel Vetter40da17c2013-10-21 18:04:36 +02002240 /* plane/pipes map 1:1 on ilk+ */
2241 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2242 intel_prepare_page_flip(dev, pipe);
2243 intel_finish_page_flip_plane(dev, pipe);
2244 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002245 }
2246
2247 /* check event from PCH */
2248 if (de_iir & DE_PCH_EVENT) {
2249 u32 pch_iir = I915_READ(SDEIIR);
2250
2251 if (HAS_PCH_CPT(dev))
2252 cpt_irq_handler(dev, pch_iir);
2253 else
2254 ibx_irq_handler(dev, pch_iir);
2255
2256 /* should clear PCH hotplug event before clear CPU irq */
2257 I915_WRITE(SDEIIR, pch_iir);
2258 }
2259
2260 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2261 ironlake_rps_change_irq_handler(dev);
2262}
2263
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002264static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2265{
2266 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002267 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002268
2269 if (de_iir & DE_ERR_INT_IVB)
2270 ivb_err_int_handler(dev);
2271
2272 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2273 dp_aux_irq_handler(dev);
2274
2275 if (de_iir & DE_GSE_IVB)
2276 intel_opregion_asle_intr(dev);
2277
Damien Lespiau07d27e22014-03-03 17:31:46 +00002278 for_each_pipe(pipe) {
2279 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002280 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002281
2282 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002283 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2284 intel_prepare_page_flip(dev, pipe);
2285 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002286 }
2287 }
2288
2289 /* check event from PCH */
2290 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2291 u32 pch_iir = I915_READ(SDEIIR);
2292
2293 cpt_irq_handler(dev, pch_iir);
2294
2295 /* clear PCH hotplug event before clear CPU irq */
2296 I915_WRITE(SDEIIR, pch_iir);
2297 }
2298}
2299
Oscar Mateo72c90f62014-06-16 16:10:57 +01002300/*
2301 * To handle irqs with the minimum potential races with fresh interrupts, we:
2302 * 1 - Disable Master Interrupt Control.
2303 * 2 - Find the source(s) of the interrupt.
2304 * 3 - Clear the Interrupt Identity bits (IIR).
2305 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2306 * 5 - Re-enable Master Interrupt Control.
2307 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002308static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002309{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002310 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002311 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002312 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002313 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002314
Paulo Zanoni86642812013-04-12 17:57:57 -03002315 /* We get interrupts on unclaimed registers, so check for this before we
2316 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002317 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002318
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002319 /* disable master interrupt before clearing iir */
2320 de_ier = I915_READ(DEIER);
2321 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002322 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002323
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002324 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2325 * interrupts will will be stored on its back queue, and then we'll be
2326 * able to process them after we restore SDEIER (as soon as we restore
2327 * it, we'll get an interrupt if SDEIIR still has something to process
2328 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002329 if (!HAS_PCH_NOP(dev)) {
2330 sde_ier = I915_READ(SDEIER);
2331 I915_WRITE(SDEIER, 0);
2332 POSTING_READ(SDEIER);
2333 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002334
Oscar Mateo72c90f62014-06-16 16:10:57 +01002335 /* Find, clear, then process each source of interrupt */
2336
Chris Wilson0e434062012-05-09 21:45:44 +01002337 gt_iir = I915_READ(GTIIR);
2338 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002339 I915_WRITE(GTIIR, gt_iir);
2340 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002341 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002342 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002343 else
2344 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002345 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002346
2347 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002348 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002349 I915_WRITE(DEIIR, de_iir);
2350 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002351 if (INTEL_INFO(dev)->gen >= 7)
2352 ivb_display_irq_handler(dev, de_iir);
2353 else
2354 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002355 }
2356
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002357 if (INTEL_INFO(dev)->gen >= 6) {
2358 u32 pm_iir = I915_READ(GEN6_PMIIR);
2359 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002360 I915_WRITE(GEN6_PMIIR, pm_iir);
2361 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002362 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002363 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002364 }
2365
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002366 I915_WRITE(DEIER, de_ier);
2367 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002368 if (!HAS_PCH_NOP(dev)) {
2369 I915_WRITE(SDEIER, sde_ier);
2370 POSTING_READ(SDEIER);
2371 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002372
2373 return ret;
2374}
2375
Ben Widawskyabd58f02013-11-02 21:07:09 -07002376static irqreturn_t gen8_irq_handler(int irq, void *arg)
2377{
2378 struct drm_device *dev = arg;
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 u32 master_ctl;
2381 irqreturn_t ret = IRQ_NONE;
2382 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002383 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002384
Ben Widawskyabd58f02013-11-02 21:07:09 -07002385 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2386 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2387 if (!master_ctl)
2388 return IRQ_NONE;
2389
2390 I915_WRITE(GEN8_MASTER_IRQ, 0);
2391 POSTING_READ(GEN8_MASTER_IRQ);
2392
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002393 /* Find, clear, then process each source of interrupt */
2394
Ben Widawskyabd58f02013-11-02 21:07:09 -07002395 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2396
2397 if (master_ctl & GEN8_DE_MISC_IRQ) {
2398 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002399 if (tmp) {
2400 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2401 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002402 if (tmp & GEN8_DE_MISC_GSE)
2403 intel_opregion_asle_intr(dev);
2404 else
2405 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002406 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002407 else
2408 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002409 }
2410
Daniel Vetter6d766f02013-11-07 14:49:55 +01002411 if (master_ctl & GEN8_DE_PORT_IRQ) {
2412 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002413 if (tmp) {
2414 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2415 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002416 if (tmp & GEN8_AUX_CHANNEL_A)
2417 dp_aux_irq_handler(dev);
2418 else
2419 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002420 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002421 else
2422 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002423 }
2424
Daniel Vetterc42664c2013-11-07 11:05:40 +01002425 for_each_pipe(pipe) {
2426 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002427
Daniel Vetterc42664c2013-11-07 11:05:40 +01002428 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2429 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002430
Daniel Vetterc42664c2013-11-07 11:05:40 +01002431 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002432 if (pipe_iir) {
2433 ret = IRQ_HANDLED;
2434 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002435 if (pipe_iir & GEN8_PIPE_VBLANK)
2436 intel_pipe_handle_vblank(dev, pipe);
2437
2438 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2439 intel_prepare_page_flip(dev, pipe);
2440 intel_finish_page_flip_plane(dev, pipe);
2441 }
2442
2443 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2444 hsw_pipe_crc_irq_handler(dev, pipe);
2445
2446 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2447 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2448 false))
2449 DRM_ERROR("Pipe %c FIFO underrun\n",
2450 pipe_name(pipe));
2451 }
2452
2453 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2454 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2455 pipe_name(pipe),
2456 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2457 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002458 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002459 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2460 }
2461
Daniel Vetter92d03a82013-11-07 11:05:43 +01002462 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2463 /*
2464 * FIXME(BDW): Assume for now that the new interrupt handling
2465 * scheme also closed the SDE interrupt handling race we've seen
2466 * on older pch-split platforms. But this needs testing.
2467 */
2468 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002469 if (pch_iir) {
2470 I915_WRITE(SDEIIR, pch_iir);
2471 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002472 cpt_irq_handler(dev, pch_iir);
2473 } else
2474 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2475
Daniel Vetter92d03a82013-11-07 11:05:43 +01002476 }
2477
Ben Widawskyabd58f02013-11-02 21:07:09 -07002478 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2479 POSTING_READ(GEN8_MASTER_IRQ);
2480
2481 return ret;
2482}
2483
Daniel Vetter17e1df02013-09-08 21:57:13 +02002484static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2485 bool reset_completed)
2486{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002487 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002488 int i;
2489
2490 /*
2491 * Notify all waiters for GPU completion events that reset state has
2492 * been changed, and that they need to restart their wait after
2493 * checking for potential errors (and bail out to drop locks if there is
2494 * a gpu reset pending so that i915_error_work_func can acquire them).
2495 */
2496
2497 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2498 for_each_ring(ring, dev_priv, i)
2499 wake_up_all(&ring->irq_queue);
2500
2501 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2502 wake_up_all(&dev_priv->pending_flip_queue);
2503
2504 /*
2505 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2506 * reset state is cleared.
2507 */
2508 if (reset_completed)
2509 wake_up_all(&dev_priv->gpu_error.reset_queue);
2510}
2511
Jesse Barnes8a905232009-07-11 16:48:03 -04002512/**
2513 * i915_error_work_func - do process context error handling work
2514 * @work: work struct
2515 *
2516 * Fire an error uevent so userspace can see that a hang or error
2517 * was detected.
2518 */
2519static void i915_error_work_func(struct work_struct *work)
2520{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002521 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2522 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002523 struct drm_i915_private *dev_priv =
2524 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002525 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002526 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2527 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2528 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002529 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002530
Dave Airlie5bdebb12013-10-11 14:07:25 +10002531 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002532
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002533 /*
2534 * Note that there's only one work item which does gpu resets, so we
2535 * need not worry about concurrent gpu resets potentially incrementing
2536 * error->reset_counter twice. We only need to take care of another
2537 * racing irq/hangcheck declaring the gpu dead for a second time. A
2538 * quick check for that is good enough: schedule_work ensures the
2539 * correct ordering between hang detection and this work item, and since
2540 * the reset in-progress bit is only ever set by code outside of this
2541 * work we don't need to worry about any other races.
2542 */
2543 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002544 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002545 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002546 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002547
Daniel Vetter17e1df02013-09-08 21:57:13 +02002548 /*
Imre Deakf454c692014-04-23 01:09:04 +03002549 * In most cases it's guaranteed that we get here with an RPM
2550 * reference held, for example because there is a pending GPU
2551 * request that won't finish until the reset is done. This
2552 * isn't the case at least when we get here by doing a
2553 * simulated reset via debugs, so get an RPM reference.
2554 */
2555 intel_runtime_pm_get(dev_priv);
2556 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002557 * All state reset _must_ be completed before we update the
2558 * reset counter, for otherwise waiters might miss the reset
2559 * pending state and not properly drop locks, resulting in
2560 * deadlocks with the reset work.
2561 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002562 ret = i915_reset(dev);
2563
Daniel Vetter17e1df02013-09-08 21:57:13 +02002564 intel_display_handle_reset(dev);
2565
Imre Deakf454c692014-04-23 01:09:04 +03002566 intel_runtime_pm_put(dev_priv);
2567
Daniel Vetterf69061b2012-12-06 09:01:42 +01002568 if (ret == 0) {
2569 /*
2570 * After all the gem state is reset, increment the reset
2571 * counter and wake up everyone waiting for the reset to
2572 * complete.
2573 *
2574 * Since unlock operations are a one-sided barrier only,
2575 * we need to insert a barrier here to order any seqno
2576 * updates before
2577 * the counter increment.
2578 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002579 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002580 atomic_inc(&dev_priv->gpu_error.reset_counter);
2581
Dave Airlie5bdebb12013-10-11 14:07:25 +10002582 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002583 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002584 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002585 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002586 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002587
Daniel Vetter17e1df02013-09-08 21:57:13 +02002588 /*
2589 * Note: The wake_up also serves as a memory barrier so that
2590 * waiters see the update value of the reset counter atomic_t.
2591 */
2592 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002593 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002594}
2595
Chris Wilson35aed2e2010-05-27 13:18:12 +01002596static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002597{
2598 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002599 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002600 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002601 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002602
Chris Wilson35aed2e2010-05-27 13:18:12 +01002603 if (!eir)
2604 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002605
Joe Perchesa70491c2012-03-18 13:00:11 -07002606 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002607
Ben Widawskybd9854f2012-08-23 15:18:09 -07002608 i915_get_extra_instdone(dev, instdone);
2609
Jesse Barnes8a905232009-07-11 16:48:03 -04002610 if (IS_G4X(dev)) {
2611 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2612 u32 ipeir = I915_READ(IPEIR_I965);
2613
Joe Perchesa70491c2012-03-18 13:00:11 -07002614 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2615 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002616 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2617 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002618 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002619 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002620 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002621 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002622 }
2623 if (eir & GM45_ERROR_PAGE_TABLE) {
2624 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002625 pr_err("page table error\n");
2626 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002627 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002628 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002629 }
2630 }
2631
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002632 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002633 if (eir & I915_ERROR_PAGE_TABLE) {
2634 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002635 pr_err("page table error\n");
2636 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002637 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002638 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002639 }
2640 }
2641
2642 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002643 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002644 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002645 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002646 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002647 /* pipestat has already been acked */
2648 }
2649 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002650 pr_err("instruction error\n");
2651 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002652 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2653 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002654 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002655 u32 ipeir = I915_READ(IPEIR);
2656
Joe Perchesa70491c2012-03-18 13:00:11 -07002657 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2658 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002659 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002660 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002661 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002662 } else {
2663 u32 ipeir = I915_READ(IPEIR_I965);
2664
Joe Perchesa70491c2012-03-18 13:00:11 -07002665 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2666 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002667 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002668 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002669 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002670 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002671 }
2672 }
2673
2674 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002675 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002676 eir = I915_READ(EIR);
2677 if (eir) {
2678 /*
2679 * some errors might have become stuck,
2680 * mask them.
2681 */
2682 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2683 I915_WRITE(EMR, I915_READ(EMR) | eir);
2684 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2685 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002686}
2687
2688/**
2689 * i915_handle_error - handle an error interrupt
2690 * @dev: drm device
2691 *
2692 * Do some basic checking of regsiter state at error interrupt time and
2693 * dump it to the syslog. Also call i915_capture_error_state() to make
2694 * sure we get a record and make it available in debugfs. Fire a uevent
2695 * so userspace knows something bad happened (should trigger collection
2696 * of a ring dump etc.).
2697 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002698void i915_handle_error(struct drm_device *dev, bool wedged,
2699 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002700{
2701 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002702 va_list args;
2703 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002704
Mika Kuoppala58174462014-02-25 17:11:26 +02002705 va_start(args, fmt);
2706 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2707 va_end(args);
2708
2709 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002710 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002711
Ben Gamariba1234d2009-09-14 17:48:47 -04002712 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002713 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2714 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002715
Ben Gamari11ed50e2009-09-14 17:48:45 -04002716 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002717 * Wakeup waiting processes so that the reset work function
2718 * i915_error_work_func doesn't deadlock trying to grab various
2719 * locks. By bumping the reset counter first, the woken
2720 * processes will see a reset in progress and back off,
2721 * releasing their locks and then wait for the reset completion.
2722 * We must do this for _all_ gpu waiters that might hold locks
2723 * that the reset work needs to acquire.
2724 *
2725 * Note: The wake_up serves as the required memory barrier to
2726 * ensure that the waiters see the updated value of the reset
2727 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002728 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002729 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002730 }
2731
Daniel Vetter122f46b2013-09-04 17:36:14 +02002732 /*
2733 * Our reset work can grab modeset locks (since it needs to reset the
2734 * state of outstanding pagelips). Hence it must not be run on our own
2735 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2736 * code will deadlock.
2737 */
2738 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002739}
2740
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002741static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002742{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002743 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002744 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002746 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002747 struct intel_unpin_work *work;
2748 unsigned long flags;
2749 bool stall_detected;
2750
2751 /* Ignore early vblank irqs */
2752 if (intel_crtc == NULL)
2753 return;
2754
2755 spin_lock_irqsave(&dev->event_lock, flags);
2756 work = intel_crtc->unpin_work;
2757
Chris Wilsone7d841c2012-12-03 11:36:30 +00002758 if (work == NULL ||
2759 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2760 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002761 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2762 spin_unlock_irqrestore(&dev->event_lock, flags);
2763 return;
2764 }
2765
2766 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002767 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002768 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002769 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002770 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002771 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002772 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002773 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002774 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002775 crtc->y * crtc->primary->fb->pitches[0] +
2776 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002777 }
2778
2779 spin_unlock_irqrestore(&dev->event_lock, flags);
2780
2781 if (stall_detected) {
2782 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2783 intel_prepare_page_flip(dev, intel_crtc->plane);
2784 }
2785}
2786
Keith Packard42f52ef2008-10-18 19:39:29 -07002787/* Called from drm generic code, passed 'crtc' which
2788 * we use as a pipe index
2789 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002790static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002791{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002792 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002793 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002794
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002796 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002797
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002798 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002799 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002800 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002801 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002802 else
Keith Packard7c463582008-11-04 02:03:27 -08002803 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002804 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002805 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002806
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002807 return 0;
2808}
2809
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002810static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002811{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002812 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002813 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002814 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002815 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002816
2817 if (!i915_pipe_enabled(dev, pipe))
2818 return -EINVAL;
2819
2820 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002821 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002822 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2823
2824 return 0;
2825}
2826
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002827static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2828{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002829 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002830 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002831
2832 if (!i915_pipe_enabled(dev, pipe))
2833 return -EINVAL;
2834
2835 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002836 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002837 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002838 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2839
2840 return 0;
2841}
2842
Ben Widawskyabd58f02013-11-02 21:07:09 -07002843static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2844{
2845 struct drm_i915_private *dev_priv = dev->dev_private;
2846 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002847
2848 if (!i915_pipe_enabled(dev, pipe))
2849 return -EINVAL;
2850
2851 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002852 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2853 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2854 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002855 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2856 return 0;
2857}
2858
Keith Packard42f52ef2008-10-18 19:39:29 -07002859/* Called from drm generic code, passed 'crtc' which
2860 * we use as a pipe index
2861 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002862static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002863{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002864 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002865 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002866
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002867 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002868 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002869 PIPE_VBLANK_INTERRUPT_STATUS |
2870 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002871 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2872}
2873
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002874static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002875{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002876 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002877 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002878 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002879 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002880
2881 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002882 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002883 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2884}
2885
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002886static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2887{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002888 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002889 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002890
2891 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002892 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002893 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002894 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2895}
2896
Ben Widawskyabd58f02013-11-02 21:07:09 -07002897static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2898{
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002901
2902 if (!i915_pipe_enabled(dev, pipe))
2903 return;
2904
2905 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002906 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2907 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2908 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002909 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2910}
2911
Chris Wilson893eead2010-10-27 14:44:35 +01002912static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002913ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002914{
Chris Wilson893eead2010-10-27 14:44:35 +01002915 return list_entry(ring->request_list.prev,
2916 struct drm_i915_gem_request, list)->seqno;
2917}
2918
Chris Wilson9107e9d2013-06-10 11:20:20 +01002919static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002920ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002921{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002922 return (list_empty(&ring->request_list) ||
2923 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04002924}
2925
Daniel Vettera028c4b2014-03-15 00:08:56 +01002926static bool
2927ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2928{
2929 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002930 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002931 } else {
2932 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2933 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2934 MI_SEMAPHORE_REGISTER);
2935 }
2936}
2937
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002938static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002939semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002940{
2941 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002942 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002943 int i;
2944
2945 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002946 for_each_ring(signaller, dev_priv, i) {
2947 if (ring == signaller)
2948 continue;
2949
2950 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2951 return signaller;
2952 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002953 } else {
2954 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2955
2956 for_each_ring(signaller, dev_priv, i) {
2957 if(ring == signaller)
2958 continue;
2959
Ben Widawskyebc348b2014-04-29 14:52:28 -07002960 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002961 return signaller;
2962 }
2963 }
2964
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002965 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2966 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002967
2968 return NULL;
2969}
2970
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002971static struct intel_engine_cs *
2972semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002973{
2974 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002975 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002976 u64 offset = 0;
2977 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002978
2979 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002980 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002981 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002982
Daniel Vetter88fe4292014-03-15 00:08:55 +01002983 /*
2984 * HEAD is likely pointing to the dword after the actual command,
2985 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002986 * or 4 dwords depending on the semaphore wait command size.
2987 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002988 * point at at batch, and semaphores are always emitted into the
2989 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002990 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002991 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002992 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002993
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002994 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002995 /*
2996 * Be paranoid and presume the hw has gone off into the wild -
2997 * our ring is smaller than what the hardware (and hence
2998 * HEAD_ADDR) allows. Also handles wrap-around.
2999 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003000 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003001
3002 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003003 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003004 if (cmd == ipehr)
3005 break;
3006
Daniel Vetter88fe4292014-03-15 00:08:55 +01003007 head -= 4;
3008 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003009
Daniel Vetter88fe4292014-03-15 00:08:55 +01003010 if (!i)
3011 return NULL;
3012
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003013 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003014 if (INTEL_INFO(ring->dev)->gen >= 8) {
3015 offset = ioread32(ring->buffer->virtual_start + head + 12);
3016 offset <<= 32;
3017 offset = ioread32(ring->buffer->virtual_start + head + 8);
3018 }
3019 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003020}
3021
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003022static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003023{
3024 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003025 struct intel_engine_cs *signaller;
Chris Wilson6274f212013-06-10 11:20:21 +01003026 u32 seqno, ctl;
3027
Chris Wilson4be17382014-06-06 10:22:29 +01003028 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003029
3030 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003031 if (signaller == NULL)
3032 return -1;
3033
3034 /* Prevent pathological recursion due to driver bugs */
3035 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003036 return -1;
3037
3038 /* cursory check for an unkickable deadlock */
3039 ctl = I915_READ_CTL(signaller);
3040 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
3041 return -1;
3042
Chris Wilson4be17382014-06-06 10:22:29 +01003043 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3044 return 1;
3045
3046 if (signaller->hangcheck.deadlock)
3047 return -1;
3048
3049 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003050}
3051
3052static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3053{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003054 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003055 int i;
3056
3057 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003058 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003059}
3060
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003061static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003062ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003063{
3064 struct drm_device *dev = ring->dev;
3065 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003066 u32 tmp;
3067
Chris Wilson6274f212013-06-10 11:20:21 +01003068 if (ring->hangcheck.acthd != acthd)
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003069 return HANGCHECK_ACTIVE;
Chris Wilson6274f212013-06-10 11:20:21 +01003070
Chris Wilson9107e9d2013-06-10 11:20:20 +01003071 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003072 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003073
3074 /* Is the chip hanging on a WAIT_FOR_EVENT?
3075 * If so we can simply poke the RB_WAIT bit
3076 * and break the hang. This should work on
3077 * all but the second generation chipsets.
3078 */
3079 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003080 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003081 i915_handle_error(dev, false,
3082 "Kicking stuck wait on %s",
3083 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003084 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003085 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003086 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003087
Chris Wilson6274f212013-06-10 11:20:21 +01003088 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3089 switch (semaphore_passed(ring)) {
3090 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003091 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003092 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003093 i915_handle_error(dev, false,
3094 "Kicking stuck semaphore on %s",
3095 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003096 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003097 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003098 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003099 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003100 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003101 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003102
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003103 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003104}
3105
Ben Gamarif65d9422009-09-14 17:48:44 -04003106/**
3107 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003108 * batchbuffers in a long time. We keep track per ring seqno progress and
3109 * if there are no progress, hangcheck score for that ring is increased.
3110 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3111 * we kick the ring. If we see no progress on three subsequent calls
3112 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003113 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003114static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003115{
3116 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003117 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003118 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003119 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003120 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003121 bool stuck[I915_NUM_RINGS] = { 0 };
3122#define BUSY 1
3123#define KICK 5
3124#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003125
Jani Nikulad330a952014-01-21 11:24:25 +02003126 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003127 return;
3128
Chris Wilsonb4519512012-05-11 14:29:30 +01003129 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003130 u64 acthd;
3131 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003132 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003133
Chris Wilson6274f212013-06-10 11:20:21 +01003134 semaphore_clear_deadlocks(dev_priv);
3135
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003136 seqno = ring->get_seqno(ring, false);
3137 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003138
Chris Wilson9107e9d2013-06-10 11:20:20 +01003139 if (ring->hangcheck.seqno == seqno) {
3140 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003141 ring->hangcheck.action = HANGCHECK_IDLE;
3142
Chris Wilson9107e9d2013-06-10 11:20:20 +01003143 if (waitqueue_active(&ring->irq_queue)) {
3144 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003145 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003146 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3147 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3148 ring->name);
3149 else
3150 DRM_INFO("Fake missed irq on %s\n",
3151 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003152 wake_up_all(&ring->irq_queue);
3153 }
3154 /* Safeguard against driver failure */
3155 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003156 } else
3157 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003158 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003159 /* We always increment the hangcheck score
3160 * if the ring is busy and still processing
3161 * the same request, so that no single request
3162 * can run indefinitely (such as a chain of
3163 * batches). The only time we do not increment
3164 * the hangcheck score on this ring, if this
3165 * ring is in a legitimate wait for another
3166 * ring. In that case the waiting ring is a
3167 * victim and we want to be sure we catch the
3168 * right culprit. Then every time we do kick
3169 * the ring, add a small increment to the
3170 * score so that we can catch a batch that is
3171 * being repeatedly kicked and so responsible
3172 * for stalling the machine.
3173 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003174 ring->hangcheck.action = ring_stuck(ring,
3175 acthd);
3176
3177 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003178 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003179 case HANGCHECK_WAIT:
Chris Wilson6274f212013-06-10 11:20:21 +01003180 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003181 case HANGCHECK_ACTIVE:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003182 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003183 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003184 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003185 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003186 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003187 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003188 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003189 stuck[i] = true;
3190 break;
3191 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003192 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003193 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003194 ring->hangcheck.action = HANGCHECK_ACTIVE;
3195
Chris Wilson9107e9d2013-06-10 11:20:20 +01003196 /* Gradually reduce the count so that we catch DoS
3197 * attempts across multiple batches.
3198 */
3199 if (ring->hangcheck.score > 0)
3200 ring->hangcheck.score--;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003201 }
3202
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003203 ring->hangcheck.seqno = seqno;
3204 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003205 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003206 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003207
Mika Kuoppala92cab732013-05-24 17:16:07 +03003208 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003209 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003210 DRM_INFO("%s on %s\n",
3211 stuck[i] ? "stuck" : "no progress",
3212 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003213 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003214 }
3215 }
3216
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003217 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003218 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003219
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003220 if (busy_count)
3221 /* Reset timer case chip hangs without another request
3222 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003223 i915_queue_hangcheck(dev);
3224}
3225
3226void i915_queue_hangcheck(struct drm_device *dev)
3227{
3228 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003229 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003230 return;
3231
3232 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3233 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003234}
3235
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003236static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003237{
3238 struct drm_i915_private *dev_priv = dev->dev_private;
3239
3240 if (HAS_PCH_NOP(dev))
3241 return;
3242
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003243 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003244
3245 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3246 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003247}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003248
Paulo Zanoni622364b2014-04-01 15:37:22 -03003249/*
3250 * SDEIER is also touched by the interrupt handler to work around missed PCH
3251 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3252 * instead we unconditionally enable all PCH interrupt sources here, but then
3253 * only unmask them as needed with SDEIMR.
3254 *
3255 * This function needs to be called before interrupts are enabled.
3256 */
3257static void ibx_irq_pre_postinstall(struct drm_device *dev)
3258{
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260
3261 if (HAS_PCH_NOP(dev))
3262 return;
3263
3264 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003265 I915_WRITE(SDEIER, 0xffffffff);
3266 POSTING_READ(SDEIER);
3267}
3268
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003269static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003270{
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003273 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003274 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003275 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003276}
3277
Linus Torvalds1da177e2005-04-16 15:20:36 -07003278/* drm_dma.h hooks
3279*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003280static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003281{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003282 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003283
Paulo Zanoni0c841212014-04-01 15:37:27 -03003284 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003285
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003286 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003287 if (IS_GEN7(dev))
3288 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003289
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003290 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003291
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003292 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003293}
3294
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003295static void valleyview_irq_preinstall(struct drm_device *dev)
3296{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003297 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003298 int pipe;
3299
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003300 /* VLV magic */
3301 I915_WRITE(VLV_IMR, 0);
3302 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3303 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3304 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3305
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003306 /* and GT */
3307 I915_WRITE(GTIIR, I915_READ(GTIIR));
3308 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003309
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003310 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003311
3312 I915_WRITE(DPINVGTT, 0xff);
3313
3314 I915_WRITE(PORT_HOTPLUG_EN, 0);
3315 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3316 for_each_pipe(pipe)
3317 I915_WRITE(PIPESTAT(pipe), 0xffff);
3318 I915_WRITE(VLV_IIR, 0xffffffff);
3319 I915_WRITE(VLV_IMR, 0xffffffff);
3320 I915_WRITE(VLV_IER, 0x0);
3321 POSTING_READ(VLV_IER);
3322}
3323
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003324static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3325{
3326 GEN8_IRQ_RESET_NDX(GT, 0);
3327 GEN8_IRQ_RESET_NDX(GT, 1);
3328 GEN8_IRQ_RESET_NDX(GT, 2);
3329 GEN8_IRQ_RESET_NDX(GT, 3);
3330}
3331
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003332static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003333{
3334 struct drm_i915_private *dev_priv = dev->dev_private;
3335 int pipe;
3336
Ben Widawskyabd58f02013-11-02 21:07:09 -07003337 I915_WRITE(GEN8_MASTER_IRQ, 0);
3338 POSTING_READ(GEN8_MASTER_IRQ);
3339
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003340 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003341
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003342 for_each_pipe(pipe)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003343 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003344
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003345 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3346 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3347 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003348
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003349 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003350}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003351
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003352static void cherryview_irq_preinstall(struct drm_device *dev)
3353{
3354 struct drm_i915_private *dev_priv = dev->dev_private;
3355 int pipe;
3356
3357 I915_WRITE(GEN8_MASTER_IRQ, 0);
3358 POSTING_READ(GEN8_MASTER_IRQ);
3359
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003360 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003361
3362 GEN5_IRQ_RESET(GEN8_PCU_);
3363
3364 POSTING_READ(GEN8_PCU_IIR);
3365
3366 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3367
3368 I915_WRITE(PORT_HOTPLUG_EN, 0);
3369 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3370
3371 for_each_pipe(pipe)
3372 I915_WRITE(PIPESTAT(pipe), 0xffff);
3373
3374 I915_WRITE(VLV_IMR, 0xffffffff);
3375 I915_WRITE(VLV_IER, 0x0);
3376 I915_WRITE(VLV_IIR, 0xffffffff);
3377 POSTING_READ(VLV_IIR);
3378}
3379
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003380static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003381{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003382 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003383 struct drm_mode_config *mode_config = &dev->mode_config;
3384 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003385 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003386
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003387 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003388 hotplug_irqs = SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003389 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003390 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003391 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003392 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003393 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003394 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003395 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003396 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003397 }
3398
Daniel Vetterfee884e2013-07-04 23:35:21 +02003399 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003400
3401 /*
3402 * Enable digital hotplug on the PCH, and configure the DP short pulse
3403 * duration to 2ms (which is the minimum in the Display Port spec)
3404 *
3405 * This register is the same on all known PCH chips.
3406 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003407 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3408 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3409 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3410 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3411 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3412 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3413}
3414
Paulo Zanonid46da432013-02-08 17:35:15 -02003415static void ibx_irq_postinstall(struct drm_device *dev)
3416{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003417 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003418 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003419
Daniel Vetter692a04c2013-05-29 21:43:05 +02003420 if (HAS_PCH_NOP(dev))
3421 return;
3422
Paulo Zanoni105b1222014-04-01 15:37:17 -03003423 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003424 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003425 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003426 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003427
Paulo Zanoni337ba012014-04-01 15:37:16 -03003428 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003429 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003430}
3431
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003432static void gen5_gt_irq_postinstall(struct drm_device *dev)
3433{
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 u32 pm_irqs, gt_irqs;
3436
3437 pm_irqs = gt_irqs = 0;
3438
3439 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003440 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003441 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003442 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3443 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003444 }
3445
3446 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3447 if (IS_GEN5(dev)) {
3448 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3449 ILK_BSD_USER_INTERRUPT;
3450 } else {
3451 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3452 }
3453
Paulo Zanoni35079892014-04-01 15:37:15 -03003454 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003455
3456 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303457 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003458
3459 if (HAS_VEBOX(dev))
3460 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3461
Paulo Zanoni605cd252013-08-06 18:57:15 -03003462 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003463 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003464 }
3465}
3466
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003467static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003468{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003469 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003470 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003471 u32 display_mask, extra_mask;
3472
3473 if (INTEL_INFO(dev)->gen >= 7) {
3474 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3475 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3476 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003477 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003478 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003479 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003480 } else {
3481 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3482 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003483 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003484 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3485 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003486 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3487 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003488 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003489
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003490 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003491
Paulo Zanoni0c841212014-04-01 15:37:27 -03003492 I915_WRITE(HWSTAM, 0xeffe);
3493
Paulo Zanoni622364b2014-04-01 15:37:22 -03003494 ibx_irq_pre_postinstall(dev);
3495
Paulo Zanoni35079892014-04-01 15:37:15 -03003496 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003497
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003498 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003499
Paulo Zanonid46da432013-02-08 17:35:15 -02003500 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003501
Jesse Barnesf97108d2010-01-29 11:27:07 -08003502 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003503 /* Enable PCU event interrupts
3504 *
3505 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003506 * setup is guaranteed to run in single-threaded context. But we
3507 * need it to make the assert_spin_locked happy. */
3508 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003509 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003510 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003511 }
3512
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003513 return 0;
3514}
3515
Imre Deakf8b79e52014-03-04 19:23:07 +02003516static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3517{
3518 u32 pipestat_mask;
3519 u32 iir_mask;
3520
3521 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3522 PIPE_FIFO_UNDERRUN_STATUS;
3523
3524 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3525 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3526 POSTING_READ(PIPESTAT(PIPE_A));
3527
3528 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3529 PIPE_CRC_DONE_INTERRUPT_STATUS;
3530
3531 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3532 PIPE_GMBUS_INTERRUPT_STATUS);
3533 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3534
3535 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3536 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3537 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3538 dev_priv->irq_mask &= ~iir_mask;
3539
3540 I915_WRITE(VLV_IIR, iir_mask);
3541 I915_WRITE(VLV_IIR, iir_mask);
3542 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3543 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3544 POSTING_READ(VLV_IER);
3545}
3546
3547static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3548{
3549 u32 pipestat_mask;
3550 u32 iir_mask;
3551
3552 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3553 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003554 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003555
3556 dev_priv->irq_mask |= iir_mask;
3557 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3558 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3559 I915_WRITE(VLV_IIR, iir_mask);
3560 I915_WRITE(VLV_IIR, iir_mask);
3561 POSTING_READ(VLV_IIR);
3562
3563 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3564 PIPE_CRC_DONE_INTERRUPT_STATUS;
3565
3566 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3567 PIPE_GMBUS_INTERRUPT_STATUS);
3568 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3569
3570 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3571 PIPE_FIFO_UNDERRUN_STATUS;
3572 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3573 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3574 POSTING_READ(PIPESTAT(PIPE_A));
3575}
3576
3577void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3578{
3579 assert_spin_locked(&dev_priv->irq_lock);
3580
3581 if (dev_priv->display_irqs_enabled)
3582 return;
3583
3584 dev_priv->display_irqs_enabled = true;
3585
3586 if (dev_priv->dev->irq_enabled)
3587 valleyview_display_irqs_install(dev_priv);
3588}
3589
3590void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3591{
3592 assert_spin_locked(&dev_priv->irq_lock);
3593
3594 if (!dev_priv->display_irqs_enabled)
3595 return;
3596
3597 dev_priv->display_irqs_enabled = false;
3598
3599 if (dev_priv->dev->irq_enabled)
3600 valleyview_display_irqs_uninstall(dev_priv);
3601}
3602
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003603static int valleyview_irq_postinstall(struct drm_device *dev)
3604{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003605 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003606 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003607
Imre Deakf8b79e52014-03-04 19:23:07 +02003608 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003609
Daniel Vetter20afbda2012-12-11 14:05:07 +01003610 I915_WRITE(PORT_HOTPLUG_EN, 0);
3611 POSTING_READ(PORT_HOTPLUG_EN);
3612
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003613 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003614 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003615 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003616 POSTING_READ(VLV_IER);
3617
Daniel Vetterb79480b2013-06-27 17:52:10 +02003618 /* Interrupt setup is already guaranteed to be single-threaded, this is
3619 * just to make the assert_spin_locked check happy. */
3620 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003621 if (dev_priv->display_irqs_enabled)
3622 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003623 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003624
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003625 I915_WRITE(VLV_IIR, 0xffffffff);
3626 I915_WRITE(VLV_IIR, 0xffffffff);
3627
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003628 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003629
3630 /* ack & enable invalid PTE error interrupts */
3631#if 0 /* FIXME: add support to irq handler for checking these bits */
3632 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3633 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3634#endif
3635
3636 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003637
3638 return 0;
3639}
3640
Ben Widawskyabd58f02013-11-02 21:07:09 -07003641static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3642{
3643 int i;
3644
3645 /* These are interrupts we'll toggle with the ring mask register */
3646 uint32_t gt_interrupts[] = {
3647 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3648 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3649 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3650 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3651 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3652 0,
3653 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3654 };
3655
Paulo Zanoni337ba012014-04-01 15:37:16 -03003656 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
Paulo Zanoni35079892014-04-01 15:37:15 -03003657 GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
Ben Widawsky09610212014-05-15 20:58:08 +03003658
3659 dev_priv->pm_irq_mask = 0xffffffff;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003660}
3661
3662static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3663{
3664 struct drm_device *dev = dev_priv->dev;
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003665 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003666 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003667 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003668 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3669 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003670 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003671 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3672 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3673 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003674
Paulo Zanoni337ba012014-04-01 15:37:16 -03003675 for_each_pipe(pipe)
Paulo Zanoni35079892014-04-01 15:37:15 -03003676 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3677 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003678
Paulo Zanoni35079892014-04-01 15:37:15 -03003679 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003680}
3681
3682static int gen8_irq_postinstall(struct drm_device *dev)
3683{
3684 struct drm_i915_private *dev_priv = dev->dev_private;
3685
Paulo Zanoni622364b2014-04-01 15:37:22 -03003686 ibx_irq_pre_postinstall(dev);
3687
Ben Widawskyabd58f02013-11-02 21:07:09 -07003688 gen8_gt_irq_postinstall(dev_priv);
3689 gen8_de_irq_postinstall(dev_priv);
3690
3691 ibx_irq_postinstall(dev);
3692
3693 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3694 POSTING_READ(GEN8_MASTER_IRQ);
3695
3696 return 0;
3697}
3698
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003699static int cherryview_irq_postinstall(struct drm_device *dev)
3700{
3701 struct drm_i915_private *dev_priv = dev->dev_private;
3702 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3703 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003704 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003705 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3706 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3707 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003708 unsigned long irqflags;
3709 int pipe;
3710
3711 /*
3712 * Leave vblank interrupts masked initially. enable/disable will
3713 * toggle them based on usage.
3714 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003715 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003716
3717 for_each_pipe(pipe)
3718 I915_WRITE(PIPESTAT(pipe), 0xffff);
3719
3720 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003721 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003722 for_each_pipe(pipe)
3723 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3724 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3725
3726 I915_WRITE(VLV_IIR, 0xffffffff);
3727 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3728 I915_WRITE(VLV_IER, enable_mask);
3729
3730 gen8_gt_irq_postinstall(dev_priv);
3731
3732 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3733 POSTING_READ(GEN8_MASTER_IRQ);
3734
3735 return 0;
3736}
3737
Ben Widawskyabd58f02013-11-02 21:07:09 -07003738static void gen8_irq_uninstall(struct drm_device *dev)
3739{
3740 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003741
3742 if (!dev_priv)
3743 return;
3744
Paulo Zanonid4eb6b12014-04-01 15:37:24 -03003745 intel_hpd_irq_uninstall(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003746
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003747 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003748}
3749
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003750static void valleyview_irq_uninstall(struct drm_device *dev)
3751{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003752 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003753 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003754 int pipe;
3755
3756 if (!dev_priv)
3757 return;
3758
Imre Deak843d0e72014-04-14 20:24:23 +03003759 I915_WRITE(VLV_MASTER_IER, 0);
3760
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003761 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003762
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003763 for_each_pipe(pipe)
3764 I915_WRITE(PIPESTAT(pipe), 0xffff);
3765
3766 I915_WRITE(HWSTAM, 0xffffffff);
3767 I915_WRITE(PORT_HOTPLUG_EN, 0);
3768 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003769
3770 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3771 if (dev_priv->display_irqs_enabled)
3772 valleyview_display_irqs_uninstall(dev_priv);
3773 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3774
3775 dev_priv->irq_mask = 0;
3776
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003777 I915_WRITE(VLV_IIR, 0xffffffff);
3778 I915_WRITE(VLV_IMR, 0xffffffff);
3779 I915_WRITE(VLV_IER, 0x0);
3780 POSTING_READ(VLV_IER);
3781}
3782
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003783static void cherryview_irq_uninstall(struct drm_device *dev)
3784{
3785 struct drm_i915_private *dev_priv = dev->dev_private;
3786 int pipe;
3787
3788 if (!dev_priv)
3789 return;
3790
3791 I915_WRITE(GEN8_MASTER_IRQ, 0);
3792 POSTING_READ(GEN8_MASTER_IRQ);
3793
3794#define GEN8_IRQ_FINI_NDX(type, which) \
3795do { \
3796 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3797 I915_WRITE(GEN8_##type##_IER(which), 0); \
3798 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3799 POSTING_READ(GEN8_##type##_IIR(which)); \
3800 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3801} while (0)
3802
3803#define GEN8_IRQ_FINI(type) \
3804do { \
3805 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3806 I915_WRITE(GEN8_##type##_IER, 0); \
3807 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3808 POSTING_READ(GEN8_##type##_IIR); \
3809 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3810} while (0)
3811
3812 GEN8_IRQ_FINI_NDX(GT, 0);
3813 GEN8_IRQ_FINI_NDX(GT, 1);
3814 GEN8_IRQ_FINI_NDX(GT, 2);
3815 GEN8_IRQ_FINI_NDX(GT, 3);
3816
3817 GEN8_IRQ_FINI(PCU);
3818
3819#undef GEN8_IRQ_FINI
3820#undef GEN8_IRQ_FINI_NDX
3821
3822 I915_WRITE(PORT_HOTPLUG_EN, 0);
3823 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3824
3825 for_each_pipe(pipe)
3826 I915_WRITE(PIPESTAT(pipe), 0xffff);
3827
3828 I915_WRITE(VLV_IMR, 0xffffffff);
3829 I915_WRITE(VLV_IER, 0x0);
3830 I915_WRITE(VLV_IIR, 0xffffffff);
3831 POSTING_READ(VLV_IIR);
3832}
3833
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003834static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003835{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003836 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003837
3838 if (!dev_priv)
3839 return;
3840
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02003841 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003842
Paulo Zanonibe30b292014-04-01 15:37:25 -03003843 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003844}
3845
Chris Wilsonc2798b12012-04-22 21:13:57 +01003846static void i8xx_irq_preinstall(struct drm_device * dev)
3847{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003849 int pipe;
3850
Chris Wilsonc2798b12012-04-22 21:13:57 +01003851 for_each_pipe(pipe)
3852 I915_WRITE(PIPESTAT(pipe), 0);
3853 I915_WRITE16(IMR, 0xffff);
3854 I915_WRITE16(IER, 0x0);
3855 POSTING_READ16(IER);
3856}
3857
3858static int i8xx_irq_postinstall(struct drm_device *dev)
3859{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003860 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003861 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003862
Chris Wilsonc2798b12012-04-22 21:13:57 +01003863 I915_WRITE16(EMR,
3864 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3865
3866 /* Unmask the interrupts that we always want on. */
3867 dev_priv->irq_mask =
3868 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3869 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3870 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3871 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3872 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3873 I915_WRITE16(IMR, dev_priv->irq_mask);
3874
3875 I915_WRITE16(IER,
3876 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3877 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3878 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3879 I915_USER_INTERRUPT);
3880 POSTING_READ16(IER);
3881
Daniel Vetter379ef822013-10-16 22:55:56 +02003882 /* Interrupt setup is already guaranteed to be single-threaded, this is
3883 * just to make the assert_spin_locked check happy. */
3884 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02003885 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3886 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02003887 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3888
Chris Wilsonc2798b12012-04-22 21:13:57 +01003889 return 0;
3890}
3891
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003892/*
3893 * Returns true when a page flip has completed.
3894 */
3895static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003896 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003897{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003898 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003899 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003900
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003901 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003902 return false;
3903
3904 if ((iir & flip_pending) == 0)
3905 return false;
3906
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003907 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003908
3909 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3910 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3911 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3912 * the flip is completed (no longer pending). Since this doesn't raise
3913 * an interrupt per se, we watch for the change at vblank.
3914 */
3915 if (I915_READ16(ISR) & flip_pending)
3916 return false;
3917
3918 intel_finish_page_flip(dev, pipe);
3919
3920 return true;
3921}
3922
Daniel Vetterff1f5252012-10-02 15:10:55 +02003923static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003924{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003925 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003926 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003927 u16 iir, new_iir;
3928 u32 pipe_stats[2];
3929 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003930 int pipe;
3931 u16 flip_mask =
3932 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3933 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3934
Chris Wilsonc2798b12012-04-22 21:13:57 +01003935 iir = I915_READ16(IIR);
3936 if (iir == 0)
3937 return IRQ_NONE;
3938
3939 while (iir & ~flip_mask) {
3940 /* Can't rely on pipestat interrupt bit in iir as it might
3941 * have been cleared after the pipestat interrupt was received.
3942 * It doesn't set the bit in iir again, but it still produces
3943 * interrupts (for non-MSI).
3944 */
3945 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3946 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02003947 i915_handle_error(dev, false,
3948 "Command parser error, iir 0x%08x",
3949 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003950
3951 for_each_pipe(pipe) {
3952 int reg = PIPESTAT(pipe);
3953 pipe_stats[pipe] = I915_READ(reg);
3954
3955 /*
3956 * Clear the PIPE*STAT regs before the IIR
3957 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003958 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003959 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003960 }
3961 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3962
3963 I915_WRITE16(IIR, iir & ~flip_mask);
3964 new_iir = I915_READ16(IIR); /* Flush posted writes */
3965
Daniel Vetterd05c6172012-04-26 23:28:09 +02003966 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003967
3968 if (iir & I915_USER_INTERRUPT)
3969 notify_ring(dev, &dev_priv->ring[RCS]);
3970
Daniel Vetter4356d582013-10-16 22:55:55 +02003971 for_each_pipe(pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003972 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003973 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003974 plane = !plane;
3975
Daniel Vetter4356d582013-10-16 22:55:55 +02003976 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003977 i8xx_handle_vblank(dev, plane, pipe, iir))
3978 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003979
Daniel Vetter4356d582013-10-16 22:55:55 +02003980 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003981 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003982
3983 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3984 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02003985 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02003986 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003987
3988 iir = new_iir;
3989 }
3990
3991 return IRQ_HANDLED;
3992}
3993
3994static void i8xx_irq_uninstall(struct drm_device * dev)
3995{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003996 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003997 int pipe;
3998
Chris Wilsonc2798b12012-04-22 21:13:57 +01003999 for_each_pipe(pipe) {
4000 /* Clear enable bits; then clear status bits */
4001 I915_WRITE(PIPESTAT(pipe), 0);
4002 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4003 }
4004 I915_WRITE16(IMR, 0xffff);
4005 I915_WRITE16(IER, 0x0);
4006 I915_WRITE16(IIR, I915_READ16(IIR));
4007}
4008
Chris Wilsona266c7d2012-04-24 22:59:44 +01004009static void i915_irq_preinstall(struct drm_device * dev)
4010{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004011 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004012 int pipe;
4013
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014 if (I915_HAS_HOTPLUG(dev)) {
4015 I915_WRITE(PORT_HOTPLUG_EN, 0);
4016 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4017 }
4018
Chris Wilson00d98eb2012-04-24 22:59:48 +01004019 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020 for_each_pipe(pipe)
4021 I915_WRITE(PIPESTAT(pipe), 0);
4022 I915_WRITE(IMR, 0xffffffff);
4023 I915_WRITE(IER, 0x0);
4024 POSTING_READ(IER);
4025}
4026
4027static int i915_irq_postinstall(struct drm_device *dev)
4028{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004029 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004030 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02004031 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032
Chris Wilson38bde182012-04-24 22:59:50 +01004033 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4034
4035 /* Unmask the interrupts that we always want on. */
4036 dev_priv->irq_mask =
4037 ~(I915_ASLE_INTERRUPT |
4038 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4039 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4040 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4041 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4042 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4043
4044 enable_mask =
4045 I915_ASLE_INTERRUPT |
4046 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4047 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4048 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4049 I915_USER_INTERRUPT;
4050
Chris Wilsona266c7d2012-04-24 22:59:44 +01004051 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004052 I915_WRITE(PORT_HOTPLUG_EN, 0);
4053 POSTING_READ(PORT_HOTPLUG_EN);
4054
Chris Wilsona266c7d2012-04-24 22:59:44 +01004055 /* Enable in IER... */
4056 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4057 /* and unmask in IMR */
4058 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4059 }
4060
Chris Wilsona266c7d2012-04-24 22:59:44 +01004061 I915_WRITE(IMR, dev_priv->irq_mask);
4062 I915_WRITE(IER, enable_mask);
4063 POSTING_READ(IER);
4064
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004065 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004066
Daniel Vetter379ef822013-10-16 22:55:56 +02004067 /* Interrupt setup is already guaranteed to be single-threaded, this is
4068 * just to make the assert_spin_locked check happy. */
4069 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004070 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4071 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004072 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4073
Daniel Vetter20afbda2012-12-11 14:05:07 +01004074 return 0;
4075}
4076
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004077/*
4078 * Returns true when a page flip has completed.
4079 */
4080static bool i915_handle_vblank(struct drm_device *dev,
4081 int plane, int pipe, u32 iir)
4082{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004083 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004084 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4085
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004086 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004087 return false;
4088
4089 if ((iir & flip_pending) == 0)
4090 return false;
4091
4092 intel_prepare_page_flip(dev, plane);
4093
4094 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4095 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4096 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4097 * the flip is completed (no longer pending). Since this doesn't raise
4098 * an interrupt per se, we watch for the change at vblank.
4099 */
4100 if (I915_READ(ISR) & flip_pending)
4101 return false;
4102
4103 intel_finish_page_flip(dev, pipe);
4104
4105 return true;
4106}
4107
Daniel Vetterff1f5252012-10-02 15:10:55 +02004108static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004110 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004111 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004112 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01004114 u32 flip_mask =
4115 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4116 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004117 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118
Chris Wilsona266c7d2012-04-24 22:59:44 +01004119 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004120 do {
4121 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004122 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123
4124 /* Can't rely on pipestat interrupt bit in iir as it might
4125 * have been cleared after the pipestat interrupt was received.
4126 * It doesn't set the bit in iir again, but it still produces
4127 * interrupts (for non-MSI).
4128 */
4129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4130 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004131 i915_handle_error(dev, false,
4132 "Command parser error, iir 0x%08x",
4133 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004134
4135 for_each_pipe(pipe) {
4136 int reg = PIPESTAT(pipe);
4137 pipe_stats[pipe] = I915_READ(reg);
4138
Chris Wilson38bde182012-04-24 22:59:50 +01004139 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004141 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004142 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 }
4144 }
4145 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4146
4147 if (!irq_received)
4148 break;
4149
Chris Wilsona266c7d2012-04-24 22:59:44 +01004150 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004151 if (I915_HAS_HOTPLUG(dev) &&
4152 iir & I915_DISPLAY_PORT_INTERRUPT)
4153 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154
Chris Wilson38bde182012-04-24 22:59:50 +01004155 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 new_iir = I915_READ(IIR); /* Flush posted writes */
4157
Chris Wilsona266c7d2012-04-24 22:59:44 +01004158 if (iir & I915_USER_INTERRUPT)
4159 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004160
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004162 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004163 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004164 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004165
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004166 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4167 i915_handle_vblank(dev, plane, pipe, iir))
4168 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169
4170 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4171 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004172
4173 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004174 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004175
4176 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4177 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004178 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 }
4180
Chris Wilsona266c7d2012-04-24 22:59:44 +01004181 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4182 intel_opregion_asle_intr(dev);
4183
4184 /* With MSI, interrupts are only generated when iir
4185 * transitions from zero to nonzero. If another bit got
4186 * set while we were handling the existing iir bits, then
4187 * we would never get another interrupt.
4188 *
4189 * This is fine on non-MSI as well, as if we hit this path
4190 * we avoid exiting the interrupt handler only to generate
4191 * another one.
4192 *
4193 * Note that for MSI this could cause a stray interrupt report
4194 * if an interrupt landed in the time between writing IIR and
4195 * the posting read. This should be rare enough to never
4196 * trigger the 99% of 100,000 interrupts test for disabling
4197 * stray interrupts.
4198 */
Chris Wilson38bde182012-04-24 22:59:50 +01004199 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004200 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004201 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202
Daniel Vetterd05c6172012-04-26 23:28:09 +02004203 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004204
Chris Wilsona266c7d2012-04-24 22:59:44 +01004205 return ret;
4206}
4207
4208static void i915_irq_uninstall(struct drm_device * dev)
4209{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004210 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004211 int pipe;
4212
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004213 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004214
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215 if (I915_HAS_HOTPLUG(dev)) {
4216 I915_WRITE(PORT_HOTPLUG_EN, 0);
4217 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4218 }
4219
Chris Wilson00d98eb2012-04-24 22:59:48 +01004220 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01004221 for_each_pipe(pipe) {
4222 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004223 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004224 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4225 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226 I915_WRITE(IMR, 0xffffffff);
4227 I915_WRITE(IER, 0x0);
4228
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229 I915_WRITE(IIR, I915_READ(IIR));
4230}
4231
4232static void i965_irq_preinstall(struct drm_device * dev)
4233{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004234 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235 int pipe;
4236
Chris Wilsonadca4732012-05-11 18:01:31 +01004237 I915_WRITE(PORT_HOTPLUG_EN, 0);
4238 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004239
4240 I915_WRITE(HWSTAM, 0xeffe);
4241 for_each_pipe(pipe)
4242 I915_WRITE(PIPESTAT(pipe), 0);
4243 I915_WRITE(IMR, 0xffffffff);
4244 I915_WRITE(IER, 0x0);
4245 POSTING_READ(IER);
4246}
4247
4248static int i965_irq_postinstall(struct drm_device *dev)
4249{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004250 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004251 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004252 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004253 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004254
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004256 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004257 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004258 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4259 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4260 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4261 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4262 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4263
4264 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004265 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4266 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004267 enable_mask |= I915_USER_INTERRUPT;
4268
4269 if (IS_G4X(dev))
4270 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271
Daniel Vetterb79480b2013-06-27 17:52:10 +02004272 /* Interrupt setup is already guaranteed to be single-threaded, this is
4273 * just to make the assert_spin_locked check happy. */
4274 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004275 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4276 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4277 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004278 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004279
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 /*
4281 * Enable some error detection, note the instruction error mask
4282 * bit is reserved, so we leave it masked.
4283 */
4284 if (IS_G4X(dev)) {
4285 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4286 GM45_ERROR_MEM_PRIV |
4287 GM45_ERROR_CP_PRIV |
4288 I915_ERROR_MEMORY_REFRESH);
4289 } else {
4290 error_mask = ~(I915_ERROR_PAGE_TABLE |
4291 I915_ERROR_MEMORY_REFRESH);
4292 }
4293 I915_WRITE(EMR, error_mask);
4294
4295 I915_WRITE(IMR, dev_priv->irq_mask);
4296 I915_WRITE(IER, enable_mask);
4297 POSTING_READ(IER);
4298
Daniel Vetter20afbda2012-12-11 14:05:07 +01004299 I915_WRITE(PORT_HOTPLUG_EN, 0);
4300 POSTING_READ(PORT_HOTPLUG_EN);
4301
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004302 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004303
4304 return 0;
4305}
4306
Egbert Eichbac56d52013-02-25 12:06:51 -05004307static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004308{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004309 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05004310 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004311 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004312 u32 hotplug_en;
4313
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004314 assert_spin_locked(&dev_priv->irq_lock);
4315
Egbert Eichbac56d52013-02-25 12:06:51 -05004316 if (I915_HAS_HOTPLUG(dev)) {
4317 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4318 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4319 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004320 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02004321 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4322 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4323 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004324 /* Programming the CRT detection parameters tends
4325 to generate a spurious hotplug event about three
4326 seconds later. So just do it once.
4327 */
4328 if (IS_G4X(dev))
4329 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004330 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004331 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004332
Egbert Eichbac56d52013-02-25 12:06:51 -05004333 /* Ignore TV since it's buggy */
4334 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4335 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004336}
4337
Daniel Vetterff1f5252012-10-02 15:10:55 +02004338static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004339{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004340 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004341 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004342 u32 iir, new_iir;
4343 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004344 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004345 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004346 u32 flip_mask =
4347 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4348 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004349
Chris Wilsona266c7d2012-04-24 22:59:44 +01004350 iir = I915_READ(IIR);
4351
Chris Wilsona266c7d2012-04-24 22:59:44 +01004352 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004353 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004354 bool blc_event = false;
4355
Chris Wilsona266c7d2012-04-24 22:59:44 +01004356 /* Can't rely on pipestat interrupt bit in iir as it might
4357 * have been cleared after the pipestat interrupt was received.
4358 * It doesn't set the bit in iir again, but it still produces
4359 * interrupts (for non-MSI).
4360 */
4361 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4362 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004363 i915_handle_error(dev, false,
4364 "Command parser error, iir 0x%08x",
4365 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004366
4367 for_each_pipe(pipe) {
4368 int reg = PIPESTAT(pipe);
4369 pipe_stats[pipe] = I915_READ(reg);
4370
4371 /*
4372 * Clear the PIPE*STAT regs before the IIR
4373 */
4374 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004375 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004376 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004377 }
4378 }
4379 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4380
4381 if (!irq_received)
4382 break;
4383
4384 ret = IRQ_HANDLED;
4385
4386 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004387 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4388 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004389
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004390 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004391 new_iir = I915_READ(IIR); /* Flush posted writes */
4392
Chris Wilsona266c7d2012-04-24 22:59:44 +01004393 if (iir & I915_USER_INTERRUPT)
4394 notify_ring(dev, &dev_priv->ring[RCS]);
4395 if (iir & I915_BSD_USER_INTERRUPT)
4396 notify_ring(dev, &dev_priv->ring[VCS]);
4397
Chris Wilsona266c7d2012-04-24 22:59:44 +01004398 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004399 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004400 i915_handle_vblank(dev, pipe, pipe, iir))
4401 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004402
4403 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4404 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004405
4406 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004407 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004408
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004409 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4410 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004411 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004412 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004413
4414 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4415 intel_opregion_asle_intr(dev);
4416
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004417 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4418 gmbus_irq_handler(dev);
4419
Chris Wilsona266c7d2012-04-24 22:59:44 +01004420 /* With MSI, interrupts are only generated when iir
4421 * transitions from zero to nonzero. If another bit got
4422 * set while we were handling the existing iir bits, then
4423 * we would never get another interrupt.
4424 *
4425 * This is fine on non-MSI as well, as if we hit this path
4426 * we avoid exiting the interrupt handler only to generate
4427 * another one.
4428 *
4429 * Note that for MSI this could cause a stray interrupt report
4430 * if an interrupt landed in the time between writing IIR and
4431 * the posting read. This should be rare enough to never
4432 * trigger the 99% of 100,000 interrupts test for disabling
4433 * stray interrupts.
4434 */
4435 iir = new_iir;
4436 }
4437
Daniel Vetterd05c6172012-04-26 23:28:09 +02004438 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004439
Chris Wilsona266c7d2012-04-24 22:59:44 +01004440 return ret;
4441}
4442
4443static void i965_irq_uninstall(struct drm_device * dev)
4444{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004445 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004446 int pipe;
4447
4448 if (!dev_priv)
4449 return;
4450
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004451 intel_hpd_irq_uninstall(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004452
Chris Wilsonadca4732012-05-11 18:01:31 +01004453 I915_WRITE(PORT_HOTPLUG_EN, 0);
4454 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004455
4456 I915_WRITE(HWSTAM, 0xffffffff);
4457 for_each_pipe(pipe)
4458 I915_WRITE(PIPESTAT(pipe), 0);
4459 I915_WRITE(IMR, 0xffffffff);
4460 I915_WRITE(IER, 0x0);
4461
4462 for_each_pipe(pipe)
4463 I915_WRITE(PIPESTAT(pipe),
4464 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4465 I915_WRITE(IIR, I915_READ(IIR));
4466}
4467
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004468static void intel_hpd_irq_reenable(unsigned long data)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004469{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004470 struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004471 struct drm_device *dev = dev_priv->dev;
4472 struct drm_mode_config *mode_config = &dev->mode_config;
4473 unsigned long irqflags;
4474 int i;
4475
4476 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4477 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4478 struct drm_connector *connector;
4479
4480 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4481 continue;
4482
4483 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4484
4485 list_for_each_entry(connector, &mode_config->connector_list, head) {
4486 struct intel_connector *intel_connector = to_intel_connector(connector);
4487
4488 if (intel_connector->encoder->hpd_pin == i) {
4489 if (connector->polled != intel_connector->polled)
4490 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004491 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004492 connector->polled = intel_connector->polled;
4493 if (!connector->polled)
4494 connector->polled = DRM_CONNECTOR_POLL_HPD;
4495 }
4496 }
4497 }
4498 if (dev_priv->display.hpd_irq_setup)
4499 dev_priv->display.hpd_irq_setup(dev);
4500 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4501}
4502
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004503void intel_irq_init(struct drm_device *dev)
4504{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004505 struct drm_i915_private *dev_priv = dev->dev_private;
4506
4507 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004508 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004509 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004510 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004511 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004512
Deepak Sa6706b42014-03-15 20:23:22 +05304513 /* Let's track the enabled rps events */
4514 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4515
Daniel Vetter99584db2012-11-14 17:14:04 +01004516 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4517 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004518 (unsigned long) dev);
Ville Syrjälä3ca1cce2014-01-17 13:43:51 +02004519 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
Egbert Eichac4c16c2013-04-16 13:36:58 +02004520 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01004521
Tomas Janousek97a19a22012-12-08 13:48:13 +01004522 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004523
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004524 if (IS_GEN2(dev)) {
4525 dev->max_vblank_count = 0;
4526 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4527 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004528 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4529 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004530 } else {
4531 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4532 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004533 }
4534
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004535 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004536 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004537 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4538 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004539
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004540 if (IS_CHERRYVIEW(dev)) {
4541 dev->driver->irq_handler = cherryview_irq_handler;
4542 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4543 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4544 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4545 dev->driver->enable_vblank = valleyview_enable_vblank;
4546 dev->driver->disable_vblank = valleyview_disable_vblank;
4547 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4548 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004549 dev->driver->irq_handler = valleyview_irq_handler;
4550 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4551 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4552 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4553 dev->driver->enable_vblank = valleyview_enable_vblank;
4554 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004555 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004556 } else if (IS_GEN8(dev)) {
4557 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004558 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004559 dev->driver->irq_postinstall = gen8_irq_postinstall;
4560 dev->driver->irq_uninstall = gen8_irq_uninstall;
4561 dev->driver->enable_vblank = gen8_enable_vblank;
4562 dev->driver->disable_vblank = gen8_disable_vblank;
4563 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004564 } else if (HAS_PCH_SPLIT(dev)) {
4565 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004566 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004567 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4568 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4569 dev->driver->enable_vblank = ironlake_enable_vblank;
4570 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004571 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004572 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004573 if (INTEL_INFO(dev)->gen == 2) {
4574 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4575 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4576 dev->driver->irq_handler = i8xx_irq_handler;
4577 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004578 } else if (INTEL_INFO(dev)->gen == 3) {
4579 dev->driver->irq_preinstall = i915_irq_preinstall;
4580 dev->driver->irq_postinstall = i915_irq_postinstall;
4581 dev->driver->irq_uninstall = i915_irq_uninstall;
4582 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004583 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004584 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004585 dev->driver->irq_preinstall = i965_irq_preinstall;
4586 dev->driver->irq_postinstall = i965_irq_postinstall;
4587 dev->driver->irq_uninstall = i965_irq_uninstall;
4588 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004589 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004590 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004591 dev->driver->enable_vblank = i915_enable_vblank;
4592 dev->driver->disable_vblank = i915_disable_vblank;
4593 }
4594}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004595
4596void intel_hpd_init(struct drm_device *dev)
4597{
4598 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004599 struct drm_mode_config *mode_config = &dev->mode_config;
4600 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004601 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004602 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004603
Egbert Eich821450c2013-04-16 13:36:55 +02004604 for (i = 1; i < HPD_NUM_PINS; i++) {
4605 dev_priv->hpd_stats[i].hpd_cnt = 0;
4606 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4607 }
4608 list_for_each_entry(connector, &mode_config->connector_list, head) {
4609 struct intel_connector *intel_connector = to_intel_connector(connector);
4610 connector->polled = intel_connector->polled;
4611 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4612 connector->polled = DRM_CONNECTOR_POLL_HPD;
4613 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004614
4615 /* Interrupt setup is already guaranteed to be single-threaded, this is
4616 * just to make the assert_spin_locked checks happy. */
4617 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004618 if (dev_priv->display.hpd_irq_setup)
4619 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004620 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004621}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004622
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004623/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004624void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004625{
4626 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004627
Paulo Zanoni730488b2014-03-07 20:12:32 -03004628 dev->driver->irq_uninstall(dev);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004629 dev_priv->pm.irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004630}
4631
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004632/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004633void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004634{
4635 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004636
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004637 dev_priv->pm.irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004638 dev->driver->irq_preinstall(dev);
4639 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004640}