blob: ecb5c33a2ea09a44dc0fa9c50a868fbcde235ac8 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300154 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
Daniel Vetter480c8032014-07-16 09:49:40 +0200185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
Daniel Vetter480c8032014-07-16 09:49:40 +0200190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
Daniel Vetter480c8032014-07-16 09:49:40 +0200223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
Daniel Vetter480c8032014-07-16 09:49:40 +0200228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Damien Lespiau055e3932014-08-18 13:49:10 +0100241 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawsky09610212014-05-15 20:58:08 +0300268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Damien Lespiau055e3932014-08-18 13:49:10 +0100299 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300500 if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
Jesse Barnes5ca58282009-03-31 14:11:15 -07001140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
Jesse Barnes5ca58282009-03-31 14:11:15 -07001145static void i915_hotplug_work_func(struct work_struct *work)
1146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001150 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001156 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001157 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
Keith Packarda65e34c2011-07-25 10:04:56 -07001159 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001160 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1161
Egbert Eichcd569ae2013-04-16 13:36:57 +02001162 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001163
1164 hpd_event_bits = dev_priv->hpd_event_bits;
1165 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001166 list_for_each_entry(connector, &mode_config->connector_list, head) {
1167 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001168 if (!intel_connector->encoder)
1169 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001170 intel_encoder = intel_connector->encoder;
1171 if (intel_encoder->hpd_pin > HPD_NONE &&
1172 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1173 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1174 DRM_INFO("HPD interrupt storm detected on connector %s: "
1175 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001176 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001177 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1178 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1179 | DRM_CONNECTOR_POLL_DISCONNECT;
1180 hpd_disabled = true;
1181 }
Egbert Eich142e2392013-04-11 15:57:57 +02001182 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1183 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001184 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001185 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001186 }
1187 /* if there were no outputs to poll, poll was disabled,
1188 * therefore make sure it's enabled when disabling HPD on
1189 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001190 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001191 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +03001192 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
1193 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +02001194 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001195
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1197
Egbert Eich321a1b32013-04-11 16:00:26 +02001198 list_for_each_entry(connector, &mode_config->connector_list, head) {
1199 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001200 if (!intel_connector->encoder)
1201 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +02001202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
Keith Packard40ee3382011-07-28 15:31:19 -07001210 mutex_unlock(&mode_config->mutex);
1211
Egbert Eich321a1b32013-04-11 16:00:26 +02001212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001214}
1215
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001216static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001218 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001219 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001220 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001221
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001222 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001223
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001224 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1225
Daniel Vetter20e4d402012-08-08 23:35:39 +02001226 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001227
Jesse Barnes7648fa92010-05-20 14:28:11 -07001228 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001229 busy_up = I915_READ(RCPREVBSYTUPAVG);
1230 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001231 max_avg = I915_READ(RCBMAXAVG);
1232 min_avg = I915_READ(RCBMINAVG);
1233
1234 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001235 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001236 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1237 new_delay = dev_priv->ips.cur_delay - 1;
1238 if (new_delay < dev_priv->ips.max_delay)
1239 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001240 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001241 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1242 new_delay = dev_priv->ips.cur_delay + 1;
1243 if (new_delay > dev_priv->ips.min_delay)
1244 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001245 }
1246
Jesse Barnes7648fa92010-05-20 14:28:11 -07001247 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001248 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001249
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001250 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001251
Jesse Barnesf97108d2010-01-29 11:27:07 -08001252 return;
1253}
1254
Chris Wilson549f7362010-10-19 11:19:32 +01001255static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001257{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001258 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001259 return;
1260
Chris Wilson814e9b52013-09-23 17:33:19 -03001261 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001262
Sourab Gupta84c33a62014-06-02 16:47:17 +05301263 if (drm_core_check_feature(dev, DRIVER_MODESET))
1264 intel_notify_mmio_flip(ring);
1265
Chris Wilson549f7362010-10-19 11:19:32 +01001266 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001267 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001268}
1269
Deepak S31685c22014-07-03 17:33:01 -04001270static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001271 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001272{
1273 u32 cz_ts, cz_freq_khz;
1274 u32 render_count, media_count;
1275 u32 elapsed_render, elapsed_media, elapsed_time;
1276 u32 residency = 0;
1277
1278 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1279 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1280
1281 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1282 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1283
Chris Wilsonbf225f22014-07-10 20:31:18 +01001284 if (rps_ei->cz_clock == 0) {
1285 rps_ei->cz_clock = cz_ts;
1286 rps_ei->render_c0 = render_count;
1287 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001288
1289 return dev_priv->rps.cur_freq;
1290 }
1291
Chris Wilsonbf225f22014-07-10 20:31:18 +01001292 elapsed_time = cz_ts - rps_ei->cz_clock;
1293 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001294
Chris Wilsonbf225f22014-07-10 20:31:18 +01001295 elapsed_render = render_count - rps_ei->render_c0;
1296 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001297
Chris Wilsonbf225f22014-07-10 20:31:18 +01001298 elapsed_media = media_count - rps_ei->media_c0;
1299 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001300
1301 /* Convert all the counters into common unit of milli sec */
1302 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1303 elapsed_render /= cz_freq_khz;
1304 elapsed_media /= cz_freq_khz;
1305
1306 /*
1307 * Calculate overall C0 residency percentage
1308 * only if elapsed time is non zero
1309 */
1310 if (elapsed_time) {
1311 residency =
1312 ((max(elapsed_render, elapsed_media) * 100)
1313 / elapsed_time);
1314 }
1315
1316 return residency;
1317}
1318
1319/**
1320 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1321 * busy-ness calculated from C0 counters of render & media power wells
1322 * @dev_priv: DRM device private
1323 *
1324 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001325static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001326{
1327 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001328 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001329
1330 dev_priv->rps.ei_interrupt_count++;
1331
1332 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1333
1334
Chris Wilsonbf225f22014-07-10 20:31:18 +01001335 if (dev_priv->rps.up_ei.cz_clock == 0) {
1336 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1337 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001338 return dev_priv->rps.cur_freq;
1339 }
1340
1341
1342 /*
1343 * To down throttle, C0 residency should be less than down threshold
1344 * for continous EI intervals. So calculate down EI counters
1345 * once in VLV_INT_COUNT_FOR_DOWN_EI
1346 */
1347 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1348
1349 dev_priv->rps.ei_interrupt_count = 0;
1350
1351 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001352 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001353 } else {
1354 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001355 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001356 }
1357
1358 new_delay = dev_priv->rps.cur_freq;
1359
1360 adj = dev_priv->rps.last_adj;
1361 /* C0 residency is greater than UP threshold. Increase Frequency */
1362 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1363 if (adj > 0)
1364 adj *= 2;
1365 else
1366 adj = 1;
1367
1368 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1369 new_delay = dev_priv->rps.cur_freq + adj;
1370
1371 /*
1372 * For better performance, jump directly
1373 * to RPe if we're below it.
1374 */
1375 if (new_delay < dev_priv->rps.efficient_freq)
1376 new_delay = dev_priv->rps.efficient_freq;
1377
1378 } else if (!dev_priv->rps.ei_interrupt_count &&
1379 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1380 if (adj < 0)
1381 adj *= 2;
1382 else
1383 adj = -1;
1384 /*
1385 * This means, C0 residency is less than down threshold over
1386 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1387 */
1388 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1389 new_delay = dev_priv->rps.cur_freq + adj;
1390 }
1391
1392 return new_delay;
1393}
1394
Ben Widawsky4912d042011-04-25 11:25:20 -07001395static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001396{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001397 struct drm_i915_private *dev_priv =
1398 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001399 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001400 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001401
Daniel Vetter59cdb632013-07-04 23:35:28 +02001402 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001403 pm_iir = dev_priv->rps.pm_iir;
1404 dev_priv->rps.pm_iir = 0;
Damien Lespiau6af257c2014-07-15 09:17:41 +02001405 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
Daniel Vetter480c8032014-07-16 09:49:40 +02001406 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001407 else {
1408 /* Make sure not to corrupt PMIMR state used by ringbuffer */
Daniel Vetter480c8032014-07-16 09:49:40 +02001409 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001410 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001411 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001412
Paulo Zanoni60611c12013-08-15 11:50:01 -03001413 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301414 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001415
Deepak Sa6706b42014-03-15 20:23:22 +05301416 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001417 return;
1418
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001419 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001420
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001421 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001422 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001423 if (adj > 0)
1424 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301425 else {
1426 /* CHV needs even encode values */
1427 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1428 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001429 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001430
1431 /*
1432 * For better performance, jump directly
1433 * to RPe if we're below it.
1434 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001435 if (new_delay < dev_priv->rps.efficient_freq)
1436 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001437 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001438 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1439 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001440 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001441 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001442 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001443 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1444 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001445 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1446 if (adj < 0)
1447 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301448 else {
1449 /* CHV needs even encode values */
1450 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1451 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001452 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001453 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001454 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001455 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001456
Ben Widawsky79249632012-09-07 19:43:42 -07001457 /* sysfs frequency interfaces may have snuck in while servicing the
1458 * interrupt
1459 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001460 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001461 dev_priv->rps.min_freq_softlimit,
1462 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301463
Ben Widawskyb39fb292014-03-19 18:31:11 -07001464 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001465
1466 if (IS_VALLEYVIEW(dev_priv->dev))
1467 valleyview_set_rps(dev_priv->dev, new_delay);
1468 else
1469 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001470
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001471 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001472}
1473
Ben Widawskye3689192012-05-25 16:56:22 -07001474
1475/**
1476 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1477 * occurred.
1478 * @work: workqueue struct
1479 *
1480 * Doesn't actually do anything except notify userspace. As a consequence of
1481 * this event, userspace should try to remap the bad rows since statistically
1482 * it is likely the same row is more likely to go bad again.
1483 */
1484static void ivybridge_parity_work(struct work_struct *work)
1485{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001486 struct drm_i915_private *dev_priv =
1487 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001488 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001489 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001490 uint32_t misccpctl;
1491 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001492 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001493
1494 /* We must turn off DOP level clock gating to access the L3 registers.
1495 * In order to prevent a get/put style interface, acquire struct mutex
1496 * any time we access those registers.
1497 */
1498 mutex_lock(&dev_priv->dev->struct_mutex);
1499
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001500 /* If we've screwed up tracking, just let the interrupt fire again */
1501 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1502 goto out;
1503
Ben Widawskye3689192012-05-25 16:56:22 -07001504 misccpctl = I915_READ(GEN7_MISCCPCTL);
1505 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1506 POSTING_READ(GEN7_MISCCPCTL);
1507
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001508 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1509 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001510
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001511 slice--;
1512 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1513 break;
1514
1515 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1516
1517 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1518
1519 error_status = I915_READ(reg);
1520 row = GEN7_PARITY_ERROR_ROW(error_status);
1521 bank = GEN7_PARITY_ERROR_BANK(error_status);
1522 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1523
1524 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1525 POSTING_READ(reg);
1526
1527 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1528 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1529 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1530 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1531 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1532 parity_event[5] = NULL;
1533
Dave Airlie5bdebb12013-10-11 14:07:25 +10001534 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001535 KOBJ_CHANGE, parity_event);
1536
1537 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1538 slice, row, bank, subbank);
1539
1540 kfree(parity_event[4]);
1541 kfree(parity_event[3]);
1542 kfree(parity_event[2]);
1543 kfree(parity_event[1]);
1544 }
Ben Widawskye3689192012-05-25 16:56:22 -07001545
1546 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1547
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001548out:
1549 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetter480c8032014-07-16 09:49:40 +02001551 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001552 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1553
1554 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001555}
1556
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001557static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001558{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001559 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001560
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001561 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001562 return;
1563
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001564 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001565 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001566 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001567
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001568 iir &= GT_PARITY_ERROR(dev);
1569 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1570 dev_priv->l3_parity.which_slice |= 1 << 1;
1571
1572 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1573 dev_priv->l3_parity.which_slice |= 1 << 0;
1574
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001575 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001576}
1577
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001578static void ilk_gt_irq_handler(struct drm_device *dev,
1579 struct drm_i915_private *dev_priv,
1580 u32 gt_iir)
1581{
1582 if (gt_iir &
1583 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1584 notify_ring(dev, &dev_priv->ring[RCS]);
1585 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1586 notify_ring(dev, &dev_priv->ring[VCS]);
1587}
1588
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001589static void snb_gt_irq_handler(struct drm_device *dev,
1590 struct drm_i915_private *dev_priv,
1591 u32 gt_iir)
1592{
1593
Ben Widawskycc609d52013-05-28 19:22:29 -07001594 if (gt_iir &
1595 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001596 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001597 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001598 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001599 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001600 notify_ring(dev, &dev_priv->ring[BCS]);
1601
Ben Widawskycc609d52013-05-28 19:22:29 -07001602 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1603 GT_BSD_CS_ERROR_INTERRUPT |
1604 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001605 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1606 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001607 }
Ben Widawskye3689192012-05-25 16:56:22 -07001608
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001609 if (gt_iir & GT_PARITY_ERROR(dev))
1610 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001611}
1612
Ben Widawsky09610212014-05-15 20:58:08 +03001613static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1614{
1615 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1616 return;
1617
1618 spin_lock(&dev_priv->irq_lock);
1619 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001620 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001621 spin_unlock(&dev_priv->irq_lock);
1622
1623 queue_work(dev_priv->wq, &dev_priv->rps.work);
1624}
1625
Ben Widawskyabd58f02013-11-02 21:07:09 -07001626static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1627 struct drm_i915_private *dev_priv,
1628 u32 master_ctl)
1629{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001630 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001631 u32 rcs, bcs, vcs;
1632 uint32_t tmp = 0;
1633 irqreturn_t ret = IRQ_NONE;
1634
1635 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1636 tmp = I915_READ(GEN8_GT_IIR(0));
1637 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001638 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001639 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001640
Ben Widawskyabd58f02013-11-02 21:07:09 -07001641 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001642 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001643 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001644 notify_ring(dev, ring);
1645 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1646 intel_execlists_handle_ctx_events(ring);
1647
1648 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1649 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001650 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001651 notify_ring(dev, ring);
1652 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1653 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001654 } else
1655 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1656 }
1657
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001658 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001659 tmp = I915_READ(GEN8_GT_IIR(1));
1660 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001661 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001662 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001663
Ben Widawskyabd58f02013-11-02 21:07:09 -07001664 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001665 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001666 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001667 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001668 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001669 intel_execlists_handle_ctx_events(ring);
1670
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001671 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001672 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001673 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001674 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001675 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001676 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001677 } else
1678 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1679 }
1680
Ben Widawsky09610212014-05-15 20:58:08 +03001681 if (master_ctl & GEN8_GT_PM_IRQ) {
1682 tmp = I915_READ(GEN8_GT_IIR(2));
1683 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001684 I915_WRITE(GEN8_GT_IIR(2),
1685 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001686 ret = IRQ_HANDLED;
1687 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001688 } else
1689 DRM_ERROR("The master control interrupt lied (PM)!\n");
1690 }
1691
Ben Widawskyabd58f02013-11-02 21:07:09 -07001692 if (master_ctl & GEN8_GT_VECS_IRQ) {
1693 tmp = I915_READ(GEN8_GT_IIR(3));
1694 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001695 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001696 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001697
Ben Widawskyabd58f02013-11-02 21:07:09 -07001698 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001699 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001700 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001701 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001702 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001703 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001704 } else
1705 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1706 }
1707
1708 return ret;
1709}
1710
Egbert Eichb543fb02013-04-16 13:36:54 +02001711#define HPD_STORM_DETECT_PERIOD 1000
1712#define HPD_STORM_THRESHOLD 5
1713
Dave Airlie13cf5502014-06-18 11:29:35 +10001714static int ilk_port_to_hotplug_shift(enum port port)
1715{
1716 switch (port) {
1717 case PORT_A:
1718 case PORT_E:
1719 default:
1720 return -1;
1721 case PORT_B:
1722 return 0;
1723 case PORT_C:
1724 return 8;
1725 case PORT_D:
1726 return 16;
1727 }
1728}
1729
1730static int g4x_port_to_hotplug_shift(enum port port)
1731{
1732 switch (port) {
1733 case PORT_A:
1734 case PORT_E:
1735 default:
1736 return -1;
1737 case PORT_B:
1738 return 17;
1739 case PORT_C:
1740 return 19;
1741 case PORT_D:
1742 return 21;
1743 }
1744}
1745
1746static inline enum port get_port_from_pin(enum hpd_pin pin)
1747{
1748 switch (pin) {
1749 case HPD_PORT_B:
1750 return PORT_B;
1751 case HPD_PORT_C:
1752 return PORT_C;
1753 case HPD_PORT_D:
1754 return PORT_D;
1755 default:
1756 return PORT_A; /* no hpd */
1757 }
1758}
1759
Daniel Vetter10a504d2013-06-27 17:52:12 +02001760static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001761 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001762 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001763 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001764{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001765 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001766 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001767 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001768 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001769 bool queue_dig = false, queue_hp = false;
1770 u32 dig_shift;
1771 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001772
Daniel Vetter91d131d2013-06-27 17:52:14 +02001773 if (!hotplug_trigger)
1774 return;
1775
Dave Airlie13cf5502014-06-18 11:29:35 +10001776 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1777 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001778
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001779 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001780 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001781 if (!(hpd[i] & hotplug_trigger))
1782 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001783
Dave Airlie13cf5502014-06-18 11:29:35 +10001784 port = get_port_from_pin(i);
1785 if (port && dev_priv->hpd_irq_port[port]) {
1786 bool long_hpd;
1787
1788 if (IS_G4X(dev)) {
1789 dig_shift = g4x_port_to_hotplug_shift(port);
1790 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1791 } else {
1792 dig_shift = ilk_port_to_hotplug_shift(port);
1793 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1794 }
1795
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001796 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1797 port_name(port),
1798 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001799 /* for long HPD pulses we want to have the digital queue happen,
1800 but we still want HPD storm detection to function. */
1801 if (long_hpd) {
1802 dev_priv->long_hpd_port_mask |= (1 << port);
1803 dig_port_mask |= hpd[i];
1804 } else {
1805 /* for short HPD just trigger the digital queue */
1806 dev_priv->short_hpd_port_mask |= (1 << port);
1807 hotplug_trigger &= ~hpd[i];
1808 }
1809 queue_dig = true;
1810 }
1811 }
1812
1813 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001814 if (hpd[i] & hotplug_trigger &&
1815 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1816 /*
1817 * On GMCH platforms the interrupt mask bits only
1818 * prevent irq generation, not the setting of the
1819 * hotplug bits itself. So only WARN about unexpected
1820 * interrupts on saner platforms.
1821 */
1822 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1823 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1824 hotplug_trigger, i, hpd[i]);
1825
1826 continue;
1827 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001828
Egbert Eichb543fb02013-04-16 13:36:54 +02001829 if (!(hpd[i] & hotplug_trigger) ||
1830 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1831 continue;
1832
Dave Airlie13cf5502014-06-18 11:29:35 +10001833 if (!(dig_port_mask & hpd[i])) {
1834 dev_priv->hpd_event_bits |= (1 << i);
1835 queue_hp = true;
1836 }
1837
Egbert Eichb543fb02013-04-16 13:36:54 +02001838 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1839 dev_priv->hpd_stats[i].hpd_last_jiffies
1840 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1841 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1842 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001843 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001844 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1845 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001846 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001847 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001848 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001849 } else {
1850 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001851 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1852 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001853 }
1854 }
1855
Daniel Vetter10a504d2013-06-27 17:52:12 +02001856 if (storm_detected)
1857 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001858 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001859
Daniel Vetter645416f2013-09-02 16:22:25 +02001860 /*
1861 * Our hotplug handler can grab modeset locks (by calling down into the
1862 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1863 * queue for otherwise the flush_work in the pageflip code will
1864 * deadlock.
1865 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001866 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001867 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001868 if (queue_hp)
1869 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001870}
1871
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001872static void gmbus_irq_handler(struct drm_device *dev)
1873{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001874 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001875
Daniel Vetter28c70f12012-12-01 13:53:45 +01001876 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001877}
1878
Daniel Vetterce99c252012-12-01 13:53:47 +01001879static void dp_aux_irq_handler(struct drm_device *dev)
1880{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001882
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001883 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001884}
1885
Shuang He8bf1e9f2013-10-15 18:55:27 +01001886#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001887static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1888 uint32_t crc0, uint32_t crc1,
1889 uint32_t crc2, uint32_t crc3,
1890 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001891{
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1894 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001895 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001896
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001897 spin_lock(&pipe_crc->lock);
1898
Damien Lespiau0c912c72013-10-15 18:55:37 +01001899 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001900 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001901 DRM_ERROR("spurious interrupt\n");
1902 return;
1903 }
1904
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001905 head = pipe_crc->head;
1906 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001907
1908 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001909 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001910 DRM_ERROR("CRC buffer overflowing\n");
1911 return;
1912 }
1913
1914 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001915
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001916 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001917 entry->crc[0] = crc0;
1918 entry->crc[1] = crc1;
1919 entry->crc[2] = crc2;
1920 entry->crc[3] = crc3;
1921 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001922
1923 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001924 pipe_crc->head = head;
1925
1926 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001927
1928 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001929}
Daniel Vetter277de952013-10-18 16:37:07 +02001930#else
1931static inline void
1932display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1933 uint32_t crc0, uint32_t crc1,
1934 uint32_t crc2, uint32_t crc3,
1935 uint32_t crc4) {}
1936#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001937
Daniel Vetter277de952013-10-18 16:37:07 +02001938
1939static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942
Daniel Vetter277de952013-10-18 16:37:07 +02001943 display_pipe_crc_irq_handler(dev, pipe,
1944 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1945 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001946}
1947
Daniel Vetter277de952013-10-18 16:37:07 +02001948static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001949{
1950 struct drm_i915_private *dev_priv = dev->dev_private;
1951
Daniel Vetter277de952013-10-18 16:37:07 +02001952 display_pipe_crc_irq_handler(dev, pipe,
1953 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1954 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1955 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1956 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1957 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001958}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001959
Daniel Vetter277de952013-10-18 16:37:07 +02001960static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001961{
1962 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001963 uint32_t res1, res2;
1964
1965 if (INTEL_INFO(dev)->gen >= 3)
1966 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1967 else
1968 res1 = 0;
1969
1970 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1971 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1972 else
1973 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001974
Daniel Vetter277de952013-10-18 16:37:07 +02001975 display_pipe_crc_irq_handler(dev, pipe,
1976 I915_READ(PIPE_CRC_RES_RED(pipe)),
1977 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1978 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1979 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001980}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001981
Daisy Sunc76bb612014-08-11 11:08:38 -07001982void gen8_flip_interrupt(struct drm_device *dev)
1983{
1984 struct drm_i915_private *dev_priv = dev->dev_private;
1985
1986 if (!dev_priv->rps.is_bdw_sw_turbo)
1987 return;
1988
1989 if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
1990 mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
1991 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
1992 }
1993 else {
1994 dev_priv->rps.sw_turbo.flip_timer.expires =
1995 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
1996 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
1997 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
1998 }
1999
2000 bdw_software_turbo(dev);
2001}
2002
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002003/* The RPS events need forcewake, so we add them to a work queue and mask their
2004 * IMR bits until the work is done. Other interrupts can be processed without
2005 * the work queue. */
2006static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07002007{
Deepak Sa6706b42014-03-15 20:23:22 +05302008 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02002009 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05302010 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02002011 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02002012 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02002013
2014 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07002015 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002016
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002017 if (HAS_VEBOX(dev_priv->dev)) {
2018 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
2019 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07002020
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002021 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002022 i915_handle_error(dev_priv->dev, false,
2023 "VEBOX CS error interrupt 0x%08x",
2024 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002025 }
Ben Widawsky12638c52013-05-28 19:22:31 -07002026 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002027}
2028
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002029static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
2030{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002031 if (!drm_handle_vblank(dev, pipe))
2032 return false;
2033
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002034 return true;
2035}
2036
Imre Deakc1874ed2014-02-04 21:35:46 +02002037static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
2038{
2039 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02002040 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02002041 int pipe;
2042
Imre Deak58ead0d2014-02-04 21:35:47 +02002043 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01002044 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02002045 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002046 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02002047
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002048 /*
2049 * PIPESTAT bits get signalled even when the interrupt is
2050 * disabled with the mask bits, and some of the status bits do
2051 * not generate interrupts at all (like the underrun bit). Hence
2052 * we need to be careful that we only handle what we want to
2053 * handle.
2054 */
2055 mask = 0;
2056 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2057 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2058
2059 switch (pipe) {
2060 case PIPE_A:
2061 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2062 break;
2063 case PIPE_B:
2064 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2065 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03002066 case PIPE_C:
2067 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2068 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002069 }
2070 if (iir & iir_bit)
2071 mask |= dev_priv->pipestat_irq_mask[pipe];
2072
2073 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02002074 continue;
2075
2076 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002077 mask |= PIPESTAT_INT_ENABLE_MASK;
2078 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02002079
2080 /*
2081 * Clear the PIPE*STAT regs before the IIR
2082 */
Imre Deak91d181d2014-02-10 18:42:49 +02002083 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2084 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02002085 I915_WRITE(reg, pipe_stats[pipe]);
2086 }
Imre Deak58ead0d2014-02-04 21:35:47 +02002087 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002088
Damien Lespiau055e3932014-08-18 13:49:10 +01002089 for_each_pipe(dev_priv, pipe) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002090 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002091 intel_pipe_handle_vblank(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02002092
Imre Deak579a9b02014-02-04 21:35:48 +02002093 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002094 intel_prepare_page_flip(dev, pipe);
2095 intel_finish_page_flip(dev, pipe);
2096 }
2097
2098 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2099 i9xx_pipe_crc_irq_handler(dev, pipe);
2100
2101 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2102 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2103 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2104 }
2105
2106 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2107 gmbus_irq_handler(dev);
2108}
2109
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002110static void i9xx_hpd_irq_handler(struct drm_device *dev)
2111{
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2114
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002115 if (hotplug_status) {
2116 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2117 /*
2118 * Make sure hotplug status is cleared before we clear IIR, or else we
2119 * may miss hotplug events.
2120 */
2121 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002122
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002123 if (IS_G4X(dev)) {
2124 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002125
Dave Airlie13cf5502014-06-18 11:29:35 +10002126 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002127 } else {
2128 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2129
Dave Airlie13cf5502014-06-18 11:29:35 +10002130 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002131 }
2132
2133 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2134 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2135 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002136 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002137}
2138
Daniel Vetterff1f5252012-10-02 15:10:55 +02002139static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002140{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002141 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002142 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002143 u32 iir, gt_iir, pm_iir;
2144 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002145
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002146 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002147 /* Find, clear, then process each source of interrupt */
2148
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002149 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002150 if (gt_iir)
2151 I915_WRITE(GTIIR, gt_iir);
2152
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002153 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002154 if (pm_iir)
2155 I915_WRITE(GEN6_PMIIR, pm_iir);
2156
2157 iir = I915_READ(VLV_IIR);
2158 if (iir) {
2159 /* Consume port before clearing IIR or we'll miss events */
2160 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2161 i9xx_hpd_irq_handler(dev);
2162 I915_WRITE(VLV_IIR, iir);
2163 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002164
2165 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2166 goto out;
2167
2168 ret = IRQ_HANDLED;
2169
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002170 if (gt_iir)
2171 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002172 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002173 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002174 /* Call regardless, as some status bits might not be
2175 * signalled in iir */
2176 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002177 }
2178
2179out:
2180 return ret;
2181}
2182
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002183static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2184{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002185 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 u32 master_ctl, iir;
2188 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002189
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002190 for (;;) {
2191 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2192 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002193
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002194 if (master_ctl == 0 && iir == 0)
2195 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002196
Oscar Mateo27b6c122014-06-16 16:11:00 +01002197 ret = IRQ_HANDLED;
2198
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002199 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002200
Oscar Mateo27b6c122014-06-16 16:11:00 +01002201 /* Find, clear, then process each source of interrupt */
2202
2203 if (iir) {
2204 /* Consume port before clearing IIR or we'll miss events */
2205 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2206 i9xx_hpd_irq_handler(dev);
2207 I915_WRITE(VLV_IIR, iir);
2208 }
2209
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002210 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002211
Oscar Mateo27b6c122014-06-16 16:11:00 +01002212 /* Call regardless, as some status bits might not be
2213 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002214 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002215
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002216 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2217 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002218 }
2219
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002220 return ret;
2221}
2222
Adam Jackson23e81d62012-06-06 15:45:44 -04002223static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002224{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002225 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002226 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002227 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002228 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002229
Dave Airlie13cf5502014-06-18 11:29:35 +10002230 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2231 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2232
2233 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002234
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002235 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2236 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2237 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002238 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002239 port_name(port));
2240 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002241
Daniel Vetterce99c252012-12-01 13:53:47 +01002242 if (pch_iir & SDE_AUX_MASK)
2243 dp_aux_irq_handler(dev);
2244
Jesse Barnes776ad802011-01-04 15:09:39 -08002245 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002246 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002247
2248 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2249 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2250
2251 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2252 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2253
2254 if (pch_iir & SDE_POISON)
2255 DRM_ERROR("PCH poison interrupt\n");
2256
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002257 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002258 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002259 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2260 pipe_name(pipe),
2261 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002262
2263 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2264 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2265
2266 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2267 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2268
Jesse Barnes776ad802011-01-04 15:09:39 -08002269 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002270 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2271 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002272 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002273
2274 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2275 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2276 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002277 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002278}
2279
2280static void ivb_err_int_handler(struct drm_device *dev)
2281{
2282 struct drm_i915_private *dev_priv = dev->dev_private;
2283 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002284 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002285
Paulo Zanonide032bf2013-04-12 17:57:58 -03002286 if (err_int & ERR_INT_POISON)
2287 DRM_ERROR("Poison interrupt\n");
2288
Damien Lespiau055e3932014-08-18 13:49:10 +01002289 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a69b892013-10-16 22:55:52 +02002290 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2291 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2292 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002293 DRM_ERROR("Pipe %c FIFO underrun\n",
2294 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002295 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002296
Daniel Vetter5a69b892013-10-16 22:55:52 +02002297 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2298 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002299 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002300 else
Daniel Vetter277de952013-10-18 16:37:07 +02002301 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002302 }
2303 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002304
Paulo Zanoni86642812013-04-12 17:57:57 -03002305 I915_WRITE(GEN7_ERR_INT, err_int);
2306}
2307
2308static void cpt_serr_int_handler(struct drm_device *dev)
2309{
2310 struct drm_i915_private *dev_priv = dev->dev_private;
2311 u32 serr_int = I915_READ(SERR_INT);
2312
Paulo Zanonide032bf2013-04-12 17:57:58 -03002313 if (serr_int & SERR_INT_POISON)
2314 DRM_ERROR("PCH poison interrupt\n");
2315
Paulo Zanoni86642812013-04-12 17:57:57 -03002316 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2317 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2318 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002319 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002320
2321 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2322 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2323 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002324 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002325
2326 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2327 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2328 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002329 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002330
2331 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002332}
2333
Adam Jackson23e81d62012-06-06 15:45:44 -04002334static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2335{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002336 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002337 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002338 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002339 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002340
Dave Airlie13cf5502014-06-18 11:29:35 +10002341 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2342 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2343
2344 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002345
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002346 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2347 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2348 SDE_AUDIO_POWER_SHIFT_CPT);
2349 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2350 port_name(port));
2351 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002352
2353 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002354 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002355
2356 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002357 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002358
2359 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2360 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2361
2362 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2363 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2364
2365 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002366 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002367 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2368 pipe_name(pipe),
2369 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002370
2371 if (pch_iir & SDE_ERROR_CPT)
2372 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002373}
2374
Paulo Zanonic008bc62013-07-12 16:35:10 -03002375static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2376{
2377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002378 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002379
2380 if (de_iir & DE_AUX_CHANNEL_A)
2381 dp_aux_irq_handler(dev);
2382
2383 if (de_iir & DE_GSE)
2384 intel_opregion_asle_intr(dev);
2385
Paulo Zanonic008bc62013-07-12 16:35:10 -03002386 if (de_iir & DE_POISON)
2387 DRM_ERROR("Poison interrupt\n");
2388
Damien Lespiau055e3932014-08-18 13:49:10 +01002389 for_each_pipe(dev_priv, pipe) {
Daniel Vetter40da17c2013-10-21 18:04:36 +02002390 if (de_iir & DE_PIPE_VBLANK(pipe))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002391 intel_pipe_handle_vblank(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002392
Daniel Vetter40da17c2013-10-21 18:04:36 +02002393 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2394 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002395 DRM_ERROR("Pipe %c FIFO underrun\n",
2396 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002397
Daniel Vetter40da17c2013-10-21 18:04:36 +02002398 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2399 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002400
Daniel Vetter40da17c2013-10-21 18:04:36 +02002401 /* plane/pipes map 1:1 on ilk+ */
2402 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2403 intel_prepare_page_flip(dev, pipe);
2404 intel_finish_page_flip_plane(dev, pipe);
2405 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002406 }
2407
2408 /* check event from PCH */
2409 if (de_iir & DE_PCH_EVENT) {
2410 u32 pch_iir = I915_READ(SDEIIR);
2411
2412 if (HAS_PCH_CPT(dev))
2413 cpt_irq_handler(dev, pch_iir);
2414 else
2415 ibx_irq_handler(dev, pch_iir);
2416
2417 /* should clear PCH hotplug event before clear CPU irq */
2418 I915_WRITE(SDEIIR, pch_iir);
2419 }
2420
2421 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2422 ironlake_rps_change_irq_handler(dev);
2423}
2424
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002425static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2426{
2427 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002428 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002429
2430 if (de_iir & DE_ERR_INT_IVB)
2431 ivb_err_int_handler(dev);
2432
2433 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2434 dp_aux_irq_handler(dev);
2435
2436 if (de_iir & DE_GSE_IVB)
2437 intel_opregion_asle_intr(dev);
2438
Damien Lespiau055e3932014-08-18 13:49:10 +01002439 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00002440 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002441 intel_pipe_handle_vblank(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002442
2443 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002444 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2445 intel_prepare_page_flip(dev, pipe);
2446 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002447 }
2448 }
2449
2450 /* check event from PCH */
2451 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2452 u32 pch_iir = I915_READ(SDEIIR);
2453
2454 cpt_irq_handler(dev, pch_iir);
2455
2456 /* clear PCH hotplug event before clear CPU irq */
2457 I915_WRITE(SDEIIR, pch_iir);
2458 }
2459}
2460
Oscar Mateo72c90f62014-06-16 16:10:57 +01002461/*
2462 * To handle irqs with the minimum potential races with fresh interrupts, we:
2463 * 1 - Disable Master Interrupt Control.
2464 * 2 - Find the source(s) of the interrupt.
2465 * 3 - Clear the Interrupt Identity bits (IIR).
2466 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2467 * 5 - Re-enable Master Interrupt Control.
2468 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002469static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002470{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002471 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002472 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002473 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002474 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002475
Paulo Zanoni86642812013-04-12 17:57:57 -03002476 /* We get interrupts on unclaimed registers, so check for this before we
2477 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002478 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002479
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002480 /* disable master interrupt before clearing iir */
2481 de_ier = I915_READ(DEIER);
2482 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002483 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002484
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002485 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2486 * interrupts will will be stored on its back queue, and then we'll be
2487 * able to process them after we restore SDEIER (as soon as we restore
2488 * it, we'll get an interrupt if SDEIIR still has something to process
2489 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002490 if (!HAS_PCH_NOP(dev)) {
2491 sde_ier = I915_READ(SDEIER);
2492 I915_WRITE(SDEIER, 0);
2493 POSTING_READ(SDEIER);
2494 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002495
Oscar Mateo72c90f62014-06-16 16:10:57 +01002496 /* Find, clear, then process each source of interrupt */
2497
Chris Wilson0e434062012-05-09 21:45:44 +01002498 gt_iir = I915_READ(GTIIR);
2499 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002500 I915_WRITE(GTIIR, gt_iir);
2501 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002502 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002503 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002504 else
2505 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002506 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002507
2508 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002509 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002510 I915_WRITE(DEIIR, de_iir);
2511 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002512 if (INTEL_INFO(dev)->gen >= 7)
2513 ivb_display_irq_handler(dev, de_iir);
2514 else
2515 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002516 }
2517
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002518 if (INTEL_INFO(dev)->gen >= 6) {
2519 u32 pm_iir = I915_READ(GEN6_PMIIR);
2520 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002521 I915_WRITE(GEN6_PMIIR, pm_iir);
2522 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002523 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002524 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002525 }
2526
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002527 I915_WRITE(DEIER, de_ier);
2528 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002529 if (!HAS_PCH_NOP(dev)) {
2530 I915_WRITE(SDEIER, sde_ier);
2531 POSTING_READ(SDEIER);
2532 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002533
2534 return ret;
2535}
2536
Ben Widawskyabd58f02013-11-02 21:07:09 -07002537static irqreturn_t gen8_irq_handler(int irq, void *arg)
2538{
2539 struct drm_device *dev = arg;
2540 struct drm_i915_private *dev_priv = dev->dev_private;
2541 u32 master_ctl;
2542 irqreturn_t ret = IRQ_NONE;
2543 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002544 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545
Ben Widawskyabd58f02013-11-02 21:07:09 -07002546 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2547 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2548 if (!master_ctl)
2549 return IRQ_NONE;
2550
2551 I915_WRITE(GEN8_MASTER_IRQ, 0);
2552 POSTING_READ(GEN8_MASTER_IRQ);
2553
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002554 /* Find, clear, then process each source of interrupt */
2555
Ben Widawskyabd58f02013-11-02 21:07:09 -07002556 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2557
2558 if (master_ctl & GEN8_DE_MISC_IRQ) {
2559 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002560 if (tmp) {
2561 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2562 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002563 if (tmp & GEN8_DE_MISC_GSE)
2564 intel_opregion_asle_intr(dev);
2565 else
2566 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002567 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002568 else
2569 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002570 }
2571
Daniel Vetter6d766f02013-11-07 14:49:55 +01002572 if (master_ctl & GEN8_DE_PORT_IRQ) {
2573 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002574 if (tmp) {
2575 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2576 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002577 if (tmp & GEN8_AUX_CHANNEL_A)
2578 dp_aux_irq_handler(dev);
2579 else
2580 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002581 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002582 else
2583 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002584 }
2585
Damien Lespiau055e3932014-08-18 13:49:10 +01002586 for_each_pipe(dev_priv, pipe) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002587 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002588
Daniel Vetterc42664c2013-11-07 11:05:40 +01002589 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2590 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591
Daniel Vetterc42664c2013-11-07 11:05:40 +01002592 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002593 if (pipe_iir) {
2594 ret = IRQ_HANDLED;
2595 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002596 if (pipe_iir & GEN8_PIPE_VBLANK)
2597 intel_pipe_handle_vblank(dev, pipe);
2598
2599 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2600 intel_prepare_page_flip(dev, pipe);
2601 intel_finish_page_flip_plane(dev, pipe);
2602 }
2603
2604 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2605 hsw_pipe_crc_irq_handler(dev, pipe);
2606
2607 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2608 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2609 false))
2610 DRM_ERROR("Pipe %c FIFO underrun\n",
2611 pipe_name(pipe));
2612 }
2613
2614 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2615 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2616 pipe_name(pipe),
2617 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2618 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002619 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002620 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2621 }
2622
Daniel Vetter92d03a82013-11-07 11:05:43 +01002623 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2624 /*
2625 * FIXME(BDW): Assume for now that the new interrupt handling
2626 * scheme also closed the SDE interrupt handling race we've seen
2627 * on older pch-split platforms. But this needs testing.
2628 */
2629 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002630 if (pch_iir) {
2631 I915_WRITE(SDEIIR, pch_iir);
2632 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002633 cpt_irq_handler(dev, pch_iir);
2634 } else
2635 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2636
Daniel Vetter92d03a82013-11-07 11:05:43 +01002637 }
2638
Ben Widawskyabd58f02013-11-02 21:07:09 -07002639 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2640 POSTING_READ(GEN8_MASTER_IRQ);
2641
2642 return ret;
2643}
2644
Daniel Vetter17e1df02013-09-08 21:57:13 +02002645static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2646 bool reset_completed)
2647{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002648 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002649 int i;
2650
2651 /*
2652 * Notify all waiters for GPU completion events that reset state has
2653 * been changed, and that they need to restart their wait after
2654 * checking for potential errors (and bail out to drop locks if there is
2655 * a gpu reset pending so that i915_error_work_func can acquire them).
2656 */
2657
2658 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2659 for_each_ring(ring, dev_priv, i)
2660 wake_up_all(&ring->irq_queue);
2661
2662 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2663 wake_up_all(&dev_priv->pending_flip_queue);
2664
2665 /*
2666 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2667 * reset state is cleared.
2668 */
2669 if (reset_completed)
2670 wake_up_all(&dev_priv->gpu_error.reset_queue);
2671}
2672
Jesse Barnes8a905232009-07-11 16:48:03 -04002673/**
2674 * i915_error_work_func - do process context error handling work
2675 * @work: work struct
2676 *
2677 * Fire an error uevent so userspace can see that a hang or error
2678 * was detected.
2679 */
2680static void i915_error_work_func(struct work_struct *work)
2681{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002682 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2683 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002684 struct drm_i915_private *dev_priv =
2685 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002686 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002687 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2688 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2689 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002690 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002691
Dave Airlie5bdebb12013-10-11 14:07:25 +10002692 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002693
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002694 /*
2695 * Note that there's only one work item which does gpu resets, so we
2696 * need not worry about concurrent gpu resets potentially incrementing
2697 * error->reset_counter twice. We only need to take care of another
2698 * racing irq/hangcheck declaring the gpu dead for a second time. A
2699 * quick check for that is good enough: schedule_work ensures the
2700 * correct ordering between hang detection and this work item, and since
2701 * the reset in-progress bit is only ever set by code outside of this
2702 * work we don't need to worry about any other races.
2703 */
2704 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002705 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002706 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002707 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002708
Daniel Vetter17e1df02013-09-08 21:57:13 +02002709 /*
Imre Deakf454c692014-04-23 01:09:04 +03002710 * In most cases it's guaranteed that we get here with an RPM
2711 * reference held, for example because there is a pending GPU
2712 * request that won't finish until the reset is done. This
2713 * isn't the case at least when we get here by doing a
2714 * simulated reset via debugs, so get an RPM reference.
2715 */
2716 intel_runtime_pm_get(dev_priv);
2717 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002718 * All state reset _must_ be completed before we update the
2719 * reset counter, for otherwise waiters might miss the reset
2720 * pending state and not properly drop locks, resulting in
2721 * deadlocks with the reset work.
2722 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002723 ret = i915_reset(dev);
2724
Daniel Vetter17e1df02013-09-08 21:57:13 +02002725 intel_display_handle_reset(dev);
2726
Imre Deakf454c692014-04-23 01:09:04 +03002727 intel_runtime_pm_put(dev_priv);
2728
Daniel Vetterf69061b2012-12-06 09:01:42 +01002729 if (ret == 0) {
2730 /*
2731 * After all the gem state is reset, increment the reset
2732 * counter and wake up everyone waiting for the reset to
2733 * complete.
2734 *
2735 * Since unlock operations are a one-sided barrier only,
2736 * we need to insert a barrier here to order any seqno
2737 * updates before
2738 * the counter increment.
2739 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002740 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002741 atomic_inc(&dev_priv->gpu_error.reset_counter);
2742
Dave Airlie5bdebb12013-10-11 14:07:25 +10002743 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002744 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002745 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002746 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002747 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002748
Daniel Vetter17e1df02013-09-08 21:57:13 +02002749 /*
2750 * Note: The wake_up also serves as a memory barrier so that
2751 * waiters see the update value of the reset counter atomic_t.
2752 */
2753 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002754 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002755}
2756
Chris Wilson35aed2e2010-05-27 13:18:12 +01002757static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002760 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002761 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002762 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002763
Chris Wilson35aed2e2010-05-27 13:18:12 +01002764 if (!eir)
2765 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002766
Joe Perchesa70491c2012-03-18 13:00:11 -07002767 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002768
Ben Widawskybd9854f2012-08-23 15:18:09 -07002769 i915_get_extra_instdone(dev, instdone);
2770
Jesse Barnes8a905232009-07-11 16:48:03 -04002771 if (IS_G4X(dev)) {
2772 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2773 u32 ipeir = I915_READ(IPEIR_I965);
2774
Joe Perchesa70491c2012-03-18 13:00:11 -07002775 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2776 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002777 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2778 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002779 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002780 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002781 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002782 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002783 }
2784 if (eir & GM45_ERROR_PAGE_TABLE) {
2785 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002786 pr_err("page table error\n");
2787 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002788 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002789 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002790 }
2791 }
2792
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002793 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002794 if (eir & I915_ERROR_PAGE_TABLE) {
2795 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002796 pr_err("page table error\n");
2797 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002798 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002799 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002800 }
2801 }
2802
2803 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002804 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002805 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002806 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002807 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002808 /* pipestat has already been acked */
2809 }
2810 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002811 pr_err("instruction error\n");
2812 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002813 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2814 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002815 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002816 u32 ipeir = I915_READ(IPEIR);
2817
Joe Perchesa70491c2012-03-18 13:00:11 -07002818 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2819 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002820 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002821 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002822 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002823 } else {
2824 u32 ipeir = I915_READ(IPEIR_I965);
2825
Joe Perchesa70491c2012-03-18 13:00:11 -07002826 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2827 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002828 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002829 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002830 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002831 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002832 }
2833 }
2834
2835 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002836 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002837 eir = I915_READ(EIR);
2838 if (eir) {
2839 /*
2840 * some errors might have become stuck,
2841 * mask them.
2842 */
2843 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2844 I915_WRITE(EMR, I915_READ(EMR) | eir);
2845 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2846 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002847}
2848
2849/**
2850 * i915_handle_error - handle an error interrupt
2851 * @dev: drm device
2852 *
2853 * Do some basic checking of regsiter state at error interrupt time and
2854 * dump it to the syslog. Also call i915_capture_error_state() to make
2855 * sure we get a record and make it available in debugfs. Fire a uevent
2856 * so userspace knows something bad happened (should trigger collection
2857 * of a ring dump etc.).
2858 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002859void i915_handle_error(struct drm_device *dev, bool wedged,
2860 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002861{
2862 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002863 va_list args;
2864 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002865
Mika Kuoppala58174462014-02-25 17:11:26 +02002866 va_start(args, fmt);
2867 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2868 va_end(args);
2869
2870 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002871 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002872
Ben Gamariba1234d2009-09-14 17:48:47 -04002873 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002874 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2875 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002876
Ben Gamari11ed50e2009-09-14 17:48:45 -04002877 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002878 * Wakeup waiting processes so that the reset work function
2879 * i915_error_work_func doesn't deadlock trying to grab various
2880 * locks. By bumping the reset counter first, the woken
2881 * processes will see a reset in progress and back off,
2882 * releasing their locks and then wait for the reset completion.
2883 * We must do this for _all_ gpu waiters that might hold locks
2884 * that the reset work needs to acquire.
2885 *
2886 * Note: The wake_up serves as the required memory barrier to
2887 * ensure that the waiters see the updated value of the reset
2888 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002889 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002890 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002891 }
2892
Daniel Vetter122f46b2013-09-04 17:36:14 +02002893 /*
2894 * Our reset work can grab modeset locks (since it needs to reset the
2895 * state of outstanding pagelips). Hence it must not be run on our own
2896 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2897 * code will deadlock.
2898 */
2899 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002900}
2901
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002902static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002903{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002904 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002905 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002907 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002908 struct intel_unpin_work *work;
2909 unsigned long flags;
2910 bool stall_detected;
2911
2912 /* Ignore early vblank irqs */
2913 if (intel_crtc == NULL)
2914 return;
2915
2916 spin_lock_irqsave(&dev->event_lock, flags);
2917 work = intel_crtc->unpin_work;
2918
Chris Wilsone7d841c2012-12-03 11:36:30 +00002919 if (work == NULL ||
2920 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2921 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002922 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2923 spin_unlock_irqrestore(&dev->event_lock, flags);
2924 return;
2925 }
2926
2927 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002928 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002929 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002930 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002931 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002932 i915_gem_obj_ggtt_offset(obj);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002933 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002934 int dspaddr = DSPADDR(intel_crtc->plane);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002935 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
Matt Roperf4510a22014-04-01 15:22:40 -07002936 crtc->y * crtc->primary->fb->pitches[0] +
2937 crtc->x * crtc->primary->fb->bits_per_pixel/8);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002938 }
2939
2940 spin_unlock_irqrestore(&dev->event_lock, flags);
2941
2942 if (stall_detected) {
2943 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2944 intel_prepare_page_flip(dev, intel_crtc->plane);
2945 }
2946}
2947
Keith Packard42f52ef2008-10-18 19:39:29 -07002948/* Called from drm generic code, passed 'crtc' which
2949 * we use as a pipe index
2950 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002951static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002952{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002953 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002954 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002955
Chris Wilson5eddb702010-09-11 13:48:45 +01002956 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002957 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002958
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002959 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002960 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002961 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002962 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002963 else
Keith Packard7c463582008-11-04 02:03:27 -08002964 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002965 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002966 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002967
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002968 return 0;
2969}
2970
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002971static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002972{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002973 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002974 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002975 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002976 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002977
2978 if (!i915_pipe_enabled(dev, pipe))
2979 return -EINVAL;
2980
2981 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002982 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002983 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2984
2985 return 0;
2986}
2987
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002988static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2989{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002990 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002991 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002992
2993 if (!i915_pipe_enabled(dev, pipe))
2994 return -EINVAL;
2995
2996 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002997 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002998 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002999 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3000
3001 return 0;
3002}
3003
Ben Widawskyabd58f02013-11-02 21:07:09 -07003004static int gen8_enable_vblank(struct drm_device *dev, int pipe)
3005{
3006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003008
3009 if (!i915_pipe_enabled(dev, pipe))
3010 return -EINVAL;
3011
3012 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003013 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
3014 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3015 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3017 return 0;
3018}
3019
Keith Packard42f52ef2008-10-18 19:39:29 -07003020/* Called from drm generic code, passed 'crtc' which
3021 * we use as a pipe index
3022 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003023static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003024{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003025 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07003026 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07003027
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003028 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003029 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003030 PIPE_VBLANK_INTERRUPT_STATUS |
3031 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003032 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3033}
3034
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003035static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07003036{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003037 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07003038 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03003039 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02003040 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003041
3042 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03003043 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003044 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3045}
3046
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003047static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3048{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003049 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003050 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003051
3052 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003053 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003054 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003055 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3056}
3057
Ben Widawskyabd58f02013-11-02 21:07:09 -07003058static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3059{
3060 struct drm_i915_private *dev_priv = dev->dev_private;
3061 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003062
3063 if (!i915_pipe_enabled(dev, pipe))
3064 return;
3065
3066 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003067 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3068 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3069 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003070 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3071}
3072
Chris Wilson893eead2010-10-27 14:44:35 +01003073static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003074ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08003075{
Chris Wilson893eead2010-10-27 14:44:35 +01003076 return list_entry(ring->request_list.prev,
3077 struct drm_i915_gem_request, list)->seqno;
3078}
3079
Chris Wilson9107e9d2013-06-10 11:20:20 +01003080static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003081ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01003082{
Chris Wilson9107e9d2013-06-10 11:20:20 +01003083 return (list_empty(&ring->request_list) ||
3084 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04003085}
3086
Daniel Vettera028c4b2014-03-15 00:08:56 +01003087static bool
3088ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3089{
3090 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003091 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01003092 } else {
3093 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3094 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3095 MI_SEMAPHORE_REGISTER);
3096 }
3097}
3098
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003099static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003100semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01003101{
3102 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003103 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01003104 int i;
3105
3106 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003107 for_each_ring(signaller, dev_priv, i) {
3108 if (ring == signaller)
3109 continue;
3110
3111 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3112 return signaller;
3113 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01003114 } else {
3115 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3116
3117 for_each_ring(signaller, dev_priv, i) {
3118 if(ring == signaller)
3119 continue;
3120
Ben Widawskyebc348b2014-04-29 14:52:28 -07003121 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01003122 return signaller;
3123 }
3124 }
3125
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003126 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3127 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01003128
3129 return NULL;
3130}
3131
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003132static struct intel_engine_cs *
3133semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02003134{
3135 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003136 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003137 u64 offset = 0;
3138 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003139
3140 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01003141 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01003142 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003143
Daniel Vetter88fe4292014-03-15 00:08:55 +01003144 /*
3145 * HEAD is likely pointing to the dword after the actual command,
3146 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003147 * or 4 dwords depending on the semaphore wait command size.
3148 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01003149 * point at at batch, and semaphores are always emitted into the
3150 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02003151 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01003152 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003153 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003154
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003155 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01003156 /*
3157 * Be paranoid and presume the hw has gone off into the wild -
3158 * our ring is smaller than what the hardware (and hence
3159 * HEAD_ADDR) allows. Also handles wrap-around.
3160 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003161 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003162
3163 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003164 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003165 if (cmd == ipehr)
3166 break;
3167
Daniel Vetter88fe4292014-03-15 00:08:55 +01003168 head -= 4;
3169 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003170
Daniel Vetter88fe4292014-03-15 00:08:55 +01003171 if (!i)
3172 return NULL;
3173
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003174 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003175 if (INTEL_INFO(ring->dev)->gen >= 8) {
3176 offset = ioread32(ring->buffer->virtual_start + head + 12);
3177 offset <<= 32;
3178 offset = ioread32(ring->buffer->virtual_start + head + 8);
3179 }
3180 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003181}
3182
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003183static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003184{
3185 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003186 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01003187 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01003188
Chris Wilson4be17382014-06-06 10:22:29 +01003189 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003190
3191 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003192 if (signaller == NULL)
3193 return -1;
3194
3195 /* Prevent pathological recursion due to driver bugs */
3196 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003197 return -1;
3198
Chris Wilson4be17382014-06-06 10:22:29 +01003199 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3200 return 1;
3201
Chris Wilsona0d036b2014-07-19 12:40:42 +01003202 /* cursory check for an unkickable deadlock */
3203 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3204 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003205 return -1;
3206
3207 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003208}
3209
3210static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3211{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003212 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003213 int i;
3214
3215 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003216 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003217}
3218
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003219static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003220ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003221{
3222 struct drm_device *dev = ring->dev;
3223 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003224 u32 tmp;
3225
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003226 if (acthd != ring->hangcheck.acthd) {
3227 if (acthd > ring->hangcheck.max_acthd) {
3228 ring->hangcheck.max_acthd = acthd;
3229 return HANGCHECK_ACTIVE;
3230 }
3231
3232 return HANGCHECK_ACTIVE_LOOP;
3233 }
Chris Wilson6274f212013-06-10 11:20:21 +01003234
Chris Wilson9107e9d2013-06-10 11:20:20 +01003235 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003236 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003237
3238 /* Is the chip hanging on a WAIT_FOR_EVENT?
3239 * If so we can simply poke the RB_WAIT bit
3240 * and break the hang. This should work on
3241 * all but the second generation chipsets.
3242 */
3243 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003244 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003245 i915_handle_error(dev, false,
3246 "Kicking stuck wait on %s",
3247 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003248 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003249 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003250 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003251
Chris Wilson6274f212013-06-10 11:20:21 +01003252 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3253 switch (semaphore_passed(ring)) {
3254 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003255 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003256 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003257 i915_handle_error(dev, false,
3258 "Kicking stuck semaphore on %s",
3259 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003260 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003261 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003262 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003263 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003264 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003265 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003266
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003267 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003268}
3269
Ben Gamarif65d9422009-09-14 17:48:44 -04003270/**
3271 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003272 * batchbuffers in a long time. We keep track per ring seqno progress and
3273 * if there are no progress, hangcheck score for that ring is increased.
3274 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3275 * we kick the ring. If we see no progress on three subsequent calls
3276 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003277 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003278static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003279{
3280 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003281 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003282 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003283 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003284 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003285 bool stuck[I915_NUM_RINGS] = { 0 };
3286#define BUSY 1
3287#define KICK 5
3288#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003289
Jani Nikulad330a952014-01-21 11:24:25 +02003290 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003291 return;
3292
Chris Wilsonb4519512012-05-11 14:29:30 +01003293 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003294 u64 acthd;
3295 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003296 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003297
Chris Wilson6274f212013-06-10 11:20:21 +01003298 semaphore_clear_deadlocks(dev_priv);
3299
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003300 seqno = ring->get_seqno(ring, false);
3301 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003302
Chris Wilson9107e9d2013-06-10 11:20:20 +01003303 if (ring->hangcheck.seqno == seqno) {
3304 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003305 ring->hangcheck.action = HANGCHECK_IDLE;
3306
Chris Wilson9107e9d2013-06-10 11:20:20 +01003307 if (waitqueue_active(&ring->irq_queue)) {
3308 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003309 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003310 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3311 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3312 ring->name);
3313 else
3314 DRM_INFO("Fake missed irq on %s\n",
3315 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003316 wake_up_all(&ring->irq_queue);
3317 }
3318 /* Safeguard against driver failure */
3319 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003320 } else
3321 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003322 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003323 /* We always increment the hangcheck score
3324 * if the ring is busy and still processing
3325 * the same request, so that no single request
3326 * can run indefinitely (such as a chain of
3327 * batches). The only time we do not increment
3328 * the hangcheck score on this ring, if this
3329 * ring is in a legitimate wait for another
3330 * ring. In that case the waiting ring is a
3331 * victim and we want to be sure we catch the
3332 * right culprit. Then every time we do kick
3333 * the ring, add a small increment to the
3334 * score so that we can catch a batch that is
3335 * being repeatedly kicked and so responsible
3336 * for stalling the machine.
3337 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003338 ring->hangcheck.action = ring_stuck(ring,
3339 acthd);
3340
3341 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003342 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003343 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003344 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003345 break;
3346 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003347 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003348 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003349 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003350 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003351 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003352 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003353 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003354 stuck[i] = true;
3355 break;
3356 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003357 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003358 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003359 ring->hangcheck.action = HANGCHECK_ACTIVE;
3360
Chris Wilson9107e9d2013-06-10 11:20:20 +01003361 /* Gradually reduce the count so that we catch DoS
3362 * attempts across multiple batches.
3363 */
3364 if (ring->hangcheck.score > 0)
3365 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003366
3367 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003368 }
3369
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003370 ring->hangcheck.seqno = seqno;
3371 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003372 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003373 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003374
Mika Kuoppala92cab732013-05-24 17:16:07 +03003375 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003376 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003377 DRM_INFO("%s on %s\n",
3378 stuck[i] ? "stuck" : "no progress",
3379 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003380 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003381 }
3382 }
3383
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003384 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003385 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003386
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003387 if (busy_count)
3388 /* Reset timer case chip hangs without another request
3389 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003390 i915_queue_hangcheck(dev);
3391}
3392
3393void i915_queue_hangcheck(struct drm_device *dev)
3394{
3395 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003396 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003397 return;
3398
3399 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3400 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003401}
3402
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003403static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003404{
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406
3407 if (HAS_PCH_NOP(dev))
3408 return;
3409
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003410 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003411
3412 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3413 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003414}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003415
Paulo Zanoni622364b2014-04-01 15:37:22 -03003416/*
3417 * SDEIER is also touched by the interrupt handler to work around missed PCH
3418 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3419 * instead we unconditionally enable all PCH interrupt sources here, but then
3420 * only unmask them as needed with SDEIMR.
3421 *
3422 * This function needs to be called before interrupts are enabled.
3423 */
3424static void ibx_irq_pre_postinstall(struct drm_device *dev)
3425{
3426 struct drm_i915_private *dev_priv = dev->dev_private;
3427
3428 if (HAS_PCH_NOP(dev))
3429 return;
3430
3431 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003432 I915_WRITE(SDEIER, 0xffffffff);
3433 POSTING_READ(SDEIER);
3434}
3435
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003436static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003437{
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003440 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003441 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003442 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003443}
3444
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445/* drm_dma.h hooks
3446*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003447static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003448{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003449 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003450
Paulo Zanoni0c841212014-04-01 15:37:27 -03003451 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003452
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003453 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003454 if (IS_GEN7(dev))
3455 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003456
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003457 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003458
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003459 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003460}
3461
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003462static void valleyview_irq_preinstall(struct drm_device *dev)
3463{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003464 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003465 int pipe;
3466
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003467 /* VLV magic */
3468 I915_WRITE(VLV_IMR, 0);
3469 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3470 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3471 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3472
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003473 /* and GT */
3474 I915_WRITE(GTIIR, I915_READ(GTIIR));
3475 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003476
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003477 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003478
3479 I915_WRITE(DPINVGTT, 0xff);
3480
3481 I915_WRITE(PORT_HOTPLUG_EN, 0);
3482 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Damien Lespiau055e3932014-08-18 13:49:10 +01003483 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003484 I915_WRITE(PIPESTAT(pipe), 0xffff);
3485 I915_WRITE(VLV_IIR, 0xffffffff);
3486 I915_WRITE(VLV_IMR, 0xffffffff);
3487 I915_WRITE(VLV_IER, 0x0);
3488 POSTING_READ(VLV_IER);
3489}
3490
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003491static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3492{
3493 GEN8_IRQ_RESET_NDX(GT, 0);
3494 GEN8_IRQ_RESET_NDX(GT, 1);
3495 GEN8_IRQ_RESET_NDX(GT, 2);
3496 GEN8_IRQ_RESET_NDX(GT, 3);
3497}
3498
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003499static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003500{
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502 int pipe;
3503
Ben Widawskyabd58f02013-11-02 21:07:09 -07003504 I915_WRITE(GEN8_MASTER_IRQ, 0);
3505 POSTING_READ(GEN8_MASTER_IRQ);
3506
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003507 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003508
Damien Lespiau055e3932014-08-18 13:49:10 +01003509 for_each_pipe(dev_priv, pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003510 if (intel_display_power_enabled(dev_priv,
3511 POWER_DOMAIN_PIPE(pipe)))
3512 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003513
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003514 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3515 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3516 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003517
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003518 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003520
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003521void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3522{
3523 unsigned long irqflags;
3524
3525 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3526 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3527 ~dev_priv->de_irq_mask[PIPE_B]);
3528 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3529 ~dev_priv->de_irq_mask[PIPE_C]);
3530 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3531}
3532
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003533static void cherryview_irq_preinstall(struct drm_device *dev)
3534{
3535 struct drm_i915_private *dev_priv = dev->dev_private;
3536 int pipe;
3537
3538 I915_WRITE(GEN8_MASTER_IRQ, 0);
3539 POSTING_READ(GEN8_MASTER_IRQ);
3540
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003541 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003542
3543 GEN5_IRQ_RESET(GEN8_PCU_);
3544
3545 POSTING_READ(GEN8_PCU_IIR);
3546
3547 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3548
3549 I915_WRITE(PORT_HOTPLUG_EN, 0);
3550 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3551
Damien Lespiau055e3932014-08-18 13:49:10 +01003552 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003553 I915_WRITE(PIPESTAT(pipe), 0xffff);
3554
3555 I915_WRITE(VLV_IMR, 0xffffffff);
3556 I915_WRITE(VLV_IER, 0x0);
3557 I915_WRITE(VLV_IIR, 0xffffffff);
3558 POSTING_READ(VLV_IIR);
3559}
3560
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003561static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003562{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003564 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003565 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003566
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003567 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003568 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003569 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003570 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003571 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003572 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003573 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003574 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003575 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003576 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003577 }
3578
Daniel Vetterfee884e2013-07-04 23:35:21 +02003579 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003580
3581 /*
3582 * Enable digital hotplug on the PCH, and configure the DP short pulse
3583 * duration to 2ms (which is the minimum in the Display Port spec)
3584 *
3585 * This register is the same on all known PCH chips.
3586 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003587 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3588 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3589 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3590 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3591 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3592 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3593}
3594
Paulo Zanonid46da432013-02-08 17:35:15 -02003595static void ibx_irq_postinstall(struct drm_device *dev)
3596{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003597 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003598 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003599
Daniel Vetter692a04c2013-05-29 21:43:05 +02003600 if (HAS_PCH_NOP(dev))
3601 return;
3602
Paulo Zanoni105b1222014-04-01 15:37:17 -03003603 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003604 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003605 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003606 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003607
Paulo Zanoni337ba012014-04-01 15:37:16 -03003608 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003609 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003610}
3611
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003612static void gen5_gt_irq_postinstall(struct drm_device *dev)
3613{
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 u32 pm_irqs, gt_irqs;
3616
3617 pm_irqs = gt_irqs = 0;
3618
3619 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003620 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003621 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003622 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3623 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003624 }
3625
3626 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3627 if (IS_GEN5(dev)) {
3628 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3629 ILK_BSD_USER_INTERRUPT;
3630 } else {
3631 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3632 }
3633
Paulo Zanoni35079892014-04-01 15:37:15 -03003634 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003635
3636 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303637 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003638
3639 if (HAS_VEBOX(dev))
3640 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3641
Paulo Zanoni605cd252013-08-06 18:57:15 -03003642 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003643 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003644 }
3645}
3646
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003647static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003648{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003649 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003650 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003651 u32 display_mask, extra_mask;
3652
3653 if (INTEL_INFO(dev)->gen >= 7) {
3654 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3655 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3656 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003657 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003658 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003659 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003660 } else {
3661 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3662 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003663 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003664 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3665 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003666 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3667 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003668 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003669
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003670 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003671
Paulo Zanoni0c841212014-04-01 15:37:27 -03003672 I915_WRITE(HWSTAM, 0xeffe);
3673
Paulo Zanoni622364b2014-04-01 15:37:22 -03003674 ibx_irq_pre_postinstall(dev);
3675
Paulo Zanoni35079892014-04-01 15:37:15 -03003676 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003677
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003678 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003679
Paulo Zanonid46da432013-02-08 17:35:15 -02003680 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003681
Jesse Barnesf97108d2010-01-29 11:27:07 -08003682 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003683 /* Enable PCU event interrupts
3684 *
3685 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003686 * setup is guaranteed to run in single-threaded context. But we
3687 * need it to make the assert_spin_locked happy. */
3688 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003689 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003690 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003691 }
3692
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003693 return 0;
3694}
3695
Imre Deakf8b79e52014-03-04 19:23:07 +02003696static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3697{
3698 u32 pipestat_mask;
3699 u32 iir_mask;
3700
3701 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3702 PIPE_FIFO_UNDERRUN_STATUS;
3703
3704 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3705 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3706 POSTING_READ(PIPESTAT(PIPE_A));
3707
3708 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3709 PIPE_CRC_DONE_INTERRUPT_STATUS;
3710
3711 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3712 PIPE_GMBUS_INTERRUPT_STATUS);
3713 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3714
3715 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3716 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3717 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3718 dev_priv->irq_mask &= ~iir_mask;
3719
3720 I915_WRITE(VLV_IIR, iir_mask);
3721 I915_WRITE(VLV_IIR, iir_mask);
3722 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3723 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3724 POSTING_READ(VLV_IER);
3725}
3726
3727static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3728{
3729 u32 pipestat_mask;
3730 u32 iir_mask;
3731
3732 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3733 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003734 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003735
3736 dev_priv->irq_mask |= iir_mask;
3737 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3738 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3739 I915_WRITE(VLV_IIR, iir_mask);
3740 I915_WRITE(VLV_IIR, iir_mask);
3741 POSTING_READ(VLV_IIR);
3742
3743 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3744 PIPE_CRC_DONE_INTERRUPT_STATUS;
3745
3746 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3747 PIPE_GMBUS_INTERRUPT_STATUS);
3748 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3749
3750 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3751 PIPE_FIFO_UNDERRUN_STATUS;
3752 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3753 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3754 POSTING_READ(PIPESTAT(PIPE_A));
3755}
3756
3757void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3758{
3759 assert_spin_locked(&dev_priv->irq_lock);
3760
3761 if (dev_priv->display_irqs_enabled)
3762 return;
3763
3764 dev_priv->display_irqs_enabled = true;
3765
3766 if (dev_priv->dev->irq_enabled)
3767 valleyview_display_irqs_install(dev_priv);
3768}
3769
3770void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3771{
3772 assert_spin_locked(&dev_priv->irq_lock);
3773
3774 if (!dev_priv->display_irqs_enabled)
3775 return;
3776
3777 dev_priv->display_irqs_enabled = false;
3778
3779 if (dev_priv->dev->irq_enabled)
3780 valleyview_display_irqs_uninstall(dev_priv);
3781}
3782
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003783static int valleyview_irq_postinstall(struct drm_device *dev)
3784{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003786 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003787
Imre Deakf8b79e52014-03-04 19:23:07 +02003788 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003789
Daniel Vetter20afbda2012-12-11 14:05:07 +01003790 I915_WRITE(PORT_HOTPLUG_EN, 0);
3791 POSTING_READ(PORT_HOTPLUG_EN);
3792
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003793 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003794 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003795 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003796 POSTING_READ(VLV_IER);
3797
Daniel Vetterb79480b2013-06-27 17:52:10 +02003798 /* Interrupt setup is already guaranteed to be single-threaded, this is
3799 * just to make the assert_spin_locked check happy. */
3800 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003801 if (dev_priv->display_irqs_enabled)
3802 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003803 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003804
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003805 I915_WRITE(VLV_IIR, 0xffffffff);
3806 I915_WRITE(VLV_IIR, 0xffffffff);
3807
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003808 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003809
3810 /* ack & enable invalid PTE error interrupts */
3811#if 0 /* FIXME: add support to irq handler for checking these bits */
3812 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3813 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3814#endif
3815
3816 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003817
3818 return 0;
3819}
3820
Ben Widawskyabd58f02013-11-02 21:07:09 -07003821static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3822{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003823 /* These are interrupts we'll toggle with the ring mask register */
3824 uint32_t gt_interrupts[] = {
3825 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003826 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003827 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003828 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3829 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003830 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003831 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3832 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3833 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003834 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003835 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3836 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003837 };
3838
Ben Widawsky09610212014-05-15 20:58:08 +03003839 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303840 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3841 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3842 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3843 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003844}
3845
3846static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3847{
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003848 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003849 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003850 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003851 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3852 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003853 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003854 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3855 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3856 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003857
Damien Lespiau055e3932014-08-18 13:49:10 +01003858 for_each_pipe(dev_priv, pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003859 if (intel_display_power_enabled(dev_priv,
3860 POWER_DOMAIN_PIPE(pipe)))
3861 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3862 dev_priv->de_irq_mask[pipe],
3863 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003864
Paulo Zanoni35079892014-04-01 15:37:15 -03003865 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003866}
3867
3868static int gen8_irq_postinstall(struct drm_device *dev)
3869{
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871
Paulo Zanoni622364b2014-04-01 15:37:22 -03003872 ibx_irq_pre_postinstall(dev);
3873
Ben Widawskyabd58f02013-11-02 21:07:09 -07003874 gen8_gt_irq_postinstall(dev_priv);
3875 gen8_de_irq_postinstall(dev_priv);
3876
3877 ibx_irq_postinstall(dev);
3878
3879 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3880 POSTING_READ(GEN8_MASTER_IRQ);
3881
3882 return 0;
3883}
3884
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003885static int cherryview_irq_postinstall(struct drm_device *dev)
3886{
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3889 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003890 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003891 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3892 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3893 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003894 unsigned long irqflags;
3895 int pipe;
3896
3897 /*
3898 * Leave vblank interrupts masked initially. enable/disable will
3899 * toggle them based on usage.
3900 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003901 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003902
Damien Lespiau055e3932014-08-18 13:49:10 +01003903 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003904 I915_WRITE(PIPESTAT(pipe), 0xffff);
3905
3906 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003907 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Damien Lespiau055e3932014-08-18 13:49:10 +01003908 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003909 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3910 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3911
3912 I915_WRITE(VLV_IIR, 0xffffffff);
3913 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3914 I915_WRITE(VLV_IER, enable_mask);
3915
3916 gen8_gt_irq_postinstall(dev_priv);
3917
3918 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3919 POSTING_READ(GEN8_MASTER_IRQ);
3920
3921 return 0;
3922}
3923
Ben Widawskyabd58f02013-11-02 21:07:09 -07003924static void gen8_irq_uninstall(struct drm_device *dev)
3925{
3926 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003927
3928 if (!dev_priv)
3929 return;
3930
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003931 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003932}
3933
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003934static void valleyview_irq_uninstall(struct drm_device *dev)
3935{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003936 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003937 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003938 int pipe;
3939
3940 if (!dev_priv)
3941 return;
3942
Imre Deak843d0e72014-04-14 20:24:23 +03003943 I915_WRITE(VLV_MASTER_IER, 0);
3944
Damien Lespiau055e3932014-08-18 13:49:10 +01003945 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003946 I915_WRITE(PIPESTAT(pipe), 0xffff);
3947
3948 I915_WRITE(HWSTAM, 0xffffffff);
3949 I915_WRITE(PORT_HOTPLUG_EN, 0);
3950 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003951
3952 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3953 if (dev_priv->display_irqs_enabled)
3954 valleyview_display_irqs_uninstall(dev_priv);
3955 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3956
3957 dev_priv->irq_mask = 0;
3958
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003959 I915_WRITE(VLV_IIR, 0xffffffff);
3960 I915_WRITE(VLV_IMR, 0xffffffff);
3961 I915_WRITE(VLV_IER, 0x0);
3962 POSTING_READ(VLV_IER);
3963}
3964
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003965static void cherryview_irq_uninstall(struct drm_device *dev)
3966{
3967 struct drm_i915_private *dev_priv = dev->dev_private;
3968 int pipe;
3969
3970 if (!dev_priv)
3971 return;
3972
3973 I915_WRITE(GEN8_MASTER_IRQ, 0);
3974 POSTING_READ(GEN8_MASTER_IRQ);
3975
3976#define GEN8_IRQ_FINI_NDX(type, which) \
3977do { \
3978 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3979 I915_WRITE(GEN8_##type##_IER(which), 0); \
3980 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3981 POSTING_READ(GEN8_##type##_IIR(which)); \
3982 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3983} while (0)
3984
3985#define GEN8_IRQ_FINI(type) \
3986do { \
3987 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3988 I915_WRITE(GEN8_##type##_IER, 0); \
3989 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3990 POSTING_READ(GEN8_##type##_IIR); \
3991 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3992} while (0)
3993
3994 GEN8_IRQ_FINI_NDX(GT, 0);
3995 GEN8_IRQ_FINI_NDX(GT, 1);
3996 GEN8_IRQ_FINI_NDX(GT, 2);
3997 GEN8_IRQ_FINI_NDX(GT, 3);
3998
3999 GEN8_IRQ_FINI(PCU);
4000
4001#undef GEN8_IRQ_FINI
4002#undef GEN8_IRQ_FINI_NDX
4003
4004 I915_WRITE(PORT_HOTPLUG_EN, 0);
4005 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4006
Damien Lespiau055e3932014-08-18 13:49:10 +01004007 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004008 I915_WRITE(PIPESTAT(pipe), 0xffff);
4009
4010 I915_WRITE(VLV_IMR, 0xffffffff);
4011 I915_WRITE(VLV_IER, 0x0);
4012 I915_WRITE(VLV_IIR, 0xffffffff);
4013 POSTING_READ(VLV_IIR);
4014}
4015
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004016static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08004017{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004018 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07004019
4020 if (!dev_priv)
4021 return;
4022
Paulo Zanonibe30b292014-04-01 15:37:25 -03004023 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08004024}
4025
Chris Wilsonc2798b12012-04-22 21:13:57 +01004026static void i8xx_irq_preinstall(struct drm_device * dev)
4027{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004028 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004029 int pipe;
4030
Damien Lespiau055e3932014-08-18 13:49:10 +01004031 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004032 I915_WRITE(PIPESTAT(pipe), 0);
4033 I915_WRITE16(IMR, 0xffff);
4034 I915_WRITE16(IER, 0x0);
4035 POSTING_READ16(IER);
4036}
4037
4038static int i8xx_irq_postinstall(struct drm_device *dev)
4039{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004040 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02004041 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004042
Chris Wilsonc2798b12012-04-22 21:13:57 +01004043 I915_WRITE16(EMR,
4044 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4045
4046 /* Unmask the interrupts that we always want on. */
4047 dev_priv->irq_mask =
4048 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4049 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4050 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4051 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4052 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4053 I915_WRITE16(IMR, dev_priv->irq_mask);
4054
4055 I915_WRITE16(IER,
4056 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4057 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4058 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4059 I915_USER_INTERRUPT);
4060 POSTING_READ16(IER);
4061
Daniel Vetter379ef822013-10-16 22:55:56 +02004062 /* Interrupt setup is already guaranteed to be single-threaded, this is
4063 * just to make the assert_spin_locked check happy. */
4064 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004065 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4066 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004067 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4068
Chris Wilsonc2798b12012-04-22 21:13:57 +01004069 return 0;
4070}
4071
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004072/*
4073 * Returns true when a page flip has completed.
4074 */
4075static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004076 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004077{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004078 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004079 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004080
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004081 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004082 return false;
4083
4084 if ((iir & flip_pending) == 0)
4085 return false;
4086
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004087 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004088
4089 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4090 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4091 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4092 * the flip is completed (no longer pending). Since this doesn't raise
4093 * an interrupt per se, we watch for the change at vblank.
4094 */
4095 if (I915_READ16(ISR) & flip_pending)
4096 return false;
4097
4098 intel_finish_page_flip(dev, pipe);
4099
4100 return true;
4101}
4102
Daniel Vetterff1f5252012-10-02 15:10:55 +02004103static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004104{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004105 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004106 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004107 u16 iir, new_iir;
4108 u32 pipe_stats[2];
4109 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004110 int pipe;
4111 u16 flip_mask =
4112 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4113 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4114
Chris Wilsonc2798b12012-04-22 21:13:57 +01004115 iir = I915_READ16(IIR);
4116 if (iir == 0)
4117 return IRQ_NONE;
4118
4119 while (iir & ~flip_mask) {
4120 /* Can't rely on pipestat interrupt bit in iir as it might
4121 * have been cleared after the pipestat interrupt was received.
4122 * It doesn't set the bit in iir again, but it still produces
4123 * interrupts (for non-MSI).
4124 */
4125 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4126 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004127 i915_handle_error(dev, false,
4128 "Command parser error, iir 0x%08x",
4129 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004130
Damien Lespiau055e3932014-08-18 13:49:10 +01004131 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004132 int reg = PIPESTAT(pipe);
4133 pipe_stats[pipe] = I915_READ(reg);
4134
4135 /*
4136 * Clear the PIPE*STAT regs before the IIR
4137 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004138 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004139 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004140 }
4141 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4142
4143 I915_WRITE16(IIR, iir & ~flip_mask);
4144 new_iir = I915_READ16(IIR); /* Flush posted writes */
4145
Daniel Vetterd05c6172012-04-26 23:28:09 +02004146 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004147
4148 if (iir & I915_USER_INTERRUPT)
4149 notify_ring(dev, &dev_priv->ring[RCS]);
4150
Damien Lespiau055e3932014-08-18 13:49:10 +01004151 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004152 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004153 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004154 plane = !plane;
4155
Daniel Vetter4356d582013-10-16 22:55:55 +02004156 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004157 i8xx_handle_vblank(dev, plane, pipe, iir))
4158 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004159
Daniel Vetter4356d582013-10-16 22:55:55 +02004160 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004161 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004162
4163 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4164 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004165 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02004166 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004167
4168 iir = new_iir;
4169 }
4170
4171 return IRQ_HANDLED;
4172}
4173
4174static void i8xx_irq_uninstall(struct drm_device * dev)
4175{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004176 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004177 int pipe;
4178
Damien Lespiau055e3932014-08-18 13:49:10 +01004179 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004180 /* Clear enable bits; then clear status bits */
4181 I915_WRITE(PIPESTAT(pipe), 0);
4182 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4183 }
4184 I915_WRITE16(IMR, 0xffff);
4185 I915_WRITE16(IER, 0x0);
4186 I915_WRITE16(IIR, I915_READ16(IIR));
4187}
4188
Chris Wilsona266c7d2012-04-24 22:59:44 +01004189static void i915_irq_preinstall(struct drm_device * dev)
4190{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004191 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192 int pipe;
4193
Chris Wilsona266c7d2012-04-24 22:59:44 +01004194 if (I915_HAS_HOTPLUG(dev)) {
4195 I915_WRITE(PORT_HOTPLUG_EN, 0);
4196 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4197 }
4198
Chris Wilson00d98eb2012-04-24 22:59:48 +01004199 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004200 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004201 I915_WRITE(PIPESTAT(pipe), 0);
4202 I915_WRITE(IMR, 0xffffffff);
4203 I915_WRITE(IER, 0x0);
4204 POSTING_READ(IER);
4205}
4206
4207static int i915_irq_postinstall(struct drm_device *dev)
4208{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004209 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004210 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02004211 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212
Chris Wilson38bde182012-04-24 22:59:50 +01004213 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4214
4215 /* Unmask the interrupts that we always want on. */
4216 dev_priv->irq_mask =
4217 ~(I915_ASLE_INTERRUPT |
4218 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4219 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4220 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4221 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4222 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4223
4224 enable_mask =
4225 I915_ASLE_INTERRUPT |
4226 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4227 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4228 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4229 I915_USER_INTERRUPT;
4230
Chris Wilsona266c7d2012-04-24 22:59:44 +01004231 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004232 I915_WRITE(PORT_HOTPLUG_EN, 0);
4233 POSTING_READ(PORT_HOTPLUG_EN);
4234
Chris Wilsona266c7d2012-04-24 22:59:44 +01004235 /* Enable in IER... */
4236 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4237 /* and unmask in IMR */
4238 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4239 }
4240
Chris Wilsona266c7d2012-04-24 22:59:44 +01004241 I915_WRITE(IMR, dev_priv->irq_mask);
4242 I915_WRITE(IER, enable_mask);
4243 POSTING_READ(IER);
4244
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004245 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004246
Daniel Vetter379ef822013-10-16 22:55:56 +02004247 /* Interrupt setup is already guaranteed to be single-threaded, this is
4248 * just to make the assert_spin_locked check happy. */
4249 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004250 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4251 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004252 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4253
Daniel Vetter20afbda2012-12-11 14:05:07 +01004254 return 0;
4255}
4256
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004257/*
4258 * Returns true when a page flip has completed.
4259 */
4260static bool i915_handle_vblank(struct drm_device *dev,
4261 int plane, int pipe, u32 iir)
4262{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004263 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004264 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4265
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004266 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004267 return false;
4268
4269 if ((iir & flip_pending) == 0)
4270 return false;
4271
4272 intel_prepare_page_flip(dev, plane);
4273
4274 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4275 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4276 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4277 * the flip is completed (no longer pending). Since this doesn't raise
4278 * an interrupt per se, we watch for the change at vblank.
4279 */
4280 if (I915_READ(ISR) & flip_pending)
4281 return false;
4282
4283 intel_finish_page_flip(dev, pipe);
4284
4285 return true;
4286}
4287
Daniel Vetterff1f5252012-10-02 15:10:55 +02004288static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004290 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004291 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004292 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01004294 u32 flip_mask =
4295 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4296 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004297 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004298
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004300 do {
4301 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004302 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004303
4304 /* Can't rely on pipestat interrupt bit in iir as it might
4305 * have been cleared after the pipestat interrupt was received.
4306 * It doesn't set the bit in iir again, but it still produces
4307 * interrupts (for non-MSI).
4308 */
4309 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4310 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004311 i915_handle_error(dev, false,
4312 "Command parser error, iir 0x%08x",
4313 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004314
Damien Lespiau055e3932014-08-18 13:49:10 +01004315 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004316 int reg = PIPESTAT(pipe);
4317 pipe_stats[pipe] = I915_READ(reg);
4318
Chris Wilson38bde182012-04-24 22:59:50 +01004319 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004320 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004321 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004322 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 }
4324 }
4325 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4326
4327 if (!irq_received)
4328 break;
4329
Chris Wilsona266c7d2012-04-24 22:59:44 +01004330 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004331 if (I915_HAS_HOTPLUG(dev) &&
4332 iir & I915_DISPLAY_PORT_INTERRUPT)
4333 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004334
Chris Wilson38bde182012-04-24 22:59:50 +01004335 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004336 new_iir = I915_READ(IIR); /* Flush posted writes */
4337
Chris Wilsona266c7d2012-04-24 22:59:44 +01004338 if (iir & I915_USER_INTERRUPT)
4339 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004340
Damien Lespiau055e3932014-08-18 13:49:10 +01004341 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004342 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004343 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004344 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004345
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004346 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4347 i915_handle_vblank(dev, plane, pipe, iir))
4348 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004349
4350 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4351 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004352
4353 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004354 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004355
4356 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4357 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004358 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004359 }
4360
Chris Wilsona266c7d2012-04-24 22:59:44 +01004361 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4362 intel_opregion_asle_intr(dev);
4363
4364 /* With MSI, interrupts are only generated when iir
4365 * transitions from zero to nonzero. If another bit got
4366 * set while we were handling the existing iir bits, then
4367 * we would never get another interrupt.
4368 *
4369 * This is fine on non-MSI as well, as if we hit this path
4370 * we avoid exiting the interrupt handler only to generate
4371 * another one.
4372 *
4373 * Note that for MSI this could cause a stray interrupt report
4374 * if an interrupt landed in the time between writing IIR and
4375 * the posting read. This should be rare enough to never
4376 * trigger the 99% of 100,000 interrupts test for disabling
4377 * stray interrupts.
4378 */
Chris Wilson38bde182012-04-24 22:59:50 +01004379 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004380 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004381 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004382
Daniel Vetterd05c6172012-04-26 23:28:09 +02004383 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004384
Chris Wilsona266c7d2012-04-24 22:59:44 +01004385 return ret;
4386}
4387
4388static void i915_irq_uninstall(struct drm_device * dev)
4389{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004390 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004391 int pipe;
4392
Chris Wilsona266c7d2012-04-24 22:59:44 +01004393 if (I915_HAS_HOTPLUG(dev)) {
4394 I915_WRITE(PORT_HOTPLUG_EN, 0);
4395 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4396 }
4397
Chris Wilson00d98eb2012-04-24 22:59:48 +01004398 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004399 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004400 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004401 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004402 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4403 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004404 I915_WRITE(IMR, 0xffffffff);
4405 I915_WRITE(IER, 0x0);
4406
Chris Wilsona266c7d2012-04-24 22:59:44 +01004407 I915_WRITE(IIR, I915_READ(IIR));
4408}
4409
4410static void i965_irq_preinstall(struct drm_device * dev)
4411{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004412 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004413 int pipe;
4414
Chris Wilsonadca4732012-05-11 18:01:31 +01004415 I915_WRITE(PORT_HOTPLUG_EN, 0);
4416 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004417
4418 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004419 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004420 I915_WRITE(PIPESTAT(pipe), 0);
4421 I915_WRITE(IMR, 0xffffffff);
4422 I915_WRITE(IER, 0x0);
4423 POSTING_READ(IER);
4424}
4425
4426static int i965_irq_postinstall(struct drm_device *dev)
4427{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004428 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004429 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004430 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004431 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004432
Chris Wilsona266c7d2012-04-24 22:59:44 +01004433 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004434 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004435 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004436 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4437 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4438 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4439 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4440 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4441
4442 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004443 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4444 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004445 enable_mask |= I915_USER_INTERRUPT;
4446
4447 if (IS_G4X(dev))
4448 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004449
Daniel Vetterb79480b2013-06-27 17:52:10 +02004450 /* Interrupt setup is already guaranteed to be single-threaded, this is
4451 * just to make the assert_spin_locked check happy. */
4452 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004453 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4454 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4455 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004456 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004457
Chris Wilsona266c7d2012-04-24 22:59:44 +01004458 /*
4459 * Enable some error detection, note the instruction error mask
4460 * bit is reserved, so we leave it masked.
4461 */
4462 if (IS_G4X(dev)) {
4463 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4464 GM45_ERROR_MEM_PRIV |
4465 GM45_ERROR_CP_PRIV |
4466 I915_ERROR_MEMORY_REFRESH);
4467 } else {
4468 error_mask = ~(I915_ERROR_PAGE_TABLE |
4469 I915_ERROR_MEMORY_REFRESH);
4470 }
4471 I915_WRITE(EMR, error_mask);
4472
4473 I915_WRITE(IMR, dev_priv->irq_mask);
4474 I915_WRITE(IER, enable_mask);
4475 POSTING_READ(IER);
4476
Daniel Vetter20afbda2012-12-11 14:05:07 +01004477 I915_WRITE(PORT_HOTPLUG_EN, 0);
4478 POSTING_READ(PORT_HOTPLUG_EN);
4479
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004480 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004481
4482 return 0;
4483}
4484
Egbert Eichbac56d52013-02-25 12:06:51 -05004485static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004486{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004487 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004488 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004489 u32 hotplug_en;
4490
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004491 assert_spin_locked(&dev_priv->irq_lock);
4492
Egbert Eichbac56d52013-02-25 12:06:51 -05004493 if (I915_HAS_HOTPLUG(dev)) {
4494 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4495 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4496 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004497 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004498 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004499 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4500 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004501 /* Programming the CRT detection parameters tends
4502 to generate a spurious hotplug event about three
4503 seconds later. So just do it once.
4504 */
4505 if (IS_G4X(dev))
4506 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004507 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004508 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004509
Egbert Eichbac56d52013-02-25 12:06:51 -05004510 /* Ignore TV since it's buggy */
4511 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4512 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004513}
4514
Daniel Vetterff1f5252012-10-02 15:10:55 +02004515static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004516{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004517 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004518 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004519 u32 iir, new_iir;
4520 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004521 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004522 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004523 u32 flip_mask =
4524 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4525 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004526
Chris Wilsona266c7d2012-04-24 22:59:44 +01004527 iir = I915_READ(IIR);
4528
Chris Wilsona266c7d2012-04-24 22:59:44 +01004529 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004530 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004531 bool blc_event = false;
4532
Chris Wilsona266c7d2012-04-24 22:59:44 +01004533 /* Can't rely on pipestat interrupt bit in iir as it might
4534 * have been cleared after the pipestat interrupt was received.
4535 * It doesn't set the bit in iir again, but it still produces
4536 * interrupts (for non-MSI).
4537 */
4538 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4539 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004540 i915_handle_error(dev, false,
4541 "Command parser error, iir 0x%08x",
4542 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004543
Damien Lespiau055e3932014-08-18 13:49:10 +01004544 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004545 int reg = PIPESTAT(pipe);
4546 pipe_stats[pipe] = I915_READ(reg);
4547
4548 /*
4549 * Clear the PIPE*STAT regs before the IIR
4550 */
4551 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004552 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004553 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004554 }
4555 }
4556 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4557
4558 if (!irq_received)
4559 break;
4560
4561 ret = IRQ_HANDLED;
4562
4563 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004564 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4565 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004566
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004567 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004568 new_iir = I915_READ(IIR); /* Flush posted writes */
4569
Chris Wilsona266c7d2012-04-24 22:59:44 +01004570 if (iir & I915_USER_INTERRUPT)
4571 notify_ring(dev, &dev_priv->ring[RCS]);
4572 if (iir & I915_BSD_USER_INTERRUPT)
4573 notify_ring(dev, &dev_priv->ring[VCS]);
4574
Damien Lespiau055e3932014-08-18 13:49:10 +01004575 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004576 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004577 i915_handle_vblank(dev, pipe, pipe, iir))
4578 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004579
4580 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4581 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004582
4583 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004584 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004585
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004586 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4587 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004588 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004589 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004590
4591 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4592 intel_opregion_asle_intr(dev);
4593
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004594 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4595 gmbus_irq_handler(dev);
4596
Chris Wilsona266c7d2012-04-24 22:59:44 +01004597 /* With MSI, interrupts are only generated when iir
4598 * transitions from zero to nonzero. If another bit got
4599 * set while we were handling the existing iir bits, then
4600 * we would never get another interrupt.
4601 *
4602 * This is fine on non-MSI as well, as if we hit this path
4603 * we avoid exiting the interrupt handler only to generate
4604 * another one.
4605 *
4606 * Note that for MSI this could cause a stray interrupt report
4607 * if an interrupt landed in the time between writing IIR and
4608 * the posting read. This should be rare enough to never
4609 * trigger the 99% of 100,000 interrupts test for disabling
4610 * stray interrupts.
4611 */
4612 iir = new_iir;
4613 }
4614
Daniel Vetterd05c6172012-04-26 23:28:09 +02004615 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004616
Chris Wilsona266c7d2012-04-24 22:59:44 +01004617 return ret;
4618}
4619
4620static void i965_irq_uninstall(struct drm_device * dev)
4621{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004622 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004623 int pipe;
4624
4625 if (!dev_priv)
4626 return;
4627
Chris Wilsonadca4732012-05-11 18:01:31 +01004628 I915_WRITE(PORT_HOTPLUG_EN, 0);
4629 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004630
4631 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004632 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004633 I915_WRITE(PIPESTAT(pipe), 0);
4634 I915_WRITE(IMR, 0xffffffff);
4635 I915_WRITE(IER, 0x0);
4636
Damien Lespiau055e3932014-08-18 13:49:10 +01004637 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004638 I915_WRITE(PIPESTAT(pipe),
4639 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4640 I915_WRITE(IIR, I915_READ(IIR));
4641}
4642
Imre Deak63237512014-08-18 15:37:02 +03004643static void intel_hpd_irq_reenable(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004644{
Imre Deak63237512014-08-18 15:37:02 +03004645 struct drm_i915_private *dev_priv =
4646 container_of(work, typeof(*dev_priv),
4647 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004648 struct drm_device *dev = dev_priv->dev;
4649 struct drm_mode_config *mode_config = &dev->mode_config;
4650 unsigned long irqflags;
4651 int i;
4652
Imre Deak63237512014-08-18 15:37:02 +03004653 intel_runtime_pm_get(dev_priv);
4654
Egbert Eichac4c16c2013-04-16 13:36:58 +02004655 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4656 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4657 struct drm_connector *connector;
4658
4659 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4660 continue;
4661
4662 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4663
4664 list_for_each_entry(connector, &mode_config->connector_list, head) {
4665 struct intel_connector *intel_connector = to_intel_connector(connector);
4666
4667 if (intel_connector->encoder->hpd_pin == i) {
4668 if (connector->polled != intel_connector->polled)
4669 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004670 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004671 connector->polled = intel_connector->polled;
4672 if (!connector->polled)
4673 connector->polled = DRM_CONNECTOR_POLL_HPD;
4674 }
4675 }
4676 }
4677 if (dev_priv->display.hpd_irq_setup)
4678 dev_priv->display.hpd_irq_setup(dev);
4679 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Imre Deak63237512014-08-18 15:37:02 +03004680
4681 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004682}
4683
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004684void intel_irq_init(struct drm_device *dev)
4685{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004686 struct drm_i915_private *dev_priv = dev->dev_private;
4687
4688 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004689 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004690 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004691 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004692 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004693
Deepak Sa6706b42014-03-15 20:23:22 +05304694 /* Let's track the enabled rps events */
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004695 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
4696 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004697 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4698 else
4699 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304700
Daniel Vetter99584db2012-11-14 17:14:04 +01004701 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4702 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004703 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004704 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4705 intel_hpd_irq_reenable);
Daniel Vetter61bac782012-12-01 21:03:21 +01004706
Tomas Janousek97a19a22012-12-08 13:48:13 +01004707 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004708
Jesse Barnes95f25be2014-06-20 09:29:22 -07004709 /* Haven't installed the IRQ handler yet */
4710 dev_priv->pm._irqs_disabled = true;
4711
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004712 if (IS_GEN2(dev)) {
4713 dev->max_vblank_count = 0;
4714 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4715 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004716 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4717 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004718 } else {
4719 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4720 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004721 }
4722
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004723 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004724 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004725 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4726 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004727
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004728 if (IS_CHERRYVIEW(dev)) {
4729 dev->driver->irq_handler = cherryview_irq_handler;
4730 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4731 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4732 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4733 dev->driver->enable_vblank = valleyview_enable_vblank;
4734 dev->driver->disable_vblank = valleyview_disable_vblank;
4735 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4736 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004737 dev->driver->irq_handler = valleyview_irq_handler;
4738 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4739 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4740 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4741 dev->driver->enable_vblank = valleyview_enable_vblank;
4742 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004743 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004744 } else if (IS_GEN8(dev)) {
4745 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004746 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004747 dev->driver->irq_postinstall = gen8_irq_postinstall;
4748 dev->driver->irq_uninstall = gen8_irq_uninstall;
4749 dev->driver->enable_vblank = gen8_enable_vblank;
4750 dev->driver->disable_vblank = gen8_disable_vblank;
4751 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004752 } else if (HAS_PCH_SPLIT(dev)) {
4753 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004754 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004755 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4756 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4757 dev->driver->enable_vblank = ironlake_enable_vblank;
4758 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004759 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004760 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004761 if (INTEL_INFO(dev)->gen == 2) {
4762 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4763 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4764 dev->driver->irq_handler = i8xx_irq_handler;
4765 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004766 } else if (INTEL_INFO(dev)->gen == 3) {
4767 dev->driver->irq_preinstall = i915_irq_preinstall;
4768 dev->driver->irq_postinstall = i915_irq_postinstall;
4769 dev->driver->irq_uninstall = i915_irq_uninstall;
4770 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004771 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004772 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004773 dev->driver->irq_preinstall = i965_irq_preinstall;
4774 dev->driver->irq_postinstall = i965_irq_postinstall;
4775 dev->driver->irq_uninstall = i965_irq_uninstall;
4776 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004777 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004778 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004779 dev->driver->enable_vblank = i915_enable_vblank;
4780 dev->driver->disable_vblank = i915_disable_vblank;
4781 }
4782}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004783
4784void intel_hpd_init(struct drm_device *dev)
4785{
4786 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004787 struct drm_mode_config *mode_config = &dev->mode_config;
4788 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004789 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004790 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004791
Egbert Eich821450c2013-04-16 13:36:55 +02004792 for (i = 1; i < HPD_NUM_PINS; i++) {
4793 dev_priv->hpd_stats[i].hpd_cnt = 0;
4794 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4795 }
4796 list_for_each_entry(connector, &mode_config->connector_list, head) {
4797 struct intel_connector *intel_connector = to_intel_connector(connector);
4798 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004799 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4800 connector->polled = DRM_CONNECTOR_POLL_HPD;
4801 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004802 connector->polled = DRM_CONNECTOR_POLL_HPD;
4803 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004804
4805 /* Interrupt setup is already guaranteed to be single-threaded, this is
4806 * just to make the assert_spin_locked checks happy. */
4807 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004808 if (dev_priv->display.hpd_irq_setup)
4809 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004810 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004811}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004812
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004813/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004814void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004815{
4816 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004817
Paulo Zanoni730488b2014-03-07 20:12:32 -03004818 dev->driver->irq_uninstall(dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004819 dev_priv->pm._irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004820}
4821
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004822/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004823void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004824{
4825 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004826
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004827 dev_priv->pm._irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004828 dev->driver->irq_preinstall(dev);
4829 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004830}