blob: ff85eae932bcdcd71d27a12c19f4ae8648724b60 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
142#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
143 u32 val = I915_READ(reg); \
144 if (val) { \
145 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
146 (reg), val); \
147 I915_WRITE((reg), 0xffffffff); \
148 POSTING_READ(reg); \
149 I915_WRITE((reg), 0xffffffff); \
150 POSTING_READ(reg); \
151 } \
152} while (0)
153
Paulo Zanoni35079892014-04-01 15:37:15 -0300154#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300155 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300156 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200157 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
158 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300159} while (0)
160
161#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300162 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200164 I915_WRITE(type##IMR, (imr_val)); \
165 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300166} while (0)
167
Imre Deakc9a9a262014-11-05 20:48:37 +0200168static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
169
Egbert Eich0706f172015-09-23 16:15:27 +0200170/* For display hotplug interrupt */
171static inline void
172i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
173 uint32_t mask,
174 uint32_t bits)
175{
176 uint32_t val;
177
178 assert_spin_locked(&dev_priv->irq_lock);
179 WARN_ON(bits & ~mask);
180
181 val = I915_READ(PORT_HOTPLUG_EN);
182 val &= ~mask;
183 val |= bits;
184 I915_WRITE(PORT_HOTPLUG_EN, val);
185}
186
187/**
188 * i915_hotplug_interrupt_update - update hotplug interrupt enable
189 * @dev_priv: driver private
190 * @mask: bits to update
191 * @bits: bits to enable
192 * NOTE: the HPD enable bits are modified both inside and outside
193 * of an interrupt context. To avoid that read-modify-write cycles
194 * interfer, these bits are protected by a spinlock. Since this
195 * function is usually not called from a context where the lock is
196 * held already, this function acquires the lock itself. A non-locking
197 * version is also available.
198 */
199void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
200 uint32_t mask,
201 uint32_t bits)
202{
203 spin_lock_irq(&dev_priv->irq_lock);
204 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
205 spin_unlock_irq(&dev_priv->irq_lock);
206}
207
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300208/**
209 * ilk_update_display_irq - update DEIMR
210 * @dev_priv: driver private
211 * @interrupt_mask: mask of interrupt bits to update
212 * @enabled_irq_mask: mask of interrupt bits to enable
213 */
214static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
215 uint32_t interrupt_mask,
216 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800217{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300218 uint32_t new_val;
219
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200220 assert_spin_locked(&dev_priv->irq_lock);
221
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 WARN_ON(enabled_irq_mask & ~interrupt_mask);
223
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700224 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300225 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 new_val = dev_priv->irq_mask;
228 new_val &= ~interrupt_mask;
229 new_val |= (~enabled_irq_mask & interrupt_mask);
230
231 if (new_val != dev_priv->irq_mask) {
232 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000233 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000234 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800235 }
236}
237
Daniel Vetter47339cd2014-09-30 10:56:46 +0200238void
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300239ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
240{
241 ilk_update_display_irq(dev_priv, mask, mask);
242}
243
244void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300245ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800246{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300247 ilk_update_display_irq(dev_priv, mask, 0);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800248}
249
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300250/**
251 * ilk_update_gt_irq - update GTIMR
252 * @dev_priv: driver private
253 * @interrupt_mask: mask of interrupt bits to update
254 * @enabled_irq_mask: mask of interrupt bits to enable
255 */
256static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
257 uint32_t interrupt_mask,
258 uint32_t enabled_irq_mask)
259{
260 assert_spin_locked(&dev_priv->irq_lock);
261
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100262 WARN_ON(enabled_irq_mask & ~interrupt_mask);
263
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700264 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300265 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300266
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300267 dev_priv->gt_irq_mask &= ~interrupt_mask;
268 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
269 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
270 POSTING_READ(GTIMR);
271}
272
Daniel Vetter480c8032014-07-16 09:49:40 +0200273void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300274{
275 ilk_update_gt_irq(dev_priv, mask, mask);
276}
277
Daniel Vetter480c8032014-07-16 09:49:40 +0200278void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300279{
280 ilk_update_gt_irq(dev_priv, mask, 0);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
284{
285 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
286}
287
Imre Deaka72fbc32014-11-05 20:48:31 +0200288static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
289{
290 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
291}
292
Imre Deakb900b942014-11-05 20:48:48 +0200293static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
294{
295 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
296}
297
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300298/**
299 * snb_update_pm_irq - update GEN6_PMIMR
300 * @dev_priv: driver private
301 * @interrupt_mask: mask of interrupt bits to update
302 * @enabled_irq_mask: mask of interrupt bits to enable
303 */
304static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
305 uint32_t interrupt_mask,
306 uint32_t enabled_irq_mask)
307{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300308 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300309
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100310 WARN_ON(enabled_irq_mask & ~interrupt_mask);
311
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300312 assert_spin_locked(&dev_priv->irq_lock);
313
Paulo Zanoni605cd252013-08-06 18:57:15 -0300314 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 new_val &= ~interrupt_mask;
316 new_val |= (~enabled_irq_mask & interrupt_mask);
317
Paulo Zanoni605cd252013-08-06 18:57:15 -0300318 if (new_val != dev_priv->pm_irq_mask) {
319 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200320 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
321 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300322 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323}
324
Daniel Vetter480c8032014-07-16 09:49:40 +0200325void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300326{
Imre Deak9939fba2014-11-20 23:01:47 +0200327 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
328 return;
329
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330 snb_update_pm_irq(dev_priv, mask, mask);
331}
332
Imre Deak9939fba2014-11-20 23:01:47 +0200333static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
334 uint32_t mask)
335{
336 snb_update_pm_irq(dev_priv, mask, 0);
337}
338
Daniel Vetter480c8032014-07-16 09:49:40 +0200339void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300340{
Imre Deak9939fba2014-11-20 23:01:47 +0200341 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
342 return;
343
344 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300345}
346
Imre Deak3cc134e2014-11-19 15:30:03 +0200347void gen6_reset_rps_interrupts(struct drm_device *dev)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 uint32_t reg = gen6_pm_iir(dev_priv);
351
352 spin_lock_irq(&dev_priv->irq_lock);
353 I915_WRITE(reg, dev_priv->pm_rps_events);
354 I915_WRITE(reg, dev_priv->pm_rps_events);
355 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200356 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200357 spin_unlock_irq(&dev_priv->irq_lock);
358}
359
Imre Deakb900b942014-11-05 20:48:48 +0200360void gen6_enable_rps_interrupts(struct drm_device *dev)
361{
362 struct drm_i915_private *dev_priv = dev->dev_private;
363
364 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200365
Imre Deakb900b942014-11-05 20:48:48 +0200366 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200367 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200368 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200369 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
370 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200371 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200372
Imre Deakb900b942014-11-05 20:48:48 +0200373 spin_unlock_irq(&dev_priv->irq_lock);
374}
375
Imre Deak59d02a12014-12-19 19:33:26 +0200376u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
377{
378 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200379 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200380 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200381 *
382 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200383 */
384 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
385 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
386
387 if (INTEL_INFO(dev_priv)->gen >= 8)
388 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
389
390 return mask;
391}
392
Imre Deakb900b942014-11-05 20:48:48 +0200393void gen6_disable_rps_interrupts(struct drm_device *dev)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
Imre Deakd4d70aa2014-11-19 15:30:04 +0200397 spin_lock_irq(&dev_priv->irq_lock);
398 dev_priv->rps.interrupts_enabled = false;
399 spin_unlock_irq(&dev_priv->irq_lock);
400
401 cancel_work_sync(&dev_priv->rps.work);
402
Imre Deak9939fba2014-11-20 23:01:47 +0200403 spin_lock_irq(&dev_priv->irq_lock);
404
Imre Deak59d02a12014-12-19 19:33:26 +0200405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
407 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200408 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
409 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200410
411 spin_unlock_irq(&dev_priv->irq_lock);
412
413 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200414}
415
Ben Widawsky09610212014-05-15 20:58:08 +0300416/**
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300417 * bdw_update_port_irq - update DE port interrupt
418 * @dev_priv: driver private
419 * @interrupt_mask: mask of interrupt bits to update
420 * @enabled_irq_mask: mask of interrupt bits to enable
421 */
422static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
423 uint32_t interrupt_mask,
424 uint32_t enabled_irq_mask)
425{
426 uint32_t new_val;
427 uint32_t old_val;
428
429 assert_spin_locked(&dev_priv->irq_lock);
430
431 WARN_ON(enabled_irq_mask & ~interrupt_mask);
432
433 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
434 return;
435
436 old_val = I915_READ(GEN8_DE_PORT_IMR);
437
438 new_val = old_val;
439 new_val &= ~interrupt_mask;
440 new_val |= (~enabled_irq_mask & interrupt_mask);
441
442 if (new_val != old_val) {
443 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
444 POSTING_READ(GEN8_DE_PORT_IMR);
445 }
446}
447
448/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200449 * ibx_display_interrupt_update - update SDEIMR
450 * @dev_priv: driver private
451 * @interrupt_mask: mask of interrupt bits to update
452 * @enabled_irq_mask: mask of interrupt bits to enable
453 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200454void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
455 uint32_t interrupt_mask,
456 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200457{
458 uint32_t sdeimr = I915_READ(SDEIMR);
459 sdeimr &= ~interrupt_mask;
460 sdeimr |= (~enabled_irq_mask & interrupt_mask);
461
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100462 WARN_ON(enabled_irq_mask & ~interrupt_mask);
463
Daniel Vetterfee884e2013-07-04 23:35:21 +0200464 assert_spin_locked(&dev_priv->irq_lock);
465
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700466 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300467 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300468
Daniel Vetterfee884e2013-07-04 23:35:21 +0200469 I915_WRITE(SDEIMR, sdeimr);
470 POSTING_READ(SDEIMR);
471}
Paulo Zanoni86642812013-04-12 17:57:57 -0300472
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100473static void
Imre Deak755e9012014-02-10 18:42:47 +0200474__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800476{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200477 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200478 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800479
Daniel Vetterb79480b2013-06-27 17:52:10 +0200480 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200481 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200482
Ville Syrjälä04feced2014-04-03 13:28:33 +0300483 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
484 status_mask & ~PIPESTAT_INT_STATUS_MASK,
485 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
486 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200487 return;
488
489 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200490 return;
491
Imre Deak91d181d2014-02-10 18:42:49 +0200492 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
493
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200494 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200495 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200496 I915_WRITE(reg, pipestat);
497 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800498}
499
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100500static void
Imre Deak755e9012014-02-10 18:42:47 +0200501__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
502 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800503{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200504 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200505 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800506
Daniel Vetterb79480b2013-06-27 17:52:10 +0200507 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200508 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200509
Ville Syrjälä04feced2014-04-03 13:28:33 +0300510 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
511 status_mask & ~PIPESTAT_INT_STATUS_MASK,
512 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
513 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak755e9012014-02-10 18:42:47 +0200516 if ((pipestat & enable_mask) == 0)
517 return;
518
Imre Deak91d181d2014-02-10 18:42:49 +0200519 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
520
Imre Deak755e9012014-02-10 18:42:47 +0200521 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200522 I915_WRITE(reg, pipestat);
523 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800524}
525
Imre Deak10c59c52014-02-10 18:42:48 +0200526static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
527{
528 u32 enable_mask = status_mask << 16;
529
530 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300531 * On pipe A we don't support the PSR interrupt yet,
532 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200533 */
534 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
535 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300536 /*
537 * On pipe B and C we don't support the PSR interrupt yet, on pipe
538 * A the same bit is for perf counters which we don't use either.
539 */
540 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
541 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200542
543 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
544 SPRITE0_FLIP_DONE_INT_EN_VLV |
545 SPRITE1_FLIP_DONE_INT_EN_VLV);
546 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
547 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
548 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
549 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
550
551 return enable_mask;
552}
553
Imre Deak755e9012014-02-10 18:42:47 +0200554void
555i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556 u32 status_mask)
557{
558 u32 enable_mask;
559
Imre Deak10c59c52014-02-10 18:42:48 +0200560 if (IS_VALLEYVIEW(dev_priv->dev))
561 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
562 status_mask);
563 else
564 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200565 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
566}
567
568void
569i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
570 u32 status_mask)
571{
572 u32 enable_mask;
573
Imre Deak10c59c52014-02-10 18:42:48 +0200574 if (IS_VALLEYVIEW(dev_priv->dev))
575 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
576 status_mask);
577 else
578 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200579 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
580}
581
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000582/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300583 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000584 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300585static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000586{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000588
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300589 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
590 return;
591
Daniel Vetter13321782014-09-15 14:55:29 +0200592 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000593
Imre Deak755e9012014-02-10 18:42:47 +0200594 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300595 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200596 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200597 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000598
Daniel Vetter13321782014-09-15 14:55:29 +0200599 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000600}
601
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300602/*
603 * This timing diagram depicts the video signal in and
604 * around the vertical blanking period.
605 *
606 * Assumptions about the fictitious mode used in this example:
607 * vblank_start >= 3
608 * vsync_start = vblank_start + 1
609 * vsync_end = vblank_start + 2
610 * vtotal = vblank_start + 3
611 *
612 * start of vblank:
613 * latch double buffered registers
614 * increment frame counter (ctg+)
615 * generate start of vblank interrupt (gen4+)
616 * |
617 * | frame start:
618 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
619 * | may be shifted forward 1-3 extra lines via PIPECONF
620 * | |
621 * | | start of vsync:
622 * | | generate vsync interrupt
623 * | | |
624 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
625 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
626 * ----va---> <-----------------vb--------------------> <--------va-------------
627 * | | <----vs-----> |
628 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
629 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
630 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
631 * | | |
632 * last visible pixel first visible pixel
633 * | increment frame counter (gen3/4)
634 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
635 *
636 * x = horizontal active
637 * _ = horizontal blanking
638 * hs = horizontal sync
639 * va = vertical active
640 * vb = vertical blanking
641 * vs = vertical sync
642 * vbs = vblank_start (number)
643 *
644 * Summary:
645 * - most events happen at the start of horizontal sync
646 * - frame start happens at the start of horizontal blank, 1-4 lines
647 * (depending on PIPECONF settings) after the start of vblank
648 * - gen3/4 pixel and frame counter are synchronized with the start
649 * of horizontal active on the first line of vertical active
650 */
651
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300652static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
653{
654 /* Gen2 doesn't have a hardware frame counter */
655 return 0;
656}
657
Keith Packard42f52ef2008-10-18 19:39:29 -0700658/* Called from drm generic code, passed a 'crtc', which
659 * we use as a pipe index
660 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700661static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700662{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300663 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700664 unsigned long high_frame;
665 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300666 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100667 struct intel_crtc *intel_crtc =
668 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200669 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700670
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100671 htotal = mode->crtc_htotal;
672 hsync_start = mode->crtc_hsync_start;
673 vbl_start = mode->crtc_vblank_start;
674 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
675 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300676
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300677 /* Convert to pixel count */
678 vbl_start *= htotal;
679
680 /* Start of vblank event occurs at start of hsync */
681 vbl_start -= htotal - hsync_start;
682
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800683 high_frame = PIPEFRAME(pipe);
684 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100685
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700686 /*
687 * High & low register fields aren't synchronized, so make sure
688 * we get a low value that's stable across two reads of the high
689 * register.
690 */
691 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100692 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300693 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100694 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700695 } while (high1 != high2);
696
Chris Wilson5eddb702010-09-11 13:48:45 +0100697 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300698 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100699 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
701 /*
702 * The frame counter increments at beginning of active.
703 * Cook up a vblank counter by also checking the pixel
704 * counter against vblank start.
705 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200706 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700707}
708
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700709static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800710{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800712 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800713
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800714 return I915_READ(reg);
715}
716
Mario Kleinerad3543e2013-10-30 05:13:08 +0100717/* raw reads, only for fast reads of display block, no need for forcewake etc. */
718#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100719
Ville Syrjäläa225f072014-04-29 13:35:45 +0300720static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
721{
722 struct drm_device *dev = crtc->base.dev;
723 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200724 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300725 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300726 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300727
Ville Syrjälä80715b22014-05-15 20:23:23 +0300728 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300729 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
730 vtotal /= 2;
731
732 if (IS_GEN2(dev))
733 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
734 else
735 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
736
737 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700738 * On HSW, the DSL reg (0x70000) appears to return 0 if we
739 * read it just before the start of vblank. So try it again
740 * so we don't accidentally end up spanning a vblank frame
741 * increment, causing the pipe_update_end() code to squak at us.
742 *
743 * The nature of this problem means we can't simply check the ISR
744 * bit and return the vblank start value; nor can we use the scanline
745 * debug register in the transcoder as it appears to have the same
746 * problem. We may need to extend this to include other platforms,
747 * but so far testing only shows the problem on HSW.
748 */
749 if (IS_HASWELL(dev) && !position) {
750 int i, temp;
751
752 for (i = 0; i < 100; i++) {
753 udelay(1);
754 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
755 DSL_LINEMASK_GEN3;
756 if (temp != position) {
757 position = temp;
758 break;
759 }
760 }
761 }
762
763 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300764 * See update_scanline_offset() for the details on the
765 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300766 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300767 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300768}
769
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700770static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200771 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300772 ktime_t *stime, ktime_t *etime,
773 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100774{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300775 struct drm_i915_private *dev_priv = dev->dev_private;
776 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300778 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300779 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100780 bool in_vbl = true;
781 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100782 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100783
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200784 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100785 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800786 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100787 return 0;
788 }
789
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300790 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300791 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300792 vtotal = mode->crtc_vtotal;
793 vbl_start = mode->crtc_vblank_start;
794 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200796 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
797 vbl_start = DIV_ROUND_UP(vbl_start, 2);
798 vbl_end /= 2;
799 vtotal /= 2;
800 }
801
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300802 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
803
Mario Kleinerad3543e2013-10-30 05:13:08 +0100804 /*
805 * Lock uncore.lock, as we will do multiple timing critical raw
806 * register reads, potentially with preemption disabled, so the
807 * following code must not block on uncore.lock.
808 */
809 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300810
Mario Kleinerad3543e2013-10-30 05:13:08 +0100811 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
812
813 /* Get optional system timestamp before query. */
814 if (stime)
815 *stime = ktime_get();
816
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300817 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100818 /* No obvious pixelcount register. Only query vertical
819 * scanout position from Display scan line register.
820 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300821 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100822 } else {
823 /* Have access to pixelcount since start of frame.
824 * We can split this into vertical and horizontal
825 * scanout position.
826 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100827 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100828
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300829 /* convert to pixel counts */
830 vbl_start *= htotal;
831 vbl_end *= htotal;
832 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300833
834 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300835 * In interlaced modes, the pixel counter counts all pixels,
836 * so one field will have htotal more pixels. In order to avoid
837 * the reported position from jumping backwards when the pixel
838 * counter is beyond the length of the shorter field, just
839 * clamp the position the length of the shorter field. This
840 * matches how the scanline counter based position works since
841 * the scanline counter doesn't count the two half lines.
842 */
843 if (position >= vtotal)
844 position = vtotal - 1;
845
846 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300847 * Start of vblank interrupt is triggered at start of hsync,
848 * just prior to the first active line of vblank. However we
849 * consider lines to start at the leading edge of horizontal
850 * active. So, should we get here before we've crossed into
851 * the horizontal active of the first line in vblank, we would
852 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
853 * always add htotal-hsync_start to the current pixel position.
854 */
855 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300856 }
857
Mario Kleinerad3543e2013-10-30 05:13:08 +0100858 /* Get optional system timestamp after query. */
859 if (etime)
860 *etime = ktime_get();
861
862 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
863
864 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
865
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300866 in_vbl = position >= vbl_start && position < vbl_end;
867
868 /*
869 * While in vblank, position will be negative
870 * counting up towards 0 at vbl_end. And outside
871 * vblank, position will be positive counting
872 * up since vbl_end.
873 */
874 if (position >= vbl_start)
875 position -= vbl_end;
876 else
877 position += vtotal - vbl_end;
878
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300879 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300880 *vpos = position;
881 *hpos = 0;
882 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100883 *vpos = position / htotal;
884 *hpos = position - (*vpos * htotal);
885 }
886
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100887 /* In vblank? */
888 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200889 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100890
891 return ret;
892}
893
Ville Syrjäläa225f072014-04-29 13:35:45 +0300894int intel_get_crtc_scanline(struct intel_crtc *crtc)
895{
896 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
897 unsigned long irqflags;
898 int position;
899
900 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
901 position = __intel_get_crtc_scanline(crtc);
902 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
903
904 return position;
905}
906
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700907static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 int *max_error,
909 struct timeval *vblank_time,
910 unsigned flags)
911{
Chris Wilson4041b852011-01-22 10:07:56 +0000912 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100913
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700914 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000915 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100916 return -EINVAL;
917 }
918
919 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000920 crtc = intel_get_crtc_for_pipe(dev, pipe);
921 if (crtc == NULL) {
922 DRM_ERROR("Invalid crtc %d\n", pipe);
923 return -EINVAL;
924 }
925
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200926 if (!crtc->hwmode.crtc_clock) {
Chris Wilson4041b852011-01-22 10:07:56 +0000927 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
928 return -EBUSY;
929 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100930
931 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000932 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
933 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200934 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100935}
936
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200937static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800938{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300939 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000940 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200941 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200942
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200943 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800944
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200945 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
946
Daniel Vetter20e4d402012-08-08 23:35:39 +0200947 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200948
Jesse Barnes7648fa92010-05-20 14:28:11 -0700949 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000950 busy_up = I915_READ(RCPREVBSYTUPAVG);
951 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800952 max_avg = I915_READ(RCBMAXAVG);
953 min_avg = I915_READ(RCBMINAVG);
954
955 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000956 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200957 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
958 new_delay = dev_priv->ips.cur_delay - 1;
959 if (new_delay < dev_priv->ips.max_delay)
960 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200962 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
963 new_delay = dev_priv->ips.cur_delay + 1;
964 if (new_delay > dev_priv->ips.min_delay)
965 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800966 }
967
Jesse Barnes7648fa92010-05-20 14:28:11 -0700968 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800970
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200971 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200972
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 return;
974}
975
Chris Wilson74cdb332015-04-07 16:21:05 +0100976static void notify_ring(struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100977{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100978 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000979 return;
980
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000981 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000982
Chris Wilson549f7362010-10-19 11:19:32 +0100983 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100984}
985
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000986static void vlv_c0_read(struct drm_i915_private *dev_priv,
987 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -0400988{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000989 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
990 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
991 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -0400992}
993
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000994static bool vlv_c0_above(struct drm_i915_private *dev_priv,
995 const struct intel_rps_ei *old,
996 const struct intel_rps_ei *now,
997 int threshold)
Deepak S31685c22014-07-03 17:33:01 -0400998{
Chris Wilson43cf3bf2015-03-18 09:48:22 +0000999 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001000
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001001 if (old->cz_clock == 0)
1002 return false;
Deepak S31685c22014-07-03 17:33:01 -04001003
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001004 time = now->cz_clock - old->cz_clock;
1005 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007 /* Workload can be split between render + media, e.g. SwapBuffers
1008 * being blitted in X after being rendered in mesa. To account for
1009 * this we need to combine both engines into our activity counter.
1010 */
1011 c0 = now->render_c0 - old->render_c0;
1012 c0 += now->media_c0 - old->media_c0;
1013 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015 return c0 >= time;
1016}
Deepak S31685c22014-07-03 17:33:01 -04001017
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001018void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1019{
1020 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1021 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001022}
1023
1024static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1025{
1026 struct intel_rps_ei now;
1027 u32 events = 0;
1028
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001029 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001030 return 0;
1031
1032 vlv_c0_read(dev_priv, &now);
1033 if (now.cz_clock == 0)
1034 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001035
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001036 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1037 if (!vlv_c0_above(dev_priv,
1038 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001039 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1041 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001042 }
1043
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1045 if (vlv_c0_above(dev_priv,
1046 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001047 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048 events |= GEN6_PM_RP_UP_THRESHOLD;
1049 dev_priv->rps.up_ei = now;
1050 }
1051
1052 return events;
Deepak S31685c22014-07-03 17:33:01 -04001053}
1054
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001055static bool any_waiters(struct drm_i915_private *dev_priv)
1056{
1057 struct intel_engine_cs *ring;
1058 int i;
1059
1060 for_each_ring(ring, dev_priv, i)
1061 if (ring->irq_refcount)
1062 return true;
1063
1064 return false;
1065}
1066
Ben Widawsky4912d042011-04-25 11:25:20 -07001067static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001068{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001069 struct drm_i915_private *dev_priv =
1070 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001071 bool client_boost;
1072 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001073 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001074
Daniel Vetter59cdb632013-07-04 23:35:28 +02001075 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001076 /* Speed up work cancelation during disabling rps interrupts. */
1077 if (!dev_priv->rps.interrupts_enabled) {
1078 spin_unlock_irq(&dev_priv->irq_lock);
1079 return;
1080 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001081 pm_iir = dev_priv->rps.pm_iir;
1082 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001083 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1084 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001085 client_boost = dev_priv->rps.client_boost;
1086 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001087 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001088
Paulo Zanoni60611c12013-08-15 11:50:01 -03001089 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301090 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001091
Chris Wilson8d3afd72015-05-21 21:01:47 +01001092 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093 return;
1094
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001095 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001096
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001097 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1098
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001099 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001100 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001101 min = dev_priv->rps.min_freq_softlimit;
1102 max = dev_priv->rps.max_freq_softlimit;
1103
1104 if (client_boost) {
1105 new_delay = dev_priv->rps.max_freq_softlimit;
1106 adj = 0;
1107 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001108 if (adj > 0)
1109 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001110 else /* CHV needs even encode values */
1111 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001112 /*
1113 * For better performance, jump directly
1114 * to RPe if we're below it.
1115 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001116 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001117 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001118 adj = 0;
1119 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001120 } else if (any_waiters(dev_priv)) {
1121 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001122 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001123 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1124 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001125 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001126 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001127 adj = 0;
1128 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1129 if (adj < 0)
1130 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001131 else /* CHV needs even encode values */
1132 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001133 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001134 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001135 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001136
Chris Wilsonedcf2842015-04-07 16:20:29 +01001137 dev_priv->rps.last_adj = adj;
1138
Ben Widawsky79249632012-09-07 19:43:42 -07001139 /* sysfs frequency interfaces may have snuck in while servicing the
1140 * interrupt
1141 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001142 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001143 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301144
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001145 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001146
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001147 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001148}
1149
Ben Widawskye3689192012-05-25 16:56:22 -07001150
1151/**
1152 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1153 * occurred.
1154 * @work: workqueue struct
1155 *
1156 * Doesn't actually do anything except notify userspace. As a consequence of
1157 * this event, userspace should try to remap the bad rows since statistically
1158 * it is likely the same row is more likely to go bad again.
1159 */
1160static void ivybridge_parity_work(struct work_struct *work)
1161{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001162 struct drm_i915_private *dev_priv =
1163 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001164 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001165 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001166 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001167 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001168
1169 /* We must turn off DOP level clock gating to access the L3 registers.
1170 * In order to prevent a get/put style interface, acquire struct mutex
1171 * any time we access those registers.
1172 */
1173 mutex_lock(&dev_priv->dev->struct_mutex);
1174
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001175 /* If we've screwed up tracking, just let the interrupt fire again */
1176 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1177 goto out;
1178
Ben Widawskye3689192012-05-25 16:56:22 -07001179 misccpctl = I915_READ(GEN7_MISCCPCTL);
1180 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1181 POSTING_READ(GEN7_MISCCPCTL);
1182
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001183 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1184 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001185
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001186 slice--;
1187 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1188 break;
1189
1190 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1191
1192 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1193
1194 error_status = I915_READ(reg);
1195 row = GEN7_PARITY_ERROR_ROW(error_status);
1196 bank = GEN7_PARITY_ERROR_BANK(error_status);
1197 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1198
1199 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1200 POSTING_READ(reg);
1201
1202 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1203 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1204 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1205 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1206 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1207 parity_event[5] = NULL;
1208
Dave Airlie5bdebb12013-10-11 14:07:25 +10001209 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001210 KOBJ_CHANGE, parity_event);
1211
1212 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1213 slice, row, bank, subbank);
1214
1215 kfree(parity_event[4]);
1216 kfree(parity_event[3]);
1217 kfree(parity_event[2]);
1218 kfree(parity_event[1]);
1219 }
Ben Widawskye3689192012-05-25 16:56:22 -07001220
1221 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1222
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001223out:
1224 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001225 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001226 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001227 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001228
1229 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001230}
1231
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001233{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001234 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001235
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001236 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001237 return;
1238
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001239 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001240 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001241 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001242
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243 iir &= GT_PARITY_ERROR(dev);
1244 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1245 dev_priv->l3_parity.which_slice |= 1 << 1;
1246
1247 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1248 dev_priv->l3_parity.which_slice |= 1 << 0;
1249
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001250 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001251}
1252
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001253static void ilk_gt_irq_handler(struct drm_device *dev,
1254 struct drm_i915_private *dev_priv,
1255 u32 gt_iir)
1256{
1257 if (gt_iir &
1258 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001259 notify_ring(&dev_priv->ring[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001260 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001261 notify_ring(&dev_priv->ring[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001262}
1263
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001264static void snb_gt_irq_handler(struct drm_device *dev,
1265 struct drm_i915_private *dev_priv,
1266 u32 gt_iir)
1267{
1268
Ben Widawskycc609d52013-05-28 19:22:29 -07001269 if (gt_iir &
1270 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Chris Wilson74cdb332015-04-07 16:21:05 +01001271 notify_ring(&dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001272 if (gt_iir & GT_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001273 notify_ring(&dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001274 if (gt_iir & GT_BLT_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001275 notify_ring(&dev_priv->ring[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001276
Ben Widawskycc609d52013-05-28 19:22:29 -07001277 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1278 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001279 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1280 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001281
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001282 if (gt_iir & GT_PARITY_ERROR(dev))
1283 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001284}
1285
Chris Wilson74cdb332015-04-07 16:21:05 +01001286static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001287 u32 master_ctl)
1288{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001289 irqreturn_t ret = IRQ_NONE;
1290
1291 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001292 u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001293 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001294 I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001296
Chris Wilson74cdb332015-04-07 16:21:05 +01001297 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1298 intel_lrc_irq_handler(&dev_priv->ring[RCS]);
1299 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
1300 notify_ring(&dev_priv->ring[RCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001301
Chris Wilson74cdb332015-04-07 16:21:05 +01001302 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1303 intel_lrc_irq_handler(&dev_priv->ring[BCS]);
1304 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
1305 notify_ring(&dev_priv->ring[BCS]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 } else
1307 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1308 }
1309
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001310 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001311 u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
Ben Widawskyabd58f02013-11-02 21:07:09 -07001312 if (tmp) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001313 I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001314 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001315
Chris Wilson74cdb332015-04-07 16:21:05 +01001316 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1317 intel_lrc_irq_handler(&dev_priv->ring[VCS]);
1318 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
1319 notify_ring(&dev_priv->ring[VCS]);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001320
Chris Wilson74cdb332015-04-07 16:21:05 +01001321 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1322 intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
1323 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
1324 notify_ring(&dev_priv->ring[VCS2]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001325 } else
1326 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1327 }
1328
Chris Wilson74cdb332015-04-07 16:21:05 +01001329 if (master_ctl & GEN8_GT_VECS_IRQ) {
1330 u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
1331 if (tmp) {
1332 I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
1333 ret = IRQ_HANDLED;
1334
1335 if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1336 intel_lrc_irq_handler(&dev_priv->ring[VECS]);
1337 if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
1338 notify_ring(&dev_priv->ring[VECS]);
1339 } else
1340 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1341 }
1342
Ben Widawsky09610212014-05-15 20:58:08 +03001343 if (master_ctl & GEN8_GT_PM_IRQ) {
Chris Wilson74cdb332015-04-07 16:21:05 +01001344 u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
Ben Widawsky09610212014-05-15 20:58:08 +03001345 if (tmp & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001346 I915_WRITE_FW(GEN8_GT_IIR(2),
1347 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001348 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001349 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001350 } else
1351 DRM_ERROR("The master control interrupt lied (PM)!\n");
1352 }
1353
Ben Widawskyabd58f02013-11-02 21:07:09 -07001354 return ret;
1355}
1356
Imre Deak63c88d22015-07-20 14:43:39 -07001357static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1358{
1359 switch (port) {
1360 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001361 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001362 case PORT_B:
1363 return val & PORTB_HOTPLUG_LONG_DETECT;
1364 case PORT_C:
1365 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001366 default:
1367 return false;
1368 }
1369}
1370
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001371static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1372{
1373 switch (port) {
1374 case PORT_E:
1375 return val & PORTE_HOTPLUG_LONG_DETECT;
1376 default:
1377 return false;
1378 }
1379}
1380
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001381static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1382{
1383 switch (port) {
1384 case PORT_A:
1385 return val & PORTA_HOTPLUG_LONG_DETECT;
1386 case PORT_B:
1387 return val & PORTB_HOTPLUG_LONG_DETECT;
1388 case PORT_C:
1389 return val & PORTC_HOTPLUG_LONG_DETECT;
1390 case PORT_D:
1391 return val & PORTD_HOTPLUG_LONG_DETECT;
1392 default:
1393 return false;
1394 }
1395}
1396
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001397static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1398{
1399 switch (port) {
1400 case PORT_A:
1401 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1402 default:
1403 return false;
1404 }
1405}
1406
Jani Nikula676574d2015-05-28 15:43:53 +03001407static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001408{
1409 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001410 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001411 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001412 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001413 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001414 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001415 return val & PORTD_HOTPLUG_LONG_DETECT;
1416 default:
1417 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001418 }
1419}
1420
Jani Nikula676574d2015-05-28 15:43:53 +03001421static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001422{
1423 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001424 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001425 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001426 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001427 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001428 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001429 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1430 default:
1431 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001432 }
1433}
1434
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001435/*
1436 * Get a bit mask of pins that have triggered, and which ones may be long.
1437 * This can be called multiple times with the same masks to accumulate
1438 * hotplug detection results from several registers.
1439 *
1440 * Note that the caller is expected to zero out the masks initially.
1441 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001442static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001443 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001444 const u32 hpd[HPD_NUM_PINS],
1445 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001446{
Jani Nikula8c841e52015-06-18 13:06:17 +03001447 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001448 int i;
1449
Jani Nikula676574d2015-05-28 15:43:53 +03001450 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001451 if ((hpd[i] & hotplug_trigger) == 0)
1452 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001453
Jani Nikula8c841e52015-06-18 13:06:17 +03001454 *pin_mask |= BIT(i);
1455
Imre Deakcc24fcd2015-07-21 15:32:45 -07001456 if (!intel_hpd_pin_to_port(i, &port))
1457 continue;
1458
Imre Deakfd63e2a2015-07-21 15:32:44 -07001459 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001460 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001461 }
1462
1463 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1464 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1465
1466}
1467
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001468static void gmbus_irq_handler(struct drm_device *dev)
1469{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001470 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001471
Daniel Vetter28c70f12012-12-01 13:53:45 +01001472 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001473}
1474
Daniel Vetterce99c252012-12-01 13:53:47 +01001475static void dp_aux_irq_handler(struct drm_device *dev)
1476{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001477 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001478
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001479 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001480}
1481
Shuang He8bf1e9f2013-10-15 18:55:27 +01001482#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001483static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1484 uint32_t crc0, uint32_t crc1,
1485 uint32_t crc2, uint32_t crc3,
1486 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001487{
1488 struct drm_i915_private *dev_priv = dev->dev_private;
1489 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1490 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001491 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001492
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001493 spin_lock(&pipe_crc->lock);
1494
Damien Lespiau0c912c72013-10-15 18:55:37 +01001495 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001496 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001497 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001498 return;
1499 }
1500
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001501 head = pipe_crc->head;
1502 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001503
1504 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001505 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001506 DRM_ERROR("CRC buffer overflowing\n");
1507 return;
1508 }
1509
1510 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001511
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001512 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001513 entry->crc[0] = crc0;
1514 entry->crc[1] = crc1;
1515 entry->crc[2] = crc2;
1516 entry->crc[3] = crc3;
1517 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001518
1519 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001520 pipe_crc->head = head;
1521
1522 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001523
1524 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001525}
Daniel Vetter277de952013-10-18 16:37:07 +02001526#else
1527static inline void
1528display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1529 uint32_t crc0, uint32_t crc1,
1530 uint32_t crc2, uint32_t crc3,
1531 uint32_t crc4) {}
1532#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001533
Daniel Vetter277de952013-10-18 16:37:07 +02001534
1535static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001536{
1537 struct drm_i915_private *dev_priv = dev->dev_private;
1538
Daniel Vetter277de952013-10-18 16:37:07 +02001539 display_pipe_crc_irq_handler(dev, pipe,
1540 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1541 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001542}
1543
Daniel Vetter277de952013-10-18 16:37:07 +02001544static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001545{
1546 struct drm_i915_private *dev_priv = dev->dev_private;
1547
Daniel Vetter277de952013-10-18 16:37:07 +02001548 display_pipe_crc_irq_handler(dev, pipe,
1549 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1550 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1551 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1552 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1553 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001554}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001555
Daniel Vetter277de952013-10-18 16:37:07 +02001556static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001557{
1558 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001559 uint32_t res1, res2;
1560
1561 if (INTEL_INFO(dev)->gen >= 3)
1562 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1563 else
1564 res1 = 0;
1565
1566 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1567 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1568 else
1569 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001570
Daniel Vetter277de952013-10-18 16:37:07 +02001571 display_pipe_crc_irq_handler(dev, pipe,
1572 I915_READ(PIPE_CRC_RES_RED(pipe)),
1573 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1574 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1575 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001576}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001577
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001578/* The RPS events need forcewake, so we add them to a work queue and mask their
1579 * IMR bits until the work is done. Other interrupts can be processed without
1580 * the work queue. */
1581static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001582{
Deepak Sa6706b42014-03-15 20:23:22 +05301583 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001584 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001585 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001586 if (dev_priv->rps.interrupts_enabled) {
1587 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1588 queue_work(dev_priv->wq, &dev_priv->rps.work);
1589 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001590 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001591 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001592
Imre Deakc9a9a262014-11-05 20:48:37 +02001593 if (INTEL_INFO(dev_priv)->gen >= 8)
1594 return;
1595
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001596 if (HAS_VEBOX(dev_priv->dev)) {
1597 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01001598 notify_ring(&dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001599
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001600 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1601 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001602 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001603}
1604
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001605static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1606{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001607 if (!drm_handle_vblank(dev, pipe))
1608 return false;
1609
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001610 return true;
1611}
1612
Imre Deakc1874ed2014-02-04 21:35:46 +02001613static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1614{
1615 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001616 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001617 int pipe;
1618
Imre Deak58ead0d2014-02-04 21:35:47 +02001619 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001620 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001621 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001622 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001623
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001624 /*
1625 * PIPESTAT bits get signalled even when the interrupt is
1626 * disabled with the mask bits, and some of the status bits do
1627 * not generate interrupts at all (like the underrun bit). Hence
1628 * we need to be careful that we only handle what we want to
1629 * handle.
1630 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001631
1632 /* fifo underruns are filterered in the underrun handler. */
1633 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001634
1635 switch (pipe) {
1636 case PIPE_A:
1637 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1638 break;
1639 case PIPE_B:
1640 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1641 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001642 case PIPE_C:
1643 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1644 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001645 }
1646 if (iir & iir_bit)
1647 mask |= dev_priv->pipestat_irq_mask[pipe];
1648
1649 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001650 continue;
1651
1652 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001653 mask |= PIPESTAT_INT_ENABLE_MASK;
1654 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001655
1656 /*
1657 * Clear the PIPE*STAT regs before the IIR
1658 */
Imre Deak91d181d2014-02-10 18:42:49 +02001659 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1660 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001661 I915_WRITE(reg, pipe_stats[pipe]);
1662 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001663 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001664
Damien Lespiau055e3932014-08-18 13:49:10 +01001665 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001666 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1667 intel_pipe_handle_vblank(dev, pipe))
1668 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001669
Imre Deak579a9b02014-02-04 21:35:48 +02001670 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001671 intel_prepare_page_flip(dev, pipe);
1672 intel_finish_page_flip(dev, pipe);
1673 }
1674
1675 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1676 i9xx_pipe_crc_irq_handler(dev, pipe);
1677
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001678 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1679 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001680 }
1681
1682 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1683 gmbus_irq_handler(dev);
1684}
1685
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001686static void i9xx_hpd_irq_handler(struct drm_device *dev)
1687{
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001690 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001691
Jani Nikula0d2e4292015-05-27 15:03:39 +03001692 if (!hotplug_status)
1693 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001694
Jani Nikula0d2e4292015-05-27 15:03:39 +03001695 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1696 /*
1697 * Make sure hotplug status is cleared before we clear IIR, or else we
1698 * may miss hotplug events.
1699 */
1700 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001701
Jani Nikula0d2e4292015-05-27 15:03:39 +03001702 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
1703 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001704
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001705 if (hotplug_trigger) {
1706 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1707 hotplug_trigger, hpd_status_g4x,
1708 i9xx_port_hotplug_long_detect);
1709
1710 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1711 }
Jani Nikula369712e2015-05-27 15:03:40 +03001712
1713 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1714 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001715 } else {
1716 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001717
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001718 if (hotplug_trigger) {
1719 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001720 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001721 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001722 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1723 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001724 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001725}
1726
Daniel Vetterff1f5252012-10-02 15:10:55 +02001727static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001728{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001729 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001730 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001731 u32 iir, gt_iir, pm_iir;
1732 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001733
Imre Deak2dd2a882015-02-24 11:14:30 +02001734 if (!intel_irqs_enabled(dev_priv))
1735 return IRQ_NONE;
1736
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001737 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001738 /* Find, clear, then process each source of interrupt */
1739
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001740 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001741 if (gt_iir)
1742 I915_WRITE(GTIIR, gt_iir);
1743
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001744 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001745 if (pm_iir)
1746 I915_WRITE(GEN6_PMIIR, pm_iir);
1747
1748 iir = I915_READ(VLV_IIR);
1749 if (iir) {
1750 /* Consume port before clearing IIR or we'll miss events */
1751 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1752 i9xx_hpd_irq_handler(dev);
1753 I915_WRITE(VLV_IIR, iir);
1754 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001755
1756 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1757 goto out;
1758
1759 ret = IRQ_HANDLED;
1760
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001761 if (gt_iir)
1762 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001763 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001764 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001765 /* Call regardless, as some status bits might not be
1766 * signalled in iir */
1767 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001768 }
1769
1770out:
1771 return ret;
1772}
1773
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001774static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1775{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001776 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001777 struct drm_i915_private *dev_priv = dev->dev_private;
1778 u32 master_ctl, iir;
1779 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001780
Imre Deak2dd2a882015-02-24 11:14:30 +02001781 if (!intel_irqs_enabled(dev_priv))
1782 return IRQ_NONE;
1783
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001784 for (;;) {
1785 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1786 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001787
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001788 if (master_ctl == 0 && iir == 0)
1789 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001790
Oscar Mateo27b6c122014-06-16 16:11:00 +01001791 ret = IRQ_HANDLED;
1792
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001793 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001794
Oscar Mateo27b6c122014-06-16 16:11:00 +01001795 /* Find, clear, then process each source of interrupt */
1796
1797 if (iir) {
1798 /* Consume port before clearing IIR or we'll miss events */
1799 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1800 i9xx_hpd_irq_handler(dev);
1801 I915_WRITE(VLV_IIR, iir);
1802 }
1803
Chris Wilson74cdb332015-04-07 16:21:05 +01001804 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001805
Oscar Mateo27b6c122014-06-16 16:11:00 +01001806 /* Call regardless, as some status bits might not be
1807 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001808 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001809
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001810 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1811 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001812 }
1813
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001814 return ret;
1815}
1816
Ville Syrjälä40e56412015-08-27 23:56:10 +03001817static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1818 const u32 hpd[HPD_NUM_PINS])
1819{
1820 struct drm_i915_private *dev_priv = to_i915(dev);
1821 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1822
1823 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1824 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1825
1826 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1827 dig_hotplug_reg, hpd,
1828 pch_port_hotplug_long_detect);
1829
1830 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1831}
1832
Adam Jackson23e81d62012-06-06 15:45:44 -04001833static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001834{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001835 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001836 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001837 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001838
Ville Syrjälä40e56412015-08-27 23:56:10 +03001839 if (hotplug_trigger)
1840 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001841
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001842 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1843 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1844 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001845 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001846 port_name(port));
1847 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001848
Daniel Vetterce99c252012-12-01 13:53:47 +01001849 if (pch_iir & SDE_AUX_MASK)
1850 dp_aux_irq_handler(dev);
1851
Jesse Barnes776ad802011-01-04 15:09:39 -08001852 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001853 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001854
1855 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1856 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1857
1858 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1859 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1860
1861 if (pch_iir & SDE_POISON)
1862 DRM_ERROR("PCH poison interrupt\n");
1863
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001864 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001865 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001866 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1867 pipe_name(pipe),
1868 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001869
1870 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1871 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1872
1873 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1874 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1875
Jesse Barnes776ad802011-01-04 15:09:39 -08001876 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001877 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001878
1879 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001880 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001881}
1882
1883static void ivb_err_int_handler(struct drm_device *dev)
1884{
1885 struct drm_i915_private *dev_priv = dev->dev_private;
1886 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001887 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001888
Paulo Zanonide032bf2013-04-12 17:57:58 -03001889 if (err_int & ERR_INT_POISON)
1890 DRM_ERROR("Poison interrupt\n");
1891
Damien Lespiau055e3932014-08-18 13:49:10 +01001892 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001893 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1894 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001895
Daniel Vetter5a69b892013-10-16 22:55:52 +02001896 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1897 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001898 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001899 else
Daniel Vetter277de952013-10-18 16:37:07 +02001900 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001901 }
1902 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001903
Paulo Zanoni86642812013-04-12 17:57:57 -03001904 I915_WRITE(GEN7_ERR_INT, err_int);
1905}
1906
1907static void cpt_serr_int_handler(struct drm_device *dev)
1908{
1909 struct drm_i915_private *dev_priv = dev->dev_private;
1910 u32 serr_int = I915_READ(SERR_INT);
1911
Paulo Zanonide032bf2013-04-12 17:57:58 -03001912 if (serr_int & SERR_INT_POISON)
1913 DRM_ERROR("PCH poison interrupt\n");
1914
Paulo Zanoni86642812013-04-12 17:57:57 -03001915 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001916 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001917
1918 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001919 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001920
1921 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001922 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001923
1924 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001925}
1926
Adam Jackson23e81d62012-06-06 15:45:44 -04001927static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1928{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001929 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001930 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001931 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001932
Ville Syrjälä40e56412015-08-27 23:56:10 +03001933 if (hotplug_trigger)
1934 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001935
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001936 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1937 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1938 SDE_AUDIO_POWER_SHIFT_CPT);
1939 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1940 port_name(port));
1941 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001942
1943 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001944 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001945
1946 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001947 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001948
1949 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1950 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1951
1952 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1953 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1954
1955 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001956 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001957 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1958 pipe_name(pipe),
1959 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001960
1961 if (pch_iir & SDE_ERROR_CPT)
1962 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001963}
1964
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001965static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
1966{
1967 struct drm_i915_private *dev_priv = dev->dev_private;
1968 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1969 ~SDE_PORTE_HOTPLUG_SPT;
1970 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1971 u32 pin_mask = 0, long_mask = 0;
1972
1973 if (hotplug_trigger) {
1974 u32 dig_hotplug_reg;
1975
1976 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1977 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1978
1979 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1980 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001981 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001982 }
1983
1984 if (hotplug2_trigger) {
1985 u32 dig_hotplug_reg;
1986
1987 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1988 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1989
1990 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
1991 dig_hotplug_reg, hpd_spt,
1992 spt_port_hotplug2_long_detect);
1993 }
1994
1995 if (pin_mask)
1996 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1997
1998 if (pch_iir & SDE_GMBUS_CPT)
1999 gmbus_irq_handler(dev);
2000}
2001
Ville Syrjälä40e56412015-08-27 23:56:10 +03002002static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2003 const u32 hpd[HPD_NUM_PINS])
2004{
2005 struct drm_i915_private *dev_priv = to_i915(dev);
2006 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2007
2008 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2009 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2010
2011 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2012 dig_hotplug_reg, hpd,
2013 ilk_port_hotplug_long_detect);
2014
2015 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2016}
2017
Paulo Zanonic008bc62013-07-12 16:35:10 -03002018static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2019{
2020 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002021 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002022 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2023
Ville Syrjälä40e56412015-08-27 23:56:10 +03002024 if (hotplug_trigger)
2025 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002026
2027 if (de_iir & DE_AUX_CHANNEL_A)
2028 dp_aux_irq_handler(dev);
2029
2030 if (de_iir & DE_GSE)
2031 intel_opregion_asle_intr(dev);
2032
Paulo Zanonic008bc62013-07-12 16:35:10 -03002033 if (de_iir & DE_POISON)
2034 DRM_ERROR("Poison interrupt\n");
2035
Damien Lespiau055e3932014-08-18 13:49:10 +01002036 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002037 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2038 intel_pipe_handle_vblank(dev, pipe))
2039 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002040
Daniel Vetter40da17c2013-10-21 18:04:36 +02002041 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002042 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002043
Daniel Vetter40da17c2013-10-21 18:04:36 +02002044 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2045 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002046
Daniel Vetter40da17c2013-10-21 18:04:36 +02002047 /* plane/pipes map 1:1 on ilk+ */
2048 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2049 intel_prepare_page_flip(dev, pipe);
2050 intel_finish_page_flip_plane(dev, pipe);
2051 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002052 }
2053
2054 /* check event from PCH */
2055 if (de_iir & DE_PCH_EVENT) {
2056 u32 pch_iir = I915_READ(SDEIIR);
2057
2058 if (HAS_PCH_CPT(dev))
2059 cpt_irq_handler(dev, pch_iir);
2060 else
2061 ibx_irq_handler(dev, pch_iir);
2062
2063 /* should clear PCH hotplug event before clear CPU irq */
2064 I915_WRITE(SDEIIR, pch_iir);
2065 }
2066
2067 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2068 ironlake_rps_change_irq_handler(dev);
2069}
2070
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002071static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2072{
2073 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002074 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002075 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2076
Ville Syrjälä40e56412015-08-27 23:56:10 +03002077 if (hotplug_trigger)
2078 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002079
2080 if (de_iir & DE_ERR_INT_IVB)
2081 ivb_err_int_handler(dev);
2082
2083 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2084 dp_aux_irq_handler(dev);
2085
2086 if (de_iir & DE_GSE_IVB)
2087 intel_opregion_asle_intr(dev);
2088
Damien Lespiau055e3932014-08-18 13:49:10 +01002089 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002090 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2091 intel_pipe_handle_vblank(dev, pipe))
2092 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002093
2094 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002095 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2096 intel_prepare_page_flip(dev, pipe);
2097 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002098 }
2099 }
2100
2101 /* check event from PCH */
2102 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2103 u32 pch_iir = I915_READ(SDEIIR);
2104
2105 cpt_irq_handler(dev, pch_iir);
2106
2107 /* clear PCH hotplug event before clear CPU irq */
2108 I915_WRITE(SDEIIR, pch_iir);
2109 }
2110}
2111
Oscar Mateo72c90f62014-06-16 16:10:57 +01002112/*
2113 * To handle irqs with the minimum potential races with fresh interrupts, we:
2114 * 1 - Disable Master Interrupt Control.
2115 * 2 - Find the source(s) of the interrupt.
2116 * 3 - Clear the Interrupt Identity bits (IIR).
2117 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2118 * 5 - Re-enable Master Interrupt Control.
2119 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002120static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002121{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002122 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002123 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002124 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002125 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002126
Imre Deak2dd2a882015-02-24 11:14:30 +02002127 if (!intel_irqs_enabled(dev_priv))
2128 return IRQ_NONE;
2129
Paulo Zanoni86642812013-04-12 17:57:57 -03002130 /* We get interrupts on unclaimed registers, so check for this before we
2131 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002132 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002133
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002134 /* disable master interrupt before clearing iir */
2135 de_ier = I915_READ(DEIER);
2136 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002137 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002138
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002139 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2140 * interrupts will will be stored on its back queue, and then we'll be
2141 * able to process them after we restore SDEIER (as soon as we restore
2142 * it, we'll get an interrupt if SDEIIR still has something to process
2143 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002144 if (!HAS_PCH_NOP(dev)) {
2145 sde_ier = I915_READ(SDEIER);
2146 I915_WRITE(SDEIER, 0);
2147 POSTING_READ(SDEIER);
2148 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002149
Oscar Mateo72c90f62014-06-16 16:10:57 +01002150 /* Find, clear, then process each source of interrupt */
2151
Chris Wilson0e434062012-05-09 21:45:44 +01002152 gt_iir = I915_READ(GTIIR);
2153 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002154 I915_WRITE(GTIIR, gt_iir);
2155 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002156 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002157 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002158 else
2159 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002160 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002161
2162 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002163 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002164 I915_WRITE(DEIIR, de_iir);
2165 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002166 if (INTEL_INFO(dev)->gen >= 7)
2167 ivb_display_irq_handler(dev, de_iir);
2168 else
2169 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002170 }
2171
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002172 if (INTEL_INFO(dev)->gen >= 6) {
2173 u32 pm_iir = I915_READ(GEN6_PMIIR);
2174 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002175 I915_WRITE(GEN6_PMIIR, pm_iir);
2176 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002177 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002178 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002179 }
2180
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002181 I915_WRITE(DEIER, de_ier);
2182 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002183 if (!HAS_PCH_NOP(dev)) {
2184 I915_WRITE(SDEIER, sde_ier);
2185 POSTING_READ(SDEIER);
2186 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002187
2188 return ret;
2189}
2190
Ville Syrjälä40e56412015-08-27 23:56:10 +03002191static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2192 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302193{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002194 struct drm_i915_private *dev_priv = to_i915(dev);
2195 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302196
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002197 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2198 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302199
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002200 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002201 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002202 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002203
Jani Nikula475c2e32015-05-28 15:43:54 +03002204 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302205}
2206
Ben Widawskyabd58f02013-11-02 21:07:09 -07002207static irqreturn_t gen8_irq_handler(int irq, void *arg)
2208{
2209 struct drm_device *dev = arg;
2210 struct drm_i915_private *dev_priv = dev->dev_private;
2211 u32 master_ctl;
2212 irqreturn_t ret = IRQ_NONE;
2213 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002214 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002215 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2216
Imre Deak2dd2a882015-02-24 11:14:30 +02002217 if (!intel_irqs_enabled(dev_priv))
2218 return IRQ_NONE;
2219
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002220 if (INTEL_INFO(dev_priv)->gen >= 9)
Jesse Barnes88e04702014-11-13 17:51:48 +00002221 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2222 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002223
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002224 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002225 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2226 if (!master_ctl)
2227 return IRQ_NONE;
2228
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002229 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002230
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002231 /* Find, clear, then process each source of interrupt */
2232
Chris Wilson74cdb332015-04-07 16:21:05 +01002233 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002234
2235 if (master_ctl & GEN8_DE_MISC_IRQ) {
2236 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002237 if (tmp) {
2238 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2239 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002240 if (tmp & GEN8_DE_MISC_GSE)
2241 intel_opregion_asle_intr(dev);
2242 else
2243 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002244 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002245 else
2246 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002247 }
2248
Daniel Vetter6d766f02013-11-07 14:49:55 +01002249 if (master_ctl & GEN8_DE_PORT_IRQ) {
2250 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002251 if (tmp) {
Shashank Sharmad04a4922014-08-22 17:40:41 +05302252 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002253 u32 hotplug_trigger = 0;
2254
2255 if (IS_BROXTON(dev_priv))
2256 hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2257 else if (IS_BROADWELL(dev_priv))
2258 hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302259
Daniel Vetter6d766f02013-11-07 14:49:55 +01002260 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2261 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002262
Shashank Sharmad04a4922014-08-22 17:40:41 +05302263 if (tmp & aux_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002264 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302265 found = true;
2266 }
2267
Ville Syrjälä40e56412015-08-27 23:56:10 +03002268 if (hotplug_trigger) {
2269 if (IS_BROXTON(dev))
2270 bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
2271 else
2272 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302273 found = true;
2274 }
2275
Shashank Sharma9e637432014-08-22 17:40:43 +05302276 if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
2277 gmbus_irq_handler(dev);
2278 found = true;
2279 }
2280
Shashank Sharmad04a4922014-08-22 17:40:41 +05302281 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002282 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002283 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002284 else
2285 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002286 }
2287
Damien Lespiau055e3932014-08-18 13:49:10 +01002288 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002289 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002290
Daniel Vetterc42664c2013-11-07 11:05:40 +01002291 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2292 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002293
Daniel Vetterc42664c2013-11-07 11:05:40 +01002294 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002295 if (pipe_iir) {
2296 ret = IRQ_HANDLED;
2297 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002298
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002299 if (pipe_iir & GEN8_PIPE_VBLANK &&
2300 intel_pipe_handle_vblank(dev, pipe))
2301 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002302
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002303 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002304 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2305 else
2306 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2307
2308 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002309 intel_prepare_page_flip(dev, pipe);
2310 intel_finish_page_flip_plane(dev, pipe);
2311 }
2312
2313 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2314 hsw_pipe_crc_irq_handler(dev, pipe);
2315
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002316 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2317 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2318 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002319
Damien Lespiau770de832014-03-20 20:45:01 +00002320
Rodrigo Vivib4834a52015-09-02 15:19:24 -07002321 if (INTEL_INFO(dev_priv)->gen >= 9)
Damien Lespiau770de832014-03-20 20:45:01 +00002322 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2323 else
2324 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2325
2326 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002327 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2328 pipe_name(pipe),
2329 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002330 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002331 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2332 }
2333
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302334 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2335 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002336 /*
2337 * FIXME(BDW): Assume for now that the new interrupt handling
2338 * scheme also closed the SDE interrupt handling race we've seen
2339 * on older pch-split platforms. But this needs testing.
2340 */
2341 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002342 if (pch_iir) {
2343 I915_WRITE(SDEIIR, pch_iir);
2344 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002345
2346 if (HAS_PCH_SPT(dev_priv))
2347 spt_irq_handler(dev, pch_iir);
2348 else
2349 cpt_irq_handler(dev, pch_iir);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002350 } else
2351 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2352
Daniel Vetter92d03a82013-11-07 11:05:43 +01002353 }
2354
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002355 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2356 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002357
2358 return ret;
2359}
2360
Daniel Vetter17e1df02013-09-08 21:57:13 +02002361static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2362 bool reset_completed)
2363{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002364 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002365 int i;
2366
2367 /*
2368 * Notify all waiters for GPU completion events that reset state has
2369 * been changed, and that they need to restart their wait after
2370 * checking for potential errors (and bail out to drop locks if there is
2371 * a gpu reset pending so that i915_error_work_func can acquire them).
2372 */
2373
2374 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2375 for_each_ring(ring, dev_priv, i)
2376 wake_up_all(&ring->irq_queue);
2377
2378 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2379 wake_up_all(&dev_priv->pending_flip_queue);
2380
2381 /*
2382 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2383 * reset state is cleared.
2384 */
2385 if (reset_completed)
2386 wake_up_all(&dev_priv->gpu_error.reset_queue);
2387}
2388
Jesse Barnes8a905232009-07-11 16:48:03 -04002389/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002390 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002391 *
2392 * Fire an error uevent so userspace can see that a hang or error
2393 * was detected.
2394 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002395static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002396{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002397 struct drm_i915_private *dev_priv = to_i915(dev);
2398 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002399 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2400 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2401 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002402 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002403
Dave Airlie5bdebb12013-10-11 14:07:25 +10002404 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002405
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002406 /*
2407 * Note that there's only one work item which does gpu resets, so we
2408 * need not worry about concurrent gpu resets potentially incrementing
2409 * error->reset_counter twice. We only need to take care of another
2410 * racing irq/hangcheck declaring the gpu dead for a second time. A
2411 * quick check for that is good enough: schedule_work ensures the
2412 * correct ordering between hang detection and this work item, and since
2413 * the reset in-progress bit is only ever set by code outside of this
2414 * work we don't need to worry about any other races.
2415 */
2416 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002417 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002418 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002419 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002420
Daniel Vetter17e1df02013-09-08 21:57:13 +02002421 /*
Imre Deakf454c692014-04-23 01:09:04 +03002422 * In most cases it's guaranteed that we get here with an RPM
2423 * reference held, for example because there is a pending GPU
2424 * request that won't finish until the reset is done. This
2425 * isn't the case at least when we get here by doing a
2426 * simulated reset via debugs, so get an RPM reference.
2427 */
2428 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002429
2430 intel_prepare_reset(dev);
2431
Imre Deakf454c692014-04-23 01:09:04 +03002432 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002433 * All state reset _must_ be completed before we update the
2434 * reset counter, for otherwise waiters might miss the reset
2435 * pending state and not properly drop locks, resulting in
2436 * deadlocks with the reset work.
2437 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002438 ret = i915_reset(dev);
2439
Ville Syrjälä75147472014-11-24 18:28:11 +02002440 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002441
Imre Deakf454c692014-04-23 01:09:04 +03002442 intel_runtime_pm_put(dev_priv);
2443
Daniel Vetterf69061b2012-12-06 09:01:42 +01002444 if (ret == 0) {
2445 /*
2446 * After all the gem state is reset, increment the reset
2447 * counter and wake up everyone waiting for the reset to
2448 * complete.
2449 *
2450 * Since unlock operations are a one-sided barrier only,
2451 * we need to insert a barrier here to order any seqno
2452 * updates before
2453 * the counter increment.
2454 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002455 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002456 atomic_inc(&dev_priv->gpu_error.reset_counter);
2457
Dave Airlie5bdebb12013-10-11 14:07:25 +10002458 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002459 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002460 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002461 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002462 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002463
Daniel Vetter17e1df02013-09-08 21:57:13 +02002464 /*
2465 * Note: The wake_up also serves as a memory barrier so that
2466 * waiters see the update value of the reset counter atomic_t.
2467 */
2468 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002469 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002470}
2471
Chris Wilson35aed2e2010-05-27 13:18:12 +01002472static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002473{
2474 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002475 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002476 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002477 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002478
Chris Wilson35aed2e2010-05-27 13:18:12 +01002479 if (!eir)
2480 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002481
Joe Perchesa70491c2012-03-18 13:00:11 -07002482 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002483
Ben Widawskybd9854f2012-08-23 15:18:09 -07002484 i915_get_extra_instdone(dev, instdone);
2485
Jesse Barnes8a905232009-07-11 16:48:03 -04002486 if (IS_G4X(dev)) {
2487 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2488 u32 ipeir = I915_READ(IPEIR_I965);
2489
Joe Perchesa70491c2012-03-18 13:00:11 -07002490 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2491 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002492 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2493 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002494 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002495 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002496 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002497 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002498 }
2499 if (eir & GM45_ERROR_PAGE_TABLE) {
2500 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002501 pr_err("page table error\n");
2502 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002503 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002504 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002505 }
2506 }
2507
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002508 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002509 if (eir & I915_ERROR_PAGE_TABLE) {
2510 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002511 pr_err("page table error\n");
2512 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002513 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002514 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002515 }
2516 }
2517
2518 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002519 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002520 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002521 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002522 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002523 /* pipestat has already been acked */
2524 }
2525 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002526 pr_err("instruction error\n");
2527 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002528 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2529 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002530 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002531 u32 ipeir = I915_READ(IPEIR);
2532
Joe Perchesa70491c2012-03-18 13:00:11 -07002533 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2534 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002535 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002536 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002537 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002538 } else {
2539 u32 ipeir = I915_READ(IPEIR_I965);
2540
Joe Perchesa70491c2012-03-18 13:00:11 -07002541 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2542 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002543 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002544 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002545 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002546 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002547 }
2548 }
2549
2550 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002551 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002552 eir = I915_READ(EIR);
2553 if (eir) {
2554 /*
2555 * some errors might have become stuck,
2556 * mask them.
2557 */
2558 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2559 I915_WRITE(EMR, I915_READ(EMR) | eir);
2560 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2561 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002562}
2563
2564/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002565 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002566 * @dev: drm device
2567 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002568 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002569 * dump it to the syslog. Also call i915_capture_error_state() to make
2570 * sure we get a record and make it available in debugfs. Fire a uevent
2571 * so userspace knows something bad happened (should trigger collection
2572 * of a ring dump etc.).
2573 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002574void i915_handle_error(struct drm_device *dev, bool wedged,
2575 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002576{
2577 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002578 va_list args;
2579 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002580
Mika Kuoppala58174462014-02-25 17:11:26 +02002581 va_start(args, fmt);
2582 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2583 va_end(args);
2584
2585 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002586 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002587
Ben Gamariba1234d2009-09-14 17:48:47 -04002588 if (wedged) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002589 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002590 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002591
Ben Gamari11ed50e2009-09-14 17:48:45 -04002592 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002593 * Wakeup waiting processes so that the reset function
2594 * i915_reset_and_wakeup doesn't deadlock trying to grab
2595 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002596 * processes will see a reset in progress and back off,
2597 * releasing their locks and then wait for the reset completion.
2598 * We must do this for _all_ gpu waiters that might hold locks
2599 * that the reset work needs to acquire.
2600 *
2601 * Note: The wake_up serves as the required memory barrier to
2602 * ensure that the waiters see the updated value of the reset
2603 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002604 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002605 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002606 }
2607
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002608 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002609}
2610
Keith Packard42f52ef2008-10-18 19:39:29 -07002611/* Called from drm generic code, passed 'crtc' which
2612 * we use as a pipe index
2613 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002614static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002615{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002616 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002617 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002618
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002619 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002620 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002621 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002622 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002623 else
Keith Packard7c463582008-11-04 02:03:27 -08002624 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002625 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002626 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002627
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002628 return 0;
2629}
2630
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002631static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002632{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002633 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002634 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002635 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002636 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002637
Jesse Barnesf796cf82011-04-07 13:58:17 -07002638 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002639 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002640 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2641
2642 return 0;
2643}
2644
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002645static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2646{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002647 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002648 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002649
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002650 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002651 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002652 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002653 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2654
2655 return 0;
2656}
2657
Ben Widawskyabd58f02013-11-02 21:07:09 -07002658static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2659{
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002662
Ben Widawskyabd58f02013-11-02 21:07:09 -07002663 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002664 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2665 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2666 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002667 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2668 return 0;
2669}
2670
Keith Packard42f52ef2008-10-18 19:39:29 -07002671/* Called from drm generic code, passed 'crtc' which
2672 * we use as a pipe index
2673 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002674static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002675{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002676 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002677 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002678
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002680 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002681 PIPE_VBLANK_INTERRUPT_STATUS |
2682 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002683 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2684}
2685
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002686static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002687{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002688 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002689 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002690 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002691 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002692
2693 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002694 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002695 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2696}
2697
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002698static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2699{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002700 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002701 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002702
2703 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002704 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002705 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002706 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2707}
2708
Ben Widawskyabd58f02013-11-02 21:07:09 -07002709static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002713
Ben Widawskyabd58f02013-11-02 21:07:09 -07002714 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002715 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2716 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2717 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002718 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2719}
2720
Chris Wilson9107e9d2013-06-10 11:20:20 +01002721static bool
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002722ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002723{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002724 return (list_empty(&ring->request_list) ||
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002725 i915_seqno_passed(seqno, ring->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002726}
2727
Daniel Vettera028c4b2014-03-15 00:08:56 +01002728static bool
2729ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2730{
2731 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002732 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002733 } else {
2734 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2735 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2736 MI_SEMAPHORE_REGISTER);
2737 }
2738}
2739
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002740static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002741semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002742{
2743 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002744 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002745 int i;
2746
2747 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002748 for_each_ring(signaller, dev_priv, i) {
2749 if (ring == signaller)
2750 continue;
2751
2752 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2753 return signaller;
2754 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002755 } else {
2756 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2757
2758 for_each_ring(signaller, dev_priv, i) {
2759 if(ring == signaller)
2760 continue;
2761
Ben Widawskyebc348b2014-04-29 14:52:28 -07002762 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002763 return signaller;
2764 }
2765 }
2766
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002767 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2768 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002769
2770 return NULL;
2771}
2772
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002773static struct intel_engine_cs *
2774semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002775{
2776 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002777 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002778 u64 offset = 0;
2779 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002780
2781 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002782 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002783 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002784
Daniel Vetter88fe4292014-03-15 00:08:55 +01002785 /*
2786 * HEAD is likely pointing to the dword after the actual command,
2787 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002788 * or 4 dwords depending on the semaphore wait command size.
2789 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002790 * point at at batch, and semaphores are always emitted into the
2791 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002792 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002793 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002794 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002795
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002796 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002797 /*
2798 * Be paranoid and presume the hw has gone off into the wild -
2799 * our ring is smaller than what the hardware (and hence
2800 * HEAD_ADDR) allows. Also handles wrap-around.
2801 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002802 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002803
2804 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002805 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002806 if (cmd == ipehr)
2807 break;
2808
Daniel Vetter88fe4292014-03-15 00:08:55 +01002809 head -= 4;
2810 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002811
Daniel Vetter88fe4292014-03-15 00:08:55 +01002812 if (!i)
2813 return NULL;
2814
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002815 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002816 if (INTEL_INFO(ring->dev)->gen >= 8) {
2817 offset = ioread32(ring->buffer->virtual_start + head + 12);
2818 offset <<= 32;
2819 offset = ioread32(ring->buffer->virtual_start + head + 8);
2820 }
2821 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002822}
2823
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002824static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002825{
2826 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002827 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002828 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002829
Chris Wilson4be17382014-06-06 10:22:29 +01002830 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002831
2832 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002833 if (signaller == NULL)
2834 return -1;
2835
2836 /* Prevent pathological recursion due to driver bugs */
2837 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002838 return -1;
2839
Chris Wilson4be17382014-06-06 10:22:29 +01002840 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2841 return 1;
2842
Chris Wilsona0d036b2014-07-19 12:40:42 +01002843 /* cursory check for an unkickable deadlock */
2844 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2845 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002846 return -1;
2847
2848 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002849}
2850
2851static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2852{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002853 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002854 int i;
2855
2856 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002857 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002858}
2859
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002860static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002862{
2863 struct drm_device *dev = ring->dev;
2864 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002865 u32 tmp;
2866
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002867 if (acthd != ring->hangcheck.acthd) {
2868 if (acthd > ring->hangcheck.max_acthd) {
2869 ring->hangcheck.max_acthd = acthd;
2870 return HANGCHECK_ACTIVE;
2871 }
2872
2873 return HANGCHECK_ACTIVE_LOOP;
2874 }
Chris Wilson6274f212013-06-10 11:20:21 +01002875
Chris Wilson9107e9d2013-06-10 11:20:20 +01002876 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002877 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002878
2879 /* Is the chip hanging on a WAIT_FOR_EVENT?
2880 * If so we can simply poke the RB_WAIT bit
2881 * and break the hang. This should work on
2882 * all but the second generation chipsets.
2883 */
2884 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002885 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002886 i915_handle_error(dev, false,
2887 "Kicking stuck wait on %s",
2888 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002889 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002890 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002891 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002892
Chris Wilson6274f212013-06-10 11:20:21 +01002893 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2894 switch (semaphore_passed(ring)) {
2895 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002896 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002897 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002898 i915_handle_error(dev, false,
2899 "Kicking stuck semaphore on %s",
2900 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002901 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002902 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002903 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002904 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002905 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002906 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002907
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002908 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002909}
2910
Chris Wilson737b1502015-01-26 18:03:03 +02002911/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002912 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002913 * batchbuffers in a long time. We keep track per ring seqno progress and
2914 * if there are no progress, hangcheck score for that ring is increased.
2915 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2916 * we kick the ring. If we see no progress on three subsequent calls
2917 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002918 */
Chris Wilson737b1502015-01-26 18:03:03 +02002919static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002920{
Chris Wilson737b1502015-01-26 18:03:03 +02002921 struct drm_i915_private *dev_priv =
2922 container_of(work, typeof(*dev_priv),
2923 gpu_error.hangcheck_work.work);
2924 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002925 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002926 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002927 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002928 bool stuck[I915_NUM_RINGS] = { 0 };
2929#define BUSY 1
2930#define KICK 5
2931#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002932
Jani Nikulad330a952014-01-21 11:24:25 +02002933 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002934 return;
2935
Chris Wilsonb4519512012-05-11 14:29:30 +01002936 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002937 u64 acthd;
2938 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002939 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002940
Chris Wilson6274f212013-06-10 11:20:21 +01002941 semaphore_clear_deadlocks(dev_priv);
2942
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002943 seqno = ring->get_seqno(ring, false);
2944 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002945
Chris Wilson9107e9d2013-06-10 11:20:20 +01002946 if (ring->hangcheck.seqno == seqno) {
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002947 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002948 ring->hangcheck.action = HANGCHECK_IDLE;
2949
Chris Wilson9107e9d2013-06-10 11:20:20 +01002950 if (waitqueue_active(&ring->irq_queue)) {
2951 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002952 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002953 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2954 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2955 ring->name);
2956 else
2957 DRM_INFO("Fake missed irq on %s\n",
2958 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002959 wake_up_all(&ring->irq_queue);
2960 }
2961 /* Safeguard against driver failure */
2962 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002963 } else
2964 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002965 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002966 /* We always increment the hangcheck score
2967 * if the ring is busy and still processing
2968 * the same request, so that no single request
2969 * can run indefinitely (such as a chain of
2970 * batches). The only time we do not increment
2971 * the hangcheck score on this ring, if this
2972 * ring is in a legitimate wait for another
2973 * ring. In that case the waiting ring is a
2974 * victim and we want to be sure we catch the
2975 * right culprit. Then every time we do kick
2976 * the ring, add a small increment to the
2977 * score so that we can catch a batch that is
2978 * being repeatedly kicked and so responsible
2979 * for stalling the machine.
2980 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002981 ring->hangcheck.action = ring_stuck(ring,
2982 acthd);
2983
2984 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002985 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002986 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002987 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002988 break;
2989 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002990 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002991 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002992 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002993 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002994 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002995 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002996 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002997 stuck[i] = true;
2998 break;
2999 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003000 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003001 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003002 ring->hangcheck.action = HANGCHECK_ACTIVE;
3003
Chris Wilson9107e9d2013-06-10 11:20:20 +01003004 /* Gradually reduce the count so that we catch DoS
3005 * attempts across multiple batches.
3006 */
3007 if (ring->hangcheck.score > 0)
3008 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003009
3010 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003011 }
3012
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003013 ring->hangcheck.seqno = seqno;
3014 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003015 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003016 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003017
Mika Kuoppala92cab732013-05-24 17:16:07 +03003018 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003019 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003020 DRM_INFO("%s on %s\n",
3021 stuck[i] ? "stuck" : "no progress",
3022 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003023 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003024 }
3025 }
3026
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003027 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003028 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003029
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003030 if (busy_count)
3031 /* Reset timer case chip hangs without another request
3032 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003033 i915_queue_hangcheck(dev);
3034}
3035
3036void i915_queue_hangcheck(struct drm_device *dev)
3037{
Chris Wilson737b1502015-01-26 18:03:03 +02003038 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003039
Jani Nikulad330a952014-01-21 11:24:25 +02003040 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003041 return;
3042
Chris Wilson737b1502015-01-26 18:03:03 +02003043 /* Don't continually defer the hangcheck so that it is always run at
3044 * least once after work has been scheduled on any ring. Otherwise,
3045 * we will ignore a hung ring if a second ring is kept busy.
3046 */
3047
3048 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3049 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003050}
3051
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003052static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003053{
3054 struct drm_i915_private *dev_priv = dev->dev_private;
3055
3056 if (HAS_PCH_NOP(dev))
3057 return;
3058
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003059 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003060
3061 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3062 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003063}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003064
Paulo Zanoni622364b2014-04-01 15:37:22 -03003065/*
3066 * SDEIER is also touched by the interrupt handler to work around missed PCH
3067 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3068 * instead we unconditionally enable all PCH interrupt sources here, but then
3069 * only unmask them as needed with SDEIMR.
3070 *
3071 * This function needs to be called before interrupts are enabled.
3072 */
3073static void ibx_irq_pre_postinstall(struct drm_device *dev)
3074{
3075 struct drm_i915_private *dev_priv = dev->dev_private;
3076
3077 if (HAS_PCH_NOP(dev))
3078 return;
3079
3080 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003081 I915_WRITE(SDEIER, 0xffffffff);
3082 POSTING_READ(SDEIER);
3083}
3084
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003085static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003086{
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003089 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003090 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003091 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003092}
3093
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094/* drm_dma.h hooks
3095*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003096static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003097{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003098 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003099
Paulo Zanoni0c841212014-04-01 15:37:27 -03003100 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003102 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003103 if (IS_GEN7(dev))
3104 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003105
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003106 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003107
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003108 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003109}
3110
Ville Syrjälä70591a42014-10-30 19:42:58 +02003111static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3112{
3113 enum pipe pipe;
3114
Egbert Eich0706f172015-09-23 16:15:27 +02003115 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003116 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3117
3118 for_each_pipe(dev_priv, pipe)
3119 I915_WRITE(PIPESTAT(pipe), 0xffff);
3120
3121 GEN5_IRQ_RESET(VLV_);
3122}
3123
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003124static void valleyview_irq_preinstall(struct drm_device *dev)
3125{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003126 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003127
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003128 /* VLV magic */
3129 I915_WRITE(VLV_IMR, 0);
3130 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3131 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3132 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3133
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003134 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003135
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003136 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003137
Ville Syrjälä70591a42014-10-30 19:42:58 +02003138 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003139}
3140
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003141static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3142{
3143 GEN8_IRQ_RESET_NDX(GT, 0);
3144 GEN8_IRQ_RESET_NDX(GT, 1);
3145 GEN8_IRQ_RESET_NDX(GT, 2);
3146 GEN8_IRQ_RESET_NDX(GT, 3);
3147}
3148
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003149static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003150{
3151 struct drm_i915_private *dev_priv = dev->dev_private;
3152 int pipe;
3153
Ben Widawskyabd58f02013-11-02 21:07:09 -07003154 I915_WRITE(GEN8_MASTER_IRQ, 0);
3155 POSTING_READ(GEN8_MASTER_IRQ);
3156
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003157 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003158
Damien Lespiau055e3932014-08-18 13:49:10 +01003159 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003160 if (intel_display_power_is_enabled(dev_priv,
3161 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003162 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003163
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003164 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3165 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3166 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003167
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303168 if (HAS_PCH_SPLIT(dev))
3169 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003170}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003171
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003172void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3173 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003174{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003175 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003176
Daniel Vetter13321782014-09-15 14:55:29 +02003177 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003178 if (pipe_mask & 1 << PIPE_A)
3179 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3180 dev_priv->de_irq_mask[PIPE_A],
3181 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003182 if (pipe_mask & 1 << PIPE_B)
3183 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3184 dev_priv->de_irq_mask[PIPE_B],
3185 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3186 if (pipe_mask & 1 << PIPE_C)
3187 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3188 dev_priv->de_irq_mask[PIPE_C],
3189 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003190 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003191}
3192
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003193static void cherryview_irq_preinstall(struct drm_device *dev)
3194{
3195 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003196
3197 I915_WRITE(GEN8_MASTER_IRQ, 0);
3198 POSTING_READ(GEN8_MASTER_IRQ);
3199
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003200 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003201
3202 GEN5_IRQ_RESET(GEN8_PCU_);
3203
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003204 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3205
Ville Syrjälä70591a42014-10-30 19:42:58 +02003206 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003207}
3208
Ville Syrjälä87a02102015-08-27 23:55:57 +03003209static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3210 const u32 hpd[HPD_NUM_PINS])
3211{
3212 struct drm_i915_private *dev_priv = to_i915(dev);
3213 struct intel_encoder *encoder;
3214 u32 enabled_irqs = 0;
3215
3216 for_each_intel_encoder(dev, encoder)
3217 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3218 enabled_irqs |= hpd[encoder->hpd_pin];
3219
3220 return enabled_irqs;
3221}
3222
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003223static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003224{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003225 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003226 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003227
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003228 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003229 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003230 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003231 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003232 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003233 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003234 }
3235
Daniel Vetterfee884e2013-07-04 23:35:21 +02003236 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003237
3238 /*
3239 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003240 * duration to 2ms (which is the minimum in the Display Port spec).
3241 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003242 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003243 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3244 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3245 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3246 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3247 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003248 /*
3249 * When CPU and PCH are on the same package, port A
3250 * HPD must be enabled in both north and south.
3251 */
3252 if (HAS_PCH_LPT_LP(dev))
3253 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003254 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003255}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003256
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003257static void spt_hpd_irq_setup(struct drm_device *dev)
3258{
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260 u32 hotplug_irqs, hotplug, enabled_irqs;
3261
3262 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3263 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3264
3265 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3266
3267 /* Enable digital hotplug on the PCH */
3268 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3269 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003270 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003271 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3272
3273 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3274 hotplug |= PORTE_HOTPLUG_ENABLE;
3275 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003276}
3277
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003278static void ilk_hpd_irq_setup(struct drm_device *dev)
3279{
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 u32 hotplug_irqs, hotplug, enabled_irqs;
3282
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003283 if (INTEL_INFO(dev)->gen >= 8) {
3284 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3285 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3286
3287 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3288 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003289 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3290 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003291
3292 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003293 } else {
3294 hotplug_irqs = DE_DP_A_HOTPLUG;
3295 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003296
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003297 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3298 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003299
3300 /*
3301 * Enable digital hotplug on the CPU, and configure the DP short pulse
3302 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003303 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003304 */
3305 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3306 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3307 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3308 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3309
3310 ibx_hpd_irq_setup(dev);
3311}
3312
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003313static void bxt_hpd_irq_setup(struct drm_device *dev)
3314{
3315 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003316 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003317
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003318 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3319 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003320
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003321 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003322
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003323 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3324 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3325 PORTA_HOTPLUG_ENABLE;
3326 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003327}
3328
Paulo Zanonid46da432013-02-08 17:35:15 -02003329static void ibx_irq_postinstall(struct drm_device *dev)
3330{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003331 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003332 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003333
Daniel Vetter692a04c2013-05-29 21:43:05 +02003334 if (HAS_PCH_NOP(dev))
3335 return;
3336
Paulo Zanoni105b1222014-04-01 15:37:17 -03003337 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003338 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003339 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003340 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003341
Paulo Zanoni337ba012014-04-01 15:37:16 -03003342 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003343 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003344}
3345
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003346static void gen5_gt_irq_postinstall(struct drm_device *dev)
3347{
3348 struct drm_i915_private *dev_priv = dev->dev_private;
3349 u32 pm_irqs, gt_irqs;
3350
3351 pm_irqs = gt_irqs = 0;
3352
3353 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003354 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003355 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003356 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3357 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003358 }
3359
3360 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3361 if (IS_GEN5(dev)) {
3362 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3363 ILK_BSD_USER_INTERRUPT;
3364 } else {
3365 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3366 }
3367
Paulo Zanoni35079892014-04-01 15:37:15 -03003368 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003369
3370 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003371 /*
3372 * RPS interrupts will get enabled/disabled on demand when RPS
3373 * itself is enabled/disabled.
3374 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003375 if (HAS_VEBOX(dev))
3376 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3377
Paulo Zanoni605cd252013-08-06 18:57:15 -03003378 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003379 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003380 }
3381}
3382
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003383static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003384{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003385 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003386 u32 display_mask, extra_mask;
3387
3388 if (INTEL_INFO(dev)->gen >= 7) {
3389 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3390 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3391 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003392 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003393 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003394 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3395 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003396 } else {
3397 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3398 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003399 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003400 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3401 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003402 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3403 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3404 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003405 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003406
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003407 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003408
Paulo Zanoni0c841212014-04-01 15:37:27 -03003409 I915_WRITE(HWSTAM, 0xeffe);
3410
Paulo Zanoni622364b2014-04-01 15:37:22 -03003411 ibx_irq_pre_postinstall(dev);
3412
Paulo Zanoni35079892014-04-01 15:37:15 -03003413 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003414
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003415 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003416
Paulo Zanonid46da432013-02-08 17:35:15 -02003417 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003418
Jesse Barnesf97108d2010-01-29 11:27:07 -08003419 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003420 /* Enable PCU event interrupts
3421 *
3422 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003423 * setup is guaranteed to run in single-threaded context. But we
3424 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003425 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003426 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003427 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003428 }
3429
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003430 return 0;
3431}
3432
Imre Deakf8b79e52014-03-04 19:23:07 +02003433static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3434{
3435 u32 pipestat_mask;
3436 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003437 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003438
3439 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3440 PIPE_FIFO_UNDERRUN_STATUS;
3441
Ville Syrjälä120dda42014-10-30 19:42:57 +02003442 for_each_pipe(dev_priv, pipe)
3443 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003444 POSTING_READ(PIPESTAT(PIPE_A));
3445
3446 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3447 PIPE_CRC_DONE_INTERRUPT_STATUS;
3448
Ville Syrjälä120dda42014-10-30 19:42:57 +02003449 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3450 for_each_pipe(dev_priv, pipe)
3451 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003452
3453 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3454 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3455 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003456 if (IS_CHERRYVIEW(dev_priv))
3457 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003458 dev_priv->irq_mask &= ~iir_mask;
3459
3460 I915_WRITE(VLV_IIR, iir_mask);
3461 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003462 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003463 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3464 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003465}
3466
3467static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3468{
3469 u32 pipestat_mask;
3470 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003471 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003472
3473 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3474 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003475 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003476 if (IS_CHERRYVIEW(dev_priv))
3477 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003478
3479 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003480 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003481 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003482 I915_WRITE(VLV_IIR, iir_mask);
3483 I915_WRITE(VLV_IIR, iir_mask);
3484 POSTING_READ(VLV_IIR);
3485
3486 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3487 PIPE_CRC_DONE_INTERRUPT_STATUS;
3488
Ville Syrjälä120dda42014-10-30 19:42:57 +02003489 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3490 for_each_pipe(dev_priv, pipe)
3491 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003492
3493 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3494 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003495
3496 for_each_pipe(dev_priv, pipe)
3497 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003498 POSTING_READ(PIPESTAT(PIPE_A));
3499}
3500
3501void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3502{
3503 assert_spin_locked(&dev_priv->irq_lock);
3504
3505 if (dev_priv->display_irqs_enabled)
3506 return;
3507
3508 dev_priv->display_irqs_enabled = true;
3509
Imre Deak950eaba2014-09-08 15:21:09 +03003510 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003511 valleyview_display_irqs_install(dev_priv);
3512}
3513
3514void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3515{
3516 assert_spin_locked(&dev_priv->irq_lock);
3517
3518 if (!dev_priv->display_irqs_enabled)
3519 return;
3520
3521 dev_priv->display_irqs_enabled = false;
3522
Imre Deak950eaba2014-09-08 15:21:09 +03003523 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003524 valleyview_display_irqs_uninstall(dev_priv);
3525}
3526
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003527static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003528{
Imre Deakf8b79e52014-03-04 19:23:07 +02003529 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003530
Egbert Eich0706f172015-09-23 16:15:27 +02003531 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003532 POSTING_READ(PORT_HOTPLUG_EN);
3533
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003534 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003535 I915_WRITE(VLV_IIR, 0xffffffff);
3536 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3537 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3538 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003539
Daniel Vetterb79480b2013-06-27 17:52:10 +02003540 /* Interrupt setup is already guaranteed to be single-threaded, this is
3541 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003542 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003543 if (dev_priv->display_irqs_enabled)
3544 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003545 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003546}
3547
3548static int valleyview_irq_postinstall(struct drm_device *dev)
3549{
3550 struct drm_i915_private *dev_priv = dev->dev_private;
3551
3552 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003553
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003554 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003555
3556 /* ack & enable invalid PTE error interrupts */
3557#if 0 /* FIXME: add support to irq handler for checking these bits */
3558 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3559 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3560#endif
3561
3562 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003563
3564 return 0;
3565}
3566
Ben Widawskyabd58f02013-11-02 21:07:09 -07003567static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3568{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003569 /* These are interrupts we'll toggle with the ring mask register */
3570 uint32_t gt_interrupts[] = {
3571 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003572 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003573 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003574 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3575 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003576 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003577 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3578 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3579 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003580 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003581 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3582 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003583 };
3584
Ben Widawsky09610212014-05-15 20:58:08 +03003585 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303586 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3587 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003588 /*
3589 * RPS interrupts will get enabled/disabled on demand when RPS itself
3590 * is enabled/disabled.
3591 */
3592 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303593 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003594}
3595
3596static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3597{
Damien Lespiau770de832014-03-20 20:45:01 +00003598 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3599 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003600 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3601 u32 de_port_enables;
3602 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003603
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003604 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003605 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3606 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003607 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3608 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303609 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003610 de_port_masked |= BXT_DE_PORT_GMBUS;
3611 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003612 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3613 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003614 }
Damien Lespiau770de832014-03-20 20:45:01 +00003615
3616 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3617 GEN8_PIPE_FIFO_UNDERRUN;
3618
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003619 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003620 if (IS_BROXTON(dev_priv))
3621 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3622 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003623 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3624
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003625 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3626 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3627 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003628
Damien Lespiau055e3932014-08-18 13:49:10 +01003629 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003630 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003631 POWER_DOMAIN_PIPE(pipe)))
3632 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3633 dev_priv->de_irq_mask[pipe],
3634 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003635
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003636 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003637}
3638
3639static int gen8_irq_postinstall(struct drm_device *dev)
3640{
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303643 if (HAS_PCH_SPLIT(dev))
3644 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003645
Ben Widawskyabd58f02013-11-02 21:07:09 -07003646 gen8_gt_irq_postinstall(dev_priv);
3647 gen8_de_irq_postinstall(dev_priv);
3648
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303649 if (HAS_PCH_SPLIT(dev))
3650 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003651
3652 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3653 POSTING_READ(GEN8_MASTER_IRQ);
3654
3655 return 0;
3656}
3657
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003658static int cherryview_irq_postinstall(struct drm_device *dev)
3659{
3660 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003661
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003662 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003663
3664 gen8_gt_irq_postinstall(dev_priv);
3665
3666 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3667 POSTING_READ(GEN8_MASTER_IRQ);
3668
3669 return 0;
3670}
3671
Ben Widawskyabd58f02013-11-02 21:07:09 -07003672static void gen8_irq_uninstall(struct drm_device *dev)
3673{
3674 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003675
3676 if (!dev_priv)
3677 return;
3678
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003679 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003680}
3681
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003682static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3683{
3684 /* Interrupt setup is already guaranteed to be single-threaded, this is
3685 * just to make the assert_spin_locked check happy. */
3686 spin_lock_irq(&dev_priv->irq_lock);
3687 if (dev_priv->display_irqs_enabled)
3688 valleyview_display_irqs_uninstall(dev_priv);
3689 spin_unlock_irq(&dev_priv->irq_lock);
3690
3691 vlv_display_irq_reset(dev_priv);
3692
Imre Deakc352d1b2014-11-20 16:05:55 +02003693 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003694}
3695
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003696static void valleyview_irq_uninstall(struct drm_device *dev)
3697{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003699
3700 if (!dev_priv)
3701 return;
3702
Imre Deak843d0e72014-04-14 20:24:23 +03003703 I915_WRITE(VLV_MASTER_IER, 0);
3704
Ville Syrjälä893fce82014-10-30 19:42:56 +02003705 gen5_gt_irq_reset(dev);
3706
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003707 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003708
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003709 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003710}
3711
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003712static void cherryview_irq_uninstall(struct drm_device *dev)
3713{
3714 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003715
3716 if (!dev_priv)
3717 return;
3718
3719 I915_WRITE(GEN8_MASTER_IRQ, 0);
3720 POSTING_READ(GEN8_MASTER_IRQ);
3721
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003722 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003723
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003724 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003725
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003726 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003727}
3728
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003729static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003730{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003731 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003732
3733 if (!dev_priv)
3734 return;
3735
Paulo Zanonibe30b292014-04-01 15:37:25 -03003736 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003737}
3738
Chris Wilsonc2798b12012-04-22 21:13:57 +01003739static void i8xx_irq_preinstall(struct drm_device * dev)
3740{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003741 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742 int pipe;
3743
Damien Lespiau055e3932014-08-18 13:49:10 +01003744 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745 I915_WRITE(PIPESTAT(pipe), 0);
3746 I915_WRITE16(IMR, 0xffff);
3747 I915_WRITE16(IER, 0x0);
3748 POSTING_READ16(IER);
3749}
3750
3751static int i8xx_irq_postinstall(struct drm_device *dev)
3752{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003753 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003754
Chris Wilsonc2798b12012-04-22 21:13:57 +01003755 I915_WRITE16(EMR,
3756 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3757
3758 /* Unmask the interrupts that we always want on. */
3759 dev_priv->irq_mask =
3760 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3761 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3762 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003763 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003764 I915_WRITE16(IMR, dev_priv->irq_mask);
3765
3766 I915_WRITE16(IER,
3767 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3768 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003769 I915_USER_INTERRUPT);
3770 POSTING_READ16(IER);
3771
Daniel Vetter379ef822013-10-16 22:55:56 +02003772 /* Interrupt setup is already guaranteed to be single-threaded, this is
3773 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003774 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003775 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3776 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003777 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003778
Chris Wilsonc2798b12012-04-22 21:13:57 +01003779 return 0;
3780}
3781
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003782/*
3783 * Returns true when a page flip has completed.
3784 */
3785static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003786 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003787{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003788 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003789 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003790
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003791 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003792 return false;
3793
3794 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003795 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003796
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003797 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3798 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3799 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3800 * the flip is completed (no longer pending). Since this doesn't raise
3801 * an interrupt per se, we watch for the change at vblank.
3802 */
3803 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003804 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003805
Ville Syrjälä7d475592014-12-17 23:08:03 +02003806 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003807 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003808 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003809
3810check_page_flip:
3811 intel_check_page_flip(dev, pipe);
3812 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003813}
3814
Daniel Vetterff1f5252012-10-02 15:10:55 +02003815static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003816{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003817 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003818 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003819 u16 iir, new_iir;
3820 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003821 int pipe;
3822 u16 flip_mask =
3823 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3824 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3825
Imre Deak2dd2a882015-02-24 11:14:30 +02003826 if (!intel_irqs_enabled(dev_priv))
3827 return IRQ_NONE;
3828
Chris Wilsonc2798b12012-04-22 21:13:57 +01003829 iir = I915_READ16(IIR);
3830 if (iir == 0)
3831 return IRQ_NONE;
3832
3833 while (iir & ~flip_mask) {
3834 /* Can't rely on pipestat interrupt bit in iir as it might
3835 * have been cleared after the pipestat interrupt was received.
3836 * It doesn't set the bit in iir again, but it still produces
3837 * interrupts (for non-MSI).
3838 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003839 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003840 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003841 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003842
Damien Lespiau055e3932014-08-18 13:49:10 +01003843 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003844 int reg = PIPESTAT(pipe);
3845 pipe_stats[pipe] = I915_READ(reg);
3846
3847 /*
3848 * Clear the PIPE*STAT regs before the IIR
3849 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003850 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003851 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003852 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003853 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003854
3855 I915_WRITE16(IIR, iir & ~flip_mask);
3856 new_iir = I915_READ16(IIR); /* Flush posted writes */
3857
Chris Wilsonc2798b12012-04-22 21:13:57 +01003858 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01003859 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003860
Damien Lespiau055e3932014-08-18 13:49:10 +01003861 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003862 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003863 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003864 plane = !plane;
3865
Daniel Vetter4356d582013-10-16 22:55:55 +02003866 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003867 i8xx_handle_vblank(dev, plane, pipe, iir))
3868 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003869
Daniel Vetter4356d582013-10-16 22:55:55 +02003870 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003871 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003872
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003873 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3874 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3875 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003876 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003877
3878 iir = new_iir;
3879 }
3880
3881 return IRQ_HANDLED;
3882}
3883
3884static void i8xx_irq_uninstall(struct drm_device * dev)
3885{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003886 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003887 int pipe;
3888
Damien Lespiau055e3932014-08-18 13:49:10 +01003889 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003890 /* Clear enable bits; then clear status bits */
3891 I915_WRITE(PIPESTAT(pipe), 0);
3892 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3893 }
3894 I915_WRITE16(IMR, 0xffff);
3895 I915_WRITE16(IER, 0x0);
3896 I915_WRITE16(IIR, I915_READ16(IIR));
3897}
3898
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899static void i915_irq_preinstall(struct drm_device * dev)
3900{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003901 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902 int pipe;
3903
Chris Wilsona266c7d2012-04-24 22:59:44 +01003904 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003905 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003906 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3907 }
3908
Chris Wilson00d98eb2012-04-24 22:59:48 +01003909 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003910 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 I915_WRITE(PIPESTAT(pipe), 0);
3912 I915_WRITE(IMR, 0xffffffff);
3913 I915_WRITE(IER, 0x0);
3914 POSTING_READ(IER);
3915}
3916
3917static int i915_irq_postinstall(struct drm_device *dev)
3918{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003919 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003920 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921
Chris Wilson38bde182012-04-24 22:59:50 +01003922 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3923
3924 /* Unmask the interrupts that we always want on. */
3925 dev_priv->irq_mask =
3926 ~(I915_ASLE_INTERRUPT |
3927 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3928 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3929 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003930 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003931
3932 enable_mask =
3933 I915_ASLE_INTERRUPT |
3934 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3935 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003936 I915_USER_INTERRUPT;
3937
Chris Wilsona266c7d2012-04-24 22:59:44 +01003938 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003939 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003940 POSTING_READ(PORT_HOTPLUG_EN);
3941
Chris Wilsona266c7d2012-04-24 22:59:44 +01003942 /* Enable in IER... */
3943 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3944 /* and unmask in IMR */
3945 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3946 }
3947
Chris Wilsona266c7d2012-04-24 22:59:44 +01003948 I915_WRITE(IMR, dev_priv->irq_mask);
3949 I915_WRITE(IER, enable_mask);
3950 POSTING_READ(IER);
3951
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003952 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003953
Daniel Vetter379ef822013-10-16 22:55:56 +02003954 /* Interrupt setup is already guaranteed to be single-threaded, this is
3955 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003956 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003957 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3958 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003959 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003960
Daniel Vetter20afbda2012-12-11 14:05:07 +01003961 return 0;
3962}
3963
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003964/*
3965 * Returns true when a page flip has completed.
3966 */
3967static bool i915_handle_vblank(struct drm_device *dev,
3968 int plane, int pipe, u32 iir)
3969{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003970 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003971 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3972
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003973 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003974 return false;
3975
3976 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003977 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003978
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003979 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3980 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3981 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3982 * the flip is completed (no longer pending). Since this doesn't raise
3983 * an interrupt per se, we watch for the change at vblank.
3984 */
3985 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003986 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003987
Ville Syrjälä7d475592014-12-17 23:08:03 +02003988 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003989 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003990 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003991
3992check_page_flip:
3993 intel_check_page_flip(dev, pipe);
3994 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003995}
3996
Daniel Vetterff1f5252012-10-02 15:10:55 +02003997static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003999 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004000 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004001 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004002 u32 flip_mask =
4003 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4004 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004005 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006
Imre Deak2dd2a882015-02-24 11:14:30 +02004007 if (!intel_irqs_enabled(dev_priv))
4008 return IRQ_NONE;
4009
Chris Wilsona266c7d2012-04-24 22:59:44 +01004010 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004011 do {
4012 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004013 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014
4015 /* Can't rely on pipestat interrupt bit in iir as it might
4016 * have been cleared after the pipestat interrupt was received.
4017 * It doesn't set the bit in iir again, but it still produces
4018 * interrupts (for non-MSI).
4019 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004020 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004021 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004022 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004023
Damien Lespiau055e3932014-08-18 13:49:10 +01004024 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004025 int reg = PIPESTAT(pipe);
4026 pipe_stats[pipe] = I915_READ(reg);
4027
Chris Wilson38bde182012-04-24 22:59:50 +01004028 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004029 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004031 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004032 }
4033 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004034 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035
4036 if (!irq_received)
4037 break;
4038
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004040 if (I915_HAS_HOTPLUG(dev) &&
4041 iir & I915_DISPLAY_PORT_INTERRUPT)
4042 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004043
Chris Wilson38bde182012-04-24 22:59:50 +01004044 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004045 new_iir = I915_READ(IIR); /* Flush posted writes */
4046
Chris Wilsona266c7d2012-04-24 22:59:44 +01004047 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004048 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004049
Damien Lespiau055e3932014-08-18 13:49:10 +01004050 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004051 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004052 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004053 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004054
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004055 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4056 i915_handle_vblank(dev, plane, pipe, iir))
4057 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058
4059 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4060 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004061
4062 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004063 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004064
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004065 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4066 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4067 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 }
4069
Chris Wilsona266c7d2012-04-24 22:59:44 +01004070 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4071 intel_opregion_asle_intr(dev);
4072
4073 /* With MSI, interrupts are only generated when iir
4074 * transitions from zero to nonzero. If another bit got
4075 * set while we were handling the existing iir bits, then
4076 * we would never get another interrupt.
4077 *
4078 * This is fine on non-MSI as well, as if we hit this path
4079 * we avoid exiting the interrupt handler only to generate
4080 * another one.
4081 *
4082 * Note that for MSI this could cause a stray interrupt report
4083 * if an interrupt landed in the time between writing IIR and
4084 * the posting read. This should be rare enough to never
4085 * trigger the 99% of 100,000 interrupts test for disabling
4086 * stray interrupts.
4087 */
Chris Wilson38bde182012-04-24 22:59:50 +01004088 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004089 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004090 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004091
4092 return ret;
4093}
4094
4095static void i915_irq_uninstall(struct drm_device * dev)
4096{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004097 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004098 int pipe;
4099
Chris Wilsona266c7d2012-04-24 22:59:44 +01004100 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004101 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004102 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4103 }
4104
Chris Wilson00d98eb2012-04-24 22:59:48 +01004105 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004106 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004107 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004108 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004109 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4110 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004111 I915_WRITE(IMR, 0xffffffff);
4112 I915_WRITE(IER, 0x0);
4113
Chris Wilsona266c7d2012-04-24 22:59:44 +01004114 I915_WRITE(IIR, I915_READ(IIR));
4115}
4116
4117static void i965_irq_preinstall(struct drm_device * dev)
4118{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004119 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004120 int pipe;
4121
Egbert Eich0706f172015-09-23 16:15:27 +02004122 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004123 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124
4125 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004126 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004127 I915_WRITE(PIPESTAT(pipe), 0);
4128 I915_WRITE(IMR, 0xffffffff);
4129 I915_WRITE(IER, 0x0);
4130 POSTING_READ(IER);
4131}
4132
4133static int i965_irq_postinstall(struct drm_device *dev)
4134{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004135 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004136 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 u32 error_mask;
4138
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004140 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004141 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004142 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4143 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4144 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4145 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4146 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4147
4148 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004149 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4150 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004151 enable_mask |= I915_USER_INTERRUPT;
4152
4153 if (IS_G4X(dev))
4154 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155
Daniel Vetterb79480b2013-06-27 17:52:10 +02004156 /* Interrupt setup is already guaranteed to be single-threaded, this is
4157 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004158 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004159 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4160 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4161 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004162 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004163
Chris Wilsona266c7d2012-04-24 22:59:44 +01004164 /*
4165 * Enable some error detection, note the instruction error mask
4166 * bit is reserved, so we leave it masked.
4167 */
4168 if (IS_G4X(dev)) {
4169 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4170 GM45_ERROR_MEM_PRIV |
4171 GM45_ERROR_CP_PRIV |
4172 I915_ERROR_MEMORY_REFRESH);
4173 } else {
4174 error_mask = ~(I915_ERROR_PAGE_TABLE |
4175 I915_ERROR_MEMORY_REFRESH);
4176 }
4177 I915_WRITE(EMR, error_mask);
4178
4179 I915_WRITE(IMR, dev_priv->irq_mask);
4180 I915_WRITE(IER, enable_mask);
4181 POSTING_READ(IER);
4182
Egbert Eich0706f172015-09-23 16:15:27 +02004183 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004184 POSTING_READ(PORT_HOTPLUG_EN);
4185
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004186 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004187
4188 return 0;
4189}
4190
Egbert Eichbac56d52013-02-25 12:06:51 -05004191static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004192{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004193 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004194 u32 hotplug_en;
4195
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004196 assert_spin_locked(&dev_priv->irq_lock);
4197
Ville Syrjälä778eb332015-01-09 14:21:13 +02004198 /* Note HDMI and DP share hotplug bits */
4199 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004200 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004201 /* Programming the CRT detection parameters tends
4202 to generate a spurious hotplug event about three
4203 seconds later. So just do it once.
4204 */
4205 if (IS_G4X(dev))
4206 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004207 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004208
Ville Syrjälä778eb332015-01-09 14:21:13 +02004209 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004210 i915_hotplug_interrupt_update_locked(dev_priv,
4211 (HOTPLUG_INT_EN_MASK
4212 | CRT_HOTPLUG_VOLTAGE_COMPARE_MASK),
4213 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004214}
4215
Daniel Vetterff1f5252012-10-02 15:10:55 +02004216static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004217{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004218 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004219 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004220 u32 iir, new_iir;
4221 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004222 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004223 u32 flip_mask =
4224 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4225 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004226
Imre Deak2dd2a882015-02-24 11:14:30 +02004227 if (!intel_irqs_enabled(dev_priv))
4228 return IRQ_NONE;
4229
Chris Wilsona266c7d2012-04-24 22:59:44 +01004230 iir = I915_READ(IIR);
4231
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004233 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004234 bool blc_event = false;
4235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 /* Can't rely on pipestat interrupt bit in iir as it might
4237 * have been cleared after the pipestat interrupt was received.
4238 * It doesn't set the bit in iir again, but it still produces
4239 * interrupts (for non-MSI).
4240 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004241 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004242 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004243 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004244
Damien Lespiau055e3932014-08-18 13:49:10 +01004245 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004246 int reg = PIPESTAT(pipe);
4247 pipe_stats[pipe] = I915_READ(reg);
4248
4249 /*
4250 * Clear the PIPE*STAT regs before the IIR
4251 */
4252 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004253 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004254 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255 }
4256 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004257 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004258
4259 if (!irq_received)
4260 break;
4261
4262 ret = IRQ_HANDLED;
4263
4264 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004265 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4266 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004267
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004268 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004269 new_iir = I915_READ(IIR); /* Flush posted writes */
4270
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271 if (iir & I915_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004272 notify_ring(&dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273 if (iir & I915_BSD_USER_INTERRUPT)
Chris Wilson74cdb332015-04-07 16:21:05 +01004274 notify_ring(&dev_priv->ring[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004275
Damien Lespiau055e3932014-08-18 13:49:10 +01004276 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004277 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004278 i915_handle_vblank(dev, pipe, pipe, iir))
4279 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280
4281 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4282 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004283
4284 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004285 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004287 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4288 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004289 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004290
4291 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4292 intel_opregion_asle_intr(dev);
4293
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004294 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4295 gmbus_irq_handler(dev);
4296
Chris Wilsona266c7d2012-04-24 22:59:44 +01004297 /* With MSI, interrupts are only generated when iir
4298 * transitions from zero to nonzero. If another bit got
4299 * set while we were handling the existing iir bits, then
4300 * we would never get another interrupt.
4301 *
4302 * This is fine on non-MSI as well, as if we hit this path
4303 * we avoid exiting the interrupt handler only to generate
4304 * another one.
4305 *
4306 * Note that for MSI this could cause a stray interrupt report
4307 * if an interrupt landed in the time between writing IIR and
4308 * the posting read. This should be rare enough to never
4309 * trigger the 99% of 100,000 interrupts test for disabling
4310 * stray interrupts.
4311 */
4312 iir = new_iir;
4313 }
4314
4315 return ret;
4316}
4317
4318static void i965_irq_uninstall(struct drm_device * dev)
4319{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004320 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004321 int pipe;
4322
4323 if (!dev_priv)
4324 return;
4325
Egbert Eich0706f172015-09-23 16:15:27 +02004326 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004327 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328
4329 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004330 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004331 I915_WRITE(PIPESTAT(pipe), 0);
4332 I915_WRITE(IMR, 0xffffffff);
4333 I915_WRITE(IER, 0x0);
4334
Damien Lespiau055e3932014-08-18 13:49:10 +01004335 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004336 I915_WRITE(PIPESTAT(pipe),
4337 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4338 I915_WRITE(IIR, I915_READ(IIR));
4339}
4340
Daniel Vetterfca52a52014-09-30 10:56:45 +02004341/**
4342 * intel_irq_init - initializes irq support
4343 * @dev_priv: i915 device instance
4344 *
4345 * This function initializes all the irq support including work items, timers
4346 * and all the vtables. It does not setup the interrupt itself though.
4347 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004348void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004349{
Daniel Vetterb9632912014-09-30 10:56:44 +02004350 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004351
Jani Nikula77913b32015-06-18 13:06:16 +03004352 intel_hpd_init_work(dev_priv);
4353
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004354 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004355 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004356
Deepak Sa6706b42014-03-15 20:23:22 +05304357 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004358 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004359 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004360 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004361 else
4362 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304363
Chris Wilson737b1502015-01-26 18:03:03 +02004364 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4365 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004366
Tomas Janousek97a19a22012-12-08 13:48:13 +01004367 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004368
Daniel Vetterb9632912014-09-30 10:56:44 +02004369 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004370 dev->max_vblank_count = 0;
4371 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004372 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004373 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4374 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004375 } else {
4376 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4377 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004378 }
4379
Ville Syrjälä21da2702014-08-06 14:49:55 +03004380 /*
4381 * Opt out of the vblank disable timer on everything except gen2.
4382 * Gen2 doesn't have a hardware frame counter and so depends on
4383 * vblank interrupts to produce sane vblank seuquence numbers.
4384 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004385 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004386 dev->vblank_disable_immediate = true;
4387
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004388 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4389 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004390
Daniel Vetterb9632912014-09-30 10:56:44 +02004391 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004392 dev->driver->irq_handler = cherryview_irq_handler;
4393 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4394 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4395 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4396 dev->driver->enable_vblank = valleyview_enable_vblank;
4397 dev->driver->disable_vblank = valleyview_disable_vblank;
4398 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004399 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004400 dev->driver->irq_handler = valleyview_irq_handler;
4401 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4402 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4403 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4404 dev->driver->enable_vblank = valleyview_enable_vblank;
4405 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004406 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004407 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004408 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004409 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004410 dev->driver->irq_postinstall = gen8_irq_postinstall;
4411 dev->driver->irq_uninstall = gen8_irq_uninstall;
4412 dev->driver->enable_vblank = gen8_enable_vblank;
4413 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004414 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004415 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004416 else if (HAS_PCH_SPT(dev))
4417 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4418 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004419 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004420 } else if (HAS_PCH_SPLIT(dev)) {
4421 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004422 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004423 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4424 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4425 dev->driver->enable_vblank = ironlake_enable_vblank;
4426 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004427 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004428 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004429 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004430 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4431 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4432 dev->driver->irq_handler = i8xx_irq_handler;
4433 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004434 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004435 dev->driver->irq_preinstall = i915_irq_preinstall;
4436 dev->driver->irq_postinstall = i915_irq_postinstall;
4437 dev->driver->irq_uninstall = i915_irq_uninstall;
4438 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004439 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004440 dev->driver->irq_preinstall = i965_irq_preinstall;
4441 dev->driver->irq_postinstall = i965_irq_postinstall;
4442 dev->driver->irq_uninstall = i965_irq_uninstall;
4443 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004444 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004445 if (I915_HAS_HOTPLUG(dev_priv))
4446 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004447 dev->driver->enable_vblank = i915_enable_vblank;
4448 dev->driver->disable_vblank = i915_disable_vblank;
4449 }
4450}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004451
Daniel Vetterfca52a52014-09-30 10:56:45 +02004452/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004453 * intel_irq_install - enables the hardware interrupt
4454 * @dev_priv: i915 device instance
4455 *
4456 * This function enables the hardware interrupt handling, but leaves the hotplug
4457 * handling still disabled. It is called after intel_irq_init().
4458 *
4459 * In the driver load and resume code we need working interrupts in a few places
4460 * but don't want to deal with the hassle of concurrent probe and hotplug
4461 * workers. Hence the split into this two-stage approach.
4462 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004463int intel_irq_install(struct drm_i915_private *dev_priv)
4464{
4465 /*
4466 * We enable some interrupt sources in our postinstall hooks, so mark
4467 * interrupts as enabled _before_ actually enabling them to avoid
4468 * special cases in our ordering checks.
4469 */
4470 dev_priv->pm.irqs_enabled = true;
4471
4472 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4473}
4474
Daniel Vetterfca52a52014-09-30 10:56:45 +02004475/**
4476 * intel_irq_uninstall - finilizes all irq handling
4477 * @dev_priv: i915 device instance
4478 *
4479 * This stops interrupt and hotplug handling and unregisters and frees all
4480 * resources acquired in the init functions.
4481 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004482void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4483{
4484 drm_irq_uninstall(dev_priv->dev);
4485 intel_hpd_cancel_work(dev_priv);
4486 dev_priv->pm.irqs_enabled = false;
4487}
4488
Daniel Vetterfca52a52014-09-30 10:56:45 +02004489/**
4490 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4491 * @dev_priv: i915 device instance
4492 *
4493 * This function is used to disable interrupts at runtime, both in the runtime
4494 * pm and the system suspend/resume code.
4495 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004496void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004497{
Daniel Vetterb9632912014-09-30 10:56:44 +02004498 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004499 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004500 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004501}
4502
Daniel Vetterfca52a52014-09-30 10:56:45 +02004503/**
4504 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4505 * @dev_priv: i915 device instance
4506 *
4507 * This function is used to enable interrupts at runtime, both in the runtime
4508 * pm and the system suspend/resume code.
4509 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004510void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004511{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004512 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004513 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4514 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004515}