blob: 0e12c6ac2be55b59db3c05fdcf4a4e6dda77af78 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter3eebaec2014-10-24 16:45:21 +020058#define DRIVER_DATE "20141024"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
Jesse Barnes317c35d2008-08-25 15:11:06 -070063enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020064 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070065 PIPE_A = 0,
66 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020068 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070070};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080071#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070072
Paulo Zanonia5c961d2012-10-24 15:59:34 -020073enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020077 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020079};
80#define transcoder_name(t) ((t) + 'A')
81
Damien Lespiau84139d12014-03-28 00:18:32 +053082/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
Jesse Barnes80824002009-09-10 15:28:06 -070090enum plane {
91 PLANE_A = 0,
92 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080093 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070094};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080095#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080096
Damien Lespiaud615a162014-03-03 17:31:48 +000097#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030098
Eugeni Dodonov2b139522012-03-29 12:32:22 -030099enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300109#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
Paulo Zanonib97186f2013-05-03 12:15:36 -0300121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300131 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300143 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200144 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300145 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300146 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300147
148 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300157
Egbert Eich1d843f92013-02-25 12:06:49 -0500158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
Chris Wilson2a2d5482012-12-03 11:49:06 +0000171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700177
Damien Lespiau055e3932014-08-18 13:49:10 +0100178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800183
Damien Lespiaud79b8142014-05-13 23:32:23 +0100184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
Damien Lespiaud063ae42014-05-13 23:32:21 +0100187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
Damien Lespiaub2784e12014-08-05 11:29:37 +0100190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
Borun Fub04c5bd2014-07-12 10:02:27 +0530203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
Daniel Vettere7b903d2013-06-05 13:34:14 +0200207struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100208struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100209struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200210
Daniel Vettere2b78262013-06-07 23:10:03 +0200211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 DPLL_ID_WRPLL1 = 0,
217 DPLL_ID_WRPLL2 = 1,
Daniel Vettere2b78262013-06-07 23:10:03 +0200218};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100219#define I915_NUM_PLLS 2
220
Daniel Vetter53589012013-06-05 13:34:16 +0200221struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100222 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200223 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200224 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200225 uint32_t fp0;
226 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100227
228 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300229 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200230};
231
Daniel Vetter46edb022013-06-05 13:34:12 +0200232struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 int refcount; /* count of number of CRTCs sharing this PLL */
234 int active; /* count of number of active CRTCs (i.e. DPMS on) */
235 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200236 const char *name;
237 /* should match the index in the dev_priv->shared_dplls array */
238 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200239 struct intel_dpll_hw_state hw_state;
Daniel Vetter96f61282014-06-25 22:01:58 +0300240 /* The mode_set hook is optional and should be used together with the
241 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200242 void (*mode_set)(struct drm_i915_private *dev_priv,
243 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200244 void (*enable)(struct drm_i915_private *dev_priv,
245 struct intel_shared_dpll *pll);
246 void (*disable)(struct drm_i915_private *dev_priv,
247 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200248 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
249 struct intel_shared_dpll *pll,
250 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100253/* Used by dp and fdi links */
254struct intel_link_m_n {
255 uint32_t tu;
256 uint32_t gmch_m;
257 uint32_t gmch_n;
258 uint32_t link_m;
259 uint32_t link_n;
260};
261
262void intel_link_compute_m_n(int bpp, int nlanes,
263 int pixel_clock, int link_clock,
264 struct intel_link_m_n *m_n);
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266/* Interface history:
267 *
268 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100269 * 1.2: Add Power Management
270 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100271 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000272 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000273 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
274 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 */
276#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000277#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278#define DRIVER_PATCHLEVEL 0
279
Chris Wilson23bc5982010-09-29 16:10:57 +0100280#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100281#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700282
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700283struct opregion_header;
284struct opregion_acpi;
285struct opregion_swsci;
286struct opregion_asle;
287
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100288struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700289 struct opregion_header __iomem *header;
290 struct opregion_acpi __iomem *acpi;
291 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300292 u32 swsci_gbda_sub_functions;
293 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700294 struct opregion_asle __iomem *asle;
295 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000296 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200297 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100298};
Chris Wilson44834a62010-08-19 16:09:23 +0100299#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100300
Chris Wilson6ef3d422010-08-04 20:26:07 +0100301struct intel_overlay;
302struct intel_overlay_error_state;
303
Daniel Vetterba8286f2014-09-11 07:43:25 +0200304struct drm_local_map;
305
Dave Airlie7c1c2872008-11-28 14:22:24 +1000306struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200307 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000308 struct _drm_i915_sarea *sarea_priv;
309};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800310#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300311#define I915_MAX_NUM_FENCES 32
312/* 32 fences + sign bit for FENCE_REG_NONE */
313#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800314
315struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200316 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000317 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100318 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800319};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000320
yakui_zhao9b9d1722009-05-31 17:17:17 +0800321struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100322 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800323 u8 dvo_port;
324 u8 slave_addr;
325 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100326 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400327 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800328};
329
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000330struct intel_display_error_state;
331
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700332struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200333 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800334 struct timeval time;
335
Mika Kuoppalacb383002014-02-25 17:11:25 +0200336 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200337 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200338 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200339
Ben Widawsky585b0282014-01-30 00:19:37 -0800340 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700341 u32 eir;
342 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700343 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700344 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700345 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000346 u32 derrmr;
347 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800348 u32 error; /* gen6+ */
349 u32 err_int; /* gen7 */
350 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800351 u32 gac_eco;
352 u32 gam_ecochk;
353 u32 gab_ctl;
354 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800355 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800356 u64 fence[I915_MAX_NUM_FENCES];
357 struct intel_overlay_error_state *overlay;
358 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700359 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800360
Chris Wilson52d39a22012-02-15 11:25:37 +0000361 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000362 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800363 /* Software tracked state */
364 bool waiting;
365 int hangcheck_score;
366 enum intel_ring_hangcheck_action hangcheck_action;
367 int num_requests;
368
369 /* our own tracking of ring head and tail */
370 u32 cpu_ring_head;
371 u32 cpu_ring_tail;
372
373 u32 semaphore_seqno[I915_NUM_RINGS - 1];
374
375 /* Register state */
376 u32 tail;
377 u32 head;
378 u32 ctl;
379 u32 hws;
380 u32 ipeir;
381 u32 ipehr;
382 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800383 u32 bbstate;
384 u32 instpm;
385 u32 instps;
386 u32 seqno;
387 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000388 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800389 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700390 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800391 u32 rc_psmi; /* sleep state */
392 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
393
Chris Wilson52d39a22012-02-15 11:25:37 +0000394 struct drm_i915_error_object {
395 int page_count;
396 u32 gtt_offset;
397 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200398 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800399
Chris Wilson52d39a22012-02-15 11:25:37 +0000400 struct drm_i915_error_request {
401 long jiffies;
402 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000403 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000404 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800405
406 struct {
407 u32 gfx_mode;
408 union {
409 u64 pdp[4];
410 u32 pp_dir_base;
411 };
412 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200413
414 pid_t pid;
415 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000416 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100417
Chris Wilson9df30792010-02-18 10:24:56 +0000418 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000419 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000420 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100421 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000422 u32 gtt_offset;
423 u32 read_domains;
424 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200425 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000426 s32 pinned:2;
427 u32 tiling:2;
428 u32 dirty:1;
429 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100430 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100431 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100432 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700433 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800434
Ben Widawsky95f53012013-07-31 17:00:15 -0700435 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100436 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700437};
438
Jani Nikula7bd688c2013-11-08 16:48:56 +0200439struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200440struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100441struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800442struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100443struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200444struct intel_limit;
445struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100446
Jesse Barnese70236a2009-09-21 10:42:27 -0700447struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400448 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200449 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700450 void (*disable_fbc)(struct drm_device *dev);
451 int (*get_display_clock_speed)(struct drm_device *dev);
452 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200453 /**
454 * find_dpll() - Find the best values for the PLL
455 * @limit: limits for the PLL
456 * @crtc: current CRTC
457 * @target: target frequency in kHz
458 * @refclk: reference clock frequency in kHz
459 * @match_clock: if provided, @best_clock P divider must
460 * match the P divider from @match_clock
461 * used for LVDS downclocking
462 * @best_clock: best PLL values found
463 *
464 * Returns true on success, false on failure.
465 */
466 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300467 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200468 int target, int refclk,
469 struct dpll *match_clock,
470 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300471 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300472 void (*update_sprite_wm)(struct drm_plane *plane,
473 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200474 uint32_t sprite_width, uint32_t sprite_height,
475 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200476 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100477 /* Returns the active state of the crtc, and if the crtc is active,
478 * fills out the pipe-config with the hw state. */
479 bool (*get_pipe_config)(struct intel_crtc *,
480 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800481 void (*get_plane_config)(struct intel_crtc *,
482 struct intel_plane_config *);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +0300483 int (*crtc_mode_set)(struct intel_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700484 int x, int y,
485 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200486 void (*crtc_enable)(struct drm_crtc *crtc);
487 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100488 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200489 void (*audio_codec_enable)(struct drm_connector *connector,
490 struct intel_encoder *encoder,
491 struct drm_display_mode *mode);
492 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700493 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700494 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700495 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
496 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700497 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100498 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700499 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200500 void (*update_primary_plane)(struct drm_crtc *crtc,
501 struct drm_framebuffer *fb,
502 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100503 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700504 /* clock updates for mode set */
505 /* cursor updates */
506 /* render clock increase/decrease */
507 /* display clock increase/decrease */
508 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200509
510 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200511 uint32_t (*get_backlight)(struct intel_connector *connector);
512 void (*set_backlight)(struct intel_connector *connector,
513 uint32_t level);
514 void (*disable_backlight)(struct intel_connector *connector);
515 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700516};
517
Chris Wilson907b28c2013-07-19 20:36:52 +0100518struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530519 void (*force_wake_get)(struct drm_i915_private *dev_priv,
520 int fw_engine);
521 void (*force_wake_put)(struct drm_i915_private *dev_priv,
522 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700523
524 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
525 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
526 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
527 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
528
529 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
530 uint8_t val, bool trace);
531 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
532 uint16_t val, bool trace);
533 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
534 uint32_t val, bool trace);
535 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
536 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300537};
538
Chris Wilson907b28c2013-07-19 20:36:52 +0100539struct intel_uncore {
540 spinlock_t lock; /** lock is also taken in irq contexts. */
541
542 struct intel_uncore_funcs funcs;
543
544 unsigned fifo_count;
545 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100546
Deepak S940aece2013-11-23 14:55:43 +0530547 unsigned fw_rendercount;
548 unsigned fw_mediacount;
549
Chris Wilson82326442014-03-05 12:00:39 +0000550 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100551};
552
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100553#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
554 func(is_mobile) sep \
555 func(is_i85x) sep \
556 func(is_i915g) sep \
557 func(is_i945gm) sep \
558 func(is_g33) sep \
559 func(need_gfx_hws) sep \
560 func(is_g4x) sep \
561 func(is_pineview) sep \
562 func(is_broadwater) sep \
563 func(is_crestline) sep \
564 func(is_ivybridge) sep \
565 func(is_valleyview) sep \
566 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530567 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700568 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100569 func(has_fbc) sep \
570 func(has_pipe_cxsr) sep \
571 func(has_hotplug) sep \
572 func(cursor_needs_physical) sep \
573 func(has_overlay) sep \
574 func(overlay_needs_physical) sep \
575 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100576 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100577 func(has_ddi) sep \
578 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200579
Damien Lespiaua587f772013-04-22 18:40:38 +0100580#define DEFINE_FLAG(name) u8 name:1
581#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200582
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500583struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200584 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100585 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700586 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000587 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000588 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700589 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100590 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200591 /* Register offsets for the various display pipes and transcoders */
592 int pipe_offsets[I915_MAX_TRANSCODERS];
593 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200594 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300595 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500596};
597
Damien Lespiaua587f772013-04-22 18:40:38 +0100598#undef DEFINE_FLAG
599#undef SEP_SEMICOLON
600
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800601enum i915_cache_level {
602 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100603 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
604 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
605 caches, eg sampler/render caches, and the
606 large Last-Level-Cache. LLC is coherent with
607 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100608 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800609};
610
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300611struct i915_ctx_hang_stats {
612 /* This context had batch pending when hang was declared */
613 unsigned batch_pending;
614
615 /* This context had batch active when hang was declared */
616 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300617
618 /* Time when this context was last blamed for a GPU reset */
619 unsigned long guilty_ts;
620
621 /* This context is banned to submit more work */
622 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300623};
Ben Widawsky40521052012-06-04 14:42:43 -0700624
625/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100626#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100627/**
628 * struct intel_context - as the name implies, represents a context.
629 * @ref: reference count.
630 * @user_handle: userspace tracking identity for this context.
631 * @remap_slice: l3 row remapping information.
632 * @file_priv: filp associated with this context (NULL for global default
633 * context).
634 * @hang_stats: information about the role of this context in possible GPU
635 * hangs.
636 * @vm: virtual memory space used by this context.
637 * @legacy_hw_ctx: render context backing object and whether it is correctly
638 * initialized (legacy ring submission mechanism only).
639 * @link: link in the global list of contexts.
640 *
641 * Contexts are memory images used by the hardware to store copies of their
642 * internal state.
643 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100644struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300645 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100646 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700647 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700648 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300649 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200650 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700651
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100652 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100653 struct {
654 struct drm_i915_gem_object *rcs_state;
655 bool initialized;
656 } legacy_hw_ctx;
657
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100658 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100659 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100660 struct {
661 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100662 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100663 } engine[I915_NUM_RINGS];
664
Ben Widawskya33afea2013-09-17 21:12:45 -0700665 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700666};
667
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700668struct i915_fbc {
669 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700670 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700671 unsigned int fb_id;
672 enum plane plane;
673 int y;
674
Ben Widawskyc4213882014-06-19 12:06:10 -0700675 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700676 struct drm_mm_node *compressed_llb;
677
Rodrigo Vivida46f932014-08-01 02:04:45 -0700678 bool false_color;
679
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300680 /* Tracks whether the HW is actually enabled, not whether the feature is
681 * possible. */
682 bool enabled;
683
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400684 /* On gen8 some rings cannont perform fbc clean operation so for now
685 * we are doing this on SW with mmio.
686 * This variable works in the opposite information direction
687 * of ring->fbc_dirty telling software on frontbuffer tracking
688 * to perform the cache clean on sw side.
689 */
690 bool need_sw_cache_clean;
691
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700692 struct intel_fbc_work {
693 struct delayed_work work;
694 struct drm_crtc *crtc;
695 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700696 } *fbc_work;
697
Chris Wilson29ebf902013-07-27 17:23:55 +0100698 enum no_fbc_reason {
699 FBC_OK, /* FBC is enabled */
700 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700701 FBC_NO_OUTPUT, /* no outputs enabled to compress */
702 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
703 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
704 FBC_MODE_TOO_LARGE, /* mode too large for compression */
705 FBC_BAD_PLANE, /* fbc not supported on plane */
706 FBC_NOT_TILED, /* buffer not tiled */
707 FBC_MULTIPLE_PIPES, /* more than one pipe active */
708 FBC_MODULE_PARAM,
709 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
710 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800711};
712
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530713struct i915_drrs {
714 struct intel_connector *connector;
715};
716
Daniel Vetter2807cf62014-07-11 10:30:11 -0700717struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300718struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700719 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300720 bool sink_support;
721 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700722 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700723 bool active;
724 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700725 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300726};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700727
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800728enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300729 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800730 PCH_IBX, /* Ibexpeak PCH */
731 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300732 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530733 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700734 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800735};
736
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200737enum intel_sbi_destination {
738 SBI_ICLK,
739 SBI_MPHY,
740};
741
Jesse Barnesb690e962010-07-19 13:53:12 -0700742#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700743#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100744#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000745#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300746#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700747
Dave Airlie8be48d92010-03-30 05:34:14 +0000748struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100749struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000750
Daniel Vetterc2b91522012-02-14 22:37:19 +0100751struct intel_gmbus {
752 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000753 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100754 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100755 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100756 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100757 struct drm_i915_private *dev_priv;
758};
759
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100760struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000761 u8 saveLBB;
762 u32 saveDSPACNTR;
763 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000764 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000765 u32 savePIPEACONF;
766 u32 savePIPEBCONF;
767 u32 savePIPEASRC;
768 u32 savePIPEBSRC;
769 u32 saveFPA0;
770 u32 saveFPA1;
771 u32 saveDPLL_A;
772 u32 saveDPLL_A_MD;
773 u32 saveHTOTAL_A;
774 u32 saveHBLANK_A;
775 u32 saveHSYNC_A;
776 u32 saveVTOTAL_A;
777 u32 saveVBLANK_A;
778 u32 saveVSYNC_A;
779 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000780 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800781 u32 saveTRANS_HTOTAL_A;
782 u32 saveTRANS_HBLANK_A;
783 u32 saveTRANS_HSYNC_A;
784 u32 saveTRANS_VTOTAL_A;
785 u32 saveTRANS_VBLANK_A;
786 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000787 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000788 u32 saveDSPASTRIDE;
789 u32 saveDSPASIZE;
790 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700791 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000792 u32 saveDSPASURF;
793 u32 saveDSPATILEOFF;
794 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700795 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000796 u32 saveBLC_PWM_CTL;
797 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200798 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800799 u32 saveBLC_CPU_PWM_CTL;
800 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000801 u32 saveFPB0;
802 u32 saveFPB1;
803 u32 saveDPLL_B;
804 u32 saveDPLL_B_MD;
805 u32 saveHTOTAL_B;
806 u32 saveHBLANK_B;
807 u32 saveHSYNC_B;
808 u32 saveVTOTAL_B;
809 u32 saveVBLANK_B;
810 u32 saveVSYNC_B;
811 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000812 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800813 u32 saveTRANS_HTOTAL_B;
814 u32 saveTRANS_HBLANK_B;
815 u32 saveTRANS_HSYNC_B;
816 u32 saveTRANS_VTOTAL_B;
817 u32 saveTRANS_VBLANK_B;
818 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000819 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000820 u32 saveDSPBSTRIDE;
821 u32 saveDSPBSIZE;
822 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700823 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000824 u32 saveDSPBSURF;
825 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700826 u32 saveVGA0;
827 u32 saveVGA1;
828 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000829 u32 saveVGACNTRL;
830 u32 saveADPA;
831 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700832 u32 savePP_ON_DELAYS;
833 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000834 u32 saveDVOA;
835 u32 saveDVOB;
836 u32 saveDVOC;
837 u32 savePP_ON;
838 u32 savePP_OFF;
839 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700840 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000841 u32 savePFIT_CONTROL;
842 u32 save_palette_a[256];
843 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000844 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000845 u32 saveIER;
846 u32 saveIIR;
847 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800848 u32 saveDEIER;
849 u32 saveDEIMR;
850 u32 saveGTIER;
851 u32 saveGTIMR;
852 u32 saveFDI_RXA_IMR;
853 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800854 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800855 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000856 u32 saveSWF0[16];
857 u32 saveSWF1[16];
858 u32 saveSWF2[3];
859 u8 saveMSR;
860 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800861 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000862 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000863 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000864 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000865 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200866 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000867 u32 saveCURACNTR;
868 u32 saveCURAPOS;
869 u32 saveCURABASE;
870 u32 saveCURBCNTR;
871 u32 saveCURBPOS;
872 u32 saveCURBBASE;
873 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874 u32 saveDP_B;
875 u32 saveDP_C;
876 u32 saveDP_D;
877 u32 savePIPEA_GMCH_DATA_M;
878 u32 savePIPEB_GMCH_DATA_M;
879 u32 savePIPEA_GMCH_DATA_N;
880 u32 savePIPEB_GMCH_DATA_N;
881 u32 savePIPEA_DP_LINK_M;
882 u32 savePIPEB_DP_LINK_M;
883 u32 savePIPEA_DP_LINK_N;
884 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800885 u32 saveFDI_RXA_CTL;
886 u32 saveFDI_TXA_CTL;
887 u32 saveFDI_RXB_CTL;
888 u32 saveFDI_TXB_CTL;
889 u32 savePFA_CTL_1;
890 u32 savePFB_CTL_1;
891 u32 savePFA_WIN_SZ;
892 u32 savePFB_WIN_SZ;
893 u32 savePFA_WIN_POS;
894 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000895 u32 savePCH_DREF_CONTROL;
896 u32 saveDISP_ARB_CTL;
897 u32 savePIPEA_DATA_M1;
898 u32 savePIPEA_DATA_N1;
899 u32 savePIPEA_LINK_M1;
900 u32 savePIPEA_LINK_N1;
901 u32 savePIPEB_DATA_M1;
902 u32 savePIPEB_DATA_N1;
903 u32 savePIPEB_LINK_M1;
904 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000905 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400906 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100907};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100908
Imre Deakddeea5b2014-05-05 15:19:56 +0300909struct vlv_s0ix_state {
910 /* GAM */
911 u32 wr_watermark;
912 u32 gfx_prio_ctrl;
913 u32 arb_mode;
914 u32 gfx_pend_tlb0;
915 u32 gfx_pend_tlb1;
916 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
917 u32 media_max_req_count;
918 u32 gfx_max_req_count;
919 u32 render_hwsp;
920 u32 ecochk;
921 u32 bsd_hwsp;
922 u32 blt_hwsp;
923 u32 tlb_rd_addr;
924
925 /* MBC */
926 u32 g3dctl;
927 u32 gsckgctl;
928 u32 mbctl;
929
930 /* GCP */
931 u32 ucgctl1;
932 u32 ucgctl3;
933 u32 rcgctl1;
934 u32 rcgctl2;
935 u32 rstctl;
936 u32 misccpctl;
937
938 /* GPM */
939 u32 gfxpause;
940 u32 rpdeuhwtc;
941 u32 rpdeuc;
942 u32 ecobus;
943 u32 pwrdwnupctl;
944 u32 rp_down_timeout;
945 u32 rp_deucsw;
946 u32 rcubmabdtmr;
947 u32 rcedata;
948 u32 spare2gh;
949
950 /* Display 1 CZ domain */
951 u32 gt_imr;
952 u32 gt_ier;
953 u32 pm_imr;
954 u32 pm_ier;
955 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
956
957 /* GT SA CZ domain */
958 u32 tilectl;
959 u32 gt_fifoctl;
960 u32 gtlc_wake_ctrl;
961 u32 gtlc_survive;
962 u32 pmwgicz;
963
964 /* Display 2 CZ domain */
965 u32 gu_ctl0;
966 u32 gu_ctl1;
967 u32 clock_gate_dis2;
968};
969
Chris Wilsonbf225f22014-07-10 20:31:18 +0100970struct intel_rps_ei {
971 u32 cz_clock;
972 u32 render_c0;
973 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400974};
975
Daniel Vetterc85aa882012-11-02 19:55:03 +0100976struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200977 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100978 struct work_struct work;
979 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200980
Ben Widawskyb39fb292014-03-19 18:31:11 -0700981 /* Frequencies are stored in potentially platform dependent multiples.
982 * In other words, *_freq needs to be multiplied by X to be interesting.
983 * Soft limits are those which are used for the dynamic reclocking done
984 * by the driver (raise frequencies under heavy loads, and lower for
985 * lighter loads). Hard limits are those imposed by the hardware.
986 *
987 * A distinction is made for overclocking, which is never enabled by
988 * default, and is considered to be above the hard limit if it's
989 * possible at all.
990 */
991 u8 cur_freq; /* Current frequency (cached, may not == HW) */
992 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
993 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
994 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
995 u8 min_freq; /* AKA RPn. Minimum frequency */
996 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
997 u8 rp1_freq; /* "less than" RP0 power/freqency */
998 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +0530999 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001000
Deepak S31685c22014-07-03 17:33:01 -04001001 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001002
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001003 int last_adj;
1004 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1005
Chris Wilsonc0951f02013-10-10 21:58:50 +01001006 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001007 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001008
Chris Wilsonbf225f22014-07-10 20:31:18 +01001009 /* manual wa residency calculations */
1010 struct intel_rps_ei up_ei, down_ei;
1011
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001012 /*
1013 * Protects RPS/RC6 register access and PCU communication.
1014 * Must be taken after struct_mutex if nested.
1015 */
1016 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001017};
1018
Daniel Vetter1a240d42012-11-29 22:18:51 +01001019/* defined intel_pm.c */
1020extern spinlock_t mchdev_lock;
1021
Daniel Vetterc85aa882012-11-02 19:55:03 +01001022struct intel_ilk_power_mgmt {
1023 u8 cur_delay;
1024 u8 min_delay;
1025 u8 max_delay;
1026 u8 fmax;
1027 u8 fstart;
1028
1029 u64 last_count1;
1030 unsigned long last_time1;
1031 unsigned long chipset_power;
1032 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001033 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001034 unsigned long gfx_power;
1035 u8 corr;
1036
1037 int c_m;
1038 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001039
1040 struct drm_i915_gem_object *pwrctx;
1041 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001042};
1043
Imre Deakc6cb5822014-03-04 19:22:55 +02001044struct drm_i915_private;
1045struct i915_power_well;
1046
1047struct i915_power_well_ops {
1048 /*
1049 * Synchronize the well's hw state to match the current sw state, for
1050 * example enable/disable it based on the current refcount. Called
1051 * during driver init and resume time, possibly after first calling
1052 * the enable/disable handlers.
1053 */
1054 void (*sync_hw)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /*
1057 * Enable the well and resources that depend on it (for example
1058 * interrupts located on the well). Called after the 0->1 refcount
1059 * transition.
1060 */
1061 void (*enable)(struct drm_i915_private *dev_priv,
1062 struct i915_power_well *power_well);
1063 /*
1064 * Disable the well and resources that depend on it. Called after
1065 * the 1->0 refcount transition.
1066 */
1067 void (*disable)(struct drm_i915_private *dev_priv,
1068 struct i915_power_well *power_well);
1069 /* Returns the hw enabled state. */
1070 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1071 struct i915_power_well *power_well);
1072};
1073
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001074/* Power well structure for haswell */
1075struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001076 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001077 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001078 /* power well enable/disable usage count */
1079 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001080 /* cached hw enabled state */
1081 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001082 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001083 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001084 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001085};
1086
Imre Deak83c00f552013-10-25 17:36:47 +03001087struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001088 /*
1089 * Power wells needed for initialization at driver init and suspend
1090 * time are on. They are kept on until after the first modeset.
1091 */
1092 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001093 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001094 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001095
Imre Deak83c00f552013-10-25 17:36:47 +03001096 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001097 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001098 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001099};
1100
Daniel Vetter231f42a2012-11-02 19:55:05 +01001101struct i915_dri1_state {
1102 unsigned allow_batchbuffer : 1;
1103 u32 __iomem *gfx_hws_cpu_addr;
1104
1105 unsigned int cpp;
1106 int back_offset;
1107 int front_offset;
1108 int current_page;
1109 int page_flipping;
1110
1111 uint32_t counter;
1112};
1113
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001114struct i915_ums_state {
1115 /**
1116 * Flag if the X Server, and thus DRM, is not currently in
1117 * control of the device.
1118 *
1119 * This is set between LeaveVT and EnterVT. It needs to be
1120 * replaced with a semaphore. It also needs to be
1121 * transitioned away from for kernel modesetting.
1122 */
1123 int mm_suspended;
1124};
1125
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001126#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001127struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001128 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001129 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001130 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001131};
1132
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001133struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001134 /** Memory allocator for GTT stolen memory */
1135 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001136 /** List of all objects in gtt_space. Used to restore gtt
1137 * mappings on resume */
1138 struct list_head bound_list;
1139 /**
1140 * List of objects which are not bound to the GTT (thus
1141 * are idle and not used by the GPU) but still have
1142 * (presumably uncached) pages still attached.
1143 */
1144 struct list_head unbound_list;
1145
1146 /** Usable portion of the GTT for GEM */
1147 unsigned long stolen_base; /* limited to low memory (32-bit) */
1148
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001149 /** PPGTT used for aliasing the PPGTT with the GTT */
1150 struct i915_hw_ppgtt *aliasing_ppgtt;
1151
Chris Wilson2cfcd322014-05-20 08:28:43 +01001152 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001153 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001154 bool shrinker_no_lock_stealing;
1155
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001156 /** LRU list of objects with fence regs on them. */
1157 struct list_head fence_list;
1158
1159 /**
1160 * We leave the user IRQ off as much as possible,
1161 * but this means that requests will finish and never
1162 * be retired once the system goes idle. Set a timer to
1163 * fire periodically while the ring is running. When it
1164 * fires, go retire requests.
1165 */
1166 struct delayed_work retire_work;
1167
1168 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001169 * When we detect an idle GPU, we want to turn on
1170 * powersaving features. So once we see that there
1171 * are no more requests outstanding and no more
1172 * arrive within a small period of time, we fire
1173 * off the idle_work.
1174 */
1175 struct delayed_work idle_work;
1176
1177 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001178 * Are we in a non-interruptible section of code like
1179 * modesetting?
1180 */
1181 bool interruptible;
1182
Chris Wilsonf62a0072014-02-21 17:55:39 +00001183 /**
1184 * Is the GPU currently considered idle, or busy executing userspace
1185 * requests? Whilst idle, we attempt to power down the hardware and
1186 * display clocks. In order to reduce the effect on performance, there
1187 * is a slight delay before we do so.
1188 */
1189 bool busy;
1190
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001191 /* the indicator for dispatch video commands on two BSD rings */
1192 int bsd_ring_dispatch_index;
1193
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001194 /** Bit 6 swizzling required for X tiling */
1195 uint32_t bit_6_swizzle_x;
1196 /** Bit 6 swizzling required for Y tiling */
1197 uint32_t bit_6_swizzle_y;
1198
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001199 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001200 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001201 size_t object_memory;
1202 u32 object_count;
1203};
1204
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001205struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001206 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001207 unsigned bytes;
1208 unsigned size;
1209 int err;
1210 u8 *buf;
1211 loff_t start;
1212 loff_t pos;
1213};
1214
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001215struct i915_error_state_file_priv {
1216 struct drm_device *dev;
1217 struct drm_i915_error_state *error;
1218};
1219
Daniel Vetter99584db2012-11-14 17:14:04 +01001220struct i915_gpu_error {
1221 /* For hangcheck timer */
1222#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1223#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001224 /* Hang gpu twice in this window and your context gets banned */
1225#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1226
Daniel Vetter99584db2012-11-14 17:14:04 +01001227 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001228
1229 /* For reset and error_state handling. */
1230 spinlock_t lock;
1231 /* Protected by the above dev->gpu_error.lock. */
1232 struct drm_i915_error_state *first_error;
1233 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001234
Chris Wilson094f9a52013-09-25 17:34:55 +01001235
1236 unsigned long missed_irq_rings;
1237
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001238 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001239 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001240 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001241 * This is a counter which gets incremented when reset is triggered,
1242 * and again when reset has been handled. So odd values (lowest bit set)
1243 * means that reset is in progress and even values that
1244 * (reset_counter >> 1):th reset was successfully completed.
1245 *
1246 * If reset is not completed succesfully, the I915_WEDGE bit is
1247 * set meaning that hardware is terminally sour and there is no
1248 * recovery. All waiters on the reset_queue will be woken when
1249 * that happens.
1250 *
1251 * This counter is used by the wait_seqno code to notice that reset
1252 * event happened and it needs to restart the entire ioctl (since most
1253 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001254 *
1255 * This is important for lock-free wait paths, where no contended lock
1256 * naturally enforces the correct ordering between the bail-out of the
1257 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001258 */
1259 atomic_t reset_counter;
1260
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001261#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001262#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001263
1264 /**
1265 * Waitqueue to signal when the reset has completed. Used by clients
1266 * that wait for dev_priv->mm.wedged to settle.
1267 */
1268 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001269
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001270 /* Userspace knobs for gpu hang simulation;
1271 * combines both a ring mask, and extra flags
1272 */
1273 u32 stop_rings;
1274#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1275#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001276
1277 /* For missed irq/seqno simulation. */
1278 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001279
1280 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1281 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001282};
1283
Zhang Ruib8efb172013-02-05 15:41:53 +08001284enum modeset_restore {
1285 MODESET_ON_LID_OPEN,
1286 MODESET_DONE,
1287 MODESET_SUSPENDED,
1288};
1289
Paulo Zanoni6acab152013-09-12 17:06:24 -03001290struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001291 /*
1292 * This is an index in the HDMI/DVI DDI buffer translation table.
1293 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1294 * populate this field.
1295 */
1296#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001297 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001298
1299 uint8_t supports_dvi:1;
1300 uint8_t supports_hdmi:1;
1301 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001302};
1303
Pradeep Bhat83a72802014-03-28 10:14:57 +05301304enum drrs_support_type {
1305 DRRS_NOT_SUPPORTED = 0,
1306 STATIC_DRRS_SUPPORT = 1,
1307 SEAMLESS_DRRS_SUPPORT = 2
1308};
1309
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001310struct intel_vbt_data {
1311 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1312 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1313
1314 /* Feature bits */
1315 unsigned int int_tv_support:1;
1316 unsigned int lvds_dither:1;
1317 unsigned int lvds_vbt:1;
1318 unsigned int int_crt_support:1;
1319 unsigned int lvds_use_ssc:1;
1320 unsigned int display_clock_mode:1;
1321 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301322 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001323 int lvds_ssc_freq;
1324 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1325
Pradeep Bhat83a72802014-03-28 10:14:57 +05301326 enum drrs_support_type drrs_type;
1327
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001328 /* eDP */
1329 int edp_rate;
1330 int edp_lanes;
1331 int edp_preemphasis;
1332 int edp_vswing;
1333 bool edp_initialized;
1334 bool edp_support;
1335 int edp_bpp;
1336 struct edp_power_seq edp_pps;
1337
Jani Nikulaf00076d2013-12-14 20:38:29 -02001338 struct {
1339 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001340 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001341 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001342 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001343 } backlight;
1344
Shobhit Kumard17c5442013-08-27 15:12:25 +03001345 /* MIPI DSI */
1346 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301347 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001348 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301349 struct mipi_config *config;
1350 struct mipi_pps_data *pps;
1351 u8 seq_version;
1352 u32 size;
1353 u8 *data;
1354 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001355 } dsi;
1356
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001357 int crt_ddc_pin;
1358
1359 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001360 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001361
1362 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001363};
1364
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001365enum intel_ddb_partitioning {
1366 INTEL_DDB_PART_1_2,
1367 INTEL_DDB_PART_5_6, /* IVB+ */
1368};
1369
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001370struct intel_wm_level {
1371 bool enable;
1372 uint32_t pri_val;
1373 uint32_t spr_val;
1374 uint32_t cur_val;
1375 uint32_t fbc_val;
1376};
1377
Imre Deak820c1982013-12-17 14:46:36 +02001378struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001379 uint32_t wm_pipe[3];
1380 uint32_t wm_lp[3];
1381 uint32_t wm_lp_spr[3];
1382 uint32_t wm_linetime[3];
1383 bool enable_fbc_wm;
1384 enum intel_ddb_partitioning partitioning;
1385};
1386
Paulo Zanonic67a4702013-08-19 13:18:09 -03001387/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001388 * This struct helps tracking the state needed for runtime PM, which puts the
1389 * device in PCI D3 state. Notice that when this happens, nothing on the
1390 * graphics device works, even register access, so we don't get interrupts nor
1391 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001392 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001393 * Every piece of our code that needs to actually touch the hardware needs to
1394 * either call intel_runtime_pm_get or call intel_display_power_get with the
1395 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001396 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001397 * Our driver uses the autosuspend delay feature, which means we'll only really
1398 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001399 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001400 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001401 *
1402 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1403 * goes back to false exactly before we reenable the IRQs. We use this variable
1404 * to check if someone is trying to enable/disable IRQs while they're supposed
1405 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001406 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001407 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001408 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001409 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001410struct i915_runtime_pm {
1411 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001412 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001413};
1414
Daniel Vetter926321d2013-10-16 13:30:34 +02001415enum intel_pipe_crc_source {
1416 INTEL_PIPE_CRC_SOURCE_NONE,
1417 INTEL_PIPE_CRC_SOURCE_PLANE1,
1418 INTEL_PIPE_CRC_SOURCE_PLANE2,
1419 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001420 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001421 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1422 INTEL_PIPE_CRC_SOURCE_TV,
1423 INTEL_PIPE_CRC_SOURCE_DP_B,
1424 INTEL_PIPE_CRC_SOURCE_DP_C,
1425 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001426 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001427 INTEL_PIPE_CRC_SOURCE_MAX,
1428};
1429
Shuang He8bf1e9f2013-10-15 18:55:27 +01001430struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001431 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001432 uint32_t crc[5];
1433};
1434
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001435#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001436struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001437 spinlock_t lock;
1438 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001439 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001440 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001441 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001442 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001443};
1444
Daniel Vetterf99d7062014-06-19 16:01:59 +02001445struct i915_frontbuffer_tracking {
1446 struct mutex lock;
1447
1448 /*
1449 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1450 * scheduled flips.
1451 */
1452 unsigned busy_bits;
1453 unsigned flip_bits;
1454};
1455
Mika Kuoppala72253422014-10-07 17:21:26 +03001456struct i915_wa_reg {
1457 u32 addr;
1458 u32 value;
1459 /* bitmask representing WA bits */
1460 u32 mask;
1461};
1462
1463#define I915_MAX_WA_REGS 16
1464
1465struct i915_workarounds {
1466 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1467 u32 count;
1468};
1469
Jani Nikula77fec552014-03-31 14:27:22 +03001470struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001471 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001472 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001473
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001474 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001475
1476 int relative_constants_mode;
1477
1478 void __iomem *regs;
1479
Chris Wilson907b28c2013-07-19 20:36:52 +01001480 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001481
1482 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1483
Daniel Vetter28c70f12012-12-01 13:53:45 +01001484
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001485 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1486 * controller on different i2c buses. */
1487 struct mutex gmbus_mutex;
1488
1489 /**
1490 * Base address of the gmbus and gpio block.
1491 */
1492 uint32_t gpio_mmio_base;
1493
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301494 /* MMIO base address for MIPI regs */
1495 uint32_t mipi_mmio_base;
1496
Daniel Vetter28c70f12012-12-01 13:53:45 +01001497 wait_queue_head_t gmbus_wait_queue;
1498
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001499 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001500 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001501 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001502 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001503
Daniel Vetterba8286f2014-09-11 07:43:25 +02001504 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001505 struct resource mch_res;
1506
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001507 /* protects the irq masks */
1508 spinlock_t irq_lock;
1509
Sourab Gupta84c33a62014-06-02 16:47:17 +05301510 /* protects the mmio flip data */
1511 spinlock_t mmio_flip_lock;
1512
Imre Deakf8b79e52014-03-04 19:23:07 +02001513 bool display_irqs_enabled;
1514
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001515 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1516 struct pm_qos_request pm_qos;
1517
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001518 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001519 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001520
1521 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001522 union {
1523 u32 irq_mask;
1524 u32 de_irq_mask[I915_MAX_PIPES];
1525 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001526 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001527 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301528 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001529 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001530
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001531 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001532 struct {
1533 unsigned long hpd_last_jiffies;
1534 int hpd_cnt;
1535 enum {
1536 HPD_ENABLED = 0,
1537 HPD_DISABLED = 1,
1538 HPD_MARK_DISABLED = 2
1539 } hpd_mark;
1540 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001541 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001542 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001543
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001544 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301545 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001546 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001547 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001548
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001549 bool preserve_bios_swizzle;
1550
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001551 /* overlay */
1552 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001553
Jani Nikula58c68772013-11-08 16:48:54 +02001554 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001555 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001556
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001557 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001558 bool no_aux_handshake;
1559
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001560 /* protects panel power sequencer state */
1561 struct mutex pps_mutex;
1562
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001563 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1564 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1565 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1566
1567 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001568 unsigned int vlv_cdclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001569
Daniel Vetter645416f2013-09-02 16:22:25 +02001570 /**
1571 * wq - Driver workqueue for GEM.
1572 *
1573 * NOTE: Work items scheduled here are not allowed to grab any modeset
1574 * locks, for otherwise the flushing done in the pageflip code will
1575 * result in deadlocks.
1576 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001577 struct workqueue_struct *wq;
1578
1579 /* Display functions */
1580 struct drm_i915_display_funcs display;
1581
1582 /* PCH chipset type */
1583 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001584 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001585
1586 unsigned long quirks;
1587
Zhang Ruib8efb172013-02-05 15:41:53 +08001588 enum modeset_restore modeset_restore;
1589 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001590
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001591 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001592 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001593
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001594 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001595 DECLARE_HASHTABLE(mm_structs, 7);
1596 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001597
Daniel Vetter87813422012-05-02 11:49:32 +02001598 /* Kernel Modesetting */
1599
yakui_zhao9b9d1722009-05-31 17:17:17 +08001600 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001601
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001602 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1603 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001604 wait_queue_head_t pending_flip_queue;
1605
Daniel Vetterc4597872013-10-21 21:04:07 +02001606#ifdef CONFIG_DEBUG_FS
1607 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1608#endif
1609
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001610 int num_shared_dpll;
1611 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001612 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613
Mika Kuoppala72253422014-10-07 17:21:26 +03001614 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001615
Jesse Barnes652c3932009-08-17 13:31:43 -07001616 /* Reclocking support */
1617 bool render_reclock_avail;
1618 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001619 /* indicates the reduced downclock for LVDS*/
1620 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001621
1622 struct i915_frontbuffer_tracking fb_tracking;
1623
Jesse Barnes652c3932009-08-17 13:31:43 -07001624 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001625
Zhenyu Wangc48044112009-12-17 14:48:43 +08001626 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001627
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001628 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001629
Ben Widawsky59124502013-07-04 11:02:05 -07001630 /* Cannot be determined by PCIID. You must always read a register. */
1631 size_t ellc_size;
1632
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001633 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001634 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001635
Daniel Vetter20e4d402012-08-08 23:35:39 +02001636 /* ilk-only ips/rps state. Everything in here is protected by the global
1637 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001638 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001639
Imre Deak83c00f552013-10-25 17:36:47 +03001640 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001641
Rodrigo Vivia031d702013-10-03 16:15:06 -03001642 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001643
Daniel Vetter99584db2012-11-14 17:14:04 +01001644 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001645
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001646 struct drm_i915_gem_object *vlv_pctx;
1647
Daniel Vetter4520f532013-10-09 09:18:51 +02001648#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001649 /* list of fbdev register on this device */
1650 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001651 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001652#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001653
1654 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001655 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001656
Ben Widawsky254f9652012-06-04 14:42:42 -07001657 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001658 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001659
Damien Lespiau3e683202012-12-11 18:48:29 +00001660 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001661
Daniel Vetter842f1c82014-03-10 10:01:44 +01001662 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001663 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001664 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001665
Ville Syrjälä53615a52013-08-01 16:18:50 +03001666 struct {
1667 /*
1668 * Raw watermark latency values:
1669 * in 0.1us units for WM0,
1670 * in 0.5us units for WM1+.
1671 */
1672 /* primary */
1673 uint16_t pri_latency[5];
1674 /* sprite */
1675 uint16_t spr_latency[5];
1676 /* cursor */
1677 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001678
1679 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001680 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001681 } wm;
1682
Paulo Zanoni8a187452013-12-06 20:32:13 -02001683 struct i915_runtime_pm pm;
1684
Dave Airlie13cf5502014-06-18 11:29:35 +10001685 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1686 u32 long_hpd_port_mask;
1687 u32 short_hpd_port_mask;
1688 struct work_struct dig_port_work;
1689
Dave Airlie0e32b392014-05-02 14:02:48 +10001690 /*
1691 * if we get a HPD irq from DP and a HPD irq from non-DP
1692 * the non-DP HPD could block the workqueue on a mode config
1693 * mutex getting, that userspace may have taken. However
1694 * userspace is waiting on the DP workqueue to run which is
1695 * blocked behind the non-DP one.
1696 */
1697 struct workqueue_struct *dp_wq;
1698
Ville Syrjälä69769f92014-08-15 01:22:08 +03001699 uint32_t bios_vgacntr;
1700
Daniel Vetter231f42a2012-11-02 19:55:05 +01001701 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1702 * here! */
1703 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001704 /* Old ums support infrastructure, same warning applies. */
1705 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001706
Oscar Mateoa83014d2014-07-24 17:04:21 +01001707 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1708 struct {
1709 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1710 struct intel_engine_cs *ring,
1711 struct intel_context *ctx,
1712 struct drm_i915_gem_execbuffer2 *args,
1713 struct list_head *vmas,
1714 struct drm_i915_gem_object *batch_obj,
1715 u64 exec_start, u32 flags);
1716 int (*init_rings)(struct drm_device *dev);
1717 void (*cleanup_ring)(struct intel_engine_cs *ring);
1718 void (*stop_ring)(struct intel_engine_cs *ring);
1719 } gt;
1720
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001721 /*
1722 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1723 * will be rejected. Instead look for a better place.
1724 */
Jani Nikula77fec552014-03-31 14:27:22 +03001725};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726
Chris Wilson2c1792a2013-08-01 18:39:55 +01001727static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1728{
1729 return dev->dev_private;
1730}
1731
Chris Wilsonb4519512012-05-11 14:29:30 +01001732/* Iterate over initialised rings */
1733#define for_each_ring(ring__, dev_priv__, i__) \
1734 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1735 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1736
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001737enum hdmi_force_audio {
1738 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1739 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1740 HDMI_AUDIO_AUTO, /* trust EDID */
1741 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1742};
1743
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001744#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001745
Chris Wilson37e680a2012-06-07 15:38:42 +01001746struct drm_i915_gem_object_ops {
1747 /* Interface between the GEM object and its backing storage.
1748 * get_pages() is called once prior to the use of the associated set
1749 * of pages before to binding them into the GTT, and put_pages() is
1750 * called after we no longer need them. As we expect there to be
1751 * associated cost with migrating pages between the backing storage
1752 * and making them available for the GPU (e.g. clflush), we may hold
1753 * onto the pages after they are no longer referenced by the GPU
1754 * in case they may be used again shortly (for example migrating the
1755 * pages to a different memory domain within the GTT). put_pages()
1756 * will therefore most likely be called when the object itself is
1757 * being released or under memory pressure (where we attempt to
1758 * reap pages for the shrinker).
1759 */
1760 int (*get_pages)(struct drm_i915_gem_object *);
1761 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001762 int (*dmabuf_export)(struct drm_i915_gem_object *);
1763 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001764};
1765
Daniel Vettera071fa02014-06-18 23:28:09 +02001766/*
1767 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1768 * considered to be the frontbuffer for the given plane interface-vise. This
1769 * doesn't mean that the hw necessarily already scans it out, but that any
1770 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1771 *
1772 * We have one bit per pipe and per scanout plane type.
1773 */
1774#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1775#define INTEL_FRONTBUFFER_BITS \
1776 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1777#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1778 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1779#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1780 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1781#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1782 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1783#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1784 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001785#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1786 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001787
Eric Anholt673a3942008-07-30 12:06:12 -07001788struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001789 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001790
Chris Wilson37e680a2012-06-07 15:38:42 +01001791 const struct drm_i915_gem_object_ops *ops;
1792
Ben Widawsky2f633152013-07-17 12:19:03 -07001793 /** List of VMAs backed by this object */
1794 struct list_head vma_list;
1795
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001796 /** Stolen memory for this object, instead of being backed by shmem. */
1797 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001798 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001799
Chris Wilson69dc4982010-10-19 10:36:51 +01001800 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001801 /** Used in execbuf to temporarily hold a ref */
1802 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001803
1804 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001805 * This is set if the object is on the active lists (has pending
1806 * rendering and so a non-zero seqno), and is not set if it i s on
1807 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001808 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001809 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001810
1811 /**
1812 * This is set if the object has been written to since last bound
1813 * to the GTT
1814 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001815 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001816
1817 /**
1818 * Fence register bits (if any) for this object. Will be set
1819 * as needed when mapped into the GTT.
1820 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001821 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001822 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001823
1824 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001825 * Advice: are the backing pages purgeable?
1826 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001827 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001828
1829 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001830 * Current tiling mode for the object.
1831 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001832 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001833 /**
1834 * Whether the tiling parameters for the currently associated fence
1835 * register have changed. Note that for the purposes of tracking
1836 * tiling changes we also treat the unfenced register, the register
1837 * slot that the object occupies whilst it executes a fenced
1838 * command (such as BLT on gen2/3), as a "fence".
1839 */
1840 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001841
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001842 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001843 * Is the object at the current location in the gtt mappable and
1844 * fenceable? Used to avoid costly recalculations.
1845 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001846 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001847
1848 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001849 * Whether the current gtt mapping needs to be mappable (and isn't just
1850 * mappable by accident). Track pin and fault separate for a more
1851 * accurate mappable working set.
1852 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001853 unsigned int fault_mappable:1;
1854 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001855 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001856
Chris Wilsoncaea7472010-11-12 13:53:37 +00001857 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301858 * Is the object to be mapped as read-only to the GPU
1859 * Only honoured if hardware has relevant pte bit
1860 */
1861 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001862 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001863
Chris Wilson9da3da62012-06-01 15:20:22 +01001864 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001865
Daniel Vettera071fa02014-06-18 23:28:09 +02001866 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1867
Chris Wilson9da3da62012-06-01 15:20:22 +01001868 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001869 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001870
Daniel Vetter1286ff72012-05-10 15:25:09 +02001871 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001872 void *dma_buf_vmapping;
1873 int vmapping_count;
1874
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001875 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001876
Chris Wilson1c293ea2012-04-17 15:31:27 +01001877 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001878 uint32_t last_read_seqno;
1879 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001880 /** Breadcrumb of last fenced GPU access to the buffer. */
1881 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001882
Daniel Vetter778c3542010-05-13 11:49:44 +02001883 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001885
Daniel Vetter80075d42013-10-09 21:23:52 +02001886 /** References from framebuffers, locks out tiling changes. */
1887 unsigned long framebuffer_references;
1888
Eric Anholt280b7132009-03-12 16:56:27 -07001889 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001890 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001891
Jesse Barnes79e53942008-11-07 14:24:08 -08001892 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001893 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001894 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001895
1896 /** for phy allocated objects */
Daniel Vetterba8286f2014-09-11 07:43:25 +02001897 struct drm_dma_handle *phys_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07001898
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001899 union {
1900 struct i915_gem_userptr {
1901 uintptr_t ptr;
1902 unsigned read_only :1;
1903 unsigned workers :4;
1904#define I915_GEM_USERPTR_MAX_WORKERS 15
1905
Chris Wilsonad46cb52014-08-07 14:20:40 +01001906 struct i915_mm_struct *mm;
1907 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001908 struct work_struct *work;
1909 } userptr;
1910 };
1911};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001912#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001913
Daniel Vettera071fa02014-06-18 23:28:09 +02001914void i915_gem_track_fb(struct drm_i915_gem_object *old,
1915 struct drm_i915_gem_object *new,
1916 unsigned frontbuffer_bits);
1917
Eric Anholt673a3942008-07-30 12:06:12 -07001918/**
1919 * Request queue structure.
1920 *
1921 * The request queue allows us to note sequence numbers that have been emitted
1922 * and may be associated with active buffers to be retired.
1923 *
1924 * By keeping this list, we can avoid having to do questionable
1925 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1926 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1927 */
1928struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001929 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001930 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08001931
Eric Anholt673a3942008-07-30 12:06:12 -07001932 /** GEM sequence number associated with this request. */
1933 uint32_t seqno;
1934
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001935 /** Position in the ringbuffer of the start of the request */
1936 u32 head;
1937
1938 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001939 u32 tail;
1940
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001941 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01001942 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001943
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001944 /** Batch buffer related to this request if any */
1945 struct drm_i915_gem_object *batch_obj;
1946
Eric Anholt673a3942008-07-30 12:06:12 -07001947 /** Time at which this request was emitted, in jiffies. */
1948 unsigned long emitted_jiffies;
1949
Eric Anholtb9624422009-06-03 07:27:35 +00001950 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001951 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001952
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001953 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001954 /** file_priv list entry for this request */
1955 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001956};
1957
1958struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001959 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02001960 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001961
Eric Anholt673a3942008-07-30 12:06:12 -07001962 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001963 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001964 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001965 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001966 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001967 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001968
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001969 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001970 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001971};
1972
Brad Volkin351e3db2014-02-18 10:15:46 -08001973/*
1974 * A command that requires special handling by the command parser.
1975 */
1976struct drm_i915_cmd_descriptor {
1977 /*
1978 * Flags describing how the command parser processes the command.
1979 *
1980 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1981 * a length mask if not set
1982 * CMD_DESC_SKIP: The command is allowed but does not follow the
1983 * standard length encoding for the opcode range in
1984 * which it falls
1985 * CMD_DESC_REJECT: The command is never allowed
1986 * CMD_DESC_REGISTER: The command should be checked against the
1987 * register whitelist for the appropriate ring
1988 * CMD_DESC_MASTER: The command is allowed if the submitting process
1989 * is the DRM master
1990 */
1991 u32 flags;
1992#define CMD_DESC_FIXED (1<<0)
1993#define CMD_DESC_SKIP (1<<1)
1994#define CMD_DESC_REJECT (1<<2)
1995#define CMD_DESC_REGISTER (1<<3)
1996#define CMD_DESC_BITMASK (1<<4)
1997#define CMD_DESC_MASTER (1<<5)
1998
1999 /*
2000 * The command's unique identification bits and the bitmask to get them.
2001 * This isn't strictly the opcode field as defined in the spec and may
2002 * also include type, subtype, and/or subop fields.
2003 */
2004 struct {
2005 u32 value;
2006 u32 mask;
2007 } cmd;
2008
2009 /*
2010 * The command's length. The command is either fixed length (i.e. does
2011 * not include a length field) or has a length field mask. The flag
2012 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2013 * a length mask. All command entries in a command table must include
2014 * length information.
2015 */
2016 union {
2017 u32 fixed;
2018 u32 mask;
2019 } length;
2020
2021 /*
2022 * Describes where to find a register address in the command to check
2023 * against the ring's register whitelist. Only valid if flags has the
2024 * CMD_DESC_REGISTER bit set.
2025 */
2026 struct {
2027 u32 offset;
2028 u32 mask;
2029 } reg;
2030
2031#define MAX_CMD_DESC_BITMASKS 3
2032 /*
2033 * Describes command checks where a particular dword is masked and
2034 * compared against an expected value. If the command does not match
2035 * the expected value, the parser rejects it. Only valid if flags has
2036 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2037 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002038 *
2039 * If the check specifies a non-zero condition_mask then the parser
2040 * only performs the check when the bits specified by condition_mask
2041 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002042 */
2043 struct {
2044 u32 offset;
2045 u32 mask;
2046 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002047 u32 condition_offset;
2048 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002049 } bits[MAX_CMD_DESC_BITMASKS];
2050};
2051
2052/*
2053 * A table of commands requiring special handling by the command parser.
2054 *
2055 * Each ring has an array of tables. Each table consists of an array of command
2056 * descriptors, which must be sorted with command opcodes in ascending order.
2057 */
2058struct drm_i915_cmd_table {
2059 const struct drm_i915_cmd_descriptor *table;
2060 int count;
2061};
2062
Chris Wilsondbbe9122014-08-09 19:18:43 +01002063/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002064#define __I915__(p) ({ \
2065 struct drm_i915_private *__p; \
2066 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2067 __p = (struct drm_i915_private *)p; \
2068 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2069 __p = to_i915((struct drm_device *)p); \
2070 else \
2071 BUILD_BUG(); \
2072 __p; \
2073})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002074#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002075#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002076
Chris Wilson87f1f462014-08-09 19:18:42 +01002077#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2078#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002079#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002080#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002081#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002082#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2083#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002084#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2085#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2086#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002087#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002088#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002089#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2090#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002091#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2092#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002093#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002094#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002095#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2096 INTEL_DEVID(dev) == 0x0152 || \
2097 INTEL_DEVID(dev) == 0x015a)
2098#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2099 INTEL_DEVID(dev) == 0x0106 || \
2100 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002101#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002102#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002103#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002104#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302105#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002106#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002107#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002108 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002109#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002110 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2111 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2112 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002113#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2114 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002115#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002116 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002117#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002118 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002119/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002120#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2121 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002122#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002123
Jesse Barnes85436692011-04-06 12:11:14 -07002124/*
2125 * The genX designation typically refers to the render engine, so render
2126 * capability related checks should use IS_GEN, while display and other checks
2127 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2128 * chips, etc.).
2129 */
Zou Nan haicae58522010-11-09 17:17:32 +08002130#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2131#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2132#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2133#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2134#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002135#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002136#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002137#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002138
Ben Widawsky73ae4782013-10-15 10:02:57 -07002139#define RENDER_RING (1<<RCS)
2140#define BSD_RING (1<<VCS)
2141#define BLT_RING (1<<BCS)
2142#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002143#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002144#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002145#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002146#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2147#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2148#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2149#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002150 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002151#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2152
Ben Widawsky254f9652012-06-04 14:42:42 -07002153#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002154#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002155#define USES_PPGTT(dev) (i915.enable_ppgtt)
2156#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002157
Chris Wilson05394f32010-11-08 19:18:58 +00002158#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002159#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2160
Daniel Vetterb45305f2012-12-17 16:21:27 +01002161/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2162#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002163/*
2164 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2165 * even when in MSI mode. This results in spurious interrupt warnings if the
2166 * legacy irq no. is shared with another device. The kernel then disables that
2167 * interrupt source and so prevents the other device from working properly.
2168 */
2169#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2170#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002171
Zou Nan haicae58522010-11-09 17:17:32 +08002172/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2173 * rows, which changed the alignment requirements and fence programming.
2174 */
2175#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2176 IS_I915GM(dev)))
2177#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2178#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2179#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002180#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2181#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002182
2183#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2184#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002185#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002186
Damien Lespiaudbf77862014-10-01 20:04:14 +01002187#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002188
Damien Lespiaudd93be52013-04-22 18:40:39 +01002189#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002190#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002191#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002192#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002193 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002194#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2195#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002196
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002197#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2198#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2199#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2200#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2201#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2202#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302203#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2204#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002205
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002206#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302207#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002208#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002209#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2210#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002211#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002212#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002213
Sonika Jindal5fafe292014-07-21 15:23:38 +05302214#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2215
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002216/* DPF == dynamic parity feature */
2217#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2218#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002219
Ben Widawskyc8735b02012-09-07 19:43:39 -07002220#define GT_FREQUENCY_MULTIPLIER 50
2221
Chris Wilson05394f32010-11-08 19:18:58 +00002222#include "i915_trace.h"
2223
Rob Clarkbaa70942013-08-02 13:27:49 -04002224extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002225extern int i915_max_ioctl;
2226
Imre Deakfc49b3d2014-10-23 19:23:27 +03002227extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2228extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002229extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2230extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2231
Jani Nikulad330a952014-01-21 11:24:25 +02002232/* i915_params.c */
2233struct i915_params {
2234 int modeset;
2235 int panel_ignore_lid;
2236 unsigned int powersave;
2237 int semaphores;
2238 unsigned int lvds_downclock;
2239 int lvds_channel_mode;
2240 int panel_use_ssc;
2241 int vbt_sdvo_panel_type;
2242 int enable_rc6;
2243 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002244 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002245 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002246 int enable_psr;
2247 unsigned int preliminary_hw_support;
2248 int disable_power_well;
2249 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002250 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002251 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002252 /* leave bools at the end to not create holes */
2253 bool enable_hangcheck;
2254 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002255 bool prefault_disable;
2256 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002257 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002258 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302259 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002260 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002261};
2262extern struct i915_params i915 __read_mostly;
2263
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002265void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002266extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002267extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002268extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002269extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002270extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002271extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002272 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002273extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002274 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002275extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002276#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002277extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2278 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002279#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002280extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002281 struct drm_clip_rect *box,
2282 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002283extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002284extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002285extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2286extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2287extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2288extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002289int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002290void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002291
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002293void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002294__printf(3, 4)
2295void i915_handle_error(struct drm_device *dev, bool wedged,
2296 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
Deepak S76c3552f2014-01-30 23:08:16 +05302298void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2299 int new_delay);
Daniel Vetterb9632912014-09-30 10:56:44 +02002300extern void intel_irq_init(struct drm_i915_private *dev_priv);
2301extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002302int intel_irq_install(struct drm_i915_private *dev_priv);
2303void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002304
2305extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002306extern void intel_uncore_early_sanitize(struct drm_device *dev,
2307 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002308extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002309extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002310extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002311extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002312
Keith Packard7c463582008-11-04 02:03:27 -08002313void
Jani Nikula50227e12014-03-31 14:27:21 +03002314i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002315 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002316
2317void
Jani Nikula50227e12014-03-31 14:27:21 +03002318i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002319 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002320
Imre Deakf8b79e52014-03-04 19:23:07 +02002321void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2322void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002323void
2324ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2325void
2326ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2327void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2328 uint32_t interrupt_mask,
2329 uint32_t enabled_irq_mask);
2330#define ibx_enable_display_interrupt(dev_priv, bits) \
2331 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2332#define ibx_disable_display_interrupt(dev_priv, bits) \
2333 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002334
Eric Anholt673a3942008-07-30 12:06:12 -07002335/* i915_gem.c */
2336int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2337 struct drm_file *file_priv);
2338int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2339 struct drm_file *file_priv);
2340int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2341 struct drm_file *file_priv);
2342int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2343 struct drm_file *file_priv);
2344int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2345 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002346int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2347 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002348int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2349 struct drm_file *file_priv);
2350int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2351 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002352void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2353 struct intel_engine_cs *ring);
2354void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2355 struct drm_file *file,
2356 struct intel_engine_cs *ring,
2357 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002358int i915_gem_ringbuffer_submission(struct drm_device *dev,
2359 struct drm_file *file,
2360 struct intel_engine_cs *ring,
2361 struct intel_context *ctx,
2362 struct drm_i915_gem_execbuffer2 *args,
2363 struct list_head *vmas,
2364 struct drm_i915_gem_object *batch_obj,
2365 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002366int i915_gem_execbuffer(struct drm_device *dev, void *data,
2367 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002368int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2369 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002370int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2371 struct drm_file *file_priv);
2372int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2373 struct drm_file *file_priv);
2374int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2375 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002376int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2377 struct drm_file *file);
2378int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2379 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002380int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2381 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002382int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2383 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002384int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2385 struct drm_file *file_priv);
2386int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2387 struct drm_file *file_priv);
2388int i915_gem_set_tiling(struct drm_device *dev, void *data,
2389 struct drm_file *file_priv);
2390int i915_gem_get_tiling(struct drm_device *dev, void *data,
2391 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002392int i915_gem_init_userptr(struct drm_device *dev);
2393int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2394 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002395int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2396 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002397int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2398 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002399void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002400unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2401 long target,
2402 unsigned flags);
2403#define I915_SHRINK_PURGEABLE 0x1
2404#define I915_SHRINK_UNBOUND 0x2
2405#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002406void *i915_gem_object_alloc(struct drm_device *dev);
2407void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002408void i915_gem_object_init(struct drm_i915_gem_object *obj,
2409 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002410struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2411 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002412void i915_init_vm(struct drm_i915_private *dev_priv,
2413 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002414void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002415void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002416
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002417#define PIN_MAPPABLE 0x1
2418#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002419#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002420#define PIN_OFFSET_BIAS 0x8
2421#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002422int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002423 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002424 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002425 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002426int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002427int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002428void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002429void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002430void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002431
Brad Volkin4c914c02014-02-18 10:15:45 -08002432int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2433 int *needs_clflush);
2434
Chris Wilson37e680a2012-06-07 15:38:42 +01002435int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002436static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2437{
Imre Deak67d5a502013-02-18 19:28:02 +02002438 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002439
Imre Deak67d5a502013-02-18 19:28:02 +02002440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002441 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002442
2443 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002444}
Chris Wilsona5570172012-09-04 21:02:54 +01002445static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2446{
2447 BUG_ON(obj->pages == NULL);
2448 obj->pages_pin_count++;
2449}
2450static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2451{
2452 BUG_ON(obj->pages_pin_count == 0);
2453 obj->pages_pin_count--;
2454}
2455
Chris Wilson54cf91d2010-11-25 18:00:26 +00002456int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002457int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002458 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002459void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002460 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002461int i915_gem_dumb_create(struct drm_file *file_priv,
2462 struct drm_device *dev,
2463 struct drm_mode_create_dumb *args);
2464int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2465 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002466/**
2467 * Returns true if seq1 is later than seq2.
2468 */
2469static inline bool
2470i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2471{
2472 return (int32_t)(seq1 - seq2) >= 0;
2473}
2474
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002475int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2476int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002477int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002478int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002479
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002480bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2481void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002482
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002483struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002484i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002485
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002486bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002487void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002488int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002489 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302490int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2491
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002492static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2493{
2494 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002495 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002496}
2497
2498static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2499{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002500 return atomic_read(&error->reset_counter) & I915_WEDGED;
2501}
2502
2503static inline u32 i915_reset_count(struct i915_gpu_error *error)
2504{
2505 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002506}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002507
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002508static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2509{
2510 return dev_priv->gpu_error.stop_rings == 0 ||
2511 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2512}
2513
2514static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2515{
2516 return dev_priv->gpu_error.stop_rings == 0 ||
2517 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2518}
2519
Chris Wilson069efc12010-09-30 16:53:18 +01002520void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002521bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002522int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002523int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002524int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002525int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002526int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002527void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002528void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002529int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002530int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002531int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002532 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002533 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002534 u32 *seqno);
2535#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002536 __i915_add_request(ring, NULL, NULL, seqno)
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002537int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002538 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002539int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002540int __must_check
2541i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2542 bool write);
2543int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002544i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2545int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002546i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2547 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002548 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002549void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002550int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002551 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002552int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002553void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002554
Chris Wilson467cffb2011-03-07 10:42:03 +00002555uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002556i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2557uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002558i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2559 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002560
Chris Wilsone4ffd172011-04-04 09:44:39 +01002561int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2562 enum i915_cache_level cache_level);
2563
Daniel Vetter1286ff72012-05-10 15:25:09 +02002564struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2565 struct dma_buf *dma_buf);
2566
2567struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2568 struct drm_gem_object *gem_obj, int flags);
2569
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002570void i915_gem_restore_fences(struct drm_device *dev);
2571
Ben Widawskya70a3142013-07-31 16:59:56 -07002572unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2573 struct i915_address_space *vm);
2574bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2575bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2576 struct i915_address_space *vm);
2577unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2578 struct i915_address_space *vm);
2579struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2580 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002581struct i915_vma *
2582i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2583 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002584
2585struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002586static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2587 struct i915_vma *vma;
2588 list_for_each_entry(vma, &obj->vma_list, vma_link)
2589 if (vma->pin_count > 0)
2590 return true;
2591 return false;
2592}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002593
Ben Widawskya70a3142013-07-31 16:59:56 -07002594/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002595#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002596 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2597static inline bool i915_is_ggtt(struct i915_address_space *vm)
2598{
2599 struct i915_address_space *ggtt =
2600 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2601 return vm == ggtt;
2602}
2603
Daniel Vetter841cd772014-08-06 15:04:48 +02002604static inline struct i915_hw_ppgtt *
2605i915_vm_to_ppgtt(struct i915_address_space *vm)
2606{
2607 WARN_ON(i915_is_ggtt(vm));
2608
2609 return container_of(vm, struct i915_hw_ppgtt, base);
2610}
2611
2612
Ben Widawskya70a3142013-07-31 16:59:56 -07002613static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2614{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002615 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002616}
2617
2618static inline unsigned long
2619i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2620{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002621 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002622}
2623
2624static inline unsigned long
2625i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2626{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002627 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002628}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002629
2630static inline int __must_check
2631i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2632 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002633 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002634{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002635 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2636 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002637}
Ben Widawskya70a3142013-07-31 16:59:56 -07002638
Daniel Vetterb2871102014-02-14 14:01:19 +01002639static inline int
2640i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2641{
2642 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2643}
2644
2645void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2646
Ben Widawsky254f9652012-06-04 14:42:42 -07002647/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002648int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002649void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002650void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002651int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002652int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002653void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002654int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002655 struct intel_context *to);
2656struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002657i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002658void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002659struct drm_i915_gem_object *
2660i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002661static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002662{
Chris Wilson691e6412014-04-09 09:07:36 +01002663 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002664}
2665
Oscar Mateo273497e2014-05-22 14:13:37 +01002666static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002667{
Chris Wilson691e6412014-04-09 09:07:36 +01002668 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002669}
2670
Oscar Mateo273497e2014-05-22 14:13:37 +01002671static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002672{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002673 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002674}
2675
Ben Widawsky84624812012-06-04 14:42:54 -07002676int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2677 struct drm_file *file);
2678int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2679 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002680
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002681/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002682int __must_check i915_gem_evict_something(struct drm_device *dev,
2683 struct i915_address_space *vm,
2684 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002685 unsigned alignment,
2686 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002687 unsigned long start,
2688 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002689 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002690int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002691int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002692
Ben Widawsky0260c422014-03-22 22:47:21 -07002693/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002694static inline void i915_gem_chipset_flush(struct drm_device *dev)
2695{
Chris Wilson05394f32010-11-08 19:18:58 +00002696 if (INTEL_INFO(dev)->gen < 6)
2697 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002698}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002699
Chris Wilson9797fbf2012-04-24 15:47:39 +01002700/* i915_gem_stolen.c */
2701int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002702int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002703void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002704void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002705struct drm_i915_gem_object *
2706i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002707struct drm_i915_gem_object *
2708i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2709 u32 stolen_offset,
2710 u32 gtt_offset,
2711 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002712
Eric Anholt673a3942008-07-30 12:06:12 -07002713/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002714static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002715{
Jani Nikula50227e12014-03-31 14:27:21 +03002716 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002717
2718 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2719 obj->tiling_mode != I915_TILING_NONE;
2720}
2721
Eric Anholt673a3942008-07-30 12:06:12 -07002722void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002723void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2724void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002725
2726/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002727#if WATCH_LISTS
2728int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002729#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002730#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002731#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
Ben Gamari20172632009-02-17 20:08:50 -05002733/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002734int i915_debugfs_init(struct drm_minor *minor);
2735void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002736#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002737void intel_display_crc_init(struct drm_device *dev);
2738#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002739static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002740#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002741
2742/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002743__printf(2, 3)
2744void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002745int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2746 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002747int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002748 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002749 size_t count, loff_t pos);
2750static inline void i915_error_state_buf_release(
2751 struct drm_i915_error_state_buf *eb)
2752{
2753 kfree(eb->buf);
2754}
Mika Kuoppala58174462014-02-25 17:11:26 +02002755void i915_capture_error_state(struct drm_device *dev, bool wedge,
2756 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002757void i915_error_state_get(struct drm_device *dev,
2758 struct i915_error_state_file_priv *error_priv);
2759void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2760void i915_destroy_error_state(struct drm_device *dev);
2761
2762void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002763const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002764
Brad Volkin351e3db2014-02-18 10:15:46 -08002765/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002766int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002767int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2768void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2769bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2770int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002771 struct drm_i915_gem_object *batch_obj,
2772 u32 batch_start_offset,
2773 bool is_master);
2774
Jesse Barnes317c35d2008-08-25 15:11:06 -07002775/* i915_suspend.c */
2776extern int i915_save_state(struct drm_device *dev);
2777extern int i915_restore_state(struct drm_device *dev);
2778
Daniel Vetterd8157a32013-01-25 17:53:20 +01002779/* i915_ums.c */
2780void i915_save_display_reg(struct drm_device *dev);
2781void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002782
Ben Widawsky0136db582012-04-10 21:17:01 -07002783/* i915_sysfs.c */
2784void i915_setup_sysfs(struct drm_device *dev_priv);
2785void i915_teardown_sysfs(struct drm_device *dev_priv);
2786
Chris Wilsonf899fc62010-07-20 15:44:45 -07002787/* intel_i2c.c */
2788extern int intel_setup_gmbus(struct drm_device *dev);
2789extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002790static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002791{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002792 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002793}
2794
2795extern struct i2c_adapter *intel_gmbus_get_adapter(
2796 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002797extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2798extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002799static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002800{
2801 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2802}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002803extern void intel_i2c_reset(struct drm_device *dev);
2804
Chris Wilson3b617962010-08-24 09:02:58 +01002805/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01002806#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002807extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002808extern void intel_opregion_init(struct drm_device *dev);
2809extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002810extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002811extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2812 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002813extern int intel_opregion_notify_adapter(struct drm_device *dev,
2814 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002815#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002816static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002817static inline void intel_opregion_init(struct drm_device *dev) { return; }
2818static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002819static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002820static inline int
2821intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2822{
2823 return 0;
2824}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002825static inline int
2826intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2827{
2828 return 0;
2829}
Len Brown65e082c2008-10-24 17:18:10 -04002830#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002831
Jesse Barnes723bfd72010-10-07 16:01:13 -07002832/* intel_acpi.c */
2833#ifdef CONFIG_ACPI
2834extern void intel_register_dsm_handler(void);
2835extern void intel_unregister_dsm_handler(void);
2836#else
2837static inline void intel_register_dsm_handler(void) { return; }
2838static inline void intel_unregister_dsm_handler(void) { return; }
2839#endif /* CONFIG_ACPI */
2840
Jesse Barnes79e53942008-11-07 14:24:08 -08002841/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002842extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002843extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002844extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002845extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002846extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002847extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002848extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2849 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002850extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002851extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002852extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002853extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002854extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002855extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002856extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002857extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002858extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002859extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2860 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002861extern void intel_detect_pch(struct drm_device *dev);
2862extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002863extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002864
Ben Widawsky2911a352012-04-05 14:47:36 -07002865extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002866int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002868int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002870
Sourab Gupta84c33a62014-06-02 16:47:17 +05302871void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2872
Chris Wilson6ef3d422010-08-04 20:26:07 +01002873/* overlay */
2874extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002875extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2876 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002877
2878extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002879extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002880 struct drm_device *dev,
2881 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002882
Ben Widawskyb7287d82011-04-25 11:22:22 -07002883/* On SNB platform, before reading ring registers forcewake bit
2884 * must be set to prevent GT core from power down and stale values being
2885 * returned.
2886 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302887void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2888void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002889void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002890
Ben Widawsky42c05262012-09-26 10:34:00 -07002891int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2892int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002893
2894/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002895u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2896void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2897u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002898u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2899void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2900u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2901void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2902u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2903void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002904u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2905void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002906u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2907void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002908u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2909void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002910u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2911 enum intel_sbi_destination destination);
2912void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2913 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302914u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2915void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002916
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002917int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2918int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002919
Deepak Sc8d9a592013-11-23 14:55:42 +05302920#define FORCEWAKE_RENDER (1 << 0)
2921#define FORCEWAKE_MEDIA (1 << 1)
2922#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2923
2924
Ben Widawsky0b274482013-10-04 21:22:51 -07002925#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2926#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002927
Ben Widawsky0b274482013-10-04 21:22:51 -07002928#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2929#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2930#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2931#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002932
Ben Widawsky0b274482013-10-04 21:22:51 -07002933#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2934#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2935#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2936#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002937
Chris Wilson698b3132014-03-21 13:16:43 +00002938/* Be very careful with read/write 64-bit values. On 32-bit machines, they
2939 * will be implemented using 2 32-bit writes in an arbitrary order with
2940 * an arbitrary delay between them. This can cause the hardware to
2941 * act upon the intermediate value, possibly leading to corruption and
2942 * machine death. You have been warned.
2943 */
Ben Widawsky0b274482013-10-04 21:22:51 -07002944#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2945#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002946
Chris Wilson50877442014-03-21 12:41:53 +00002947#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2948 u32 upper = I915_READ(upper_reg); \
2949 u32 lower = I915_READ(lower_reg); \
2950 u32 tmp = I915_READ(upper_reg); \
2951 if (upper != tmp) { \
2952 upper = tmp; \
2953 lower = I915_READ(lower_reg); \
2954 WARN_ON(I915_READ(upper_reg) != upper); \
2955 } \
2956 (u64)upper << 32 | lower; })
2957
Zou Nan haicae58522010-11-09 17:17:32 +08002958#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2959#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2960
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002961/* "Broadcast RGB" property */
2962#define INTEL_BROADCAST_RGB_AUTO 0
2963#define INTEL_BROADCAST_RGB_FULL 1
2964#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002965
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002966static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2967{
Sonika Jindal92e23b92014-07-21 15:23:40 +05302968 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002969 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05302970 else if (INTEL_INFO(dev)->gen >= 5)
2971 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002972 else
2973 return VGACNTRL;
2974}
2975
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002976static inline void __user *to_user_ptr(u64 address)
2977{
2978 return (void __user *)(uintptr_t)address;
2979}
2980
Imre Deakdf977292013-05-21 20:03:17 +03002981static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2982{
2983 unsigned long j = msecs_to_jiffies(m);
2984
2985 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2986}
2987
2988static inline unsigned long
2989timespec_to_jiffies_timeout(const struct timespec *value)
2990{
2991 unsigned long j = timespec_to_jiffies(value);
2992
2993 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2994}
2995
Paulo Zanonidce56b32013-12-19 14:29:40 -02002996/*
2997 * If you need to wait X milliseconds between events A and B, but event B
2998 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2999 * when event A happened, then just before event B you call this function and
3000 * pass the timestamp as the first argument, and X as the second argument.
3001 */
3002static inline void
3003wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3004{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003005 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003006
3007 /*
3008 * Don't re-read the value of "jiffies" every time since it may change
3009 * behind our back and break the math.
3010 */
3011 tmp_jiffies = jiffies;
3012 target_jiffies = timestamp_jiffies +
3013 msecs_to_jiffies_timeout(to_wait_ms);
3014
3015 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003016 remaining_jiffies = target_jiffies - tmp_jiffies;
3017 while (remaining_jiffies)
3018 remaining_jiffies =
3019 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003020 }
3021}
3022
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023#endif