blob: d58a93eed851fd40b9fb8a4e1fee9e60aaf54529 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Craig Topperabe80cc2016-08-28 06:06:28 +0000125 // A vector tye of the same width with element type i64. This is used to
126 // create patterns for logic ops.
127 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
128
Adam Nemet09377232014-10-08 23:25:31 +0000129 // A vector type of the same width with element type i32. This is used to
130 // create the canonical constant zero node ImmAllZerosV.
131 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
132 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000133
134 string ZSuffix = !if (!eq (Size, 128), "Z128",
135 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136}
137
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
139def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
141def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000142def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
143def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000144
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145// "x" in v32i8x_info means RC = VR256X
146def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
147def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
148def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
149def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000150def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
151def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000152
153def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
154def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
155def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
156def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000157def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
158def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000159
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000160// We map scalar types to the smallest (128-bit) vector type
161// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000162def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
163def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000164def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
165def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
166
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000167class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
168 X86VectorVTInfo i128> {
169 X86VectorVTInfo info512 = i512;
170 X86VectorVTInfo info256 = i256;
171 X86VectorVTInfo info128 = i128;
172}
173
174def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
175 v16i8x_info>;
176def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
177 v8i16x_info>;
178def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
179 v4i32x_info>;
180def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
181 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000182def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
183 v4f32x_info>;
184def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
185 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000186
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187// This multiclass generates the masking variants from the non-masking
188// variant. It only provides the assembly pieces for the masking variants.
189// It assumes custom ISel patterns for masking which can be provided as
190// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000191multiclass AVX512_maskable_custom<bits<8> O, Format F,
192 dag Outs,
193 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
194 string OpcodeStr,
195 string AttSrcAsm, string IntelSrcAsm,
196 list<dag> Pattern,
197 list<dag> MaskingPattern,
198 list<dag> ZeroMaskingPattern,
199 string MaskingConstraint = "",
200 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000201 bit IsCommutable = 0,
202 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 let isCommutable = IsCommutable in
204 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000206 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 Pattern, itin>;
208
209 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000210 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000211 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000212 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
213 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000214 MaskingPattern, itin>,
215 EVEX_K {
216 // In case of the 3src subclass this is overridden with a let.
217 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000218 }
219
220 // Zero mask does not add any restrictions to commute operands transformation.
221 // So, it is Ok to use IsCommutable instead of IsKCommutable.
222 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000224 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
225 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 ZeroMaskingPattern,
227 itin>,
228 EVEX_KZ;
229}
230
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000231
Adam Nemet34801422014-10-08 23:25:39 +0000232// Common base class of AVX512_maskable and AVX512_maskable_3src.
233multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
234 dag Outs,
235 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
236 string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
238 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000240 string MaskingConstraint = "",
241 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000242 bit IsCommutable = 0,
243 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000244 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
245 AttSrcAsm, IntelSrcAsm,
246 [(set _.RC:$dst, RHS)],
247 [(set _.RC:$dst, MaskingRHS)],
248 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000249 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000250 MaskingConstraint, NoItinerary, IsCommutable,
251 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000252
Adam Nemet2e91ee52014-08-14 17:13:19 +0000253// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000254// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000255// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000256multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
257 dag Outs, dag Ins, string OpcodeStr,
258 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000259 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000261 bit IsCommutable = 0, bit IsKCommutable = 0,
262 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000263 AVX512_maskable_common<O, F, _, Outs, Ins,
264 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
265 !con((ins _.KRCWM:$mask), Ins),
266 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000267 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000268 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269
270// This multiclass generates the unconditional/non-masking, the masking and
271// the zero-masking variant of the scalar instruction.
272multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000275 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0> :
278 AVX512_maskable_common<O, F, _, Outs, Ins,
279 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
280 !con((ins _.KRCWM:$mask), Ins),
281 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000282 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
283 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000284
Adam Nemet34801422014-10-08 23:25:39 +0000285// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000286// ($src1) is already tied to $dst so we just use that for the preserved
287// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
288// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000289multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag NonTiedIns, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000292 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000294 AVX512_maskable_common<O, F, _, Outs,
295 !con((ins _.RC:$src1), NonTiedIns),
296 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
297 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
300 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000301
Igor Breger15820b02015-07-01 13:24:28 +0000302multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 dag RHS, bit IsCommutable = 0,
306 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000307 AVX512_maskable_common<O, F, _, Outs,
308 !con((ins _.RC:$src1), NonTiedIns),
309 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
310 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
311 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000312 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000313 X86selects, "", NoItinerary, IsCommutable,
314 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000336 list<dag> MaskingPattern,
337 bit IsCommutable = 0> {
338 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000340 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
341 "$dst, "#IntelSrcAsm#"}",
342 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000343
344 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000345 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
346 "$dst {${mask}}, "#IntelSrcAsm#"}",
347 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000348}
349
350multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
351 dag Outs,
352 dag Ins, dag MaskingIns,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000355 dag RHS, dag MaskingRHS,
356 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
358 AttSrcAsm, IntelSrcAsm,
359 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000360 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
363 dag Outs, dag Ins, string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
367 !con((ins _.KRCWM:$mask), Ins),
368 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000369 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000371multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm> :
374 AVX512_maskable_custom_cmp<O, F, Outs,
375 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000376 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000377
Craig Topperabe80cc2016-08-28 06:06:28 +0000378// This multiclass generates the unconditional/non-masking, the masking and
379// the zero-masking variant of the vector instruction. In the masking case, the
380// perserved vector elements come from a new dummy input operand tied to $dst.
381multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
382 dag Outs, dag Ins, string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
384 dag RHS, dag MaskedRHS,
385 InstrItinClass itin = NoItinerary,
386 bit IsCommutable = 0, SDNode Select = vselect> :
387 AVX512_maskable_custom<O, F, Outs, Ins,
388 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
389 !con((ins _.KRCWM:$mask), Ins),
390 OpcodeStr, AttSrcAsm, IntelSrcAsm,
391 [(set _.RC:$dst, RHS)],
392 [(set _.RC:$dst,
393 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
394 [(set _.RC:$dst,
395 (Select _.KRCWM:$mask, MaskedRHS,
396 _.ImmAllZerosV))],
397 "$src0 = $dst", itin, IsCommutable>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000400// no instruction is needed for the conversion.
401def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
402def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
403def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
404def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
405def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
406def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
407def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
408def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
409def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
410def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
411def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
412def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
413def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
414def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
415def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
416def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
417def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
418def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
419def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
420def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
421def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
422def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
423def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
424def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
425def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
426def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
427def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
428def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
429def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
430def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
431def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000432
Craig Topper9d9251b2016-05-08 20:10:20 +0000433// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
434// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
435// swizzled by ExecutionDepsFix to pxor.
436// We set canFoldAsLoad because this can be converted to a constant-pool
437// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000439 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000441 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000442def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
443 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000444}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445
Craig Topper6393afc2017-01-09 02:44:34 +0000446// Alias instructions that allow VPTERNLOG to be used with a mask to create
447// a mix of all ones and all zeros elements. This is done this way to force
448// the same register to be used as input for all three sources.
449let isPseudo = 1, Predicates = [HasAVX512] in {
450def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK16WM:$mask), "",
452 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
453 (v16i32 immAllOnesV),
454 (v16i32 immAllZerosV)))]>;
455def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
456 (ins VK8WM:$mask), "",
457 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
458 (bc_v8i64 (v16i32 immAllOnesV)),
459 (bc_v8i64 (v16i32 immAllZerosV))))]>;
460}
461
Craig Toppere5ce84a2016-05-08 21:33:53 +0000462let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000463 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000464def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
465 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
466def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
467 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
468}
469
Craig Topperadd9cc62016-12-18 06:23:14 +0000470// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
471// This is expanded by ExpandPostRAPseudos.
472let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000473 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000474 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
475 [(set FR32X:$dst, fp32imm0)]>;
476 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
477 [(set FR64X:$dst, fpimm0)]>;
478}
479
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480//===----------------------------------------------------------------------===//
481// AVX-512 - VECTOR INSERT
482//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000483multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
484 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000485 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000486 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
487 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
488 "vinsert" # From.EltTypeName # "x" # From.NumElts,
489 "$src3, $src2, $src1", "$src1, $src2, $src3",
490 (vinsert_insert:$src3 (To.VT To.RC:$src1),
491 (From.VT From.RC:$src2),
492 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000493
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
495 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
496 "vinsert" # From.EltTypeName # "x" # From.NumElts,
497 "$src3, $src2, $src1", "$src1, $src2, $src3",
498 (vinsert_insert:$src3 (To.VT To.RC:$src1),
499 (From.VT (bitconvert (From.LdFrag addr:$src2))),
500 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
501 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000503}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
506 X86VectorVTInfo To, PatFrag vinsert_insert,
507 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
508 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000509 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000510 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
511 (To.VT (!cast<Instruction>(InstrStr#"rr")
512 To.RC:$src1, From.RC:$src2,
513 (INSERT_get_vinsert_imm To.RC:$ins)))>;
514
515 def : Pat<(vinsert_insert:$ins
516 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm)),
519 (To.VT (!cast<Instruction>(InstrStr#"rm")
520 To.RC:$src1, addr:$src2,
521 (INSERT_get_vinsert_imm To.RC:$ins)))>;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000525multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
526 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527
528 let Predicates = [HasVLX] in
529 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
530 X86VectorVTInfo< 4, EltVT32, VR128X>,
531 X86VectorVTInfo< 8, EltVT32, VR256X>,
532 vinsert128_insert>, EVEX_V256;
533
534 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000535 X86VectorVTInfo< 4, EltVT32, VR128X>,
536 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537 vinsert128_insert>, EVEX_V512;
538
539 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000540 X86VectorVTInfo< 4, EltVT64, VR256X>,
541 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 vinsert256_insert>, VEX_W, EVEX_V512;
543
544 let Predicates = [HasVLX, HasDQI] in
545 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 X86VectorVTInfo< 4, EltVT64, VR256X>,
548 vinsert128_insert>, VEX_W, EVEX_V256;
549
550 let Predicates = [HasDQI] in {
551 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
552 X86VectorVTInfo< 2, EltVT64, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 vinsert128_insert>, VEX_W, EVEX_V512;
555
556 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
557 X86VectorVTInfo< 8, EltVT32, VR256X>,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 vinsert256_insert>, EVEX_V512;
560 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561}
562
Adam Nemet4e2ef472014-10-02 23:18:28 +0000563defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
564defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565
Igor Breger0ede3cb2015-09-20 06:52:42 +0000566// Codegen pattern with the alternative types,
567// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
568defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
569 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
570defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
571 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
572
573defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
574 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
575defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
576 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
577
578defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
579 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
580defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
581 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
582
583// Codegen pattern with the alternative types insert VEC128 into VEC256
584defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
588// Codegen pattern with the alternative types insert VEC128 into VEC512
589defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
593// Codegen pattern with the alternative types insert VEC256 into VEC512
594defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
598
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000600let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000601def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000602 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000603 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000604 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000605 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000606def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000607 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000608 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000609 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000610 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
611 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000612}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613
614//===----------------------------------------------------------------------===//
615// AVX-512 VECTOR EXTRACT
616//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617
Igor Breger7f69a992015-09-10 12:54:54 +0000618multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000619 X86VectorVTInfo From, X86VectorVTInfo To,
620 PatFrag vextract_extract,
621 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000622
623 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
624 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
625 // vextract_extract), we interesting only in patterns without mask,
626 // intrinsics pattern match generated bellow.
627 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
628 (ins From.RC:$src1, i32u8imm:$idx),
629 "vextract" # To.EltTypeName # "x" # To.NumElts,
630 "$idx, $src1", "$src1, $idx",
631 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
632 (iPTR imm)))]>,
633 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000634 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
635 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
636 "vextract" # To.EltTypeName # "x" # To.NumElts #
637 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
638 [(store (To.VT (vextract_extract:$idx
639 (From.VT From.RC:$src1), (iPTR imm))),
640 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000641
Craig Toppere1cac152016-06-07 07:27:54 +0000642 let mayStore = 1, hasSideEffects = 0 in
643 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
644 (ins To.MemOp:$dst, To.KRCWM:$mask,
645 From.RC:$src1, i32u8imm:$idx),
646 "vextract" # To.EltTypeName # "x" # To.NumElts #
647 "\t{$idx, $src1, $dst {${mask}}|"
648 "$dst {${mask}}, $src1, $idx}",
649 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000650 }
Renato Golindb7ea862015-09-09 19:44:40 +0000651
Craig Topperd4e58072016-10-31 05:55:57 +0000652 def : Pat<(To.VT (vselect To.KRCWM:$mask,
653 (vextract_extract:$ext (From.VT From.RC:$src1),
654 (iPTR imm)),
655 To.RC:$src0)),
656 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
657 From.ZSuffix # "rrk")
658 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
659 (EXTRACT_get_vextract_imm To.RC:$ext))>;
660
661 def : Pat<(To.VT (vselect To.KRCWM:$mask,
662 (vextract_extract:$ext (From.VT From.RC:$src1),
663 (iPTR imm)),
664 To.ImmAllZerosV)),
665 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
666 From.ZSuffix # "rrkz")
667 To.KRCWM:$mask, From.RC:$src1,
668 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000669}
670
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671// Codegen pattern for the alternative types
672multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
673 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000674 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000675 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000676 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
677 (To.VT (!cast<Instruction>(InstrStr#"rr")
678 From.RC:$src1,
679 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000680 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm))), addr:$dst),
682 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
683 (EXTRACT_get_vextract_imm To.RC:$ext))>;
684 }
Igor Breger7f69a992015-09-10 12:54:54 +0000685}
686
687multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000688 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000690 X86VectorVTInfo<16, EltVT32, VR512>,
691 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000692 vextract128_extract,
693 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000694 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000695 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000696 X86VectorVTInfo< 8, EltVT64, VR512>,
697 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000698 vextract256_extract,
699 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000700 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
701 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000703 X86VectorVTInfo< 8, EltVT32, VR256X>,
704 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000705 vextract128_extract,
706 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000707 EVEX_V256, EVEX_CD8<32, CD8VT4>;
708 let Predicates = [HasVLX, HasDQI] in
709 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
710 X86VectorVTInfo< 4, EltVT64, VR256X>,
711 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000712 vextract128_extract,
713 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000714 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
715 let Predicates = [HasDQI] in {
716 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
717 X86VectorVTInfo< 8, EltVT64, VR512>,
718 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000719 vextract128_extract,
720 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
722 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
723 X86VectorVTInfo<16, EltVT32, VR512>,
724 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000725 vextract256_extract,
726 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000727 EVEX_V512, EVEX_CD8<32, CD8VT8>;
728 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000729}
730
Adam Nemet55536c62014-09-25 23:48:45 +0000731defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
732defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000733
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734// extract_subvector codegen patterns with the alternative types.
735// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
736defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
737 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
738defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
739 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
740
741defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000742 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000743defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
744 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
745
746defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
747 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
748defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
749 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
750
Craig Topper08a68572016-05-21 22:50:04 +0000751// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000752defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
753 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
754defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
756
757// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000758defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
762// Codegen pattern with the alternative types extract VEC256 from VEC512
763defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
767
Craig Topper5f3fef82016-05-22 07:40:58 +0000768// A 128-bit subvector extract from the first 256-bit vector position
769// is a subregister copy that needs no instruction.
770def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
771 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
772def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
773 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
774def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
775 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
776def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
777 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
778def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
779 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
780def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
781 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
782
783// A 256-bit subvector extract from the first 256-bit vector position
784// is a subregister copy that needs no instruction.
785def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
786 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
787def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
788 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
789def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
790 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
791def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
792 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
793def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
794 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
795def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
796 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
797
798let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799// A 128-bit subvector insert to the first 512-bit vector position
800// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
802 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
803def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
804 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
805def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
806 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
807def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
808 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
809def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
810 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
811def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
812 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000813
Craig Topper5f3fef82016-05-22 07:40:58 +0000814// A 256-bit subvector insert to the first 512-bit vector position
815// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000816def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000818def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000819 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000820def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000822def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000823 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000824def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000825 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000826def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000827 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000828}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829
830// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000831def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000832 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000833 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000834 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
835 EVEX;
836
Craig Topper03b849e2016-05-21 22:50:11 +0000837def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000838 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000839 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000841 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843//===---------------------------------------------------------------------===//
844// AVX-512 BROADCAST
845//---
Igor Breger131008f2016-05-01 08:40:00 +0000846// broadcast with a scalar argument.
847multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
848 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000849 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
850 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
851 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
852 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
853 (X86VBroadcast SrcInfo.FRC:$src),
854 DestInfo.RC:$src0)),
855 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
856 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
857 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
858 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
859 (X86VBroadcast SrcInfo.FRC:$src),
860 DestInfo.ImmAllZerosV)),
861 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
862 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000863}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000864
Igor Breger21296d22015-10-20 11:56:42 +0000865multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
866 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000867 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000868 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
869 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
870 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
871 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000872 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000873 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000874 (DestInfo.VT (X86VBroadcast
875 (SrcInfo.ScalarLdFrag addr:$src)))>,
876 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000877 }
Craig Toppere1cac152016-06-07 07:27:54 +0000878
Craig Topper80934372016-07-16 03:42:59 +0000879 def : Pat<(DestInfo.VT (X86VBroadcast
880 (SrcInfo.VT (scalar_to_vector
881 (SrcInfo.ScalarLdFrag addr:$src))))),
882 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
883 let AddedComplexity = 20 in
884 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
885 (X86VBroadcast
886 (SrcInfo.VT (scalar_to_vector
887 (SrcInfo.ScalarLdFrag addr:$src)))),
888 DestInfo.RC:$src0)),
889 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
890 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
891 let AddedComplexity = 30 in
892 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
893 (X86VBroadcast
894 (SrcInfo.VT (scalar_to_vector
895 (SrcInfo.ScalarLdFrag addr:$src)))),
896 DestInfo.ImmAllZerosV)),
897 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
898 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900
Craig Topper80934372016-07-16 03:42:59 +0000901multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000902 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000903 let Predicates = [HasAVX512] in
904 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
905 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
906 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907
908 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000909 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000910 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000911 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 }
913}
914
Craig Topper80934372016-07-16 03:42:59 +0000915multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
916 AVX512VLVectorVTInfo _> {
917 let Predicates = [HasAVX512] in
918 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
919 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
920 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Craig Topper80934372016-07-16 03:42:59 +0000922 let Predicates = [HasVLX] in {
923 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
924 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
925 EVEX_V256;
926 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
927 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
928 EVEX_V128;
929 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930}
Craig Topper80934372016-07-16 03:42:59 +0000931defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
932 avx512vl_f32_info>;
933defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
934 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000936def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000937 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000938def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000939 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000940
Robert Khasanovcbc57032014-12-09 16:38:41 +0000941multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
942 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000943 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000944 (ins SrcRC:$src),
945 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000946 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947}
948
Robert Khasanovcbc57032014-12-09 16:38:41 +0000949multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
950 RegisterClass SrcRC, Predicate prd> {
951 let Predicates = [prd] in
952 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
953 let Predicates = [prd, HasVLX] in {
954 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
955 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
956 }
957}
958
Igor Breger0aeda372016-02-07 08:30:50 +0000959let isCodeGenOnly = 1 in {
960defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000961 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000962defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000963 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000964}
965let isAsmParserOnly = 1 in {
966 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
967 GR32, HasBWI>;
968 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000969 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000970}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000971defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
972 HasAVX512>;
973defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
974 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000975
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000977 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000978def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000979 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980
Igor Breger21296d22015-10-20 11:56:42 +0000981// Provide aliases for broadcast from the same register class that
982// automatically does the extract.
983multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
984 X86VectorVTInfo SrcInfo> {
985 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
986 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
987 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
988}
989
990multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
991 AVX512VLVectorVTInfo _, Predicate prd> {
992 let Predicates = [prd] in {
993 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
994 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
995 EVEX_V512;
996 // Defined separately to avoid redefinition.
997 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
998 }
999 let Predicates = [prd, HasVLX] in {
1000 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1001 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1002 EVEX_V256;
1003 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1004 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001005 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006}
1007
Igor Breger21296d22015-10-20 11:56:42 +00001008defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1009 avx512vl_i8_info, HasBWI>;
1010defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1011 avx512vl_i16_info, HasBWI>;
1012defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1013 avx512vl_i32_info, HasAVX512>;
1014defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1015 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001016
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001017multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1018 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001019 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001020 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1021 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001022 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001023 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001024}
1025
Craig Topperbe351ee2016-10-01 06:01:23 +00001026let Predicates = [HasVLX, HasBWI] in {
1027 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1028 // This means we'll encounter truncated i32 loads; match that here.
1029 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1030 (VPBROADCASTWZ128m addr:$src)>;
1031 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1032 (VPBROADCASTWZ256m addr:$src)>;
1033 def : Pat<(v8i16 (X86VBroadcast
1034 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1035 (VPBROADCASTWZ128m addr:$src)>;
1036 def : Pat<(v16i16 (X86VBroadcast
1037 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1038 (VPBROADCASTWZ256m addr:$src)>;
1039}
1040
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001041//===----------------------------------------------------------------------===//
1042// AVX-512 BROADCAST SUBVECTORS
1043//
1044
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001045defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1046 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001047 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001048defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1049 v16f32_info, v4f32x_info>,
1050 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1051defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1052 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001053 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001054defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1055 v8f64_info, v4f64x_info>, VEX_W,
1056 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1057
Craig Topper715ad7f2016-10-16 23:29:51 +00001058let Predicates = [HasAVX512] in {
1059def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1060 (VBROADCASTI64X4rm addr:$src)>;
1061def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1062 (VBROADCASTI64X4rm addr:$src)>;
1063
1064// Provide fallback in case the load node that is used in the patterns above
1065// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001066def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1067 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001068 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001069def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1070 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001071 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001072def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1073 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1074 (v16i16 VR256X:$src), 1)>;
1075def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1076 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1077 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001078
1079def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1080 (VBROADCASTI32X4rm addr:$src)>;
1081def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1082 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001083}
1084
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001085let Predicates = [HasVLX] in {
1086defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1087 v8i32x_info, v4i32x_info>,
1088 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1089defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1090 v8f32x_info, v4f32x_info>,
1091 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001092
1093def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1094 (VBROADCASTI32X4Z256rm addr:$src)>;
1095def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1096 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001097
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001098// Provide fallback in case the load node that is used in the patterns above
1099// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001100def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001101 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001102 (v4f32 VR128X:$src), 1)>;
1103def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001104 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001105 (v4i32 VR128X:$src), 1)>;
1106def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001107 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001108 (v8i16 VR128X:$src), 1)>;
1109def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001110 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001111 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001112}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001113
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001114let Predicates = [HasVLX, HasDQI] in {
1115defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1116 v4i64x_info, v2i64x_info>, VEX_W,
1117 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1118defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1119 v4f64x_info, v2f64x_info>, VEX_W,
1120 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001121
1122// Provide fallback in case the load node that is used in the patterns above
1123// is used by additional users, which prevents the pattern selection.
1124def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1125 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1126 (v2f64 VR128X:$src), 1)>;
1127def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1128 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1129 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001130}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001131
1132let Predicates = [HasVLX, NoDQI] in {
1133def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1134 (VBROADCASTF32X4Z256rm addr:$src)>;
1135def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1136 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001137
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001138// Provide fallback in case the load node that is used in the patterns above
1139// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001140def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001141 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001142 (v2f64 VR128X:$src), 1)>;
1143def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001144 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1145 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001146}
1147
Craig Topper715ad7f2016-10-16 23:29:51 +00001148let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001149def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1150 (VBROADCASTF32X4rm addr:$src)>;
1151def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1152 (VBROADCASTI32X4rm addr:$src)>;
1153
Craig Topper715ad7f2016-10-16 23:29:51 +00001154def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1155 (VBROADCASTF64X4rm addr:$src)>;
1156def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1157 (VBROADCASTI64X4rm addr:$src)>;
1158
1159// Provide fallback in case the load node that is used in the patterns above
1160// is used by additional users, which prevents the pattern selection.
1161def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1162 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1163 (v8f32 VR256X:$src), 1)>;
1164def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1165 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1166 (v8i32 VR256X:$src), 1)>;
1167}
1168
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001169let Predicates = [HasDQI] in {
1170defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1171 v8i64_info, v2i64x_info>, VEX_W,
1172 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1173defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1174 v16i32_info, v8i32x_info>,
1175 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1176defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1177 v8f64_info, v2f64x_info>, VEX_W,
1178 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1179defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1180 v16f32_info, v8f32x_info>,
1181 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001182
1183// Provide fallback in case the load node that is used in the patterns above
1184// is used by additional users, which prevents the pattern selection.
1185def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1186 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1187 (v8f32 VR256X:$src), 1)>;
1188def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1189 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1190 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001191}
Adam Nemet73f72e12014-06-27 00:43:38 +00001192
Igor Bregerfa798a92015-11-02 07:39:36 +00001193multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001194 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001195 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001196 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001197 EVEX_V512;
1198 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001199 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001200 EVEX_V256;
1201}
1202
1203multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001204 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1205 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001206
1207 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001208 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1209 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001210}
1211
Craig Topper51e052f2016-10-15 16:26:02 +00001212defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1213 avx512vl_i32_info, avx512vl_i64_info>;
1214defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1215 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001216
Craig Topper52317e82017-01-15 05:47:45 +00001217let Predicates = [HasVLX] in {
1218def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1219 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1220def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1221 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1222}
1223
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001224def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001225 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001226def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1227 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1228
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001229def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001230 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001231def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1232 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001233
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234//===----------------------------------------------------------------------===//
1235// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1236//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001237multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1238 X86VectorVTInfo _, RegisterClass KRC> {
1239 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001240 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001241 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001242}
1243
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001244multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001245 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1246 let Predicates = [HasCDI] in
1247 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1248 let Predicates = [HasCDI, HasVLX] in {
1249 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1250 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1251 }
1252}
1253
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001254defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001255 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001256defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001257 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258
1259//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001260// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001261multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001262let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001263 // The index operand in the pattern should really be an integer type. However,
1264 // if we do that and it happens to come from a bitcast, then it becomes
1265 // difficult to find the bitcast needed to convert the index to the
1266 // destination type for the passthru since it will be folded with the bitcast
1267 // of the index operand.
1268 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001269 (ins _.RC:$src2, _.RC:$src3),
1270 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001271 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001272 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273
Craig Topper4fa3b502016-09-06 06:56:59 +00001274 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001275 (ins _.RC:$src2, _.MemOp:$src3),
1276 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001277 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001278 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001279 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001280 }
1281}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001282multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001283 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001284 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001285 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001286 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1287 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1288 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001289 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001290 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1291 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001292}
1293
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001294multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001295 AVX512VLVectorVTInfo VTInfo> {
1296 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1297 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001298 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001299 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1300 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1301 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1302 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001303 }
1304}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001305
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001306multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001307 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001308 Predicate Prd> {
1309 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001310 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001311 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001312 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1313 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001314 }
1315}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001316
Craig Topperaad5f112015-11-30 00:13:24 +00001317defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001318 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001319defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001320 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001321defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001322 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001323 VEX_W, EVEX_CD8<16, CD8VF>;
1324defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001325 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001326 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001327defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001328 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001329defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001330 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001331
Craig Topperaad5f112015-11-30 00:13:24 +00001332// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001333multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001334 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001335let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001336 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1337 (ins IdxVT.RC:$src2, _.RC:$src3),
1338 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001339 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1340 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001341
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001342 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1343 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1344 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001345 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001346 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001347 EVEX_4V, AVX5128IBase;
1348 }
1349}
1350multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001351 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001352 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001353 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1354 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1355 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1356 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001357 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001358 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1359 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001360}
1361
1362multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001363 AVX512VLVectorVTInfo VTInfo,
1364 AVX512VLVectorVTInfo ShuffleMask> {
1365 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001367 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001368 ShuffleMask.info512>, EVEX_V512;
1369 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001370 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001372 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001373 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001374 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001375 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001376 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1377 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001378 }
1379}
1380
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001381multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001382 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001383 AVX512VLVectorVTInfo Idx,
1384 Predicate Prd> {
1385 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001386 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1387 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001388 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001389 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1390 Idx.info128>, EVEX_V128;
1391 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1392 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001393 }
1394}
1395
Craig Toppera47576f2015-11-26 20:21:29 +00001396defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001398defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001399 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001400defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1401 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1402 VEX_W, EVEX_CD8<16, CD8VF>;
1403defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1404 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1405 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001406defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001407 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001408defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001409 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001410
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001411//===----------------------------------------------------------------------===//
1412// AVX-512 - BLEND using mask
1413//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001414multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001415 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001416 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1417 (ins _.RC:$src1, _.RC:$src2),
1418 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001419 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001420 []>, EVEX_4V;
1421 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1422 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001423 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001424 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001425 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001426 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1427 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1428 !strconcat(OpcodeStr,
1429 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1430 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001431 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001432 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1433 (ins _.RC:$src1, _.MemOp:$src2),
1434 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001435 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001436 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1437 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1438 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001439 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001440 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001441 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001442 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1443 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1444 !strconcat(OpcodeStr,
1445 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1446 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1447 }
Craig Toppera74e3082017-01-07 22:20:34 +00001448 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001449}
1450multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1451
Craig Topper81f20aa2017-01-07 22:20:26 +00001452 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001453 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1454 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1455 !strconcat(OpcodeStr,
1456 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1457 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001458 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001459
1460 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1461 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1462 !strconcat(OpcodeStr,
1463 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1464 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001465 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001466 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467}
1468
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001469multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1470 AVX512VLVectorVTInfo VTInfo> {
1471 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1472 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001474 let Predicates = [HasVLX] in {
1475 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1476 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1477 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1478 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1479 }
1480}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001481
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001482multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1483 AVX512VLVectorVTInfo VTInfo> {
1484 let Predicates = [HasBWI] in
1485 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001486
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001487 let Predicates = [HasBWI, HasVLX] in {
1488 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1489 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1490 }
1491}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001494defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1495defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1496defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1497defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1498defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1499defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001500
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001501
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001502//===----------------------------------------------------------------------===//
1503// Compare Instructions
1504//===----------------------------------------------------------------------===//
1505
1506// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001507
1508multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1509
1510 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1511 (outs _.KRC:$dst),
1512 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1513 "vcmp${cc}"#_.Suffix,
1514 "$src2, $src1", "$src1, $src2",
1515 (OpNode (_.VT _.RC:$src1),
1516 (_.VT _.RC:$src2),
1517 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001518 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1519 (outs _.KRC:$dst),
1520 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1521 "vcmp${cc}"#_.Suffix,
1522 "$src2, $src1", "$src1, $src2",
1523 (OpNode (_.VT _.RC:$src1),
1524 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1525 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001526
1527 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1528 (outs _.KRC:$dst),
1529 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1530 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001531 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001532 (OpNodeRnd (_.VT _.RC:$src1),
1533 (_.VT _.RC:$src2),
1534 imm:$cc,
1535 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1536 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001537 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001538 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1539 (outs VK1:$dst),
1540 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1541 "vcmp"#_.Suffix,
1542 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1543 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1544 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001545 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001546 "vcmp"#_.Suffix,
1547 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1548 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1549
1550 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1551 (outs _.KRC:$dst),
1552 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1553 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001554 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001555 EVEX_4V, EVEX_B;
1556 }// let isAsmParserOnly = 1, hasSideEffects = 0
1557
1558 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001559 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001560 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1561 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1562 !strconcat("vcmp${cc}", _.Suffix,
1563 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1564 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1565 _.FRC:$src2,
1566 imm:$cc))],
1567 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001568 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1569 (outs _.KRC:$dst),
1570 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1571 !strconcat("vcmp${cc}", _.Suffix,
1572 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1573 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1574 (_.ScalarLdFrag addr:$src2),
1575 imm:$cc))],
1576 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001577 }
1578}
1579
1580let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001581 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1582 AVX512XSIi8Base;
1583 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1584 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001585}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001586
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001587multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001588 X86VectorVTInfo _, bit IsCommutable> {
1589 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001591 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1592 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1593 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1595 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1597 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1598 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1599 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001601 def rrk : AVX512BI<opc, MRMSrcReg,
1602 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1603 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1604 "$dst {${mask}}, $src1, $src2}"),
1605 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1606 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1607 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001608 def rmk : AVX512BI<opc, MRMSrcMem,
1609 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1610 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1611 "$dst {${mask}}, $src1, $src2}"),
1612 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1613 (OpNode (_.VT _.RC:$src1),
1614 (_.VT (bitconvert
1615 (_.LdFrag addr:$src2))))))],
1616 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617}
1618
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001619multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001620 X86VectorVTInfo _, bit IsCommutable> :
1621 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001622 def rmb : AVX512BI<opc, MRMSrcMem,
1623 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1624 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1625 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1626 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1627 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1628 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1629 def rmbk : AVX512BI<opc, MRMSrcMem,
1630 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1631 _.ScalarMemOp:$src2),
1632 !strconcat(OpcodeStr,
1633 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1634 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1635 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1636 (OpNode (_.VT _.RC:$src1),
1637 (X86VBroadcast
1638 (_.ScalarLdFrag addr:$src2)))))],
1639 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001640}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001642multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001643 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1644 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001645 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001646 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1647 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001648
1649 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001650 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1651 IsCommutable>, EVEX_V256;
1652 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1653 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001654 }
1655}
1656
1657multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1658 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001659 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001660 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001661 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1662 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001663
1664 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001665 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1666 IsCommutable>, EVEX_V256;
1667 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1668 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001669 }
1670}
1671
1672defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001673 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001674 EVEX_CD8<8, CD8VF>;
1675
1676defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001677 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001678 EVEX_CD8<16, CD8VF>;
1679
Robert Khasanovf70f7982014-09-18 14:06:55 +00001680defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001681 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001682 EVEX_CD8<32, CD8VF>;
1683
Robert Khasanovf70f7982014-09-18 14:06:55 +00001684defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001685 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001686 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1687
1688defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1689 avx512vl_i8_info, HasBWI>,
1690 EVEX_CD8<8, CD8VF>;
1691
1692defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1693 avx512vl_i16_info, HasBWI>,
1694 EVEX_CD8<16, CD8VF>;
1695
Robert Khasanovf70f7982014-09-18 14:06:55 +00001696defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001697 avx512vl_i32_info, HasAVX512>,
1698 EVEX_CD8<32, CD8VF>;
1699
Robert Khasanovf70f7982014-09-18 14:06:55 +00001700defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001701 avx512vl_i64_info, HasAVX512>,
1702 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001703
Craig Topper8b9e6712016-09-02 04:25:30 +00001704let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001706 (COPY_TO_REGCLASS (VPCMPGTDZrr
Craig Topper61403202016-09-19 02:53:43 +00001707 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1708 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709
1710def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001711 (COPY_TO_REGCLASS (VPCMPEQDZrr
Craig Topper61403202016-09-19 02:53:43 +00001712 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1713 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001714}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001715
Robert Khasanov29e3b962014-08-27 09:34:37 +00001716multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1717 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001718 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001719 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001720 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001721 !strconcat("vpcmp${cc}", Suffix,
1722 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001723 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1724 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1726 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001727 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001728 !strconcat("vpcmp${cc}", Suffix,
1729 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001730 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1731 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001732 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001733 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1734 def rrik : AVX512AIi8<opc, MRMSrcReg,
1735 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001736 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001737 !strconcat("vpcmp${cc}", Suffix,
1738 "\t{$src2, $src1, $dst {${mask}}|",
1739 "$dst {${mask}}, $src1, $src2}"),
1740 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1741 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001742 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001743 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001744 def rmik : AVX512AIi8<opc, MRMSrcMem,
1745 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001746 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001747 !strconcat("vpcmp${cc}", Suffix,
1748 "\t{$src2, $src1, $dst {${mask}}|",
1749 "$dst {${mask}}, $src1, $src2}"),
1750 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1751 (OpNode (_.VT _.RC:$src1),
1752 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001753 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001754 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1755
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001756 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001757 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001759 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001760 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1761 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001762 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001763 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001764 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001765 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001766 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1767 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001768 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1770 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001771 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001772 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001773 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1774 "$dst {${mask}}, $src1, $src2, $cc}"),
1775 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001776 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001777 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1778 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001779 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001780 !strconcat("vpcmp", Suffix,
1781 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1782 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001783 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784 }
1785}
1786
Robert Khasanov29e3b962014-08-27 09:34:37 +00001787multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001788 X86VectorVTInfo _> :
1789 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001790 def rmib : AVX512AIi8<opc, MRMSrcMem,
1791 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001792 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001793 !strconcat("vpcmp${cc}", Suffix,
1794 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1795 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1796 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1797 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001798 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001799 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1800 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1801 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001802 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001803 !strconcat("vpcmp${cc}", Suffix,
1804 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1805 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1806 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1807 (OpNode (_.VT _.RC:$src1),
1808 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001809 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001810 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001811
Robert Khasanov29e3b962014-08-27 09:34:37 +00001812 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001813 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001814 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1815 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001816 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001817 !strconcat("vpcmp", Suffix,
1818 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1819 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1820 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1821 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1822 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001823 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001824 !strconcat("vpcmp", Suffix,
1825 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1826 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1827 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1828 }
1829}
1830
1831multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1832 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1833 let Predicates = [prd] in
1834 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1835
1836 let Predicates = [prd, HasVLX] in {
1837 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1838 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1839 }
1840}
1841
1842multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1843 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1844 let Predicates = [prd] in
1845 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1846 EVEX_V512;
1847
1848 let Predicates = [prd, HasVLX] in {
1849 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1850 EVEX_V256;
1851 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1852 EVEX_V128;
1853 }
1854}
1855
1856defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1857 HasBWI>, EVEX_CD8<8, CD8VF>;
1858defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1859 HasBWI>, EVEX_CD8<8, CD8VF>;
1860
1861defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1862 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1863defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1864 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1865
Robert Khasanovf70f7982014-09-18 14:06:55 +00001866defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001867 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001868defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001869 HasAVX512>, EVEX_CD8<32, CD8VF>;
1870
Robert Khasanovf70f7982014-09-18 14:06:55 +00001871defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001872 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001873defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001874 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001875
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001876multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001877
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001878 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1879 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1880 "vcmp${cc}"#_.Suffix,
1881 "$src2, $src1", "$src1, $src2",
1882 (X86cmpm (_.VT _.RC:$src1),
1883 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001884 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001885
Craig Toppere1cac152016-06-07 07:27:54 +00001886 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1887 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1888 "vcmp${cc}"#_.Suffix,
1889 "$src2, $src1", "$src1, $src2",
1890 (X86cmpm (_.VT _.RC:$src1),
1891 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1892 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001893
Craig Toppere1cac152016-06-07 07:27:54 +00001894 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1895 (outs _.KRC:$dst),
1896 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1897 "vcmp${cc}"#_.Suffix,
1898 "${src2}"##_.BroadcastStr##", $src1",
1899 "$src1, ${src2}"##_.BroadcastStr,
1900 (X86cmpm (_.VT _.RC:$src1),
1901 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1902 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001903 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001904 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001905 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1906 (outs _.KRC:$dst),
1907 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1908 "vcmp"#_.Suffix,
1909 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1910
1911 let mayLoad = 1 in {
1912 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1913 (outs _.KRC:$dst),
1914 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1915 "vcmp"#_.Suffix,
1916 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1917
1918 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1919 (outs _.KRC:$dst),
1920 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1921 "vcmp"#_.Suffix,
1922 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1923 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1924 }
1925 }
1926}
1927
1928multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1929 // comparison code form (VCMP[EQ/LT/LE/...]
1930 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1931 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1932 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001933 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001934 (X86cmpmRnd (_.VT _.RC:$src1),
1935 (_.VT _.RC:$src2),
1936 imm:$cc,
1937 (i32 FROUND_NO_EXC))>, EVEX_B;
1938
1939 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1940 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1941 (outs _.KRC:$dst),
1942 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1943 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001944 "$cc, {sae}, $src2, $src1",
1945 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001946 }
1947}
1948
1949multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1950 let Predicates = [HasAVX512] in {
1951 defm Z : avx512_vcmp_common<_.info512>,
1952 avx512_vcmp_sae<_.info512>, EVEX_V512;
1953
1954 }
1955 let Predicates = [HasAVX512,HasVLX] in {
1956 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1957 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958 }
1959}
1960
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001961defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1962 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1963defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1964 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965
1966def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1967 (COPY_TO_REGCLASS (VCMPPSZrri
Craig Topper61403202016-09-19 02:53:43 +00001968 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1969 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001970 imm:$cc), VK8)>;
1971def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1972 (COPY_TO_REGCLASS (VPCMPDZrri
Craig Topper61403202016-09-19 02:53:43 +00001973 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1974 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975 imm:$cc), VK8)>;
1976def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1977 (COPY_TO_REGCLASS (VPCMPUDZrri
Craig Topper61403202016-09-19 02:53:43 +00001978 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1979 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001981
Asaf Badouh572bbce2015-09-20 08:46:07 +00001982// ----------------------------------------------------------------
1983// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001984//handle fpclass instruction mask = op(reg_scalar,imm)
1985// op(mem_scalar,imm)
1986multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1987 X86VectorVTInfo _, Predicate prd> {
1988 let Predicates = [prd] in {
1989 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1990 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001991 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001992 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1993 (i32 imm:$src2)))], NoItinerary>;
1994 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1995 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1996 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001997 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001998 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001999 (OpNode (_.VT _.RC:$src1),
2000 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002001 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00002002 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2003 (ins _.MemOp:$src1, i32u8imm:$src2),
2004 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002005 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002006 [(set _.KRC:$dst,
2007 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2008 (i32 imm:$src2)))], NoItinerary>;
2009 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2010 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2011 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00002012 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002013 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002014 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2015 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2016 }
2017 }
2018}
2019
Asaf Badouh572bbce2015-09-20 08:46:07 +00002020//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2021// fpclass(reg_vec, mem_vec, imm)
2022// fpclass(reg_vec, broadcast(eltVt), imm)
2023multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2024 X86VectorVTInfo _, string mem, string broadcast>{
2025 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2026 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002027 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002028 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2029 (i32 imm:$src2)))], NoItinerary>;
2030 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2031 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2032 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002033 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002034 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002035 (OpNode (_.VT _.RC:$src1),
2036 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002037 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2038 (ins _.MemOp:$src1, i32u8imm:$src2),
2039 OpcodeStr##_.Suffix##mem#
2040 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002041 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002042 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2043 (i32 imm:$src2)))], NoItinerary>;
2044 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2045 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2046 OpcodeStr##_.Suffix##mem#
2047 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002048 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002049 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2050 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2051 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2052 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2053 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2054 _.BroadcastStr##", $dst|$dst, ${src1}"
2055 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002056 [(set _.KRC:$dst,(OpNode
2057 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002058 (_.ScalarLdFrag addr:$src1))),
2059 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2060 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2061 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2062 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2063 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2064 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002065 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2066 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002067 (_.ScalarLdFrag addr:$src1))),
2068 (i32 imm:$src2))))], NoItinerary>,
2069 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002070}
2071
Asaf Badouh572bbce2015-09-20 08:46:07 +00002072multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002073 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002074 string broadcast>{
2075 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002076 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002077 broadcast>, EVEX_V512;
2078 }
2079 let Predicates = [prd, HasVLX] in {
2080 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2081 broadcast>, EVEX_V128;
2082 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2083 broadcast>, EVEX_V256;
2084 }
2085}
2086
2087multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002088 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002089 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002090 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002091 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002092 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2093 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2094 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2095 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2096 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002097}
2098
Asaf Badouh696e8e02015-10-18 11:04:38 +00002099defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2100 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002101
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002102//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103// Mask register copy, including
2104// - copy between mask registers
2105// - load/store mask registers
2106// - copy from GPR to mask register and vice versa
2107//
2108multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2109 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002110 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002111 let hasSideEffects = 0 in
2112 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2113 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2114 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2115 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2116 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2117 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2118 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2119 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120}
2121
2122multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2123 string OpcodeStr,
2124 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002125 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002127 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002128 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002129 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002130 }
2131}
2132
Robert Khasanov74acbb72014-07-23 14:49:42 +00002133let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002134 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002135 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2136 VEX, PD;
2137
2138let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002139 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002140 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002141 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002142
2143let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002144 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2145 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002146 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2147 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002148 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2149 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002150 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2151 VEX, XD, VEX_W;
2152}
2153
2154// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002155def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2156 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2157def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2158 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2159
2160def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2161 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2162def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2163 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2164
2165def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002166 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002167def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002168 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002169 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2170
2171def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002172 (MOVZX32rr8 (COPY_TO_REGCLASS VK8:$src, GR8))>, Requires<[NoDQI]>;
2173def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2174 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002175def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper61403202016-09-19 02:53:43 +00002176 (i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002177 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2178
2179def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2180 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2181def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2182 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2183def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2184 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2185def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2186 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187
Robert Khasanov74acbb72014-07-23 14:49:42 +00002188// Load/store kreg
2189let Predicates = [HasDQI] in {
2190 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2191 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002192 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2193 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002194
2195 def : Pat<(store VK4:$src, addr:$dst),
2196 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2197 def : Pat<(store VK2:$src, addr:$dst),
2198 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002199 def : Pat<(store VK1:$src, addr:$dst),
2200 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002201
2202 def : Pat<(v2i1 (load addr:$src)),
2203 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2204 def : Pat<(v4i1 (load addr:$src)),
2205 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002206}
2207let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002208 def : Pat<(store VK1:$src, addr:$dst),
2209 (MOV8mr addr:$dst,
2210 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2211 sub_8bit))>;
2212 def : Pat<(store VK2:$src, addr:$dst),
2213 (MOV8mr addr:$dst,
2214 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2215 sub_8bit))>;
2216 def : Pat<(store VK4:$src, addr:$dst),
2217 (MOV8mr addr:$dst,
2218 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002219 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002220 def : Pat<(store VK8:$src, addr:$dst),
2221 (MOV8mr addr:$dst,
2222 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2223 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002224
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002225 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002226 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002227 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002228 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002229 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002230 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002231}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002232
Robert Khasanov74acbb72014-07-23 14:49:42 +00002233let Predicates = [HasAVX512] in {
2234 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002236 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002237 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002238 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2239 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240}
2241let Predicates = [HasBWI] in {
2242 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2243 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002244 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2245 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002246 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2247 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002248 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2249 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002250}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002251
Robert Khasanov74acbb72014-07-23 14:49:42 +00002252let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002253 def : Pat<(i1 (trunc (i64 GR64:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002254 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 (EXTRACT_SUBREG $src, sub_32bit),
2255 (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002256
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002257 def : Pat<(i1 (trunc (i32 GR32:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002258 (COPY_TO_REGCLASS (KMOVWkr (AND32ri8 $src, (i32 1))), VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002259
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002260 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2261 (COPY_TO_REGCLASS GR32:$src, VK1)>;
2262
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002263 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002264 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002265 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2266 GR8:$src, sub_8bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002267 VK1)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002268
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002269 def : Pat<(i1 (trunc (i16 GR16:$src))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002270 (COPY_TO_REGCLASS
Craig Topper61403202016-09-19 02:53:43 +00002271 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2272 GR16:$src, sub_16bit), (i32 1))),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002273 VK1)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002274
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002275 def : Pat<(i32 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002276 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002277
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002278 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002279 (COPY_TO_REGCLASS VK1:$src, GR32)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002280
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002281 def : Pat<(i8 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002282 (EXTRACT_SUBREG
2283 (AND32ri8 (KMOVWrk
2284 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002285
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002286 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002287 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002288
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002289 def : Pat<(i64 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002290 (AND64ri8 (SUBREG_TO_REG (i64 0),
2291 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002292
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002293 def : Pat<(i64 (anyext VK1:$src)),
Craig Topper61403202016-09-19 02:53:43 +00002294 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002295 (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_32bit)>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002296
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002297 def : Pat<(i16 (zext VK1:$src)),
Michael Kuperstein2ee911e2016-08-25 22:48:11 +00002298 (EXTRACT_SUBREG
2299 (AND32ri8 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2300 sub_16bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002301
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002302 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002303 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002305def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2306 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2307def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2308 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2309def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2310 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2311def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2312 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2313def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2314 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2315def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2316 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002317
Igor Bregerd6c187b2016-01-27 08:43:25 +00002318def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2319def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2320def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2321
Igor Bregera77b14d2016-08-11 12:13:46 +00002322def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2323def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2324def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2325def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2326def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2327def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328
2329// Mask unary operation
2330// - KNOT
2331multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002332 RegisterClass KRC, SDPatternOperator OpNode,
2333 Predicate prd> {
2334 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002336 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337 [(set KRC:$dst, (OpNode KRC:$src))]>;
2338}
2339
Robert Khasanov74acbb72014-07-23 14:49:42 +00002340multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2341 SDPatternOperator OpNode> {
2342 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2343 HasDQI>, VEX, PD;
2344 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2345 HasAVX512>, VEX, PS;
2346 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2347 HasBWI>, VEX, PD, VEX_W;
2348 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2349 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350}
2351
Craig Topper7b9cc142016-11-03 06:04:28 +00002352defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002353
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002354multiclass avx512_mask_unop_int<string IntName, string InstName> {
2355 let Predicates = [HasAVX512] in
2356 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2357 (i16 GR16:$src)),
2358 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2359 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2360}
2361defm : avx512_mask_unop_int<"knot", "KNOT">;
2362
Robert Khasanov74acbb72014-07-23 14:49:42 +00002363// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002364let Predicates = [HasAVX512, NoDQI] in
2365def : Pat<(vnot VK8:$src),
2366 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2367
2368def : Pat<(vnot VK4:$src),
2369 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2370def : Pat<(vnot VK2:$src),
2371 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372
2373// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002374// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002375multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002376 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002377 Predicate prd, bit IsCommutable> {
2378 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2380 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002381 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2383}
2384
Robert Khasanov595683d2014-07-28 13:46:45 +00002385multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002386 SDPatternOperator OpNode, bit IsCommutable,
2387 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002388 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002389 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002390 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002391 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002392 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002393 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002394 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002395 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396}
2397
2398def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2399def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002400// These nodes use 'vnot' instead of 'not' to support vectors.
2401def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2402def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403
Craig Topper7b9cc142016-11-03 06:04:28 +00002404defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2405defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2406defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2407defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2408defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2409defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002410
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411multiclass avx512_mask_binop_int<string IntName, string InstName> {
2412 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002413 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2414 (i16 GR16:$src1), (i16 GR16:$src2)),
2415 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2416 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2417 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418}
2419
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420defm : avx512_mask_binop_int<"kand", "KAND">;
2421defm : avx512_mask_binop_int<"kandn", "KANDN">;
2422defm : avx512_mask_binop_int<"kor", "KOR">;
2423defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2424defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002425
Craig Topper7b9cc142016-11-03 06:04:28 +00002426multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2427 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002428 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2429 // for the DQI set, this type is legal and KxxxB instruction is used
2430 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002431 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002432 (COPY_TO_REGCLASS
2433 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2434 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2435
2436 // All types smaller than 8 bits require conversion anyway
2437 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2438 (COPY_TO_REGCLASS (Inst
2439 (COPY_TO_REGCLASS VK1:$src1, VK16),
2440 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002441 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002442 (COPY_TO_REGCLASS (Inst
2443 (COPY_TO_REGCLASS VK2:$src1, VK16),
2444 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002445 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002446 (COPY_TO_REGCLASS (Inst
2447 (COPY_TO_REGCLASS VK4:$src1, VK16),
2448 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449}
2450
Craig Topper7b9cc142016-11-03 06:04:28 +00002451defm : avx512_binop_pat<and, and, KANDWrr>;
2452defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2453defm : avx512_binop_pat<or, or, KORWrr>;
2454defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2455defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002458multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2459 RegisterClass KRCSrc, Predicate prd> {
2460 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002461 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002462 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2463 (ins KRC:$src1, KRC:$src2),
2464 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2465 VEX_4V, VEX_L;
2466
2467 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2468 (!cast<Instruction>(NAME##rr)
2469 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2470 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2471 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472}
2473
Igor Bregera54a1a82015-09-08 13:10:00 +00002474defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2475defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2476defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478// Mask bit testing
2479multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002480 SDNode OpNode, Predicate prd> {
2481 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002483 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2485}
2486
Igor Breger5ea0a6812015-08-31 13:30:19 +00002487multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2488 Predicate prdW = HasAVX512> {
2489 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2490 VEX, PD;
2491 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2492 VEX, PS;
2493 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2494 VEX, PS, VEX_W;
2495 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2496 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497}
2498
2499defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002500defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002501
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502// Mask shift
2503multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2504 SDNode OpNode> {
2505 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002506 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002508 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2510}
2511
2512multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2513 SDNode OpNode> {
2514 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002515 VEX, TAPD, VEX_W;
2516 let Predicates = [HasDQI] in
2517 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2518 VEX, TAPD;
2519 let Predicates = [HasBWI] in {
2520 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2521 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002522 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2523 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002524 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525}
2526
Craig Topper3b7e8232017-01-30 00:06:01 +00002527defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2528defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529
2530// Mask setting all 0s or 1s
2531multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2532 let Predicates = [HasAVX512] in
2533 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2534 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2535 [(set KRC:$dst, (VT Val))]>;
2536}
2537
2538multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002540 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2541 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542}
2543
2544defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2545defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2546
2547// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2548let Predicates = [HasAVX512] in {
2549 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002550 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2551 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002553 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2554 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002555 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002556 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2557 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002559
2560// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2561multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2562 RegisterClass RC, ValueType VT> {
2563 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2564 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002565
Igor Bregerf1bd7612016-03-06 07:46:03 +00002566 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002567 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002568}
2569
2570defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2571defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2572defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2573defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2574defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2575
2576defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2577defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2578defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2579defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2580
2581defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2582defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2583defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2584
2585defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2586defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2587
2588defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589
Igor Breger999ac752016-03-08 15:21:25 +00002590def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002591 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002592 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2593 VK2))>;
2594def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002595 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002596 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2597 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2599 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002600def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2601 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002602def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2603 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2604
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002605
Igor Breger86724082016-08-14 05:25:07 +00002606// Patterns for kmask shift
2607multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002608 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002609 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002610 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002611 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002612 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002613 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002614 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002615 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002616 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002617 RC))>;
2618}
2619
2620defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2621defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2622defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002623//===----------------------------------------------------------------------===//
2624// AVX-512 - Aligned and unaligned load and store
2625//
2626
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627
2628multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002629 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002630 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002631 let hasSideEffects = 0 in {
2632 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002633 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634 _.ExeDomain>, EVEX;
2635 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2636 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002637 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002638 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002639 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002640 (_.VT _.RC:$src),
2641 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642 EVEX, EVEX_KZ;
2643
Craig Topper4e7b8882016-10-03 02:00:29 +00002644 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002645 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002646 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002647 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2649 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002650
Craig Topper63e2cd62017-01-14 07:50:52 +00002651 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2653 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2654 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2655 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002656 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002657 (_.VT _.RC:$src1),
2658 (_.VT _.RC:$src0))))], _.ExeDomain>,
2659 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002660 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2662 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002663 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2664 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002665 [(set _.RC:$dst, (_.VT
2666 (vselect _.KRCWM:$mask,
2667 (_.VT (bitconvert (ld_frag addr:$src1))),
2668 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002669 }
Craig Toppere1cac152016-06-07 07:27:54 +00002670 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002671 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2672 (ins _.KRCWM:$mask, _.MemOp:$src),
2673 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2674 "${dst} {${mask}} {z}, $src}",
2675 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2676 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2677 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002678 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2680 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2681
2682 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2683 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2684
2685 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2686 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2687 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688}
2689
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002690multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2691 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002692 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002693 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002695 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002696
2697 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002699 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002700 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002701 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002702 }
2703}
2704
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002705multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2706 AVX512VLVectorVTInfo _,
2707 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002708 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002709 let Predicates = [prd] in
2710 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002711 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713 let Predicates = [prd, HasVLX] in {
2714 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002715 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002717 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 }
2719}
2720
2721multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002722 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002723
Craig Topper99f6b622016-05-01 01:03:56 +00002724 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002725 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2726 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2727 [], _.ExeDomain>, EVEX;
2728 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2729 (ins _.KRCWM:$mask, _.RC:$src),
2730 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2731 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002733 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002735 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002736 "${dst} {${mask}} {z}, $src}",
2737 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002738 }
Igor Breger81b79de2015-11-19 07:43:43 +00002739
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002742 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002743 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002744 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2745 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2746 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002747
2748 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2749 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2750 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002751}
2752
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002753
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002754multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2755 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002756 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002757 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2758 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002759
2760 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002761 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2762 masked_store_unaligned>, EVEX_V256;
2763 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2764 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002765 }
2766}
2767
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002768multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2769 AVX512VLVectorVTInfo _, Predicate prd> {
2770 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002771 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2772 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002773
2774 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002775 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2776 masked_store_aligned256>, EVEX_V256;
2777 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2778 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002779 }
2780}
2781
2782defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2783 HasAVX512>,
2784 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2785 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2786
2787defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2788 HasAVX512>,
2789 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2790 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2791
Craig Topperc9293492016-02-26 06:50:29 +00002792defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002793 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002794 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795 PS, EVEX_CD8<32, CD8VF>;
2796
Craig Topper4e7b8882016-10-03 02:00:29 +00002797defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002798 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002799 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2800 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002801
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002802defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2803 HasAVX512>,
2804 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2805 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002806
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002807defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2808 HasAVX512>,
2809 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2810 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002811
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002812defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2813 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002814 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2815
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002816defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2817 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002818 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2819
Craig Topperc9293492016-02-26 06:50:29 +00002820defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002821 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002822 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002823 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2824
Craig Topperc9293492016-02-26 06:50:29 +00002825defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002826 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002827 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002828 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002829
Craig Topperd875d6b2016-09-29 06:07:09 +00002830// Special instructions to help with spilling when we don't have VLX. We need
2831// to load or store from a ZMM register instead. These are converted in
2832// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002833let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002834 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2835def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2836 "", []>;
2837def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2838 "", []>;
2839def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2840 "", []>;
2841def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2842 "", []>;
2843}
2844
2845let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002846def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002847 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002848def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002849 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002850def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002851 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002852def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002853 "", []>;
2854}
2855
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002856def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002857 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002858 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002859 VK8), VR512:$src)>;
2860
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002861def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002862 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002863 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002864
Craig Topper33c550c2016-05-22 00:39:30 +00002865// These patterns exist to prevent the above patterns from introducing a second
2866// mask inversion when one already exists.
2867def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2868 (bc_v8i64 (v16i32 immAllZerosV)),
2869 (v8i64 VR512:$src))),
2870 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2871def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2872 (v16i32 immAllZerosV),
2873 (v16i32 VR512:$src))),
2874 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2875
Craig Topper96ab6fd2017-01-09 04:19:34 +00002876// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2877// available. Use a 512-bit operation and extract.
2878let Predicates = [HasAVX512, NoVLX] in {
2879def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2880 (v8f32 VR256X:$src0))),
2881 (EXTRACT_SUBREG
2882 (v16f32
2883 (VMOVAPSZrrk
2884 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2885 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2886 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2887 sub_ymm)>;
2888
2889def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2890 (v8i32 VR256X:$src0))),
2891 (EXTRACT_SUBREG
2892 (v16i32
2893 (VMOVDQA32Zrrk
2894 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2895 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2896 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2897 sub_ymm)>;
2898}
2899
Craig Topper14aa2662016-08-11 06:04:04 +00002900let Predicates = [HasVLX, NoBWI] in {
2901 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002902 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2903 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2904 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2905 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2906 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2907 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2908 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2909 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002910
2911 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002912 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2913 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2914 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2915 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2916 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2917 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2918 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2919 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002920}
2921
Craig Topper95bdabd2016-05-22 23:44:33 +00002922let Predicates = [HasVLX] in {
2923 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2924 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2925 def : Pat<(alignedstore (v2f64 (extract_subvector
2926 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2927 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2928 def : Pat<(alignedstore (v4f32 (extract_subvector
2929 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2930 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2931 def : Pat<(alignedstore (v2i64 (extract_subvector
2932 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2933 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2934 def : Pat<(alignedstore (v4i32 (extract_subvector
2935 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2936 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2937 def : Pat<(alignedstore (v8i16 (extract_subvector
2938 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2939 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2940 def : Pat<(alignedstore (v16i8 (extract_subvector
2941 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2942 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2943
2944 def : Pat<(store (v2f64 (extract_subvector
2945 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2946 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2947 def : Pat<(store (v4f32 (extract_subvector
2948 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2949 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2950 def : Pat<(store (v2i64 (extract_subvector
2951 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2952 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2953 def : Pat<(store (v4i32 (extract_subvector
2954 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2955 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2956 def : Pat<(store (v8i16 (extract_subvector
2957 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2958 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2959 def : Pat<(store (v16i8 (extract_subvector
2960 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2961 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2962
2963 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2964 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2965 def : Pat<(alignedstore (v2f64 (extract_subvector
2966 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2967 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2968 def : Pat<(alignedstore (v4f32 (extract_subvector
2969 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2970 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2971 def : Pat<(alignedstore (v2i64 (extract_subvector
2972 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2973 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2974 def : Pat<(alignedstore (v4i32 (extract_subvector
2975 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2976 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2977 def : Pat<(alignedstore (v8i16 (extract_subvector
2978 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2979 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2980 def : Pat<(alignedstore (v16i8 (extract_subvector
2981 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2982 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2983
2984 def : Pat<(store (v2f64 (extract_subvector
2985 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2987 def : Pat<(store (v4f32 (extract_subvector
2988 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2989 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2990 def : Pat<(store (v2i64 (extract_subvector
2991 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2992 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2993 def : Pat<(store (v4i32 (extract_subvector
2994 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2995 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2996 def : Pat<(store (v8i16 (extract_subvector
2997 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2998 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2999 def : Pat<(store (v16i8 (extract_subvector
3000 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3001 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3002
3003 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3004 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003005 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3006 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003007 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3008 def : Pat<(alignedstore (v8f32 (extract_subvector
3009 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3010 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003011 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3012 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003013 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003014 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3015 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003016 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003017 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3018 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003019 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003020 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3021 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003022 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3023
3024 def : Pat<(store (v4f64 (extract_subvector
3025 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3026 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3027 def : Pat<(store (v8f32 (extract_subvector
3028 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3029 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3030 def : Pat<(store (v4i64 (extract_subvector
3031 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3032 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3033 def : Pat<(store (v8i32 (extract_subvector
3034 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3035 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3036 def : Pat<(store (v16i16 (extract_subvector
3037 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3038 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3039 def : Pat<(store (v32i8 (extract_subvector
3040 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3041 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3042}
3043
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003044
3045// Move Int Doubleword to Packed Double Int
3046//
3047let ExeDomain = SSEPackedInt in {
3048def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3049 "vmovd\t{$src, $dst|$dst, $src}",
3050 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003052 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003053def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003054 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055 [(set VR128X:$dst,
3056 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003057 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003058def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003059 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060 [(set VR128X:$dst,
3061 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003062 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003063let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3064def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3065 (ins i64mem:$src),
3066 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003067 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003068let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003069def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003070 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003071 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003073def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003074 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003075 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003077def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003078 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003079 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003080 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3081 EVEX_CD8<64, CD8VT1>;
3082}
3083} // ExeDomain = SSEPackedInt
3084
3085// Move Int Doubleword to Single Scalar
3086//
3087let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3088def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3089 "vmovd\t{$src, $dst|$dst, $src}",
3090 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003091 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003092
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003093def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003094 "vmovd\t{$src, $dst|$dst, $src}",
3095 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3096 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3097} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3098
3099// Move doubleword from xmm register to r/m32
3100//
3101let ExeDomain = SSEPackedInt in {
3102def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3103 "vmovd\t{$src, $dst|$dst, $src}",
3104 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003106 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003107def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003109 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003110 [(store (i32 (extractelt (v4i32 VR128X:$src),
3111 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3112 EVEX, EVEX_CD8<32, CD8VT1>;
3113} // ExeDomain = SSEPackedInt
3114
3115// Move quadword from xmm1 register to r/m64
3116//
3117let ExeDomain = SSEPackedInt in {
3118def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3119 "vmovq\t{$src, $dst|$dst, $src}",
3120 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003122 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123 Requires<[HasAVX512, In64BitMode]>;
3124
Craig Topperc648c9b2015-12-28 06:11:42 +00003125let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3126def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3127 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003128 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003129 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003130
Craig Topperc648c9b2015-12-28 06:11:42 +00003131def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3132 (ins i64mem:$dst, VR128X:$src),
3133 "vmovq\t{$src, $dst|$dst, $src}",
3134 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3135 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003136 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003137 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3138
3139let hasSideEffects = 0 in
3140def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003141 (ins VR128X:$src),
3142 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3143 EVEX, VEX_W;
3144} // ExeDomain = SSEPackedInt
3145
3146// Move Scalar Single to Double Int
3147//
3148let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3149def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3150 (ins FR32X:$src),
3151 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003152 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003153 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003154def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003156 "vmovd\t{$src, $dst|$dst, $src}",
3157 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3158 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3159} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3160
3161// Move Quadword Int to Packed Quadword Int
3162//
3163let ExeDomain = SSEPackedInt in {
3164def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3165 (ins i64mem:$src),
3166 "vmovq\t{$src, $dst|$dst, $src}",
3167 [(set VR128X:$dst,
3168 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3169 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3170} // ExeDomain = SSEPackedInt
3171
3172//===----------------------------------------------------------------------===//
3173// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174//===----------------------------------------------------------------------===//
3175
Craig Topperc7de3a12016-07-29 02:49:08 +00003176multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003177 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003178 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3179 (ins _.RC:$src1, _.FRC:$src2),
3180 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3181 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3182 (scalar_to_vector _.FRC:$src2))))],
3183 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3184 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3185 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3186 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3187 "$dst {${mask}} {z}, $src1, $src2}"),
3188 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3189 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3190 _.ImmAllZerosV)))],
3191 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3192 let Constraints = "$src0 = $dst" in
3193 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3194 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3195 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3196 "$dst {${mask}}, $src1, $src2}"),
3197 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3198 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3199 (_.VT _.RC:$src0))))],
3200 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003201 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003202 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3203 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3204 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3205 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3206 let mayLoad = 1, hasSideEffects = 0 in {
3207 let Constraints = "$src0 = $dst" in
3208 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3209 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3210 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3211 "$dst {${mask}}, $src}"),
3212 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3213 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3214 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3215 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3216 "$dst {${mask}} {z}, $src}"),
3217 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003218 }
Craig Toppere1cac152016-06-07 07:27:54 +00003219 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3220 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3221 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3222 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003223 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003224 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3225 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3226 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3227 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003228}
3229
Asaf Badouh41ecf462015-12-06 13:26:56 +00003230defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3231 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232
Asaf Badouh41ecf462015-12-06 13:26:56 +00003233defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3234 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235
Ayman Musa46af8f92016-11-13 14:29:32 +00003236
3237multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3238 PatLeaf ZeroFP, X86VectorVTInfo _> {
3239
3240def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003241 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003242 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3243 (_.EltVT _.FRC:$src1),
3244 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003245 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003246 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3247 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3248 (_.VT _.RC:$src0),
3249 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3250 _.RC)>;
3251
3252def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003253 (_.VT (scalar_to_vector
Ayman Musa46af8f92016-11-13 14:29:32 +00003254 (_.EltVT (X86selects (i1 (trunc GR32:$mask)),
3255 (_.EltVT _.FRC:$src1),
3256 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003257 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003258 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
3259 (_.VT _.RC:$src0),
3260 (COPY_TO_REGCLASS _.FRC:$src1, _.RC)),
3261 _.RC)>;
3262
3263}
3264
3265multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3266 dag Mask, RegisterClass MaskRC> {
3267
3268def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003269 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003270 (_.info256.VT (insert_subvector undef,
3271 (_.info128.VT _.info128.RC:$src),
3272 (i64 0))),
3273 (i64 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003274 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Ayman Musa46af8f92016-11-13 14:29:32 +00003275 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003276 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003277
3278}
3279
3280multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3281 dag Mask, RegisterClass MaskRC> {
3282
3283def : Pat<(_.info128.VT (extract_subvector
3284 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003285 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003286 (v16i32 immAllZerosV))))),
3287 (i64 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003288 (!cast<Instruction>(InstrStr#rmkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003289 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3290 addr:$srcAddr)>;
3291
3292def : Pat<(_.info128.VT (extract_subvector
3293 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3294 (_.info512.VT (insert_subvector undef,
3295 (_.info256.VT (insert_subvector undef,
3296 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3297 (i64 0))),
3298 (i64 0))))),
3299 (i64 0))),
3300 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3301 (i1 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM)),
3302 addr:$srcAddr)>;
3303
3304}
3305
3306defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3307defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3308
3309defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3310 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3311defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3312 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3313defm : avx512_store_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3314 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3315
3316defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3317 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
3318defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3319 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16>;
3320defm : avx512_load_scalar_lowering<"VMOVSDZ", avx512vl_f64_info,
3321 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8>;
3322
Craig Topper74ed0872016-05-18 06:55:59 +00003323def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003324 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003325 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003326
Craig Topper74ed0872016-05-18 06:55:59 +00003327def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003328 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003329 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003331def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3332 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3333 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3334
Craig Topper99f6b622016-05-01 01:03:56 +00003335let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003336defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3337 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3338 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3339 XS, EVEX_4V, VEX_LIG;
3340
Craig Topper99f6b622016-05-01 01:03:56 +00003341let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003342defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3343 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3344 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3345 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346
3347let Predicates = [HasAVX512] in {
3348 let AddedComplexity = 15 in {
3349 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3350 // MOVS{S,D} to the lower bits.
3351 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003352 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003353 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003354 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003355 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003356 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003358 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003359 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360
3361 // Move low f32 and clear high bits.
3362 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3363 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003364 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3366 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3367 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003368 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003369 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003370 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3371 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003372 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003373 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3374 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3375 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003376 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003377 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378
3379 let AddedComplexity = 20 in {
3380 // MOVSSrm zeros the high parts of the register; represent this
3381 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3382 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3383 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3384 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3385 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3386 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3387 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003388 def : Pat<(v4f32 (X86vzload addr:$src)),
3389 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003390
3391 // MOVSDrm zeros the high parts of the register; represent this
3392 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3393 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3394 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3395 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3396 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3397 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3398 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3399 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3400 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3401 def : Pat<(v2f64 (X86vzload addr:$src)),
3402 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3403
3404 // Represent the same patterns above but in the form they appear for
3405 // 256-bit types
3406 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3407 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003408 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3410 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3411 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003412 def : Pat<(v8f32 (X86vzload addr:$src)),
3413 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003414 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3415 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3416 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003417 def : Pat<(v4f64 (X86vzload addr:$src)),
3418 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003419
3420 // Represent the same patterns above but in the form they appear for
3421 // 512-bit types
3422 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3423 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3424 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3425 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3426 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3427 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003428 def : Pat<(v16f32 (X86vzload addr:$src)),
3429 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003430 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3431 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3432 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003433 def : Pat<(v8f64 (X86vzload addr:$src)),
3434 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003435 }
3436 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3437 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003438 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 FR32X:$src)), sub_xmm)>;
3440 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3441 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003442 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 FR64X:$src)), sub_xmm)>;
3444 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3445 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003446 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003447
3448 // Move low f64 and clear high bits.
3449 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3450 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003451 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003453 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3454 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003455 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003456 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457
3458 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003459 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003461 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003462 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003463 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464
3465 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003466 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467 addr:$dst),
3468 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003469
3470 // Shuffle with VMOVSS
3471 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3472 (VMOVSSZrr (v4i32 VR128X:$src1),
3473 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3474 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3475 (VMOVSSZrr (v4f32 VR128X:$src1),
3476 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3477
3478 // 256-bit variants
3479 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3480 (SUBREG_TO_REG (i32 0),
3481 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3482 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3483 sub_xmm)>;
3484 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3485 (SUBREG_TO_REG (i32 0),
3486 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3487 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3488 sub_xmm)>;
3489
3490 // Shuffle with VMOVSD
3491 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3492 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3493 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3494 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3495 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3496 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3497 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3498 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3499
3500 // 256-bit variants
3501 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3502 (SUBREG_TO_REG (i32 0),
3503 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3504 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3505 sub_xmm)>;
3506 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3507 (SUBREG_TO_REG (i32 0),
3508 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3509 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3510 sub_xmm)>;
3511
3512 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3513 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3514 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3515 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3516 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3517 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3518 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3519 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3520}
3521
3522let AddedComplexity = 15 in
3523def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3524 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003525 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003526 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527 (v2i64 VR128X:$src))))],
3528 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3529
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003530let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003531 let AddedComplexity = 15 in {
3532 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3533 (VMOVDI2PDIZrr GR32:$src)>;
3534
3535 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3536 (VMOV64toPQIZrr GR64:$src)>;
3537
3538 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3539 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3540 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003541
3542 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3543 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3544 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003545 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003546 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3547 let AddedComplexity = 20 in {
3548 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3549 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3551 (VMOVDI2PDIZrm addr:$src)>;
3552 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3553 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003554 def : Pat<(v4i32 (X86vzload addr:$src)),
3555 (VMOVDI2PDIZrm addr:$src)>;
3556 def : Pat<(v8i32 (X86vzload addr:$src)),
3557 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003558 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003559 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003560 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003561 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003562 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003563 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003564 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003565 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003567
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3569 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3570 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3571 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003572 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3573 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3574 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3575
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003576 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003577 def : Pat<(v16i32 (X86vzload addr:$src)),
3578 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003579 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003580 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581}
3582
3583def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3584 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3585
3586def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3587 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3588
3589def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3590 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3591
3592def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3593 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3594
3595//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003596// AVX-512 - Non-temporals
3597//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003598let SchedRW = [WriteLoad] in {
3599 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3600 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3601 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3602 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3603 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003604
Craig Topper2f90c1f2016-06-07 07:27:57 +00003605 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003606 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003607 (ins i256mem:$src),
3608 "vmovntdqa\t{$src, $dst|$dst, $src}",
3609 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3610 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3611 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003612
Robert Khasanoved882972014-08-13 10:46:00 +00003613 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003614 (ins i128mem:$src),
3615 "vmovntdqa\t{$src, $dst|$dst, $src}",
3616 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3617 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3618 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003619 }
Adam Nemetefd07852014-06-18 16:51:10 +00003620}
3621
Igor Bregerd3341f52016-01-20 13:11:47 +00003622multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3623 PatFrag st_frag = alignednontemporalstore,
3624 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003625 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003626 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003628 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3629 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003630}
3631
Igor Bregerd3341f52016-01-20 13:11:47 +00003632multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3633 AVX512VLVectorVTInfo VTInfo> {
3634 let Predicates = [HasAVX512] in
3635 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003636
Igor Bregerd3341f52016-01-20 13:11:47 +00003637 let Predicates = [HasAVX512, HasVLX] in {
3638 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3639 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003640 }
3641}
3642
Igor Bregerd3341f52016-01-20 13:11:47 +00003643defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3644defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3645defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003646
Craig Topper707c89c2016-05-08 23:43:17 +00003647let Predicates = [HasAVX512], AddedComplexity = 400 in {
3648 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3649 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3650 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3651 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3652 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3653 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003654
3655 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3656 (VMOVNTDQAZrm addr:$src)>;
3657 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3658 (VMOVNTDQAZrm addr:$src)>;
3659 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3660 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003661 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003662 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003663 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003664 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003665 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003666 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003667}
3668
Craig Topperc41320d2016-05-08 23:08:45 +00003669let Predicates = [HasVLX], AddedComplexity = 400 in {
3670 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3671 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3672 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3673 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3674 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3675 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3676
Simon Pilgrim9a896232016-06-07 13:34:24 +00003677 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3678 (VMOVNTDQAZ256rm addr:$src)>;
3679 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3680 (VMOVNTDQAZ256rm addr:$src)>;
3681 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3682 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003683 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003684 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003685 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003686 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003687 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003688 (VMOVNTDQAZ256rm addr:$src)>;
3689
Craig Topperc41320d2016-05-08 23:08:45 +00003690 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3691 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3692 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3693 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3694 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3695 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003696
3697 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3698 (VMOVNTDQAZ128rm addr:$src)>;
3699 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3700 (VMOVNTDQAZ128rm addr:$src)>;
3701 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3702 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003703 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003704 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003705 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003706 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003707 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003708 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003709}
3710
Adam Nemet7f62b232014-06-10 16:39:53 +00003711//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003712// AVX-512 - Integer arithmetic
3713//
3714multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003715 X86VectorVTInfo _, OpndItins itins,
3716 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003717 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003718 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003719 "$src2, $src1", "$src1, $src2",
3720 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003721 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003722 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003723
Craig Toppere1cac152016-06-07 07:27:54 +00003724 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3725 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3726 "$src2, $src1", "$src1, $src2",
3727 (_.VT (OpNode _.RC:$src1,
3728 (bitconvert (_.LdFrag addr:$src2)))),
3729 itins.rm>,
3730 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003731}
3732
3733multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3734 X86VectorVTInfo _, OpndItins itins,
3735 bit IsCommutable = 0> :
3736 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003737 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3738 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3739 "${src2}"##_.BroadcastStr##", $src1",
3740 "$src1, ${src2}"##_.BroadcastStr,
3741 (_.VT (OpNode _.RC:$src1,
3742 (X86VBroadcast
3743 (_.ScalarLdFrag addr:$src2)))),
3744 itins.rm>,
3745 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003746}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003747
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003748multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3749 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3750 Predicate prd, bit IsCommutable = 0> {
3751 let Predicates = [prd] in
3752 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3753 IsCommutable>, EVEX_V512;
3754
3755 let Predicates = [prd, HasVLX] in {
3756 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3757 IsCommutable>, EVEX_V256;
3758 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3759 IsCommutable>, EVEX_V128;
3760 }
3761}
3762
Robert Khasanov545d1b72014-10-14 14:36:19 +00003763multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3764 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3765 Predicate prd, bit IsCommutable = 0> {
3766 let Predicates = [prd] in
3767 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3768 IsCommutable>, EVEX_V512;
3769
3770 let Predicates = [prd, HasVLX] in {
3771 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3772 IsCommutable>, EVEX_V256;
3773 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3774 IsCommutable>, EVEX_V128;
3775 }
3776}
3777
3778multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3779 OpndItins itins, Predicate prd,
3780 bit IsCommutable = 0> {
3781 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3782 itins, prd, IsCommutable>,
3783 VEX_W, EVEX_CD8<64, CD8VF>;
3784}
3785
3786multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3787 OpndItins itins, Predicate prd,
3788 bit IsCommutable = 0> {
3789 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3790 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3791}
3792
3793multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 OpndItins itins, Predicate prd,
3795 bit IsCommutable = 0> {
3796 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3797 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3798}
3799
3800multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3801 OpndItins itins, Predicate prd,
3802 bit IsCommutable = 0> {
3803 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3804 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3805}
3806
3807multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3808 SDNode OpNode, OpndItins itins, Predicate prd,
3809 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003810 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003811 IsCommutable>;
3812
Igor Bregerf2460112015-07-26 14:41:44 +00003813 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003814 IsCommutable>;
3815}
3816
3817multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3818 SDNode OpNode, OpndItins itins, Predicate prd,
3819 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003820 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003821 IsCommutable>;
3822
Igor Bregerf2460112015-07-26 14:41:44 +00003823 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003824 IsCommutable>;
3825}
3826
3827multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3828 bits<8> opc_d, bits<8> opc_q,
3829 string OpcodeStr, SDNode OpNode,
3830 OpndItins itins, bit IsCommutable = 0> {
3831 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3832 itins, HasAVX512, IsCommutable>,
3833 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3834 itins, HasBWI, IsCommutable>;
3835}
3836
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003837multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003838 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003839 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3840 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003841 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003842 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003843 "$src2, $src1","$src1, $src2",
3844 (_Dst.VT (OpNode
3845 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003846 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003847 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003848 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003849 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3850 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3851 "$src2, $src1", "$src1, $src2",
3852 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3853 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003854 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003855 AVX512BIBase, EVEX_4V;
3856
3857 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003858 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003859 OpcodeStr,
3860 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003861 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003862 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3863 (_Brdct.VT (X86VBroadcast
3864 (_Brdct.ScalarLdFrag addr:$src2)))))),
3865 itins.rm>,
3866 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867}
3868
Robert Khasanov545d1b72014-10-14 14:36:19 +00003869defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3870 SSE_INTALU_ITINS_P, 1>;
3871defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3872 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003873defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3874 SSE_INTALU_ITINS_P, HasBWI, 1>;
3875defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3876 SSE_INTALU_ITINS_P, HasBWI, 0>;
3877defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003878 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003879defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003880 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003881defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003882 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003883defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003884 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003885defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003886 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003887defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003888 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003889defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003890 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003891defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003892 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003893defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003894 SSE_INTALU_ITINS_P, HasBWI, 1>;
3895
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003896multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003897 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3898 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3899 let Predicates = [prd] in
3900 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3901 _SrcVTInfo.info512, _DstVTInfo.info512,
3902 v8i64_info, IsCommutable>,
3903 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3904 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003905 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003906 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003907 v4i64x_info, IsCommutable>,
3908 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003909 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003910 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003911 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003912 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3913 }
Michael Liao66233b72015-08-06 09:06:20 +00003914}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003915
3916defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003917 avx512vl_i32_info, avx512vl_i64_info,
3918 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003919defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003920 avx512vl_i32_info, avx512vl_i64_info,
3921 X86pmuludq, HasAVX512, 1>;
3922defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3923 avx512vl_i8_info, avx512vl_i8_info,
3924 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003925
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003926multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3927 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003928 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3929 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3930 OpcodeStr,
3931 "${src2}"##_Src.BroadcastStr##", $src1",
3932 "$src1, ${src2}"##_Src.BroadcastStr,
3933 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3934 (_Src.VT (X86VBroadcast
3935 (_Src.ScalarLdFrag addr:$src2))))))>,
3936 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003937}
3938
Michael Liao66233b72015-08-06 09:06:20 +00003939multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3940 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003941 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003942 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003943 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003944 "$src2, $src1","$src1, $src2",
3945 (_Dst.VT (OpNode
3946 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003947 (_Src.VT _Src.RC:$src2))),
3948 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003949 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003950 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3951 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3952 "$src2, $src1", "$src1, $src2",
3953 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3954 (bitconvert (_Src.LdFrag addr:$src2))))>,
3955 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003956}
3957
3958multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3959 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003960 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003961 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3962 v32i16_info>,
3963 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3964 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003965 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003966 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3967 v16i16x_info>,
3968 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3969 v16i16x_info>, EVEX_V256;
3970 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3971 v8i16x_info>,
3972 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3973 v8i16x_info>, EVEX_V128;
3974 }
3975}
3976multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3977 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003978 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003979 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3980 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003981 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003982 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3983 v32i8x_info>, EVEX_V256;
3984 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3985 v16i8x_info>, EVEX_V128;
3986 }
3987}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003988
3989multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3990 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003991 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003992 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003993 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003994 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003995 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003996 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003997 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003998 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003999 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004000 }
4001}
4002
Craig Topperb6da6542016-05-01 17:38:32 +00004003defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4004defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4005defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4006defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004007
Craig Topper5acb5a12016-05-01 06:24:57 +00004008defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4009 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4010defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004011 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004012
Igor Bregerf2460112015-07-26 14:41:44 +00004013defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004014 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004015defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004016 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004017defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004018 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004019
Igor Bregerf2460112015-07-26 14:41:44 +00004020defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004021 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004022defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004023 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004024defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004025 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004026
Igor Bregerf2460112015-07-26 14:41:44 +00004027defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004028 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004029defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004030 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004031defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004032 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004033
Igor Bregerf2460112015-07-26 14:41:44 +00004034defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004035 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004036defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004037 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004038defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004039 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004040
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004041// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4042let Predicates = [HasDQI, NoVLX] in {
4043 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4044 (EXTRACT_SUBREG
4045 (VPMULLQZrr
4046 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4047 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4048 sub_ymm)>;
4049
4050 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4051 (EXTRACT_SUBREG
4052 (VPMULLQZrr
4053 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4054 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4055 sub_xmm)>;
4056}
4057
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059// AVX-512 Logical Instructions
4060//===----------------------------------------------------------------------===//
4061
Craig Topperabe80cc2016-08-28 06:06:28 +00004062multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004063 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004064 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4065 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4066 "$src2, $src1", "$src1, $src2",
4067 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4068 (bitconvert (_.VT _.RC:$src2)))),
4069 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4070 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004071 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004072 AVX512BIBase, EVEX_4V;
4073
4074 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4075 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4076 "$src2, $src1", "$src1, $src2",
4077 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4078 (bitconvert (_.LdFrag addr:$src2)))),
4079 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4080 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004081 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004082 AVX512BIBase, EVEX_4V;
4083}
4084
4085multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004086 X86VectorVTInfo _, bit IsCommutable = 0> :
4087 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004088 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4089 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4090 "${src2}"##_.BroadcastStr##", $src1",
4091 "$src1, ${src2}"##_.BroadcastStr,
4092 (_.i64VT (OpNode _.RC:$src1,
4093 (bitconvert
4094 (_.VT (X86VBroadcast
4095 (_.ScalarLdFrag addr:$src2)))))),
4096 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4097 (bitconvert
4098 (_.VT (X86VBroadcast
4099 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004100 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004101 AVX512BIBase, EVEX_4V, EVEX_B;
4102}
4103
4104multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004105 AVX512VLVectorVTInfo VTInfo,
4106 bit IsCommutable = 0> {
4107 let Predicates = [HasAVX512] in
4108 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004109 IsCommutable>, EVEX_V512;
4110
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004111 let Predicates = [HasAVX512, HasVLX] in {
4112 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004113 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004114 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004115 IsCommutable>, EVEX_V128;
4116 }
4117}
4118
4119multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004120 bit IsCommutable = 0> {
4121 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004122 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004123}
4124
4125multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004126 bit IsCommutable = 0> {
4127 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004128 IsCommutable>,
4129 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004130}
4131
4132multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004133 SDNode OpNode, bit IsCommutable = 0> {
4134 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4135 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004136}
4137
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004138defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4139defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4140defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4141defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142
4143//===----------------------------------------------------------------------===//
4144// AVX-512 FP arithmetic
4145//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004146multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4147 SDNode OpNode, SDNode VecNode, OpndItins itins,
4148 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004149 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004150 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4151 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4152 "$src2, $src1", "$src1, $src2",
4153 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4154 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004155 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004156
4157 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004158 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004159 "$src2, $src1", "$src1, $src2",
4160 (VecNode (_.VT _.RC:$src1),
4161 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4162 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00004163 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004164 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004165 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004166 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004167 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4168 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004169 itins.rr> {
4170 let isCommutable = IsCommutable;
4171 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004172 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004173 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004174 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4175 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004176 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004177 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004178 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004179}
4180
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004181multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004182 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004183 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004184 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4185 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4186 "$rc, $src2, $src1", "$src1, $src2, $rc",
4187 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004188 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004189 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004190}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004191multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4192 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004193 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004194 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4195 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004196 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004197 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004198 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004199}
4200
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004201multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4202 SDNode VecNode,
4203 SizeItins itins, bit IsCommutable> {
4204 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4205 itins.s, IsCommutable>,
4206 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4207 itins.s, IsCommutable>,
4208 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4209 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4210 itins.d, IsCommutable>,
4211 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4212 itins.d, IsCommutable>,
4213 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4214}
4215
4216multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
4217 SDNode VecNode,
4218 SizeItins itins, bit IsCommutable> {
4219 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4220 itins.s, IsCommutable>,
4221 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
4222 itins.s, IsCommutable>,
4223 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4224 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4225 itins.d, IsCommutable>,
4226 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
4227 itins.d, IsCommutable>,
4228 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4229}
4230defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00004231defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004232defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00004233defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004234defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
4235defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
4236
4237// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4238// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4239multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4240 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00004241 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004242 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4243 (ins _.FRC:$src1, _.FRC:$src2),
4244 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4245 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004246 itins.rr> {
4247 let isCommutable = 1;
4248 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004249 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4250 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4251 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4252 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4253 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4254 }
4255}
4256defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4257 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4258 EVEX_CD8<32, CD8VT1>;
4259
4260defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4261 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4262 EVEX_CD8<64, CD8VT1>;
4263
4264defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4265 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4266 EVEX_CD8<32, CD8VT1>;
4267
4268defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4269 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4270 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004271
Craig Topper375aa902016-12-19 00:42:28 +00004272multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004273 X86VectorVTInfo _, OpndItins itins,
4274 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004275 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004276 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4277 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4278 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004279 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4280 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004281 let mayLoad = 1 in {
4282 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4283 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4284 "$src2, $src1", "$src1, $src2",
4285 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4286 EVEX_4V;
4287 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4288 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4289 "${src2}"##_.BroadcastStr##", $src1",
4290 "$src1, ${src2}"##_.BroadcastStr,
4291 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4292 (_.ScalarLdFrag addr:$src2)))),
4293 itins.rm>, EVEX_4V, EVEX_B;
4294 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004295 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004296}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004297
Craig Topper375aa902016-12-19 00:42:28 +00004298multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004299 X86VectorVTInfo _> {
4300 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004301 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4302 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4303 "$rc, $src2, $src1", "$src1, $src2, $rc",
4304 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4305 EVEX_4V, EVEX_B, EVEX_RC;
4306}
4307
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004308
Craig Topper375aa902016-12-19 00:42:28 +00004309multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004310 X86VectorVTInfo _> {
4311 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004312 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4313 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4314 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4315 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4316 EVEX_4V, EVEX_B;
4317}
4318
Craig Topper375aa902016-12-19 00:42:28 +00004319multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004320 Predicate prd, SizeItins itins,
4321 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004322 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004323 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004324 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004325 EVEX_CD8<32, CD8VF>;
4326 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004327 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004328 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004329 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004330
Robert Khasanov595e5982014-10-29 15:43:02 +00004331 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004332 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004333 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004334 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004335 EVEX_CD8<32, CD8VF>;
4336 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004337 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004338 EVEX_CD8<32, CD8VF>;
4339 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004340 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004341 EVEX_CD8<64, CD8VF>;
4342 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004343 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004344 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004345 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346}
4347
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004348multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004349 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004350 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004351 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004352 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4353}
4354
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004355multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004356 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004357 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004358 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004359 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4360}
4361
Craig Topper9433f972016-08-02 06:16:53 +00004362defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4363 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004364 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004365defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4366 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004367 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004368defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004369 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004370defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004371 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004372defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4373 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004374 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004375defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4376 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004377 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004378let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004379 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4380 SSE_ALU_ITINS_P, 1>;
4381 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4382 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004383}
Craig Topper375aa902016-12-19 00:42:28 +00004384defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004385 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004386defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004387 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004388defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004389 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004390defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004391 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004392
Craig Topper8f6827c2016-08-31 05:37:52 +00004393// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004394multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4395 X86VectorVTInfo _, Predicate prd> {
4396let Predicates = [prd] in {
4397 // Masked register-register logical operations.
4398 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4399 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4400 _.RC:$src0)),
4401 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4402 _.RC:$src1, _.RC:$src2)>;
4403 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4404 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4405 _.ImmAllZerosV)),
4406 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4407 _.RC:$src2)>;
4408 // Masked register-memory logical operations.
4409 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4410 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4411 (load addr:$src2)))),
4412 _.RC:$src0)),
4413 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4414 _.RC:$src1, addr:$src2)>;
4415 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4416 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4417 _.ImmAllZerosV)),
4418 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4419 addr:$src2)>;
4420 // Register-broadcast logical operations.
4421 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4422 (bitconvert (_.VT (X86VBroadcast
4423 (_.ScalarLdFrag addr:$src2)))))),
4424 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4425 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4426 (bitconvert
4427 (_.i64VT (OpNode _.RC:$src1,
4428 (bitconvert (_.VT
4429 (X86VBroadcast
4430 (_.ScalarLdFrag addr:$src2))))))),
4431 _.RC:$src0)),
4432 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4433 _.RC:$src1, addr:$src2)>;
4434 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4435 (bitconvert
4436 (_.i64VT (OpNode _.RC:$src1,
4437 (bitconvert (_.VT
4438 (X86VBroadcast
4439 (_.ScalarLdFrag addr:$src2))))))),
4440 _.ImmAllZerosV)),
4441 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4442 _.RC:$src1, addr:$src2)>;
4443}
Craig Topper8f6827c2016-08-31 05:37:52 +00004444}
4445
Craig Topper45d65032016-09-02 05:29:13 +00004446multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4447 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4448 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4449 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4450 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4451 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4452 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004453}
4454
Craig Topper45d65032016-09-02 05:29:13 +00004455defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4456defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4457defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4458defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4459
Craig Topper2baef8f2016-12-18 04:17:00 +00004460let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004461 // Use packed logical operations for scalar ops.
4462 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4463 (COPY_TO_REGCLASS (VANDPDZ128rr
4464 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4465 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4466 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4467 (COPY_TO_REGCLASS (VORPDZ128rr
4468 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4469 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4470 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4471 (COPY_TO_REGCLASS (VXORPDZ128rr
4472 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4473 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4474 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4475 (COPY_TO_REGCLASS (VANDNPDZ128rr
4476 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4477 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4478
4479 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4480 (COPY_TO_REGCLASS (VANDPSZ128rr
4481 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4482 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4483 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4484 (COPY_TO_REGCLASS (VORPSZ128rr
4485 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4486 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4487 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4488 (COPY_TO_REGCLASS (VXORPSZ128rr
4489 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4490 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4491 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4492 (COPY_TO_REGCLASS (VANDNPSZ128rr
4493 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4494 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4495}
4496
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004497multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4498 X86VectorVTInfo _> {
4499 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4500 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4501 "$src2, $src1", "$src1, $src2",
4502 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004503 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4504 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4505 "$src2, $src1", "$src1, $src2",
4506 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4507 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4508 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4509 "${src2}"##_.BroadcastStr##", $src1",
4510 "$src1, ${src2}"##_.BroadcastStr,
4511 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4512 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4513 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004514}
4515
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004516multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4517 X86VectorVTInfo _> {
4518 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4519 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4520 "$src2, $src1", "$src1, $src2",
4521 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004522 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4523 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4524 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004525 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004526 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4527 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004528}
4529
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004530multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004531 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004532 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4533 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004534 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004535 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4536 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004537 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4538 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004539 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004540 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4541 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004542 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4543
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004544 // Define only if AVX512VL feature is present.
4545 let Predicates = [HasVLX] in {
4546 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4547 EVEX_V128, EVEX_CD8<32, CD8VF>;
4548 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4549 EVEX_V256, EVEX_CD8<32, CD8VF>;
4550 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4551 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4552 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4553 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4554 }
4555}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004556defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004557
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004558//===----------------------------------------------------------------------===//
4559// AVX-512 VPTESTM instructions
4560//===----------------------------------------------------------------------===//
4561
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004562multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4563 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004564 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004565 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4566 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4567 "$src2, $src1", "$src1, $src2",
4568 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4569 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004570 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4571 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4572 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004573 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004574 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4575 EVEX_4V,
4576 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577}
4578
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004579multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004581 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4582 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4583 "${src2}"##_.BroadcastStr##", $src1",
4584 "$src1, ${src2}"##_.BroadcastStr,
4585 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4586 (_.ScalarLdFrag addr:$src2))))>,
4587 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004588}
Igor Bregerfca0a342016-01-28 13:19:25 +00004589
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004590// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004591multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4592 X86VectorVTInfo _, string Suffix> {
4593 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4594 (_.KVT (COPY_TO_REGCLASS
4595 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004596 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004597 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004598 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004599 _.RC:$src2, _.SubRegIdx)),
4600 _.KRC))>;
4601}
4602
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004603multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004604 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004605 let Predicates = [HasAVX512] in
4606 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4607 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4608
4609 let Predicates = [HasAVX512, HasVLX] in {
4610 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4611 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4612 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4613 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4614 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004615 let Predicates = [HasAVX512, NoVLX] in {
4616 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4617 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004618 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004619}
4620
4621multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4622 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004623 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004624 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004625 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004626}
4627
4628multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4629 SDNode OpNode> {
4630 let Predicates = [HasBWI] in {
4631 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4632 EVEX_V512, VEX_W;
4633 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4634 EVEX_V512;
4635 }
4636 let Predicates = [HasVLX, HasBWI] in {
4637
4638 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4639 EVEX_V256, VEX_W;
4640 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4641 EVEX_V128, VEX_W;
4642 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4643 EVEX_V256;
4644 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4645 EVEX_V128;
4646 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004647
Igor Bregerfca0a342016-01-28 13:19:25 +00004648 let Predicates = [HasAVX512, NoVLX] in {
4649 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4650 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4651 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4652 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004653 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004654
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004655}
4656
4657multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4658 SDNode OpNode> :
4659 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4660 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4661
4662defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4663defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004664
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004665
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004666//===----------------------------------------------------------------------===//
4667// AVX-512 Shift instructions
4668//===----------------------------------------------------------------------===//
4669multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004670 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004671 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004672 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004673 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004674 "$src2, $src1", "$src1, $src2",
4675 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004676 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004677 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004678 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004679 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004680 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4681 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004682 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004683 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684}
4685
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004686multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4687 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004688 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004689 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4690 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4691 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4692 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004693 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004694}
4695
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004697 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004698 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004699 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004700 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4701 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4702 "$src2, $src1", "$src1, $src2",
4703 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004704 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004705 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4706 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4707 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004708 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004709 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004710 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004711 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004712}
4713
Cameron McInally5fb084e2014-12-11 17:13:05 +00004714multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004715 ValueType SrcVT, PatFrag bc_frag,
4716 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4717 let Predicates = [prd] in
4718 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4719 VTInfo.info512>, EVEX_V512,
4720 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4721 let Predicates = [prd, HasVLX] in {
4722 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4723 VTInfo.info256>, EVEX_V256,
4724 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4725 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4726 VTInfo.info128>, EVEX_V128,
4727 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4728 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004729}
4730
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004731multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4732 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004733 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004734 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004735 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004736 avx512vl_i64_info, HasAVX512>, VEX_W;
4737 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4738 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004739}
4740
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004741multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4742 string OpcodeStr, SDNode OpNode,
4743 AVX512VLVectorVTInfo VTInfo> {
4744 let Predicates = [HasAVX512] in
4745 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4746 VTInfo.info512>,
4747 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4748 VTInfo.info512>, EVEX_V512;
4749 let Predicates = [HasAVX512, HasVLX] in {
4750 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4751 VTInfo.info256>,
4752 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4753 VTInfo.info256>, EVEX_V256;
4754 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4755 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004756 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004757 VTInfo.info128>, EVEX_V128;
4758 }
4759}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004760
Michael Liao66233b72015-08-06 09:06:20 +00004761multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004762 Format ImmFormR, Format ImmFormM,
4763 string OpcodeStr, SDNode OpNode> {
4764 let Predicates = [HasBWI] in
4765 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4766 v32i16_info>, EVEX_V512;
4767 let Predicates = [HasVLX, HasBWI] in {
4768 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4769 v16i16x_info>, EVEX_V256;
4770 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4771 v8i16x_info>, EVEX_V128;
4772 }
4773}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004774
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004775multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4776 Format ImmFormR, Format ImmFormM,
4777 string OpcodeStr, SDNode OpNode> {
4778 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4779 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4780 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4781 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4782}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004783
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004784defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004785 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004786
4787defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004788 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004789
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004790defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004791 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004792
Michael Zuckerman298a6802016-01-13 12:39:33 +00004793defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004794defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004795
4796defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4797defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4798defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004799
4800//===-------------------------------------------------------------------===//
4801// Variable Bit Shifts
4802//===-------------------------------------------------------------------===//
4803multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004804 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004805 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004806 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4807 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4808 "$src2, $src1", "$src1, $src2",
4809 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004810 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004811 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4812 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4813 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004814 (_.VT (OpNode _.RC:$src1,
4815 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004816 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004817 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004818 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004819}
4820
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004821multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4822 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004823 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004824 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4825 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4826 "${src2}"##_.BroadcastStr##", $src1",
4827 "$src1, ${src2}"##_.BroadcastStr,
4828 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4829 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004830 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004831 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4832}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004833
Cameron McInally5fb084e2014-12-11 17:13:05 +00004834multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4835 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004836 let Predicates = [HasAVX512] in
4837 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4838 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4839
4840 let Predicates = [HasAVX512, HasVLX] in {
4841 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4842 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4843 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4844 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4845 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004846}
4847
4848multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4849 SDNode OpNode> {
4850 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004851 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004852 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004853 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004854}
4855
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004856// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004857multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4858 SDNode OpNode, list<Predicate> p> {
4859 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004860 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004861 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004862 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004863 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004864 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4865 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4866 sub_ymm)>;
4867
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004868 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004869 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004870 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004871 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004872 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4873 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4874 sub_xmm)>;
4875 }
4876}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004877multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4878 SDNode OpNode> {
4879 let Predicates = [HasBWI] in
4880 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4881 EVEX_V512, VEX_W;
4882 let Predicates = [HasVLX, HasBWI] in {
4883
4884 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4885 EVEX_V256, VEX_W;
4886 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4887 EVEX_V128, VEX_W;
4888 }
4889}
4890
4891defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004892 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004893
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004894defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004895 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004896
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004897defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004898 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
4899
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004900defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4901defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004902
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004903defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
4904defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
4905defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
4906defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
4907
Craig Topper05629d02016-07-24 07:32:45 +00004908// Special handing for handling VPSRAV intrinsics.
4909multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4910 list<Predicate> p> {
4911 let Predicates = p in {
4912 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4913 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4914 _.RC:$src2)>;
4915 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4916 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4917 _.RC:$src1, addr:$src2)>;
4918 let AddedComplexity = 20 in {
4919 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4920 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4921 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4922 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4923 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4924 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4925 _.RC:$src0)),
4926 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4927 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4928 }
4929 let AddedComplexity = 30 in {
4930 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4931 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4932 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4933 _.RC:$src1, _.RC:$src2)>;
4934 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4935 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4936 _.ImmAllZerosV)),
4937 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4938 _.RC:$src1, addr:$src2)>;
4939 }
4940 }
4941}
4942
4943multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4944 list<Predicate> p> :
4945 avx512_var_shift_int_lowering<InstrStr, _, p> {
4946 let Predicates = p in {
4947 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4948 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4949 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4950 _.RC:$src1, addr:$src2)>;
4951 let AddedComplexity = 20 in
4952 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4953 (X86vsrav _.RC:$src1,
4954 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4955 _.RC:$src0)),
4956 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4957 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4958 let AddedComplexity = 30 in
4959 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4960 (X86vsrav _.RC:$src1,
4961 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4962 _.ImmAllZerosV)),
4963 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4964 _.RC:$src1, addr:$src2)>;
4965 }
4966}
4967
4968defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4969defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4970defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4971defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4972defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4973defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4974defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4975defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4976defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4977
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004978//===-------------------------------------------------------------------===//
4979// 1-src variable permutation VPERMW/D/Q
4980//===-------------------------------------------------------------------===//
4981multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4982 AVX512VLVectorVTInfo _> {
4983 let Predicates = [HasAVX512] in
4984 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4985 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4986
4987 let Predicates = [HasAVX512, HasVLX] in
4988 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4989 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4990}
4991
4992multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4993 string OpcodeStr, SDNode OpNode,
4994 AVX512VLVectorVTInfo VTInfo> {
4995 let Predicates = [HasAVX512] in
4996 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4997 VTInfo.info512>,
4998 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4999 VTInfo.info512>, EVEX_V512;
5000 let Predicates = [HasAVX512, HasVLX] in
5001 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5002 VTInfo.info256>,
5003 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5004 VTInfo.info256>, EVEX_V256;
5005}
5006
Michael Zuckermand9cac592016-01-19 17:07:43 +00005007multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5008 Predicate prd, SDNode OpNode,
5009 AVX512VLVectorVTInfo _> {
5010 let Predicates = [prd] in
5011 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5012 EVEX_V512 ;
5013 let Predicates = [HasVLX, prd] in {
5014 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5015 EVEX_V256 ;
5016 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5017 EVEX_V128 ;
5018 }
5019}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005020
Michael Zuckermand9cac592016-01-19 17:07:43 +00005021defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5022 avx512vl_i16_info>, VEX_W;
5023defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5024 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005025
5026defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5027 avx512vl_i32_info>;
5028defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5029 avx512vl_i64_info>, VEX_W;
5030defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5031 avx512vl_f32_info>;
5032defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5033 avx512vl_f64_info>, VEX_W;
5034
5035defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5036 X86VPermi, avx512vl_i64_info>,
5037 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5038defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5039 X86VPermi, avx512vl_f64_info>,
5040 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005041//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005042// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005043//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005044
Igor Breger78741a12015-10-04 07:20:41 +00005045multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5046 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5047 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5048 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5049 "$src2, $src1", "$src1, $src2",
5050 (_.VT (OpNode _.RC:$src1,
5051 (Ctrl.VT Ctrl.RC:$src2)))>,
5052 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005053 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5054 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5055 "$src2, $src1", "$src1, $src2",
5056 (_.VT (OpNode
5057 _.RC:$src1,
5058 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5059 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5060 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5061 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5062 "${src2}"##_.BroadcastStr##", $src1",
5063 "$src1, ${src2}"##_.BroadcastStr,
5064 (_.VT (OpNode
5065 _.RC:$src1,
5066 (Ctrl.VT (X86VBroadcast
5067 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5068 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005069}
5070
5071multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5072 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5073 let Predicates = [HasAVX512] in {
5074 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5075 Ctrl.info512>, EVEX_V512;
5076 }
5077 let Predicates = [HasAVX512, HasVLX] in {
5078 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5079 Ctrl.info128>, EVEX_V128;
5080 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5081 Ctrl.info256>, EVEX_V256;
5082 }
5083}
5084
5085multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5086 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5087
5088 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5089 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5090 X86VPermilpi, _>,
5091 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005092}
5093
Craig Topper05948fb2016-08-02 05:11:15 +00005094let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005095defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5096 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005097let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005098defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5099 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005100//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005101// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5102//===----------------------------------------------------------------------===//
5103
5104defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005105 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005106 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5107defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005108 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005109defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005110 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005111
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005112multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5113 let Predicates = [HasBWI] in
5114 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5115
5116 let Predicates = [HasVLX, HasBWI] in {
5117 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5118 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5119 }
5120}
5121
5122defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5123
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005124//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005125// Move Low to High and High to Low packed FP Instructions
5126//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005127def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5128 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005129 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005130 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5131 IIC_SSE_MOV_LH>, EVEX_4V;
5132def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5133 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005134 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005135 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5136 IIC_SSE_MOV_LH>, EVEX_4V;
5137
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005138let Predicates = [HasAVX512] in {
5139 // MOVLHPS patterns
5140 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5141 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5142 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5143 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005145 // MOVHLPS patterns
5146 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5147 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5148}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005149
5150//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005151// VMOVHPS/PD VMOVLPS Instructions
5152// All patterns was taken from SSS implementation.
5153//===----------------------------------------------------------------------===//
5154multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5155 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00005156 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5157 (ins _.RC:$src1, f64mem:$src2),
5158 !strconcat(OpcodeStr,
5159 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5160 [(set _.RC:$dst,
5161 (OpNode _.RC:$src1,
5162 (_.VT (bitconvert
5163 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5164 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005165}
5166
5167defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5168 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5169defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5170 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5171defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5172 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5173defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5174 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5175
5176let Predicates = [HasAVX512] in {
5177 // VMOVHPS patterns
5178 def : Pat<(X86Movlhps VR128X:$src1,
5179 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5180 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5181 def : Pat<(X86Movlhps VR128X:$src1,
5182 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5183 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5184 // VMOVHPD patterns
5185 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5186 (scalar_to_vector (loadf64 addr:$src2)))),
5187 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5188 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5189 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5190 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5191 // VMOVLPS patterns
5192 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5193 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5194 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5195 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5196 // VMOVLPD patterns
5197 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5198 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5199 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5200 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5201 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5202 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5203 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5204}
5205
Igor Bregerb6b27af2015-11-10 07:09:07 +00005206def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5207 (ins f64mem:$dst, VR128X:$src),
5208 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005209 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005210 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5211 (bc_v2f64 (v4f32 VR128X:$src))),
5212 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5213 EVEX, EVEX_CD8<32, CD8VT2>;
5214def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5215 (ins f64mem:$dst, VR128X:$src),
5216 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005217 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005218 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5219 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5220 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5221def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5222 (ins f64mem:$dst, VR128X:$src),
5223 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005224 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005225 (iPTR 0))), addr:$dst)],
5226 IIC_SSE_MOV_LH>,
5227 EVEX, EVEX_CD8<32, CD8VT2>;
5228def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5229 (ins f64mem:$dst, VR128X:$src),
5230 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005231 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005232 (iPTR 0))), addr:$dst)],
5233 IIC_SSE_MOV_LH>,
5234 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005235
Igor Bregerb6b27af2015-11-10 07:09:07 +00005236let Predicates = [HasAVX512] in {
5237 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005238 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005239 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5240 (iPTR 0))), addr:$dst),
5241 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5242 // VMOVLPS patterns
5243 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5244 addr:$src1),
5245 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5246 def : Pat<(store (v4i32 (X86Movlps
5247 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5248 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5249 // VMOVLPD patterns
5250 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5251 addr:$src1),
5252 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5253 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5254 addr:$src1),
5255 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5256}
5257//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005258// FMA - Fused Multiply Operations
5259//
Adam Nemet26371ce2014-10-24 00:02:55 +00005260
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005261multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005262 X86VectorVTInfo _, string Suff> {
5263 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005264 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005265 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005266 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005267 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005268 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005269
Craig Toppere1cac152016-06-07 07:27:54 +00005270 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5271 (ins _.RC:$src2, _.MemOp:$src3),
5272 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005273 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005274 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005275
Craig Toppere1cac152016-06-07 07:27:54 +00005276 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5277 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5278 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5279 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005280 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005281 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005282 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005283 }
Craig Topper318e40b2016-07-25 07:20:31 +00005284
5285 // Additional pattern for folding broadcast nodes in other orders.
5286 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5287 (OpNode _.RC:$src1, _.RC:$src2,
5288 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5289 _.RC:$src1)),
5290 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5291 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005292}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005293
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005294multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005295 X86VectorVTInfo _, string Suff> {
5296 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005297 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005298 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5299 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005300 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005301 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005302}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005303
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005304multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005305 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5306 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005307 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005308 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5309 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5310 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005311 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005312 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005313 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005314 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005315 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005316 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005317 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318}
5319
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005320multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005321 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005322 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005323 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005324 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005325 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005326}
5327
5328defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5329defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5330defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5331defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5332defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5333defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5334
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005335
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005336multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005337 X86VectorVTInfo _, string Suff> {
5338 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005339 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5340 (ins _.RC:$src2, _.RC:$src3),
5341 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005342 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005343 AVX512FMA3Base;
5344
Craig Toppere1cac152016-06-07 07:27:54 +00005345 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5346 (ins _.RC:$src2, _.MemOp:$src3),
5347 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005348 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005349 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005350
Craig Toppere1cac152016-06-07 07:27:54 +00005351 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5352 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5353 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5354 "$src2, ${src3}"##_.BroadcastStr,
5355 (_.VT (OpNode _.RC:$src2,
5356 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005357 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005358 }
Craig Topper318e40b2016-07-25 07:20:31 +00005359
5360 // Additional patterns for folding broadcast nodes in other orders.
5361 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5362 _.RC:$src2, _.RC:$src1)),
5363 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5364 _.RC:$src2, addr:$src3)>;
5365 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5366 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5367 _.RC:$src2, _.RC:$src1),
5368 _.RC:$src1)),
5369 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5370 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5371 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5372 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5373 _.RC:$src2, _.RC:$src1),
5374 _.ImmAllZerosV)),
5375 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5376 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005377}
5378
5379multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005380 X86VectorVTInfo _, string Suff> {
5381 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005382 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5383 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5384 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005385 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005386 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005387}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005388
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005389multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005390 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5391 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005392 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005393 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5394 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5395 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005396 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005397 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005398 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005400 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005401 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005402 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005403}
5404
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005405multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005406 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005407 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005408 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005410 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411}
5412
5413defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5414defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5415defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5416defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5417defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5418defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5419
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005420multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005421 X86VectorVTInfo _, string Suff> {
5422 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005424 (ins _.RC:$src2, _.RC:$src3),
5425 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005426 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427 AVX512FMA3Base;
5428
Craig Toppere1cac152016-06-07 07:27:54 +00005429 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005430 (ins _.RC:$src2, _.MemOp:$src3),
5431 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005432 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005433 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005434
Craig Toppere1cac152016-06-07 07:27:54 +00005435 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005436 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5437 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5438 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005439 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005440 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005441 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005442 }
Craig Topper318e40b2016-07-25 07:20:31 +00005443
5444 // Additional patterns for folding broadcast nodes in other orders.
5445 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5446 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5447 _.RC:$src1, _.RC:$src2),
5448 _.RC:$src1)),
5449 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5450 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005451}
5452
5453multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005454 X86VectorVTInfo _, string Suff> {
5455 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005456 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005457 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5458 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005459 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005460 AVX512FMA3Base, EVEX_B, EVEX_RC;
5461}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005462
5463multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005464 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5465 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005466 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005467 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5468 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5469 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005470 }
5471 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005472 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005473 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005474 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005475 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5476 }
5477}
5478
5479multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005480 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005481 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005482 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005483 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005484 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005485}
5486
5487defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5488defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5489defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5490defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5491defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5492defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005493
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005494// Scalar FMA
5495let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005496multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5497 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5498 dag RHS_r, dag RHS_m > {
5499 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5500 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005501 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005502
Craig Toppere1cac152016-06-07 07:27:54 +00005503 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5504 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005505 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005506
5507 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5508 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005509 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005510 AVX512FMA3Base, EVEX_B, EVEX_RC;
5511
Craig Toppereafdbec2016-08-13 06:48:41 +00005512 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005513 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5514 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5515 !strconcat(OpcodeStr,
5516 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5517 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005518 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5519 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5520 !strconcat(OpcodeStr,
5521 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5522 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005523 }// isCodeGenOnly = 1
5524}
5525}// Constraints = "$src1 = $dst"
5526
5527multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005528 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5529 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Igor Breger15820b02015-07-01 13:24:28 +00005530
Craig Topper2dca3b22016-07-24 08:26:38 +00005531 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005532 // Operands for intrinsic are in 123 order to preserve passthu
5533 // semantics.
5534 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5535 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005536 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005537 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005538 (i32 imm:$rc))),
5539 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5540 _.FRC:$src3))),
5541 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5542 (_.ScalarLdFrag addr:$src3))))>;
5543
Craig Topper2dca3b22016-07-24 08:26:38 +00005544 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005545 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5546 (_.VT (OpNodeRnds3 _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005547 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005548 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005549 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005550 (i32 imm:$rc))),
5551 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5552 _.FRC:$src1))),
5553 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5554 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5555
Craig Topper2dca3b22016-07-24 08:26:38 +00005556 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005557 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5558 (_.VT (OpNodeRnds1 _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005559 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005560 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005561 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005562 (i32 imm:$rc))),
5563 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5564 _.FRC:$src2))),
5565 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5566 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5567}
5568
5569multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005570 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5571 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005572 let Predicates = [HasAVX512] in {
5573 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005574 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5575 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005576 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005577 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5578 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005579 }
5580}
5581
Craig Toppera55b4832016-12-09 06:42:28 +00005582defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5583 X86FmaddRnds3>;
5584defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5585 X86FmsubRnds3>;
5586defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5587 X86FnmaddRnds1, X86FnmaddRnds3>;
5588defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5589 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005590
5591//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005592// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5593//===----------------------------------------------------------------------===//
5594let Constraints = "$src1 = $dst" in {
5595multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5596 X86VectorVTInfo _> {
5597 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5598 (ins _.RC:$src2, _.RC:$src3),
5599 OpcodeStr, "$src3, $src2", "$src2, $src3",
5600 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5601 AVX512FMA3Base;
5602
Craig Toppere1cac152016-06-07 07:27:54 +00005603 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5604 (ins _.RC:$src2, _.MemOp:$src3),
5605 OpcodeStr, "$src3, $src2", "$src2, $src3",
5606 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5607 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005608
Craig Toppere1cac152016-06-07 07:27:54 +00005609 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5610 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5611 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5612 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5613 (OpNode _.RC:$src1,
5614 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5615 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005616}
5617} // Constraints = "$src1 = $dst"
5618
5619multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5620 AVX512VLVectorVTInfo _> {
5621 let Predicates = [HasIFMA] in {
5622 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5623 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5624 }
5625 let Predicates = [HasVLX, HasIFMA] in {
5626 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5627 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5628 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5629 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5630 }
5631}
5632
5633defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5634 avx512vl_i64_info>, VEX_W;
5635defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5636 avx512vl_i64_info>, VEX_W;
5637
5638//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005639// AVX-512 Scalar convert from sign integer to float/double
5640//===----------------------------------------------------------------------===//
5641
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005642multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5643 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5644 PatFrag ld_frag, string asm> {
5645 let hasSideEffects = 0 in {
5646 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5647 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005648 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005649 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005650 let mayLoad = 1 in
5651 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5652 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005653 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005654 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005655 } // hasSideEffects = 0
5656 let isCodeGenOnly = 1 in {
5657 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5658 (ins DstVT.RC:$src1, SrcRC:$src2),
5659 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5660 [(set DstVT.RC:$dst,
5661 (OpNode (DstVT.VT DstVT.RC:$src1),
5662 SrcRC:$src2,
5663 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5664
5665 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5666 (ins DstVT.RC:$src1, x86memop:$src2),
5667 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5668 [(set DstVT.RC:$dst,
5669 (OpNode (DstVT.VT DstVT.RC:$src1),
5670 (ld_frag addr:$src2),
5671 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5672 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005673}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005674
Igor Bregerabe4a792015-06-14 12:44:55 +00005675multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005676 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005677 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5678 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005679 !strconcat(asm,
5680 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005681 [(set DstVT.RC:$dst,
5682 (OpNode (DstVT.VT DstVT.RC:$src1),
5683 SrcRC:$src2,
5684 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5685}
5686
5687multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005688 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5689 PatFrag ld_frag, string asm> {
5690 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5691 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5692 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005693}
5694
Andrew Trick15a47742013-10-09 05:11:10 +00005695let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005696defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005697 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5698 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005699defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005700 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5701 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005702defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005703 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5704 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005705defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005706 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5707 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005708
Craig Topper8f85ad12016-11-14 02:46:58 +00005709def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5710 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5711def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5712 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5713
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005714def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5715 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5716def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005717 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005718def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5719 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5720def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005721 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005722
5723def : Pat<(f32 (sint_to_fp GR32:$src)),
5724 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5725def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005726 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005727def : Pat<(f64 (sint_to_fp GR32:$src)),
5728 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5729def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005730 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5731
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005732defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005733 v4f32x_info, i32mem, loadi32,
5734 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005735defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005736 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5737 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005738defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005739 i32mem, loadi32, "cvtusi2sd{l}">,
5740 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005741defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005742 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5743 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005744
Craig Topper8f85ad12016-11-14 02:46:58 +00005745def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5746 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5747def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5748 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5749
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005750def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5751 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5752def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5753 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5754def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5755 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5756def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5757 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5758
5759def : Pat<(f32 (uint_to_fp GR32:$src)),
5760 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5761def : Pat<(f32 (uint_to_fp GR64:$src)),
5762 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5763def : Pat<(f64 (uint_to_fp GR32:$src)),
5764 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5765def : Pat<(f64 (uint_to_fp GR64:$src)),
5766 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005767}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005768
5769//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005770// AVX-512 Scalar convert from float/double to integer
5771//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005772multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5773 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005774 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005775 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005776 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005777 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5778 EVEX, VEX_LIG;
5779 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5780 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005781 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005782 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005783 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5784 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005785 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005786 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005787 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005788 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005789 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005790}
Asaf Badouh2744d212015-09-20 14:31:19 +00005791
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005792// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005793defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005794 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005795 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005796defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005797 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005798 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005799defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005800 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005801 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005802defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005803 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005804 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005805defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005806 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005807 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005808defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005809 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005810 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005811defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005812 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005813 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005814defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005815 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005816 EVEX_CD8<64, CD8VT1>;
5817
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005818// The SSE version of these instructions are disabled for AVX512.
5819// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5820let Predicates = [HasAVX512] in {
5821 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005822 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005823 def : Pat<(i32 (int_x86_sse_cvtss2si (sse_load_f32 addr:$src))),
5824 (VCVTSS2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005825 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005826 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005827 def : Pat<(i64 (int_x86_sse_cvtss2si64 (sse_load_f32 addr:$src))),
5828 (VCVTSS2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005829 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005830 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005831 def : Pat<(i32 (int_x86_sse2_cvtsd2si (sse_load_f64 addr:$src))),
5832 (VCVTSD2SIZrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005833 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005834 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005835 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (sse_load_f64 addr:$src))),
5836 (VCVTSD2SI64Zrm addr:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005837} // HasAVX512
5838
Craig Topperac941b92016-09-25 16:33:53 +00005839let Predicates = [HasAVX512] in {
5840 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5841 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5842 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5843 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5844 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5845 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5846 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5847 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5848 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5849 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5850 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5851 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5852 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5853 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5854 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5855 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5856 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5857 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5858 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5859 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5860} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005861
Elad Cohen0c260102017-01-11 09:11:48 +00005862// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5863// which produce unnecessary vmovs{s,d} instructions
5864let Predicates = [HasAVX512] in {
5865def : Pat<(v4f32 (X86Movss
5866 (v4f32 VR128X:$dst),
5867 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5868 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5869
5870def : Pat<(v4f32 (X86Movss
5871 (v4f32 VR128X:$dst),
5872 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5873 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5874
5875def : Pat<(v2f64 (X86Movsd
5876 (v2f64 VR128X:$dst),
5877 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5878 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5879
5880def : Pat<(v2f64 (X86Movsd
5881 (v2f64 VR128X:$dst),
5882 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5883 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5884} // Predicates = [HasAVX512]
5885
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005886// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005887multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5888 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005889 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005890let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005891 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005892 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5893 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00005894 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00005895 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005896 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5897 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005898 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005899 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005900 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005901 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005902
Igor Bregerc59b3a22016-08-03 10:58:05 +00005903 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5904 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5905 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5906 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5907 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005908 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5909 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005910
Craig Toppere1cac152016-06-07 07:27:54 +00005911 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005912 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5913 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5914 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5915 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5916 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5917 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5918 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5919 (i32 FROUND_NO_EXC)))]>,
5920 EVEX,VEX_LIG , EVEX_B;
5921 let mayLoad = 1, hasSideEffects = 0 in
5922 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5923 (ins _SrcRC.MemOp:$src),
5924 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5925 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005926
Craig Toppere1cac152016-06-07 07:27:54 +00005927 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005928} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005929}
5930
Asaf Badouh2744d212015-09-20 14:31:19 +00005931
Igor Bregerc59b3a22016-08-03 10:58:05 +00005932defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5933 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005934 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005935defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5936 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005937 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005938defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5939 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005940 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005941defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5942 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005943 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5944
Igor Bregerc59b3a22016-08-03 10:58:05 +00005945defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5946 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005947 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005948defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5949 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005950 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005951defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5952 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005953 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005954defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5955 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005956 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5957let Predicates = [HasAVX512] in {
5958 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005959 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005960 def : Pat<(i32 (int_x86_sse_cvttss2si (sse_load_f32 addr:$src))),
5961 (VCVTTSS2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005962 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005963 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005964 def : Pat<(i64 (int_x86_sse_cvttss2si64 (sse_load_f32 addr:$src))),
5965 (VCVTTSS2SI64Zrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005966 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005967 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005968 def : Pat<(i32 (int_x86_sse2_cvttsd2si (sse_load_f64 addr:$src))),
5969 (VCVTTSD2SIZrm_Int addr:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00005970 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005971 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper85420412016-09-18 18:59:36 +00005972 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (sse_load_f64 addr:$src))),
5973 (VCVTTSD2SI64Zrm_Int addr:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00005974} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005975//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005976// AVX-512 Convert form float to double and back
5977//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005978multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5979 X86VectorVTInfo _Src, SDNode OpNode> {
5980 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005981 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005982 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005983 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00005984 (_Src.VT _Src.RC:$src2),
5985 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005986 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5987 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005988 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005989 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005990 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005991 (_Src.VT (scalar_to_vector
Craig Toppera02e3942016-09-23 06:24:43 +00005992 (_Src.ScalarLdFrag addr:$src2))),
5993 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005994 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005995}
5996
Asaf Badouh2744d212015-09-20 14:31:19 +00005997// Scalar Coversion with SAE - suppress all exceptions
5998multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5999 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6000 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006001 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006002 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006003 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006004 (_Src.VT _Src.RC:$src2),
6005 (i32 FROUND_NO_EXC)))>,
6006 EVEX_4V, VEX_LIG, EVEX_B;
6007}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006008
Asaf Badouh2744d212015-09-20 14:31:19 +00006009// Scalar Conversion with rounding control (RC)
6010multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6011 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6012 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006013 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006014 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006015 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006016 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6017 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6018 EVEX_B, EVEX_RC;
6019}
Craig Toppera02e3942016-09-23 06:24:43 +00006020multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006021 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006022 X86VectorVTInfo _dst> {
6023 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006024 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006025 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006026 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006027 }
6028}
6029
Craig Toppera02e3942016-09-23 06:24:43 +00006030multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006031 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006032 X86VectorVTInfo _dst> {
6033 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006034 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006035 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006036 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006037 }
6038}
Craig Toppera02e3942016-09-23 06:24:43 +00006039defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006040 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006041defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006042 X86fpextRnd,f32x_info, f64x_info >;
6043
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006044def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006045 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006046 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
6047 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006048def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00006049 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
6050 Requires<[HasAVX512]>;
6051
6052def : Pat<(f64 (extloadf32 addr:$src)),
6053 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006054 Requires<[HasAVX512, OptForSize]>;
6055
Asaf Badouh2744d212015-09-20 14:31:19 +00006056def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006057 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00006058 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
6059 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006060
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006061def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006062 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00006063 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006064 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006065
6066def : Pat<(v4f32 (X86Movss
6067 (v4f32 VR128X:$dst),
6068 (v4f32 (scalar_to_vector
6069 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
6070 (VCVTSD2SSZrr VR128X:$dst, VR128X:$src)>,
6071 Requires<[HasAVX512]>;
6072
6073def : Pat<(v2f64 (X86Movsd
6074 (v2f64 VR128X:$dst),
6075 (v2f64 (scalar_to_vector
6076 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
6077 (VCVTSS2SDZrr VR128X:$dst, VR128X:$src)>,
6078 Requires<[HasAVX512]>;
6079
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006080//===----------------------------------------------------------------------===//
6081// AVX-512 Vector convert from signed/unsigned integer to float/double
6082// and from float/double to signed/unsigned integer
6083//===----------------------------------------------------------------------===//
6084
6085multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6086 X86VectorVTInfo _Src, SDNode OpNode,
6087 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006088 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006089
6090 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6091 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6092 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6093
6094 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006095 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006096 (_.VT (OpNode (_Src.VT
6097 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6098
6099 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006100 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006101 "${src}"##Broadcast, "${src}"##Broadcast,
6102 (_.VT (OpNode (_Src.VT
6103 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6104 ))>, EVEX, EVEX_B;
6105}
6106// Coversion with SAE - suppress all exceptions
6107multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6108 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6109 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6110 (ins _Src.RC:$src), OpcodeStr,
6111 "{sae}, $src", "$src, {sae}",
6112 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6113 (i32 FROUND_NO_EXC)))>,
6114 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006115}
6116
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006117// Conversion with rounding control (RC)
6118multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6119 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6120 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6121 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6122 "$rc, $src", "$src, $rc",
6123 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6124 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006125}
6126
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006127// Extend Float to Double
6128multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6129 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006130 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006131 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6132 X86vfpextRnd>, EVEX_V512;
6133 }
6134 let Predicates = [HasVLX] in {
6135 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006136 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006137 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006138 EVEX_V256;
6139 }
6140}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006141
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006142// Truncate Double to Float
6143multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6144 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006145 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006146 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6147 X86vfproundRnd>, EVEX_V512;
6148 }
6149 let Predicates = [HasVLX] in {
6150 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6151 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006152 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006153 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006154
6155 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6156 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6157 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6158 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6159 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6160 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6161 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6162 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006163 }
6164}
6165
6166defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6167 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6168defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6169 PS, EVEX_CD8<32, CD8VH>;
6170
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006171def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6172 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006173
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006174let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006175 let AddedComplexity = 15 in
6176 def : Pat<(X86vzmovl (v2f64 (bitconvert
6177 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6178 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006179 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6180 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006181 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6182 (VCVTPS2PDZ256rm addr:$src)>;
6183}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006184
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006185// Convert Signed/Unsigned Doubleword to Double
6186multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6187 SDNode OpNode128> {
6188 // No rounding in this op
6189 let Predicates = [HasAVX512] in
6190 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6191 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006192
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006193 let Predicates = [HasVLX] in {
6194 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006195 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6197 EVEX_V256;
6198 }
6199}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006200
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006201// Convert Signed/Unsigned Doubleword to Float
6202multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6203 SDNode OpNodeRnd> {
6204 let Predicates = [HasAVX512] in
6205 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6206 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6207 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006208
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006209 let Predicates = [HasVLX] in {
6210 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6211 EVEX_V128;
6212 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6213 EVEX_V256;
6214 }
6215}
6216
6217// Convert Float to Signed/Unsigned Doubleword with truncation
6218multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6219 SDNode OpNode, SDNode OpNodeRnd> {
6220 let Predicates = [HasAVX512] in {
6221 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6222 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6223 OpNodeRnd>, EVEX_V512;
6224 }
6225 let Predicates = [HasVLX] in {
6226 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6227 EVEX_V128;
6228 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6229 EVEX_V256;
6230 }
6231}
6232
6233// Convert Float to Signed/Unsigned Doubleword
6234multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6235 SDNode OpNode, SDNode OpNodeRnd> {
6236 let Predicates = [HasAVX512] in {
6237 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6238 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6239 OpNodeRnd>, EVEX_V512;
6240 }
6241 let Predicates = [HasVLX] in {
6242 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6243 EVEX_V128;
6244 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6245 EVEX_V256;
6246 }
6247}
6248
6249// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006250multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6251 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006252 let Predicates = [HasAVX512] in {
6253 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6254 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6255 OpNodeRnd>, EVEX_V512;
6256 }
6257 let Predicates = [HasVLX] in {
6258 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006259 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006260 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6261 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006262 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6263 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006264 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6265 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006266
6267 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6268 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6269 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6270 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6271 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6272 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6273 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6274 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006275 }
6276}
6277
6278// Convert Double to Signed/Unsigned Doubleword
6279multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6280 SDNode OpNode, SDNode OpNodeRnd> {
6281 let Predicates = [HasAVX512] in {
6282 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6283 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6284 OpNodeRnd>, EVEX_V512;
6285 }
6286 let Predicates = [HasVLX] in {
6287 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6288 // memory forms of these instructions in Asm Parcer. They have the same
6289 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6290 // due to the same reason.
6291 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6292 "{1to2}", "{x}">, EVEX_V128;
6293 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6294 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006295
6296 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6297 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6298 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6299 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6300 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6301 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6302 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6303 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006304 }
6305}
6306
6307// Convert Double to Signed/Unsigned Quardword
6308multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6309 SDNode OpNode, SDNode OpNodeRnd> {
6310 let Predicates = [HasDQI] in {
6311 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6312 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6313 OpNodeRnd>, EVEX_V512;
6314 }
6315 let Predicates = [HasDQI, HasVLX] in {
6316 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6317 EVEX_V128;
6318 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6319 EVEX_V256;
6320 }
6321}
6322
6323// Convert Double to Signed/Unsigned Quardword with truncation
6324multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6325 SDNode OpNode, SDNode OpNodeRnd> {
6326 let Predicates = [HasDQI] in {
6327 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6328 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6329 OpNodeRnd>, EVEX_V512;
6330 }
6331 let Predicates = [HasDQI, HasVLX] in {
6332 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6333 EVEX_V128;
6334 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6335 EVEX_V256;
6336 }
6337}
6338
6339// Convert Signed/Unsigned Quardword to Double
6340multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6341 SDNode OpNode, SDNode OpNodeRnd> {
6342 let Predicates = [HasDQI] in {
6343 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6344 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6345 OpNodeRnd>, EVEX_V512;
6346 }
6347 let Predicates = [HasDQI, HasVLX] in {
6348 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6349 EVEX_V128;
6350 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6351 EVEX_V256;
6352 }
6353}
6354
6355// Convert Float to Signed/Unsigned Quardword
6356multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6357 SDNode OpNode, SDNode OpNodeRnd> {
6358 let Predicates = [HasDQI] in {
6359 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6360 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6361 OpNodeRnd>, EVEX_V512;
6362 }
6363 let Predicates = [HasDQI, HasVLX] in {
6364 // Explicitly specified broadcast string, since we take only 2 elements
6365 // from v4f32x_info source
6366 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006367 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006368 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6369 EVEX_V256;
6370 }
6371}
6372
6373// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006374multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6375 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006376 let Predicates = [HasDQI] in {
6377 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6378 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6379 OpNodeRnd>, EVEX_V512;
6380 }
6381 let Predicates = [HasDQI, HasVLX] in {
6382 // Explicitly specified broadcast string, since we take only 2 elements
6383 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006384 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006385 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006386 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6387 EVEX_V256;
6388 }
6389}
6390
6391// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006392multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6393 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006394 let Predicates = [HasDQI] in {
6395 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6396 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6397 OpNodeRnd>, EVEX_V512;
6398 }
6399 let Predicates = [HasDQI, HasVLX] in {
6400 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6401 // memory forms of these instructions in Asm Parcer. They have the same
6402 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6403 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006404 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006405 "{1to2}", "{x}">, EVEX_V128;
6406 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6407 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006408
6409 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6410 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6411 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6412 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6413 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6414 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6415 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6416 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006417 }
6418}
6419
Simon Pilgrima3af7962016-11-24 12:13:46 +00006420defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006421 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006423defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6424 X86VSintToFpRnd>,
6425 PS, EVEX_CD8<32, CD8VF>;
6426
6427defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006428 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006429 XS, EVEX_CD8<32, CD8VF>;
6430
Simon Pilgrima3af7962016-11-24 12:13:46 +00006431defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006432 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006433 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6434
6435defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006436 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006437 EVEX_CD8<32, CD8VF>;
6438
Craig Topperf334ac192016-11-09 07:48:51 +00006439defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006440 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006441 EVEX_CD8<64, CD8VF>;
6442
Simon Pilgrima3af7962016-11-24 12:13:46 +00006443defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006444 XS, EVEX_CD8<32, CD8VH>;
6445
6446defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6447 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448 EVEX_CD8<32, CD8VF>;
6449
Craig Topper19e04b62016-05-19 06:13:58 +00006450defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6451 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006452
Craig Topper19e04b62016-05-19 06:13:58 +00006453defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6454 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006455 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006456
Craig Topper19e04b62016-05-19 06:13:58 +00006457defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6458 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006459 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006460defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6461 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006462 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006463
Craig Topper19e04b62016-05-19 06:13:58 +00006464defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6465 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006466 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006467
Craig Topper19e04b62016-05-19 06:13:58 +00006468defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6469 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006470
Craig Topper19e04b62016-05-19 06:13:58 +00006471defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6472 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006473 PD, EVEX_CD8<64, CD8VF>;
6474
Craig Topper19e04b62016-05-19 06:13:58 +00006475defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6476 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006477
6478defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006479 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006480 PD, EVEX_CD8<64, CD8VF>;
6481
Craig Toppera39b6502016-12-10 06:02:48 +00006482defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006483 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484
6485defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006486 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006487 PD, EVEX_CD8<64, CD8VF>;
6488
Craig Toppera39b6502016-12-10 06:02:48 +00006489defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006490 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006491
6492defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006493 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006494
6495defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006496 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006497
Simon Pilgrima3af7962016-11-24 12:13:46 +00006498defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006499 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006500
Simon Pilgrima3af7962016-11-24 12:13:46 +00006501defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006502 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006503
Craig Toppere38c57a2015-11-27 05:44:02 +00006504let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006505def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006506 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006507 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6508 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006509
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006510def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6511 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006512 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6513 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006514
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006515def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6516 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006517 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6518 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006519
Simon Pilgrima3af7962016-11-24 12:13:46 +00006520def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006521 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6522 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6523 VR128X:$src, sub_xmm)))), sub_xmm)>;
6524
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006525def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6526 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006527 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6528 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006529
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006530def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6531 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006532 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6533 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006534
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006535def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6536 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006537 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6538 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006539
Simon Pilgrima3af7962016-11-24 12:13:46 +00006540def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006541 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6542 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6543 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006544}
6545
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006546let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006547 let AddedComplexity = 15 in {
6548 def : Pat<(X86vzmovl (v2i64 (bitconvert
6549 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006550 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006551 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6552 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006553 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006554 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006555 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006556 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006557 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006558 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006559 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006560 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006561}
6562
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006563let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006564 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006565 (VCVTPD2PSZrm addr:$src)>;
6566 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6567 (VCVTPS2PDZrm addr:$src)>;
6568}
6569
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006570let Predicates = [HasDQI, HasVLX] in {
6571 let AddedComplexity = 15 in {
6572 def : Pat<(X86vzmovl (v2f64 (bitconvert
6573 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006574 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006575 def : Pat<(X86vzmovl (v2f64 (bitconvert
6576 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006577 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006578 }
6579}
6580
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006581let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006582def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6583 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6584 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6585 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6586
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006587def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6588 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6589 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6590 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6591
6592def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6593 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6594 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6595 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6596
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006597def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6598 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6599 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6600 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6601
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006602def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6603 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6604 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6605 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6606
6607def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6608 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6609 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6610 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6611
6612def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6613 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6614 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6615 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6616
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006617def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6618 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6619 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6620 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6621
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006622def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6623 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6624 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6625 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6626
6627def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6628 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6629 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6630 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6631
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006632def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6633 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6634 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6635 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6636
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006637def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6638 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6639 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6640 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6641}
6642
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006643//===----------------------------------------------------------------------===//
6644// Half precision conversion instructions
6645//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006646multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006647 X86MemOperand x86memop, PatFrag ld_frag> {
6648 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6649 "vcvtph2ps", "$src", "$src",
6650 (X86cvtph2ps (_src.VT _src.RC:$src),
6651 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006652 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6653 "vcvtph2ps", "$src", "$src",
6654 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6655 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006656}
6657
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006658multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006659 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6660 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6661 (X86cvtph2ps (_src.VT _src.RC:$src),
6662 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6663
6664}
6665
6666let Predicates = [HasAVX512] in {
6667 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006668 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006669 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6670 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006671 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006672 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6673 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6674 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6675 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006676}
6677
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006678multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006679 X86MemOperand x86memop> {
6680 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006681 (ins _src.RC:$src1, i32u8imm:$src2),
6682 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006683 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006684 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006685 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006686 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6687 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6688 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6689 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006690 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006691 addr:$dst)]>;
6692 let hasSideEffects = 0, mayStore = 1 in
6693 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6694 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6695 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6696 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006697}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006698multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006699 let hasSideEffects = 0 in
6700 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6701 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006702 (ins _src.RC:$src1, i32u8imm:$src2),
6703 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006704 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006705}
6706let Predicates = [HasAVX512] in {
6707 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6708 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6709 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6710 let Predicates = [HasVLX] in {
6711 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6712 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6713 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6714 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6715 }
6716}
Asaf Badouh2489f352015-12-02 08:17:51 +00006717
Craig Topper9820e342016-09-20 05:44:47 +00006718// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006719let Predicates = [HasVLX] in {
6720 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6721 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6722 // configurations we support (the default). However, falling back to MXCSR is
6723 // more consistent with other instructions, which are always controlled by it.
6724 // It's encoded as 0b100.
6725 def : Pat<(fp_to_f16 FR32X:$src),
6726 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6727 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6728
6729 def : Pat<(f16_to_fp GR16:$src),
6730 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6731 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6732
6733 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6734 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6735 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6736}
6737
Craig Topper9820e342016-09-20 05:44:47 +00006738// Patterns for matching float to half-float conversion when AVX512 is supported
6739// but F16C isn't. In that case we have to use 512-bit vectors.
6740let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6741 def : Pat<(fp_to_f16 FR32X:$src),
6742 (i16 (EXTRACT_SUBREG
6743 (VMOVPDI2DIZrr
6744 (v8i16 (EXTRACT_SUBREG
6745 (VCVTPS2PHZrr
6746 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6747 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6748 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6749
6750 def : Pat<(f16_to_fp GR16:$src),
6751 (f32 (COPY_TO_REGCLASS
6752 (v4f32 (EXTRACT_SUBREG
6753 (VCVTPH2PSZrr
6754 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6755 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6756 sub_xmm)), sub_xmm)), FR32X))>;
6757
6758 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6759 (f32 (COPY_TO_REGCLASS
6760 (v4f32 (EXTRACT_SUBREG
6761 (VCVTPH2PSZrr
6762 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6763 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6764 sub_xmm), 4)), sub_xmm)), FR32X))>;
6765}
6766
Asaf Badouh2489f352015-12-02 08:17:51 +00006767// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006768multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006769 string OpcodeStr> {
6770 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6771 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006772 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006773 Sched<[WriteFAdd]>;
6774}
6775
6776let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006777 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006778 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006779 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006780 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006781 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006782 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006783 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006784 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6785}
6786
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006787let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6788 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006789 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006790 EVEX_CD8<32, CD8VT1>;
6791 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006792 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006793 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6794 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006795 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006796 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006797 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006798 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006799 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006800 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6801 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006802 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006803 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6804 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006805 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006806 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6807 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006808 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006809
Ayman Musa02f95332017-01-04 08:21:54 +00006810 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6811 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006812 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006813 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6814 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006815 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6816 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006817}
Michael Liao5bf95782014-12-04 05:20:33 +00006818
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006819/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006820multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6821 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006822 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006823 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6824 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6825 "$src2, $src1", "$src1, $src2",
6826 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006827 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006828 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006829 "$src2, $src1", "$src1, $src2",
6830 (OpNode (_.VT _.RC:$src1),
6831 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006832}
6833}
6834
Asaf Badouheaf2da12015-09-21 10:23:53 +00006835defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6836 EVEX_CD8<32, CD8VT1>, T8PD;
6837defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6838 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6839defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6840 EVEX_CD8<32, CD8VT1>, T8PD;
6841defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6842 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006843
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006844/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6845multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006846 X86VectorVTInfo _> {
6847 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6848 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6849 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006850 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6851 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6852 (OpNode (_.FloatVT
6853 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6854 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6855 (ins _.ScalarMemOp:$src), OpcodeStr,
6856 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6857 (OpNode (_.FloatVT
6858 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6859 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006860}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006861
6862multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6863 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6864 EVEX_V512, EVEX_CD8<32, CD8VF>;
6865 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6866 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6867
6868 // Define only if AVX512VL feature is present.
6869 let Predicates = [HasVLX] in {
6870 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6871 OpNode, v4f32x_info>,
6872 EVEX_V128, EVEX_CD8<32, CD8VF>;
6873 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6874 OpNode, v8f32x_info>,
6875 EVEX_V256, EVEX_CD8<32, CD8VF>;
6876 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6877 OpNode, v2f64x_info>,
6878 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6879 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6880 OpNode, v4f64x_info>,
6881 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6882 }
6883}
6884
6885defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6886defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006887
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006888/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006889multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6890 SDNode OpNode> {
6891
6892 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6893 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6894 "$src2, $src1", "$src1, $src2",
6895 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6896 (i32 FROUND_CURRENT))>;
6897
6898 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6899 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006900 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006901 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006902 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006903
6904 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006905 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006906 "$src2, $src1", "$src1, $src2",
6907 (OpNode (_.VT _.RC:$src1),
6908 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6909 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006910}
6911
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006912multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6913 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6914 EVEX_CD8<32, CD8VT1>;
6915 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6916 EVEX_CD8<64, CD8VT1>, VEX_W;
6917}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006918
Craig Toppere1cac152016-06-07 07:27:54 +00006919let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006920 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6921 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6922}
Igor Breger8352a0d2015-07-28 06:53:28 +00006923
6924defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006925/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006926
6927multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6928 SDNode OpNode> {
6929
6930 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6931 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6932 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6933
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006934 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6935 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6936 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006937 (bitconvert (_.LdFrag addr:$src))),
6938 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006939
6940 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006941 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006942 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006943 (OpNode (_.FloatVT
6944 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6945 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006946}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006947multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6948 SDNode OpNode> {
6949 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6950 (ins _.RC:$src), OpcodeStr,
6951 "{sae}, $src", "$src, {sae}",
6952 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6953}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006954
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006955multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6956 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006957 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6958 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006959 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006960 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6961 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006962}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006963
Asaf Badouh402ebb32015-06-03 13:41:48 +00006964multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6965 SDNode OpNode> {
6966 // Define only if AVX512VL feature is present.
6967 let Predicates = [HasVLX] in {
6968 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6969 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6970 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6971 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6972 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6973 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6974 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6975 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6976 }
6977}
Craig Toppere1cac152016-06-07 07:27:54 +00006978let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006979
Asaf Badouh402ebb32015-06-03 13:41:48 +00006980 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6981 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6982 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6983}
6984defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6985 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6986
6987multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6988 SDNode OpNodeRnd, X86VectorVTInfo _>{
6989 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6990 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6991 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6992 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006993}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006994
Robert Khasanoveb126392014-10-28 18:15:20 +00006995multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6996 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006997 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006998 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6999 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007000 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7001 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7002 (OpNode (_.FloatVT
7003 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007004
Craig Toppere1cac152016-06-07 07:27:54 +00007005 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7006 (ins _.ScalarMemOp:$src), OpcodeStr,
7007 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7008 (OpNode (_.FloatVT
7009 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7010 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007011}
7012
Robert Khasanoveb126392014-10-28 18:15:20 +00007013multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7014 SDNode OpNode> {
7015 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7016 v16f32_info>,
7017 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7018 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7019 v8f64_info>,
7020 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7021 // Define only if AVX512VL feature is present.
7022 let Predicates = [HasVLX] in {
7023 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7024 OpNode, v4f32x_info>,
7025 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7026 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7027 OpNode, v8f32x_info>,
7028 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7029 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7030 OpNode, v2f64x_info>,
7031 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7032 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7033 OpNode, v4f64x_info>,
7034 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7035 }
7036}
7037
Asaf Badouh402ebb32015-06-03 13:41:48 +00007038multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7039 SDNode OpNodeRnd> {
7040 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7041 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7042 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7043 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7044}
7045
Igor Breger4c4cd782015-09-20 09:13:41 +00007046multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7047 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
7048
7049 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7050 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7051 "$src2, $src1", "$src1, $src2",
7052 (OpNodeRnd (_.VT _.RC:$src1),
7053 (_.VT _.RC:$src2),
7054 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007055 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7056 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7057 "$src2, $src1", "$src1, $src2",
7058 (OpNodeRnd (_.VT _.RC:$src1),
7059 (_.VT (scalar_to_vector
7060 (_.ScalarLdFrag addr:$src2))),
7061 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007062
7063 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7064 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7065 "$rc, $src2, $src1", "$src1, $src2, $rc",
7066 (OpNodeRnd (_.VT _.RC:$src1),
7067 (_.VT _.RC:$src2),
7068 (i32 imm:$rc))>,
7069 EVEX_B, EVEX_RC;
7070
Craig Toppere1cac152016-06-07 07:27:54 +00007071 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007072 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007073 (ins _.FRC:$src1, _.FRC:$src2),
7074 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7075
7076 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007077 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007078 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7079 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7080 }
7081
7082 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7083 (!cast<Instruction>(NAME#SUFF#Zr)
7084 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7085
7086 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7087 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007088 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007089}
7090
7091multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7092 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7093 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7094 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7095 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7096}
7097
Asaf Badouh402ebb32015-06-03 13:41:48 +00007098defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7099 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007100
Igor Breger4c4cd782015-09-20 09:13:41 +00007101defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007102
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007103let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007104 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007105 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007106 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007107 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007108 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007109 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007110 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007111 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007112 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007113 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007114}
7115
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007116multiclass
7117avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007118
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007119 let ExeDomain = _.ExeDomain in {
7120 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7121 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7122 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007123 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007124 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7125
7126 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7127 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007128 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7129 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007130 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007131
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007132 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007133 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7134 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007135 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007136 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007137 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7138 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7139 }
7140 let Predicates = [HasAVX512] in {
7141 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7142 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7143 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7144 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7145 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7146 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7147 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7148 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7149 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7150 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7151 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7152 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7153 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7154 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7155 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7156
7157 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7158 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7159 addr:$src, (i32 0x1))), _.FRC)>;
7160 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7161 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7162 addr:$src, (i32 0x2))), _.FRC)>;
7163 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7164 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7165 addr:$src, (i32 0x3))), _.FRC)>;
7166 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7167 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7168 addr:$src, (i32 0x4))), _.FRC)>;
7169 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7170 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7171 addr:$src, (i32 0xc))), _.FRC)>;
7172 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007173}
7174
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007175defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7176 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007177
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007178defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7179 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007180
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007181//-------------------------------------------------
7182// Integer truncate and extend operations
7183//-------------------------------------------------
7184
Igor Breger074a64e2015-07-24 17:24:15 +00007185multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7186 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7187 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007188 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007189 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7190 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7191 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7192 EVEX, T8XS;
7193
7194 // for intrinsic patter match
7195 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7196 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7197 undef)),
7198 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7199 SrcInfo.RC:$src1)>;
7200
7201 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7202 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7203 DestInfo.ImmAllZerosV)),
7204 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7205 SrcInfo.RC:$src1)>;
7206
7207 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7208 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7209 DestInfo.RC:$src0)),
7210 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7211 DestInfo.KRCWM:$mask ,
7212 SrcInfo.RC:$src1)>;
7213
Craig Topper52e2e832016-07-22 05:46:44 +00007214 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7215 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007216 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7217 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007218 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007219 []>, EVEX;
7220
Igor Breger074a64e2015-07-24 17:24:15 +00007221 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7222 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007223 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007224 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007225 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007226}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007227
Igor Breger074a64e2015-07-24 17:24:15 +00007228multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7229 X86VectorVTInfo DestInfo,
7230 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007231
Igor Breger074a64e2015-07-24 17:24:15 +00007232 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7233 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7234 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007235
Igor Breger074a64e2015-07-24 17:24:15 +00007236 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7237 (SrcInfo.VT SrcInfo.RC:$src)),
7238 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7239 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7240}
7241
Igor Breger074a64e2015-07-24 17:24:15 +00007242multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7243 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7244 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7245 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7246 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7247 Predicate prd = HasAVX512>{
7248
7249 let Predicates = [HasVLX, prd] in {
7250 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7251 DestInfoZ128, x86memopZ128>,
7252 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7253 truncFrag, mtruncFrag>, EVEX_V128;
7254
7255 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7256 DestInfoZ256, x86memopZ256>,
7257 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7258 truncFrag, mtruncFrag>, EVEX_V256;
7259 }
7260 let Predicates = [prd] in
7261 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7262 DestInfoZ, x86memopZ>,
7263 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7264 truncFrag, mtruncFrag>, EVEX_V512;
7265}
7266
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007267multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7268 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007269 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7270 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007271 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007272}
7273
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007274multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7275 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007276 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7277 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007278 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007279}
7280
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007281multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7282 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007283 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7284 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007285 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007286}
7287
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007288multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7289 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007290 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7291 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007292 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007293}
7294
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007295multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7296 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007297 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7298 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007299 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007300}
7301
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007302multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7303 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007304 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7305 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007306 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007307}
7308
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007309defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7310 truncstorevi8, masked_truncstorevi8>;
7311defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7312 truncstore_s_vi8, masked_truncstore_s_vi8>;
7313defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7314 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007315
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007316defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7317 truncstorevi16, masked_truncstorevi16>;
7318defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7319 truncstore_s_vi16, masked_truncstore_s_vi16>;
7320defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7321 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007322
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007323defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7324 truncstorevi32, masked_truncstorevi32>;
7325defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7326 truncstore_s_vi32, masked_truncstore_s_vi32>;
7327defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7328 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007329
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007330defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7331 truncstorevi8, masked_truncstorevi8>;
7332defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7333 truncstore_s_vi8, masked_truncstore_s_vi8>;
7334defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7335 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007336
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007337defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7338 truncstorevi16, masked_truncstorevi16>;
7339defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7340 truncstore_s_vi16, masked_truncstore_s_vi16>;
7341defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7342 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007343
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007344defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7345 truncstorevi8, masked_truncstorevi8>;
7346defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7347 truncstore_s_vi8, masked_truncstore_s_vi8>;
7348defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7349 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007350
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007351let Predicates = [HasAVX512, NoVLX] in {
7352def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7353 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007354 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007355 VR256X:$src, sub_ymm)))), sub_xmm))>;
7356def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7357 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007358 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007359 VR256X:$src, sub_ymm)))), sub_xmm))>;
7360}
7361
7362let Predicates = [HasBWI, NoVLX] in {
7363def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007364 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007365 VR256X:$src, sub_ymm))), sub_xmm))>;
7366}
7367
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007368multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007369 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007370 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007371 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007372 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7373 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7374 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7375 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007376
Craig Toppere1cac152016-06-07 07:27:54 +00007377 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7378 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7379 (DestInfo.VT (LdFrag addr:$src))>,
7380 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007381 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007382}
7383
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007384multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007385 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007386 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7387 let Predicates = [HasVLX, HasBWI] in {
7388 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007389 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007390 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007391
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007392 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007393 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007394 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7395 }
7396 let Predicates = [HasBWI] in {
7397 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007398 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007399 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7400 }
7401}
7402
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007403multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007404 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007405 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7406 let Predicates = [HasVLX, HasAVX512] in {
7407 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007408 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007409 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7410
7411 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007412 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007413 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7414 }
7415 let Predicates = [HasAVX512] in {
7416 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007417 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007418 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7419 }
7420}
7421
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007422multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007423 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007424 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7425 let Predicates = [HasVLX, HasAVX512] in {
7426 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007427 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007428 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7429
7430 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007431 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007432 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7433 }
7434 let Predicates = [HasAVX512] in {
7435 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007436 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007437 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7438 }
7439}
7440
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007441multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007442 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007443 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7444 let Predicates = [HasVLX, HasAVX512] in {
7445 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007446 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007447 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7448
7449 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007450 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007451 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7452 }
7453 let Predicates = [HasAVX512] in {
7454 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007455 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007456 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7457 }
7458}
7459
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007460multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007461 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007462 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7463 let Predicates = [HasVLX, HasAVX512] in {
7464 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007465 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007466 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7467
7468 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007469 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007470 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7471 }
7472 let Predicates = [HasAVX512] in {
7473 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007474 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007475 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7476 }
7477}
7478
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007479multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00007480 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007481 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7482
7483 let Predicates = [HasVLX, HasAVX512] in {
7484 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007485 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007486 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7487
7488 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007489 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007490 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7491 }
7492 let Predicates = [HasAVX512] in {
7493 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007494 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007495 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7496 }
7497}
7498
Craig Topper6840f112016-07-14 06:41:34 +00007499defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
7500defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
7501defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
7502defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
7503defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
7504defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007505
Craig Topper6840f112016-07-14 06:41:34 +00007506defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
7507defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
7508defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
7509defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
7510defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
7511defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007512
Igor Breger2ba64ab2016-05-22 10:21:04 +00007513// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007514multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7515 X86VectorVTInfo From, PatFrag LdFrag> {
7516 def : Pat<(To.VT (LdFrag addr:$src)),
7517 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7518 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7519 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7520 To.KRC:$mask, addr:$src)>;
7521 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7522 To.ImmAllZerosV)),
7523 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7524 addr:$src)>;
7525}
7526
7527let Predicates = [HasVLX, HasBWI] in {
7528 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7529 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7530}
7531let Predicates = [HasBWI] in {
7532 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7533}
7534let Predicates = [HasVLX, HasAVX512] in {
7535 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7536 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7537 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7538 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7539 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7540 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7541 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7542 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7543 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7544 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7545}
7546let Predicates = [HasAVX512] in {
7547 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7548 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7549 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7550 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7551 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7552}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007553
Simon Pilgrim893d2112017-01-24 16:16:29 +00007554multiclass AVX512_pmovx_patterns<string OpcPrefix,
Craig Topper64378f42016-10-09 23:08:39 +00007555 SDNode ExtOp, PatFrag ExtLoad16> {
7556 // 128-bit patterns
7557 let Predicates = [HasVLX, HasBWI] in {
7558 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7559 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7560 def : Pat<(v8i16 (ExtOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7561 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7562 def : Pat<(v8i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7563 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7564 def : Pat<(v8i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7565 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7566 def : Pat<(v8i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7567 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7568 }
7569 let Predicates = [HasVLX] in {
7570 def : Pat<(v4i32 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7571 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7572 def : Pat<(v4i32 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7573 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7574 def : Pat<(v4i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7575 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7576 def : Pat<(v4i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7577 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7578
7579 def : Pat<(v2i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
7580 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7581 def : Pat<(v2i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7582 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7583 def : Pat<(v2i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7584 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7585 def : Pat<(v2i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7586 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7587
7588 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7589 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7590 def : Pat<(v4i32 (ExtOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7591 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7592 def : Pat<(v4i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7593 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7594 def : Pat<(v4i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7595 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7596 def : Pat<(v4i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7597 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7598
7599 def : Pat<(v2i64 (ExtOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7600 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7601 def : Pat<(v2i64 (ExtOp (v8i16 (vzmovl_v4i32 addr:$src)))),
7602 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7603 def : Pat<(v2i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7604 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7605 def : Pat<(v2i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7606 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7607
7608 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7609 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7610 def : Pat<(v2i64 (ExtOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
7611 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7612 def : Pat<(v2i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7613 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7614 def : Pat<(v2i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7615 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7616 def : Pat<(v2i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7617 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7618 }
7619 // 256-bit patterns
7620 let Predicates = [HasVLX, HasBWI] in {
7621 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7622 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7623 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7624 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7625 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7626 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7627 }
7628 let Predicates = [HasVLX] in {
7629 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7630 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7631 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7632 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7633 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7634 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7635 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7636 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7637
7638 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7639 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7640 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7641 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7642 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7643 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7644 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7645 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7646
7647 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7648 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7649 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7650 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7651 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7652 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7653
7654 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7655 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7656 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7657 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7658 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7659 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7660 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7661 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7662
7663 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7664 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7665 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7666 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7667 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7668 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7669 }
7670 // 512-bit patterns
7671 let Predicates = [HasBWI] in {
7672 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7673 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7674 }
7675 let Predicates = [HasAVX512] in {
7676 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7677 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7678
7679 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7680 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007681 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7682 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007683
7684 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7685 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7686
7687 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7688 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7689
7690 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7691 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7692 }
7693}
7694
Simon Pilgrim893d2112017-01-24 16:16:29 +00007695defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, extloadi32i16>;
7696defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007697
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007698//===----------------------------------------------------------------------===//
7699// GATHER - SCATTER Operations
7700
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007701multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7702 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007703 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7704 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007705 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7706 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007707 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007708 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007709 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7710 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7711 vectoraddr:$src2))]>, EVEX, EVEX_K,
7712 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007713}
Cameron McInally45325962014-03-26 13:50:50 +00007714
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007715multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7716 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7717 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007718 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007719 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007720 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007721let Predicates = [HasVLX] in {
7722 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007723 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007724 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007725 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007726 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007727 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007728 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007729 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007730}
Cameron McInally45325962014-03-26 13:50:50 +00007731}
7732
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007733multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7734 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007735 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007736 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007737 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007738 mgatherv8i64>, EVEX_V512;
7739let Predicates = [HasVLX] in {
7740 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007741 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007742 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007743 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007744 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007745 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007746 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
7747 vx64xmem, mgatherv2i64>, EVEX_V128;
7748}
Cameron McInally45325962014-03-26 13:50:50 +00007749}
Michael Liao5bf95782014-12-04 05:20:33 +00007750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007751
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007752defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7753 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7754
7755defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7756 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007757
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007758multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7759 X86MemOperand memop, PatFrag ScatterNode> {
7760
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007761let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007762
7763 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7764 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007765 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007766 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7767 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7768 _.KRCWM:$mask, vectoraddr:$dst))]>,
7769 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007770}
7771
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007772multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7773 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7774 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007775 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007776 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007777 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007778let Predicates = [HasVLX] in {
7779 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007780 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007781 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007782 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007783 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007784 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007785 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007786 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007787}
Cameron McInally45325962014-03-26 13:50:50 +00007788}
7789
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007790multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7791 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007792 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007793 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007794 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007795 mscatterv8i64>, EVEX_V512;
7796let Predicates = [HasVLX] in {
7797 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007798 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007799 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007800 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007801 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007802 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007803 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7804 vx64xmem, mscatterv2i64>, EVEX_V128;
7805}
Cameron McInally45325962014-03-26 13:50:50 +00007806}
7807
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007808defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7809 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007810
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007811defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7812 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007813
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007814// prefetch
7815multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7816 RegisterClass KRC, X86MemOperand memop> {
7817 let Predicates = [HasPFI], hasSideEffects = 1 in
7818 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007819 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007820 []>, EVEX, EVEX_K;
7821}
7822
7823defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007824 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007825
7826defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007827 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007828
7829defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007830 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007831
7832defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007833 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007834
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007835defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007836 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007837
7838defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007839 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007840
7841defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007842 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007843
7844defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007845 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007846
7847defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007849
7850defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007851 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007852
7853defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007854 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007855
7856defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007857 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007858
7859defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007860 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007861
7862defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007863 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007864
7865defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007866 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007867
7868defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007869 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007870
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007871// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007872def v64i1sextv64i8 : PatLeaf<(v64i8
7873 (X86vsext
7874 (v64i1 (X86pcmpgtm
7875 (bc_v64i8 (v16i32 immAllZerosV)),
7876 VR512:$src))))>;
7877def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
7878def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7879def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007880
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007881multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007882def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007883 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007884 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7885}
Michael Liao5bf95782014-12-04 05:20:33 +00007886
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007887multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7888 string OpcodeStr, Predicate prd> {
7889let Predicates = [prd] in
7890 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7891
7892 let Predicates = [prd, HasVLX] in {
7893 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7894 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7895 }
7896}
7897
7898multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7899 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7900 HasBWI>;
7901 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7902 HasBWI>, VEX_W;
7903 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7904 HasDQI>;
7905 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7906 HasDQI>, VEX_W;
7907}
Michael Liao5bf95782014-12-04 05:20:33 +00007908
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007909defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007910
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007911multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007912 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7913 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7914 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7915}
7916
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007917// Use 512bit version to implement 128/256 bit in case NoVLX.
7918multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007919 X86VectorVTInfo _> {
7920
7921 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7922 (_.KVT (COPY_TO_REGCLASS
7923 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007924 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007925 _.RC:$src, _.SubRegIdx)),
7926 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007927}
7928
7929multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007930 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7931 let Predicates = [prd] in
7932 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7933 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007934
7935 let Predicates = [prd, HasVLX] in {
7936 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007937 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007938 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007939 EVEX_V128;
7940 }
7941 let Predicates = [prd, NoVLX] in {
7942 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7943 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007944 }
7945}
7946
7947defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7948 avx512vl_i8_info, HasBWI>;
7949defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7950 avx512vl_i16_info, HasBWI>, VEX_W;
7951defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7952 avx512vl_i32_info, HasDQI>;
7953defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7954 avx512vl_i64_info, HasDQI>, VEX_W;
7955
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007956//===----------------------------------------------------------------------===//
7957// AVX-512 - COMPRESS and EXPAND
7958//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007959
Ayman Musad7a5ed42016-09-26 06:22:08 +00007960multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007961 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007962 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007963 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007964 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007965
Craig Toppere1cac152016-06-07 07:27:54 +00007966 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007967 def mr : AVX5128I<opc, MRMDestMem, (outs),
7968 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007969 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007970 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7971
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007972 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7973 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007974 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00007975 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007976 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007977}
7978
Ayman Musad7a5ed42016-09-26 06:22:08 +00007979multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
7980
7981 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
7982 (_.VT _.RC:$src)),
7983 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
7984 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
7985}
7986
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007987multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7988 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007989 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
7990 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007991
7992 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00007993 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
7994 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
7995 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
7996 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007997 }
7998}
7999
8000defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8001 EVEX;
8002defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8003 EVEX, VEX_W;
8004defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8005 EVEX;
8006defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8007 EVEX, VEX_W;
8008
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008009// expand
8010multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8011 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008012 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008013 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008014 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008015
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008016 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8017 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8018 (_.VT (X86expand (_.VT (bitconvert
8019 (_.LdFrag addr:$src1)))))>,
8020 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008021}
8022
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008023multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8024
8025 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8026 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8027 _.KRCWM:$mask, addr:$src)>;
8028
8029 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8030 (_.VT _.RC:$src0))),
8031 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8032 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8033}
8034
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008035multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8036 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008037 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8038 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008039
8040 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008041 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8042 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8043 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8044 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008045 }
8046}
8047
8048defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8049 EVEX;
8050defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8051 EVEX, VEX_W;
8052defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8053 EVEX;
8054defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8055 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008056
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008057//handle instruction reg_vec1 = op(reg_vec,imm)
8058// op(mem_vec,imm)
8059// op(broadcast(eltVt),imm)
8060//all instruction created with FROUND_CURRENT
8061multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008062 X86VectorVTInfo _>{
8063 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008064 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8065 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008066 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008067 (OpNode (_.VT _.RC:$src1),
8068 (i32 imm:$src2),
8069 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008070 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8071 (ins _.MemOp:$src1, i32u8imm:$src2),
8072 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8073 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8074 (i32 imm:$src2),
8075 (i32 FROUND_CURRENT))>;
8076 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8077 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8078 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8079 "${src1}"##_.BroadcastStr##", $src2",
8080 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8081 (i32 imm:$src2),
8082 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008083 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008084}
8085
8086//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8087multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8088 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008089 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008090 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8091 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008092 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008093 "$src1, {sae}, $src2",
8094 (OpNode (_.VT _.RC:$src1),
8095 (i32 imm:$src2),
8096 (i32 FROUND_NO_EXC))>, EVEX_B;
8097}
8098
8099multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8100 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8101 let Predicates = [prd] in {
8102 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8103 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8104 EVEX_V512;
8105 }
8106 let Predicates = [prd, HasVLX] in {
8107 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8108 EVEX_V128;
8109 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8110 EVEX_V256;
8111 }
8112}
8113
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008114//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8115// op(reg_vec2,mem_vec,imm)
8116// op(reg_vec2,broadcast(eltVt),imm)
8117//all instruction created with FROUND_CURRENT
8118multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008119 X86VectorVTInfo _>{
8120 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008121 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008122 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008123 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8124 (OpNode (_.VT _.RC:$src1),
8125 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008126 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008127 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008128 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8129 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8130 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8131 (OpNode (_.VT _.RC:$src1),
8132 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8133 (i32 imm:$src3),
8134 (i32 FROUND_CURRENT))>;
8135 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8136 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8137 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8138 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8139 (OpNode (_.VT _.RC:$src1),
8140 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8141 (i32 imm:$src3),
8142 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008143 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008144}
8145
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008146//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8147// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008148multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8149 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008150 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008151 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8152 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8153 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8154 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8155 (SrcInfo.VT SrcInfo.RC:$src2),
8156 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008157 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8158 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8159 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8160 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8161 (SrcInfo.VT (bitconvert
8162 (SrcInfo.LdFrag addr:$src2))),
8163 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008164 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008165}
8166
8167//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8168// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008169// op(reg_vec2,broadcast(eltVt),imm)
8170multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008171 X86VectorVTInfo _>:
8172 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8173
Craig Topper05948fb2016-08-02 05:11:15 +00008174 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008175 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8176 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8177 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8178 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8179 (OpNode (_.VT _.RC:$src1),
8180 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8181 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008182}
8183
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008184//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8185// op(reg_vec2,mem_scalar,imm)
8186//all instruction created with FROUND_CURRENT
8187multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008188 X86VectorVTInfo _> {
8189 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008190 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008191 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008192 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8193 (OpNode (_.VT _.RC:$src1),
8194 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008195 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008196 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008197 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008198 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008199 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8200 (OpNode (_.VT _.RC:$src1),
8201 (_.VT (scalar_to_vector
8202 (_.ScalarLdFrag addr:$src2))),
8203 (i32 imm:$src3),
8204 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008205 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008206}
8207
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008208//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8209multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8210 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008211 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008212 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008213 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008214 OpcodeStr, "$src3, {sae}, $src2, $src1",
8215 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008216 (OpNode (_.VT _.RC:$src1),
8217 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008218 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008219 (i32 FROUND_NO_EXC))>, EVEX_B;
8220}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008221//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8222multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8223 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008224 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8225 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008226 OpcodeStr, "$src3, {sae}, $src2, $src1",
8227 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008228 (OpNode (_.VT _.RC:$src1),
8229 (_.VT _.RC:$src2),
8230 (i32 imm:$src3),
8231 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008232}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008233
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008234multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8235 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008236 let Predicates = [prd] in {
8237 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008238 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008239 EVEX_V512;
8240
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008241 }
8242 let Predicates = [prd, HasVLX] in {
8243 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008244 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008245 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008246 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008247 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008248}
8249
Igor Breger2ae0fe32015-08-31 11:14:02 +00008250multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8251 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8252 let Predicates = [HasBWI] in {
8253 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8254 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8255 }
8256 let Predicates = [HasBWI, HasVLX] in {
8257 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8258 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8259 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8260 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8261 }
8262}
8263
Igor Breger00d9f842015-06-08 14:03:17 +00008264multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8265 bits<8> opc, SDNode OpNode>{
8266 let Predicates = [HasAVX512] in {
8267 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8268 }
8269 let Predicates = [HasAVX512, HasVLX] in {
8270 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8271 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8272 }
8273}
8274
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008275multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8276 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8277 let Predicates = [prd] in {
8278 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8279 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008280 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008281}
8282
Igor Breger1e58e8a2015-09-02 11:18:55 +00008283multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8284 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8285 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8286 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8287 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8288 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008289}
8290
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008291
Igor Breger1e58e8a2015-09-02 11:18:55 +00008292defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8293 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8294defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8295 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8296defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8297 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8298
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008299
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008300defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8301 0x50, X86VRange, HasDQI>,
8302 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8303defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8304 0x50, X86VRange, HasDQI>,
8305 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8306
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008307defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8308 0x51, X86VRange, HasDQI>,
8309 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8310defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8311 0x51, X86VRange, HasDQI>,
8312 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8313
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008314defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8315 0x57, X86Reduces, HasDQI>,
8316 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8317defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8318 0x57, X86Reduces, HasDQI>,
8319 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008320
Igor Breger1e58e8a2015-09-02 11:18:55 +00008321defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8322 0x27, X86GetMants, HasAVX512>,
8323 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8324defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8325 0x27, X86GetMants, HasAVX512>,
8326 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8327
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008328multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8329 bits<8> opc, SDNode OpNode = X86Shuf128>{
8330 let Predicates = [HasAVX512] in {
8331 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8332
8333 }
8334 let Predicates = [HasAVX512, HasVLX] in {
8335 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8336 }
8337}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008338let Predicates = [HasAVX512] in {
8339def : Pat<(v16f32 (ffloor VR512:$src)),
8340 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8341def : Pat<(v16f32 (fnearbyint VR512:$src)),
8342 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8343def : Pat<(v16f32 (fceil VR512:$src)),
8344 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8345def : Pat<(v16f32 (frint VR512:$src)),
8346 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8347def : Pat<(v16f32 (ftrunc VR512:$src)),
8348 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8349
8350def : Pat<(v8f64 (ffloor VR512:$src)),
8351 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8352def : Pat<(v8f64 (fnearbyint VR512:$src)),
8353 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8354def : Pat<(v8f64 (fceil VR512:$src)),
8355 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8356def : Pat<(v8f64 (frint VR512:$src)),
8357 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8358def : Pat<(v8f64 (ftrunc VR512:$src)),
8359 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8360}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008361
8362defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8363 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8364defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8365 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8366defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8367 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8368defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8369 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008370
Craig Topperb561e662017-01-19 02:34:29 +00008371let Predicates = [HasAVX512] in {
8372// Provide fallback in case the load node that is used in the broadcast
8373// patterns above is used by additional users, which prevents the pattern
8374// selection.
8375def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8376 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8377 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8378 0)>;
8379def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8380 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8381 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8382 0)>;
8383
8384def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8385 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8386 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8387 0)>;
8388def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8389 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8390 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8391 0)>;
8392
8393def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8394 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8395 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8396 0)>;
8397
8398def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8399 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8400 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8401 0)>;
8402}
8403
Craig Topperc48fa892015-12-27 19:45:21 +00008404multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008405 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8406 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008407}
8408
Craig Topperc48fa892015-12-27 19:45:21 +00008409defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008410 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008411defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008412 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008413
Craig Topper7a299302016-06-09 07:06:38 +00008414multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008415 let Predicates = p in
8416 def NAME#_.VTName#rri:
8417 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8418 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8419 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8420}
8421
Craig Topper7a299302016-06-09 07:06:38 +00008422multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8423 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8424 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8425 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008426
Craig Topper7a299302016-06-09 07:06:38 +00008427defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008428 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008429 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8430 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8431 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8432 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8433 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008434 EVEX_CD8<8, CD8VF>;
8435
Igor Bregerf3ded812015-08-31 13:09:30 +00008436defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8437 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8438
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008439multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8440 X86VectorVTInfo _> {
8441 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008442 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008443 "$src1", "$src1",
8444 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8445
Craig Toppere1cac152016-06-07 07:27:54 +00008446 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8447 (ins _.MemOp:$src1), OpcodeStr,
8448 "$src1", "$src1",
8449 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8450 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008451}
8452
8453multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8454 X86VectorVTInfo _> :
8455 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008456 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8457 (ins _.ScalarMemOp:$src1), OpcodeStr,
8458 "${src1}"##_.BroadcastStr,
8459 "${src1}"##_.BroadcastStr,
8460 (_.VT (OpNode (X86VBroadcast
8461 (_.ScalarLdFrag addr:$src1))))>,
8462 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008463}
8464
8465multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8466 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8467 let Predicates = [prd] in
8468 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8469
8470 let Predicates = [prd, HasVLX] in {
8471 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8472 EVEX_V256;
8473 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8474 EVEX_V128;
8475 }
8476}
8477
8478multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8479 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8480 let Predicates = [prd] in
8481 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8482 EVEX_V512;
8483
8484 let Predicates = [prd, HasVLX] in {
8485 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8486 EVEX_V256;
8487 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8488 EVEX_V128;
8489 }
8490}
8491
8492multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8493 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008494 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008495 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008496 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8497 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008498}
8499
8500multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8501 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008502 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8503 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008504}
8505
8506multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8507 bits<8> opc_d, bits<8> opc_q,
8508 string OpcodeStr, SDNode OpNode> {
8509 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8510 HasAVX512>,
8511 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8512 HasBWI>;
8513}
8514
8515defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
8516
Craig Topper5ef13ba2016-12-26 07:26:07 +00008517def avx512_v16i1sextv16i8 : PatLeaf<(v16i8 (X86pcmpgt (bc_v16i8 (v4i32 immAllZerosV)),
8518 VR128X:$src))>;
8519def avx512_v8i1sextv8i16 : PatLeaf<(v8i16 (X86vsrai VR128X:$src, (i8 15)))>;
8520def avx512_v4i1sextv4i32 : PatLeaf<(v4i32 (X86vsrai VR128X:$src, (i8 31)))>;
8521def avx512_v32i1sextv32i8 : PatLeaf<(v32i8 (X86pcmpgt (bc_v32i8 (v8i32 immAllZerosV)),
8522 VR256X:$src))>;
8523def avx512_v16i1sextv16i16: PatLeaf<(v16i16 (X86vsrai VR256X:$src, (i8 15)))>;
8524def avx512_v8i1sextv8i32 : PatLeaf<(v8i32 (X86vsrai VR256X:$src, (i8 31)))>;
8525
Craig Topper056c9062016-08-28 22:20:48 +00008526let Predicates = [HasBWI, HasVLX] in {
8527 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008528 (bc_v2i64 (avx512_v16i1sextv16i8)),
8529 (bc_v2i64 (add (v16i8 VR128X:$src), (avx512_v16i1sextv16i8)))),
8530 (VPABSBZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008531 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008532 (bc_v2i64 (avx512_v8i1sextv8i16)),
8533 (bc_v2i64 (add (v8i16 VR128X:$src), (avx512_v8i1sextv8i16)))),
8534 (VPABSWZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008535 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008536 (bc_v4i64 (avx512_v32i1sextv32i8)),
8537 (bc_v4i64 (add (v32i8 VR256X:$src), (avx512_v32i1sextv32i8)))),
8538 (VPABSBZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008539 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008540 (bc_v4i64 (avx512_v16i1sextv16i16)),
8541 (bc_v4i64 (add (v16i16 VR256X:$src), (avx512_v16i1sextv16i16)))),
8542 (VPABSWZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008543}
8544let Predicates = [HasAVX512, HasVLX] in {
8545 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008546 (bc_v2i64 (avx512_v4i1sextv4i32)),
8547 (bc_v2i64 (add (v4i32 VR128X:$src), (avx512_v4i1sextv4i32)))),
8548 (VPABSDZ128rr VR128X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008549 def : Pat<(xor
Craig Topper5ef13ba2016-12-26 07:26:07 +00008550 (bc_v4i64 (avx512_v8i1sextv8i32)),
8551 (bc_v4i64 (add (v8i32 VR256X:$src), (avx512_v8i1sextv8i32)))),
8552 (VPABSDZ256rr VR256X:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008553}
8554
8555let Predicates = [HasAVX512] in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008556def : Pat<(xor
Craig Topperabe80cc2016-08-28 06:06:28 +00008557 (bc_v8i64 (v16i1sextv16i32)),
8558 (bc_v8i64 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008559 (VPABSDZrr VR512:$src)>;
8560def : Pat<(xor
8561 (bc_v8i64 (v8i1sextv8i64)),
8562 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
8563 (VPABSQZrr VR512:$src)>;
Craig Topper056c9062016-08-28 22:20:48 +00008564}
Craig Topper850feaf2016-08-28 22:20:51 +00008565let Predicates = [HasBWI] in {
8566def : Pat<(xor
8567 (bc_v8i64 (v64i1sextv64i8)),
8568 (bc_v8i64 (add (v64i8 VR512:$src), (v64i1sextv64i8)))),
8569 (VPABSBZrr VR512:$src)>;
8570def : Pat<(xor
8571 (bc_v8i64 (v32i1sextv32i16)),
8572 (bc_v8i64 (add (v32i16 VR512:$src), (v32i1sextv32i16)))),
8573 (VPABSWZrr VR512:$src)>;
8574}
Igor Bregerf2460112015-07-26 14:41:44 +00008575
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008576multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8577
8578 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008579}
8580
8581defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8582defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8583
Igor Breger24cab0f2015-11-16 07:22:00 +00008584//===---------------------------------------------------------------------===//
8585// Replicate Single FP - MOVSHDUP and MOVSLDUP
8586//===---------------------------------------------------------------------===//
8587multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8588 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8589 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008590}
8591
8592defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8593defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008594
8595//===----------------------------------------------------------------------===//
8596// AVX-512 - MOVDDUP
8597//===----------------------------------------------------------------------===//
8598
8599multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8600 X86VectorVTInfo _> {
8601 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8602 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8603 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008604 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8605 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8606 (_.VT (OpNode (_.VT (scalar_to_vector
8607 (_.ScalarLdFrag addr:$src)))))>,
8608 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00008609}
8610
8611multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8612 AVX512VLVectorVTInfo VTInfo> {
8613
8614 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8615
8616 let Predicates = [HasAVX512, HasVLX] in {
8617 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8618 EVEX_V256;
8619 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8620 EVEX_V128;
8621 }
8622}
8623
8624multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8625 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8626 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008627}
8628
8629defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8630
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008631let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008632def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008633 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008634def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008635 (VMOVDDUPZ128rm addr:$src)>;
8636def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8637 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008638
8639def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8640 (v2f64 VR128X:$src0)),
8641 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8642def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8643 (bitconvert (v4i32 immAllZerosV))),
8644 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8645
8646def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8647 (v2f64 VR128X:$src0)),
8648 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8649 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8650def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8651 (bitconvert (v4i32 immAllZerosV))),
8652 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8653
8654def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8655 (v2f64 VR128X:$src0)),
8656 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8657def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8658 (bitconvert (v4i32 immAllZerosV))),
8659 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008660}
Igor Breger1f782962015-11-19 08:26:56 +00008661
Igor Bregerf2460112015-07-26 14:41:44 +00008662//===----------------------------------------------------------------------===//
8663// AVX-512 - Unpack Instructions
8664//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008665defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8666 SSE_ALU_ITINS_S>;
8667defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8668 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008669
8670defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8671 SSE_INTALU_ITINS_P, HasBWI>;
8672defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8673 SSE_INTALU_ITINS_P, HasBWI>;
8674defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8675 SSE_INTALU_ITINS_P, HasBWI>;
8676defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8677 SSE_INTALU_ITINS_P, HasBWI>;
8678
8679defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8680 SSE_INTALU_ITINS_P, HasAVX512>;
8681defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8682 SSE_INTALU_ITINS_P, HasAVX512>;
8683defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8684 SSE_INTALU_ITINS_P, HasAVX512>;
8685defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8686 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008687
8688//===----------------------------------------------------------------------===//
8689// AVX-512 - Extract & Insert Integer Instructions
8690//===----------------------------------------------------------------------===//
8691
8692multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8693 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008694 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8695 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8696 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8697 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8698 imm:$src2)))),
8699 addr:$dst)]>,
8700 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008701}
8702
8703multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8704 let Predicates = [HasBWI] in {
8705 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8706 (ins _.RC:$src1, u8imm:$src2),
8707 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8708 [(set GR32orGR64:$dst,
8709 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8710 EVEX, TAPD;
8711
8712 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8713 }
8714}
8715
8716multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8717 let Predicates = [HasBWI] in {
8718 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8719 (ins _.RC:$src1, u8imm:$src2),
8720 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8721 [(set GR32orGR64:$dst,
8722 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8723 EVEX, PD;
8724
Craig Topper99f6b622016-05-01 01:03:56 +00008725 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008726 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8727 (ins _.RC:$src1, u8imm:$src2),
8728 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
8729 EVEX, TAPD;
8730
Igor Bregerdefab3c2015-10-08 12:55:01 +00008731 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8732 }
8733}
8734
8735multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8736 RegisterClass GRC> {
8737 let Predicates = [HasDQI] in {
8738 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8739 (ins _.RC:$src1, u8imm:$src2),
8740 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8741 [(set GRC:$dst,
8742 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8743 EVEX, TAPD;
8744
Craig Toppere1cac152016-06-07 07:27:54 +00008745 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8746 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8747 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8748 [(store (extractelt (_.VT _.RC:$src1),
8749 imm:$src2),addr:$dst)]>,
8750 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008751 }
8752}
8753
8754defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8755defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8756defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8757defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8758
8759multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8760 X86VectorVTInfo _, PatFrag LdFrag> {
8761 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8762 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8763 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8764 [(set _.RC:$dst,
8765 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8766 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8767}
8768
8769multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8770 X86VectorVTInfo _, PatFrag LdFrag> {
8771 let Predicates = [HasBWI] in {
8772 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8773 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8774 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8775 [(set _.RC:$dst,
8776 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8777
8778 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8779 }
8780}
8781
8782multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8783 X86VectorVTInfo _, RegisterClass GRC> {
8784 let Predicates = [HasDQI] in {
8785 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8786 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8787 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8788 [(set _.RC:$dst,
8789 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8790 EVEX_4V, TAPD;
8791
8792 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8793 _.ScalarLdFrag>, TAPD;
8794 }
8795}
8796
8797defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8798 extloadi8>, TAPD;
8799defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8800 extloadi16>, PD;
8801defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8802defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008803//===----------------------------------------------------------------------===//
8804// VSHUFPS - VSHUFPD Operations
8805//===----------------------------------------------------------------------===//
8806multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8807 AVX512VLVectorVTInfo VTInfo_FP>{
8808 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8809 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8810 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008811}
8812
8813defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8814defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008815//===----------------------------------------------------------------------===//
8816// AVX-512 - Byte shift Left/Right
8817//===----------------------------------------------------------------------===//
8818
8819multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8820 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8821 def rr : AVX512<opc, MRMr,
8822 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8823 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8824 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008825 def rm : AVX512<opc, MRMm,
8826 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8827 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8828 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008829 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8830 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008831}
8832
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008833multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008834 Format MRMm, string OpcodeStr, Predicate prd>{
8835 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008836 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008837 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008838 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008839 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008840 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008841 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008842 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008843 }
8844}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008845defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008846 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008847defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008848 HasBWI>, AVX512PDIi8Base, EVEX_4V;
8849
8850
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008851multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00008852 string OpcodeStr, X86VectorVTInfo _dst,
8853 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00008854 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00008855 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00008856 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00008857 [(set _dst.RC:$dst,(_dst.VT
8858 (OpNode (_src.VT _src.RC:$src1),
8859 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008860 def rm : AVX512BI<opc, MRMSrcMem,
8861 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
8862 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8863 [(set _dst.RC:$dst,(_dst.VT
8864 (OpNode (_src.VT _src.RC:$src1),
8865 (_src.VT (bitconvert
8866 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008867}
8868
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008869multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008870 string OpcodeStr, Predicate prd> {
8871 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00008872 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
8873 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008874 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00008875 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
8876 v32i8x_info>, EVEX_V256;
8877 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
8878 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008879 }
8880}
8881
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008882defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008883 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008884
8885multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008886 X86VectorVTInfo _>{
8887 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008888 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8889 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008890 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008891 (OpNode (_.VT _.RC:$src1),
8892 (_.VT _.RC:$src2),
8893 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00008894 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008895 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8896 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8897 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8898 (OpNode (_.VT _.RC:$src1),
8899 (_.VT _.RC:$src2),
8900 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008901 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00008902 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8903 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8904 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8905 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8906 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8907 (OpNode (_.VT _.RC:$src1),
8908 (_.VT _.RC:$src2),
8909 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00008910 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00008911 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008912 }// Constraints = "$src1 = $dst"
8913}
8914
8915multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8916 let Predicates = [HasAVX512] in
8917 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8918 let Predicates = [HasAVX512, HasVLX] in {
8919 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8920 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8921 }
8922}
8923
8924defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8925defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8926
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008927//===----------------------------------------------------------------------===//
8928// AVX-512 - FixupImm
8929//===----------------------------------------------------------------------===//
8930
8931multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008932 X86VectorVTInfo _>{
8933 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008934 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8935 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8936 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8937 (OpNode (_.VT _.RC:$src1),
8938 (_.VT _.RC:$src2),
8939 (_.IntVT _.RC:$src3),
8940 (i32 imm:$src4),
8941 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008942 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8943 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8944 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8945 (OpNode (_.VT _.RC:$src1),
8946 (_.VT _.RC:$src2),
8947 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8948 (i32 imm:$src4),
8949 (i32 FROUND_CURRENT))>;
8950 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8951 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8952 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8953 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8954 (OpNode (_.VT _.RC:$src1),
8955 (_.VT _.RC:$src2),
8956 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8957 (i32 imm:$src4),
8958 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008959 } // Constraints = "$src1 = $dst"
8960}
8961
8962multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008963 SDNode OpNode, X86VectorVTInfo _>{
8964let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008965 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8966 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008967 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008968 "$src2, $src3, {sae}, $src4",
8969 (OpNode (_.VT _.RC:$src1),
8970 (_.VT _.RC:$src2),
8971 (_.IntVT _.RC:$src3),
8972 (i32 imm:$src4),
8973 (i32 FROUND_NO_EXC))>, EVEX_B;
8974 }
8975}
8976
8977multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8978 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008979 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8980 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008981 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8982 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8983 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8984 (OpNode (_.VT _.RC:$src1),
8985 (_.VT _.RC:$src2),
8986 (_src3VT.VT _src3VT.RC:$src3),
8987 (i32 imm:$src4),
8988 (i32 FROUND_CURRENT))>;
8989
8990 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8991 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8992 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8993 "$src2, $src3, {sae}, $src4",
8994 (OpNode (_.VT _.RC:$src1),
8995 (_.VT _.RC:$src2),
8996 (_src3VT.VT _src3VT.RC:$src3),
8997 (i32 imm:$src4),
8998 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008999 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9000 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9001 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9002 (OpNode (_.VT _.RC:$src1),
9003 (_.VT _.RC:$src2),
9004 (_src3VT.VT (scalar_to_vector
9005 (_src3VT.ScalarLdFrag addr:$src3))),
9006 (i32 imm:$src4),
9007 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009008 }
9009}
9010
9011multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9012 let Predicates = [HasAVX512] in
9013 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9014 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9015 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9016 let Predicates = [HasAVX512, HasVLX] in {
9017 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9018 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9019 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9020 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9021 }
9022}
9023
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009024defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9025 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009026 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009027defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9028 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009029 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009030defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009031 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009032defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009033 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009034
9035
9036
9037// Patterns used to select SSE scalar fp arithmetic instructions from
9038// either:
9039//
9040// (1) a scalar fp operation followed by a blend
9041//
9042// The effect is that the backend no longer emits unnecessary vector
9043// insert instructions immediately after SSE scalar fp instructions
9044// like addss or mulss.
9045//
9046// For example, given the following code:
9047// __m128 foo(__m128 A, __m128 B) {
9048// A[0] += B[0];
9049// return A;
9050// }
9051//
9052// Previously we generated:
9053// addss %xmm0, %xmm1
9054// movss %xmm1, %xmm0
9055//
9056// We now generate:
9057// addss %xmm1, %xmm0
9058//
9059// (2) a vector packed single/double fp operation followed by a vector insert
9060//
9061// The effect is that the backend converts the packed fp instruction
9062// followed by a vector insert into a single SSE scalar fp instruction.
9063//
9064// For example, given the following code:
9065// __m128 foo(__m128 A, __m128 B) {
9066// __m128 C = A + B;
9067// return (__m128) {c[0], a[1], a[2], a[3]};
9068// }
9069//
9070// Previously we generated:
9071// addps %xmm0, %xmm1
9072// movss %xmm1, %xmm0
9073//
9074// We now generate:
9075// addss %xmm1, %xmm0
9076
9077// TODO: Some canonicalization in lowering would simplify the number of
9078// patterns we have to try to match.
9079multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9080 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009081 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009082 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9083 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9084 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009085 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009086 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009087
Craig Topper5625d242016-07-29 06:06:00 +00009088 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009089 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9090 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9091 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009092 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009093 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009094
9095 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009096 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9097 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009098 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9099
9100 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009101 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9102 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009103 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009104
9105 // extracted masked scalar math op with insert via movss
9106 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9107 (scalar_to_vector
9108 (X86selects VK1WM:$mask,
9109 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9110 FR32X:$src2),
9111 FR32X:$src0))),
9112 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9113 VK1WM:$mask, v4f32:$src1,
9114 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009115 }
9116}
9117
9118defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9119defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9120defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9121defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9122
9123multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9124 let Predicates = [HasAVX512] in {
9125 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009126 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9127 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9128 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009129 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009130 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009131
9132 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009133 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9134 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9135 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009136 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009137 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009138
9139 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009140 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9141 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009142 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9143
9144 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009145 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9146 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009147 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009148
9149 // extracted masked scalar math op with insert via movss
9150 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9151 (scalar_to_vector
9152 (X86selects VK1WM:$mask,
9153 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9154 FR64X:$src2),
9155 FR64X:$src0))),
9156 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9157 VK1WM:$mask, v2f64:$src1,
9158 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009159 }
9160}
9161
9162defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9163defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9164defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9165defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;